blob: ad265b96b75b4f25262186ff68a171202c4474ee [file] [log] [blame]
Pierre Ossmand129bce2006-03-24 03:18:17 -08001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/sdhci.h - Secure Digital Host Controller Interface driver
Pierre Ossmand129bce2006-03-24 03:18:17 -08003 *
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +02004 * Header file for Host Controller registers and I/O accessors.
5 *
Pierre Ossmanb69c9052008-03-08 23:44:25 +01006 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
Pierre Ossmand129bce2006-03-24 03:18:17 -08007 *
8 * This program is free software; you can redistribute it and/or modify
Pierre Ossman643f7202006-09-30 23:27:52 -07009 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or (at
11 * your option) any later version.
Pierre Ossmand129bce2006-03-24 03:18:17 -080012 */
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +020013#ifndef __SDHCI_HW_H
14#define __SDHCI_HW_H
Pierre Ossmand129bce2006-03-24 03:18:17 -080015
Andrew Morton0c7ad102008-07-25 19:44:35 -070016#include <linux/scatterlist.h>
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030017#include <linux/compiler.h>
18#include <linux/types.h>
19#include <linux/io.h>
Andrew Morton0c7ad102008-07-25 19:44:35 -070020
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +020021#include <linux/mmc/sdhci.h>
22
Pierre Ossmand129bce2006-03-24 03:18:17 -080023/*
Pierre Ossmand129bce2006-03-24 03:18:17 -080024 * Controller registers
25 */
26
27#define SDHCI_DMA_ADDRESS 0x00
Andrei Warkentin8edf63712011-05-23 15:06:39 -050028#define SDHCI_ARGUMENT2 SDHCI_DMA_ADDRESS
Pierre Ossmand129bce2006-03-24 03:18:17 -080029
30#define SDHCI_BLOCK_SIZE 0x04
Pierre Ossmanbab76962006-07-02 16:51:35 +010031#define SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF))
Pierre Ossmand129bce2006-03-24 03:18:17 -080032
33#define SDHCI_BLOCK_COUNT 0x06
34
35#define SDHCI_ARGUMENT 0x08
36
37#define SDHCI_TRANSFER_MODE 0x0C
38#define SDHCI_TRNS_DMA 0x01
39#define SDHCI_TRNS_BLK_CNT_EN 0x02
Andrei Warkentine89d4562011-05-23 15:06:37 -050040#define SDHCI_TRNS_AUTO_CMD12 0x04
Andrei Warkentin8edf63712011-05-23 15:06:39 -050041#define SDHCI_TRNS_AUTO_CMD23 0x08
Pierre Ossmand129bce2006-03-24 03:18:17 -080042#define SDHCI_TRNS_READ 0x10
43#define SDHCI_TRNS_MULTI 0x20
44
45#define SDHCI_COMMAND 0x0E
46#define SDHCI_CMD_RESP_MASK 0x03
47#define SDHCI_CMD_CRC 0x08
48#define SDHCI_CMD_INDEX 0x10
49#define SDHCI_CMD_DATA 0x20
Richard Zhu574e3f52011-03-21 13:22:14 +080050#define SDHCI_CMD_ABORTCMD 0xC0
Pierre Ossmand129bce2006-03-24 03:18:17 -080051
52#define SDHCI_CMD_RESP_NONE 0x00
53#define SDHCI_CMD_RESP_LONG 0x01
54#define SDHCI_CMD_RESP_SHORT 0x02
55#define SDHCI_CMD_RESP_SHORT_BUSY 0x03
56
57#define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff))
Aries Lee22113ef2010-12-15 08:14:24 +010058#define SDHCI_GET_CMD(c) ((c>>8) & 0x3f)
Pierre Ossmand129bce2006-03-24 03:18:17 -080059
60#define SDHCI_RESPONSE 0x10
61
62#define SDHCI_BUFFER 0x20
63
64#define SDHCI_PRESENT_STATE 0x24
65#define SDHCI_CMD_INHIBIT 0x00000001
66#define SDHCI_DATA_INHIBIT 0x00000002
67#define SDHCI_DOING_WRITE 0x00000100
68#define SDHCI_DOING_READ 0x00000200
69#define SDHCI_SPACE_AVAILABLE 0x00000400
70#define SDHCI_DATA_AVAILABLE 0x00000800
71#define SDHCI_CARD_PRESENT 0x00010000
72#define SDHCI_WRITE_PROTECT 0x00080000
Arindam Nathf2119df2011-05-05 12:18:57 +053073#define SDHCI_DATA_LVL_MASK 0x00F00000
74#define SDHCI_DATA_LVL_SHIFT 20
Pierre Ossmand129bce2006-03-24 03:18:17 -080075
Arindam Nathd6d50a12011-05-05 12:18:59 +053076#define SDHCI_HOST_CONTROL 0x28
Pierre Ossmand129bce2006-03-24 03:18:17 -080077#define SDHCI_CTRL_LED 0x01
78#define SDHCI_CTRL_4BITBUS 0x02
Pierre Ossman077df882006-11-08 23:06:35 +010079#define SDHCI_CTRL_HISPD 0x04
Pierre Ossman2134a922008-06-28 18:28:51 +020080#define SDHCI_CTRL_DMA_MASK 0x18
81#define SDHCI_CTRL_SDMA 0x00
82#define SDHCI_CTRL_ADMA1 0x08
83#define SDHCI_CTRL_ADMA32 0x10
84#define SDHCI_CTRL_ADMA64 0x18
Philip Rakity15ec4462010-11-19 16:48:39 -050085#define SDHCI_CTRL_8BITBUS 0x20
Pierre Ossmand129bce2006-03-24 03:18:17 -080086
87#define SDHCI_POWER_CONTROL 0x29
Pierre Ossman146ad662006-06-30 02:22:23 -070088#define SDHCI_POWER_ON 0x01
89#define SDHCI_POWER_180 0x0A
90#define SDHCI_POWER_300 0x0C
91#define SDHCI_POWER_330 0x0E
Pierre Ossmand129bce2006-03-24 03:18:17 -080092
93#define SDHCI_BLOCK_GAP_CONTROL 0x2A
94
Nicolas Pitre2df3b712007-09-29 10:46:20 -040095#define SDHCI_WAKE_UP_CONTROL 0x2B
Daniel Drake5f619702010-11-04 22:20:39 +000096#define SDHCI_WAKE_ON_INT 0x01
97#define SDHCI_WAKE_ON_INSERT 0x02
98#define SDHCI_WAKE_ON_REMOVE 0x04
Pierre Ossmand129bce2006-03-24 03:18:17 -080099
100#define SDHCI_CLOCK_CONTROL 0x2C
101#define SDHCI_DIVIDER_SHIFT 8
Zhangfei Gao85105c52010-08-06 07:10:01 +0800102#define SDHCI_DIVIDER_HI_SHIFT 6
103#define SDHCI_DIV_MASK 0xFF
104#define SDHCI_DIV_MASK_LEN 8
105#define SDHCI_DIV_HI_MASK 0x300
Arindam Nathc3ed3872011-05-05 12:19:06 +0530106#define SDHCI_PROG_CLOCK_MODE 0x0020
Pierre Ossmand129bce2006-03-24 03:18:17 -0800107#define SDHCI_CLOCK_CARD_EN 0x0004
108#define SDHCI_CLOCK_INT_STABLE 0x0002
109#define SDHCI_CLOCK_INT_EN 0x0001
110
111#define SDHCI_TIMEOUT_CONTROL 0x2E
112
113#define SDHCI_SOFTWARE_RESET 0x2F
114#define SDHCI_RESET_ALL 0x01
115#define SDHCI_RESET_CMD 0x02
116#define SDHCI_RESET_DATA 0x04
117
118#define SDHCI_INT_STATUS 0x30
119#define SDHCI_INT_ENABLE 0x34
120#define SDHCI_SIGNAL_ENABLE 0x38
121#define SDHCI_INT_RESPONSE 0x00000001
122#define SDHCI_INT_DATA_END 0x00000002
123#define SDHCI_INT_DMA_END 0x00000008
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100124#define SDHCI_INT_SPACE_AVAIL 0x00000010
125#define SDHCI_INT_DATA_AVAIL 0x00000020
Pierre Ossmand129bce2006-03-24 03:18:17 -0800126#define SDHCI_INT_CARD_INSERT 0x00000040
127#define SDHCI_INT_CARD_REMOVE 0x00000080
128#define SDHCI_INT_CARD_INT 0x00000100
Pierre Ossman964f9ce2007-07-20 18:20:36 +0200129#define SDHCI_INT_ERROR 0x00008000
Pierre Ossmand129bce2006-03-24 03:18:17 -0800130#define SDHCI_INT_TIMEOUT 0x00010000
131#define SDHCI_INT_CRC 0x00020000
132#define SDHCI_INT_END_BIT 0x00040000
133#define SDHCI_INT_INDEX 0x00080000
134#define SDHCI_INT_DATA_TIMEOUT 0x00100000
135#define SDHCI_INT_DATA_CRC 0x00200000
136#define SDHCI_INT_DATA_END_BIT 0x00400000
137#define SDHCI_INT_BUS_POWER 0x00800000
138#define SDHCI_INT_ACMD12ERR 0x01000000
Pierre Ossman2134a922008-06-28 18:28:51 +0200139#define SDHCI_INT_ADMA_ERROR 0x02000000
Pierre Ossmand129bce2006-03-24 03:18:17 -0800140
141#define SDHCI_INT_NORMAL_MASK 0x00007FFF
142#define SDHCI_INT_ERROR_MASK 0xFFFF8000
143
144#define SDHCI_INT_CMD_MASK (SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \
145 SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX)
146#define SDHCI_INT_DATA_MASK (SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100147 SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \
Pierre Ossmand129bce2006-03-24 03:18:17 -0800148 SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \
Zhangfei Gaoa751a7d692010-05-26 14:42:02 -0700149 SDHCI_INT_DATA_END_BIT | SDHCI_INT_ADMA_ERROR)
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300150#define SDHCI_INT_ALL_MASK ((unsigned int)-1)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800151
152#define SDHCI_ACMD12_ERR 0x3C
153
Arindam Nathf2119df2011-05-05 12:18:57 +0530154#define SDHCI_HOST_CONTROL2 0x3E
Arindam Nath49c468f2011-05-05 12:19:01 +0530155#define SDHCI_CTRL_UHS_MASK 0x0007
156#define SDHCI_CTRL_UHS_SDR12 0x0000
157#define SDHCI_CTRL_UHS_SDR25 0x0001
158#define SDHCI_CTRL_UHS_SDR50 0x0002
159#define SDHCI_CTRL_UHS_SDR104 0x0003
160#define SDHCI_CTRL_UHS_DDR50 0x0004
Girish K S069c9f12012-01-06 09:56:39 +0530161#define SDHCI_CTRL_HS_SDR200 0x0005 /* reserved value in SDIO spec */
Arindam Nathf2119df2011-05-05 12:18:57 +0530162#define SDHCI_CTRL_VDD_180 0x0008
Arindam Nathd6d50a12011-05-05 12:18:59 +0530163#define SDHCI_CTRL_DRV_TYPE_MASK 0x0030
164#define SDHCI_CTRL_DRV_TYPE_B 0x0000
165#define SDHCI_CTRL_DRV_TYPE_A 0x0010
166#define SDHCI_CTRL_DRV_TYPE_C 0x0020
167#define SDHCI_CTRL_DRV_TYPE_D 0x0030
Arindam Nathb513ea22011-05-05 12:19:04 +0530168#define SDHCI_CTRL_EXEC_TUNING 0x0040
169#define SDHCI_CTRL_TUNED_CLK 0x0080
Arindam Nathd6d50a12011-05-05 12:18:59 +0530170#define SDHCI_CTRL_PRESET_VAL_ENABLE 0x8000
Pierre Ossmand129bce2006-03-24 03:18:17 -0800171
172#define SDHCI_CAPABILITIES 0x40
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700173#define SDHCI_TIMEOUT_CLK_MASK 0x0000003F
174#define SDHCI_TIMEOUT_CLK_SHIFT 0
175#define SDHCI_TIMEOUT_CLK_UNIT 0x00000080
Pierre Ossmand129bce2006-03-24 03:18:17 -0800176#define SDHCI_CLOCK_BASE_MASK 0x00003F00
Zhangfei Gaoc4687d52010-08-20 14:02:36 -0400177#define SDHCI_CLOCK_V3_BASE_MASK 0x0000FF00
Pierre Ossmand129bce2006-03-24 03:18:17 -0800178#define SDHCI_CLOCK_BASE_SHIFT 8
Pierre Ossman1d676e02006-07-02 16:52:10 +0100179#define SDHCI_MAX_BLOCK_MASK 0x00030000
180#define SDHCI_MAX_BLOCK_SHIFT 16
Philip Rakity15ec4462010-11-19 16:48:39 -0500181#define SDHCI_CAN_DO_8BIT 0x00040000
Pierre Ossman2134a922008-06-28 18:28:51 +0200182#define SDHCI_CAN_DO_ADMA2 0x00080000
183#define SDHCI_CAN_DO_ADMA1 0x00100000
Pierre Ossman077df882006-11-08 23:06:35 +0100184#define SDHCI_CAN_DO_HISPD 0x00200000
Richard Röjforsa13abc72009-09-22 16:45:30 -0700185#define SDHCI_CAN_DO_SDMA 0x00400000
Pierre Ossman146ad662006-06-30 02:22:23 -0700186#define SDHCI_CAN_VDD_330 0x01000000
187#define SDHCI_CAN_VDD_300 0x02000000
188#define SDHCI_CAN_VDD_180 0x04000000
Pierre Ossman2134a922008-06-28 18:28:51 +0200189#define SDHCI_CAN_64BIT 0x10000000
Pierre Ossmand129bce2006-03-24 03:18:17 -0800190
Arindam Nathf2119df2011-05-05 12:18:57 +0530191#define SDHCI_SUPPORT_SDR50 0x00000001
192#define SDHCI_SUPPORT_SDR104 0x00000002
193#define SDHCI_SUPPORT_DDR50 0x00000004
Arindam Nathd6d50a12011-05-05 12:18:59 +0530194#define SDHCI_DRIVER_TYPE_A 0x00000010
195#define SDHCI_DRIVER_TYPE_C 0x00000020
196#define SDHCI_DRIVER_TYPE_D 0x00000040
Arindam Nathcf2b5ee2011-05-05 12:19:07 +0530197#define SDHCI_RETUNING_TIMER_COUNT_MASK 0x00000F00
198#define SDHCI_RETUNING_TIMER_COUNT_SHIFT 8
199#define SDHCI_USE_SDR50_TUNING 0x00002000
200#define SDHCI_RETUNING_MODE_MASK 0x0000C000
201#define SDHCI_RETUNING_MODE_SHIFT 14
Arindam Nathc3ed3872011-05-05 12:19:06 +0530202#define SDHCI_CLOCK_MUL_MASK 0x00FF0000
203#define SDHCI_CLOCK_MUL_SHIFT 16
Arindam Nathf2119df2011-05-05 12:18:57 +0530204
Philip Rakitye8120ad2010-11-30 00:55:23 -0500205#define SDHCI_CAPABILITIES_1 0x44
Pierre Ossmand129bce2006-03-24 03:18:17 -0800206
Arindam Nathf2119df2011-05-05 12:18:57 +0530207#define SDHCI_MAX_CURRENT 0x48
208#define SDHCI_MAX_CURRENT_330_MASK 0x0000FF
209#define SDHCI_MAX_CURRENT_330_SHIFT 0
210#define SDHCI_MAX_CURRENT_300_MASK 0x00FF00
211#define SDHCI_MAX_CURRENT_300_SHIFT 8
212#define SDHCI_MAX_CURRENT_180_MASK 0xFF0000
213#define SDHCI_MAX_CURRENT_180_SHIFT 16
214#define SDHCI_MAX_CURRENT_MULTIPLIER 4
Pierre Ossmand129bce2006-03-24 03:18:17 -0800215
216/* 4C-4F reserved for more max current */
217
Pierre Ossman2134a922008-06-28 18:28:51 +0200218#define SDHCI_SET_ACMD12_ERROR 0x50
219#define SDHCI_SET_INT_ERROR 0x52
220
221#define SDHCI_ADMA_ERROR 0x54
222
223/* 55-57 reserved */
224
225#define SDHCI_ADMA_ADDRESS 0x58
226
227/* 60-FB reserved */
Pierre Ossmand129bce2006-03-24 03:18:17 -0800228
229#define SDHCI_SLOT_INT_STATUS 0xFC
230
231#define SDHCI_HOST_VERSION 0xFE
Pierre Ossman4a965502006-06-30 02:22:29 -0700232#define SDHCI_VENDOR_VER_MASK 0xFF00
233#define SDHCI_VENDOR_VER_SHIFT 8
234#define SDHCI_SPEC_VER_MASK 0x00FF
235#define SDHCI_SPEC_VER_SHIFT 0
Pierre Ossman2134a922008-06-28 18:28:51 +0200236#define SDHCI_SPEC_100 0
237#define SDHCI_SPEC_200 1
Zhangfei Gao85105c52010-08-06 07:10:01 +0800238#define SDHCI_SPEC_300 2
Pierre Ossmand129bce2006-03-24 03:18:17 -0800239
Zhangfei Gao03975262010-09-20 15:15:18 -0400240/*
241 * End of controller registers.
242 */
243
244#define SDHCI_MAX_DIV_SPEC_200 256
245#define SDHCI_MAX_DIV_SPEC_300 2046
246
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400247/*
248 * Host SDMA buffer boundary. Valid values from 4K to 512K in powers of 2.
249 */
250#define SDHCI_DEFAULT_BOUNDARY_SIZE (512 * 1024)
251#define SDHCI_DEFAULT_BOUNDARY_ARG (ilog2(SDHCI_DEFAULT_BOUNDARY_SIZE) - 12)
252
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100253struct sdhci_ops {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300254#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
Matt Flemingdc297c92010-05-26 14:42:03 -0700255 u32 (*read_l)(struct sdhci_host *host, int reg);
256 u16 (*read_w)(struct sdhci_host *host, int reg);
257 u8 (*read_b)(struct sdhci_host *host, int reg);
258 void (*write_l)(struct sdhci_host *host, u32 val, int reg);
259 void (*write_w)(struct sdhci_host *host, u16 val, int reg);
260 void (*write_b)(struct sdhci_host *host, u8 val, int reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300261#endif
262
Anton Vorontsov81146342009-03-17 00:13:59 +0300263 void (*set_clock)(struct sdhci_host *host, unsigned int clock);
264
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100265 int (*enable_dma)(struct sdhci_host *host);
Ben Dooks4240ff02009-03-17 00:13:57 +0300266 unsigned int (*get_max_clock)(struct sdhci_host *host);
Anton Vorontsova9e58f22009-07-29 15:04:16 -0700267 unsigned int (*get_min_clock)(struct sdhci_host *host);
Ben Dooks4240ff02009-03-17 00:13:57 +0300268 unsigned int (*get_timeout_clock)(struct sdhci_host *host);
Philip Rakity15ec4462010-11-19 16:48:39 -0500269 int (*platform_8bit_width)(struct sdhci_host *host,
270 int width);
Philip Rakity643a81f2010-09-23 08:24:32 -0700271 void (*platform_send_init_74_clocks)(struct sdhci_host *host,
272 u8 power_mode);
Wolfram Sang2dfb5792010-10-15 12:21:01 +0200273 unsigned int (*get_ro)(struct sdhci_host *host);
Philip Rakity393c1a32011-01-21 11:26:40 -0800274 void (*platform_reset_enter)(struct sdhci_host *host, u8 mask);
275 void (*platform_reset_exit)(struct sdhci_host *host, u8 mask);
Philip Rakity6322cdd2011-05-13 11:17:15 +0530276 int (*set_uhs_signaling)(struct sdhci_host *host, unsigned int uhs);
Adrian Hunter20758b62011-08-29 16:42:12 +0300277 void (*hw_reset)(struct sdhci_host *host);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800278};
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100279
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300280#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
281
282static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
283{
Matt Flemingdc297c92010-05-26 14:42:03 -0700284 if (unlikely(host->ops->write_l))
285 host->ops->write_l(host, val, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300286 else
287 writel(val, host->ioaddr + reg);
288}
289
290static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
291{
Matt Flemingdc297c92010-05-26 14:42:03 -0700292 if (unlikely(host->ops->write_w))
293 host->ops->write_w(host, val, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300294 else
295 writew(val, host->ioaddr + reg);
296}
297
298static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
299{
Matt Flemingdc297c92010-05-26 14:42:03 -0700300 if (unlikely(host->ops->write_b))
301 host->ops->write_b(host, val, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300302 else
303 writeb(val, host->ioaddr + reg);
304}
305
306static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
307{
Matt Flemingdc297c92010-05-26 14:42:03 -0700308 if (unlikely(host->ops->read_l))
309 return host->ops->read_l(host, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300310 else
311 return readl(host->ioaddr + reg);
312}
313
314static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
315{
Matt Flemingdc297c92010-05-26 14:42:03 -0700316 if (unlikely(host->ops->read_w))
317 return host->ops->read_w(host, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300318 else
319 return readw(host->ioaddr + reg);
320}
321
322static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
323{
Matt Flemingdc297c92010-05-26 14:42:03 -0700324 if (unlikely(host->ops->read_b))
325 return host->ops->read_b(host, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300326 else
327 return readb(host->ioaddr + reg);
328}
329
330#else
331
332static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
333{
334 writel(val, host->ioaddr + reg);
335}
336
337static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
338{
339 writew(val, host->ioaddr + reg);
340}
341
342static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
343{
344 writeb(val, host->ioaddr + reg);
345}
346
347static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
348{
349 return readl(host->ioaddr + reg);
350}
351
352static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
353{
354 return readw(host->ioaddr + reg);
355}
356
357static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
358{
359 return readb(host->ioaddr + reg);
360}
361
362#endif /* CONFIG_MMC_SDHCI_IO_ACCESSORS */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100363
364extern struct sdhci_host *sdhci_alloc_host(struct device *dev,
365 size_t priv_size);
366extern void sdhci_free_host(struct sdhci_host *host);
367
368static inline void *sdhci_priv(struct sdhci_host *host)
369{
370 return (void *)host->private;
371}
372
Marek Szyprowski17866e12010-08-10 18:01:58 -0700373extern void sdhci_card_detect(struct sdhci_host *host);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100374extern int sdhci_add_host(struct sdhci_host *host);
Pierre Ossman1e728592008-04-16 19:13:13 +0200375extern void sdhci_remove_host(struct sdhci_host *host, int dead);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100376
377#ifdef CONFIG_PM
Manuel Lauss29495aa2011-11-03 11:09:45 +0100378extern int sdhci_suspend_host(struct sdhci_host *host);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100379extern int sdhci_resume_host(struct sdhci_host *host);
Daniel Drake5f619702010-11-04 22:20:39 +0000380extern void sdhci_enable_irq_wakeups(struct sdhci_host *host);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100381#endif
Albert Herranzc0bba0d2009-12-17 15:27:19 -0800382
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300383#ifdef CONFIG_PM_RUNTIME
384extern int sdhci_runtime_suspend_host(struct sdhci_host *host);
385extern int sdhci_runtime_resume_host(struct sdhci_host *host);
386#endif
387
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +0200388#endif /* __SDHCI_HW_H */