blob: 1ddfc66b108468b98d735148515a5e82adbcdfc8 [file] [log] [blame]
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001/*
Tomoya MORINAGAeca9dfa2011-10-28 09:38:50 +09002 *Copyright (C) 2011 LAPIS Semiconductor Co., Ltd.
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09003 *
4 *This program is free software; you can redistribute it and/or modify
5 *it under the terms of the GNU General Public License as published by
6 *the Free Software Foundation; version 2 of the License.
7 *
8 *This program is distributed in the hope that it will be useful,
9 *but WITHOUT ANY WARRANTY; without even the implied warranty of
10 *MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 *GNU General Public License for more details.
12 *
13 *You should have received a copy of the GNU General Public License
14 *along with this program; if not, write to the Free Software
15 *Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
16 */
Liang Li1f9db092013-01-19 17:52:11 +080017#if defined(CONFIG_SERIAL_PCH_UART_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
18#define SUPPORT_SYSRQ
19#endif
Uwe Kleine-König0e2adc02011-05-26 10:41:17 +020020#include <linux/kernel.h>
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090021#include <linux/serial_reg.h>
Andrew Morton023bc8e2011-05-24 17:13:44 -070022#include <linux/slab.h>
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090023#include <linux/module.h>
24#include <linux/pci.h>
Liang Li1f9db092013-01-19 17:52:11 +080025#include <linux/console.h>
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090026#include <linux/serial_core.h>
Jiri Slabyee160a32011-09-01 16:20:57 +020027#include <linux/tty.h>
28#include <linux/tty_flip.h>
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090029#include <linux/interrupt.h>
30#include <linux/io.h>
Denis Turischev6ae705b2011-03-10 15:14:00 +020031#include <linux/dmi.h>
Alexander Steine30f8672011-11-15 15:04:07 -080032#include <linux/nmi.h>
33#include <linux/delay.h>
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090034
Feng Tangd0114112012-02-06 17:24:43 +080035#include <linux/debugfs.h>
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090036#include <linux/dmaengine.h>
37#include <linux/pch_dma.h>
38
39enum {
40 PCH_UART_HANDLED_RX_INT_SHIFT,
41 PCH_UART_HANDLED_TX_INT_SHIFT,
42 PCH_UART_HANDLED_RX_ERR_INT_SHIFT,
43 PCH_UART_HANDLED_RX_TRG_INT_SHIFT,
44 PCH_UART_HANDLED_MS_INT_SHIFT,
Tomoya MORINAGA04e2c2e2012-03-26 14:43:05 +090045 PCH_UART_HANDLED_LS_INT_SHIFT,
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090046};
47
48enum {
49 PCH_UART_8LINE,
50 PCH_UART_2LINE,
51};
52
53#define PCH_UART_DRIVER_DEVICE "ttyPCH"
54
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +090055/* Set the max number of UART port
56 * Intel EG20T PCH: 4 port
Tomoya MORINAGAeca9dfa2011-10-28 09:38:50 +090057 * LAPIS Semiconductor ML7213 IOH: 3 port
58 * LAPIS Semiconductor ML7223 IOH: 2 port
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +090059*/
60#define PCH_UART_NR 4
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090061
62#define PCH_UART_HANDLED_RX_INT (1<<((PCH_UART_HANDLED_RX_INT_SHIFT)<<1))
63#define PCH_UART_HANDLED_TX_INT (1<<((PCH_UART_HANDLED_TX_INT_SHIFT)<<1))
64#define PCH_UART_HANDLED_RX_ERR_INT (1<<((\
65 PCH_UART_HANDLED_RX_ERR_INT_SHIFT)<<1))
66#define PCH_UART_HANDLED_RX_TRG_INT (1<<((\
67 PCH_UART_HANDLED_RX_TRG_INT_SHIFT)<<1))
68#define PCH_UART_HANDLED_MS_INT (1<<((PCH_UART_HANDLED_MS_INT_SHIFT)<<1))
69
Tomoya MORINAGA04e2c2e2012-03-26 14:43:05 +090070#define PCH_UART_HANDLED_LS_INT (1<<((PCH_UART_HANDLED_LS_INT_SHIFT)<<1))
71
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090072#define PCH_UART_RBR 0x00
73#define PCH_UART_THR 0x00
74
75#define PCH_UART_IER_MASK (PCH_UART_IER_ERBFI|PCH_UART_IER_ETBEI|\
76 PCH_UART_IER_ELSI|PCH_UART_IER_EDSSI)
77#define PCH_UART_IER_ERBFI 0x00000001
78#define PCH_UART_IER_ETBEI 0x00000002
79#define PCH_UART_IER_ELSI 0x00000004
80#define PCH_UART_IER_EDSSI 0x00000008
81
82#define PCH_UART_IIR_IP 0x00000001
83#define PCH_UART_IIR_IID 0x00000006
84#define PCH_UART_IIR_MSI 0x00000000
85#define PCH_UART_IIR_TRI 0x00000002
86#define PCH_UART_IIR_RRI 0x00000004
87#define PCH_UART_IIR_REI 0x00000006
88#define PCH_UART_IIR_TOI 0x00000008
89#define PCH_UART_IIR_FIFO256 0x00000020
90#define PCH_UART_IIR_FIFO64 PCH_UART_IIR_FIFO256
91#define PCH_UART_IIR_FE 0x000000C0
92
93#define PCH_UART_FCR_FIFOE 0x00000001
94#define PCH_UART_FCR_RFR 0x00000002
95#define PCH_UART_FCR_TFR 0x00000004
96#define PCH_UART_FCR_DMS 0x00000008
97#define PCH_UART_FCR_FIFO256 0x00000020
98#define PCH_UART_FCR_RFTL 0x000000C0
99
100#define PCH_UART_FCR_RFTL1 0x00000000
101#define PCH_UART_FCR_RFTL64 0x00000040
102#define PCH_UART_FCR_RFTL128 0x00000080
103#define PCH_UART_FCR_RFTL224 0x000000C0
104#define PCH_UART_FCR_RFTL16 PCH_UART_FCR_RFTL64
105#define PCH_UART_FCR_RFTL32 PCH_UART_FCR_RFTL128
106#define PCH_UART_FCR_RFTL56 PCH_UART_FCR_RFTL224
107#define PCH_UART_FCR_RFTL4 PCH_UART_FCR_RFTL64
108#define PCH_UART_FCR_RFTL8 PCH_UART_FCR_RFTL128
109#define PCH_UART_FCR_RFTL14 PCH_UART_FCR_RFTL224
110#define PCH_UART_FCR_RFTL_SHIFT 6
111
112#define PCH_UART_LCR_WLS 0x00000003
113#define PCH_UART_LCR_STB 0x00000004
114#define PCH_UART_LCR_PEN 0x00000008
115#define PCH_UART_LCR_EPS 0x00000010
116#define PCH_UART_LCR_SP 0x00000020
117#define PCH_UART_LCR_SB 0x00000040
118#define PCH_UART_LCR_DLAB 0x00000080
119#define PCH_UART_LCR_NP 0x00000000
120#define PCH_UART_LCR_OP PCH_UART_LCR_PEN
121#define PCH_UART_LCR_EP (PCH_UART_LCR_PEN | PCH_UART_LCR_EPS)
122#define PCH_UART_LCR_1P (PCH_UART_LCR_PEN | PCH_UART_LCR_SP)
123#define PCH_UART_LCR_0P (PCH_UART_LCR_PEN | PCH_UART_LCR_EPS |\
124 PCH_UART_LCR_SP)
125
126#define PCH_UART_LCR_5BIT 0x00000000
127#define PCH_UART_LCR_6BIT 0x00000001
128#define PCH_UART_LCR_7BIT 0x00000002
129#define PCH_UART_LCR_8BIT 0x00000003
130
131#define PCH_UART_MCR_DTR 0x00000001
132#define PCH_UART_MCR_RTS 0x00000002
133#define PCH_UART_MCR_OUT 0x0000000C
134#define PCH_UART_MCR_LOOP 0x00000010
135#define PCH_UART_MCR_AFE 0x00000020
136
137#define PCH_UART_LSR_DR 0x00000001
138#define PCH_UART_LSR_ERR (1<<7)
139
140#define PCH_UART_MSR_DCTS 0x00000001
141#define PCH_UART_MSR_DDSR 0x00000002
142#define PCH_UART_MSR_TERI 0x00000004
143#define PCH_UART_MSR_DDCD 0x00000008
144#define PCH_UART_MSR_CTS 0x00000010
145#define PCH_UART_MSR_DSR 0x00000020
146#define PCH_UART_MSR_RI 0x00000040
147#define PCH_UART_MSR_DCD 0x00000080
148#define PCH_UART_MSR_DELTA (PCH_UART_MSR_DCTS | PCH_UART_MSR_DDSR |\
149 PCH_UART_MSR_TERI | PCH_UART_MSR_DDCD)
150
151#define PCH_UART_DLL 0x00
152#define PCH_UART_DLM 0x01
153
Feng Tangd0114112012-02-06 17:24:43 +0800154#define PCH_UART_BRCSR 0x0E
155
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900156#define PCH_UART_IID_RLS (PCH_UART_IIR_REI)
157#define PCH_UART_IID_RDR (PCH_UART_IIR_RRI)
158#define PCH_UART_IID_RDR_TO (PCH_UART_IIR_RRI | PCH_UART_IIR_TOI)
159#define PCH_UART_IID_THRE (PCH_UART_IIR_TRI)
160#define PCH_UART_IID_MS (PCH_UART_IIR_MSI)
161
162#define PCH_UART_HAL_PARITY_NONE (PCH_UART_LCR_NP)
163#define PCH_UART_HAL_PARITY_ODD (PCH_UART_LCR_OP)
164#define PCH_UART_HAL_PARITY_EVEN (PCH_UART_LCR_EP)
165#define PCH_UART_HAL_PARITY_FIX1 (PCH_UART_LCR_1P)
166#define PCH_UART_HAL_PARITY_FIX0 (PCH_UART_LCR_0P)
167#define PCH_UART_HAL_5BIT (PCH_UART_LCR_5BIT)
168#define PCH_UART_HAL_6BIT (PCH_UART_LCR_6BIT)
169#define PCH_UART_HAL_7BIT (PCH_UART_LCR_7BIT)
170#define PCH_UART_HAL_8BIT (PCH_UART_LCR_8BIT)
171#define PCH_UART_HAL_STB1 0
172#define PCH_UART_HAL_STB2 (PCH_UART_LCR_STB)
173
174#define PCH_UART_HAL_CLR_TX_FIFO (PCH_UART_FCR_TFR)
175#define PCH_UART_HAL_CLR_RX_FIFO (PCH_UART_FCR_RFR)
176#define PCH_UART_HAL_CLR_ALL_FIFO (PCH_UART_HAL_CLR_TX_FIFO | \
177 PCH_UART_HAL_CLR_RX_FIFO)
178
179#define PCH_UART_HAL_DMA_MODE0 0
180#define PCH_UART_HAL_FIFO_DIS 0
181#define PCH_UART_HAL_FIFO16 (PCH_UART_FCR_FIFOE)
182#define PCH_UART_HAL_FIFO256 (PCH_UART_FCR_FIFOE | \
183 PCH_UART_FCR_FIFO256)
184#define PCH_UART_HAL_FIFO64 (PCH_UART_HAL_FIFO256)
185#define PCH_UART_HAL_TRIGGER1 (PCH_UART_FCR_RFTL1)
186#define PCH_UART_HAL_TRIGGER64 (PCH_UART_FCR_RFTL64)
187#define PCH_UART_HAL_TRIGGER128 (PCH_UART_FCR_RFTL128)
188#define PCH_UART_HAL_TRIGGER224 (PCH_UART_FCR_RFTL224)
189#define PCH_UART_HAL_TRIGGER16 (PCH_UART_FCR_RFTL16)
190#define PCH_UART_HAL_TRIGGER32 (PCH_UART_FCR_RFTL32)
191#define PCH_UART_HAL_TRIGGER56 (PCH_UART_FCR_RFTL56)
192#define PCH_UART_HAL_TRIGGER4 (PCH_UART_FCR_RFTL4)
193#define PCH_UART_HAL_TRIGGER8 (PCH_UART_FCR_RFTL8)
194#define PCH_UART_HAL_TRIGGER14 (PCH_UART_FCR_RFTL14)
195#define PCH_UART_HAL_TRIGGER_L (PCH_UART_FCR_RFTL64)
196#define PCH_UART_HAL_TRIGGER_M (PCH_UART_FCR_RFTL128)
197#define PCH_UART_HAL_TRIGGER_H (PCH_UART_FCR_RFTL224)
198
199#define PCH_UART_HAL_RX_INT (PCH_UART_IER_ERBFI)
200#define PCH_UART_HAL_TX_INT (PCH_UART_IER_ETBEI)
201#define PCH_UART_HAL_RX_ERR_INT (PCH_UART_IER_ELSI)
202#define PCH_UART_HAL_MS_INT (PCH_UART_IER_EDSSI)
203#define PCH_UART_HAL_ALL_INT (PCH_UART_IER_MASK)
204
205#define PCH_UART_HAL_DTR (PCH_UART_MCR_DTR)
206#define PCH_UART_HAL_RTS (PCH_UART_MCR_RTS)
207#define PCH_UART_HAL_OUT (PCH_UART_MCR_OUT)
208#define PCH_UART_HAL_LOOP (PCH_UART_MCR_LOOP)
209#define PCH_UART_HAL_AFE (PCH_UART_MCR_AFE)
210
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +0900211#define PCI_VENDOR_ID_ROHM 0x10DB
212
Alexander Steine30f8672011-11-15 15:04:07 -0800213#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
214
Darren Hart077175f2012-03-09 09:51:49 -0800215#define DEFAULT_UARTCLK 1843200 /* 1.8432 MHz */
216#define CMITC_UARTCLK 192000000 /* 192.0000 MHz */
217#define FRI2_64_UARTCLK 64000000 /* 64.0000 MHz */
218#define FRI2_48_UARTCLK 48000000 /* 48.0000 MHz */
Michael Brunner11bbd5b2012-03-23 11:06:37 +0100219#define NTC1_UARTCLK 64000000 /* 64.0000 MHz */
Alexander Steine30f8672011-11-15 15:04:07 -0800220
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900221struct pch_uart_buffer {
222 unsigned char *buf;
223 int size;
224};
225
226struct eg20t_port {
227 struct uart_port port;
228 int port_type;
229 void __iomem *membase;
230 resource_size_t mapbase;
231 unsigned int iobase;
232 struct pci_dev *pdev;
233 int fifo_size;
Darren Harta8a3ec92012-03-09 09:51:48 -0800234 int uartclk;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900235 int start_tx;
236 int start_rx;
237 int tx_empty;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900238 int trigger;
239 int trigger_level;
240 struct pch_uart_buffer rxbuf;
241 unsigned int dmsr;
242 unsigned int fcr;
Tomoya MORINAGA9af71552011-02-23 10:03:17 +0900243 unsigned int mcr;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900244 unsigned int use_dma;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900245 struct dma_async_tx_descriptor *desc_tx;
246 struct dma_async_tx_descriptor *desc_rx;
247 struct pch_dma_slave param_tx;
248 struct pch_dma_slave param_rx;
249 struct dma_chan *chan_tx;
250 struct dma_chan *chan_rx;
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900251 struct scatterlist *sg_tx_p;
252 int nent;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900253 struct scatterlist sg_rx;
254 int tx_dma_use;
255 void *rx_buf_virt;
256 dma_addr_t rx_buf_dma;
Feng Tangd0114112012-02-06 17:24:43 +0800257
258 struct dentry *debugfs;
Darren Hartfe89def2012-06-19 14:00:18 -0700259
260 /* protect the eg20t_port private structure and io access to membase */
261 spinlock_t lock;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900262};
263
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +0900264/**
265 * struct pch_uart_driver_data - private data structure for UART-DMA
266 * @port_type: The number of DMA channel
267 * @line_no: UART port line number (0, 1, 2...)
268 */
269struct pch_uart_driver_data {
270 int port_type;
271 int line_no;
272};
273
274enum pch_uart_num_t {
275 pch_et20t_uart0 = 0,
276 pch_et20t_uart1,
277 pch_et20t_uart2,
278 pch_et20t_uart3,
279 pch_ml7213_uart0,
280 pch_ml7213_uart1,
281 pch_ml7213_uart2,
Tomoya MORINAGA177c2cb2011-05-09 17:25:20 +0900282 pch_ml7223_uart0,
283 pch_ml7223_uart1,
Tomoya MORINAGA8249f742011-10-28 09:38:49 +0900284 pch_ml7831_uart0,
285 pch_ml7831_uart1,
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +0900286};
287
288static struct pch_uart_driver_data drv_dat[] = {
289 [pch_et20t_uart0] = {PCH_UART_8LINE, 0},
290 [pch_et20t_uart1] = {PCH_UART_2LINE, 1},
291 [pch_et20t_uart2] = {PCH_UART_2LINE, 2},
292 [pch_et20t_uart3] = {PCH_UART_2LINE, 3},
293 [pch_ml7213_uart0] = {PCH_UART_8LINE, 0},
294 [pch_ml7213_uart1] = {PCH_UART_2LINE, 1},
295 [pch_ml7213_uart2] = {PCH_UART_2LINE, 2},
Tomoya MORINAGA177c2cb2011-05-09 17:25:20 +0900296 [pch_ml7223_uart0] = {PCH_UART_8LINE, 0},
297 [pch_ml7223_uart1] = {PCH_UART_2LINE, 1},
Tomoya MORINAGA8249f742011-10-28 09:38:49 +0900298 [pch_ml7831_uart0] = {PCH_UART_8LINE, 0},
299 [pch_ml7831_uart1] = {PCH_UART_2LINE, 1},
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +0900300};
301
Alexander Steine30f8672011-11-15 15:04:07 -0800302#ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
303static struct eg20t_port *pch_uart_ports[PCH_UART_NR];
304#endif
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900305static unsigned int default_baud = 9600;
Darren Hart2a44feb2012-03-09 09:51:50 -0800306static unsigned int user_uartclk = 0;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900307static const int trigger_level_256[4] = { 1, 64, 128, 224 };
308static const int trigger_level_64[4] = { 1, 16, 32, 56 };
309static const int trigger_level_16[4] = { 1, 4, 8, 14 };
310static const int trigger_level_1[4] = { 1, 1, 1, 1 };
311
Feng Tangd0114112012-02-06 17:24:43 +0800312#ifdef CONFIG_DEBUG_FS
313
314#define PCH_REGS_BUFSIZE 1024
Stephen Boyd234e3402012-04-05 14:25:11 -0700315
Feng Tangd0114112012-02-06 17:24:43 +0800316
317static ssize_t port_show_regs(struct file *file, char __user *user_buf,
318 size_t count, loff_t *ppos)
319{
320 struct eg20t_port *priv = file->private_data;
321 char *buf;
322 u32 len = 0;
323 ssize_t ret;
324 unsigned char lcr;
325
326 buf = kzalloc(PCH_REGS_BUFSIZE, GFP_KERNEL);
327 if (!buf)
328 return 0;
329
330 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
331 "PCH EG20T port[%d] regs:\n", priv->port.line);
332
333 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
334 "=================================\n");
335 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
336 "IER: \t0x%02x\n", ioread8(priv->membase + UART_IER));
337 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
338 "IIR: \t0x%02x\n", ioread8(priv->membase + UART_IIR));
339 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
340 "LCR: \t0x%02x\n", ioread8(priv->membase + UART_LCR));
341 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
342 "MCR: \t0x%02x\n", ioread8(priv->membase + UART_MCR));
343 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
344 "LSR: \t0x%02x\n", ioread8(priv->membase + UART_LSR));
345 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
346 "MSR: \t0x%02x\n", ioread8(priv->membase + UART_MSR));
347 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
348 "BRCSR: \t0x%02x\n",
349 ioread8(priv->membase + PCH_UART_BRCSR));
350
351 lcr = ioread8(priv->membase + UART_LCR);
352 iowrite8(PCH_UART_LCR_DLAB, priv->membase + UART_LCR);
353 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
354 "DLL: \t0x%02x\n", ioread8(priv->membase + UART_DLL));
355 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
356 "DLM: \t0x%02x\n", ioread8(priv->membase + UART_DLM));
357 iowrite8(lcr, priv->membase + UART_LCR);
358
359 if (len > PCH_REGS_BUFSIZE)
360 len = PCH_REGS_BUFSIZE;
361
362 ret = simple_read_from_buffer(user_buf, count, ppos, buf, len);
363 kfree(buf);
364 return ret;
365}
366
367static const struct file_operations port_regs_ops = {
368 .owner = THIS_MODULE,
Stephen Boyd234e3402012-04-05 14:25:11 -0700369 .open = simple_open,
Feng Tangd0114112012-02-06 17:24:43 +0800370 .read = port_show_regs,
371 .llseek = default_llseek,
372};
373#endif /* CONFIG_DEBUG_FS */
374
Darren Hart077175f2012-03-09 09:51:49 -0800375/* Return UART clock, checking for board specific clocks. */
376static int pch_uart_get_uartclk(void)
377{
378 const char *cmp;
379
Darren Hart2a44feb2012-03-09 09:51:50 -0800380 if (user_uartclk)
381 return user_uartclk;
382
Darren Hart077175f2012-03-09 09:51:49 -0800383 cmp = dmi_get_system_info(DMI_BOARD_NAME);
384 if (cmp && strstr(cmp, "CM-iTC"))
385 return CMITC_UARTCLK;
386
387 cmp = dmi_get_system_info(DMI_BIOS_VERSION);
388 if (cmp && strnstr(cmp, "FRI2", 4))
389 return FRI2_64_UARTCLK;
390
391 cmp = dmi_get_system_info(DMI_PRODUCT_NAME);
392 if (cmp && strstr(cmp, "Fish River Island II"))
393 return FRI2_48_UARTCLK;
394
Michael Brunner11bbd5b2012-03-23 11:06:37 +0100395 /* Kontron COMe-mTT10 (nanoETXexpress-TT) */
396 cmp = dmi_get_system_info(DMI_BOARD_NAME);
397 if (cmp && (strstr(cmp, "COMe-mTT") ||
398 strstr(cmp, "nanoETXexpress-TT")))
399 return NTC1_UARTCLK;
400
Darren Hart077175f2012-03-09 09:51:49 -0800401 return DEFAULT_UARTCLK;
402}
403
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900404static void pch_uart_hal_enable_interrupt(struct eg20t_port *priv,
405 unsigned int flag)
406{
407 u8 ier = ioread8(priv->membase + UART_IER);
408 ier |= flag & PCH_UART_IER_MASK;
409 iowrite8(ier, priv->membase + UART_IER);
410}
411
412static void pch_uart_hal_disable_interrupt(struct eg20t_port *priv,
413 unsigned int flag)
414{
415 u8 ier = ioread8(priv->membase + UART_IER);
416 ier &= ~(flag & PCH_UART_IER_MASK);
417 iowrite8(ier, priv->membase + UART_IER);
418}
419
420static int pch_uart_hal_set_line(struct eg20t_port *priv, int baud,
421 unsigned int parity, unsigned int bits,
422 unsigned int stb)
423{
424 unsigned int dll, dlm, lcr;
425 int div;
426
Darren Harta8a3ec92012-03-09 09:51:48 -0800427 div = DIV_ROUND_CLOSEST(priv->uartclk / 16, baud);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900428 if (div < 0 || USHRT_MAX <= div) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900429 dev_err(priv->port.dev, "Invalid Baud(div=0x%x)\n", div);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900430 return -EINVAL;
431 }
432
433 dll = (unsigned int)div & 0x00FFU;
434 dlm = ((unsigned int)div >> 8) & 0x00FFU;
435
436 if (parity & ~(PCH_UART_LCR_PEN | PCH_UART_LCR_EPS | PCH_UART_LCR_SP)) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900437 dev_err(priv->port.dev, "Invalid parity(0x%x)\n", parity);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900438 return -EINVAL;
439 }
440
441 if (bits & ~PCH_UART_LCR_WLS) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900442 dev_err(priv->port.dev, "Invalid bits(0x%x)\n", bits);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900443 return -EINVAL;
444 }
445
446 if (stb & ~PCH_UART_LCR_STB) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900447 dev_err(priv->port.dev, "Invalid STB(0x%x)\n", stb);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900448 return -EINVAL;
449 }
450
451 lcr = parity;
452 lcr |= bits;
453 lcr |= stb;
454
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900455 dev_dbg(priv->port.dev, "%s:baud = %d, div = %04x, lcr = %02x (%lu)\n",
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900456 __func__, baud, div, lcr, jiffies);
457 iowrite8(PCH_UART_LCR_DLAB, priv->membase + UART_LCR);
458 iowrite8(dll, priv->membase + PCH_UART_DLL);
459 iowrite8(dlm, priv->membase + PCH_UART_DLM);
460 iowrite8(lcr, priv->membase + UART_LCR);
461
462 return 0;
463}
464
465static int pch_uart_hal_fifo_reset(struct eg20t_port *priv,
466 unsigned int flag)
467{
468 if (flag & ~(PCH_UART_FCR_TFR | PCH_UART_FCR_RFR)) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900469 dev_err(priv->port.dev, "%s:Invalid flag(0x%x)\n",
470 __func__, flag);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900471 return -EINVAL;
472 }
473
474 iowrite8(PCH_UART_FCR_FIFOE | priv->fcr, priv->membase + UART_FCR);
475 iowrite8(PCH_UART_FCR_FIFOE | priv->fcr | flag,
476 priv->membase + UART_FCR);
477 iowrite8(priv->fcr, priv->membase + UART_FCR);
478
479 return 0;
480}
481
482static int pch_uart_hal_set_fifo(struct eg20t_port *priv,
483 unsigned int dmamode,
484 unsigned int fifo_size, unsigned int trigger)
485{
486 u8 fcr;
487
488 if (dmamode & ~PCH_UART_FCR_DMS) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900489 dev_err(priv->port.dev, "%s:Invalid DMA Mode(0x%x)\n",
490 __func__, dmamode);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900491 return -EINVAL;
492 }
493
494 if (fifo_size & ~(PCH_UART_FCR_FIFOE | PCH_UART_FCR_FIFO256)) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900495 dev_err(priv->port.dev, "%s:Invalid FIFO SIZE(0x%x)\n",
496 __func__, fifo_size);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900497 return -EINVAL;
498 }
499
500 if (trigger & ~PCH_UART_FCR_RFTL) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900501 dev_err(priv->port.dev, "%s:Invalid TRIGGER(0x%x)\n",
502 __func__, trigger);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900503 return -EINVAL;
504 }
505
506 switch (priv->fifo_size) {
507 case 256:
508 priv->trigger_level =
509 trigger_level_256[trigger >> PCH_UART_FCR_RFTL_SHIFT];
510 break;
511 case 64:
512 priv->trigger_level =
513 trigger_level_64[trigger >> PCH_UART_FCR_RFTL_SHIFT];
514 break;
515 case 16:
516 priv->trigger_level =
517 trigger_level_16[trigger >> PCH_UART_FCR_RFTL_SHIFT];
518 break;
519 default:
520 priv->trigger_level =
521 trigger_level_1[trigger >> PCH_UART_FCR_RFTL_SHIFT];
522 break;
523 }
524 fcr =
525 dmamode | fifo_size | trigger | PCH_UART_FCR_RFR | PCH_UART_FCR_TFR;
526 iowrite8(PCH_UART_FCR_FIFOE, priv->membase + UART_FCR);
527 iowrite8(PCH_UART_FCR_FIFOE | PCH_UART_FCR_RFR | PCH_UART_FCR_TFR,
528 priv->membase + UART_FCR);
529 iowrite8(fcr, priv->membase + UART_FCR);
530 priv->fcr = fcr;
531
532 return 0;
533}
534
535static u8 pch_uart_hal_get_modem(struct eg20t_port *priv)
536{
Feng Tang30c6c6b2012-02-06 17:24:44 +0800537 unsigned int msr = ioread8(priv->membase + UART_MSR);
538 priv->dmsr = msr & PCH_UART_MSR_DELTA;
539 return (u8)msr;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900540}
541
Tomoya MORINAGA18220762011-02-23 10:03:14 +0900542static void pch_uart_hal_write(struct eg20t_port *priv,
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900543 const unsigned char *buf, int tx_size)
544{
545 int i;
546 unsigned int thr;
547
548 for (i = 0; i < tx_size;) {
549 thr = buf[i++];
550 iowrite8(thr, priv->membase + PCH_UART_THR);
551 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900552}
553
554static int pch_uart_hal_read(struct eg20t_port *priv, unsigned char *buf,
555 int rx_size)
556{
557 int i;
558 u8 rbr, lsr;
Liang Li1f9db092013-01-19 17:52:11 +0800559 struct uart_port *port = &priv->port;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900560
561 lsr = ioread8(priv->membase + UART_LSR);
562 for (i = 0, lsr = ioread8(priv->membase + UART_LSR);
Liang Li1f9db092013-01-19 17:52:11 +0800563 i < rx_size && lsr & (UART_LSR_DR | UART_LSR_BI);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900564 lsr = ioread8(priv->membase + UART_LSR)) {
565 rbr = ioread8(priv->membase + PCH_UART_RBR);
Liang Li1f9db092013-01-19 17:52:11 +0800566
567 if (lsr & UART_LSR_BI) {
568 port->icount.brk++;
569 if (uart_handle_break(port))
570 continue;
571 }
572 if (port->sysrq) {
573 if (uart_handle_sysrq_char(port, rbr))
574 continue;
575 }
576
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900577 buf[i++] = rbr;
578 }
579 return i;
580}
581
Tomoya MORINAGA2a583642012-03-26 14:43:01 +0900582static unsigned char pch_uart_hal_get_iid(struct eg20t_port *priv)
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900583{
Tomoya MORINAGA2a583642012-03-26 14:43:01 +0900584 return ioread8(priv->membase + UART_IIR) &\
585 (PCH_UART_IIR_IID | PCH_UART_IIR_TOI | PCH_UART_IIR_IP);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900586}
587
588static u8 pch_uart_hal_get_line_status(struct eg20t_port *priv)
589{
590 return ioread8(priv->membase + UART_LSR);
591}
592
593static void pch_uart_hal_set_break(struct eg20t_port *priv, int on)
594{
595 unsigned int lcr;
596
597 lcr = ioread8(priv->membase + UART_LCR);
598 if (on)
599 lcr |= PCH_UART_LCR_SB;
600 else
601 lcr &= ~PCH_UART_LCR_SB;
602
603 iowrite8(lcr, priv->membase + UART_LCR);
604}
605
606static int push_rx(struct eg20t_port *priv, const unsigned char *buf,
607 int size)
608{
Jiri Slaby05c7cd32013-01-03 15:53:04 +0100609 struct uart_port *port = &priv->port;
610 struct tty_port *tport = &port->state->port;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900611
Jiri Slaby05c7cd32013-01-03 15:53:04 +0100612 tty_insert_flip_string(tport, buf, size);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100613 tty_flip_buffer_push(tport);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900614
615 return 0;
616}
617
618static int pop_tx_x(struct eg20t_port *priv, unsigned char *buf)
619{
Feng Tang30c6c6b2012-02-06 17:24:44 +0800620 int ret = 0;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900621 struct uart_port *port = &priv->port;
622
623 if (port->x_char) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900624 dev_dbg(priv->port.dev, "%s:X character send %02x (%lu)\n",
625 __func__, port->x_char, jiffies);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900626 buf[0] = port->x_char;
627 port->x_char = 0;
628 ret = 1;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900629 }
630
631 return ret;
632}
633
634static int dma_push_rx(struct eg20t_port *priv, int size)
635{
636 struct tty_struct *tty;
637 int room;
638 struct uart_port *port = &priv->port;
Jiri Slaby227434f2013-01-03 15:53:01 +0100639 struct tty_port *tport = &port->state->port;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900640
641 port = &priv->port;
Jiri Slaby227434f2013-01-03 15:53:01 +0100642 tty = tty_port_tty_get(tport);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900643 if (!tty) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900644 dev_dbg(priv->port.dev, "%s:tty is busy now", __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900645 return 0;
646 }
647
Jiri Slaby227434f2013-01-03 15:53:01 +0100648 room = tty_buffer_request_room(tport, size);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900649
650 if (room < size)
651 dev_warn(port->dev, "Rx overrun: dropping %u bytes\n",
652 size - room);
653 if (!room)
654 return room;
655
Jiri Slaby05c7cd32013-01-03 15:53:04 +0100656 tty_insert_flip_string(tport, sg_virt(&priv->sg_rx), size);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900657
658 port->icount.rx += room;
659 tty_kref_put(tty);
660
661 return room;
662}
663
664static void pch_free_dma(struct uart_port *port)
665{
666 struct eg20t_port *priv;
667 priv = container_of(port, struct eg20t_port, port);
668
669 if (priv->chan_tx) {
670 dma_release_channel(priv->chan_tx);
671 priv->chan_tx = NULL;
672 }
673 if (priv->chan_rx) {
674 dma_release_channel(priv->chan_rx);
675 priv->chan_rx = NULL;
676 }
Tomoya MORINAGAef4f9d42012-03-26 14:43:06 +0900677
678 if (priv->rx_buf_dma) {
679 dma_free_coherent(port->dev, port->fifosize, priv->rx_buf_virt,
680 priv->rx_buf_dma);
681 priv->rx_buf_virt = NULL;
682 priv->rx_buf_dma = 0;
683 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900684
685 return;
686}
687
688static bool filter(struct dma_chan *chan, void *slave)
689{
690 struct pch_dma_slave *param = slave;
691
692 if ((chan->chan_id == param->chan_id) && (param->dma_dev ==
693 chan->device->dev)) {
694 chan->private = param;
695 return true;
696 } else {
697 return false;
698 }
699}
700
701static void pch_request_dma(struct uart_port *port)
702{
703 dma_cap_mask_t mask;
704 struct dma_chan *chan;
705 struct pci_dev *dma_dev;
706 struct pch_dma_slave *param;
707 struct eg20t_port *priv =
708 container_of(port, struct eg20t_port, port);
709 dma_cap_zero(mask);
710 dma_cap_set(DMA_SLAVE, mask);
711
Tomoya MORINAGA6c4b47d2011-07-20 20:17:49 +0900712 dma_dev = pci_get_bus_and_slot(priv->pdev->bus->number,
713 PCI_DEVFN(0xa, 0)); /* Get DMA's dev
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900714 information */
715 /* Set Tx DMA */
716 param = &priv->param_tx;
717 param->dma_dev = &dma_dev->dev;
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +0900718 param->chan_id = priv->port.line * 2; /* Tx = 0, 2, 4, ... */
719
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900720 param->tx_reg = port->mapbase + UART_TX;
721 chan = dma_request_channel(mask, filter, param);
722 if (!chan) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900723 dev_err(priv->port.dev, "%s:dma_request_channel FAILS(Tx)\n",
724 __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900725 return;
726 }
727 priv->chan_tx = chan;
728
729 /* Set Rx DMA */
730 param = &priv->param_rx;
731 param->dma_dev = &dma_dev->dev;
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +0900732 param->chan_id = priv->port.line * 2 + 1; /* Rx = Tx + 1 */
733
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900734 param->rx_reg = port->mapbase + UART_RX;
735 chan = dma_request_channel(mask, filter, param);
736 if (!chan) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900737 dev_err(priv->port.dev, "%s:dma_request_channel FAILS(Rx)\n",
738 __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900739 dma_release_channel(priv->chan_tx);
Tomoya MORINAGA90f04c22011-11-11 10:55:27 +0900740 priv->chan_tx = NULL;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900741 return;
742 }
743
744 /* Get Consistent memory for DMA */
745 priv->rx_buf_virt = dma_alloc_coherent(port->dev, port->fifosize,
746 &priv->rx_buf_dma, GFP_KERNEL);
747 priv->chan_rx = chan;
748}
749
750static void pch_dma_rx_complete(void *arg)
751{
752 struct eg20t_port *priv = arg;
753 struct uart_port *port = &priv->port;
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900754 int count;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900755
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900756 dma_sync_sg_for_cpu(port->dev, &priv->sg_rx, 1, DMA_FROM_DEVICE);
757 count = dma_push_rx(priv, priv->trigger_level);
758 if (count)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100759 tty_flip_buffer_push(&port->state->port);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900760 async_tx_ack(priv->desc_rx);
Tomoya MORINAGAae213f32012-07-06 17:19:42 +0900761 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_RX_INT |
762 PCH_UART_HAL_RX_ERR_INT);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900763}
764
765static void pch_dma_tx_complete(void *arg)
766{
767 struct eg20t_port *priv = arg;
768 struct uart_port *port = &priv->port;
769 struct circ_buf *xmit = &port->state->xmit;
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900770 struct scatterlist *sg = priv->sg_tx_p;
771 int i;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900772
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900773 for (i = 0; i < priv->nent; i++, sg++) {
774 xmit->tail += sg_dma_len(sg);
775 port->icount.tx += sg_dma_len(sg);
776 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900777 xmit->tail &= UART_XMIT_SIZE - 1;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900778 async_tx_ack(priv->desc_tx);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900779 dma_unmap_sg(port->dev, sg, priv->nent, DMA_TO_DEVICE);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900780 priv->tx_dma_use = 0;
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900781 priv->nent = 0;
782 kfree(priv->sg_tx_p);
Tomoya MORINAGA60d10312011-02-23 10:03:18 +0900783 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_TX_INT);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900784}
785
Tomoya MORINAGA18220762011-02-23 10:03:14 +0900786static int pop_tx(struct eg20t_port *priv, int size)
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900787{
788 int count = 0;
789 struct uart_port *port = &priv->port;
790 struct circ_buf *xmit = &port->state->xmit;
791
792 if (uart_tx_stopped(port) || uart_circ_empty(xmit) || count >= size)
793 goto pop_tx_end;
794
795 do {
796 int cnt_to_end =
797 CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
798 int sz = min(size - count, cnt_to_end);
Tomoya MORINAGA18220762011-02-23 10:03:14 +0900799 pch_uart_hal_write(priv, &xmit->buf[xmit->tail], sz);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900800 xmit->tail = (xmit->tail + sz) & (UART_XMIT_SIZE - 1);
801 count += sz;
802 } while (!uart_circ_empty(xmit) && count < size);
803
804pop_tx_end:
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900805 dev_dbg(priv->port.dev, "%d characters. Remained %d characters.(%lu)\n",
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900806 count, size - count, jiffies);
807
808 return count;
809}
810
811static int handle_rx_to(struct eg20t_port *priv)
812{
813 struct pch_uart_buffer *buf;
814 int rx_size;
815 int ret;
816 if (!priv->start_rx) {
Tomoya MORINAGAae213f32012-07-06 17:19:42 +0900817 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_RX_INT |
818 PCH_UART_HAL_RX_ERR_INT);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900819 return 0;
820 }
821 buf = &priv->rxbuf;
822 do {
823 rx_size = pch_uart_hal_read(priv, buf->buf, buf->size);
824 ret = push_rx(priv, buf->buf, rx_size);
825 if (ret)
826 return 0;
827 } while (rx_size == buf->size);
828
829 return PCH_UART_HANDLED_RX_INT;
830}
831
832static int handle_rx(struct eg20t_port *priv)
833{
834 return handle_rx_to(priv);
835}
836
837static int dma_handle_rx(struct eg20t_port *priv)
838{
839 struct uart_port *port = &priv->port;
840 struct dma_async_tx_descriptor *desc;
841 struct scatterlist *sg;
842
843 priv = container_of(port, struct eg20t_port, port);
844 sg = &priv->sg_rx;
845
846 sg_init_table(&priv->sg_rx, 1); /* Initialize SG table */
847
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900848 sg_dma_len(sg) = priv->trigger_level;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900849
850 sg_set_page(&priv->sg_rx, virt_to_page(priv->rx_buf_virt),
Tomoya MORINAGA1c518992010-12-16 16:13:29 +0900851 sg_dma_len(sg), (unsigned long)priv->rx_buf_virt &
852 ~PAGE_MASK);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900853
854 sg_dma_address(sg) = priv->rx_buf_dma;
855
Alexandre Bounine16052822012-03-08 16:11:18 -0500856 desc = dmaengine_prep_slave_sg(priv->chan_rx,
Vinod Koula485df42011-10-14 10:47:38 +0530857 sg, 1, DMA_DEV_TO_MEM,
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900858 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
859
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900860 if (!desc)
861 return 0;
862
863 priv->desc_rx = desc;
864 desc->callback = pch_dma_rx_complete;
865 desc->callback_param = priv;
866 desc->tx_submit(desc);
867 dma_async_issue_pending(priv->chan_rx);
868
869 return PCH_UART_HANDLED_RX_INT;
870}
871
872static unsigned int handle_tx(struct eg20t_port *priv)
873{
874 struct uart_port *port = &priv->port;
875 struct circ_buf *xmit = &port->state->xmit;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900876 int fifo_size;
877 int tx_size;
878 int size;
879 int tx_empty;
880
881 if (!priv->start_tx) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900882 dev_info(priv->port.dev, "%s:Tx isn't started. (%lu)\n",
883 __func__, jiffies);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900884 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
885 priv->tx_empty = 1;
886 return 0;
887 }
888
889 fifo_size = max(priv->fifo_size, 1);
890 tx_empty = 1;
891 if (pop_tx_x(priv, xmit->buf)) {
892 pch_uart_hal_write(priv, xmit->buf, 1);
893 port->icount.tx++;
894 tx_empty = 0;
895 fifo_size--;
896 }
897 size = min(xmit->head - xmit->tail, fifo_size);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900898 if (size < 0)
899 size = fifo_size;
900
Tomoya MORINAGA18220762011-02-23 10:03:14 +0900901 tx_size = pop_tx(priv, size);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900902 if (tx_size > 0) {
Tomoya MORINAGA18220762011-02-23 10:03:14 +0900903 port->icount.tx += tx_size;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900904 tx_empty = 0;
905 }
906
907 priv->tx_empty = tx_empty;
908
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900909 if (tx_empty) {
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900910 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900911 uart_write_wakeup(port);
912 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900913
914 return PCH_UART_HANDLED_TX_INT;
915}
916
917static unsigned int dma_handle_tx(struct eg20t_port *priv)
918{
919 struct uart_port *port = &priv->port;
920 struct circ_buf *xmit = &port->state->xmit;
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900921 struct scatterlist *sg;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900922 int nent;
923 int fifo_size;
924 int tx_empty;
925 struct dma_async_tx_descriptor *desc;
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900926 int num;
927 int i;
928 int bytes;
929 int size;
930 int rem;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900931
932 if (!priv->start_tx) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900933 dev_info(priv->port.dev, "%s:Tx isn't started. (%lu)\n",
934 __func__, jiffies);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900935 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
936 priv->tx_empty = 1;
937 return 0;
938 }
939
Tomoya MORINAGA60d10312011-02-23 10:03:18 +0900940 if (priv->tx_dma_use) {
941 dev_dbg(priv->port.dev, "%s:Tx is not completed. (%lu)\n",
942 __func__, jiffies);
943 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
944 priv->tx_empty = 1;
945 return 0;
946 }
947
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900948 fifo_size = max(priv->fifo_size, 1);
949 tx_empty = 1;
950 if (pop_tx_x(priv, xmit->buf)) {
951 pch_uart_hal_write(priv, xmit->buf, 1);
952 port->icount.tx++;
953 tx_empty = 0;
954 fifo_size--;
955 }
956
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900957 bytes = min((int)CIRC_CNT(xmit->head, xmit->tail,
958 UART_XMIT_SIZE), CIRC_CNT_TO_END(xmit->head,
959 xmit->tail, UART_XMIT_SIZE));
960 if (!bytes) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900961 dev_dbg(priv->port.dev, "%s 0 bytes return\n", __func__);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900962 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
963 uart_write_wakeup(port);
964 return 0;
965 }
966
967 if (bytes > fifo_size) {
968 num = bytes / fifo_size + 1;
969 size = fifo_size;
970 rem = bytes % fifo_size;
971 } else {
972 num = 1;
973 size = bytes;
974 rem = bytes;
975 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900976
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900977 dev_dbg(priv->port.dev, "%s num=%d size=%d rem=%d\n",
978 __func__, num, size, rem);
979
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900980 priv->tx_dma_use = 1;
981
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900982 priv->sg_tx_p = kzalloc(sizeof(struct scatterlist)*num, GFP_ATOMIC);
Fengguang Wua92098a2012-07-28 20:43:57 +0800983 if (!priv->sg_tx_p) {
984 dev_err(priv->port.dev, "%s:kzalloc Failed\n", __func__);
985 return 0;
986 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900987
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900988 sg_init_table(priv->sg_tx_p, num); /* Initialize SG table */
989 sg = priv->sg_tx_p;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900990
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900991 for (i = 0; i < num; i++, sg++) {
992 if (i == (num - 1))
993 sg_set_page(sg, virt_to_page(xmit->buf),
994 rem, fifo_size * i);
995 else
996 sg_set_page(sg, virt_to_page(xmit->buf),
997 size, fifo_size * i);
998 }
999
1000 sg = priv->sg_tx_p;
1001 nent = dma_map_sg(port->dev, sg, num, DMA_TO_DEVICE);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001002 if (!nent) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001003 dev_err(priv->port.dev, "%s:dma_map_sg Failed\n", __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001004 return 0;
1005 }
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001006 priv->nent = nent;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001007
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001008 for (i = 0; i < nent; i++, sg++) {
1009 sg->offset = (xmit->tail & (UART_XMIT_SIZE - 1)) +
1010 fifo_size * i;
1011 sg_dma_address(sg) = (sg_dma_address(sg) &
1012 ~(UART_XMIT_SIZE - 1)) + sg->offset;
1013 if (i == (nent - 1))
1014 sg_dma_len(sg) = rem;
1015 else
1016 sg_dma_len(sg) = size;
1017 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001018
Alexandre Bounine16052822012-03-08 16:11:18 -05001019 desc = dmaengine_prep_slave_sg(priv->chan_tx,
Vinod Koula485df42011-10-14 10:47:38 +05301020 priv->sg_tx_p, nent, DMA_MEM_TO_DEV,
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001021 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001022 if (!desc) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001023 dev_err(priv->port.dev, "%s:device_prep_slave_sg Failed\n",
1024 __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001025 return 0;
1026 }
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001027 dma_sync_sg_for_device(port->dev, priv->sg_tx_p, nent, DMA_TO_DEVICE);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001028 priv->desc_tx = desc;
1029 desc->callback = pch_dma_tx_complete;
1030 desc->callback_param = priv;
1031
1032 desc->tx_submit(desc);
1033
1034 dma_async_issue_pending(priv->chan_tx);
1035
1036 return PCH_UART_HANDLED_TX_INT;
1037}
1038
1039static void pch_uart_err_ir(struct eg20t_port *priv, unsigned int lsr)
1040{
Liang Li384e3012013-01-19 17:52:10 +08001041 struct uart_port *port = &priv->port;
1042 struct tty_struct *tty = tty_port_tty_get(&port->state->port);
1043 char *error_msg[5] = {};
1044 int i = 0;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001045
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001046 if (lsr & PCH_UART_LSR_ERR)
Liang Li384e3012013-01-19 17:52:10 +08001047 error_msg[i++] = "Error data in FIFO\n";
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001048
Liang Li384e3012013-01-19 17:52:10 +08001049 if (lsr & UART_LSR_FE) {
1050 port->icount.frame++;
1051 error_msg[i++] = " Framing Error\n";
1052 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001053
Liang Li384e3012013-01-19 17:52:10 +08001054 if (lsr & UART_LSR_PE) {
1055 port->icount.parity++;
1056 error_msg[i++] = " Parity Error\n";
1057 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001058
Liang Li384e3012013-01-19 17:52:10 +08001059 if (lsr & UART_LSR_OE) {
1060 port->icount.overrun++;
1061 error_msg[i++] = " Overrun Error\n";
1062 }
1063
1064 if (tty == NULL) {
1065 for (i = 0; error_msg[i] != NULL; i++)
1066 dev_err(&priv->pdev->dev, error_msg[i]);
1067 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001068}
1069
1070static irqreturn_t pch_uart_interrupt(int irq, void *dev_id)
1071{
1072 struct eg20t_port *priv = dev_id;
1073 unsigned int handled;
1074 u8 lsr;
1075 int ret = 0;
Tomoya MORINAGA2a583642012-03-26 14:43:01 +09001076 unsigned char iid;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001077 unsigned long flags;
Tomoya MORINAGA5181fb32012-03-26 14:43:03 +09001078 int next = 1;
1079 u8 msr;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001080
Darren Hartfe89def2012-06-19 14:00:18 -07001081 spin_lock_irqsave(&priv->lock, flags);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001082 handled = 0;
Tomoya MORINAGA5181fb32012-03-26 14:43:03 +09001083 while (next) {
1084 iid = pch_uart_hal_get_iid(priv);
1085 if (iid & PCH_UART_IIR_IP) /* No Interrupt */
1086 break;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001087 switch (iid) {
1088 case PCH_UART_IID_RLS: /* Receiver Line Status */
1089 lsr = pch_uart_hal_get_line_status(priv);
1090 if (lsr & (PCH_UART_LSR_ERR | UART_LSR_FE |
1091 UART_LSR_PE | UART_LSR_OE)) {
1092 pch_uart_err_ir(priv, lsr);
1093 ret = PCH_UART_HANDLED_RX_ERR_INT;
Tomoya MORINAGA04e2c2e2012-03-26 14:43:05 +09001094 } else {
1095 ret = PCH_UART_HANDLED_LS_INT;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001096 }
1097 break;
1098 case PCH_UART_IID_RDR: /* Received Data Ready */
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001099 if (priv->use_dma) {
1100 pch_uart_hal_disable_interrupt(priv,
Tomoya MORINAGAae213f32012-07-06 17:19:42 +09001101 PCH_UART_HAL_RX_INT |
1102 PCH_UART_HAL_RX_ERR_INT);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001103 ret = dma_handle_rx(priv);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001104 if (!ret)
1105 pch_uart_hal_enable_interrupt(priv,
Tomoya MORINAGAae213f32012-07-06 17:19:42 +09001106 PCH_UART_HAL_RX_INT |
1107 PCH_UART_HAL_RX_ERR_INT);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001108 } else {
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001109 ret = handle_rx(priv);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001110 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001111 break;
1112 case PCH_UART_IID_RDR_TO: /* Received Data Ready
1113 (FIFO Timeout) */
1114 ret = handle_rx_to(priv);
1115 break;
1116 case PCH_UART_IID_THRE: /* Transmitter Holding Register
1117 Empty */
1118 if (priv->use_dma)
1119 ret = dma_handle_tx(priv);
1120 else
1121 ret = handle_tx(priv);
1122 break;
1123 case PCH_UART_IID_MS: /* Modem Status */
Tomoya MORINAGA5181fb32012-03-26 14:43:03 +09001124 msr = pch_uart_hal_get_modem(priv);
1125 next = 0; /* MS ir prioirty is the lowest. So, MS ir
1126 means final interrupt */
1127 if ((msr & UART_MSR_ANY_DELTA) == 0)
1128 break;
1129 ret |= PCH_UART_HANDLED_MS_INT;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001130 break;
1131 default: /* Never junp to this label */
Tomoya MORINAGAb23954a32012-03-26 14:43:02 +09001132 dev_err(priv->port.dev, "%s:iid=%02x (%lu)\n", __func__,
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001133 iid, jiffies);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001134 ret = -1;
Tomoya MORINAGA5181fb32012-03-26 14:43:03 +09001135 next = 0;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001136 break;
1137 }
1138 handled |= (unsigned int)ret;
1139 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001140
Darren Hartfe89def2012-06-19 14:00:18 -07001141 spin_unlock_irqrestore(&priv->lock, flags);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001142 return IRQ_RETVAL(handled);
1143}
1144
1145/* This function tests whether the transmitter fifo and shifter for the port
1146 described by 'port' is empty. */
1147static unsigned int pch_uart_tx_empty(struct uart_port *port)
1148{
1149 struct eg20t_port *priv;
Feng Tang30c6c6b2012-02-06 17:24:44 +08001150
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001151 priv = container_of(port, struct eg20t_port, port);
1152 if (priv->tx_empty)
Feng Tang30c6c6b2012-02-06 17:24:44 +08001153 return TIOCSER_TEMT;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001154 else
Feng Tang30c6c6b2012-02-06 17:24:44 +08001155 return 0;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001156}
1157
1158/* Returns the current state of modem control inputs. */
1159static unsigned int pch_uart_get_mctrl(struct uart_port *port)
1160{
1161 struct eg20t_port *priv;
1162 u8 modem;
1163 unsigned int ret = 0;
1164
1165 priv = container_of(port, struct eg20t_port, port);
1166 modem = pch_uart_hal_get_modem(priv);
1167
1168 if (modem & UART_MSR_DCD)
1169 ret |= TIOCM_CAR;
1170
1171 if (modem & UART_MSR_RI)
1172 ret |= TIOCM_RNG;
1173
1174 if (modem & UART_MSR_DSR)
1175 ret |= TIOCM_DSR;
1176
1177 if (modem & UART_MSR_CTS)
1178 ret |= TIOCM_CTS;
1179
1180 return ret;
1181}
1182
1183static void pch_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
1184{
1185 u32 mcr = 0;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001186 struct eg20t_port *priv = container_of(port, struct eg20t_port, port);
1187
1188 if (mctrl & TIOCM_DTR)
1189 mcr |= UART_MCR_DTR;
1190 if (mctrl & TIOCM_RTS)
1191 mcr |= UART_MCR_RTS;
1192 if (mctrl & TIOCM_LOOP)
1193 mcr |= UART_MCR_LOOP;
1194
Tomoya MORINAGA9af71552011-02-23 10:03:17 +09001195 if (priv->mcr & UART_MCR_AFE)
1196 mcr |= UART_MCR_AFE;
1197
1198 if (mctrl)
1199 iowrite8(mcr, priv->membase + UART_MCR);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001200}
1201
1202static void pch_uart_stop_tx(struct uart_port *port)
1203{
1204 struct eg20t_port *priv;
1205 priv = container_of(port, struct eg20t_port, port);
1206 priv->start_tx = 0;
1207 priv->tx_dma_use = 0;
1208}
1209
1210static void pch_uart_start_tx(struct uart_port *port)
1211{
1212 struct eg20t_port *priv;
1213
1214 priv = container_of(port, struct eg20t_port, port);
1215
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001216 if (priv->use_dma) {
1217 if (priv->tx_dma_use) {
1218 dev_dbg(priv->port.dev, "%s : Tx DMA is NOT empty.\n",
1219 __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001220 return;
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001221 }
1222 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001223
1224 priv->start_tx = 1;
1225 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_TX_INT);
1226}
1227
1228static void pch_uart_stop_rx(struct uart_port *port)
1229{
1230 struct eg20t_port *priv;
1231 priv = container_of(port, struct eg20t_port, port);
1232 priv->start_rx = 0;
Tomoya MORINAGAae213f32012-07-06 17:19:42 +09001233 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_RX_INT |
1234 PCH_UART_HAL_RX_ERR_INT);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001235}
1236
1237/* Enable the modem status interrupts. */
1238static void pch_uart_enable_ms(struct uart_port *port)
1239{
1240 struct eg20t_port *priv;
1241 priv = container_of(port, struct eg20t_port, port);
1242 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_MS_INT);
1243}
1244
1245/* Control the transmission of a break signal. */
1246static void pch_uart_break_ctl(struct uart_port *port, int ctl)
1247{
1248 struct eg20t_port *priv;
1249 unsigned long flags;
1250
1251 priv = container_of(port, struct eg20t_port, port);
Darren Hartfe89def2012-06-19 14:00:18 -07001252 spin_lock_irqsave(&priv->lock, flags);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001253 pch_uart_hal_set_break(priv, ctl);
Darren Hartfe89def2012-06-19 14:00:18 -07001254 spin_unlock_irqrestore(&priv->lock, flags);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001255}
1256
1257/* Grab any interrupt resources and initialise any low level driver state. */
1258static int pch_uart_startup(struct uart_port *port)
1259{
1260 struct eg20t_port *priv;
1261 int ret;
1262 int fifo_size;
1263 int trigger_level;
1264
1265 priv = container_of(port, struct eg20t_port, port);
1266 priv->tx_empty = 1;
Tomoya MORINAGAaac6c0b2011-02-23 10:03:16 +09001267
1268 if (port->uartclk)
Darren Harta8a3ec92012-03-09 09:51:48 -08001269 priv->uartclk = port->uartclk;
Tomoya MORINAGAaac6c0b2011-02-23 10:03:16 +09001270 else
Darren Harta8a3ec92012-03-09 09:51:48 -08001271 port->uartclk = priv->uartclk;
Tomoya MORINAGAaac6c0b2011-02-23 10:03:16 +09001272
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001273 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
1274 ret = pch_uart_hal_set_line(priv, default_baud,
1275 PCH_UART_HAL_PARITY_NONE, PCH_UART_HAL_8BIT,
1276 PCH_UART_HAL_STB1);
1277 if (ret)
1278 return ret;
1279
1280 switch (priv->fifo_size) {
1281 case 256:
1282 fifo_size = PCH_UART_HAL_FIFO256;
1283 break;
1284 case 64:
1285 fifo_size = PCH_UART_HAL_FIFO64;
1286 break;
1287 case 16:
1288 fifo_size = PCH_UART_HAL_FIFO16;
Alan Cox669bd452012-07-02 18:51:38 +01001289 break;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001290 case 1:
1291 default:
1292 fifo_size = PCH_UART_HAL_FIFO_DIS;
1293 break;
1294 }
1295
1296 switch (priv->trigger) {
1297 case PCH_UART_HAL_TRIGGER1:
1298 trigger_level = 1;
1299 break;
1300 case PCH_UART_HAL_TRIGGER_L:
1301 trigger_level = priv->fifo_size / 4;
1302 break;
1303 case PCH_UART_HAL_TRIGGER_M:
1304 trigger_level = priv->fifo_size / 2;
1305 break;
1306 case PCH_UART_HAL_TRIGGER_H:
1307 default:
1308 trigger_level = priv->fifo_size - (priv->fifo_size / 8);
1309 break;
1310 }
1311
1312 priv->trigger_level = trigger_level;
1313 ret = pch_uart_hal_set_fifo(priv, PCH_UART_HAL_DMA_MODE0,
1314 fifo_size, priv->trigger);
1315 if (ret < 0)
1316 return ret;
1317
1318 ret = request_irq(priv->port.irq, pch_uart_interrupt, IRQF_SHARED,
1319 KBUILD_MODNAME, priv);
1320 if (ret < 0)
1321 return ret;
1322
1323 if (priv->use_dma)
1324 pch_request_dma(port);
1325
1326 priv->start_rx = 1;
Tomoya MORINAGAae213f32012-07-06 17:19:42 +09001327 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_RX_INT |
1328 PCH_UART_HAL_RX_ERR_INT);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001329 uart_update_timeout(port, CS8, default_baud);
1330
1331 return 0;
1332}
1333
1334static void pch_uart_shutdown(struct uart_port *port)
1335{
1336 struct eg20t_port *priv;
1337 int ret;
1338
1339 priv = container_of(port, struct eg20t_port, port);
1340 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
1341 pch_uart_hal_fifo_reset(priv, PCH_UART_HAL_CLR_ALL_FIFO);
1342 ret = pch_uart_hal_set_fifo(priv, PCH_UART_HAL_DMA_MODE0,
1343 PCH_UART_HAL_FIFO_DIS, PCH_UART_HAL_TRIGGER1);
1344 if (ret)
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001345 dev_err(priv->port.dev,
1346 "pch_uart_hal_set_fifo Failed(ret=%d)\n", ret);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001347
Tomoya MORINAGA90f04c22011-11-11 10:55:27 +09001348 pch_free_dma(port);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001349
1350 free_irq(priv->port.irq, priv);
1351}
1352
1353/* Change the port parameters, including word length, parity, stop
1354 *bits. Update read_status_mask and ignore_status_mask to indicate
1355 *the types of events we are interested in receiving. */
1356static void pch_uart_set_termios(struct uart_port *port,
1357 struct ktermios *termios, struct ktermios *old)
1358{
1359 int baud;
1360 int rtn;
1361 unsigned int parity, bits, stb;
1362 struct eg20t_port *priv;
1363 unsigned long flags;
1364
1365 priv = container_of(port, struct eg20t_port, port);
1366 switch (termios->c_cflag & CSIZE) {
1367 case CS5:
1368 bits = PCH_UART_HAL_5BIT;
1369 break;
1370 case CS6:
1371 bits = PCH_UART_HAL_6BIT;
1372 break;
1373 case CS7:
1374 bits = PCH_UART_HAL_7BIT;
1375 break;
1376 default: /* CS8 */
1377 bits = PCH_UART_HAL_8BIT;
1378 break;
1379 }
1380 if (termios->c_cflag & CSTOPB)
1381 stb = PCH_UART_HAL_STB2;
1382 else
1383 stb = PCH_UART_HAL_STB1;
1384
1385 if (termios->c_cflag & PARENB) {
Tomoya MORINAGA2fc39ae2012-07-06 17:19:43 +09001386 if (termios->c_cflag & PARODD)
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001387 parity = PCH_UART_HAL_PARITY_ODD;
1388 else
1389 parity = PCH_UART_HAL_PARITY_EVEN;
1390
Feng Tang30c6c6b2012-02-06 17:24:44 +08001391 } else
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001392 parity = PCH_UART_HAL_PARITY_NONE;
Tomoya MORINAGA9af71552011-02-23 10:03:17 +09001393
1394 /* Only UART0 has auto hardware flow function */
1395 if ((termios->c_cflag & CRTSCTS) && (priv->fifo_size == 256))
1396 priv->mcr |= UART_MCR_AFE;
1397 else
1398 priv->mcr &= ~UART_MCR_AFE;
1399
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001400 termios->c_cflag &= ~CMSPAR; /* Mark/Space parity is not supported */
1401
1402 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 16);
1403
Darren Hartfe89def2012-06-19 14:00:18 -07001404 spin_lock_irqsave(&priv->lock, flags);
1405 spin_lock(&port->lock);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001406
1407 uart_update_timeout(port, termios->c_cflag, baud);
1408 rtn = pch_uart_hal_set_line(priv, baud, parity, bits, stb);
1409 if (rtn)
1410 goto out;
1411
Tomoya MORINAGAa1d7cfe2011-10-27 15:45:18 +09001412 pch_uart_set_mctrl(&priv->port, priv->port.mctrl);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001413 /* Don't rewrite B0 */
1414 if (tty_termios_baud_rate(termios))
1415 tty_termios_encode_baud_rate(termios, baud, baud);
1416
1417out:
Darren Hartfe89def2012-06-19 14:00:18 -07001418 spin_unlock(&port->lock);
1419 spin_unlock_irqrestore(&priv->lock, flags);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001420}
1421
1422static const char *pch_uart_type(struct uart_port *port)
1423{
1424 return KBUILD_MODNAME;
1425}
1426
1427static void pch_uart_release_port(struct uart_port *port)
1428{
1429 struct eg20t_port *priv;
1430
1431 priv = container_of(port, struct eg20t_port, port);
1432 pci_iounmap(priv->pdev, priv->membase);
1433 pci_release_regions(priv->pdev);
1434}
1435
1436static int pch_uart_request_port(struct uart_port *port)
1437{
1438 struct eg20t_port *priv;
1439 int ret;
1440 void __iomem *membase;
1441
1442 priv = container_of(port, struct eg20t_port, port);
1443 ret = pci_request_regions(priv->pdev, KBUILD_MODNAME);
1444 if (ret < 0)
1445 return -EBUSY;
1446
1447 membase = pci_iomap(priv->pdev, 1, 0);
1448 if (!membase) {
1449 pci_release_regions(priv->pdev);
1450 return -EBUSY;
1451 }
1452 priv->membase = port->membase = membase;
1453
1454 return 0;
1455}
1456
1457static void pch_uart_config_port(struct uart_port *port, int type)
1458{
1459 struct eg20t_port *priv;
1460
1461 priv = container_of(port, struct eg20t_port, port);
1462 if (type & UART_CONFIG_TYPE) {
1463 port->type = priv->port_type;
1464 pch_uart_request_port(port);
1465 }
1466}
1467
1468static int pch_uart_verify_port(struct uart_port *port,
1469 struct serial_struct *serinfo)
1470{
1471 struct eg20t_port *priv;
1472
1473 priv = container_of(port, struct eg20t_port, port);
1474 if (serinfo->flags & UPF_LOW_LATENCY) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001475 dev_info(priv->port.dev,
1476 "PCH UART : Use PIO Mode (without DMA)\n");
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001477 priv->use_dma = 0;
1478 serinfo->flags &= ~UPF_LOW_LATENCY;
1479 } else {
1480#ifndef CONFIG_PCH_DMA
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001481 dev_err(priv->port.dev, "%s : PCH DMA is not Loaded.\n",
1482 __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001483 return -EOPNOTSUPP;
1484#endif
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001485 dev_info(priv->port.dev, "PCH UART : Use DMA Mode\n");
Tomoya MORINAGAaf6d17c2012-04-12 10:47:50 +09001486 if (!priv->use_dma)
1487 pch_request_dma(port);
1488 priv->use_dma = 1;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001489 }
1490
1491 return 0;
1492}
1493
1494static struct uart_ops pch_uart_ops = {
1495 .tx_empty = pch_uart_tx_empty,
1496 .set_mctrl = pch_uart_set_mctrl,
1497 .get_mctrl = pch_uart_get_mctrl,
1498 .stop_tx = pch_uart_stop_tx,
1499 .start_tx = pch_uart_start_tx,
1500 .stop_rx = pch_uart_stop_rx,
1501 .enable_ms = pch_uart_enable_ms,
1502 .break_ctl = pch_uart_break_ctl,
1503 .startup = pch_uart_startup,
1504 .shutdown = pch_uart_shutdown,
1505 .set_termios = pch_uart_set_termios,
1506/* .pm = pch_uart_pm, Not supported yet */
1507/* .set_wake = pch_uart_set_wake, Not supported yet */
1508 .type = pch_uart_type,
1509 .release_port = pch_uart_release_port,
1510 .request_port = pch_uart_request_port,
1511 .config_port = pch_uart_config_port,
1512 .verify_port = pch_uart_verify_port
1513};
1514
Alexander Steine30f8672011-11-15 15:04:07 -08001515#ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
1516
1517/*
1518 * Wait for transmitter & holding register to empty
1519 */
1520static void wait_for_xmitr(struct eg20t_port *up, int bits)
1521{
1522 unsigned int status, tmout = 10000;
1523
1524 /* Wait up to 10ms for the character(s) to be sent. */
1525 for (;;) {
1526 status = ioread8(up->membase + UART_LSR);
1527
1528 if ((status & bits) == bits)
1529 break;
1530 if (--tmout == 0)
1531 break;
1532 udelay(1);
1533 }
1534
1535 /* Wait up to 1s for flow control if necessary */
1536 if (up->port.flags & UPF_CONS_FLOW) {
1537 unsigned int tmout;
1538 for (tmout = 1000000; tmout; tmout--) {
1539 unsigned int msr = ioread8(up->membase + UART_MSR);
1540 if (msr & UART_MSR_CTS)
1541 break;
1542 udelay(1);
1543 touch_nmi_watchdog();
1544 }
1545 }
1546}
1547
1548static void pch_console_putchar(struct uart_port *port, int ch)
1549{
1550 struct eg20t_port *priv =
1551 container_of(port, struct eg20t_port, port);
1552
1553 wait_for_xmitr(priv, UART_LSR_THRE);
1554 iowrite8(ch, priv->membase + PCH_UART_THR);
1555}
1556
1557/*
1558 * Print a string to the serial port trying not to disturb
1559 * any possible real use of the port...
1560 *
1561 * The console_lock must be held when we get here.
1562 */
1563static void
1564pch_console_write(struct console *co, const char *s, unsigned int count)
1565{
1566 struct eg20t_port *priv;
Alexander Steine30f8672011-11-15 15:04:07 -08001567 unsigned long flags;
Darren Hartfe89def2012-06-19 14:00:18 -07001568 int priv_locked = 1;
1569 int port_locked = 1;
Alexander Steine30f8672011-11-15 15:04:07 -08001570 u8 ier;
Alexander Steine30f8672011-11-15 15:04:07 -08001571
1572 priv = pch_uart_ports[co->index];
1573
1574 touch_nmi_watchdog();
1575
1576 local_irq_save(flags);
1577 if (priv->port.sysrq) {
Liang Li1f9db092013-01-19 17:52:11 +08001578 /* call to uart_handle_sysrq_char already took the priv lock */
1579 priv_locked = 0;
Darren Hartfe89def2012-06-19 14:00:18 -07001580 /* serial8250_handle_port() already took the port lock */
1581 port_locked = 0;
Alexander Steine30f8672011-11-15 15:04:07 -08001582 } else if (oops_in_progress) {
Darren Hartfe89def2012-06-19 14:00:18 -07001583 priv_locked = spin_trylock(&priv->lock);
1584 port_locked = spin_trylock(&priv->port.lock);
1585 } else {
1586 spin_lock(&priv->lock);
Alexander Steine30f8672011-11-15 15:04:07 -08001587 spin_lock(&priv->port.lock);
Darren Hartfe89def2012-06-19 14:00:18 -07001588 }
Alexander Steine30f8672011-11-15 15:04:07 -08001589
1590 /*
1591 * First save the IER then disable the interrupts
1592 */
1593 ier = ioread8(priv->membase + UART_IER);
1594
1595 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
1596
1597 uart_console_write(&priv->port, s, count, pch_console_putchar);
1598
1599 /*
1600 * Finally, wait for transmitter to become empty
1601 * and restore the IER
1602 */
1603 wait_for_xmitr(priv, BOTH_EMPTY);
1604 iowrite8(ier, priv->membase + UART_IER);
1605
Darren Hartfe89def2012-06-19 14:00:18 -07001606 if (port_locked)
Alexander Steine30f8672011-11-15 15:04:07 -08001607 spin_unlock(&priv->port.lock);
Darren Hartfe89def2012-06-19 14:00:18 -07001608 if (priv_locked)
1609 spin_unlock(&priv->lock);
Alexander Steine30f8672011-11-15 15:04:07 -08001610 local_irq_restore(flags);
1611}
1612
1613static int __init pch_console_setup(struct console *co, char *options)
1614{
1615 struct uart_port *port;
Darren Hart7ce92512012-03-09 09:51:51 -08001616 int baud = default_baud;
Alexander Steine30f8672011-11-15 15:04:07 -08001617 int bits = 8;
1618 int parity = 'n';
1619 int flow = 'n';
1620
1621 /*
1622 * Check whether an invalid uart number has been specified, and
1623 * if so, search for the first available port that does have
1624 * console support.
1625 */
1626 if (co->index >= PCH_UART_NR)
1627 co->index = 0;
1628 port = &pch_uart_ports[co->index]->port;
1629
1630 if (!port || (!port->iobase && !port->membase))
1631 return -ENODEV;
1632
Darren Hart077175f2012-03-09 09:51:49 -08001633 port->uartclk = pch_uart_get_uartclk();
Alexander Steine30f8672011-11-15 15:04:07 -08001634
1635 if (options)
1636 uart_parse_options(options, &baud, &parity, &bits, &flow);
1637
1638 return uart_set_options(port, co, baud, parity, bits, flow);
1639}
1640
1641static struct uart_driver pch_uart_driver;
1642
1643static struct console pch_console = {
1644 .name = PCH_UART_DRIVER_DEVICE,
1645 .write = pch_console_write,
1646 .device = uart_console_device,
1647 .setup = pch_console_setup,
1648 .flags = CON_PRINTBUFFER | CON_ANYTIME,
1649 .index = -1,
1650 .data = &pch_uart_driver,
1651};
1652
1653#define PCH_CONSOLE (&pch_console)
1654#else
1655#define PCH_CONSOLE NULL
1656#endif
1657
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001658static struct uart_driver pch_uart_driver = {
1659 .owner = THIS_MODULE,
1660 .driver_name = KBUILD_MODNAME,
1661 .dev_name = PCH_UART_DRIVER_DEVICE,
1662 .major = 0,
1663 .minor = 0,
1664 .nr = PCH_UART_NR,
Alexander Steine30f8672011-11-15 15:04:07 -08001665 .cons = PCH_CONSOLE,
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001666};
1667
1668static struct eg20t_port *pch_uart_init_port(struct pci_dev *pdev,
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001669 const struct pci_device_id *id)
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001670{
1671 struct eg20t_port *priv;
1672 int ret;
1673 unsigned int iobase;
1674 unsigned int mapbase;
Tomoya MORINAGA1c518992010-12-16 16:13:29 +09001675 unsigned char *rxbuf;
Darren Hart077175f2012-03-09 09:51:49 -08001676 int fifosize;
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001677 int port_type;
1678 struct pch_uart_driver_data *board;
Feng Tangd0114112012-02-06 17:24:43 +08001679 char name[32]; /* for debugfs file name */
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001680
1681 board = &drv_dat[id->driver_data];
1682 port_type = board->port_type;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001683
1684 priv = kzalloc(sizeof(struct eg20t_port), GFP_KERNEL);
1685 if (priv == NULL)
1686 goto init_port_alloc_err;
1687
Tomoya MORINAGA1c518992010-12-16 16:13:29 +09001688 rxbuf = (unsigned char *)__get_free_page(GFP_KERNEL);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001689 if (!rxbuf)
1690 goto init_port_free_txbuf;
1691
1692 switch (port_type) {
1693 case PORT_UNKNOWN:
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001694 fifosize = 256; /* EG20T/ML7213: UART0 */
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001695 break;
1696 case PORT_8250:
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001697 fifosize = 64; /* EG20T:UART1~3 ML7213: UART1~2*/
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001698 break;
1699 default:
1700 dev_err(&pdev->dev, "Invalid Port Type(=%d)\n", port_type);
1701 goto init_port_hal_free;
1702 }
1703
Alexander Steine4635952011-07-04 08:58:31 +02001704 pci_enable_msi(pdev);
Tomoya MORINAGA867c9022012-04-02 14:36:22 +09001705 pci_set_master(pdev);
Alexander Steine4635952011-07-04 08:58:31 +02001706
Darren Hartfe89def2012-06-19 14:00:18 -07001707 spin_lock_init(&priv->lock);
1708
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001709 iobase = pci_resource_start(pdev, 0);
1710 mapbase = pci_resource_start(pdev, 1);
1711 priv->mapbase = mapbase;
1712 priv->iobase = iobase;
1713 priv->pdev = pdev;
1714 priv->tx_empty = 1;
Tomoya MORINAGA1c518992010-12-16 16:13:29 +09001715 priv->rxbuf.buf = rxbuf;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001716 priv->rxbuf.size = PAGE_SIZE;
1717
1718 priv->fifo_size = fifosize;
Darren Hart077175f2012-03-09 09:51:49 -08001719 priv->uartclk = pch_uart_get_uartclk();
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001720 priv->port_type = PORT_MAX_8250 + port_type + 1;
1721 priv->port.dev = &pdev->dev;
1722 priv->port.iobase = iobase;
1723 priv->port.membase = NULL;
1724 priv->port.mapbase = mapbase;
1725 priv->port.irq = pdev->irq;
1726 priv->port.iotype = UPIO_PORT;
1727 priv->port.ops = &pch_uart_ops;
1728 priv->port.flags = UPF_BOOT_AUTOCONF;
1729 priv->port.fifosize = fifosize;
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001730 priv->port.line = board->line_no;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001731 priv->trigger = PCH_UART_HAL_TRIGGER_M;
1732
Tomoya MORINAGA7e461322011-02-23 10:03:13 +09001733 spin_lock_init(&priv->port.lock);
1734
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001735 pci_set_drvdata(pdev, priv);
Feng Tang6f56d0f2012-02-06 17:24:45 +08001736 priv->trigger_level = 1;
1737 priv->fcr = 0;
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001738
Alexander Steine30f8672011-11-15 15:04:07 -08001739#ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
1740 pch_uart_ports[board->line_no] = priv;
1741#endif
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001742 ret = uart_add_one_port(&pch_uart_driver, &priv->port);
1743 if (ret < 0)
1744 goto init_port_hal_free;
1745
Feng Tangd0114112012-02-06 17:24:43 +08001746#ifdef CONFIG_DEBUG_FS
1747 snprintf(name, sizeof(name), "uart%d_regs", board->line_no);
1748 priv->debugfs = debugfs_create_file(name, S_IFREG | S_IRUGO,
1749 NULL, priv, &port_regs_ops);
1750#endif
1751
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001752 return priv;
1753
1754init_port_hal_free:
Alexander Steine30f8672011-11-15 15:04:07 -08001755#ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
1756 pch_uart_ports[board->line_no] = NULL;
1757#endif
Tomoya MORINAGA1c518992010-12-16 16:13:29 +09001758 free_page((unsigned long)rxbuf);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001759init_port_free_txbuf:
1760 kfree(priv);
1761init_port_alloc_err:
1762
1763 return NULL;
1764}
1765
1766static void pch_uart_exit_port(struct eg20t_port *priv)
1767{
Feng Tangd0114112012-02-06 17:24:43 +08001768
1769#ifdef CONFIG_DEBUG_FS
1770 if (priv->debugfs)
1771 debugfs_remove(priv->debugfs);
1772#endif
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001773 uart_remove_one_port(&pch_uart_driver, &priv->port);
1774 pci_set_drvdata(priv->pdev, NULL);
Tomoya MORINAGA1c518992010-12-16 16:13:29 +09001775 free_page((unsigned long)priv->rxbuf.buf);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001776}
1777
1778static void pch_uart_pci_remove(struct pci_dev *pdev)
1779{
Feng Tang6f56d0f2012-02-06 17:24:45 +08001780 struct eg20t_port *priv = pci_get_drvdata(pdev);
Alexander Steine4635952011-07-04 08:58:31 +02001781
1782 pci_disable_msi(pdev);
Alexander Steine30f8672011-11-15 15:04:07 -08001783
1784#ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
1785 pch_uart_ports[priv->port.line] = NULL;
1786#endif
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001787 pch_uart_exit_port(priv);
1788 pci_disable_device(pdev);
1789 kfree(priv);
1790 return;
1791}
1792#ifdef CONFIG_PM
1793static int pch_uart_pci_suspend(struct pci_dev *pdev, pm_message_t state)
1794{
1795 struct eg20t_port *priv = pci_get_drvdata(pdev);
1796
1797 uart_suspend_port(&pch_uart_driver, &priv->port);
1798
1799 pci_save_state(pdev);
1800 pci_set_power_state(pdev, pci_choose_state(pdev, state));
1801 return 0;
1802}
1803
1804static int pch_uart_pci_resume(struct pci_dev *pdev)
1805{
1806 struct eg20t_port *priv = pci_get_drvdata(pdev);
1807 int ret;
1808
1809 pci_set_power_state(pdev, PCI_D0);
1810 pci_restore_state(pdev);
1811
1812 ret = pci_enable_device(pdev);
1813 if (ret) {
1814 dev_err(&pdev->dev,
1815 "%s-pci_enable_device failed(ret=%d) ", __func__, ret);
1816 return ret;
1817 }
1818
1819 uart_resume_port(&pch_uart_driver, &priv->port);
1820
1821 return 0;
1822}
1823#else
1824#define pch_uart_pci_suspend NULL
1825#define pch_uart_pci_resume NULL
1826#endif
1827
1828static DEFINE_PCI_DEVICE_TABLE(pch_uart_pci_id) = {
1829 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8811),
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001830 .driver_data = pch_et20t_uart0},
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001831 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8812),
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001832 .driver_data = pch_et20t_uart1},
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001833 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8813),
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001834 .driver_data = pch_et20t_uart2},
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001835 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8814),
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001836 .driver_data = pch_et20t_uart3},
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001837 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8027),
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001838 .driver_data = pch_ml7213_uart0},
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001839 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8028),
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001840 .driver_data = pch_ml7213_uart1},
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001841 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8029),
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001842 .driver_data = pch_ml7213_uart2},
Tomoya MORINAGA177c2cb2011-05-09 17:25:20 +09001843 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x800C),
1844 .driver_data = pch_ml7223_uart0},
1845 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x800D),
1846 .driver_data = pch_ml7223_uart1},
Tomoya MORINAGA8249f742011-10-28 09:38:49 +09001847 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8811),
1848 .driver_data = pch_ml7831_uart0},
1849 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8812),
1850 .driver_data = pch_ml7831_uart1},
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001851 {0,},
1852};
1853
Bill Pemberton9671f092012-11-19 13:21:50 -05001854static int pch_uart_pci_probe(struct pci_dev *pdev,
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001855 const struct pci_device_id *id)
1856{
1857 int ret;
1858 struct eg20t_port *priv;
1859
1860 ret = pci_enable_device(pdev);
1861 if (ret < 0)
1862 goto probe_error;
1863
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001864 priv = pch_uart_init_port(pdev, id);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001865 if (!priv) {
1866 ret = -EBUSY;
1867 goto probe_disable_device;
1868 }
1869 pci_set_drvdata(pdev, priv);
1870
1871 return ret;
1872
1873probe_disable_device:
Alexander Steine4635952011-07-04 08:58:31 +02001874 pci_disable_msi(pdev);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001875 pci_disable_device(pdev);
1876probe_error:
1877 return ret;
1878}
1879
1880static struct pci_driver pch_uart_pci_driver = {
1881 .name = "pch_uart",
1882 .id_table = pch_uart_pci_id,
1883 .probe = pch_uart_pci_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001884 .remove = pch_uart_pci_remove,
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001885 .suspend = pch_uart_pci_suspend,
1886 .resume = pch_uart_pci_resume,
1887};
1888
1889static int __init pch_uart_module_init(void)
1890{
1891 int ret;
1892
1893 /* register as UART driver */
1894 ret = uart_register_driver(&pch_uart_driver);
1895 if (ret < 0)
1896 return ret;
1897
1898 /* register as PCI driver */
1899 ret = pci_register_driver(&pch_uart_pci_driver);
1900 if (ret < 0)
1901 uart_unregister_driver(&pch_uart_driver);
1902
1903 return ret;
1904}
1905module_init(pch_uart_module_init);
1906
1907static void __exit pch_uart_module_exit(void)
1908{
1909 pci_unregister_driver(&pch_uart_pci_driver);
1910 uart_unregister_driver(&pch_uart_driver);
1911}
1912module_exit(pch_uart_module_exit);
1913
1914MODULE_LICENSE("GPL v2");
1915MODULE_DESCRIPTION("Intel EG20T PCH UART PCI Driver");
1916module_param(default_baud, uint, S_IRUGO);
Darren Harta46f5532012-03-09 09:51:52 -08001917MODULE_PARM_DESC(default_baud,
1918 "Default BAUD for initial driver state and console (default 9600)");
Darren Hart2a44feb2012-03-09 09:51:50 -08001919module_param(user_uartclk, uint, S_IRUGO);
Darren Harta46f5532012-03-09 09:51:52 -08001920MODULE_PARM_DESC(user_uartclk,
1921 "Override UART default or board specific UART clock");