blob: 07a39b7c293af6a8f5f87d326cbe4d84123f0467 [file] [log] [blame]
Colin Crossdb811ca2011-02-20 17:14:21 -08001/*
2 * drivers/i2c/busses/i2c-tegra.c
3 *
4 * Copyright (C) 2010 Google, Inc.
5 * Author: Colin Cross <ccross@android.com>
6 *
7 * This software is licensed under the terms of the GNU General Public
8 * License version 2, as published by the Free Software Foundation, and
9 * may be copied, distributed, and modified under those terms.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 */
17
18#include <linux/kernel.h>
19#include <linux/init.h>
20#include <linux/platform_device.h>
21#include <linux/clk.h>
22#include <linux/err.h>
23#include <linux/i2c.h>
24#include <linux/io.h>
25#include <linux/interrupt.h>
26#include <linux/delay.h>
27#include <linux/slab.h>
Laxman Dewangan6ad068e2012-08-19 00:47:46 +053028#include <linux/of_device.h>
Paul Gortmaker93cf5d72011-07-29 21:14:30 -070029#include <linux/module.h>
Stephen Warrendda9d6a2013-11-06 16:42:05 -070030#include <linux/reset.h>
Jon Hunter718917b2016-08-26 14:09:05 +010031#include <linux/pinctrl/consumer.h>
Jon Hunter1f50ad22016-08-26 14:09:04 +010032#include <linux/pm_runtime.h>
Shardar Shariff Md685143a12016-08-31 18:58:40 +053033#include <linux/iopoll.h>
Colin Crossdb811ca2011-02-20 17:14:21 -080034
35#include <asm/unaligned.h>
36
Colin Crossdb811ca2011-02-20 17:14:21 -080037#define TEGRA_I2C_TIMEOUT (msecs_to_jiffies(1000))
38#define BYTES_PER_FIFO_WORD 4
39
40#define I2C_CNFG 0x000
Jay Cheng40abcf72011-04-25 15:32:27 -060041#define I2C_CNFG_DEBOUNCE_CNT_SHIFT 12
Jon Hunter2929be22016-08-26 14:08:58 +010042#define I2C_CNFG_PACKET_MODE_EN BIT(10)
43#define I2C_CNFG_NEW_MASTER_FSM BIT(11)
44#define I2C_CNFG_MULTI_MASTER_MODE BIT(17)
Todd Poynorcb63c622011-04-25 15:32:25 -060045#define I2C_STATUS 0x01C
Colin Crossdb811ca2011-02-20 17:14:21 -080046#define I2C_SL_CNFG 0x020
Jon Hunter2929be22016-08-26 14:08:58 +010047#define I2C_SL_CNFG_NACK BIT(1)
48#define I2C_SL_CNFG_NEWSL BIT(2)
Colin Crossdb811ca2011-02-20 17:14:21 -080049#define I2C_SL_ADDR1 0x02c
Stephen Warren5afa9d32011-06-06 11:25:19 -060050#define I2C_SL_ADDR2 0x030
Colin Crossdb811ca2011-02-20 17:14:21 -080051#define I2C_TX_FIFO 0x050
52#define I2C_RX_FIFO 0x054
53#define I2C_PACKET_TRANSFER_STATUS 0x058
54#define I2C_FIFO_CONTROL 0x05c
Jon Hunter2929be22016-08-26 14:08:58 +010055#define I2C_FIFO_CONTROL_TX_FLUSH BIT(1)
56#define I2C_FIFO_CONTROL_RX_FLUSH BIT(0)
Colin Crossdb811ca2011-02-20 17:14:21 -080057#define I2C_FIFO_CONTROL_TX_TRIG_SHIFT 5
58#define I2C_FIFO_CONTROL_RX_TRIG_SHIFT 2
59#define I2C_FIFO_STATUS 0x060
60#define I2C_FIFO_STATUS_TX_MASK 0xF0
61#define I2C_FIFO_STATUS_TX_SHIFT 4
62#define I2C_FIFO_STATUS_RX_MASK 0x0F
63#define I2C_FIFO_STATUS_RX_SHIFT 0
64#define I2C_INT_MASK 0x064
65#define I2C_INT_STATUS 0x068
Jon Hunter2929be22016-08-26 14:08:58 +010066#define I2C_INT_PACKET_XFER_COMPLETE BIT(7)
67#define I2C_INT_ALL_PACKETS_XFER_COMPLETE BIT(6)
68#define I2C_INT_TX_FIFO_OVERFLOW BIT(5)
69#define I2C_INT_RX_FIFO_UNDERFLOW BIT(4)
70#define I2C_INT_NO_ACK BIT(3)
71#define I2C_INT_ARBITRATION_LOST BIT(2)
72#define I2C_INT_TX_FIFO_DATA_REQ BIT(1)
73#define I2C_INT_RX_FIFO_DATA_REQ BIT(0)
Colin Crossdb811ca2011-02-20 17:14:21 -080074#define I2C_CLK_DIVISOR 0x06c
Laxman Dewangan2a2897b2013-01-05 17:34:46 +053075#define I2C_CLK_DIVISOR_STD_FAST_MODE_SHIFT 16
76#define I2C_CLK_MULTIPLIER_STD_FAST_MODE 8
Colin Crossdb811ca2011-02-20 17:14:21 -080077
78#define DVC_CTRL_REG1 0x000
Jon Hunter2929be22016-08-26 14:08:58 +010079#define DVC_CTRL_REG1_INTR_EN BIT(10)
Colin Crossdb811ca2011-02-20 17:14:21 -080080#define DVC_CTRL_REG2 0x004
81#define DVC_CTRL_REG3 0x008
Jon Hunter2929be22016-08-26 14:08:58 +010082#define DVC_CTRL_REG3_SW_PROG BIT(26)
83#define DVC_CTRL_REG3_I2C_DONE_INTR_EN BIT(30)
Colin Crossdb811ca2011-02-20 17:14:21 -080084#define DVC_STATUS 0x00c
Jon Hunter2929be22016-08-26 14:08:58 +010085#define DVC_STATUS_I2C_DONE_INTR BIT(30)
Colin Crossdb811ca2011-02-20 17:14:21 -080086
87#define I2C_ERR_NONE 0x00
88#define I2C_ERR_NO_ACK 0x01
89#define I2C_ERR_ARBITRATION_LOST 0x02
Todd Poynorcb63c622011-04-25 15:32:25 -060090#define I2C_ERR_UNKNOWN_INTERRUPT 0x04
Colin Crossdb811ca2011-02-20 17:14:21 -080091
92#define PACKET_HEADER0_HEADER_SIZE_SHIFT 28
93#define PACKET_HEADER0_PACKET_ID_SHIFT 16
94#define PACKET_HEADER0_CONT_ID_SHIFT 12
Jon Hunter2929be22016-08-26 14:08:58 +010095#define PACKET_HEADER0_PROTOCOL_I2C BIT(4)
Colin Crossdb811ca2011-02-20 17:14:21 -080096
Jon Hunter2929be22016-08-26 14:08:58 +010097#define I2C_HEADER_HIGHSPEED_MODE BIT(22)
98#define I2C_HEADER_CONT_ON_NAK BIT(21)
99#define I2C_HEADER_SEND_START_BYTE BIT(20)
100#define I2C_HEADER_READ BIT(19)
101#define I2C_HEADER_10BIT_ADDR BIT(18)
102#define I2C_HEADER_IE_ENABLE BIT(17)
103#define I2C_HEADER_REPEAT_START BIT(16)
104#define I2C_HEADER_CONTINUE_XFER BIT(15)
Colin Crossdb811ca2011-02-20 17:14:21 -0800105#define I2C_HEADER_MASTER_ADDR_SHIFT 12
106#define I2C_HEADER_SLAVE_ADDR_SHIFT 1
Laxman Dewangan6f4664b2015-06-30 16:24:26 +0530107
108#define I2C_CONFIG_LOAD 0x08C
Jon Hunter2929be22016-08-26 14:08:58 +0100109#define I2C_MSTR_CONFIG_LOAD BIT(0)
110#define I2C_SLV_CONFIG_LOAD BIT(1)
111#define I2C_TIMEOUT_CONFIG_LOAD BIT(2)
Laxman Dewangan6f4664b2015-06-30 16:24:26 +0530112
Shardar Shariff Md497fbe22016-03-14 18:52:18 +0530113#define I2C_CLKEN_OVERRIDE 0x090
Jon Hunter2929be22016-08-26 14:08:58 +0100114#define I2C_MST_CORE_CLKEN_OVR BIT(0)
Shardar Shariff Md497fbe22016-03-14 18:52:18 +0530115
Shardar Shariff Md685143a12016-08-31 18:58:40 +0530116#define I2C_CONFIG_LOAD_TIMEOUT 1000000
117
Laxman Dewanganc8f5af22012-06-13 15:42:38 +0530118/*
119 * msg_end_type: The bus control which need to be send at end of transfer.
120 * @MSG_END_STOP: Send stop pulse at end of transfer.
121 * @MSG_END_REPEAT_START: Send repeat start at end of transfer.
122 * @MSG_END_CONTINUE: The following on message is coming and so do not send
123 * stop or repeat start.
124 */
125enum msg_end_type {
126 MSG_END_STOP,
127 MSG_END_REPEAT_START,
128 MSG_END_CONTINUE,
129};
Colin Crossdb811ca2011-02-20 17:14:21 -0800130
131/**
Laxman Dewangan6ad068e2012-08-19 00:47:46 +0530132 * struct tegra_i2c_hw_feature : Different HW support on Tegra
133 * @has_continue_xfer_support: Continue transfer supports.
Laxman Dewangan2a2897b2013-01-05 17:34:46 +0530134 * @has_per_pkt_xfer_complete_irq: Has enable/disable capability for transfer
135 * complete interrupt per packet basis.
136 * @has_single_clk_source: The i2c controller has single clock source. Tegra30
137 * and earlier Socs has two clock sources i.e. div-clk and
138 * fast-clk.
Laxman Dewangan6f4664b2015-06-30 16:24:26 +0530139 * @has_config_load_reg: Has the config load register to load the new
140 * configuration.
Laxman Dewangan2a2897b2013-01-05 17:34:46 +0530141 * @clk_divisor_hs_mode: Clock divisor in HS mode.
142 * @clk_divisor_std_fast_mode: Clock divisor in standard/fast mode. It is
143 * applicable if there is no fast clock source i.e. single clock
144 * source.
Laxman Dewangan6ad068e2012-08-19 00:47:46 +0530145 */
146
147struct tegra_i2c_hw_feature {
148 bool has_continue_xfer_support;
Laxman Dewangan2a2897b2013-01-05 17:34:46 +0530149 bool has_per_pkt_xfer_complete_irq;
150 bool has_single_clk_source;
Laxman Dewangan6f4664b2015-06-30 16:24:26 +0530151 bool has_config_load_reg;
Laxman Dewangan2a2897b2013-01-05 17:34:46 +0530152 int clk_divisor_hs_mode;
153 int clk_divisor_std_fast_mode;
Laxman Dewangand57f5de2015-06-30 16:24:27 +0530154 u16 clk_divisor_fast_plus_mode;
Shardar Shariff Md497fbe22016-03-14 18:52:18 +0530155 bool has_multi_master_mode;
156 bool has_slcg_override_reg;
Laxman Dewangan6ad068e2012-08-19 00:47:46 +0530157};
158
159/**
Colin Crossdb811ca2011-02-20 17:14:21 -0800160 * struct tegra_i2c_dev - per device i2c context
161 * @dev: device reference for power management
Laxman Dewangan6ad068e2012-08-19 00:47:46 +0530162 * @hw: Tegra i2c hw feature.
Colin Crossdb811ca2011-02-20 17:14:21 -0800163 * @adapter: core i2c layer adapter information
Laxman Dewangan14e92bd2012-08-08 13:21:32 +0530164 * @div_clk: clock reference for div clock of i2c controller.
165 * @fast_clk: clock reference for fast clock of i2c controller.
Colin Crossdb811ca2011-02-20 17:14:21 -0800166 * @base: ioremapped registers cookie
167 * @cont_id: i2c controller id, used for for packet header
168 * @irq: irq number of transfer complete interrupt
169 * @is_dvc: identifies the DVC i2c controller, has a different register layout
170 * @msg_complete: transfer completion notifier
171 * @msg_err: error code for completed message
172 * @msg_buf: pointer to current message data
173 * @msg_buf_remaining: size of unsent data in the message buffer
174 * @msg_read: identifies read transfers
175 * @bus_clk_rate: current i2c bus clock rate
176 * @is_suspended: prevents i2c controller accesses after suspend is called
177 */
178struct tegra_i2c_dev {
179 struct device *dev;
Laxman Dewangan6ad068e2012-08-19 00:47:46 +0530180 const struct tegra_i2c_hw_feature *hw;
Colin Crossdb811ca2011-02-20 17:14:21 -0800181 struct i2c_adapter adapter;
Laxman Dewangan14e92bd2012-08-08 13:21:32 +0530182 struct clk *div_clk;
183 struct clk *fast_clk;
Stephen Warrendda9d6a2013-11-06 16:42:05 -0700184 struct reset_control *rst;
Colin Crossdb811ca2011-02-20 17:14:21 -0800185 void __iomem *base;
186 int cont_id;
187 int irq;
Todd Poynorcb63c622011-04-25 15:32:25 -0600188 bool irq_disabled;
Colin Crossdb811ca2011-02-20 17:14:21 -0800189 int is_dvc;
190 struct completion msg_complete;
191 int msg_err;
192 u8 *msg_buf;
193 size_t msg_buf_remaining;
194 int msg_read;
Stephen Warren49a64ac2013-03-21 08:08:46 +0000195 u32 bus_clk_rate;
Laxman Dewangand57f5de2015-06-30 16:24:27 +0530196 u16 clk_divisor_non_hs_mode;
Colin Crossdb811ca2011-02-20 17:14:21 -0800197 bool is_suspended;
Shardar Shariff Md497fbe22016-03-14 18:52:18 +0530198 bool is_multimaster_mode;
Colin Crossdb811ca2011-02-20 17:14:21 -0800199};
200
Jon Hunterc7ae44e2016-08-26 14:08:57 +0100201static void dvc_writel(struct tegra_i2c_dev *i2c_dev, u32 val,
202 unsigned long reg)
Colin Crossdb811ca2011-02-20 17:14:21 -0800203{
204 writel(val, i2c_dev->base + reg);
205}
206
207static u32 dvc_readl(struct tegra_i2c_dev *i2c_dev, unsigned long reg)
208{
209 return readl(i2c_dev->base + reg);
210}
211
212/*
213 * i2c_writel and i2c_readl will offset the register if necessary to talk
214 * to the I2C block inside the DVC block
215 */
216static unsigned long tegra_i2c_reg_addr(struct tegra_i2c_dev *i2c_dev,
217 unsigned long reg)
218{
219 if (i2c_dev->is_dvc)
220 reg += (reg >= I2C_TX_FIFO) ? 0x10 : 0x40;
221 return reg;
222}
223
224static void i2c_writel(struct tegra_i2c_dev *i2c_dev, u32 val,
225 unsigned long reg)
226{
227 writel(val, i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg));
Laxman Dewanganec7aaca2012-06-13 15:42:36 +0530228
229 /* Read back register to make sure that register writes completed */
230 if (reg != I2C_TX_FIFO)
231 readl(i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg));
Colin Crossdb811ca2011-02-20 17:14:21 -0800232}
233
234static u32 i2c_readl(struct tegra_i2c_dev *i2c_dev, unsigned long reg)
235{
236 return readl(i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg));
237}
238
239static void i2c_writesl(struct tegra_i2c_dev *i2c_dev, void *data,
240 unsigned long reg, int len)
241{
242 writesl(i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg), data, len);
243}
244
245static void i2c_readsl(struct tegra_i2c_dev *i2c_dev, void *data,
246 unsigned long reg, int len)
247{
248 readsl(i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg), data, len);
249}
250
251static void tegra_i2c_mask_irq(struct tegra_i2c_dev *i2c_dev, u32 mask)
252{
Jon Hunterf5076682016-08-26 14:08:59 +0100253 u32 int_mask;
254
255 int_mask = i2c_readl(i2c_dev, I2C_INT_MASK) & ~mask;
Colin Crossdb811ca2011-02-20 17:14:21 -0800256 i2c_writel(i2c_dev, int_mask, I2C_INT_MASK);
257}
258
259static void tegra_i2c_unmask_irq(struct tegra_i2c_dev *i2c_dev, u32 mask)
260{
Jon Hunterf5076682016-08-26 14:08:59 +0100261 u32 int_mask;
262
263 int_mask = i2c_readl(i2c_dev, I2C_INT_MASK) | mask;
Colin Crossdb811ca2011-02-20 17:14:21 -0800264 i2c_writel(i2c_dev, int_mask, I2C_INT_MASK);
265}
266
267static int tegra_i2c_flush_fifos(struct tegra_i2c_dev *i2c_dev)
268{
269 unsigned long timeout = jiffies + HZ;
270 u32 val = i2c_readl(i2c_dev, I2C_FIFO_CONTROL);
Jon Hunterf5076682016-08-26 14:08:59 +0100271
Colin Crossdb811ca2011-02-20 17:14:21 -0800272 val |= I2C_FIFO_CONTROL_TX_FLUSH | I2C_FIFO_CONTROL_RX_FLUSH;
273 i2c_writel(i2c_dev, val, I2C_FIFO_CONTROL);
274
275 while (i2c_readl(i2c_dev, I2C_FIFO_CONTROL) &
276 (I2C_FIFO_CONTROL_TX_FLUSH | I2C_FIFO_CONTROL_RX_FLUSH)) {
277 if (time_after(jiffies, timeout)) {
278 dev_warn(i2c_dev->dev, "timeout waiting for fifo flush\n");
279 return -ETIMEDOUT;
280 }
281 msleep(1);
282 }
283 return 0;
284}
285
286static int tegra_i2c_empty_rx_fifo(struct tegra_i2c_dev *i2c_dev)
287{
288 u32 val;
289 int rx_fifo_avail;
290 u8 *buf = i2c_dev->msg_buf;
291 size_t buf_remaining = i2c_dev->msg_buf_remaining;
292 int words_to_transfer;
293
294 val = i2c_readl(i2c_dev, I2C_FIFO_STATUS);
295 rx_fifo_avail = (val & I2C_FIFO_STATUS_RX_MASK) >>
296 I2C_FIFO_STATUS_RX_SHIFT;
297
298 /* Rounds down to not include partial word at the end of buf */
299 words_to_transfer = buf_remaining / BYTES_PER_FIFO_WORD;
300 if (words_to_transfer > rx_fifo_avail)
301 words_to_transfer = rx_fifo_avail;
302
303 i2c_readsl(i2c_dev, buf, I2C_RX_FIFO, words_to_transfer);
304
305 buf += words_to_transfer * BYTES_PER_FIFO_WORD;
306 buf_remaining -= words_to_transfer * BYTES_PER_FIFO_WORD;
307 rx_fifo_avail -= words_to_transfer;
308
309 /*
310 * If there is a partial word at the end of buf, handle it manually to
311 * prevent overwriting past the end of buf
312 */
313 if (rx_fifo_avail > 0 && buf_remaining > 0) {
314 BUG_ON(buf_remaining > 3);
315 val = i2c_readl(i2c_dev, I2C_RX_FIFO);
Dmitry Osipenko8c340f62015-01-26 19:55:02 +0300316 val = cpu_to_le32(val);
Colin Crossdb811ca2011-02-20 17:14:21 -0800317 memcpy(buf, &val, buf_remaining);
318 buf_remaining = 0;
319 rx_fifo_avail--;
320 }
321
322 BUG_ON(rx_fifo_avail > 0 && buf_remaining > 0);
323 i2c_dev->msg_buf_remaining = buf_remaining;
324 i2c_dev->msg_buf = buf;
325 return 0;
326}
327
328static int tegra_i2c_fill_tx_fifo(struct tegra_i2c_dev *i2c_dev)
329{
330 u32 val;
331 int tx_fifo_avail;
332 u8 *buf = i2c_dev->msg_buf;
333 size_t buf_remaining = i2c_dev->msg_buf_remaining;
334 int words_to_transfer;
335
336 val = i2c_readl(i2c_dev, I2C_FIFO_STATUS);
337 tx_fifo_avail = (val & I2C_FIFO_STATUS_TX_MASK) >>
338 I2C_FIFO_STATUS_TX_SHIFT;
339
340 /* Rounds down to not include partial word at the end of buf */
341 words_to_transfer = buf_remaining / BYTES_PER_FIFO_WORD;
Colin Crossdb811ca2011-02-20 17:14:21 -0800342
Doug Anderson96219c32011-08-30 11:46:10 -0600343 /* It's very common to have < 4 bytes, so optimize that case. */
344 if (words_to_transfer) {
345 if (words_to_transfer > tx_fifo_avail)
346 words_to_transfer = tx_fifo_avail;
Colin Crossdb811ca2011-02-20 17:14:21 -0800347
Doug Anderson96219c32011-08-30 11:46:10 -0600348 /*
349 * Update state before writing to FIFO. If this casues us
350 * to finish writing all bytes (AKA buf_remaining goes to 0) we
351 * have a potential for an interrupt (PACKET_XFER_COMPLETE is
352 * not maskable). We need to make sure that the isr sees
353 * buf_remaining as 0 and doesn't call us back re-entrantly.
354 */
355 buf_remaining -= words_to_transfer * BYTES_PER_FIFO_WORD;
356 tx_fifo_avail -= words_to_transfer;
357 i2c_dev->msg_buf_remaining = buf_remaining;
358 i2c_dev->msg_buf = buf +
359 words_to_transfer * BYTES_PER_FIFO_WORD;
360 barrier();
361
362 i2c_writesl(i2c_dev, buf, I2C_TX_FIFO, words_to_transfer);
363
364 buf += words_to_transfer * BYTES_PER_FIFO_WORD;
365 }
Colin Crossdb811ca2011-02-20 17:14:21 -0800366
367 /*
368 * If there is a partial word at the end of buf, handle it manually to
369 * prevent reading past the end of buf, which could cross a page
370 * boundary and fault.
371 */
372 if (tx_fifo_avail > 0 && buf_remaining > 0) {
373 BUG_ON(buf_remaining > 3);
374 memcpy(&val, buf, buf_remaining);
Dmitry Osipenko8c340f62015-01-26 19:55:02 +0300375 val = le32_to_cpu(val);
Doug Anderson96219c32011-08-30 11:46:10 -0600376
377 /* Again update before writing to FIFO to make sure isr sees. */
378 i2c_dev->msg_buf_remaining = 0;
379 i2c_dev->msg_buf = NULL;
380 barrier();
381
Colin Crossdb811ca2011-02-20 17:14:21 -0800382 i2c_writel(i2c_dev, val, I2C_TX_FIFO);
Colin Crossdb811ca2011-02-20 17:14:21 -0800383 }
384
Colin Crossdb811ca2011-02-20 17:14:21 -0800385 return 0;
386}
387
388/*
389 * One of the Tegra I2C blocks is inside the DVC (Digital Voltage Controller)
390 * block. This block is identical to the rest of the I2C blocks, except that
391 * it only supports master mode, it has registers moved around, and it needs
392 * some extra init to get it into I2C mode. The register moves are handled
393 * by i2c_readl and i2c_writel
394 */
395static void tegra_dvc_init(struct tegra_i2c_dev *i2c_dev)
396{
Jon Hunterf5076682016-08-26 14:08:59 +0100397 u32 val;
398
Colin Crossdb811ca2011-02-20 17:14:21 -0800399 val = dvc_readl(i2c_dev, DVC_CTRL_REG3);
400 val |= DVC_CTRL_REG3_SW_PROG;
401 val |= DVC_CTRL_REG3_I2C_DONE_INTR_EN;
402 dvc_writel(i2c_dev, val, DVC_CTRL_REG3);
403
404 val = dvc_readl(i2c_dev, DVC_CTRL_REG1);
405 val |= DVC_CTRL_REG1_INTR_EN;
406 dvc_writel(i2c_dev, val, DVC_CTRL_REG1);
407}
408
Jon Hunter1f50ad22016-08-26 14:09:04 +0100409static int tegra_i2c_runtime_resume(struct device *dev)
Laxman Dewanganfd301cc2012-08-19 00:47:47 +0530410{
Jon Hunter1f50ad22016-08-26 14:09:04 +0100411 struct tegra_i2c_dev *i2c_dev = dev_get_drvdata(dev);
Laxman Dewanganfd301cc2012-08-19 00:47:47 +0530412 int ret;
Jon Hunterf5076682016-08-26 14:08:59 +0100413
Jon Hunter718917b2016-08-26 14:09:05 +0100414 ret = pinctrl_pm_select_default_state(i2c_dev->dev);
415 if (ret)
416 return ret;
417
Laxman Dewangan2a2897b2013-01-05 17:34:46 +0530418 if (!i2c_dev->hw->has_single_clk_source) {
Mikko Perttunenc9a9ef42014-09-05 12:28:18 +0300419 ret = clk_enable(i2c_dev->fast_clk);
Laxman Dewangan2a2897b2013-01-05 17:34:46 +0530420 if (ret < 0) {
421 dev_err(i2c_dev->dev,
422 "Enabling fast clk failed, err %d\n", ret);
423 return ret;
424 }
Laxman Dewanganfd301cc2012-08-19 00:47:47 +0530425 }
Jon Hunter1f50ad22016-08-26 14:09:04 +0100426
Mikko Perttunenc9a9ef42014-09-05 12:28:18 +0300427 ret = clk_enable(i2c_dev->div_clk);
Laxman Dewanganfd301cc2012-08-19 00:47:47 +0530428 if (ret < 0) {
429 dev_err(i2c_dev->dev,
430 "Enabling div clk failed, err %d\n", ret);
Mikko Perttunenc9a9ef42014-09-05 12:28:18 +0300431 clk_disable(i2c_dev->fast_clk);
Jon Hunter1f50ad22016-08-26 14:09:04 +0100432 return ret;
Laxman Dewanganfd301cc2012-08-19 00:47:47 +0530433 }
Jon Hunter1f50ad22016-08-26 14:09:04 +0100434
435 return 0;
Laxman Dewanganfd301cc2012-08-19 00:47:47 +0530436}
437
Jon Hunter1f50ad22016-08-26 14:09:04 +0100438static int tegra_i2c_runtime_suspend(struct device *dev)
Laxman Dewanganfd301cc2012-08-19 00:47:47 +0530439{
Jon Hunter1f50ad22016-08-26 14:09:04 +0100440 struct tegra_i2c_dev *i2c_dev = dev_get_drvdata(dev);
441
Mikko Perttunenc9a9ef42014-09-05 12:28:18 +0300442 clk_disable(i2c_dev->div_clk);
Laxman Dewangan2a2897b2013-01-05 17:34:46 +0530443 if (!i2c_dev->hw->has_single_clk_source)
Mikko Perttunenc9a9ef42014-09-05 12:28:18 +0300444 clk_disable(i2c_dev->fast_clk);
Jon Hunter1f50ad22016-08-26 14:09:04 +0100445
Jon Hunter718917b2016-08-26 14:09:05 +0100446 return pinctrl_pm_select_idle_state(i2c_dev->dev);
Laxman Dewanganfd301cc2012-08-19 00:47:47 +0530447}
448
Colin Crossdb811ca2011-02-20 17:14:21 -0800449static int tegra_i2c_init(struct tegra_i2c_dev *i2c_dev)
450{
451 u32 val;
Jon Hunter1f50ad22016-08-26 14:09:04 +0100452 int err;
Laxman Dewangan2a2897b2013-01-05 17:34:46 +0530453 u32 clk_divisor;
Colin Crossdb811ca2011-02-20 17:14:21 -0800454
Jon Hunter1f50ad22016-08-26 14:09:04 +0100455 err = pm_runtime_get_sync(i2c_dev->dev);
Laxman Dewangan132c8032013-03-15 05:34:08 +0000456 if (err < 0) {
Jon Hunter1f50ad22016-08-26 14:09:04 +0100457 dev_err(i2c_dev->dev, "runtime resume failed %d\n", err);
Laxman Dewangan132c8032013-03-15 05:34:08 +0000458 return err;
459 }
Colin Crossdb811ca2011-02-20 17:14:21 -0800460
Stephen Warrendda9d6a2013-11-06 16:42:05 -0700461 reset_control_assert(i2c_dev->rst);
Colin Crossdb811ca2011-02-20 17:14:21 -0800462 udelay(2);
Stephen Warrendda9d6a2013-11-06 16:42:05 -0700463 reset_control_deassert(i2c_dev->rst);
Colin Crossdb811ca2011-02-20 17:14:21 -0800464
465 if (i2c_dev->is_dvc)
466 tegra_dvc_init(i2c_dev);
467
Jay Cheng40abcf72011-04-25 15:32:27 -0600468 val = I2C_CNFG_NEW_MASTER_FSM | I2C_CNFG_PACKET_MODE_EN |
469 (0x2 << I2C_CNFG_DEBOUNCE_CNT_SHIFT);
Shardar Shariff Md497fbe22016-03-14 18:52:18 +0530470
471 if (i2c_dev->hw->has_multi_master_mode)
472 val |= I2C_CNFG_MULTI_MASTER_MODE;
473
Colin Crossdb811ca2011-02-20 17:14:21 -0800474 i2c_writel(i2c_dev, val, I2C_CNFG);
475 i2c_writel(i2c_dev, 0, I2C_INT_MASK);
Laxman Dewangan2a2897b2013-01-05 17:34:46 +0530476
Laxman Dewangan2a2897b2013-01-05 17:34:46 +0530477 /* Make sure clock divisor programmed correctly */
478 clk_divisor = i2c_dev->hw->clk_divisor_hs_mode;
Laxman Dewangand57f5de2015-06-30 16:24:27 +0530479 clk_divisor |= i2c_dev->clk_divisor_non_hs_mode <<
Laxman Dewangan2a2897b2013-01-05 17:34:46 +0530480 I2C_CLK_DIVISOR_STD_FAST_MODE_SHIFT;
481 i2c_writel(i2c_dev, clk_divisor, I2C_CLK_DIVISOR);
Colin Crossdb811ca2011-02-20 17:14:21 -0800482
Kenneth Waters65a1a0a2011-04-25 12:29:54 -0600483 if (!i2c_dev->is_dvc) {
484 u32 sl_cfg = i2c_readl(i2c_dev, I2C_SL_CNFG);
Jon Hunterf5076682016-08-26 14:08:59 +0100485
Stephen Warren5afa9d32011-06-06 11:25:19 -0600486 sl_cfg |= I2C_SL_CNFG_NACK | I2C_SL_CNFG_NEWSL;
487 i2c_writel(i2c_dev, sl_cfg, I2C_SL_CNFG);
488 i2c_writel(i2c_dev, 0xfc, I2C_SL_ADDR1);
489 i2c_writel(i2c_dev, 0x00, I2C_SL_ADDR2);
Kenneth Waters65a1a0a2011-04-25 12:29:54 -0600490 }
491
Colin Crossdb811ca2011-02-20 17:14:21 -0800492 val = 7 << I2C_FIFO_CONTROL_TX_TRIG_SHIFT |
493 0 << I2C_FIFO_CONTROL_RX_TRIG_SHIFT;
494 i2c_writel(i2c_dev, val, I2C_FIFO_CONTROL);
495
Jon Hunter1f50ad22016-08-26 14:09:04 +0100496 err = tegra_i2c_flush_fifos(i2c_dev);
Shardar Shariff Md2148c012016-08-31 18:58:41 +0530497 if (err)
498 goto err;
Colin Crossdb811ca2011-02-20 17:14:21 -0800499
Shardar Shariff Md497fbe22016-03-14 18:52:18 +0530500 if (i2c_dev->is_multimaster_mode && i2c_dev->hw->has_slcg_override_reg)
501 i2c_writel(i2c_dev, I2C_MST_CORE_CLKEN_OVR, I2C_CLKEN_OVERRIDE);
502
Laxman Dewangan6f4664b2015-06-30 16:24:26 +0530503 if (i2c_dev->hw->has_config_load_reg) {
Shardar Shariff Md685143a12016-08-31 18:58:40 +0530504 unsigned long reg_offset;
505 void __iomem *addr;
506
507 reg_offset = tegra_i2c_reg_addr(i2c_dev, I2C_CONFIG_LOAD);
508 addr = i2c_dev->base + reg_offset;
Laxman Dewangan6f4664b2015-06-30 16:24:26 +0530509 i2c_writel(i2c_dev, I2C_MSTR_CONFIG_LOAD, I2C_CONFIG_LOAD);
Shardar Shariff Md685143a12016-08-31 18:58:40 +0530510 err = readl_poll_timeout(addr, val, val == 0, 1000,
511 I2C_CONFIG_LOAD_TIMEOUT);
512 if (err) {
513 dev_warn(i2c_dev->dev,
514 "timeout waiting for config load\n");
515 goto err;
Laxman Dewangan6f4664b2015-06-30 16:24:26 +0530516 }
517 }
518
Todd Poynorcb63c622011-04-25 15:32:25 -0600519 if (i2c_dev->irq_disabled) {
520 i2c_dev->irq_disabled = 0;
521 enable_irq(i2c_dev->irq);
522 }
523
Shardar Shariff Md21e9efd2016-04-25 19:08:36 +0530524err:
Jon Hunter1f50ad22016-08-26 14:09:04 +0100525 pm_runtime_put(i2c_dev->dev);
Colin Crossdb811ca2011-02-20 17:14:21 -0800526 return err;
527}
528
529static irqreturn_t tegra_i2c_isr(int irq, void *dev_id)
530{
531 u32 status;
532 const u32 status_err = I2C_INT_NO_ACK | I2C_INT_ARBITRATION_LOST;
533 struct tegra_i2c_dev *i2c_dev = dev_id;
534
535 status = i2c_readl(i2c_dev, I2C_INT_STATUS);
536
537 if (status == 0) {
Todd Poynorcb63c622011-04-25 15:32:25 -0600538 dev_warn(i2c_dev->dev, "irq status 0 %08x %08x %08x\n",
539 i2c_readl(i2c_dev, I2C_PACKET_TRANSFER_STATUS),
540 i2c_readl(i2c_dev, I2C_STATUS),
541 i2c_readl(i2c_dev, I2C_CNFG));
542 i2c_dev->msg_err |= I2C_ERR_UNKNOWN_INTERRUPT;
543
544 if (!i2c_dev->irq_disabled) {
545 disable_irq_nosync(i2c_dev->irq);
546 i2c_dev->irq_disabled = 1;
547 }
Todd Poynorcb63c622011-04-25 15:32:25 -0600548 goto err;
Colin Crossdb811ca2011-02-20 17:14:21 -0800549 }
550
551 if (unlikely(status & status_err)) {
552 if (status & I2C_INT_NO_ACK)
553 i2c_dev->msg_err |= I2C_ERR_NO_ACK;
554 if (status & I2C_INT_ARBITRATION_LOST)
555 i2c_dev->msg_err |= I2C_ERR_ARBITRATION_LOST;
Colin Crossdb811ca2011-02-20 17:14:21 -0800556 goto err;
557 }
558
559 if (i2c_dev->msg_read && (status & I2C_INT_RX_FIFO_DATA_REQ)) {
560 if (i2c_dev->msg_buf_remaining)
561 tegra_i2c_empty_rx_fifo(i2c_dev);
562 else
563 BUG();
564 }
565
566 if (!i2c_dev->msg_read && (status & I2C_INT_TX_FIFO_DATA_REQ)) {
567 if (i2c_dev->msg_buf_remaining)
568 tegra_i2c_fill_tx_fifo(i2c_dev);
569 else
570 tegra_i2c_mask_irq(i2c_dev, I2C_INT_TX_FIFO_DATA_REQ);
571 }
572
Laxman Dewanganc889e912012-05-07 12:16:19 +0530573 i2c_writel(i2c_dev, status, I2C_INT_STATUS);
574 if (i2c_dev->is_dvc)
575 dvc_writel(i2c_dev, DVC_STATUS_I2C_DONE_INTR, DVC_STATUS);
576
Doug Anderson96219c32011-08-30 11:46:10 -0600577 if (status & I2C_INT_PACKET_XFER_COMPLETE) {
578 BUG_ON(i2c_dev->msg_buf_remaining);
Colin Crossdb811ca2011-02-20 17:14:21 -0800579 complete(&i2c_dev->msg_complete);
Doug Anderson96219c32011-08-30 11:46:10 -0600580 }
Colin Crossdb811ca2011-02-20 17:14:21 -0800581 return IRQ_HANDLED;
582err:
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300583 /* An error occurred, mask all interrupts */
Colin Crossdb811ca2011-02-20 17:14:21 -0800584 tegra_i2c_mask_irq(i2c_dev, I2C_INT_NO_ACK | I2C_INT_ARBITRATION_LOST |
585 I2C_INT_PACKET_XFER_COMPLETE | I2C_INT_TX_FIFO_DATA_REQ |
586 I2C_INT_RX_FIFO_DATA_REQ);
587 i2c_writel(i2c_dev, status, I2C_INT_STATUS);
Todd Poynorcb63c622011-04-25 15:32:25 -0600588 if (i2c_dev->is_dvc)
589 dvc_writel(i2c_dev, DVC_STATUS_I2C_DONE_INTR, DVC_STATUS);
Laxman Dewanganc889e912012-05-07 12:16:19 +0530590
591 complete(&i2c_dev->msg_complete);
Colin Crossdb811ca2011-02-20 17:14:21 -0800592 return IRQ_HANDLED;
593}
594
595static int tegra_i2c_xfer_msg(struct tegra_i2c_dev *i2c_dev,
Laxman Dewanganc8f5af22012-06-13 15:42:38 +0530596 struct i2c_msg *msg, enum msg_end_type end_state)
Colin Crossdb811ca2011-02-20 17:14:21 -0800597{
598 u32 packet_header;
599 u32 int_mask;
Nicholas Mc Guire6973a392015-03-01 09:17:41 -0500600 unsigned long time_left;
Colin Crossdb811ca2011-02-20 17:14:21 -0800601
602 tegra_i2c_flush_fifos(i2c_dev);
Colin Crossdb811ca2011-02-20 17:14:21 -0800603
604 if (msg->len == 0)
605 return -EINVAL;
606
607 i2c_dev->msg_buf = msg->buf;
608 i2c_dev->msg_buf_remaining = msg->len;
609 i2c_dev->msg_err = I2C_ERR_NONE;
610 i2c_dev->msg_read = (msg->flags & I2C_M_RD);
Wolfram Sang16735d02013-11-14 14:32:02 -0800611 reinit_completion(&i2c_dev->msg_complete);
Colin Crossdb811ca2011-02-20 17:14:21 -0800612
613 packet_header = (0 << PACKET_HEADER0_HEADER_SIZE_SHIFT) |
614 PACKET_HEADER0_PROTOCOL_I2C |
615 (i2c_dev->cont_id << PACKET_HEADER0_CONT_ID_SHIFT) |
616 (1 << PACKET_HEADER0_PACKET_ID_SHIFT);
617 i2c_writel(i2c_dev, packet_header, I2C_TX_FIFO);
618
619 packet_header = msg->len - 1;
620 i2c_writel(i2c_dev, packet_header, I2C_TX_FIFO);
621
Laxman Dewangan353f56b2012-04-24 12:49:35 +0530622 packet_header = I2C_HEADER_IE_ENABLE;
Laxman Dewanganc8f5af22012-06-13 15:42:38 +0530623 if (end_state == MSG_END_CONTINUE)
624 packet_header |= I2C_HEADER_CONTINUE_XFER;
625 else if (end_state == MSG_END_REPEAT_START)
Erik Gilling2078cf32011-04-25 15:32:26 -0600626 packet_header |= I2C_HEADER_REPEAT_START;
Laxman Dewangan353f56b2012-04-24 12:49:35 +0530627 if (msg->flags & I2C_M_TEN) {
628 packet_header |= msg->addr;
Colin Crossdb811ca2011-02-20 17:14:21 -0800629 packet_header |= I2C_HEADER_10BIT_ADDR;
Laxman Dewangan353f56b2012-04-24 12:49:35 +0530630 } else {
631 packet_header |= msg->addr << I2C_HEADER_SLAVE_ADDR_SHIFT;
632 }
Colin Crossdb811ca2011-02-20 17:14:21 -0800633 if (msg->flags & I2C_M_IGNORE_NAK)
634 packet_header |= I2C_HEADER_CONT_ON_NAK;
Colin Crossdb811ca2011-02-20 17:14:21 -0800635 if (msg->flags & I2C_M_RD)
636 packet_header |= I2C_HEADER_READ;
637 i2c_writel(i2c_dev, packet_header, I2C_TX_FIFO);
638
639 if (!(msg->flags & I2C_M_RD))
640 tegra_i2c_fill_tx_fifo(i2c_dev);
641
642 int_mask = I2C_INT_NO_ACK | I2C_INT_ARBITRATION_LOST;
Laxman Dewangan2a2897b2013-01-05 17:34:46 +0530643 if (i2c_dev->hw->has_per_pkt_xfer_complete_irq)
644 int_mask |= I2C_INT_PACKET_XFER_COMPLETE;
Colin Crossdb811ca2011-02-20 17:14:21 -0800645 if (msg->flags & I2C_M_RD)
646 int_mask |= I2C_INT_RX_FIFO_DATA_REQ;
647 else if (i2c_dev->msg_buf_remaining)
648 int_mask |= I2C_INT_TX_FIFO_DATA_REQ;
649 tegra_i2c_unmask_irq(i2c_dev, int_mask);
650 dev_dbg(i2c_dev->dev, "unmasked irq: %02x\n",
651 i2c_readl(i2c_dev, I2C_INT_MASK));
652
Nicholas Mc Guire6973a392015-03-01 09:17:41 -0500653 time_left = wait_for_completion_timeout(&i2c_dev->msg_complete,
654 TEGRA_I2C_TIMEOUT);
Colin Crossdb811ca2011-02-20 17:14:21 -0800655 tegra_i2c_mask_irq(i2c_dev, int_mask);
656
Nicholas Mc Guire6973a392015-03-01 09:17:41 -0500657 if (time_left == 0) {
Colin Crossdb811ca2011-02-20 17:14:21 -0800658 dev_err(i2c_dev->dev, "i2c transfer timed out\n");
659
660 tegra_i2c_init(i2c_dev);
661 return -ETIMEDOUT;
662 }
663
Nicholas Mc Guire6973a392015-03-01 09:17:41 -0500664 dev_dbg(i2c_dev->dev, "transfer complete: %lu %d %d\n",
665 time_left, completion_done(&i2c_dev->msg_complete),
666 i2c_dev->msg_err);
Colin Crossdb811ca2011-02-20 17:14:21 -0800667
668 if (likely(i2c_dev->msg_err == I2C_ERR_NONE))
669 return 0;
670
Alok Chauhanf70893d02012-04-02 11:23:02 +0530671 /*
Jon Hunterc7ae44e2016-08-26 14:08:57 +0100672 * NACK interrupt is generated before the I2C controller generates
673 * the STOP condition on the bus. So wait for 2 clock periods
674 * before resetting the controller so that the STOP condition has
675 * been delivered properly.
Alok Chauhanf70893d02012-04-02 11:23:02 +0530676 */
677 if (i2c_dev->msg_err == I2C_ERR_NO_ACK)
678 udelay(DIV_ROUND_UP(2 * 1000000, i2c_dev->bus_clk_rate));
679
Colin Crossdb811ca2011-02-20 17:14:21 -0800680 tegra_i2c_init(i2c_dev);
681 if (i2c_dev->msg_err == I2C_ERR_NO_ACK) {
682 if (msg->flags & I2C_M_IGNORE_NAK)
683 return 0;
684 return -EREMOTEIO;
685 }
686
687 return -EIO;
688}
689
690static int tegra_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[],
691 int num)
692{
693 struct tegra_i2c_dev *i2c_dev = i2c_get_adapdata(adap);
694 int i;
695 int ret = 0;
696
697 if (i2c_dev->is_suspended)
698 return -EBUSY;
699
Jon Hunter1f50ad22016-08-26 14:09:04 +0100700 ret = pm_runtime_get_sync(i2c_dev->dev);
Laxman Dewangan132c8032013-03-15 05:34:08 +0000701 if (ret < 0) {
Jon Hunter1f50ad22016-08-26 14:09:04 +0100702 dev_err(i2c_dev->dev, "runtime resume failed %d\n", ret);
Laxman Dewangan132c8032013-03-15 05:34:08 +0000703 return ret;
704 }
705
Colin Crossdb811ca2011-02-20 17:14:21 -0800706 for (i = 0; i < num; i++) {
Laxman Dewanganc8f5af22012-06-13 15:42:38 +0530707 enum msg_end_type end_type = MSG_END_STOP;
Jon Hunterf5076682016-08-26 14:08:59 +0100708
Laxman Dewanganc8f5af22012-06-13 15:42:38 +0530709 if (i < (num - 1)) {
710 if (msgs[i + 1].flags & I2C_M_NOSTART)
711 end_type = MSG_END_CONTINUE;
712 else
713 end_type = MSG_END_REPEAT_START;
714 }
715 ret = tegra_i2c_xfer_msg(i2c_dev, &msgs[i], end_type);
Colin Crossdb811ca2011-02-20 17:14:21 -0800716 if (ret)
717 break;
718 }
Jon Hunter1f50ad22016-08-26 14:09:04 +0100719
720 pm_runtime_put(i2c_dev->dev);
721
Colin Crossdb811ca2011-02-20 17:14:21 -0800722 return ret ?: i;
723}
724
725static u32 tegra_i2c_func(struct i2c_adapter *adap)
726{
Laxman Dewangan6ad068e2012-08-19 00:47:46 +0530727 struct tegra_i2c_dev *i2c_dev = i2c_get_adapdata(adap);
Wolfram Sang4bb28e32015-06-16 19:47:21 +0200728 u32 ret = I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK) |
729 I2C_FUNC_10BIT_ADDR | I2C_FUNC_PROTOCOL_MANGLING;
Laxman Dewangan6ad068e2012-08-19 00:47:46 +0530730
731 if (i2c_dev->hw->has_continue_xfer_support)
732 ret |= I2C_FUNC_NOSTART;
733 return ret;
Colin Crossdb811ca2011-02-20 17:14:21 -0800734}
735
Shardar Shariff Md497fbe22016-03-14 18:52:18 +0530736static void tegra_i2c_parse_dt(struct tegra_i2c_dev *i2c_dev)
737{
738 struct device_node *np = i2c_dev->dev->of_node;
739 int ret;
740
741 ret = of_property_read_u32(np, "clock-frequency",
742 &i2c_dev->bus_clk_rate);
743 if (ret)
744 i2c_dev->bus_clk_rate = 100000; /* default clock rate */
745
746 i2c_dev->is_multimaster_mode = of_property_read_bool(np,
747 "multi-master");
748}
749
Colin Crossdb811ca2011-02-20 17:14:21 -0800750static const struct i2c_algorithm tegra_i2c_algo = {
751 .master_xfer = tegra_i2c_xfer,
752 .functionality = tegra_i2c_func,
753};
754
Wolfram Sang3aaa34b2015-06-16 19:57:29 +0200755/* payload size is only 12 bit */
756static struct i2c_adapter_quirks tegra_i2c_quirks = {
757 .max_read_len = 4096,
758 .max_write_len = 4096,
759};
760
Laxman Dewangan6ad068e2012-08-19 00:47:46 +0530761static const struct tegra_i2c_hw_feature tegra20_i2c_hw = {
762 .has_continue_xfer_support = false,
Laxman Dewangan2a2897b2013-01-05 17:34:46 +0530763 .has_per_pkt_xfer_complete_irq = false,
764 .has_single_clk_source = false,
765 .clk_divisor_hs_mode = 3,
766 .clk_divisor_std_fast_mode = 0,
Laxman Dewangand57f5de2015-06-30 16:24:27 +0530767 .clk_divisor_fast_plus_mode = 0,
Laxman Dewangan6f4664b2015-06-30 16:24:26 +0530768 .has_config_load_reg = false,
Shardar Shariff Md497fbe22016-03-14 18:52:18 +0530769 .has_multi_master_mode = false,
770 .has_slcg_override_reg = false,
Laxman Dewangan6ad068e2012-08-19 00:47:46 +0530771};
772
773static const struct tegra_i2c_hw_feature tegra30_i2c_hw = {
774 .has_continue_xfer_support = true,
Laxman Dewangan2a2897b2013-01-05 17:34:46 +0530775 .has_per_pkt_xfer_complete_irq = false,
776 .has_single_clk_source = false,
777 .clk_divisor_hs_mode = 3,
778 .clk_divisor_std_fast_mode = 0,
Laxman Dewangand57f5de2015-06-30 16:24:27 +0530779 .clk_divisor_fast_plus_mode = 0,
Laxman Dewangan6f4664b2015-06-30 16:24:26 +0530780 .has_config_load_reg = false,
Shardar Shariff Md497fbe22016-03-14 18:52:18 +0530781 .has_multi_master_mode = false,
782 .has_slcg_override_reg = false,
Laxman Dewangan2a2897b2013-01-05 17:34:46 +0530783};
784
785static const struct tegra_i2c_hw_feature tegra114_i2c_hw = {
786 .has_continue_xfer_support = true,
787 .has_per_pkt_xfer_complete_irq = true,
788 .has_single_clk_source = true,
789 .clk_divisor_hs_mode = 1,
790 .clk_divisor_std_fast_mode = 0x19,
Laxman Dewangand57f5de2015-06-30 16:24:27 +0530791 .clk_divisor_fast_plus_mode = 0x10,
Laxman Dewangan6f4664b2015-06-30 16:24:26 +0530792 .has_config_load_reg = false,
Shardar Shariff Md497fbe22016-03-14 18:52:18 +0530793 .has_multi_master_mode = false,
794 .has_slcg_override_reg = false,
Laxman Dewangan6f4664b2015-06-30 16:24:26 +0530795};
796
797static const struct tegra_i2c_hw_feature tegra124_i2c_hw = {
798 .has_continue_xfer_support = true,
799 .has_per_pkt_xfer_complete_irq = true,
800 .has_single_clk_source = true,
801 .clk_divisor_hs_mode = 1,
802 .clk_divisor_std_fast_mode = 0x19,
Laxman Dewangand57f5de2015-06-30 16:24:27 +0530803 .clk_divisor_fast_plus_mode = 0x10,
Laxman Dewangan6f4664b2015-06-30 16:24:26 +0530804 .has_config_load_reg = true,
Shardar Shariff Md497fbe22016-03-14 18:52:18 +0530805 .has_multi_master_mode = false,
806 .has_slcg_override_reg = true,
807};
808
809static const struct tegra_i2c_hw_feature tegra210_i2c_hw = {
810 .has_continue_xfer_support = true,
811 .has_per_pkt_xfer_complete_irq = true,
812 .has_single_clk_source = true,
813 .clk_divisor_hs_mode = 1,
814 .clk_divisor_std_fast_mode = 0x19,
815 .clk_divisor_fast_plus_mode = 0x10,
816 .has_config_load_reg = true,
817 .has_multi_master_mode = true,
818 .has_slcg_override_reg = true,
Laxman Dewangan6ad068e2012-08-19 00:47:46 +0530819};
820
Laxman Dewangan6ad068e2012-08-19 00:47:46 +0530821/* Match table for of_platform binding */
Bill Pemberton0b255e92012-11-27 15:59:38 -0500822static const struct of_device_id tegra_i2c_of_match[] = {
Shardar Shariff Md497fbe22016-03-14 18:52:18 +0530823 { .compatible = "nvidia,tegra210-i2c", .data = &tegra210_i2c_hw, },
Laxman Dewangan6f4664b2015-06-30 16:24:26 +0530824 { .compatible = "nvidia,tegra124-i2c", .data = &tegra124_i2c_hw, },
Laxman Dewangan2a2897b2013-01-05 17:34:46 +0530825 { .compatible = "nvidia,tegra114-i2c", .data = &tegra114_i2c_hw, },
Laxman Dewangan6ad068e2012-08-19 00:47:46 +0530826 { .compatible = "nvidia,tegra30-i2c", .data = &tegra30_i2c_hw, },
827 { .compatible = "nvidia,tegra20-i2c", .data = &tegra20_i2c_hw, },
828 { .compatible = "nvidia,tegra20-i2c-dvc", .data = &tegra20_i2c_hw, },
829 {},
830};
831MODULE_DEVICE_TABLE(of, tegra_i2c_of_match);
Laxman Dewangan6ad068e2012-08-19 00:47:46 +0530832
Bill Pemberton0b255e92012-11-27 15:59:38 -0500833static int tegra_i2c_probe(struct platform_device *pdev)
Colin Crossdb811ca2011-02-20 17:14:21 -0800834{
835 struct tegra_i2c_dev *i2c_dev;
Colin Crossdb811ca2011-02-20 17:14:21 -0800836 struct resource *res;
Laxman Dewangan14e92bd2012-08-08 13:21:32 +0530837 struct clk *div_clk;
838 struct clk *fast_clk;
Olof Johanssonf533c612011-10-12 17:33:00 -0700839 void __iomem *base;
Colin Crossdb811ca2011-02-20 17:14:21 -0800840 int irq;
841 int ret = 0;
Mikko Perttunenc9a9ef42014-09-05 12:28:18 +0300842 int clk_multiplier = I2C_CLK_MULTIPLIER_STD_FAST_MODE;
Colin Crossdb811ca2011-02-20 17:14:21 -0800843
844 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Reding84dbf802013-01-21 11:09:03 +0100845 base = devm_ioremap_resource(&pdev->dev, res);
846 if (IS_ERR(base))
847 return PTR_ERR(base);
Colin Crossdb811ca2011-02-20 17:14:21 -0800848
849 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
850 if (!res) {
851 dev_err(&pdev->dev, "no irq resource\n");
Laxman Dewangan9cbb6b22012-06-13 15:42:39 +0530852 return -EINVAL;
Colin Crossdb811ca2011-02-20 17:14:21 -0800853 }
854 irq = res->start;
855
Laxman Dewangan14e92bd2012-08-08 13:21:32 +0530856 div_clk = devm_clk_get(&pdev->dev, "div-clk");
857 if (IS_ERR(div_clk)) {
Jon Huntere8e999cb2016-08-26 14:09:00 +0100858 dev_err(&pdev->dev, "missing controller clock\n");
Laxman Dewangan14e92bd2012-08-08 13:21:32 +0530859 return PTR_ERR(div_clk);
Colin Crossdb811ca2011-02-20 17:14:21 -0800860 }
861
Laxman Dewangan9cbb6b22012-06-13 15:42:39 +0530862 i2c_dev = devm_kzalloc(&pdev->dev, sizeof(*i2c_dev), GFP_KERNEL);
Jingoo Han46797a22014-05-13 10:51:58 +0900863 if (!i2c_dev)
Laxman Dewangan9cbb6b22012-06-13 15:42:39 +0530864 return -ENOMEM;
Colin Crossdb811ca2011-02-20 17:14:21 -0800865
866 i2c_dev->base = base;
Laxman Dewangan14e92bd2012-08-08 13:21:32 +0530867 i2c_dev->div_clk = div_clk;
Colin Crossdb811ca2011-02-20 17:14:21 -0800868 i2c_dev->adapter.algo = &tegra_i2c_algo;
Wolfram Sang3aaa34b2015-06-16 19:57:29 +0200869 i2c_dev->adapter.quirks = &tegra_i2c_quirks;
Colin Crossdb811ca2011-02-20 17:14:21 -0800870 i2c_dev->irq = irq;
871 i2c_dev->cont_id = pdev->id;
872 i2c_dev->dev = &pdev->dev;
John Bonesio5c470f32011-06-22 09:16:56 -0700873
Stephen Warrendda9d6a2013-11-06 16:42:05 -0700874 i2c_dev->rst = devm_reset_control_get(&pdev->dev, "i2c");
875 if (IS_ERR(i2c_dev->rst)) {
Jon Huntere8e999cb2016-08-26 14:09:00 +0100876 dev_err(&pdev->dev, "missing controller reset\n");
Stephen Warrendda9d6a2013-11-06 16:42:05 -0700877 return PTR_ERR(i2c_dev->rst);
878 }
879
Shardar Shariff Md497fbe22016-03-14 18:52:18 +0530880 tegra_i2c_parse_dt(i2c_dev);
Colin Crossdb811ca2011-02-20 17:14:21 -0800881
Jon Huntera9e32cd2016-08-26 14:09:01 +0100882 i2c_dev->hw = of_device_get_match_data(&pdev->dev);
883 i2c_dev->is_dvc = of_device_is_compatible(pdev->dev.of_node,
884 "nvidia,tegra20-i2c-dvc");
Colin Crossdb811ca2011-02-20 17:14:21 -0800885 init_completion(&i2c_dev->msg_complete);
886
Laxman Dewangan2a2897b2013-01-05 17:34:46 +0530887 if (!i2c_dev->hw->has_single_clk_source) {
888 fast_clk = devm_clk_get(&pdev->dev, "fast-clk");
889 if (IS_ERR(fast_clk)) {
Jon Huntere8e999cb2016-08-26 14:09:00 +0100890 dev_err(&pdev->dev, "missing fast clock\n");
Laxman Dewangan2a2897b2013-01-05 17:34:46 +0530891 return PTR_ERR(fast_clk);
892 }
893 i2c_dev->fast_clk = fast_clk;
894 }
895
Colin Crossdb811ca2011-02-20 17:14:21 -0800896 platform_set_drvdata(pdev, i2c_dev);
897
Mikko Perttunenc9a9ef42014-09-05 12:28:18 +0300898 if (!i2c_dev->hw->has_single_clk_source) {
899 ret = clk_prepare(i2c_dev->fast_clk);
900 if (ret < 0) {
901 dev_err(i2c_dev->dev, "Clock prepare failed %d\n", ret);
902 return ret;
903 }
904 }
905
Laxman Dewangand57f5de2015-06-30 16:24:27 +0530906 i2c_dev->clk_divisor_non_hs_mode =
907 i2c_dev->hw->clk_divisor_std_fast_mode;
908 if (i2c_dev->hw->clk_divisor_fast_plus_mode &&
909 (i2c_dev->bus_clk_rate == 1000000))
910 i2c_dev->clk_divisor_non_hs_mode =
911 i2c_dev->hw->clk_divisor_fast_plus_mode;
912
913 clk_multiplier *= (i2c_dev->clk_divisor_non_hs_mode + 1);
Mikko Perttunenc9a9ef42014-09-05 12:28:18 +0300914 ret = clk_set_rate(i2c_dev->div_clk,
915 i2c_dev->bus_clk_rate * clk_multiplier);
916 if (ret) {
917 dev_err(i2c_dev->dev, "Clock rate change failed %d\n", ret);
918 goto unprepare_fast_clk;
919 }
920
921 ret = clk_prepare(i2c_dev->div_clk);
922 if (ret < 0) {
923 dev_err(i2c_dev->dev, "Clock prepare failed %d\n", ret);
924 goto unprepare_fast_clk;
925 }
926
Jon Hunter1f50ad22016-08-26 14:09:04 +0100927 pm_runtime_enable(&pdev->dev);
928 if (!pm_runtime_enabled(&pdev->dev)) {
929 ret = tegra_i2c_runtime_resume(&pdev->dev);
930 if (ret < 0) {
931 dev_err(&pdev->dev, "runtime resume failed\n");
932 goto unprepare_div_clk;
933 }
934 }
935
Shardar Shariff Md497fbe22016-03-14 18:52:18 +0530936 if (i2c_dev->is_multimaster_mode) {
937 ret = clk_enable(i2c_dev->div_clk);
938 if (ret < 0) {
939 dev_err(i2c_dev->dev, "div_clk enable failed %d\n",
940 ret);
Jon Hunter1f50ad22016-08-26 14:09:04 +0100941 goto disable_rpm;
Shardar Shariff Md497fbe22016-03-14 18:52:18 +0530942 }
943 }
944
Colin Crossdb811ca2011-02-20 17:14:21 -0800945 ret = tegra_i2c_init(i2c_dev);
946 if (ret) {
Jon Huntere8e999cb2016-08-26 14:09:00 +0100947 dev_err(&pdev->dev, "Failed to initialize i2c controller\n");
Jon Huntereab09982016-06-14 21:26:46 +0100948 goto disable_div_clk;
Colin Crossdb811ca2011-02-20 17:14:21 -0800949 }
950
Laxman Dewangan9cbb6b22012-06-13 15:42:39 +0530951 ret = devm_request_irq(&pdev->dev, i2c_dev->irq,
Laxman Dewangan91b370a2012-11-01 22:08:14 +0530952 tegra_i2c_isr, 0, dev_name(&pdev->dev), i2c_dev);
Colin Crossdb811ca2011-02-20 17:14:21 -0800953 if (ret) {
954 dev_err(&pdev->dev, "Failed to request irq %i\n", i2c_dev->irq);
Shardar Shariff Md497fbe22016-03-14 18:52:18 +0530955 goto disable_div_clk;
Colin Crossdb811ca2011-02-20 17:14:21 -0800956 }
957
Colin Crossdb811ca2011-02-20 17:14:21 -0800958 i2c_set_adapdata(&i2c_dev->adapter, i2c_dev);
959 i2c_dev->adapter.owner = THIS_MODULE;
Wolfram Sang60251892014-07-10 13:46:35 +0200960 i2c_dev->adapter.class = I2C_CLASS_DEPRECATED;
Jon Hunter0da9ab82016-08-26 14:09:02 +0100961 strlcpy(i2c_dev->adapter.name, dev_name(&pdev->dev),
Colin Crossdb811ca2011-02-20 17:14:21 -0800962 sizeof(i2c_dev->adapter.name));
Colin Crossdb811ca2011-02-20 17:14:21 -0800963 i2c_dev->adapter.dev.parent = &pdev->dev;
964 i2c_dev->adapter.nr = pdev->id;
John Bonesio5c470f32011-06-22 09:16:56 -0700965 i2c_dev->adapter.dev.of_node = pdev->dev.of_node;
Colin Crossdb811ca2011-02-20 17:14:21 -0800966
967 ret = i2c_add_numbered_adapter(&i2c_dev->adapter);
Wolfram Sangea734402016-08-09 13:36:17 +0200968 if (ret)
Shardar Shariff Md497fbe22016-03-14 18:52:18 +0530969 goto disable_div_clk;
Colin Crossdb811ca2011-02-20 17:14:21 -0800970
Colin Crossdb811ca2011-02-20 17:14:21 -0800971 return 0;
Mikko Perttunenc9a9ef42014-09-05 12:28:18 +0300972
Shardar Shariff Md497fbe22016-03-14 18:52:18 +0530973disable_div_clk:
974 if (i2c_dev->is_multimaster_mode)
975 clk_disable(i2c_dev->div_clk);
976
Jon Hunter1f50ad22016-08-26 14:09:04 +0100977disable_rpm:
978 pm_runtime_disable(&pdev->dev);
979 if (!pm_runtime_status_suspended(&pdev->dev))
980 tegra_i2c_runtime_suspend(&pdev->dev);
981
Mikko Perttunenc9a9ef42014-09-05 12:28:18 +0300982unprepare_div_clk:
983 clk_unprepare(i2c_dev->div_clk);
984
985unprepare_fast_clk:
986 if (!i2c_dev->hw->has_single_clk_source)
987 clk_unprepare(i2c_dev->fast_clk);
988
989 return ret;
Colin Crossdb811ca2011-02-20 17:14:21 -0800990}
991
Bill Pemberton0b255e92012-11-27 15:59:38 -0500992static int tegra_i2c_remove(struct platform_device *pdev)
Colin Crossdb811ca2011-02-20 17:14:21 -0800993{
994 struct tegra_i2c_dev *i2c_dev = platform_get_drvdata(pdev);
Jon Hunterf5076682016-08-26 14:08:59 +0100995
Colin Crossdb811ca2011-02-20 17:14:21 -0800996 i2c_del_adapter(&i2c_dev->adapter);
Mikko Perttunenc9a9ef42014-09-05 12:28:18 +0300997
Shardar Shariff Md497fbe22016-03-14 18:52:18 +0530998 if (i2c_dev->is_multimaster_mode)
999 clk_disable(i2c_dev->div_clk);
1000
Jon Hunter1f50ad22016-08-26 14:09:04 +01001001 pm_runtime_disable(&pdev->dev);
1002 if (!pm_runtime_status_suspended(&pdev->dev))
1003 tegra_i2c_runtime_suspend(&pdev->dev);
1004
Mikko Perttunenc9a9ef42014-09-05 12:28:18 +03001005 clk_unprepare(i2c_dev->div_clk);
1006 if (!i2c_dev->hw->has_single_clk_source)
1007 clk_unprepare(i2c_dev->fast_clk);
1008
Colin Crossdb811ca2011-02-20 17:14:21 -08001009 return 0;
1010}
1011
Laxman Dewangan371e67c2012-08-18 17:49:58 +05301012#ifdef CONFIG_PM_SLEEP
Wolfram Sang5db20c42012-07-24 17:32:45 +02001013static int tegra_i2c_suspend(struct device *dev)
Colin Crossdb811ca2011-02-20 17:14:21 -08001014{
Rafael J. Wysocki6a7b3c32012-07-11 21:27:30 +02001015 struct tegra_i2c_dev *i2c_dev = dev_get_drvdata(dev);
Colin Crossdb811ca2011-02-20 17:14:21 -08001016
1017 i2c_lock_adapter(&i2c_dev->adapter);
1018 i2c_dev->is_suspended = true;
1019 i2c_unlock_adapter(&i2c_dev->adapter);
1020
1021 return 0;
1022}
1023
Wolfram Sang5db20c42012-07-24 17:32:45 +02001024static int tegra_i2c_resume(struct device *dev)
Colin Crossdb811ca2011-02-20 17:14:21 -08001025{
Rafael J. Wysocki6a7b3c32012-07-11 21:27:30 +02001026 struct tegra_i2c_dev *i2c_dev = dev_get_drvdata(dev);
Colin Crossdb811ca2011-02-20 17:14:21 -08001027 int ret;
1028
1029 i2c_lock_adapter(&i2c_dev->adapter);
1030
1031 ret = tegra_i2c_init(i2c_dev);
Jon Hunterf4c2d892016-08-26 14:09:03 +01001032 if (!ret)
1033 i2c_dev->is_suspended = false;
Colin Crossdb811ca2011-02-20 17:14:21 -08001034
1035 i2c_unlock_adapter(&i2c_dev->adapter);
1036
Jon Hunterf4c2d892016-08-26 14:09:03 +01001037 return ret;
Colin Crossdb811ca2011-02-20 17:14:21 -08001038}
Rafael J. Wysocki6a7b3c32012-07-11 21:27:30 +02001039
Jon Hunter1f50ad22016-08-26 14:09:04 +01001040static const struct dev_pm_ops tegra_i2c_pm = {
1041 SET_RUNTIME_PM_OPS(tegra_i2c_runtime_suspend, tegra_i2c_runtime_resume,
1042 NULL)
1043 SET_SYSTEM_SLEEP_PM_OPS(tegra_i2c_suspend, tegra_i2c_resume)
1044};
Rafael J. Wysocki6a7b3c32012-07-11 21:27:30 +02001045#define TEGRA_I2C_PM (&tegra_i2c_pm)
1046#else
1047#define TEGRA_I2C_PM NULL
Colin Crossdb811ca2011-02-20 17:14:21 -08001048#endif
1049
1050static struct platform_driver tegra_i2c_driver = {
1051 .probe = tegra_i2c_probe,
Bill Pemberton0b255e92012-11-27 15:59:38 -05001052 .remove = tegra_i2c_remove,
Colin Crossdb811ca2011-02-20 17:14:21 -08001053 .driver = {
1054 .name = "tegra-i2c",
Stephen Warren49a64ac2013-03-21 08:08:46 +00001055 .of_match_table = tegra_i2c_of_match,
Rafael J. Wysocki6a7b3c32012-07-11 21:27:30 +02001056 .pm = TEGRA_I2C_PM,
Colin Crossdb811ca2011-02-20 17:14:21 -08001057 },
1058};
1059
1060static int __init tegra_i2c_init_driver(void)
1061{
1062 return platform_driver_register(&tegra_i2c_driver);
1063}
1064
1065static void __exit tegra_i2c_exit_driver(void)
1066{
1067 platform_driver_unregister(&tegra_i2c_driver);
1068}
1069
1070subsys_initcall(tegra_i2c_init_driver);
1071module_exit(tegra_i2c_exit_driver);
1072
1073MODULE_DESCRIPTION("nVidia Tegra2 I2C Bus Controller driver");
1074MODULE_AUTHOR("Colin Cross");
1075MODULE_LICENSE("GPL v2");