blob: 90db51f2d001c9c3cc91eb7dc1b2a117faf0c1e7 [file] [log] [blame]
Linus Walleije8689e62010-09-28 15:57:37 +02001/*
2 * Copyright (c) 2006 ARM Ltd.
3 * Copyright (c) 2010 ST-Ericsson SA
4 *
5 * Author: Peter Pearse <peter.pearse@arm.com>
6 * Author: Linus Walleij <linus.walleij@stericsson.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the Free
10 * Software Foundation; either version 2 of the License, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program; if not, write to the Free Software Foundation, Inc., 59
20 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
21 *
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000022 * The full GNU General Public License is in this distribution in the file
23 * called COPYING.
Linus Walleije8689e62010-09-28 15:57:37 +020024 *
25 * Documentation: ARM DDI 0196G == PL080
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000026 * Documentation: ARM DDI 0218E == PL081
Linus Walleije8689e62010-09-28 15:57:37 +020027 *
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000028 * PL080 & PL081 both have 16 sets of DMA signals that can be routed to any
29 * channel.
Linus Walleije8689e62010-09-28 15:57:37 +020030 *
31 * The PL080 has 8 channels available for simultaneous use, and the PL081
32 * has only two channels. So on these DMA controllers the number of channels
33 * and the number of incoming DMA signals are two totally different things.
34 * It is usually not possible to theoretically handle all physical signals,
35 * so a multiplexing scheme with possible denial of use is necessary.
36 *
37 * The PL080 has a dual bus master, PL081 has a single master.
38 *
39 * Memory to peripheral transfer may be visualized as
40 * Get data from memory to DMAC
41 * Until no data left
42 * On burst request from peripheral
43 * Destination burst from DMAC to peripheral
44 * Clear burst request
45 * Raise terminal count interrupt
46 *
47 * For peripherals with a FIFO:
48 * Source burst size == half the depth of the peripheral FIFO
49 * Destination burst size == the depth of the peripheral FIFO
50 *
51 * (Bursts are irrelevant for mem to mem transfers - there are no burst
52 * signals, the DMA controller will simply facilitate its AHB master.)
53 *
54 * ASSUMES default (little) endianness for DMA transfers
55 *
Russell King - ARM Linux9dc2c202011-01-03 22:33:06 +000056 * The PL08x has two flow control settings:
57 * - DMAC flow control: the transfer size defines the number of transfers
58 * which occur for the current LLI entry, and the DMAC raises TC at the
59 * end of every LLI entry. Observed behaviour shows the DMAC listening
60 * to both the BREQ and SREQ signals (contrary to documented),
61 * transferring data if either is active. The LBREQ and LSREQ signals
62 * are ignored.
63 *
64 * - Peripheral flow control: the transfer size is ignored (and should be
65 * zero). The data is transferred from the current LLI entry, until
66 * after the final transfer signalled by LBREQ or LSREQ. The DMAC
67 * will then move to the next LLI entry.
68 *
69 * Only the former works sanely with scatter lists, so we only implement
70 * the DMAC flow control method. However, peripherals which use the LBREQ
71 * and LSREQ signals (eg, MMCI) are unable to use this mode, which through
72 * these hardware restrictions prevents them from using scatter DMA.
Linus Walleije8689e62010-09-28 15:57:37 +020073 *
74 * Global TODO:
75 * - Break out common code from arch/arm/mach-s3c64xx and share
76 */
77#include <linux/device.h>
78#include <linux/init.h>
79#include <linux/module.h>
Linus Walleije8689e62010-09-28 15:57:37 +020080#include <linux/interrupt.h>
81#include <linux/slab.h>
Russell King - ARM Linux81796612011-01-27 12:37:44 +000082#include <linux/delay.h>
Linus Walleije8689e62010-09-28 15:57:37 +020083#include <linux/dmapool.h>
Linus Walleije8689e62010-09-28 15:57:37 +020084#include <linux/dmaengine.h>
Russell King - ARM Linux730404a2011-01-03 22:34:07 +000085#include <linux/amba/bus.h>
Linus Walleije8689e62010-09-28 15:57:37 +020086#include <linux/amba/pl08x.h>
87#include <linux/debugfs.h>
88#include <linux/seq_file.h>
89
90#include <asm/hardware/pl080.h>
Linus Walleije8689e62010-09-28 15:57:37 +020091
92#define DRIVER_NAME "pl08xdmac"
93
94/**
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000095 * struct vendor_data - vendor-specific config parameters for PL08x derivatives
Linus Walleije8689e62010-09-28 15:57:37 +020096 * @channels: the number of channels available in this variant
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000097 * @dualmaster: whether this version supports dual AHB masters or not.
Linus Walleije8689e62010-09-28 15:57:37 +020098 */
99struct vendor_data {
Linus Walleije8689e62010-09-28 15:57:37 +0200100 u8 channels;
101 bool dualmaster;
102};
103
104/*
105 * PL08X private data structures
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000106 * An LLI struct - see PL08x TRM. Note that next uses bit[0] as a bus bit,
Russell King - ARM Linuxe25761d2011-01-03 22:37:52 +0000107 * start & end do not - their bus bit info is in cctl. Also note that these
108 * are fixed 32-bit quantities.
Linus Walleije8689e62010-09-28 15:57:37 +0200109 */
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000110struct pl08x_lli {
Russell King - ARM Linuxe25761d2011-01-03 22:37:52 +0000111 u32 src;
112 u32 dst;
Russell King - ARM Linuxbfddfb42011-01-03 22:38:12 +0000113 u32 lli;
Linus Walleije8689e62010-09-28 15:57:37 +0200114 u32 cctl;
115};
116
117/**
118 * struct pl08x_driver_data - the local state holder for the PL08x
119 * @slave: slave engine for this instance
120 * @memcpy: memcpy engine for this instance
121 * @base: virtual memory base (remapped) for the PL08x
122 * @adev: the corresponding AMBA (PrimeCell) bus entry
123 * @vd: vendor data for this PL08x variant
124 * @pd: platform data passed in from the platform/machine
125 * @phy_chans: array of data for the physical channels
126 * @pool: a pool for the LLI descriptors
127 * @pool_ctr: counter of LLIs in the pool
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000128 * @lli_buses: bitmask to or in to LLI pointer selecting AHB port for LLI fetches
129 * @mem_buses: set to indicate memory transfers on AHB2.
Linus Walleije8689e62010-09-28 15:57:37 +0200130 * @lock: a spinlock for this struct
131 */
132struct pl08x_driver_data {
133 struct dma_device slave;
134 struct dma_device memcpy;
135 void __iomem *base;
136 struct amba_device *adev;
Russell King - ARM Linuxf96ca9ec2011-01-03 22:35:08 +0000137 const struct vendor_data *vd;
Linus Walleije8689e62010-09-28 15:57:37 +0200138 struct pl08x_platform_data *pd;
139 struct pl08x_phy_chan *phy_chans;
140 struct dma_pool *pool;
141 int pool_ctr;
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000142 u8 lli_buses;
143 u8 mem_buses;
Linus Walleije8689e62010-09-28 15:57:37 +0200144 spinlock_t lock;
145};
146
147/*
148 * PL08X specific defines
149 */
150
151/*
152 * Memory boundaries: the manual for PL08x says that the controller
153 * cannot read past a 1KiB boundary, so these defines are used to
154 * create transfer LLIs that do not cross such boundaries.
155 */
156#define PL08X_BOUNDARY_SHIFT (10) /* 1KB 0x400 */
157#define PL08X_BOUNDARY_SIZE (1 << PL08X_BOUNDARY_SHIFT)
158
Linus Walleije8689e62010-09-28 15:57:37 +0200159/* Size (bytes) of each LLI buffer allocated for one transfer */
160# define PL08X_LLI_TSFR_SIZE 0x2000
161
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000162/* Maximum times we call dma_pool_alloc on this pool without freeing */
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000163#define MAX_NUM_TSFR_LLIS (PL08X_LLI_TSFR_SIZE/sizeof(struct pl08x_lli))
Linus Walleije8689e62010-09-28 15:57:37 +0200164#define PL08X_ALIGN 8
165
166static inline struct pl08x_dma_chan *to_pl08x_chan(struct dma_chan *chan)
167{
168 return container_of(chan, struct pl08x_dma_chan, chan);
169}
170
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000171static inline struct pl08x_txd *to_pl08x_txd(struct dma_async_tx_descriptor *tx)
172{
173 return container_of(tx, struct pl08x_txd, tx);
174}
175
Linus Walleije8689e62010-09-28 15:57:37 +0200176/*
177 * Physical channel handling
178 */
179
180/* Whether a certain channel is busy or not */
181static int pl08x_phy_channel_busy(struct pl08x_phy_chan *ch)
182{
183 unsigned int val;
184
185 val = readl(ch->base + PL080_CH_CONFIG);
186 return val & PL080_CONFIG_ACTIVE;
187}
188
189/*
190 * Set the initial DMA register values i.e. those for the first LLI
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000191 * The next LLI pointer and the configuration interrupt bit have
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000192 * been set when the LLIs were constructed. Poke them into the hardware
193 * and start the transfer.
Linus Walleije8689e62010-09-28 15:57:37 +0200194 */
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000195static void pl08x_start_txd(struct pl08x_dma_chan *plchan,
196 struct pl08x_txd *txd)
Linus Walleije8689e62010-09-28 15:57:37 +0200197{
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000198 struct pl08x_driver_data *pl08x = plchan->host;
Linus Walleije8689e62010-09-28 15:57:37 +0200199 struct pl08x_phy_chan *phychan = plchan->phychan;
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000200 struct pl08x_lli *lli = &txd->llis_va[0];
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000201 u32 val;
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000202
203 plchan->at = txd;
Linus Walleije8689e62010-09-28 15:57:37 +0200204
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000205 /* Wait for channel inactive */
206 while (pl08x_phy_channel_busy(phychan))
Russell King - ARM Linux19386b322011-01-03 22:36:29 +0000207 cpu_relax();
Linus Walleije8689e62010-09-28 15:57:37 +0200208
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000209 dev_vdbg(&pl08x->adev->dev,
210 "WRITE channel %d: csrc=0x%08x, cdst=0x%08x, "
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000211 "clli=0x%08x, cctl=0x%08x, ccfg=0x%08x\n",
212 phychan->id, lli->src, lli->dst, lli->lli, lli->cctl,
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000213 txd->ccfg);
Linus Walleije8689e62010-09-28 15:57:37 +0200214
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000215 writel(lli->src, phychan->base + PL080_CH_SRC_ADDR);
216 writel(lli->dst, phychan->base + PL080_CH_DST_ADDR);
217 writel(lli->lli, phychan->base + PL080_CH_LLI);
218 writel(lli->cctl, phychan->base + PL080_CH_CONTROL);
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000219 writel(txd->ccfg, phychan->base + PL080_CH_CONFIG);
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000220
221 /* Enable the DMA channel */
222 /* Do not access config register until channel shows as disabled */
223 while (readl(pl08x->base + PL080_EN_CHAN) & (1 << phychan->id))
224 cpu_relax();
225
226 /* Do not access config register until channel shows as inactive */
227 val = readl(phychan->base + PL080_CH_CONFIG);
228 while ((val & PL080_CONFIG_ACTIVE) || (val & PL080_CONFIG_ENABLE))
229 val = readl(phychan->base + PL080_CH_CONFIG);
230
231 writel(val | PL080_CONFIG_ENABLE, phychan->base + PL080_CH_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +0200232}
233
234/*
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000235 * Pause the channel by setting the HALT bit.
Linus Walleije8689e62010-09-28 15:57:37 +0200236 *
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000237 * For M->P transfers, pause the DMAC first and then stop the peripheral -
238 * the FIFO can only drain if the peripheral is still requesting data.
239 * (note: this can still timeout if the DMAC FIFO never drains of data.)
Linus Walleije8689e62010-09-28 15:57:37 +0200240 *
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000241 * For P->M transfers, disable the peripheral first to stop it filling
242 * the DMAC FIFO, and then pause the DMAC.
Linus Walleije8689e62010-09-28 15:57:37 +0200243 */
244static void pl08x_pause_phy_chan(struct pl08x_phy_chan *ch)
245{
246 u32 val;
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000247 int timeout;
Linus Walleije8689e62010-09-28 15:57:37 +0200248
249 /* Set the HALT bit and wait for the FIFO to drain */
250 val = readl(ch->base + PL080_CH_CONFIG);
251 val |= PL080_CONFIG_HALT;
252 writel(val, ch->base + PL080_CH_CONFIG);
253
254 /* Wait for channel inactive */
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000255 for (timeout = 1000; timeout; timeout--) {
256 if (!pl08x_phy_channel_busy(ch))
257 break;
258 udelay(1);
259 }
260 if (pl08x_phy_channel_busy(ch))
261 pr_err("pl08x: channel%u timeout waiting for pause\n", ch->id);
Linus Walleije8689e62010-09-28 15:57:37 +0200262}
263
264static void pl08x_resume_phy_chan(struct pl08x_phy_chan *ch)
265{
266 u32 val;
267
268 /* Clear the HALT bit */
269 val = readl(ch->base + PL080_CH_CONFIG);
270 val &= ~PL080_CONFIG_HALT;
271 writel(val, ch->base + PL080_CH_CONFIG);
272}
273
274
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000275/*
276 * pl08x_terminate_phy_chan() stops the channel, clears the FIFO and
277 * clears any pending interrupt status. This should not be used for
278 * an on-going transfer, but as a method of shutting down a channel
279 * (eg, when it's no longer used) or terminating a transfer.
280 */
281static void pl08x_terminate_phy_chan(struct pl08x_driver_data *pl08x,
282 struct pl08x_phy_chan *ch)
Linus Walleije8689e62010-09-28 15:57:37 +0200283{
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000284 u32 val = readl(ch->base + PL080_CH_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +0200285
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000286 val &= ~(PL080_CONFIG_ENABLE | PL080_CONFIG_ERR_IRQ_MASK |
287 PL080_CONFIG_TC_IRQ_MASK);
Linus Walleije8689e62010-09-28 15:57:37 +0200288
Linus Walleije8689e62010-09-28 15:57:37 +0200289 writel(val, ch->base + PL080_CH_CONFIG);
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000290
291 writel(1 << ch->id, pl08x->base + PL080_ERR_CLEAR);
292 writel(1 << ch->id, pl08x->base + PL080_TC_CLEAR);
Linus Walleije8689e62010-09-28 15:57:37 +0200293}
294
295static inline u32 get_bytes_in_cctl(u32 cctl)
296{
297 /* The source width defines the number of bytes */
298 u32 bytes = cctl & PL080_CONTROL_TRANSFER_SIZE_MASK;
299
300 switch (cctl >> PL080_CONTROL_SWIDTH_SHIFT) {
301 case PL080_WIDTH_8BIT:
302 break;
303 case PL080_WIDTH_16BIT:
304 bytes *= 2;
305 break;
306 case PL080_WIDTH_32BIT:
307 bytes *= 4;
308 break;
309 }
310 return bytes;
311}
312
313/* The channel should be paused when calling this */
314static u32 pl08x_getbytes_chan(struct pl08x_dma_chan *plchan)
315{
316 struct pl08x_phy_chan *ch;
Linus Walleije8689e62010-09-28 15:57:37 +0200317 struct pl08x_txd *txd;
318 unsigned long flags;
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000319 size_t bytes = 0;
Linus Walleije8689e62010-09-28 15:57:37 +0200320
321 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +0200322 ch = plchan->phychan;
323 txd = plchan->at;
324
325 /*
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000326 * Follow the LLIs to get the number of remaining
327 * bytes in the currently active transaction.
Linus Walleije8689e62010-09-28 15:57:37 +0200328 */
329 if (ch && txd) {
Russell King - ARM Linux4c0df6a2011-01-03 22:36:50 +0000330 u32 clli = readl(ch->base + PL080_CH_LLI) & ~PL080_LLI_LM_AHB2;
Linus Walleije8689e62010-09-28 15:57:37 +0200331
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000332 /* First get the remaining bytes in the active transfer */
Linus Walleije8689e62010-09-28 15:57:37 +0200333 bytes = get_bytes_in_cctl(readl(ch->base + PL080_CH_CONTROL));
334
335 if (clli) {
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000336 struct pl08x_lli *llis_va = txd->llis_va;
337 dma_addr_t llis_bus = txd->llis_bus;
338 int index;
Linus Walleije8689e62010-09-28 15:57:37 +0200339
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000340 BUG_ON(clli < llis_bus || clli >= llis_bus +
341 sizeof(struct pl08x_lli) * MAX_NUM_TSFR_LLIS);
Linus Walleije8689e62010-09-28 15:57:37 +0200342
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000343 /*
344 * Locate the next LLI - as this is an array,
345 * it's simple maths to find.
346 */
347 index = (clli - llis_bus) / sizeof(struct pl08x_lli);
348
349 for (; index < MAX_NUM_TSFR_LLIS; index++) {
350 bytes += get_bytes_in_cctl(llis_va[index].cctl);
351
Linus Walleije8689e62010-09-28 15:57:37 +0200352 /*
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000353 * A LLI pointer of 0 terminates the LLI list
Linus Walleije8689e62010-09-28 15:57:37 +0200354 */
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000355 if (!llis_va[index].lli)
356 break;
Linus Walleije8689e62010-09-28 15:57:37 +0200357 }
358 }
359 }
360
361 /* Sum up all queued transactions */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000362 if (!list_empty(&plchan->pend_list)) {
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000363 struct pl08x_txd *txdi;
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000364 list_for_each_entry(txdi, &plchan->pend_list, node) {
Linus Walleije8689e62010-09-28 15:57:37 +0200365 bytes += txdi->len;
366 }
Linus Walleije8689e62010-09-28 15:57:37 +0200367 }
368
369 spin_unlock_irqrestore(&plchan->lock, flags);
370
371 return bytes;
372}
373
374/*
375 * Allocate a physical channel for a virtual channel
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000376 *
377 * Try to locate a physical channel to be used for this transfer. If all
378 * are taken return NULL and the requester will have to cope by using
379 * some fallback PIO mode or retrying later.
Linus Walleije8689e62010-09-28 15:57:37 +0200380 */
381static struct pl08x_phy_chan *
382pl08x_get_phy_channel(struct pl08x_driver_data *pl08x,
383 struct pl08x_dma_chan *virt_chan)
384{
385 struct pl08x_phy_chan *ch = NULL;
386 unsigned long flags;
387 int i;
388
Linus Walleije8689e62010-09-28 15:57:37 +0200389 for (i = 0; i < pl08x->vd->channels; i++) {
390 ch = &pl08x->phy_chans[i];
391
392 spin_lock_irqsave(&ch->lock, flags);
393
394 if (!ch->serving) {
395 ch->serving = virt_chan;
396 ch->signal = -1;
397 spin_unlock_irqrestore(&ch->lock, flags);
398 break;
399 }
400
401 spin_unlock_irqrestore(&ch->lock, flags);
402 }
403
404 if (i == pl08x->vd->channels) {
405 /* No physical channel available, cope with it */
406 return NULL;
407 }
408
409 return ch;
410}
411
412static inline void pl08x_put_phy_channel(struct pl08x_driver_data *pl08x,
413 struct pl08x_phy_chan *ch)
414{
415 unsigned long flags;
416
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000417 spin_lock_irqsave(&ch->lock, flags);
418
Linus Walleije8689e62010-09-28 15:57:37 +0200419 /* Stop the channel and clear its interrupts */
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000420 pl08x_terminate_phy_chan(pl08x, ch);
Linus Walleije8689e62010-09-28 15:57:37 +0200421
422 /* Mark it as free */
Linus Walleije8689e62010-09-28 15:57:37 +0200423 ch->serving = NULL;
424 spin_unlock_irqrestore(&ch->lock, flags);
425}
426
427/*
428 * LLI handling
429 */
430
431static inline unsigned int pl08x_get_bytes_for_cctl(unsigned int coded)
432{
433 switch (coded) {
434 case PL080_WIDTH_8BIT:
435 return 1;
436 case PL080_WIDTH_16BIT:
437 return 2;
438 case PL080_WIDTH_32BIT:
439 return 4;
440 default:
441 break;
442 }
443 BUG();
444 return 0;
445}
446
447static inline u32 pl08x_cctl_bits(u32 cctl, u8 srcwidth, u8 dstwidth,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000448 size_t tsize)
Linus Walleije8689e62010-09-28 15:57:37 +0200449{
450 u32 retbits = cctl;
451
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000452 /* Remove all src, dst and transfer size bits */
Linus Walleije8689e62010-09-28 15:57:37 +0200453 retbits &= ~PL080_CONTROL_DWIDTH_MASK;
454 retbits &= ~PL080_CONTROL_SWIDTH_MASK;
455 retbits &= ~PL080_CONTROL_TRANSFER_SIZE_MASK;
456
457 /* Then set the bits according to the parameters */
458 switch (srcwidth) {
459 case 1:
460 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_SWIDTH_SHIFT;
461 break;
462 case 2:
463 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_SWIDTH_SHIFT;
464 break;
465 case 4:
466 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_SWIDTH_SHIFT;
467 break;
468 default:
469 BUG();
470 break;
471 }
472
473 switch (dstwidth) {
474 case 1:
475 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_DWIDTH_SHIFT;
476 break;
477 case 2:
478 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_DWIDTH_SHIFT;
479 break;
480 case 4:
481 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_DWIDTH_SHIFT;
482 break;
483 default:
484 BUG();
485 break;
486 }
487
488 retbits |= tsize << PL080_CONTROL_TRANSFER_SIZE_SHIFT;
489 return retbits;
490}
491
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000492struct pl08x_lli_build_data {
493 struct pl08x_txd *txd;
494 struct pl08x_driver_data *pl08x;
495 struct pl08x_bus_data srcbus;
496 struct pl08x_bus_data dstbus;
497 size_t remainder;
498};
499
Linus Walleije8689e62010-09-28 15:57:37 +0200500/*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000501 * Autoselect a master bus to use for the transfer this prefers the
502 * destination bus if both available if fixed address on one bus the
503 * other will be chosen
Linus Walleije8689e62010-09-28 15:57:37 +0200504 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000505static void pl08x_choose_master_bus(struct pl08x_lli_build_data *bd,
506 struct pl08x_bus_data **mbus, struct pl08x_bus_data **sbus, u32 cctl)
Linus Walleije8689e62010-09-28 15:57:37 +0200507{
508 if (!(cctl & PL080_CONTROL_DST_INCR)) {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000509 *mbus = &bd->srcbus;
510 *sbus = &bd->dstbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200511 } else if (!(cctl & PL080_CONTROL_SRC_INCR)) {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000512 *mbus = &bd->dstbus;
513 *sbus = &bd->srcbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200514 } else {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000515 if (bd->dstbus.buswidth == 4) {
516 *mbus = &bd->dstbus;
517 *sbus = &bd->srcbus;
518 } else if (bd->srcbus.buswidth == 4) {
519 *mbus = &bd->srcbus;
520 *sbus = &bd->dstbus;
521 } else if (bd->dstbus.buswidth == 2) {
522 *mbus = &bd->dstbus;
523 *sbus = &bd->srcbus;
524 } else if (bd->srcbus.buswidth == 2) {
525 *mbus = &bd->srcbus;
526 *sbus = &bd->dstbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200527 } else {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000528 /* bd->srcbus.buswidth == 1 */
529 *mbus = &bd->dstbus;
530 *sbus = &bd->srcbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200531 }
532 }
533}
534
535/*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000536 * Fills in one LLI for a certain transfer descriptor and advance the counter
Linus Walleije8689e62010-09-28 15:57:37 +0200537 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000538static void pl08x_fill_lli_for_desc(struct pl08x_lli_build_data *bd,
539 int num_llis, int len, u32 cctl)
Linus Walleije8689e62010-09-28 15:57:37 +0200540{
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000541 struct pl08x_lli *llis_va = bd->txd->llis_va;
542 dma_addr_t llis_bus = bd->txd->llis_bus;
Linus Walleije8689e62010-09-28 15:57:37 +0200543
544 BUG_ON(num_llis >= MAX_NUM_TSFR_LLIS);
545
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000546 llis_va[num_llis].cctl = cctl;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000547 llis_va[num_llis].src = bd->srcbus.addr;
548 llis_va[num_llis].dst = bd->dstbus.addr;
Russell King - ARM Linuxbfddfb42011-01-03 22:38:12 +0000549 llis_va[num_llis].lli = llis_bus + (num_llis + 1) * sizeof(struct pl08x_lli);
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000550 if (bd->pl08x->lli_buses & PL08X_AHB2)
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000551 llis_va[num_llis].lli |= PL080_LLI_LM_AHB2;
Linus Walleije8689e62010-09-28 15:57:37 +0200552
553 if (cctl & PL080_CONTROL_SRC_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000554 bd->srcbus.addr += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200555 if (cctl & PL080_CONTROL_DST_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000556 bd->dstbus.addr += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200557
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000558 BUG_ON(bd->remainder < len);
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000559
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000560 bd->remainder -= len;
Linus Walleije8689e62010-09-28 15:57:37 +0200561}
562
563/*
Russell King - ARM Linuxb61be8d2011-01-03 22:42:14 +0000564 * Return number of bytes to fill to boundary, or len.
565 * This calculation works for any value of addr.
Linus Walleije8689e62010-09-28 15:57:37 +0200566 */
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000567static inline size_t pl08x_pre_boundary(u32 addr, size_t len)
Linus Walleije8689e62010-09-28 15:57:37 +0200568{
Russell King - ARM Linuxb61be8d2011-01-03 22:42:14 +0000569 size_t boundary_len = PL08X_BOUNDARY_SIZE -
570 (addr & (PL08X_BOUNDARY_SIZE - 1));
Linus Walleije8689e62010-09-28 15:57:37 +0200571
Russell King - ARM Linuxb61be8d2011-01-03 22:42:14 +0000572 return min(boundary_len, len);
Linus Walleije8689e62010-09-28 15:57:37 +0200573}
574
575/*
576 * This fills in the table of LLIs for the transfer descriptor
577 * Note that we assume we never have to change the burst sizes
578 * Return 0 for error
579 */
580static int pl08x_fill_llis_for_desc(struct pl08x_driver_data *pl08x,
581 struct pl08x_txd *txd)
582{
Linus Walleije8689e62010-09-28 15:57:37 +0200583 struct pl08x_bus_data *mbus, *sbus;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000584 struct pl08x_lli_build_data bd;
Linus Walleije8689e62010-09-28 15:57:37 +0200585 int num_llis = 0;
586 u32 cctl;
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000587 size_t max_bytes_per_lli;
588 size_t total_bytes = 0;
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000589 struct pl08x_lli *llis_va;
Linus Walleije8689e62010-09-28 15:57:37 +0200590
Linus Walleije8689e62010-09-28 15:57:37 +0200591 txd->llis_va = dma_pool_alloc(pl08x->pool, GFP_NOWAIT,
592 &txd->llis_bus);
593 if (!txd->llis_va) {
594 dev_err(&pl08x->adev->dev, "%s no memory for llis\n", __func__);
595 return 0;
596 }
597
598 pl08x->pool_ctr++;
599
Russell King - ARM Linux70b5ed62011-01-03 22:40:13 +0000600 /* Get the default CCTL */
601 cctl = txd->cctl;
Linus Walleije8689e62010-09-28 15:57:37 +0200602
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000603 bd.txd = txd;
604 bd.pl08x = pl08x;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +0000605 bd.srcbus.addr = txd->src_addr;
606 bd.dstbus.addr = txd->dst_addr;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000607
Linus Walleije8689e62010-09-28 15:57:37 +0200608 /* Find maximum width of the source bus */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000609 bd.srcbus.maxwidth =
Linus Walleije8689e62010-09-28 15:57:37 +0200610 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_SWIDTH_MASK) >>
611 PL080_CONTROL_SWIDTH_SHIFT);
612
613 /* Find maximum width of the destination bus */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000614 bd.dstbus.maxwidth =
Linus Walleije8689e62010-09-28 15:57:37 +0200615 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_DWIDTH_MASK) >>
616 PL080_CONTROL_DWIDTH_SHIFT);
617
618 /* Set up the bus widths to the maximum */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000619 bd.srcbus.buswidth = bd.srcbus.maxwidth;
620 bd.dstbus.buswidth = bd.dstbus.maxwidth;
Linus Walleije8689e62010-09-28 15:57:37 +0200621 dev_vdbg(&pl08x->adev->dev,
622 "%s source bus is %d bytes wide, dest bus is %d bytes wide\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000623 __func__, bd.srcbus.buswidth, bd.dstbus.buswidth);
Linus Walleije8689e62010-09-28 15:57:37 +0200624
625
626 /*
627 * Bytes transferred == tsize * MIN(buswidths), not max(buswidths)
628 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000629 max_bytes_per_lli = min(bd.srcbus.buswidth, bd.dstbus.buswidth) *
Linus Walleije8689e62010-09-28 15:57:37 +0200630 PL080_CONTROL_TRANSFER_SIZE_MASK;
631 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000632 "%s max bytes per lli = %zu\n",
Linus Walleije8689e62010-09-28 15:57:37 +0200633 __func__, max_bytes_per_lli);
634
635 /* We need to count this down to zero */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000636 bd.remainder = txd->len;
Linus Walleije8689e62010-09-28 15:57:37 +0200637 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000638 "%s remainder = %zu\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000639 __func__, bd.remainder);
Linus Walleije8689e62010-09-28 15:57:37 +0200640
641 /*
642 * Choose bus to align to
643 * - prefers destination bus if both available
644 * - if fixed address on one bus chooses other
Linus Walleije8689e62010-09-28 15:57:37 +0200645 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000646 pl08x_choose_master_bus(&bd, &mbus, &sbus, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200647
Linus Walleije8689e62010-09-28 15:57:37 +0200648 if (txd->len < mbus->buswidth) {
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000649 /* Less than a bus width available - send as single bytes */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000650 while (bd.remainder) {
Linus Walleije8689e62010-09-28 15:57:37 +0200651 dev_vdbg(&pl08x->adev->dev,
652 "%s single byte LLIs for a transfer of "
Russell King - ARM Linux9c132992011-01-03 22:33:47 +0000653 "less than a bus width (remain 0x%08x)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000654 __func__, bd.remainder);
Linus Walleije8689e62010-09-28 15:57:37 +0200655 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000656 pl08x_fill_lli_for_desc(&bd, num_llis++, 1, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200657 total_bytes++;
658 }
659 } else {
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000660 /* Make one byte LLIs until master bus is aligned */
Linus Walleije8689e62010-09-28 15:57:37 +0200661 while ((mbus->addr) % (mbus->buswidth)) {
662 dev_vdbg(&pl08x->adev->dev,
663 "%s adjustment lli for less than bus width "
Russell King - ARM Linux9c132992011-01-03 22:33:47 +0000664 "(remain 0x%08x)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000665 __func__, bd.remainder);
Linus Walleije8689e62010-09-28 15:57:37 +0200666 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000667 pl08x_fill_lli_for_desc(&bd, num_llis++, 1, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200668 total_bytes++;
669 }
670
671 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000672 * Master now aligned
Linus Walleije8689e62010-09-28 15:57:37 +0200673 * - if slave is not then we must set its width down
674 */
675 if (sbus->addr % sbus->buswidth) {
676 dev_dbg(&pl08x->adev->dev,
677 "%s set down bus width to one byte\n",
678 __func__);
679
680 sbus->buswidth = 1;
681 }
682
683 /*
684 * Make largest possible LLIs until less than one bus
685 * width left
686 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000687 while (bd.remainder > (mbus->buswidth - 1)) {
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000688 size_t lli_len, target_len, tsize, odd_bytes;
Linus Walleije8689e62010-09-28 15:57:37 +0200689
690 /*
691 * If enough left try to send max possible,
692 * otherwise try to send the remainder
693 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000694 target_len = min(bd.remainder, max_bytes_per_lli);
Linus Walleije8689e62010-09-28 15:57:37 +0200695
696 /*
Russell King - ARM Linux5f638b42011-01-03 22:42:55 +0000697 * Set bus lengths for incrementing buses to the
698 * number of bytes which fill to next memory boundary,
699 * limiting on the target length calculated above.
Linus Walleije8689e62010-09-28 15:57:37 +0200700 */
701 if (cctl & PL080_CONTROL_SRC_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000702 bd.srcbus.fill_bytes =
703 pl08x_pre_boundary(bd.srcbus.addr,
Russell King - ARM Linux5f638b42011-01-03 22:42:55 +0000704 target_len);
Linus Walleije8689e62010-09-28 15:57:37 +0200705 else
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000706 bd.srcbus.fill_bytes = target_len;
Linus Walleije8689e62010-09-28 15:57:37 +0200707
708 if (cctl & PL080_CONTROL_DST_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000709 bd.dstbus.fill_bytes =
710 pl08x_pre_boundary(bd.dstbus.addr,
Russell King - ARM Linux5f638b42011-01-03 22:42:55 +0000711 target_len);
Linus Walleije8689e62010-09-28 15:57:37 +0200712 else
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000713 bd.dstbus.fill_bytes = target_len;
Linus Walleije8689e62010-09-28 15:57:37 +0200714
Russell King - ARM Linux5f638b42011-01-03 22:42:55 +0000715 /* Find the nearest */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000716 lli_len = min(bd.srcbus.fill_bytes,
717 bd.dstbus.fill_bytes);
Linus Walleije8689e62010-09-28 15:57:37 +0200718
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000719 BUG_ON(lli_len > bd.remainder);
Linus Walleije8689e62010-09-28 15:57:37 +0200720
721 if (lli_len <= 0) {
722 dev_err(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000723 "%s lli_len is %zu, <= 0\n",
Linus Walleije8689e62010-09-28 15:57:37 +0200724 __func__, lli_len);
725 return 0;
726 }
727
728 if (lli_len == target_len) {
729 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000730 * Can send what we wanted.
731 * Maintain alignment
Linus Walleije8689e62010-09-28 15:57:37 +0200732 */
733 lli_len = (lli_len/mbus->buswidth) *
734 mbus->buswidth;
735 odd_bytes = 0;
736 } else {
737 /*
738 * So now we know how many bytes to transfer
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000739 * to get to the nearest boundary. The next
740 * LLI will past the boundary. However, we
741 * may be working to a boundary on the slave
742 * bus. We need to ensure the master stays
743 * aligned, and that we are working in
744 * multiples of the bus widths.
Linus Walleije8689e62010-09-28 15:57:37 +0200745 */
746 odd_bytes = lli_len % mbus->buswidth;
Linus Walleije8689e62010-09-28 15:57:37 +0200747 lli_len -= odd_bytes;
748
749 }
750
751 if (lli_len) {
752 /*
753 * Check against minimum bus alignment:
754 * Calculate actual transfer size in relation
755 * to bus width an get a maximum remainder of
756 * the smallest bus width - 1
757 */
758 /* FIXME: use round_down()? */
759 tsize = lli_len / min(mbus->buswidth,
760 sbus->buswidth);
761 lli_len = tsize * min(mbus->buswidth,
762 sbus->buswidth);
763
764 if (target_len != lli_len) {
765 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000766 "%s can't send what we want. Desired 0x%08zx, lli of 0x%08zx bytes in txd of 0x%08zx\n",
Linus Walleije8689e62010-09-28 15:57:37 +0200767 __func__, target_len, lli_len, txd->len);
768 }
769
770 cctl = pl08x_cctl_bits(cctl,
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000771 bd.srcbus.buswidth,
772 bd.dstbus.buswidth,
Linus Walleije8689e62010-09-28 15:57:37 +0200773 tsize);
774
775 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000776 "%s fill lli with single lli chunk of size 0x%08zx (remainder 0x%08zx)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000777 __func__, lli_len, bd.remainder);
778 pl08x_fill_lli_for_desc(&bd, num_llis++,
779 lli_len, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200780 total_bytes += lli_len;
781 }
782
783
784 if (odd_bytes) {
785 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000786 * Creep past the boundary, maintaining
787 * master alignment
Linus Walleije8689e62010-09-28 15:57:37 +0200788 */
789 int j;
790 for (j = 0; (j < mbus->buswidth)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000791 && (bd.remainder); j++) {
Linus Walleije8689e62010-09-28 15:57:37 +0200792 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
793 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000794 "%s align with boundary, single byte (remain 0x%08zx)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000795 __func__, bd.remainder);
796 pl08x_fill_lli_for_desc(&bd,
797 num_llis++, 1, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200798 total_bytes++;
799 }
800 }
801 }
802
803 /*
804 * Send any odd bytes
805 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000806 while (bd.remainder) {
Linus Walleije8689e62010-09-28 15:57:37 +0200807 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
808 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000809 "%s align with boundary, single odd byte (remain %zu)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000810 __func__, bd.remainder);
811 pl08x_fill_lli_for_desc(&bd, num_llis++, 1, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200812 total_bytes++;
813 }
814 }
815 if (total_bytes != txd->len) {
816 dev_err(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000817 "%s size of encoded lli:s don't match total txd, transferred 0x%08zx from size 0x%08zx\n",
Linus Walleije8689e62010-09-28 15:57:37 +0200818 __func__, total_bytes, txd->len);
819 return 0;
820 }
821
822 if (num_llis >= MAX_NUM_TSFR_LLIS) {
823 dev_err(&pl08x->adev->dev,
824 "%s need to increase MAX_NUM_TSFR_LLIS from 0x%08x\n",
825 __func__, (u32) MAX_NUM_TSFR_LLIS);
826 return 0;
827 }
Linus Walleije8689e62010-09-28 15:57:37 +0200828
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +0000829 llis_va = txd->llis_va;
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000830 /* The final LLI terminates the LLI. */
Russell King - ARM Linuxbfddfb42011-01-03 22:38:12 +0000831 llis_va[num_llis - 1].lli = 0;
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000832 /* The final LLI element shall also fire an interrupt. */
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +0000833 llis_va[num_llis - 1].cctl |= PL080_CONTROL_TC_IRQ_EN;
Linus Walleije8689e62010-09-28 15:57:37 +0200834
Linus Walleije8689e62010-09-28 15:57:37 +0200835#ifdef VERBOSE_DEBUG
836 {
837 int i;
838
839 for (i = 0; i < num_llis; i++) {
840 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linux9c132992011-01-03 22:33:47 +0000841 "lli %d @%p: csrc=0x%08x, cdst=0x%08x, cctl=0x%08x, clli=0x%08x\n",
Linus Walleije8689e62010-09-28 15:57:37 +0200842 i,
843 &llis_va[i],
844 llis_va[i].src,
845 llis_va[i].dst,
846 llis_va[i].cctl,
Russell King - ARM Linuxbfddfb42011-01-03 22:38:12 +0000847 llis_va[i].lli
Linus Walleije8689e62010-09-28 15:57:37 +0200848 );
849 }
850 }
851#endif
852
853 return num_llis;
854}
855
856/* You should call this with the struct pl08x lock held */
857static void pl08x_free_txd(struct pl08x_driver_data *pl08x,
858 struct pl08x_txd *txd)
859{
Linus Walleije8689e62010-09-28 15:57:37 +0200860 /* Free the LLI */
Russell King - ARM Linux56b61882011-01-03 22:37:10 +0000861 dma_pool_free(pl08x->pool, txd->llis_va, txd->llis_bus);
Linus Walleije8689e62010-09-28 15:57:37 +0200862
863 pl08x->pool_ctr--;
864
865 kfree(txd);
866}
867
868static void pl08x_free_txd_list(struct pl08x_driver_data *pl08x,
869 struct pl08x_dma_chan *plchan)
870{
871 struct pl08x_txd *txdi = NULL;
872 struct pl08x_txd *next;
873
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000874 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +0200875 list_for_each_entry_safe(txdi,
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000876 next, &plchan->pend_list, node) {
Linus Walleije8689e62010-09-28 15:57:37 +0200877 list_del(&txdi->node);
878 pl08x_free_txd(pl08x, txdi);
879 }
Linus Walleije8689e62010-09-28 15:57:37 +0200880 }
881}
882
883/*
884 * The DMA ENGINE API
885 */
886static int pl08x_alloc_chan_resources(struct dma_chan *chan)
887{
888 return 0;
889}
890
891static void pl08x_free_chan_resources(struct dma_chan *chan)
892{
893}
894
895/*
896 * This should be called with the channel plchan->lock held
897 */
898static int prep_phy_channel(struct pl08x_dma_chan *plchan,
899 struct pl08x_txd *txd)
900{
901 struct pl08x_driver_data *pl08x = plchan->host;
902 struct pl08x_phy_chan *ch;
903 int ret;
904
905 /* Check if we already have a channel */
906 if (plchan->phychan)
907 return 0;
908
909 ch = pl08x_get_phy_channel(pl08x, plchan);
910 if (!ch) {
911 /* No physical channel available, cope with it */
912 dev_dbg(&pl08x->adev->dev, "no physical channel available for xfer on %s\n", plchan->name);
913 return -EBUSY;
914 }
915
916 /*
917 * OK we have a physical channel: for memcpy() this is all we
918 * need, but for slaves the physical signals may be muxed!
919 * Can the platform allow us to use this channel?
920 */
921 if (plchan->slave &&
922 ch->signal < 0 &&
923 pl08x->pd->get_signal) {
924 ret = pl08x->pd->get_signal(plchan);
925 if (ret < 0) {
926 dev_dbg(&pl08x->adev->dev,
927 "unable to use physical channel %d for transfer on %s due to platform restrictions\n",
928 ch->id, plchan->name);
929 /* Release physical channel & return */
930 pl08x_put_phy_channel(pl08x, ch);
931 return -EBUSY;
932 }
933 ch->signal = ret;
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000934
935 /* Assign the flow control signal to this channel */
936 if (txd->direction == DMA_TO_DEVICE)
937 txd->ccfg |= ch->signal << PL080_CONFIG_DST_SEL_SHIFT;
938 else if (txd->direction == DMA_FROM_DEVICE)
939 txd->ccfg |= ch->signal << PL080_CONFIG_SRC_SEL_SHIFT;
Linus Walleije8689e62010-09-28 15:57:37 +0200940 }
941
942 dev_dbg(&pl08x->adev->dev, "allocated physical channel %d and signal %d for xfer on %s\n",
943 ch->id,
944 ch->signal,
945 plchan->name);
946
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +0000947 plchan->phychan_hold++;
Linus Walleije8689e62010-09-28 15:57:37 +0200948 plchan->phychan = ch;
949
950 return 0;
951}
952
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +0000953static void release_phy_channel(struct pl08x_dma_chan *plchan)
954{
955 struct pl08x_driver_data *pl08x = plchan->host;
956
957 if ((plchan->phychan->signal >= 0) && pl08x->pd->put_signal) {
958 pl08x->pd->put_signal(plchan);
959 plchan->phychan->signal = -1;
960 }
961 pl08x_put_phy_channel(pl08x, plchan->phychan);
962 plchan->phychan = NULL;
963}
964
Linus Walleije8689e62010-09-28 15:57:37 +0200965static dma_cookie_t pl08x_tx_submit(struct dma_async_tx_descriptor *tx)
966{
967 struct pl08x_dma_chan *plchan = to_pl08x_chan(tx->chan);
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000968 struct pl08x_txd *txd = to_pl08x_txd(tx);
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +0000969 unsigned long flags;
970
971 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +0200972
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +0000973 plchan->chan.cookie += 1;
974 if (plchan->chan.cookie < 0)
975 plchan->chan.cookie = 1;
976 tx->cookie = plchan->chan.cookie;
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000977
978 /* Put this onto the pending list */
979 list_add_tail(&txd->node, &plchan->pend_list);
980
981 /*
982 * If there was no physical channel available for this memcpy,
983 * stack the request up and indicate that the channel is waiting
984 * for a free physical channel.
985 */
986 if (!plchan->slave && !plchan->phychan) {
987 /* Do this memcpy whenever there is a channel ready */
988 plchan->state = PL08X_CHAN_WAITING;
989 plchan->waiting = txd;
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +0000990 } else {
991 plchan->phychan_hold--;
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000992 }
993
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +0000994 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +0200995
996 return tx->cookie;
997}
998
999static struct dma_async_tx_descriptor *pl08x_prep_dma_interrupt(
1000 struct dma_chan *chan, unsigned long flags)
1001{
1002 struct dma_async_tx_descriptor *retval = NULL;
1003
1004 return retval;
1005}
1006
1007/*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001008 * Code accessing dma_async_is_complete() in a tight loop may give problems.
1009 * If slaves are relying on interrupts to signal completion this function
1010 * must not be called with interrupts disabled.
Linus Walleije8689e62010-09-28 15:57:37 +02001011 */
1012static enum dma_status
1013pl08x_dma_tx_status(struct dma_chan *chan,
1014 dma_cookie_t cookie,
1015 struct dma_tx_state *txstate)
1016{
1017 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1018 dma_cookie_t last_used;
1019 dma_cookie_t last_complete;
1020 enum dma_status ret;
1021 u32 bytesleft = 0;
1022
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +00001023 last_used = plchan->chan.cookie;
Linus Walleije8689e62010-09-28 15:57:37 +02001024 last_complete = plchan->lc;
1025
1026 ret = dma_async_is_complete(cookie, last_complete, last_used);
1027 if (ret == DMA_SUCCESS) {
1028 dma_set_tx_state(txstate, last_complete, last_used, 0);
1029 return ret;
1030 }
1031
1032 /*
Linus Walleije8689e62010-09-28 15:57:37 +02001033 * This cookie not complete yet
1034 */
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +00001035 last_used = plchan->chan.cookie;
Linus Walleije8689e62010-09-28 15:57:37 +02001036 last_complete = plchan->lc;
1037
1038 /* Get number of bytes left in the active transactions and queue */
1039 bytesleft = pl08x_getbytes_chan(plchan);
1040
1041 dma_set_tx_state(txstate, last_complete, last_used,
1042 bytesleft);
1043
1044 if (plchan->state == PL08X_CHAN_PAUSED)
1045 return DMA_PAUSED;
1046
1047 /* Whether waiting or running, we're in progress */
1048 return DMA_IN_PROGRESS;
1049}
1050
1051/* PrimeCell DMA extension */
1052struct burst_table {
1053 int burstwords;
1054 u32 reg;
1055};
1056
1057static const struct burst_table burst_sizes[] = {
1058 {
1059 .burstwords = 256,
1060 .reg = (PL080_BSIZE_256 << PL080_CONTROL_SB_SIZE_SHIFT) |
1061 (PL080_BSIZE_256 << PL080_CONTROL_DB_SIZE_SHIFT),
1062 },
1063 {
1064 .burstwords = 128,
1065 .reg = (PL080_BSIZE_128 << PL080_CONTROL_SB_SIZE_SHIFT) |
1066 (PL080_BSIZE_128 << PL080_CONTROL_DB_SIZE_SHIFT),
1067 },
1068 {
1069 .burstwords = 64,
1070 .reg = (PL080_BSIZE_64 << PL080_CONTROL_SB_SIZE_SHIFT) |
1071 (PL080_BSIZE_64 << PL080_CONTROL_DB_SIZE_SHIFT),
1072 },
1073 {
1074 .burstwords = 32,
1075 .reg = (PL080_BSIZE_32 << PL080_CONTROL_SB_SIZE_SHIFT) |
1076 (PL080_BSIZE_32 << PL080_CONTROL_DB_SIZE_SHIFT),
1077 },
1078 {
1079 .burstwords = 16,
1080 .reg = (PL080_BSIZE_16 << PL080_CONTROL_SB_SIZE_SHIFT) |
1081 (PL080_BSIZE_16 << PL080_CONTROL_DB_SIZE_SHIFT),
1082 },
1083 {
1084 .burstwords = 8,
1085 .reg = (PL080_BSIZE_8 << PL080_CONTROL_SB_SIZE_SHIFT) |
1086 (PL080_BSIZE_8 << PL080_CONTROL_DB_SIZE_SHIFT),
1087 },
1088 {
1089 .burstwords = 4,
1090 .reg = (PL080_BSIZE_4 << PL080_CONTROL_SB_SIZE_SHIFT) |
1091 (PL080_BSIZE_4 << PL080_CONTROL_DB_SIZE_SHIFT),
1092 },
1093 {
1094 .burstwords = 1,
1095 .reg = (PL080_BSIZE_1 << PL080_CONTROL_SB_SIZE_SHIFT) |
1096 (PL080_BSIZE_1 << PL080_CONTROL_DB_SIZE_SHIFT),
1097 },
1098};
1099
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001100static int dma_set_runtime_config(struct dma_chan *chan,
1101 struct dma_slave_config *config)
Linus Walleije8689e62010-09-28 15:57:37 +02001102{
1103 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1104 struct pl08x_driver_data *pl08x = plchan->host;
1105 struct pl08x_channel_data *cd = plchan->cd;
1106 enum dma_slave_buswidth addr_width;
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001107 dma_addr_t addr;
Linus Walleije8689e62010-09-28 15:57:37 +02001108 u32 maxburst;
1109 u32 cctl = 0;
Russell King - ARM Linux4440aac2011-01-03 22:30:44 +00001110 int i;
Linus Walleije8689e62010-09-28 15:57:37 +02001111
Russell King - ARM Linuxb7f75862011-01-03 22:46:17 +00001112 if (!plchan->slave)
1113 return -EINVAL;
1114
Linus Walleije8689e62010-09-28 15:57:37 +02001115 /* Transfer direction */
1116 plchan->runtime_direction = config->direction;
1117 if (config->direction == DMA_TO_DEVICE) {
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001118 addr = config->dst_addr;
Linus Walleije8689e62010-09-28 15:57:37 +02001119 addr_width = config->dst_addr_width;
1120 maxburst = config->dst_maxburst;
1121 } else if (config->direction == DMA_FROM_DEVICE) {
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001122 addr = config->src_addr;
Linus Walleije8689e62010-09-28 15:57:37 +02001123 addr_width = config->src_addr_width;
1124 maxburst = config->src_maxburst;
1125 } else {
1126 dev_err(&pl08x->adev->dev,
1127 "bad runtime_config: alien transfer direction\n");
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001128 return -EINVAL;
Linus Walleije8689e62010-09-28 15:57:37 +02001129 }
1130
1131 switch (addr_width) {
1132 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1133 cctl |= (PL080_WIDTH_8BIT << PL080_CONTROL_SWIDTH_SHIFT) |
1134 (PL080_WIDTH_8BIT << PL080_CONTROL_DWIDTH_SHIFT);
1135 break;
1136 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1137 cctl |= (PL080_WIDTH_16BIT << PL080_CONTROL_SWIDTH_SHIFT) |
1138 (PL080_WIDTH_16BIT << PL080_CONTROL_DWIDTH_SHIFT);
1139 break;
1140 case DMA_SLAVE_BUSWIDTH_4_BYTES:
1141 cctl |= (PL080_WIDTH_32BIT << PL080_CONTROL_SWIDTH_SHIFT) |
1142 (PL080_WIDTH_32BIT << PL080_CONTROL_DWIDTH_SHIFT);
1143 break;
1144 default:
1145 dev_err(&pl08x->adev->dev,
1146 "bad runtime_config: alien address width\n");
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001147 return -EINVAL;
Linus Walleije8689e62010-09-28 15:57:37 +02001148 }
1149
1150 /*
1151 * Now decide on a maxburst:
Russell King - ARM Linux4440aac2011-01-03 22:30:44 +00001152 * If this channel will only request single transfers, set this
1153 * down to ONE element. Also select one element if no maxburst
1154 * is specified.
Linus Walleije8689e62010-09-28 15:57:37 +02001155 */
Russell King - ARM Linux4440aac2011-01-03 22:30:44 +00001156 if (plchan->cd->single || maxburst == 0) {
Linus Walleije8689e62010-09-28 15:57:37 +02001157 cctl |= (PL080_BSIZE_1 << PL080_CONTROL_SB_SIZE_SHIFT) |
1158 (PL080_BSIZE_1 << PL080_CONTROL_DB_SIZE_SHIFT);
1159 } else {
Russell King - ARM Linux4440aac2011-01-03 22:30:44 +00001160 for (i = 0; i < ARRAY_SIZE(burst_sizes); i++)
Linus Walleije8689e62010-09-28 15:57:37 +02001161 if (burst_sizes[i].burstwords <= maxburst)
1162 break;
Linus Walleije8689e62010-09-28 15:57:37 +02001163 cctl |= burst_sizes[i].reg;
1164 }
1165
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001166 plchan->runtime_addr = addr;
1167
Linus Walleije8689e62010-09-28 15:57:37 +02001168 /* Modify the default channel data to fit PrimeCell request */
1169 cd->cctl = cctl;
Linus Walleije8689e62010-09-28 15:57:37 +02001170
1171 dev_dbg(&pl08x->adev->dev,
1172 "configured channel %s (%s) for %s, data width %d, "
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001173 "maxburst %d words, LE, CCTL=0x%08x\n",
Linus Walleije8689e62010-09-28 15:57:37 +02001174 dma_chan_name(chan), plchan->name,
1175 (config->direction == DMA_FROM_DEVICE) ? "RX" : "TX",
1176 addr_width,
1177 maxburst,
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001178 cctl);
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001179
1180 return 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001181}
1182
1183/*
1184 * Slave transactions callback to the slave device to allow
1185 * synchronization of slave DMA signals with the DMAC enable
1186 */
1187static void pl08x_issue_pending(struct dma_chan *chan)
1188{
1189 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
Linus Walleije8689e62010-09-28 15:57:37 +02001190 unsigned long flags;
1191
1192 spin_lock_irqsave(&plchan->lock, flags);
Russell King - ARM Linux9c0bb432011-01-03 22:32:05 +00001193 /* Something is already active, or we're waiting for a channel... */
1194 if (plchan->at || plchan->state == PL08X_CHAN_WAITING) {
1195 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001196 return;
Russell King - ARM Linux9c0bb432011-01-03 22:32:05 +00001197 }
Linus Walleije8689e62010-09-28 15:57:37 +02001198
1199 /* Take the first element in the queue and execute it */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001200 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +02001201 struct pl08x_txd *next;
1202
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001203 next = list_first_entry(&plchan->pend_list,
Linus Walleije8689e62010-09-28 15:57:37 +02001204 struct pl08x_txd,
1205 node);
1206 list_del(&next->node);
Linus Walleije8689e62010-09-28 15:57:37 +02001207 plchan->state = PL08X_CHAN_RUNNING;
1208
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +00001209 pl08x_start_txd(plchan, next);
Linus Walleije8689e62010-09-28 15:57:37 +02001210 }
1211
1212 spin_unlock_irqrestore(&plchan->lock, flags);
1213}
1214
1215static int pl08x_prep_channel_resources(struct pl08x_dma_chan *plchan,
1216 struct pl08x_txd *txd)
1217{
Linus Walleije8689e62010-09-28 15:57:37 +02001218 struct pl08x_driver_data *pl08x = plchan->host;
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001219 unsigned long flags;
1220 int num_llis, ret;
Linus Walleije8689e62010-09-28 15:57:37 +02001221
1222 num_llis = pl08x_fill_llis_for_desc(pl08x, txd);
Russell King - ARM Linuxdafa7312011-01-03 22:31:45 +00001223 if (!num_llis) {
1224 kfree(txd);
Linus Walleije8689e62010-09-28 15:57:37 +02001225 return -EINVAL;
Russell King - ARM Linuxdafa7312011-01-03 22:31:45 +00001226 }
Linus Walleije8689e62010-09-28 15:57:37 +02001227
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001228 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001229
Linus Walleije8689e62010-09-28 15:57:37 +02001230 /*
1231 * See if we already have a physical channel allocated,
1232 * else this is the time to try to get one.
1233 */
1234 ret = prep_phy_channel(plchan, txd);
1235 if (ret) {
1236 /*
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +00001237 * No physical channel was available.
1238 *
1239 * memcpy transfers can be sorted out at submission time.
1240 *
1241 * Slave transfers may have been denied due to platform
1242 * channel muxing restrictions. Since there is no guarantee
1243 * that this will ever be resolved, and the signal must be
1244 * acquired AFTER acquiring the physical channel, we will let
1245 * them be NACK:ed with -EBUSY here. The drivers can retry
1246 * the prep() call if they are eager on doing this using DMA.
Linus Walleije8689e62010-09-28 15:57:37 +02001247 */
1248 if (plchan->slave) {
1249 pl08x_free_txd_list(pl08x, plchan);
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +00001250 pl08x_free_txd(pl08x, txd);
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001251 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001252 return -EBUSY;
1253 }
Linus Walleije8689e62010-09-28 15:57:37 +02001254 } else
1255 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001256 * Else we're all set, paused and ready to roll, status
1257 * will switch to PL08X_CHAN_RUNNING when we call
1258 * issue_pending(). If there is something running on the
1259 * channel already we don't change its state.
Linus Walleije8689e62010-09-28 15:57:37 +02001260 */
1261 if (plchan->state == PL08X_CHAN_IDLE)
1262 plchan->state = PL08X_CHAN_PAUSED;
1263
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001264 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001265
1266 return 0;
1267}
1268
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +00001269/*
1270 * Given the source and destination available bus masks, select which
1271 * will be routed to each port. We try to have source and destination
1272 * on separate ports, but always respect the allowable settings.
1273 */
1274static u32 pl08x_select_bus(struct pl08x_driver_data *pl08x, u8 src, u8 dst)
1275{
1276 u32 cctl = 0;
1277
1278 if (!(dst & PL08X_AHB1) || ((dst & PL08X_AHB2) && (src & PL08X_AHB1)))
1279 cctl |= PL080_CONTROL_DST_AHB2;
1280 if (!(src & PL08X_AHB1) || ((src & PL08X_AHB2) && !(dst & PL08X_AHB2)))
1281 cctl |= PL080_CONTROL_SRC_AHB2;
1282
1283 return cctl;
1284}
1285
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001286static struct pl08x_txd *pl08x_get_txd(struct pl08x_dma_chan *plchan,
1287 unsigned long flags)
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001288{
1289 struct pl08x_txd *txd = kzalloc(sizeof(struct pl08x_txd), GFP_NOWAIT);
1290
1291 if (txd) {
1292 dma_async_tx_descriptor_init(&txd->tx, &plchan->chan);
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001293 txd->tx.flags = flags;
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001294 txd->tx.tx_submit = pl08x_tx_submit;
1295 INIT_LIST_HEAD(&txd->node);
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001296
1297 /* Always enable error and terminal interrupts */
1298 txd->ccfg = PL080_CONFIG_ERR_IRQ_MASK |
1299 PL080_CONFIG_TC_IRQ_MASK;
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001300 }
1301 return txd;
1302}
1303
Linus Walleije8689e62010-09-28 15:57:37 +02001304/*
1305 * Initialize a descriptor to be used by memcpy submit
1306 */
1307static struct dma_async_tx_descriptor *pl08x_prep_dma_memcpy(
1308 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
1309 size_t len, unsigned long flags)
1310{
1311 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1312 struct pl08x_driver_data *pl08x = plchan->host;
1313 struct pl08x_txd *txd;
1314 int ret;
1315
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001316 txd = pl08x_get_txd(plchan, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001317 if (!txd) {
1318 dev_err(&pl08x->adev->dev,
1319 "%s no memory for descriptor\n", __func__);
1320 return NULL;
1321 }
1322
Linus Walleije8689e62010-09-28 15:57:37 +02001323 txd->direction = DMA_NONE;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001324 txd->src_addr = src;
1325 txd->dst_addr = dest;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001326 txd->len = len;
Linus Walleije8689e62010-09-28 15:57:37 +02001327
1328 /* Set platform data for m2m */
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001329 txd->ccfg |= PL080_FLOW_MEM2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001330 txd->cctl = pl08x->pd->memcpy_channel.cctl &
1331 ~(PL080_CONTROL_DST_AHB2 | PL080_CONTROL_SRC_AHB2);
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001332
Linus Walleije8689e62010-09-28 15:57:37 +02001333 /* Both to be incremented or the code will break */
Russell King - ARM Linux70b5ed62011-01-03 22:40:13 +00001334 txd->cctl |= PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001335
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001336 if (pl08x->vd->dualmaster)
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +00001337 txd->cctl |= pl08x_select_bus(pl08x,
1338 pl08x->mem_buses, pl08x->mem_buses);
Linus Walleije8689e62010-09-28 15:57:37 +02001339
Linus Walleije8689e62010-09-28 15:57:37 +02001340 ret = pl08x_prep_channel_resources(plchan, txd);
1341 if (ret)
1342 return NULL;
Linus Walleije8689e62010-09-28 15:57:37 +02001343
1344 return &txd->tx;
1345}
1346
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001347static struct dma_async_tx_descriptor *pl08x_prep_slave_sg(
Linus Walleije8689e62010-09-28 15:57:37 +02001348 struct dma_chan *chan, struct scatterlist *sgl,
1349 unsigned int sg_len, enum dma_data_direction direction,
1350 unsigned long flags)
1351{
1352 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1353 struct pl08x_driver_data *pl08x = plchan->host;
1354 struct pl08x_txd *txd;
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +00001355 u8 src_buses, dst_buses;
Linus Walleije8689e62010-09-28 15:57:37 +02001356 int ret;
1357
1358 /*
1359 * Current implementation ASSUMES only one sg
1360 */
1361 if (sg_len != 1) {
1362 dev_err(&pl08x->adev->dev, "%s prepared too long sglist\n",
1363 __func__);
1364 BUG();
1365 }
1366
1367 dev_dbg(&pl08x->adev->dev, "%s prepare transaction of %d bytes from %s\n",
1368 __func__, sgl->length, plchan->name);
1369
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001370 txd = pl08x_get_txd(plchan, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001371 if (!txd) {
1372 dev_err(&pl08x->adev->dev, "%s no txd\n", __func__);
1373 return NULL;
1374 }
1375
Linus Walleije8689e62010-09-28 15:57:37 +02001376 if (direction != plchan->runtime_direction)
1377 dev_err(&pl08x->adev->dev, "%s DMA setup does not match "
1378 "the direction configured for the PrimeCell\n",
1379 __func__);
1380
1381 /*
1382 * Set up addresses, the PrimeCell configured address
1383 * will take precedence since this may configure the
1384 * channel target address dynamically at runtime.
1385 */
1386 txd->direction = direction;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001387 txd->len = sgl->length;
1388
Russell King - ARM Linux1cae78f2011-01-03 22:40:33 +00001389 txd->cctl = plchan->cd->cctl &
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001390 ~(PL080_CONTROL_SRC_AHB2 | PL080_CONTROL_DST_AHB2 |
1391 PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR |
Russell King - ARM Linux1cae78f2011-01-03 22:40:33 +00001392 PL080_CONTROL_PROT_MASK);
1393
1394 /* Access the cell in privileged mode, non-bufferable, non-cacheable */
1395 txd->cctl |= PL080_CONTROL_PROT_SYS;
Russell King - ARM Linux70b5ed62011-01-03 22:40:13 +00001396
Linus Walleije8689e62010-09-28 15:57:37 +02001397 if (direction == DMA_TO_DEVICE) {
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001398 txd->ccfg |= PL080_FLOW_MEM2PER << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell King - ARM Linux1cae78f2011-01-03 22:40:33 +00001399 txd->cctl |= PL080_CONTROL_SRC_INCR;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001400 txd->src_addr = sgl->dma_address;
Linus Walleije8689e62010-09-28 15:57:37 +02001401 if (plchan->runtime_addr)
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001402 txd->dst_addr = plchan->runtime_addr;
Linus Walleije8689e62010-09-28 15:57:37 +02001403 else
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001404 txd->dst_addr = plchan->cd->addr;
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +00001405 src_buses = pl08x->mem_buses;
1406 dst_buses = plchan->cd->periph_buses;
Linus Walleije8689e62010-09-28 15:57:37 +02001407 } else if (direction == DMA_FROM_DEVICE) {
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001408 txd->ccfg |= PL080_FLOW_PER2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell King - ARM Linux1cae78f2011-01-03 22:40:33 +00001409 txd->cctl |= PL080_CONTROL_DST_INCR;
Linus Walleije8689e62010-09-28 15:57:37 +02001410 if (plchan->runtime_addr)
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001411 txd->src_addr = plchan->runtime_addr;
Linus Walleije8689e62010-09-28 15:57:37 +02001412 else
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001413 txd->src_addr = plchan->cd->addr;
1414 txd->dst_addr = sgl->dma_address;
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +00001415 src_buses = plchan->cd->periph_buses;
1416 dst_buses = pl08x->mem_buses;
Linus Walleije8689e62010-09-28 15:57:37 +02001417 } else {
1418 dev_err(&pl08x->adev->dev,
1419 "%s direction unsupported\n", __func__);
1420 return NULL;
1421 }
Linus Walleije8689e62010-09-28 15:57:37 +02001422
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +00001423 txd->cctl |= pl08x_select_bus(pl08x, src_buses, dst_buses);
1424
Linus Walleije8689e62010-09-28 15:57:37 +02001425 ret = pl08x_prep_channel_resources(plchan, txd);
1426 if (ret)
1427 return NULL;
Linus Walleije8689e62010-09-28 15:57:37 +02001428
1429 return &txd->tx;
1430}
1431
1432static int pl08x_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1433 unsigned long arg)
1434{
1435 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1436 struct pl08x_driver_data *pl08x = plchan->host;
1437 unsigned long flags;
1438 int ret = 0;
1439
1440 /* Controls applicable to inactive channels */
1441 if (cmd == DMA_SLAVE_CONFIG) {
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001442 return dma_set_runtime_config(chan,
1443 (struct dma_slave_config *)arg);
Linus Walleije8689e62010-09-28 15:57:37 +02001444 }
1445
1446 /*
1447 * Anything succeeds on channels with no physical allocation and
1448 * no queued transfers.
1449 */
1450 spin_lock_irqsave(&plchan->lock, flags);
1451 if (!plchan->phychan && !plchan->at) {
1452 spin_unlock_irqrestore(&plchan->lock, flags);
1453 return 0;
1454 }
1455
1456 switch (cmd) {
1457 case DMA_TERMINATE_ALL:
1458 plchan->state = PL08X_CHAN_IDLE;
1459
1460 if (plchan->phychan) {
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +00001461 pl08x_terminate_phy_chan(pl08x, plchan->phychan);
Linus Walleije8689e62010-09-28 15:57:37 +02001462
1463 /*
1464 * Mark physical channel as free and free any slave
1465 * signal
1466 */
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +00001467 release_phy_channel(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001468 }
Linus Walleije8689e62010-09-28 15:57:37 +02001469 /* Dequeue jobs and free LLIs */
1470 if (plchan->at) {
1471 pl08x_free_txd(pl08x, plchan->at);
1472 plchan->at = NULL;
1473 }
1474 /* Dequeue jobs not yet fired as well */
1475 pl08x_free_txd_list(pl08x, plchan);
1476 break;
1477 case DMA_PAUSE:
1478 pl08x_pause_phy_chan(plchan->phychan);
1479 plchan->state = PL08X_CHAN_PAUSED;
1480 break;
1481 case DMA_RESUME:
1482 pl08x_resume_phy_chan(plchan->phychan);
1483 plchan->state = PL08X_CHAN_RUNNING;
1484 break;
1485 default:
1486 /* Unknown command */
1487 ret = -ENXIO;
1488 break;
1489 }
1490
1491 spin_unlock_irqrestore(&plchan->lock, flags);
1492
1493 return ret;
1494}
1495
1496bool pl08x_filter_id(struct dma_chan *chan, void *chan_id)
1497{
1498 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1499 char *name = chan_id;
1500
1501 /* Check that the channel is not taken! */
1502 if (!strcmp(plchan->name, name))
1503 return true;
1504
1505 return false;
1506}
1507
1508/*
1509 * Just check that the device is there and active
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001510 * TODO: turn this bit on/off depending on the number of physical channels
1511 * actually used, if it is zero... well shut it off. That will save some
1512 * power. Cut the clock at the same time.
Linus Walleije8689e62010-09-28 15:57:37 +02001513 */
1514static void pl08x_ensure_on(struct pl08x_driver_data *pl08x)
1515{
1516 u32 val;
1517
1518 val = readl(pl08x->base + PL080_CONFIG);
1519 val &= ~(PL080_CONFIG_M2_BE | PL080_CONFIG_M1_BE | PL080_CONFIG_ENABLE);
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +00001520 /* We implicitly clear bit 1 and that means little-endian mode */
Linus Walleije8689e62010-09-28 15:57:37 +02001521 val |= PL080_CONFIG_ENABLE;
1522 writel(val, pl08x->base + PL080_CONFIG);
1523}
1524
Russell King - ARM Linux3d992e12011-01-03 22:44:16 +00001525static void pl08x_unmap_buffers(struct pl08x_txd *txd)
1526{
1527 struct device *dev = txd->tx.chan->device->dev;
1528
1529 if (!(txd->tx.flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
1530 if (txd->tx.flags & DMA_COMPL_SRC_UNMAP_SINGLE)
1531 dma_unmap_single(dev, txd->src_addr, txd->len,
1532 DMA_TO_DEVICE);
1533 else
1534 dma_unmap_page(dev, txd->src_addr, txd->len,
1535 DMA_TO_DEVICE);
1536 }
1537 if (!(txd->tx.flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
1538 if (txd->tx.flags & DMA_COMPL_DEST_UNMAP_SINGLE)
1539 dma_unmap_single(dev, txd->dst_addr, txd->len,
1540 DMA_FROM_DEVICE);
1541 else
1542 dma_unmap_page(dev, txd->dst_addr, txd->len,
1543 DMA_FROM_DEVICE);
1544 }
1545}
1546
Linus Walleije8689e62010-09-28 15:57:37 +02001547static void pl08x_tasklet(unsigned long data)
1548{
1549 struct pl08x_dma_chan *plchan = (struct pl08x_dma_chan *) data;
Linus Walleije8689e62010-09-28 15:57:37 +02001550 struct pl08x_driver_data *pl08x = plchan->host;
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001551 struct pl08x_txd *txd;
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001552 unsigned long flags;
Linus Walleije8689e62010-09-28 15:57:37 +02001553
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001554 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001555
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001556 txd = plchan->at;
1557 plchan->at = NULL;
1558
1559 if (txd) {
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001560 /* Update last completed */
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001561 plchan->lc = txd->tx.cookie;
Linus Walleije8689e62010-09-28 15:57:37 +02001562 }
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +00001563
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001564 /* If a new descriptor is queued, set it up plchan->at is NULL here */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001565 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +02001566 struct pl08x_txd *next;
1567
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001568 next = list_first_entry(&plchan->pend_list,
Linus Walleije8689e62010-09-28 15:57:37 +02001569 struct pl08x_txd,
1570 node);
1571 list_del(&next->node);
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +00001572
1573 pl08x_start_txd(plchan, next);
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +00001574 } else if (plchan->phychan_hold) {
1575 /*
1576 * This channel is still in use - we have a new txd being
1577 * prepared and will soon be queued. Don't give up the
1578 * physical channel.
1579 */
Linus Walleije8689e62010-09-28 15:57:37 +02001580 } else {
1581 struct pl08x_dma_chan *waiting = NULL;
1582
1583 /*
1584 * No more jobs, so free up the physical channel
1585 * Free any allocated signal on slave transfers too
1586 */
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +00001587 release_phy_channel(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001588 plchan->state = PL08X_CHAN_IDLE;
1589
1590 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001591 * And NOW before anyone else can grab that free:d up
1592 * physical channel, see if there is some memcpy pending
1593 * that seriously needs to start because of being stacked
1594 * up while we were choking the physical channels with data.
Linus Walleije8689e62010-09-28 15:57:37 +02001595 */
1596 list_for_each_entry(waiting, &pl08x->memcpy.channels,
1597 chan.device_node) {
1598 if (waiting->state == PL08X_CHAN_WAITING &&
1599 waiting->waiting != NULL) {
1600 int ret;
1601
1602 /* This should REALLY not fail now */
1603 ret = prep_phy_channel(waiting,
1604 waiting->waiting);
1605 BUG_ON(ret);
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +00001606 waiting->phychan_hold--;
Linus Walleije8689e62010-09-28 15:57:37 +02001607 waiting->state = PL08X_CHAN_RUNNING;
1608 waiting->waiting = NULL;
1609 pl08x_issue_pending(&waiting->chan);
1610 break;
1611 }
1612 }
1613 }
1614
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001615 spin_unlock_irqrestore(&plchan->lock, flags);
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001616
Russell King - ARM Linux3d992e12011-01-03 22:44:16 +00001617 if (txd) {
1618 dma_async_tx_callback callback = txd->tx.callback;
1619 void *callback_param = txd->tx.callback_param;
1620
1621 /* Don't try to unmap buffers on slave channels */
1622 if (!plchan->slave)
1623 pl08x_unmap_buffers(txd);
1624
1625 /* Free the descriptor */
1626 spin_lock_irqsave(&plchan->lock, flags);
1627 pl08x_free_txd(pl08x, txd);
1628 spin_unlock_irqrestore(&plchan->lock, flags);
1629
1630 /* Callback to signal completion */
1631 if (callback)
1632 callback(callback_param);
1633 }
Linus Walleije8689e62010-09-28 15:57:37 +02001634}
1635
1636static irqreturn_t pl08x_irq(int irq, void *dev)
1637{
1638 struct pl08x_driver_data *pl08x = dev;
1639 u32 mask = 0;
1640 u32 val;
1641 int i;
1642
1643 val = readl(pl08x->base + PL080_ERR_STATUS);
1644 if (val) {
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001645 /* An error interrupt (on one or more channels) */
Linus Walleije8689e62010-09-28 15:57:37 +02001646 dev_err(&pl08x->adev->dev,
1647 "%s error interrupt, register value 0x%08x\n",
1648 __func__, val);
1649 /*
1650 * Simply clear ALL PL08X error interrupts,
1651 * regardless of channel and cause
1652 * FIXME: should be 0x00000003 on PL081 really.
1653 */
1654 writel(0x000000FF, pl08x->base + PL080_ERR_CLEAR);
1655 }
1656 val = readl(pl08x->base + PL080_INT_STATUS);
1657 for (i = 0; i < pl08x->vd->channels; i++) {
1658 if ((1 << i) & val) {
1659 /* Locate physical channel */
1660 struct pl08x_phy_chan *phychan = &pl08x->phy_chans[i];
1661 struct pl08x_dma_chan *plchan = phychan->serving;
1662
1663 /* Schedule tasklet on this channel */
1664 tasklet_schedule(&plchan->tasklet);
1665
1666 mask |= (1 << i);
1667 }
1668 }
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001669 /* Clear only the terminal interrupts on channels we processed */
Linus Walleije8689e62010-09-28 15:57:37 +02001670 writel(mask, pl08x->base + PL080_TC_CLEAR);
1671
1672 return mask ? IRQ_HANDLED : IRQ_NONE;
1673}
1674
1675/*
1676 * Initialise the DMAC memcpy/slave channels.
1677 * Make a local wrapper to hold required data
1678 */
1679static int pl08x_dma_init_virtual_channels(struct pl08x_driver_data *pl08x,
1680 struct dma_device *dmadev,
1681 unsigned int channels,
1682 bool slave)
1683{
1684 struct pl08x_dma_chan *chan;
1685 int i;
1686
1687 INIT_LIST_HEAD(&dmadev->channels);
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001688
Linus Walleije8689e62010-09-28 15:57:37 +02001689 /*
1690 * Register as many many memcpy as we have physical channels,
1691 * we won't always be able to use all but the code will have
1692 * to cope with that situation.
1693 */
1694 for (i = 0; i < channels; i++) {
1695 chan = kzalloc(sizeof(struct pl08x_dma_chan), GFP_KERNEL);
1696 if (!chan) {
1697 dev_err(&pl08x->adev->dev,
1698 "%s no memory for channel\n", __func__);
1699 return -ENOMEM;
1700 }
1701
1702 chan->host = pl08x;
1703 chan->state = PL08X_CHAN_IDLE;
1704
1705 if (slave) {
1706 chan->slave = true;
1707 chan->name = pl08x->pd->slave_channels[i].bus_id;
1708 chan->cd = &pl08x->pd->slave_channels[i];
1709 } else {
1710 chan->cd = &pl08x->pd->memcpy_channel;
1711 chan->name = kasprintf(GFP_KERNEL, "memcpy%d", i);
1712 if (!chan->name) {
1713 kfree(chan);
1714 return -ENOMEM;
1715 }
1716 }
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +00001717 if (chan->cd->circular_buffer) {
1718 dev_err(&pl08x->adev->dev,
1719 "channel %s: circular buffers not supported\n",
1720 chan->name);
1721 kfree(chan);
1722 continue;
1723 }
Linus Walleije8689e62010-09-28 15:57:37 +02001724 dev_info(&pl08x->adev->dev,
1725 "initialize virtual channel \"%s\"\n",
1726 chan->name);
1727
1728 chan->chan.device = dmadev;
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +00001729 chan->chan.cookie = 0;
1730 chan->lc = 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001731
1732 spin_lock_init(&chan->lock);
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001733 INIT_LIST_HEAD(&chan->pend_list);
Linus Walleije8689e62010-09-28 15:57:37 +02001734 tasklet_init(&chan->tasklet, pl08x_tasklet,
1735 (unsigned long) chan);
1736
1737 list_add_tail(&chan->chan.device_node, &dmadev->channels);
1738 }
1739 dev_info(&pl08x->adev->dev, "initialized %d virtual %s channels\n",
1740 i, slave ? "slave" : "memcpy");
1741 return i;
1742}
1743
1744static void pl08x_free_virtual_channels(struct dma_device *dmadev)
1745{
1746 struct pl08x_dma_chan *chan = NULL;
1747 struct pl08x_dma_chan *next;
1748
1749 list_for_each_entry_safe(chan,
1750 next, &dmadev->channels, chan.device_node) {
1751 list_del(&chan->chan.device_node);
1752 kfree(chan);
1753 }
1754}
1755
1756#ifdef CONFIG_DEBUG_FS
1757static const char *pl08x_state_str(enum pl08x_dma_chan_state state)
1758{
1759 switch (state) {
1760 case PL08X_CHAN_IDLE:
1761 return "idle";
1762 case PL08X_CHAN_RUNNING:
1763 return "running";
1764 case PL08X_CHAN_PAUSED:
1765 return "paused";
1766 case PL08X_CHAN_WAITING:
1767 return "waiting";
1768 default:
1769 break;
1770 }
1771 return "UNKNOWN STATE";
1772}
1773
1774static int pl08x_debugfs_show(struct seq_file *s, void *data)
1775{
1776 struct pl08x_driver_data *pl08x = s->private;
1777 struct pl08x_dma_chan *chan;
1778 struct pl08x_phy_chan *ch;
1779 unsigned long flags;
1780 int i;
1781
1782 seq_printf(s, "PL08x physical channels:\n");
1783 seq_printf(s, "CHANNEL:\tUSER:\n");
1784 seq_printf(s, "--------\t-----\n");
1785 for (i = 0; i < pl08x->vd->channels; i++) {
1786 struct pl08x_dma_chan *virt_chan;
1787
1788 ch = &pl08x->phy_chans[i];
1789
1790 spin_lock_irqsave(&ch->lock, flags);
1791 virt_chan = ch->serving;
1792
1793 seq_printf(s, "%d\t\t%s\n",
1794 ch->id, virt_chan ? virt_chan->name : "(none)");
1795
1796 spin_unlock_irqrestore(&ch->lock, flags);
1797 }
1798
1799 seq_printf(s, "\nPL08x virtual memcpy channels:\n");
1800 seq_printf(s, "CHANNEL:\tSTATE:\n");
1801 seq_printf(s, "--------\t------\n");
1802 list_for_each_entry(chan, &pl08x->memcpy.channels, chan.device_node) {
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001803 seq_printf(s, "%s\t\t%s\n", chan->name,
Linus Walleije8689e62010-09-28 15:57:37 +02001804 pl08x_state_str(chan->state));
1805 }
1806
1807 seq_printf(s, "\nPL08x virtual slave channels:\n");
1808 seq_printf(s, "CHANNEL:\tSTATE:\n");
1809 seq_printf(s, "--------\t------\n");
1810 list_for_each_entry(chan, &pl08x->slave.channels, chan.device_node) {
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001811 seq_printf(s, "%s\t\t%s\n", chan->name,
Linus Walleije8689e62010-09-28 15:57:37 +02001812 pl08x_state_str(chan->state));
1813 }
1814
1815 return 0;
1816}
1817
1818static int pl08x_debugfs_open(struct inode *inode, struct file *file)
1819{
1820 return single_open(file, pl08x_debugfs_show, inode->i_private);
1821}
1822
1823static const struct file_operations pl08x_debugfs_operations = {
1824 .open = pl08x_debugfs_open,
1825 .read = seq_read,
1826 .llseek = seq_lseek,
1827 .release = single_release,
1828};
1829
1830static void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1831{
1832 /* Expose a simple debugfs interface to view all clocks */
1833 (void) debugfs_create_file(dev_name(&pl08x->adev->dev), S_IFREG | S_IRUGO,
1834 NULL, pl08x,
1835 &pl08x_debugfs_operations);
1836}
1837
1838#else
1839static inline void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1840{
1841}
1842#endif
1843
Russell Kingaa25afa2011-02-19 15:55:00 +00001844static int pl08x_probe(struct amba_device *adev, const struct amba_id *id)
Linus Walleije8689e62010-09-28 15:57:37 +02001845{
1846 struct pl08x_driver_data *pl08x;
Russell King - ARM Linuxf96ca9ec2011-01-03 22:35:08 +00001847 const struct vendor_data *vd = id->data;
Linus Walleije8689e62010-09-28 15:57:37 +02001848 int ret = 0;
1849 int i;
1850
1851 ret = amba_request_regions(adev, NULL);
1852 if (ret)
1853 return ret;
1854
1855 /* Create the driver state holder */
1856 pl08x = kzalloc(sizeof(struct pl08x_driver_data), GFP_KERNEL);
1857 if (!pl08x) {
1858 ret = -ENOMEM;
1859 goto out_no_pl08x;
1860 }
1861
1862 /* Initialize memcpy engine */
1863 dma_cap_set(DMA_MEMCPY, pl08x->memcpy.cap_mask);
1864 pl08x->memcpy.dev = &adev->dev;
1865 pl08x->memcpy.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1866 pl08x->memcpy.device_free_chan_resources = pl08x_free_chan_resources;
1867 pl08x->memcpy.device_prep_dma_memcpy = pl08x_prep_dma_memcpy;
1868 pl08x->memcpy.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1869 pl08x->memcpy.device_tx_status = pl08x_dma_tx_status;
1870 pl08x->memcpy.device_issue_pending = pl08x_issue_pending;
1871 pl08x->memcpy.device_control = pl08x_control;
1872
1873 /* Initialize slave engine */
1874 dma_cap_set(DMA_SLAVE, pl08x->slave.cap_mask);
1875 pl08x->slave.dev = &adev->dev;
1876 pl08x->slave.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1877 pl08x->slave.device_free_chan_resources = pl08x_free_chan_resources;
1878 pl08x->slave.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1879 pl08x->slave.device_tx_status = pl08x_dma_tx_status;
1880 pl08x->slave.device_issue_pending = pl08x_issue_pending;
1881 pl08x->slave.device_prep_slave_sg = pl08x_prep_slave_sg;
1882 pl08x->slave.device_control = pl08x_control;
1883
1884 /* Get the platform data */
1885 pl08x->pd = dev_get_platdata(&adev->dev);
1886 if (!pl08x->pd) {
1887 dev_err(&adev->dev, "no platform data supplied\n");
1888 goto out_no_platdata;
1889 }
1890
1891 /* Assign useful pointers to the driver state */
1892 pl08x->adev = adev;
1893 pl08x->vd = vd;
1894
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +00001895 /* By default, AHB1 only. If dualmaster, from platform */
1896 pl08x->lli_buses = PL08X_AHB1;
1897 pl08x->mem_buses = PL08X_AHB1;
1898 if (pl08x->vd->dualmaster) {
1899 pl08x->lli_buses = pl08x->pd->lli_buses;
1900 pl08x->mem_buses = pl08x->pd->mem_buses;
1901 }
1902
Linus Walleije8689e62010-09-28 15:57:37 +02001903 /* A DMA memory pool for LLIs, align on 1-byte boundary */
1904 pl08x->pool = dma_pool_create(DRIVER_NAME, &pl08x->adev->dev,
1905 PL08X_LLI_TSFR_SIZE, PL08X_ALIGN, 0);
1906 if (!pl08x->pool) {
1907 ret = -ENOMEM;
1908 goto out_no_lli_pool;
1909 }
1910
1911 spin_lock_init(&pl08x->lock);
1912
1913 pl08x->base = ioremap(adev->res.start, resource_size(&adev->res));
1914 if (!pl08x->base) {
1915 ret = -ENOMEM;
1916 goto out_no_ioremap;
1917 }
1918
1919 /* Turn on the PL08x */
1920 pl08x_ensure_on(pl08x);
1921
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001922 /* Attach the interrupt handler */
Linus Walleije8689e62010-09-28 15:57:37 +02001923 writel(0x000000FF, pl08x->base + PL080_ERR_CLEAR);
1924 writel(0x000000FF, pl08x->base + PL080_TC_CLEAR);
1925
1926 ret = request_irq(adev->irq[0], pl08x_irq, IRQF_DISABLED,
Russell King - ARM Linuxb05cd8f2011-01-03 22:33:26 +00001927 DRIVER_NAME, pl08x);
Linus Walleije8689e62010-09-28 15:57:37 +02001928 if (ret) {
1929 dev_err(&adev->dev, "%s failed to request interrupt %d\n",
1930 __func__, adev->irq[0]);
1931 goto out_no_irq;
1932 }
1933
1934 /* Initialize physical channels */
1935 pl08x->phy_chans = kmalloc((vd->channels * sizeof(struct pl08x_phy_chan)),
1936 GFP_KERNEL);
1937 if (!pl08x->phy_chans) {
1938 dev_err(&adev->dev, "%s failed to allocate "
1939 "physical channel holders\n",
1940 __func__);
1941 goto out_no_phychans;
1942 }
1943
1944 for (i = 0; i < vd->channels; i++) {
1945 struct pl08x_phy_chan *ch = &pl08x->phy_chans[i];
1946
1947 ch->id = i;
1948 ch->base = pl08x->base + PL080_Cx_BASE(i);
1949 spin_lock_init(&ch->lock);
1950 ch->serving = NULL;
1951 ch->signal = -1;
1952 dev_info(&adev->dev,
1953 "physical channel %d is %s\n", i,
1954 pl08x_phy_channel_busy(ch) ? "BUSY" : "FREE");
1955 }
1956
1957 /* Register as many memcpy channels as there are physical channels */
1958 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->memcpy,
1959 pl08x->vd->channels, false);
1960 if (ret <= 0) {
1961 dev_warn(&pl08x->adev->dev,
1962 "%s failed to enumerate memcpy channels - %d\n",
1963 __func__, ret);
1964 goto out_no_memcpy;
1965 }
1966 pl08x->memcpy.chancnt = ret;
1967
1968 /* Register slave channels */
1969 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->slave,
1970 pl08x->pd->num_slave_channels,
1971 true);
1972 if (ret <= 0) {
1973 dev_warn(&pl08x->adev->dev,
1974 "%s failed to enumerate slave channels - %d\n",
1975 __func__, ret);
1976 goto out_no_slave;
1977 }
1978 pl08x->slave.chancnt = ret;
1979
1980 ret = dma_async_device_register(&pl08x->memcpy);
1981 if (ret) {
1982 dev_warn(&pl08x->adev->dev,
1983 "%s failed to register memcpy as an async device - %d\n",
1984 __func__, ret);
1985 goto out_no_memcpy_reg;
1986 }
1987
1988 ret = dma_async_device_register(&pl08x->slave);
1989 if (ret) {
1990 dev_warn(&pl08x->adev->dev,
1991 "%s failed to register slave as an async device - %d\n",
1992 __func__, ret);
1993 goto out_no_slave_reg;
1994 }
1995
1996 amba_set_drvdata(adev, pl08x);
1997 init_pl08x_debugfs(pl08x);
Russell King - ARM Linuxb05cd8f2011-01-03 22:33:26 +00001998 dev_info(&pl08x->adev->dev, "DMA: PL%03x rev%u at 0x%08llx irq %d\n",
1999 amba_part(adev), amba_rev(adev),
2000 (unsigned long long)adev->res.start, adev->irq[0]);
Linus Walleije8689e62010-09-28 15:57:37 +02002001 return 0;
2002
2003out_no_slave_reg:
2004 dma_async_device_unregister(&pl08x->memcpy);
2005out_no_memcpy_reg:
2006 pl08x_free_virtual_channels(&pl08x->slave);
2007out_no_slave:
2008 pl08x_free_virtual_channels(&pl08x->memcpy);
2009out_no_memcpy:
2010 kfree(pl08x->phy_chans);
2011out_no_phychans:
2012 free_irq(adev->irq[0], pl08x);
2013out_no_irq:
2014 iounmap(pl08x->base);
2015out_no_ioremap:
2016 dma_pool_destroy(pl08x->pool);
2017out_no_lli_pool:
2018out_no_platdata:
2019 kfree(pl08x);
2020out_no_pl08x:
2021 amba_release_regions(adev);
2022 return ret;
2023}
2024
2025/* PL080 has 8 channels and the PL080 have just 2 */
2026static struct vendor_data vendor_pl080 = {
Linus Walleije8689e62010-09-28 15:57:37 +02002027 .channels = 8,
2028 .dualmaster = true,
2029};
2030
2031static struct vendor_data vendor_pl081 = {
Linus Walleije8689e62010-09-28 15:57:37 +02002032 .channels = 2,
2033 .dualmaster = false,
2034};
2035
2036static struct amba_id pl08x_ids[] = {
2037 /* PL080 */
2038 {
2039 .id = 0x00041080,
2040 .mask = 0x000fffff,
2041 .data = &vendor_pl080,
2042 },
2043 /* PL081 */
2044 {
2045 .id = 0x00041081,
2046 .mask = 0x000fffff,
2047 .data = &vendor_pl081,
2048 },
2049 /* Nomadik 8815 PL080 variant */
2050 {
2051 .id = 0x00280880,
2052 .mask = 0x00ffffff,
2053 .data = &vendor_pl080,
2054 },
2055 { 0, 0 },
2056};
2057
2058static struct amba_driver pl08x_amba_driver = {
2059 .drv.name = DRIVER_NAME,
2060 .id_table = pl08x_ids,
2061 .probe = pl08x_probe,
2062};
2063
2064static int __init pl08x_init(void)
2065{
2066 int retval;
2067 retval = amba_driver_register(&pl08x_amba_driver);
2068 if (retval)
2069 printk(KERN_WARNING DRIVER_NAME
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +00002070 "failed to register as an AMBA device (%d)\n",
Linus Walleije8689e62010-09-28 15:57:37 +02002071 retval);
2072 return retval;
2073}
2074subsys_initcall(pl08x_init);