blob: bf6f7d02c9f6b561b83a531a3410d5b73d69998b [file] [log] [blame]
Linus Walleije8689e62010-09-28 15:57:37 +02001/*
2 * Copyright (c) 2006 ARM Ltd.
3 * Copyright (c) 2010 ST-Ericsson SA
4 *
5 * Author: Peter Pearse <peter.pearse@arm.com>
6 * Author: Linus Walleij <linus.walleij@stericsson.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the Free
10 * Software Foundation; either version 2 of the License, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program; if not, write to the Free Software Foundation, Inc., 59
20 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
21 *
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +000022 * The full GNU General Public License is in this distribution in the
Linus Walleije8689e62010-09-28 15:57:37 +020023 * file called COPYING.
24 *
25 * Documentation: ARM DDI 0196G == PL080
26 * Documentation: ARM DDI 0218E == PL081
27 *
28 * PL080 & PL081 both have 16 sets of DMA signals that can be routed to
29 * any channel.
30 *
31 * The PL080 has 8 channels available for simultaneous use, and the PL081
32 * has only two channels. So on these DMA controllers the number of channels
33 * and the number of incoming DMA signals are two totally different things.
34 * It is usually not possible to theoretically handle all physical signals,
35 * so a multiplexing scheme with possible denial of use is necessary.
36 *
37 * The PL080 has a dual bus master, PL081 has a single master.
38 *
39 * Memory to peripheral transfer may be visualized as
40 * Get data from memory to DMAC
41 * Until no data left
42 * On burst request from peripheral
43 * Destination burst from DMAC to peripheral
44 * Clear burst request
45 * Raise terminal count interrupt
46 *
47 * For peripherals with a FIFO:
48 * Source burst size == half the depth of the peripheral FIFO
49 * Destination burst size == the depth of the peripheral FIFO
50 *
51 * (Bursts are irrelevant for mem to mem transfers - there are no burst
52 * signals, the DMA controller will simply facilitate its AHB master.)
53 *
54 * ASSUMES default (little) endianness for DMA transfers
55 *
Russell King - ARM Linux9dc2c202011-01-03 22:33:06 +000056 * The PL08x has two flow control settings:
57 * - DMAC flow control: the transfer size defines the number of transfers
58 * which occur for the current LLI entry, and the DMAC raises TC at the
59 * end of every LLI entry. Observed behaviour shows the DMAC listening
60 * to both the BREQ and SREQ signals (contrary to documented),
61 * transferring data if either is active. The LBREQ and LSREQ signals
62 * are ignored.
63 *
64 * - Peripheral flow control: the transfer size is ignored (and should be
65 * zero). The data is transferred from the current LLI entry, until
66 * after the final transfer signalled by LBREQ or LSREQ. The DMAC
67 * will then move to the next LLI entry.
68 *
69 * Only the former works sanely with scatter lists, so we only implement
70 * the DMAC flow control method. However, peripherals which use the LBREQ
71 * and LSREQ signals (eg, MMCI) are unable to use this mode, which through
72 * these hardware restrictions prevents them from using scatter DMA.
Linus Walleije8689e62010-09-28 15:57:37 +020073 *
74 * Global TODO:
75 * - Break out common code from arch/arm/mach-s3c64xx and share
76 */
77#include <linux/device.h>
78#include <linux/init.h>
79#include <linux/module.h>
Linus Walleije8689e62010-09-28 15:57:37 +020080#include <linux/interrupt.h>
81#include <linux/slab.h>
82#include <linux/dmapool.h>
Linus Walleije8689e62010-09-28 15:57:37 +020083#include <linux/dmaengine.h>
Russell King - ARM Linux730404a2011-01-03 22:34:07 +000084#include <linux/amba/bus.h>
Linus Walleije8689e62010-09-28 15:57:37 +020085#include <linux/amba/pl08x.h>
86#include <linux/debugfs.h>
87#include <linux/seq_file.h>
88
89#include <asm/hardware/pl080.h>
Linus Walleije8689e62010-09-28 15:57:37 +020090
91#define DRIVER_NAME "pl08xdmac"
92
93/**
94 * struct vendor_data - vendor-specific config parameters
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +000095 * for PL08x derivatives
Linus Walleije8689e62010-09-28 15:57:37 +020096 * @channels: the number of channels available in this variant
97 * @dualmaster: whether this version supports dual AHB masters
98 * or not.
99 */
100struct vendor_data {
Linus Walleije8689e62010-09-28 15:57:37 +0200101 u8 channels;
102 bool dualmaster;
103};
104
105/*
106 * PL08X private data structures
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000107 * An LLI struct - see PL08x TRM. Note that next uses bit[0] as a bus bit,
Russell King - ARM Linuxe25761d2011-01-03 22:37:52 +0000108 * start & end do not - their bus bit info is in cctl. Also note that these
109 * are fixed 32-bit quantities.
Linus Walleije8689e62010-09-28 15:57:37 +0200110 */
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000111struct pl08x_lli {
Russell King - ARM Linuxe25761d2011-01-03 22:37:52 +0000112 u32 src;
113 u32 dst;
Russell King - ARM Linuxbfddfb42011-01-03 22:38:12 +0000114 u32 lli;
Linus Walleije8689e62010-09-28 15:57:37 +0200115 u32 cctl;
116};
117
118/**
119 * struct pl08x_driver_data - the local state holder for the PL08x
120 * @slave: slave engine for this instance
121 * @memcpy: memcpy engine for this instance
122 * @base: virtual memory base (remapped) for the PL08x
123 * @adev: the corresponding AMBA (PrimeCell) bus entry
124 * @vd: vendor data for this PL08x variant
125 * @pd: platform data passed in from the platform/machine
126 * @phy_chans: array of data for the physical channels
127 * @pool: a pool for the LLI descriptors
128 * @pool_ctr: counter of LLIs in the pool
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000129 * @lli_buses: bitmask to or in to LLI pointer selecting AHB port for LLI fetches
130 * @mem_buses: set to indicate memory transfers on AHB2.
Linus Walleije8689e62010-09-28 15:57:37 +0200131 * @lock: a spinlock for this struct
132 */
133struct pl08x_driver_data {
134 struct dma_device slave;
135 struct dma_device memcpy;
136 void __iomem *base;
137 struct amba_device *adev;
Russell King - ARM Linuxf96ca9ec2011-01-03 22:35:08 +0000138 const struct vendor_data *vd;
Linus Walleije8689e62010-09-28 15:57:37 +0200139 struct pl08x_platform_data *pd;
140 struct pl08x_phy_chan *phy_chans;
141 struct dma_pool *pool;
142 int pool_ctr;
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000143 u8 lli_buses;
144 u8 mem_buses;
Linus Walleije8689e62010-09-28 15:57:37 +0200145 spinlock_t lock;
146};
147
148/*
149 * PL08X specific defines
150 */
151
152/*
153 * Memory boundaries: the manual for PL08x says that the controller
154 * cannot read past a 1KiB boundary, so these defines are used to
155 * create transfer LLIs that do not cross such boundaries.
156 */
157#define PL08X_BOUNDARY_SHIFT (10) /* 1KB 0x400 */
158#define PL08X_BOUNDARY_SIZE (1 << PL08X_BOUNDARY_SHIFT)
159
160/* Minimum period between work queue runs */
161#define PL08X_WQ_PERIODMIN 20
162
163/* Size (bytes) of each LLI buffer allocated for one transfer */
164# define PL08X_LLI_TSFR_SIZE 0x2000
165
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000166/* Maximum times we call dma_pool_alloc on this pool without freeing */
Linus Walleije8689e62010-09-28 15:57:37 +0200167#define PL08X_MAX_ALLOCS 0x40
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000168#define MAX_NUM_TSFR_LLIS (PL08X_LLI_TSFR_SIZE/sizeof(struct pl08x_lli))
Linus Walleije8689e62010-09-28 15:57:37 +0200169#define PL08X_ALIGN 8
170
171static inline struct pl08x_dma_chan *to_pl08x_chan(struct dma_chan *chan)
172{
173 return container_of(chan, struct pl08x_dma_chan, chan);
174}
175
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000176static inline struct pl08x_txd *to_pl08x_txd(struct dma_async_tx_descriptor *tx)
177{
178 return container_of(tx, struct pl08x_txd, tx);
179}
180
Linus Walleije8689e62010-09-28 15:57:37 +0200181/*
182 * Physical channel handling
183 */
184
185/* Whether a certain channel is busy or not */
186static int pl08x_phy_channel_busy(struct pl08x_phy_chan *ch)
187{
188 unsigned int val;
189
190 val = readl(ch->base + PL080_CH_CONFIG);
191 return val & PL080_CONFIG_ACTIVE;
192}
193
194/*
195 * Set the initial DMA register values i.e. those for the first LLI
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000196 * The next LLI pointer and the configuration interrupt bit have
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000197 * been set when the LLIs were constructed. Poke them into the hardware
198 * and start the transfer.
Linus Walleije8689e62010-09-28 15:57:37 +0200199 */
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000200static void pl08x_start_txd(struct pl08x_dma_chan *plchan,
201 struct pl08x_txd *txd)
Linus Walleije8689e62010-09-28 15:57:37 +0200202{
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000203 struct pl08x_driver_data *pl08x = plchan->host;
Linus Walleije8689e62010-09-28 15:57:37 +0200204 struct pl08x_phy_chan *phychan = plchan->phychan;
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000205 struct pl08x_lli *lli = &txd->llis_va[0];
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000206 u32 val;
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000207
208 plchan->at = txd;
Linus Walleije8689e62010-09-28 15:57:37 +0200209
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000210 /* Wait for channel inactive */
211 while (pl08x_phy_channel_busy(phychan))
Russell King - ARM Linux19386b322011-01-03 22:36:29 +0000212 cpu_relax();
Linus Walleije8689e62010-09-28 15:57:37 +0200213
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000214 dev_vdbg(&pl08x->adev->dev,
215 "WRITE channel %d: csrc=0x%08x, cdst=0x%08x, "
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000216 "clli=0x%08x, cctl=0x%08x, ccfg=0x%08x\n",
217 phychan->id, lli->src, lli->dst, lli->lli, lli->cctl,
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000218 txd->ccfg);
Linus Walleije8689e62010-09-28 15:57:37 +0200219
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000220 writel(lli->src, phychan->base + PL080_CH_SRC_ADDR);
221 writel(lli->dst, phychan->base + PL080_CH_DST_ADDR);
222 writel(lli->lli, phychan->base + PL080_CH_LLI);
223 writel(lli->cctl, phychan->base + PL080_CH_CONTROL);
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000224 writel(txd->ccfg, phychan->base + PL080_CH_CONFIG);
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000225
226 /* Enable the DMA channel */
227 /* Do not access config register until channel shows as disabled */
228 while (readl(pl08x->base + PL080_EN_CHAN) & (1 << phychan->id))
229 cpu_relax();
230
231 /* Do not access config register until channel shows as inactive */
232 val = readl(phychan->base + PL080_CH_CONFIG);
233 while ((val & PL080_CONFIG_ACTIVE) || (val & PL080_CONFIG_ENABLE))
234 val = readl(phychan->base + PL080_CH_CONFIG);
235
236 writel(val | PL080_CONFIG_ENABLE, phychan->base + PL080_CH_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +0200237}
238
239/*
240 * Overall DMAC remains enabled always.
241 *
242 * Disabling individual channels could lose data.
243 *
244 * Disable the peripheral DMA after disabling the DMAC
245 * in order to allow the DMAC FIFO to drain, and
246 * hence allow the channel to show inactive
247 *
248 */
249static void pl08x_pause_phy_chan(struct pl08x_phy_chan *ch)
250{
251 u32 val;
252
253 /* Set the HALT bit and wait for the FIFO to drain */
254 val = readl(ch->base + PL080_CH_CONFIG);
255 val |= PL080_CONFIG_HALT;
256 writel(val, ch->base + PL080_CH_CONFIG);
257
258 /* Wait for channel inactive */
259 while (pl08x_phy_channel_busy(ch))
Russell King - ARM Linux19386b322011-01-03 22:36:29 +0000260 cpu_relax();
Linus Walleije8689e62010-09-28 15:57:37 +0200261}
262
263static void pl08x_resume_phy_chan(struct pl08x_phy_chan *ch)
264{
265 u32 val;
266
267 /* Clear the HALT bit */
268 val = readl(ch->base + PL080_CH_CONFIG);
269 val &= ~PL080_CONFIG_HALT;
270 writel(val, ch->base + PL080_CH_CONFIG);
271}
272
273
274/* Stops the channel */
275static void pl08x_stop_phy_chan(struct pl08x_phy_chan *ch)
276{
277 u32 val;
278
279 pl08x_pause_phy_chan(ch);
280
281 /* Disable channel */
282 val = readl(ch->base + PL080_CH_CONFIG);
283 val &= ~PL080_CONFIG_ENABLE;
284 val &= ~PL080_CONFIG_ERR_IRQ_MASK;
285 val &= ~PL080_CONFIG_TC_IRQ_MASK;
286 writel(val, ch->base + PL080_CH_CONFIG);
287}
288
289static inline u32 get_bytes_in_cctl(u32 cctl)
290{
291 /* The source width defines the number of bytes */
292 u32 bytes = cctl & PL080_CONTROL_TRANSFER_SIZE_MASK;
293
294 switch (cctl >> PL080_CONTROL_SWIDTH_SHIFT) {
295 case PL080_WIDTH_8BIT:
296 break;
297 case PL080_WIDTH_16BIT:
298 bytes *= 2;
299 break;
300 case PL080_WIDTH_32BIT:
301 bytes *= 4;
302 break;
303 }
304 return bytes;
305}
306
307/* The channel should be paused when calling this */
308static u32 pl08x_getbytes_chan(struct pl08x_dma_chan *plchan)
309{
310 struct pl08x_phy_chan *ch;
Linus Walleije8689e62010-09-28 15:57:37 +0200311 struct pl08x_txd *txd;
312 unsigned long flags;
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000313 size_t bytes = 0;
Linus Walleije8689e62010-09-28 15:57:37 +0200314
315 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +0200316 ch = plchan->phychan;
317 txd = plchan->at;
318
319 /*
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000320 * Follow the LLIs to get the number of remaining
321 * bytes in the currently active transaction.
Linus Walleije8689e62010-09-28 15:57:37 +0200322 */
323 if (ch && txd) {
Russell King - ARM Linux4c0df6a2011-01-03 22:36:50 +0000324 u32 clli = readl(ch->base + PL080_CH_LLI) & ~PL080_LLI_LM_AHB2;
Linus Walleije8689e62010-09-28 15:57:37 +0200325
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000326 /* First get the remaining bytes in the active transfer */
Linus Walleije8689e62010-09-28 15:57:37 +0200327 bytes = get_bytes_in_cctl(readl(ch->base + PL080_CH_CONTROL));
328
329 if (clli) {
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000330 struct pl08x_lli *llis_va = txd->llis_va;
331 dma_addr_t llis_bus = txd->llis_bus;
332 int index;
Linus Walleije8689e62010-09-28 15:57:37 +0200333
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000334 BUG_ON(clli < llis_bus || clli >= llis_bus +
335 sizeof(struct pl08x_lli) * MAX_NUM_TSFR_LLIS);
Linus Walleije8689e62010-09-28 15:57:37 +0200336
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000337 /*
338 * Locate the next LLI - as this is an array,
339 * it's simple maths to find.
340 */
341 index = (clli - llis_bus) / sizeof(struct pl08x_lli);
342
343 for (; index < MAX_NUM_TSFR_LLIS; index++) {
344 bytes += get_bytes_in_cctl(llis_va[index].cctl);
345
Linus Walleije8689e62010-09-28 15:57:37 +0200346 /*
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000347 * A LLI pointer of 0 terminates the LLI list
Linus Walleije8689e62010-09-28 15:57:37 +0200348 */
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000349 if (!llis_va[index].lli)
350 break;
Linus Walleije8689e62010-09-28 15:57:37 +0200351 }
352 }
353 }
354
355 /* Sum up all queued transactions */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000356 if (!list_empty(&plchan->pend_list)) {
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000357 struct pl08x_txd *txdi;
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000358 list_for_each_entry(txdi, &plchan->pend_list, node) {
Linus Walleije8689e62010-09-28 15:57:37 +0200359 bytes += txdi->len;
360 }
Linus Walleije8689e62010-09-28 15:57:37 +0200361 }
362
363 spin_unlock_irqrestore(&plchan->lock, flags);
364
365 return bytes;
366}
367
368/*
369 * Allocate a physical channel for a virtual channel
370 */
371static struct pl08x_phy_chan *
372pl08x_get_phy_channel(struct pl08x_driver_data *pl08x,
373 struct pl08x_dma_chan *virt_chan)
374{
375 struct pl08x_phy_chan *ch = NULL;
376 unsigned long flags;
377 int i;
378
379 /*
380 * Try to locate a physical channel to be used for
381 * this transfer. If all are taken return NULL and
382 * the requester will have to cope by using some fallback
383 * PIO mode or retrying later.
384 */
385 for (i = 0; i < pl08x->vd->channels; i++) {
386 ch = &pl08x->phy_chans[i];
387
388 spin_lock_irqsave(&ch->lock, flags);
389
390 if (!ch->serving) {
391 ch->serving = virt_chan;
392 ch->signal = -1;
393 spin_unlock_irqrestore(&ch->lock, flags);
394 break;
395 }
396
397 spin_unlock_irqrestore(&ch->lock, flags);
398 }
399
400 if (i == pl08x->vd->channels) {
401 /* No physical channel available, cope with it */
402 return NULL;
403 }
404
405 return ch;
406}
407
408static inline void pl08x_put_phy_channel(struct pl08x_driver_data *pl08x,
409 struct pl08x_phy_chan *ch)
410{
411 unsigned long flags;
412
413 /* Stop the channel and clear its interrupts */
414 pl08x_stop_phy_chan(ch);
415 writel((1 << ch->id), pl08x->base + PL080_ERR_CLEAR);
416 writel((1 << ch->id), pl08x->base + PL080_TC_CLEAR);
417
418 /* Mark it as free */
419 spin_lock_irqsave(&ch->lock, flags);
420 ch->serving = NULL;
421 spin_unlock_irqrestore(&ch->lock, flags);
422}
423
424/*
425 * LLI handling
426 */
427
428static inline unsigned int pl08x_get_bytes_for_cctl(unsigned int coded)
429{
430 switch (coded) {
431 case PL080_WIDTH_8BIT:
432 return 1;
433 case PL080_WIDTH_16BIT:
434 return 2;
435 case PL080_WIDTH_32BIT:
436 return 4;
437 default:
438 break;
439 }
440 BUG();
441 return 0;
442}
443
444static inline u32 pl08x_cctl_bits(u32 cctl, u8 srcwidth, u8 dstwidth,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000445 size_t tsize)
Linus Walleije8689e62010-09-28 15:57:37 +0200446{
447 u32 retbits = cctl;
448
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000449 /* Remove all src, dst and transfer size bits */
Linus Walleije8689e62010-09-28 15:57:37 +0200450 retbits &= ~PL080_CONTROL_DWIDTH_MASK;
451 retbits &= ~PL080_CONTROL_SWIDTH_MASK;
452 retbits &= ~PL080_CONTROL_TRANSFER_SIZE_MASK;
453
454 /* Then set the bits according to the parameters */
455 switch (srcwidth) {
456 case 1:
457 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_SWIDTH_SHIFT;
458 break;
459 case 2:
460 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_SWIDTH_SHIFT;
461 break;
462 case 4:
463 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_SWIDTH_SHIFT;
464 break;
465 default:
466 BUG();
467 break;
468 }
469
470 switch (dstwidth) {
471 case 1:
472 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_DWIDTH_SHIFT;
473 break;
474 case 2:
475 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_DWIDTH_SHIFT;
476 break;
477 case 4:
478 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_DWIDTH_SHIFT;
479 break;
480 default:
481 BUG();
482 break;
483 }
484
485 retbits |= tsize << PL080_CONTROL_TRANSFER_SIZE_SHIFT;
486 return retbits;
487}
488
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000489struct pl08x_lli_build_data {
490 struct pl08x_txd *txd;
491 struct pl08x_driver_data *pl08x;
492 struct pl08x_bus_data srcbus;
493 struct pl08x_bus_data dstbus;
494 size_t remainder;
495};
496
Linus Walleije8689e62010-09-28 15:57:37 +0200497/*
498 * Autoselect a master bus to use for the transfer
499 * this prefers the destination bus if both available
500 * if fixed address on one bus the other will be chosen
501 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000502static void pl08x_choose_master_bus(struct pl08x_lli_build_data *bd,
503 struct pl08x_bus_data **mbus, struct pl08x_bus_data **sbus, u32 cctl)
Linus Walleije8689e62010-09-28 15:57:37 +0200504{
505 if (!(cctl & PL080_CONTROL_DST_INCR)) {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000506 *mbus = &bd->srcbus;
507 *sbus = &bd->dstbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200508 } else if (!(cctl & PL080_CONTROL_SRC_INCR)) {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000509 *mbus = &bd->dstbus;
510 *sbus = &bd->srcbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200511 } else {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000512 if (bd->dstbus.buswidth == 4) {
513 *mbus = &bd->dstbus;
514 *sbus = &bd->srcbus;
515 } else if (bd->srcbus.buswidth == 4) {
516 *mbus = &bd->srcbus;
517 *sbus = &bd->dstbus;
518 } else if (bd->dstbus.buswidth == 2) {
519 *mbus = &bd->dstbus;
520 *sbus = &bd->srcbus;
521 } else if (bd->srcbus.buswidth == 2) {
522 *mbus = &bd->srcbus;
523 *sbus = &bd->dstbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200524 } else {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000525 /* bd->srcbus.buswidth == 1 */
526 *mbus = &bd->dstbus;
527 *sbus = &bd->srcbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200528 }
529 }
530}
531
532/*
533 * Fills in one LLI for a certain transfer descriptor
534 * and advance the counter
535 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000536static void pl08x_fill_lli_for_desc(struct pl08x_lli_build_data *bd,
537 int num_llis, int len, u32 cctl)
Linus Walleije8689e62010-09-28 15:57:37 +0200538{
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000539 struct pl08x_lli *llis_va = bd->txd->llis_va;
540 dma_addr_t llis_bus = bd->txd->llis_bus;
Linus Walleije8689e62010-09-28 15:57:37 +0200541
542 BUG_ON(num_llis >= MAX_NUM_TSFR_LLIS);
543
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000544 llis_va[num_llis].cctl = cctl;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000545 llis_va[num_llis].src = bd->srcbus.addr;
546 llis_va[num_llis].dst = bd->dstbus.addr;
Russell King - ARM Linuxbfddfb42011-01-03 22:38:12 +0000547 llis_va[num_llis].lli = llis_bus + (num_llis + 1) * sizeof(struct pl08x_lli);
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000548 if (bd->pl08x->lli_buses & PL08X_AHB2)
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000549 llis_va[num_llis].lli |= PL080_LLI_LM_AHB2;
Linus Walleije8689e62010-09-28 15:57:37 +0200550
551 if (cctl & PL080_CONTROL_SRC_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000552 bd->srcbus.addr += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200553 if (cctl & PL080_CONTROL_DST_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000554 bd->dstbus.addr += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200555
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000556 BUG_ON(bd->remainder < len);
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000557
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000558 bd->remainder -= len;
Linus Walleije8689e62010-09-28 15:57:37 +0200559}
560
561/*
Russell King - ARM Linuxb61be8d2011-01-03 22:42:14 +0000562 * Return number of bytes to fill to boundary, or len.
563 * This calculation works for any value of addr.
Linus Walleije8689e62010-09-28 15:57:37 +0200564 */
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000565static inline size_t pl08x_pre_boundary(u32 addr, size_t len)
Linus Walleije8689e62010-09-28 15:57:37 +0200566{
Russell King - ARM Linuxb61be8d2011-01-03 22:42:14 +0000567 size_t boundary_len = PL08X_BOUNDARY_SIZE -
568 (addr & (PL08X_BOUNDARY_SIZE - 1));
Linus Walleije8689e62010-09-28 15:57:37 +0200569
Russell King - ARM Linuxb61be8d2011-01-03 22:42:14 +0000570 return min(boundary_len, len);
Linus Walleije8689e62010-09-28 15:57:37 +0200571}
572
573/*
574 * This fills in the table of LLIs for the transfer descriptor
575 * Note that we assume we never have to change the burst sizes
576 * Return 0 for error
577 */
578static int pl08x_fill_llis_for_desc(struct pl08x_driver_data *pl08x,
579 struct pl08x_txd *txd)
580{
Linus Walleije8689e62010-09-28 15:57:37 +0200581 struct pl08x_bus_data *mbus, *sbus;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000582 struct pl08x_lli_build_data bd;
Linus Walleije8689e62010-09-28 15:57:37 +0200583 int num_llis = 0;
584 u32 cctl;
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000585 size_t max_bytes_per_lli;
586 size_t total_bytes = 0;
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000587 struct pl08x_lli *llis_va;
Linus Walleije8689e62010-09-28 15:57:37 +0200588
Linus Walleije8689e62010-09-28 15:57:37 +0200589 txd->llis_va = dma_pool_alloc(pl08x->pool, GFP_NOWAIT,
590 &txd->llis_bus);
591 if (!txd->llis_va) {
592 dev_err(&pl08x->adev->dev, "%s no memory for llis\n", __func__);
593 return 0;
594 }
595
596 pl08x->pool_ctr++;
597
Russell King - ARM Linux70b5ed62011-01-03 22:40:13 +0000598 /* Get the default CCTL */
599 cctl = txd->cctl;
Linus Walleije8689e62010-09-28 15:57:37 +0200600
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000601 bd.txd = txd;
602 bd.pl08x = pl08x;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +0000603 bd.srcbus.addr = txd->src_addr;
604 bd.dstbus.addr = txd->dst_addr;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000605
Linus Walleije8689e62010-09-28 15:57:37 +0200606 /* Find maximum width of the source bus */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000607 bd.srcbus.maxwidth =
Linus Walleije8689e62010-09-28 15:57:37 +0200608 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_SWIDTH_MASK) >>
609 PL080_CONTROL_SWIDTH_SHIFT);
610
611 /* Find maximum width of the destination bus */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000612 bd.dstbus.maxwidth =
Linus Walleije8689e62010-09-28 15:57:37 +0200613 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_DWIDTH_MASK) >>
614 PL080_CONTROL_DWIDTH_SHIFT);
615
616 /* Set up the bus widths to the maximum */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000617 bd.srcbus.buswidth = bd.srcbus.maxwidth;
618 bd.dstbus.buswidth = bd.dstbus.maxwidth;
Linus Walleije8689e62010-09-28 15:57:37 +0200619 dev_vdbg(&pl08x->adev->dev,
620 "%s source bus is %d bytes wide, dest bus is %d bytes wide\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000621 __func__, bd.srcbus.buswidth, bd.dstbus.buswidth);
Linus Walleije8689e62010-09-28 15:57:37 +0200622
623
624 /*
625 * Bytes transferred == tsize * MIN(buswidths), not max(buswidths)
626 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000627 max_bytes_per_lli = min(bd.srcbus.buswidth, bd.dstbus.buswidth) *
Linus Walleije8689e62010-09-28 15:57:37 +0200628 PL080_CONTROL_TRANSFER_SIZE_MASK;
629 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000630 "%s max bytes per lli = %zu\n",
Linus Walleije8689e62010-09-28 15:57:37 +0200631 __func__, max_bytes_per_lli);
632
633 /* We need to count this down to zero */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000634 bd.remainder = txd->len;
Linus Walleije8689e62010-09-28 15:57:37 +0200635 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000636 "%s remainder = %zu\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000637 __func__, bd.remainder);
Linus Walleije8689e62010-09-28 15:57:37 +0200638
639 /*
640 * Choose bus to align to
641 * - prefers destination bus if both available
642 * - if fixed address on one bus chooses other
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000643 * - modifies cctl to choose an appropriate master
Linus Walleije8689e62010-09-28 15:57:37 +0200644 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000645 pl08x_choose_master_bus(&bd, &mbus, &sbus, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200646
Linus Walleije8689e62010-09-28 15:57:37 +0200647 if (txd->len < mbus->buswidth) {
648 /*
649 * Less than a bus width available
650 * - send as single bytes
651 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000652 while (bd.remainder) {
Linus Walleije8689e62010-09-28 15:57:37 +0200653 dev_vdbg(&pl08x->adev->dev,
654 "%s single byte LLIs for a transfer of "
Russell King - ARM Linux9c132992011-01-03 22:33:47 +0000655 "less than a bus width (remain 0x%08x)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000656 __func__, bd.remainder);
Linus Walleije8689e62010-09-28 15:57:37 +0200657 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000658 pl08x_fill_lli_for_desc(&bd, num_llis++, 1, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200659 total_bytes++;
660 }
661 } else {
662 /*
663 * Make one byte LLIs until master bus is aligned
664 * - slave will then be aligned also
665 */
666 while ((mbus->addr) % (mbus->buswidth)) {
667 dev_vdbg(&pl08x->adev->dev,
668 "%s adjustment lli for less than bus width "
Russell King - ARM Linux9c132992011-01-03 22:33:47 +0000669 "(remain 0x%08x)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000670 __func__, bd.remainder);
Linus Walleije8689e62010-09-28 15:57:37 +0200671 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000672 pl08x_fill_lli_for_desc(&bd, num_llis++, 1, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200673 total_bytes++;
674 }
675
676 /*
677 * Master now aligned
678 * - if slave is not then we must set its width down
679 */
680 if (sbus->addr % sbus->buswidth) {
681 dev_dbg(&pl08x->adev->dev,
682 "%s set down bus width to one byte\n",
683 __func__);
684
685 sbus->buswidth = 1;
686 }
687
688 /*
689 * Make largest possible LLIs until less than one bus
690 * width left
691 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000692 while (bd.remainder > (mbus->buswidth - 1)) {
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000693 size_t lli_len, target_len, tsize, odd_bytes;
Linus Walleije8689e62010-09-28 15:57:37 +0200694
695 /*
696 * If enough left try to send max possible,
697 * otherwise try to send the remainder
698 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000699 target_len = min(bd.remainder, max_bytes_per_lli);
Linus Walleije8689e62010-09-28 15:57:37 +0200700
701 /*
Russell King - ARM Linux5f638b42011-01-03 22:42:55 +0000702 * Set bus lengths for incrementing buses to the
703 * number of bytes which fill to next memory boundary,
704 * limiting on the target length calculated above.
Linus Walleije8689e62010-09-28 15:57:37 +0200705 */
706 if (cctl & PL080_CONTROL_SRC_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000707 bd.srcbus.fill_bytes =
708 pl08x_pre_boundary(bd.srcbus.addr,
Russell King - ARM Linux5f638b42011-01-03 22:42:55 +0000709 target_len);
Linus Walleije8689e62010-09-28 15:57:37 +0200710 else
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000711 bd.srcbus.fill_bytes = target_len;
Linus Walleije8689e62010-09-28 15:57:37 +0200712
713 if (cctl & PL080_CONTROL_DST_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000714 bd.dstbus.fill_bytes =
715 pl08x_pre_boundary(bd.dstbus.addr,
Russell King - ARM Linux5f638b42011-01-03 22:42:55 +0000716 target_len);
Linus Walleije8689e62010-09-28 15:57:37 +0200717 else
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000718 bd.dstbus.fill_bytes = target_len;
Linus Walleije8689e62010-09-28 15:57:37 +0200719
Russell King - ARM Linux5f638b42011-01-03 22:42:55 +0000720 /* Find the nearest */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000721 lli_len = min(bd.srcbus.fill_bytes,
722 bd.dstbus.fill_bytes);
Linus Walleije8689e62010-09-28 15:57:37 +0200723
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000724 BUG_ON(lli_len > bd.remainder);
Linus Walleije8689e62010-09-28 15:57:37 +0200725
726 if (lli_len <= 0) {
727 dev_err(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000728 "%s lli_len is %zu, <= 0\n",
Linus Walleije8689e62010-09-28 15:57:37 +0200729 __func__, lli_len);
730 return 0;
731 }
732
733 if (lli_len == target_len) {
734 /*
735 * Can send what we wanted
736 */
737 /*
738 * Maintain alignment
739 */
740 lli_len = (lli_len/mbus->buswidth) *
741 mbus->buswidth;
742 odd_bytes = 0;
743 } else {
744 /*
745 * So now we know how many bytes to transfer
746 * to get to the nearest boundary
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000747 * The next LLI will past the boundary
Linus Walleije8689e62010-09-28 15:57:37 +0200748 * - however we may be working to a boundary
749 * on the slave bus
750 * We need to ensure the master stays aligned
751 */
752 odd_bytes = lli_len % mbus->buswidth;
753 /*
754 * - and that we are working in multiples
755 * of the bus widths
756 */
757 lli_len -= odd_bytes;
758
759 }
760
761 if (lli_len) {
762 /*
763 * Check against minimum bus alignment:
764 * Calculate actual transfer size in relation
765 * to bus width an get a maximum remainder of
766 * the smallest bus width - 1
767 */
768 /* FIXME: use round_down()? */
769 tsize = lli_len / min(mbus->buswidth,
770 sbus->buswidth);
771 lli_len = tsize * min(mbus->buswidth,
772 sbus->buswidth);
773
774 if (target_len != lli_len) {
775 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000776 "%s can't send what we want. Desired 0x%08zx, lli of 0x%08zx bytes in txd of 0x%08zx\n",
Linus Walleije8689e62010-09-28 15:57:37 +0200777 __func__, target_len, lli_len, txd->len);
778 }
779
780 cctl = pl08x_cctl_bits(cctl,
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000781 bd.srcbus.buswidth,
782 bd.dstbus.buswidth,
Linus Walleije8689e62010-09-28 15:57:37 +0200783 tsize);
784
785 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000786 "%s fill lli with single lli chunk of size 0x%08zx (remainder 0x%08zx)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000787 __func__, lli_len, bd.remainder);
788 pl08x_fill_lli_for_desc(&bd, num_llis++,
789 lli_len, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200790 total_bytes += lli_len;
791 }
792
793
794 if (odd_bytes) {
795 /*
796 * Creep past the boundary,
797 * maintaining master alignment
798 */
799 int j;
800 for (j = 0; (j < mbus->buswidth)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000801 && (bd.remainder); j++) {
Linus Walleije8689e62010-09-28 15:57:37 +0200802 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
803 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000804 "%s align with boundary, single byte (remain 0x%08zx)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000805 __func__, bd.remainder);
806 pl08x_fill_lli_for_desc(&bd,
807 num_llis++, 1, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200808 total_bytes++;
809 }
810 }
811 }
812
813 /*
814 * Send any odd bytes
815 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000816 while (bd.remainder) {
Linus Walleije8689e62010-09-28 15:57:37 +0200817 cctl = pl08x_cctl_bits(cctl, 1, 1, 1);
818 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000819 "%s align with boundary, single odd byte (remain %zu)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000820 __func__, bd.remainder);
821 pl08x_fill_lli_for_desc(&bd, num_llis++, 1, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200822 total_bytes++;
823 }
824 }
825 if (total_bytes != txd->len) {
826 dev_err(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000827 "%s size of encoded lli:s don't match total txd, transferred 0x%08zx from size 0x%08zx\n",
Linus Walleije8689e62010-09-28 15:57:37 +0200828 __func__, total_bytes, txd->len);
829 return 0;
830 }
831
832 if (num_llis >= MAX_NUM_TSFR_LLIS) {
833 dev_err(&pl08x->adev->dev,
834 "%s need to increase MAX_NUM_TSFR_LLIS from 0x%08x\n",
835 __func__, (u32) MAX_NUM_TSFR_LLIS);
836 return 0;
837 }
Linus Walleije8689e62010-09-28 15:57:37 +0200838
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +0000839 llis_va = txd->llis_va;
840 /*
841 * The final LLI terminates the LLI.
842 */
Russell King - ARM Linuxbfddfb42011-01-03 22:38:12 +0000843 llis_va[num_llis - 1].lli = 0;
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +0000844 /*
845 * The final LLI element shall also fire an interrupt
846 */
847 llis_va[num_llis - 1].cctl |= PL080_CONTROL_TC_IRQ_EN;
Linus Walleije8689e62010-09-28 15:57:37 +0200848
Linus Walleije8689e62010-09-28 15:57:37 +0200849#ifdef VERBOSE_DEBUG
850 {
851 int i;
852
853 for (i = 0; i < num_llis; i++) {
854 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linux9c132992011-01-03 22:33:47 +0000855 "lli %d @%p: csrc=0x%08x, cdst=0x%08x, cctl=0x%08x, clli=0x%08x\n",
Linus Walleije8689e62010-09-28 15:57:37 +0200856 i,
857 &llis_va[i],
858 llis_va[i].src,
859 llis_va[i].dst,
860 llis_va[i].cctl,
Russell King - ARM Linuxbfddfb42011-01-03 22:38:12 +0000861 llis_va[i].lli
Linus Walleije8689e62010-09-28 15:57:37 +0200862 );
863 }
864 }
865#endif
866
867 return num_llis;
868}
869
870/* You should call this with the struct pl08x lock held */
871static void pl08x_free_txd(struct pl08x_driver_data *pl08x,
872 struct pl08x_txd *txd)
873{
Linus Walleije8689e62010-09-28 15:57:37 +0200874 /* Free the LLI */
Russell King - ARM Linux56b61882011-01-03 22:37:10 +0000875 dma_pool_free(pl08x->pool, txd->llis_va, txd->llis_bus);
Linus Walleije8689e62010-09-28 15:57:37 +0200876
877 pl08x->pool_ctr--;
878
879 kfree(txd);
880}
881
882static void pl08x_free_txd_list(struct pl08x_driver_data *pl08x,
883 struct pl08x_dma_chan *plchan)
884{
885 struct pl08x_txd *txdi = NULL;
886 struct pl08x_txd *next;
887
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000888 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +0200889 list_for_each_entry_safe(txdi,
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000890 next, &plchan->pend_list, node) {
Linus Walleije8689e62010-09-28 15:57:37 +0200891 list_del(&txdi->node);
892 pl08x_free_txd(pl08x, txdi);
893 }
894
895 }
896}
897
898/*
899 * The DMA ENGINE API
900 */
901static int pl08x_alloc_chan_resources(struct dma_chan *chan)
902{
903 return 0;
904}
905
906static void pl08x_free_chan_resources(struct dma_chan *chan)
907{
908}
909
910/*
911 * This should be called with the channel plchan->lock held
912 */
913static int prep_phy_channel(struct pl08x_dma_chan *plchan,
914 struct pl08x_txd *txd)
915{
916 struct pl08x_driver_data *pl08x = plchan->host;
917 struct pl08x_phy_chan *ch;
918 int ret;
919
920 /* Check if we already have a channel */
921 if (plchan->phychan)
922 return 0;
923
924 ch = pl08x_get_phy_channel(pl08x, plchan);
925 if (!ch) {
926 /* No physical channel available, cope with it */
927 dev_dbg(&pl08x->adev->dev, "no physical channel available for xfer on %s\n", plchan->name);
928 return -EBUSY;
929 }
930
931 /*
932 * OK we have a physical channel: for memcpy() this is all we
933 * need, but for slaves the physical signals may be muxed!
934 * Can the platform allow us to use this channel?
935 */
936 if (plchan->slave &&
937 ch->signal < 0 &&
938 pl08x->pd->get_signal) {
939 ret = pl08x->pd->get_signal(plchan);
940 if (ret < 0) {
941 dev_dbg(&pl08x->adev->dev,
942 "unable to use physical channel %d for transfer on %s due to platform restrictions\n",
943 ch->id, plchan->name);
944 /* Release physical channel & return */
945 pl08x_put_phy_channel(pl08x, ch);
946 return -EBUSY;
947 }
948 ch->signal = ret;
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000949
950 /* Assign the flow control signal to this channel */
951 if (txd->direction == DMA_TO_DEVICE)
952 txd->ccfg |= ch->signal << PL080_CONFIG_DST_SEL_SHIFT;
953 else if (txd->direction == DMA_FROM_DEVICE)
954 txd->ccfg |= ch->signal << PL080_CONFIG_SRC_SEL_SHIFT;
Linus Walleije8689e62010-09-28 15:57:37 +0200955 }
956
957 dev_dbg(&pl08x->adev->dev, "allocated physical channel %d and signal %d for xfer on %s\n",
958 ch->id,
959 ch->signal,
960 plchan->name);
961
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +0000962 plchan->phychan_hold++;
Linus Walleije8689e62010-09-28 15:57:37 +0200963 plchan->phychan = ch;
964
965 return 0;
966}
967
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +0000968static void release_phy_channel(struct pl08x_dma_chan *plchan)
969{
970 struct pl08x_driver_data *pl08x = plchan->host;
971
972 if ((plchan->phychan->signal >= 0) && pl08x->pd->put_signal) {
973 pl08x->pd->put_signal(plchan);
974 plchan->phychan->signal = -1;
975 }
976 pl08x_put_phy_channel(pl08x, plchan->phychan);
977 plchan->phychan = NULL;
978}
979
Linus Walleije8689e62010-09-28 15:57:37 +0200980static dma_cookie_t pl08x_tx_submit(struct dma_async_tx_descriptor *tx)
981{
982 struct pl08x_dma_chan *plchan = to_pl08x_chan(tx->chan);
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000983 struct pl08x_txd *txd = to_pl08x_txd(tx);
Linus Walleije8689e62010-09-28 15:57:37 +0200984
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +0000985 plchan->chan.cookie += 1;
986 if (plchan->chan.cookie < 0)
987 plchan->chan.cookie = 1;
988 tx->cookie = plchan->chan.cookie;
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000989
990 /* Put this onto the pending list */
991 list_add_tail(&txd->node, &plchan->pend_list);
992
993 /*
994 * If there was no physical channel available for this memcpy,
995 * stack the request up and indicate that the channel is waiting
996 * for a free physical channel.
997 */
998 if (!plchan->slave && !plchan->phychan) {
999 /* Do this memcpy whenever there is a channel ready */
1000 plchan->state = PL08X_CHAN_WAITING;
1001 plchan->waiting = txd;
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +00001002 } else {
1003 plchan->phychan_hold--;
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +00001004 }
1005
Linus Walleije8689e62010-09-28 15:57:37 +02001006 /* This unlock follows the lock in the prep() function */
1007 spin_unlock_irqrestore(&plchan->lock, plchan->lockflags);
1008
1009 return tx->cookie;
1010}
1011
1012static struct dma_async_tx_descriptor *pl08x_prep_dma_interrupt(
1013 struct dma_chan *chan, unsigned long flags)
1014{
1015 struct dma_async_tx_descriptor *retval = NULL;
1016
1017 return retval;
1018}
1019
1020/*
1021 * Code accessing dma_async_is_complete() in a tight loop
1022 * may give problems - could schedule where indicated.
1023 * If slaves are relying on interrupts to signal completion this
1024 * function must not be called with interrupts disabled
1025 */
1026static enum dma_status
1027pl08x_dma_tx_status(struct dma_chan *chan,
1028 dma_cookie_t cookie,
1029 struct dma_tx_state *txstate)
1030{
1031 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1032 dma_cookie_t last_used;
1033 dma_cookie_t last_complete;
1034 enum dma_status ret;
1035 u32 bytesleft = 0;
1036
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +00001037 last_used = plchan->chan.cookie;
Linus Walleije8689e62010-09-28 15:57:37 +02001038 last_complete = plchan->lc;
1039
1040 ret = dma_async_is_complete(cookie, last_complete, last_used);
1041 if (ret == DMA_SUCCESS) {
1042 dma_set_tx_state(txstate, last_complete, last_used, 0);
1043 return ret;
1044 }
1045
1046 /*
1047 * schedule(); could be inserted here
1048 */
1049
1050 /*
1051 * This cookie not complete yet
1052 */
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +00001053 last_used = plchan->chan.cookie;
Linus Walleije8689e62010-09-28 15:57:37 +02001054 last_complete = plchan->lc;
1055
1056 /* Get number of bytes left in the active transactions and queue */
1057 bytesleft = pl08x_getbytes_chan(plchan);
1058
1059 dma_set_tx_state(txstate, last_complete, last_used,
1060 bytesleft);
1061
1062 if (plchan->state == PL08X_CHAN_PAUSED)
1063 return DMA_PAUSED;
1064
1065 /* Whether waiting or running, we're in progress */
1066 return DMA_IN_PROGRESS;
1067}
1068
1069/* PrimeCell DMA extension */
1070struct burst_table {
1071 int burstwords;
1072 u32 reg;
1073};
1074
1075static const struct burst_table burst_sizes[] = {
1076 {
1077 .burstwords = 256,
1078 .reg = (PL080_BSIZE_256 << PL080_CONTROL_SB_SIZE_SHIFT) |
1079 (PL080_BSIZE_256 << PL080_CONTROL_DB_SIZE_SHIFT),
1080 },
1081 {
1082 .burstwords = 128,
1083 .reg = (PL080_BSIZE_128 << PL080_CONTROL_SB_SIZE_SHIFT) |
1084 (PL080_BSIZE_128 << PL080_CONTROL_DB_SIZE_SHIFT),
1085 },
1086 {
1087 .burstwords = 64,
1088 .reg = (PL080_BSIZE_64 << PL080_CONTROL_SB_SIZE_SHIFT) |
1089 (PL080_BSIZE_64 << PL080_CONTROL_DB_SIZE_SHIFT),
1090 },
1091 {
1092 .burstwords = 32,
1093 .reg = (PL080_BSIZE_32 << PL080_CONTROL_SB_SIZE_SHIFT) |
1094 (PL080_BSIZE_32 << PL080_CONTROL_DB_SIZE_SHIFT),
1095 },
1096 {
1097 .burstwords = 16,
1098 .reg = (PL080_BSIZE_16 << PL080_CONTROL_SB_SIZE_SHIFT) |
1099 (PL080_BSIZE_16 << PL080_CONTROL_DB_SIZE_SHIFT),
1100 },
1101 {
1102 .burstwords = 8,
1103 .reg = (PL080_BSIZE_8 << PL080_CONTROL_SB_SIZE_SHIFT) |
1104 (PL080_BSIZE_8 << PL080_CONTROL_DB_SIZE_SHIFT),
1105 },
1106 {
1107 .burstwords = 4,
1108 .reg = (PL080_BSIZE_4 << PL080_CONTROL_SB_SIZE_SHIFT) |
1109 (PL080_BSIZE_4 << PL080_CONTROL_DB_SIZE_SHIFT),
1110 },
1111 {
1112 .burstwords = 1,
1113 .reg = (PL080_BSIZE_1 << PL080_CONTROL_SB_SIZE_SHIFT) |
1114 (PL080_BSIZE_1 << PL080_CONTROL_DB_SIZE_SHIFT),
1115 },
1116};
1117
1118static void dma_set_runtime_config(struct dma_chan *chan,
1119 struct dma_slave_config *config)
1120{
1121 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1122 struct pl08x_driver_data *pl08x = plchan->host;
1123 struct pl08x_channel_data *cd = plchan->cd;
1124 enum dma_slave_buswidth addr_width;
1125 u32 maxburst;
1126 u32 cctl = 0;
Russell King - ARM Linux4440aac2011-01-03 22:30:44 +00001127 int i;
Linus Walleije8689e62010-09-28 15:57:37 +02001128
1129 /* Transfer direction */
1130 plchan->runtime_direction = config->direction;
1131 if (config->direction == DMA_TO_DEVICE) {
1132 plchan->runtime_addr = config->dst_addr;
Linus Walleije8689e62010-09-28 15:57:37 +02001133 addr_width = config->dst_addr_width;
1134 maxburst = config->dst_maxburst;
1135 } else if (config->direction == DMA_FROM_DEVICE) {
1136 plchan->runtime_addr = config->src_addr;
Linus Walleije8689e62010-09-28 15:57:37 +02001137 addr_width = config->src_addr_width;
1138 maxburst = config->src_maxburst;
1139 } else {
1140 dev_err(&pl08x->adev->dev,
1141 "bad runtime_config: alien transfer direction\n");
1142 return;
1143 }
1144
1145 switch (addr_width) {
1146 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1147 cctl |= (PL080_WIDTH_8BIT << PL080_CONTROL_SWIDTH_SHIFT) |
1148 (PL080_WIDTH_8BIT << PL080_CONTROL_DWIDTH_SHIFT);
1149 break;
1150 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1151 cctl |= (PL080_WIDTH_16BIT << PL080_CONTROL_SWIDTH_SHIFT) |
1152 (PL080_WIDTH_16BIT << PL080_CONTROL_DWIDTH_SHIFT);
1153 break;
1154 case DMA_SLAVE_BUSWIDTH_4_BYTES:
1155 cctl |= (PL080_WIDTH_32BIT << PL080_CONTROL_SWIDTH_SHIFT) |
1156 (PL080_WIDTH_32BIT << PL080_CONTROL_DWIDTH_SHIFT);
1157 break;
1158 default:
1159 dev_err(&pl08x->adev->dev,
1160 "bad runtime_config: alien address width\n");
1161 return;
1162 }
1163
1164 /*
1165 * Now decide on a maxburst:
Russell King - ARM Linux4440aac2011-01-03 22:30:44 +00001166 * If this channel will only request single transfers, set this
1167 * down to ONE element. Also select one element if no maxburst
1168 * is specified.
Linus Walleije8689e62010-09-28 15:57:37 +02001169 */
Russell King - ARM Linux4440aac2011-01-03 22:30:44 +00001170 if (plchan->cd->single || maxburst == 0) {
Linus Walleije8689e62010-09-28 15:57:37 +02001171 cctl |= (PL080_BSIZE_1 << PL080_CONTROL_SB_SIZE_SHIFT) |
1172 (PL080_BSIZE_1 << PL080_CONTROL_DB_SIZE_SHIFT);
1173 } else {
Russell King - ARM Linux4440aac2011-01-03 22:30:44 +00001174 for (i = 0; i < ARRAY_SIZE(burst_sizes); i++)
Linus Walleije8689e62010-09-28 15:57:37 +02001175 if (burst_sizes[i].burstwords <= maxburst)
1176 break;
Linus Walleije8689e62010-09-28 15:57:37 +02001177 cctl |= burst_sizes[i].reg;
1178 }
1179
Linus Walleije8689e62010-09-28 15:57:37 +02001180 /* Modify the default channel data to fit PrimeCell request */
1181 cd->cctl = cctl;
Linus Walleije8689e62010-09-28 15:57:37 +02001182
1183 dev_dbg(&pl08x->adev->dev,
1184 "configured channel %s (%s) for %s, data width %d, "
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001185 "maxburst %d words, LE, CCTL=0x%08x\n",
Linus Walleije8689e62010-09-28 15:57:37 +02001186 dma_chan_name(chan), plchan->name,
1187 (config->direction == DMA_FROM_DEVICE) ? "RX" : "TX",
1188 addr_width,
1189 maxburst,
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001190 cctl);
Linus Walleije8689e62010-09-28 15:57:37 +02001191}
1192
1193/*
1194 * Slave transactions callback to the slave device to allow
1195 * synchronization of slave DMA signals with the DMAC enable
1196 */
1197static void pl08x_issue_pending(struct dma_chan *chan)
1198{
1199 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
Linus Walleije8689e62010-09-28 15:57:37 +02001200 unsigned long flags;
1201
1202 spin_lock_irqsave(&plchan->lock, flags);
Russell King - ARM Linux9c0bb432011-01-03 22:32:05 +00001203 /* Something is already active, or we're waiting for a channel... */
1204 if (plchan->at || plchan->state == PL08X_CHAN_WAITING) {
1205 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001206 return;
Russell King - ARM Linux9c0bb432011-01-03 22:32:05 +00001207 }
Linus Walleije8689e62010-09-28 15:57:37 +02001208
1209 /* Take the first element in the queue and execute it */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001210 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +02001211 struct pl08x_txd *next;
1212
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001213 next = list_first_entry(&plchan->pend_list,
Linus Walleije8689e62010-09-28 15:57:37 +02001214 struct pl08x_txd,
1215 node);
1216 list_del(&next->node);
Linus Walleije8689e62010-09-28 15:57:37 +02001217 plchan->state = PL08X_CHAN_RUNNING;
1218
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +00001219 pl08x_start_txd(plchan, next);
Linus Walleije8689e62010-09-28 15:57:37 +02001220 }
1221
1222 spin_unlock_irqrestore(&plchan->lock, flags);
1223}
1224
1225static int pl08x_prep_channel_resources(struct pl08x_dma_chan *plchan,
1226 struct pl08x_txd *txd)
1227{
1228 int num_llis;
1229 struct pl08x_driver_data *pl08x = plchan->host;
1230 int ret;
1231
1232 num_llis = pl08x_fill_llis_for_desc(pl08x, txd);
Russell King - ARM Linuxdafa7312011-01-03 22:31:45 +00001233 if (!num_llis) {
1234 kfree(txd);
Linus Walleije8689e62010-09-28 15:57:37 +02001235 return -EINVAL;
Russell King - ARM Linuxdafa7312011-01-03 22:31:45 +00001236 }
Linus Walleije8689e62010-09-28 15:57:37 +02001237
1238 spin_lock_irqsave(&plchan->lock, plchan->lockflags);
1239
Linus Walleije8689e62010-09-28 15:57:37 +02001240 /*
1241 * See if we already have a physical channel allocated,
1242 * else this is the time to try to get one.
1243 */
1244 ret = prep_phy_channel(plchan, txd);
1245 if (ret) {
1246 /*
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +00001247 * No physical channel was available.
1248 *
1249 * memcpy transfers can be sorted out at submission time.
1250 *
1251 * Slave transfers may have been denied due to platform
1252 * channel muxing restrictions. Since there is no guarantee
1253 * that this will ever be resolved, and the signal must be
1254 * acquired AFTER acquiring the physical channel, we will let
1255 * them be NACK:ed with -EBUSY here. The drivers can retry
1256 * the prep() call if they are eager on doing this using DMA.
Linus Walleije8689e62010-09-28 15:57:37 +02001257 */
1258 if (plchan->slave) {
1259 pl08x_free_txd_list(pl08x, plchan);
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +00001260 pl08x_free_txd(pl08x, txd);
Linus Walleije8689e62010-09-28 15:57:37 +02001261 spin_unlock_irqrestore(&plchan->lock, plchan->lockflags);
1262 return -EBUSY;
1263 }
Linus Walleije8689e62010-09-28 15:57:37 +02001264 } else
1265 /*
1266 * Else we're all set, paused and ready to roll,
1267 * status will switch to PL08X_CHAN_RUNNING when
1268 * we call issue_pending(). If there is something
1269 * running on the channel already we don't change
1270 * its state.
1271 */
1272 if (plchan->state == PL08X_CHAN_IDLE)
1273 plchan->state = PL08X_CHAN_PAUSED;
1274
1275 /*
1276 * Notice that we leave plchan->lock locked on purpose:
1277 * it will be unlocked in the subsequent tx_submit()
1278 * call. This is a consequence of the current API.
1279 */
1280
1281 return 0;
1282}
1283
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +00001284/*
1285 * Given the source and destination available bus masks, select which
1286 * will be routed to each port. We try to have source and destination
1287 * on separate ports, but always respect the allowable settings.
1288 */
1289static u32 pl08x_select_bus(struct pl08x_driver_data *pl08x, u8 src, u8 dst)
1290{
1291 u32 cctl = 0;
1292
1293 if (!(dst & PL08X_AHB1) || ((dst & PL08X_AHB2) && (src & PL08X_AHB1)))
1294 cctl |= PL080_CONTROL_DST_AHB2;
1295 if (!(src & PL08X_AHB1) || ((src & PL08X_AHB2) && !(dst & PL08X_AHB2)))
1296 cctl |= PL080_CONTROL_SRC_AHB2;
1297
1298 return cctl;
1299}
1300
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001301static struct pl08x_txd *pl08x_get_txd(struct pl08x_dma_chan *plchan,
1302 unsigned long flags)
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001303{
1304 struct pl08x_txd *txd = kzalloc(sizeof(struct pl08x_txd), GFP_NOWAIT);
1305
1306 if (txd) {
1307 dma_async_tx_descriptor_init(&txd->tx, &plchan->chan);
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001308 txd->tx.flags = flags;
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001309 txd->tx.tx_submit = pl08x_tx_submit;
1310 INIT_LIST_HEAD(&txd->node);
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001311
1312 /* Always enable error and terminal interrupts */
1313 txd->ccfg = PL080_CONFIG_ERR_IRQ_MASK |
1314 PL080_CONFIG_TC_IRQ_MASK;
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001315 }
1316 return txd;
1317}
1318
Linus Walleije8689e62010-09-28 15:57:37 +02001319/*
1320 * Initialize a descriptor to be used by memcpy submit
1321 */
1322static struct dma_async_tx_descriptor *pl08x_prep_dma_memcpy(
1323 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
1324 size_t len, unsigned long flags)
1325{
1326 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1327 struct pl08x_driver_data *pl08x = plchan->host;
1328 struct pl08x_txd *txd;
1329 int ret;
1330
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001331 txd = pl08x_get_txd(plchan, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001332 if (!txd) {
1333 dev_err(&pl08x->adev->dev,
1334 "%s no memory for descriptor\n", __func__);
1335 return NULL;
1336 }
1337
Linus Walleije8689e62010-09-28 15:57:37 +02001338 txd->direction = DMA_NONE;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001339 txd->src_addr = src;
1340 txd->dst_addr = dest;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001341 txd->len = len;
Linus Walleije8689e62010-09-28 15:57:37 +02001342
1343 /* Set platform data for m2m */
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001344 txd->ccfg |= PL080_FLOW_MEM2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001345 txd->cctl = pl08x->pd->memcpy_channel.cctl &
1346 ~(PL080_CONTROL_DST_AHB2 | PL080_CONTROL_SRC_AHB2);
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001347
Linus Walleije8689e62010-09-28 15:57:37 +02001348 /* Both to be incremented or the code will break */
Russell King - ARM Linux70b5ed62011-01-03 22:40:13 +00001349 txd->cctl |= PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001350
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001351 if (pl08x->vd->dualmaster)
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +00001352 txd->cctl |= pl08x_select_bus(pl08x,
1353 pl08x->mem_buses, pl08x->mem_buses);
Linus Walleije8689e62010-09-28 15:57:37 +02001354
Linus Walleije8689e62010-09-28 15:57:37 +02001355 ret = pl08x_prep_channel_resources(plchan, txd);
1356 if (ret)
1357 return NULL;
1358 /*
1359 * NB: the channel lock is held at this point so tx_submit()
1360 * must be called in direct succession.
1361 */
1362
1363 return &txd->tx;
1364}
1365
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001366static struct dma_async_tx_descriptor *pl08x_prep_slave_sg(
Linus Walleije8689e62010-09-28 15:57:37 +02001367 struct dma_chan *chan, struct scatterlist *sgl,
1368 unsigned int sg_len, enum dma_data_direction direction,
1369 unsigned long flags)
1370{
1371 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1372 struct pl08x_driver_data *pl08x = plchan->host;
1373 struct pl08x_txd *txd;
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +00001374 u8 src_buses, dst_buses;
Linus Walleije8689e62010-09-28 15:57:37 +02001375 int ret;
1376
1377 /*
1378 * Current implementation ASSUMES only one sg
1379 */
1380 if (sg_len != 1) {
1381 dev_err(&pl08x->adev->dev, "%s prepared too long sglist\n",
1382 __func__);
1383 BUG();
1384 }
1385
1386 dev_dbg(&pl08x->adev->dev, "%s prepare transaction of %d bytes from %s\n",
1387 __func__, sgl->length, plchan->name);
1388
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001389 txd = pl08x_get_txd(plchan, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001390 if (!txd) {
1391 dev_err(&pl08x->adev->dev, "%s no txd\n", __func__);
1392 return NULL;
1393 }
1394
Linus Walleije8689e62010-09-28 15:57:37 +02001395 if (direction != plchan->runtime_direction)
1396 dev_err(&pl08x->adev->dev, "%s DMA setup does not match "
1397 "the direction configured for the PrimeCell\n",
1398 __func__);
1399
1400 /*
1401 * Set up addresses, the PrimeCell configured address
1402 * will take precedence since this may configure the
1403 * channel target address dynamically at runtime.
1404 */
1405 txd->direction = direction;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001406 txd->len = sgl->length;
1407
Russell King - ARM Linux1cae78f2011-01-03 22:40:33 +00001408 txd->cctl = plchan->cd->cctl &
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001409 ~(PL080_CONTROL_SRC_AHB2 | PL080_CONTROL_DST_AHB2 |
1410 PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR |
Russell King - ARM Linux1cae78f2011-01-03 22:40:33 +00001411 PL080_CONTROL_PROT_MASK);
1412
1413 /* Access the cell in privileged mode, non-bufferable, non-cacheable */
1414 txd->cctl |= PL080_CONTROL_PROT_SYS;
Russell King - ARM Linux70b5ed62011-01-03 22:40:13 +00001415
Linus Walleije8689e62010-09-28 15:57:37 +02001416 if (direction == DMA_TO_DEVICE) {
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001417 txd->ccfg |= PL080_FLOW_MEM2PER << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell King - ARM Linux1cae78f2011-01-03 22:40:33 +00001418 txd->cctl |= PL080_CONTROL_SRC_INCR;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001419 txd->src_addr = sgl->dma_address;
Linus Walleije8689e62010-09-28 15:57:37 +02001420 if (plchan->runtime_addr)
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001421 txd->dst_addr = plchan->runtime_addr;
Linus Walleije8689e62010-09-28 15:57:37 +02001422 else
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001423 txd->dst_addr = plchan->cd->addr;
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +00001424 src_buses = pl08x->mem_buses;
1425 dst_buses = plchan->cd->periph_buses;
Linus Walleije8689e62010-09-28 15:57:37 +02001426 } else if (direction == DMA_FROM_DEVICE) {
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001427 txd->ccfg |= PL080_FLOW_PER2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell King - ARM Linux1cae78f2011-01-03 22:40:33 +00001428 txd->cctl |= PL080_CONTROL_DST_INCR;
Linus Walleije8689e62010-09-28 15:57:37 +02001429 if (plchan->runtime_addr)
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001430 txd->src_addr = plchan->runtime_addr;
Linus Walleije8689e62010-09-28 15:57:37 +02001431 else
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001432 txd->src_addr = plchan->cd->addr;
1433 txd->dst_addr = sgl->dma_address;
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +00001434 src_buses = plchan->cd->periph_buses;
1435 dst_buses = pl08x->mem_buses;
Linus Walleije8689e62010-09-28 15:57:37 +02001436 } else {
1437 dev_err(&pl08x->adev->dev,
1438 "%s direction unsupported\n", __func__);
1439 return NULL;
1440 }
Linus Walleije8689e62010-09-28 15:57:37 +02001441
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +00001442 txd->cctl |= pl08x_select_bus(pl08x, src_buses, dst_buses);
1443
Linus Walleije8689e62010-09-28 15:57:37 +02001444 ret = pl08x_prep_channel_resources(plchan, txd);
1445 if (ret)
1446 return NULL;
1447 /*
1448 * NB: the channel lock is held at this point so tx_submit()
1449 * must be called in direct succession.
1450 */
1451
1452 return &txd->tx;
1453}
1454
1455static int pl08x_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1456 unsigned long arg)
1457{
1458 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1459 struct pl08x_driver_data *pl08x = plchan->host;
1460 unsigned long flags;
1461 int ret = 0;
1462
1463 /* Controls applicable to inactive channels */
1464 if (cmd == DMA_SLAVE_CONFIG) {
1465 dma_set_runtime_config(chan,
1466 (struct dma_slave_config *)
1467 arg);
1468 return 0;
1469 }
1470
1471 /*
1472 * Anything succeeds on channels with no physical allocation and
1473 * no queued transfers.
1474 */
1475 spin_lock_irqsave(&plchan->lock, flags);
1476 if (!plchan->phychan && !plchan->at) {
1477 spin_unlock_irqrestore(&plchan->lock, flags);
1478 return 0;
1479 }
1480
1481 switch (cmd) {
1482 case DMA_TERMINATE_ALL:
1483 plchan->state = PL08X_CHAN_IDLE;
1484
1485 if (plchan->phychan) {
1486 pl08x_stop_phy_chan(plchan->phychan);
1487
1488 /*
1489 * Mark physical channel as free and free any slave
1490 * signal
1491 */
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +00001492 release_phy_channel(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001493 }
Linus Walleije8689e62010-09-28 15:57:37 +02001494 /* Dequeue jobs and free LLIs */
1495 if (plchan->at) {
1496 pl08x_free_txd(pl08x, plchan->at);
1497 plchan->at = NULL;
1498 }
1499 /* Dequeue jobs not yet fired as well */
1500 pl08x_free_txd_list(pl08x, plchan);
1501 break;
1502 case DMA_PAUSE:
1503 pl08x_pause_phy_chan(plchan->phychan);
1504 plchan->state = PL08X_CHAN_PAUSED;
1505 break;
1506 case DMA_RESUME:
1507 pl08x_resume_phy_chan(plchan->phychan);
1508 plchan->state = PL08X_CHAN_RUNNING;
1509 break;
1510 default:
1511 /* Unknown command */
1512 ret = -ENXIO;
1513 break;
1514 }
1515
1516 spin_unlock_irqrestore(&plchan->lock, flags);
1517
1518 return ret;
1519}
1520
1521bool pl08x_filter_id(struct dma_chan *chan, void *chan_id)
1522{
1523 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1524 char *name = chan_id;
1525
1526 /* Check that the channel is not taken! */
1527 if (!strcmp(plchan->name, name))
1528 return true;
1529
1530 return false;
1531}
1532
1533/*
1534 * Just check that the device is there and active
1535 * TODO: turn this bit on/off depending on the number of
1536 * physical channels actually used, if it is zero... well
1537 * shut it off. That will save some power. Cut the clock
1538 * at the same time.
1539 */
1540static void pl08x_ensure_on(struct pl08x_driver_data *pl08x)
1541{
1542 u32 val;
1543
1544 val = readl(pl08x->base + PL080_CONFIG);
1545 val &= ~(PL080_CONFIG_M2_BE | PL080_CONFIG_M1_BE | PL080_CONFIG_ENABLE);
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +00001546 /* We implicitly clear bit 1 and that means little-endian mode */
Linus Walleije8689e62010-09-28 15:57:37 +02001547 val |= PL080_CONFIG_ENABLE;
1548 writel(val, pl08x->base + PL080_CONFIG);
1549}
1550
Russell King - ARM Linux3d992e12011-01-03 22:44:16 +00001551static void pl08x_unmap_buffers(struct pl08x_txd *txd)
1552{
1553 struct device *dev = txd->tx.chan->device->dev;
1554
1555 if (!(txd->tx.flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
1556 if (txd->tx.flags & DMA_COMPL_SRC_UNMAP_SINGLE)
1557 dma_unmap_single(dev, txd->src_addr, txd->len,
1558 DMA_TO_DEVICE);
1559 else
1560 dma_unmap_page(dev, txd->src_addr, txd->len,
1561 DMA_TO_DEVICE);
1562 }
1563 if (!(txd->tx.flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
1564 if (txd->tx.flags & DMA_COMPL_DEST_UNMAP_SINGLE)
1565 dma_unmap_single(dev, txd->dst_addr, txd->len,
1566 DMA_FROM_DEVICE);
1567 else
1568 dma_unmap_page(dev, txd->dst_addr, txd->len,
1569 DMA_FROM_DEVICE);
1570 }
1571}
1572
Linus Walleije8689e62010-09-28 15:57:37 +02001573static void pl08x_tasklet(unsigned long data)
1574{
1575 struct pl08x_dma_chan *plchan = (struct pl08x_dma_chan *) data;
Linus Walleije8689e62010-09-28 15:57:37 +02001576 struct pl08x_driver_data *pl08x = plchan->host;
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001577 struct pl08x_txd *txd;
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001578 unsigned long flags;
Linus Walleije8689e62010-09-28 15:57:37 +02001579
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001580 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001581
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001582 txd = plchan->at;
1583 plchan->at = NULL;
1584
1585 if (txd) {
Linus Walleije8689e62010-09-28 15:57:37 +02001586 /*
1587 * Update last completed
1588 */
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001589 plchan->lc = txd->tx.cookie;
Linus Walleije8689e62010-09-28 15:57:37 +02001590 }
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +00001591
Linus Walleije8689e62010-09-28 15:57:37 +02001592 /*
1593 * If a new descriptor is queued, set it up
1594 * plchan->at is NULL here
1595 */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001596 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +02001597 struct pl08x_txd *next;
1598
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001599 next = list_first_entry(&plchan->pend_list,
Linus Walleije8689e62010-09-28 15:57:37 +02001600 struct pl08x_txd,
1601 node);
1602 list_del(&next->node);
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +00001603
1604 pl08x_start_txd(plchan, next);
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +00001605 } else if (plchan->phychan_hold) {
1606 /*
1607 * This channel is still in use - we have a new txd being
1608 * prepared and will soon be queued. Don't give up the
1609 * physical channel.
1610 */
Linus Walleije8689e62010-09-28 15:57:37 +02001611 } else {
1612 struct pl08x_dma_chan *waiting = NULL;
1613
1614 /*
1615 * No more jobs, so free up the physical channel
1616 * Free any allocated signal on slave transfers too
1617 */
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +00001618 release_phy_channel(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001619 plchan->state = PL08X_CHAN_IDLE;
1620
1621 /*
1622 * And NOW before anyone else can grab that free:d
1623 * up physical channel, see if there is some memcpy
1624 * pending that seriously needs to start because of
1625 * being stacked up while we were choking the
1626 * physical channels with data.
1627 */
1628 list_for_each_entry(waiting, &pl08x->memcpy.channels,
1629 chan.device_node) {
1630 if (waiting->state == PL08X_CHAN_WAITING &&
1631 waiting->waiting != NULL) {
1632 int ret;
1633
1634 /* This should REALLY not fail now */
1635 ret = prep_phy_channel(waiting,
1636 waiting->waiting);
1637 BUG_ON(ret);
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +00001638 waiting->phychan_hold--;
Linus Walleije8689e62010-09-28 15:57:37 +02001639 waiting->state = PL08X_CHAN_RUNNING;
1640 waiting->waiting = NULL;
1641 pl08x_issue_pending(&waiting->chan);
1642 break;
1643 }
1644 }
1645 }
1646
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001647 spin_unlock_irqrestore(&plchan->lock, flags);
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001648
Russell King - ARM Linux3d992e12011-01-03 22:44:16 +00001649 if (txd) {
1650 dma_async_tx_callback callback = txd->tx.callback;
1651 void *callback_param = txd->tx.callback_param;
1652
1653 /* Don't try to unmap buffers on slave channels */
1654 if (!plchan->slave)
1655 pl08x_unmap_buffers(txd);
1656
1657 /* Free the descriptor */
1658 spin_lock_irqsave(&plchan->lock, flags);
1659 pl08x_free_txd(pl08x, txd);
1660 spin_unlock_irqrestore(&plchan->lock, flags);
1661
1662 /* Callback to signal completion */
1663 if (callback)
1664 callback(callback_param);
1665 }
Linus Walleije8689e62010-09-28 15:57:37 +02001666}
1667
1668static irqreturn_t pl08x_irq(int irq, void *dev)
1669{
1670 struct pl08x_driver_data *pl08x = dev;
1671 u32 mask = 0;
1672 u32 val;
1673 int i;
1674
1675 val = readl(pl08x->base + PL080_ERR_STATUS);
1676 if (val) {
1677 /*
1678 * An error interrupt (on one or more channels)
1679 */
1680 dev_err(&pl08x->adev->dev,
1681 "%s error interrupt, register value 0x%08x\n",
1682 __func__, val);
1683 /*
1684 * Simply clear ALL PL08X error interrupts,
1685 * regardless of channel and cause
1686 * FIXME: should be 0x00000003 on PL081 really.
1687 */
1688 writel(0x000000FF, pl08x->base + PL080_ERR_CLEAR);
1689 }
1690 val = readl(pl08x->base + PL080_INT_STATUS);
1691 for (i = 0; i < pl08x->vd->channels; i++) {
1692 if ((1 << i) & val) {
1693 /* Locate physical channel */
1694 struct pl08x_phy_chan *phychan = &pl08x->phy_chans[i];
1695 struct pl08x_dma_chan *plchan = phychan->serving;
1696
1697 /* Schedule tasklet on this channel */
1698 tasklet_schedule(&plchan->tasklet);
1699
1700 mask |= (1 << i);
1701 }
1702 }
1703 /*
1704 * Clear only the terminal interrupts on channels we processed
1705 */
1706 writel(mask, pl08x->base + PL080_TC_CLEAR);
1707
1708 return mask ? IRQ_HANDLED : IRQ_NONE;
1709}
1710
1711/*
1712 * Initialise the DMAC memcpy/slave channels.
1713 * Make a local wrapper to hold required data
1714 */
1715static int pl08x_dma_init_virtual_channels(struct pl08x_driver_data *pl08x,
1716 struct dma_device *dmadev,
1717 unsigned int channels,
1718 bool slave)
1719{
1720 struct pl08x_dma_chan *chan;
1721 int i;
1722
1723 INIT_LIST_HEAD(&dmadev->channels);
1724 /*
1725 * Register as many many memcpy as we have physical channels,
1726 * we won't always be able to use all but the code will have
1727 * to cope with that situation.
1728 */
1729 for (i = 0; i < channels; i++) {
1730 chan = kzalloc(sizeof(struct pl08x_dma_chan), GFP_KERNEL);
1731 if (!chan) {
1732 dev_err(&pl08x->adev->dev,
1733 "%s no memory for channel\n", __func__);
1734 return -ENOMEM;
1735 }
1736
1737 chan->host = pl08x;
1738 chan->state = PL08X_CHAN_IDLE;
1739
1740 if (slave) {
1741 chan->slave = true;
1742 chan->name = pl08x->pd->slave_channels[i].bus_id;
1743 chan->cd = &pl08x->pd->slave_channels[i];
1744 } else {
1745 chan->cd = &pl08x->pd->memcpy_channel;
1746 chan->name = kasprintf(GFP_KERNEL, "memcpy%d", i);
1747 if (!chan->name) {
1748 kfree(chan);
1749 return -ENOMEM;
1750 }
1751 }
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +00001752 if (chan->cd->circular_buffer) {
1753 dev_err(&pl08x->adev->dev,
1754 "channel %s: circular buffers not supported\n",
1755 chan->name);
1756 kfree(chan);
1757 continue;
1758 }
Linus Walleije8689e62010-09-28 15:57:37 +02001759 dev_info(&pl08x->adev->dev,
1760 "initialize virtual channel \"%s\"\n",
1761 chan->name);
1762
1763 chan->chan.device = dmadev;
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +00001764 chan->chan.cookie = 0;
1765 chan->lc = 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001766
1767 spin_lock_init(&chan->lock);
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001768 INIT_LIST_HEAD(&chan->pend_list);
Linus Walleije8689e62010-09-28 15:57:37 +02001769 tasklet_init(&chan->tasklet, pl08x_tasklet,
1770 (unsigned long) chan);
1771
1772 list_add_tail(&chan->chan.device_node, &dmadev->channels);
1773 }
1774 dev_info(&pl08x->adev->dev, "initialized %d virtual %s channels\n",
1775 i, slave ? "slave" : "memcpy");
1776 return i;
1777}
1778
1779static void pl08x_free_virtual_channels(struct dma_device *dmadev)
1780{
1781 struct pl08x_dma_chan *chan = NULL;
1782 struct pl08x_dma_chan *next;
1783
1784 list_for_each_entry_safe(chan,
1785 next, &dmadev->channels, chan.device_node) {
1786 list_del(&chan->chan.device_node);
1787 kfree(chan);
1788 }
1789}
1790
1791#ifdef CONFIG_DEBUG_FS
1792static const char *pl08x_state_str(enum pl08x_dma_chan_state state)
1793{
1794 switch (state) {
1795 case PL08X_CHAN_IDLE:
1796 return "idle";
1797 case PL08X_CHAN_RUNNING:
1798 return "running";
1799 case PL08X_CHAN_PAUSED:
1800 return "paused";
1801 case PL08X_CHAN_WAITING:
1802 return "waiting";
1803 default:
1804 break;
1805 }
1806 return "UNKNOWN STATE";
1807}
1808
1809static int pl08x_debugfs_show(struct seq_file *s, void *data)
1810{
1811 struct pl08x_driver_data *pl08x = s->private;
1812 struct pl08x_dma_chan *chan;
1813 struct pl08x_phy_chan *ch;
1814 unsigned long flags;
1815 int i;
1816
1817 seq_printf(s, "PL08x physical channels:\n");
1818 seq_printf(s, "CHANNEL:\tUSER:\n");
1819 seq_printf(s, "--------\t-----\n");
1820 for (i = 0; i < pl08x->vd->channels; i++) {
1821 struct pl08x_dma_chan *virt_chan;
1822
1823 ch = &pl08x->phy_chans[i];
1824
1825 spin_lock_irqsave(&ch->lock, flags);
1826 virt_chan = ch->serving;
1827
1828 seq_printf(s, "%d\t\t%s\n",
1829 ch->id, virt_chan ? virt_chan->name : "(none)");
1830
1831 spin_unlock_irqrestore(&ch->lock, flags);
1832 }
1833
1834 seq_printf(s, "\nPL08x virtual memcpy channels:\n");
1835 seq_printf(s, "CHANNEL:\tSTATE:\n");
1836 seq_printf(s, "--------\t------\n");
1837 list_for_each_entry(chan, &pl08x->memcpy.channels, chan.device_node) {
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001838 seq_printf(s, "%s\t\t%s\n", chan->name,
Linus Walleije8689e62010-09-28 15:57:37 +02001839 pl08x_state_str(chan->state));
1840 }
1841
1842 seq_printf(s, "\nPL08x virtual slave channels:\n");
1843 seq_printf(s, "CHANNEL:\tSTATE:\n");
1844 seq_printf(s, "--------\t------\n");
1845 list_for_each_entry(chan, &pl08x->slave.channels, chan.device_node) {
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001846 seq_printf(s, "%s\t\t%s\n", chan->name,
Linus Walleije8689e62010-09-28 15:57:37 +02001847 pl08x_state_str(chan->state));
1848 }
1849
1850 return 0;
1851}
1852
1853static int pl08x_debugfs_open(struct inode *inode, struct file *file)
1854{
1855 return single_open(file, pl08x_debugfs_show, inode->i_private);
1856}
1857
1858static const struct file_operations pl08x_debugfs_operations = {
1859 .open = pl08x_debugfs_open,
1860 .read = seq_read,
1861 .llseek = seq_lseek,
1862 .release = single_release,
1863};
1864
1865static void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1866{
1867 /* Expose a simple debugfs interface to view all clocks */
1868 (void) debugfs_create_file(dev_name(&pl08x->adev->dev), S_IFREG | S_IRUGO,
1869 NULL, pl08x,
1870 &pl08x_debugfs_operations);
1871}
1872
1873#else
1874static inline void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1875{
1876}
1877#endif
1878
1879static int pl08x_probe(struct amba_device *adev, struct amba_id *id)
1880{
1881 struct pl08x_driver_data *pl08x;
Russell King - ARM Linuxf96ca9ec2011-01-03 22:35:08 +00001882 const struct vendor_data *vd = id->data;
Linus Walleije8689e62010-09-28 15:57:37 +02001883 int ret = 0;
1884 int i;
1885
1886 ret = amba_request_regions(adev, NULL);
1887 if (ret)
1888 return ret;
1889
1890 /* Create the driver state holder */
1891 pl08x = kzalloc(sizeof(struct pl08x_driver_data), GFP_KERNEL);
1892 if (!pl08x) {
1893 ret = -ENOMEM;
1894 goto out_no_pl08x;
1895 }
1896
1897 /* Initialize memcpy engine */
1898 dma_cap_set(DMA_MEMCPY, pl08x->memcpy.cap_mask);
1899 pl08x->memcpy.dev = &adev->dev;
1900 pl08x->memcpy.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1901 pl08x->memcpy.device_free_chan_resources = pl08x_free_chan_resources;
1902 pl08x->memcpy.device_prep_dma_memcpy = pl08x_prep_dma_memcpy;
1903 pl08x->memcpy.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1904 pl08x->memcpy.device_tx_status = pl08x_dma_tx_status;
1905 pl08x->memcpy.device_issue_pending = pl08x_issue_pending;
1906 pl08x->memcpy.device_control = pl08x_control;
1907
1908 /* Initialize slave engine */
1909 dma_cap_set(DMA_SLAVE, pl08x->slave.cap_mask);
1910 pl08x->slave.dev = &adev->dev;
1911 pl08x->slave.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1912 pl08x->slave.device_free_chan_resources = pl08x_free_chan_resources;
1913 pl08x->slave.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1914 pl08x->slave.device_tx_status = pl08x_dma_tx_status;
1915 pl08x->slave.device_issue_pending = pl08x_issue_pending;
1916 pl08x->slave.device_prep_slave_sg = pl08x_prep_slave_sg;
1917 pl08x->slave.device_control = pl08x_control;
1918
1919 /* Get the platform data */
1920 pl08x->pd = dev_get_platdata(&adev->dev);
1921 if (!pl08x->pd) {
1922 dev_err(&adev->dev, "no platform data supplied\n");
1923 goto out_no_platdata;
1924 }
1925
1926 /* Assign useful pointers to the driver state */
1927 pl08x->adev = adev;
1928 pl08x->vd = vd;
1929
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +00001930 /* By default, AHB1 only. If dualmaster, from platform */
1931 pl08x->lli_buses = PL08X_AHB1;
1932 pl08x->mem_buses = PL08X_AHB1;
1933 if (pl08x->vd->dualmaster) {
1934 pl08x->lli_buses = pl08x->pd->lli_buses;
1935 pl08x->mem_buses = pl08x->pd->mem_buses;
1936 }
1937
Linus Walleije8689e62010-09-28 15:57:37 +02001938 /* A DMA memory pool for LLIs, align on 1-byte boundary */
1939 pl08x->pool = dma_pool_create(DRIVER_NAME, &pl08x->adev->dev,
1940 PL08X_LLI_TSFR_SIZE, PL08X_ALIGN, 0);
1941 if (!pl08x->pool) {
1942 ret = -ENOMEM;
1943 goto out_no_lli_pool;
1944 }
1945
1946 spin_lock_init(&pl08x->lock);
1947
1948 pl08x->base = ioremap(adev->res.start, resource_size(&adev->res));
1949 if (!pl08x->base) {
1950 ret = -ENOMEM;
1951 goto out_no_ioremap;
1952 }
1953
1954 /* Turn on the PL08x */
1955 pl08x_ensure_on(pl08x);
1956
1957 /*
1958 * Attach the interrupt handler
1959 */
1960 writel(0x000000FF, pl08x->base + PL080_ERR_CLEAR);
1961 writel(0x000000FF, pl08x->base + PL080_TC_CLEAR);
1962
1963 ret = request_irq(adev->irq[0], pl08x_irq, IRQF_DISABLED,
Russell King - ARM Linuxb05cd8f2011-01-03 22:33:26 +00001964 DRIVER_NAME, pl08x);
Linus Walleije8689e62010-09-28 15:57:37 +02001965 if (ret) {
1966 dev_err(&adev->dev, "%s failed to request interrupt %d\n",
1967 __func__, adev->irq[0]);
1968 goto out_no_irq;
1969 }
1970
1971 /* Initialize physical channels */
1972 pl08x->phy_chans = kmalloc((vd->channels * sizeof(struct pl08x_phy_chan)),
1973 GFP_KERNEL);
1974 if (!pl08x->phy_chans) {
1975 dev_err(&adev->dev, "%s failed to allocate "
1976 "physical channel holders\n",
1977 __func__);
1978 goto out_no_phychans;
1979 }
1980
1981 for (i = 0; i < vd->channels; i++) {
1982 struct pl08x_phy_chan *ch = &pl08x->phy_chans[i];
1983
1984 ch->id = i;
1985 ch->base = pl08x->base + PL080_Cx_BASE(i);
1986 spin_lock_init(&ch->lock);
1987 ch->serving = NULL;
1988 ch->signal = -1;
1989 dev_info(&adev->dev,
1990 "physical channel %d is %s\n", i,
1991 pl08x_phy_channel_busy(ch) ? "BUSY" : "FREE");
1992 }
1993
1994 /* Register as many memcpy channels as there are physical channels */
1995 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->memcpy,
1996 pl08x->vd->channels, false);
1997 if (ret <= 0) {
1998 dev_warn(&pl08x->adev->dev,
1999 "%s failed to enumerate memcpy channels - %d\n",
2000 __func__, ret);
2001 goto out_no_memcpy;
2002 }
2003 pl08x->memcpy.chancnt = ret;
2004
2005 /* Register slave channels */
2006 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->slave,
2007 pl08x->pd->num_slave_channels,
2008 true);
2009 if (ret <= 0) {
2010 dev_warn(&pl08x->adev->dev,
2011 "%s failed to enumerate slave channels - %d\n",
2012 __func__, ret);
2013 goto out_no_slave;
2014 }
2015 pl08x->slave.chancnt = ret;
2016
2017 ret = dma_async_device_register(&pl08x->memcpy);
2018 if (ret) {
2019 dev_warn(&pl08x->adev->dev,
2020 "%s failed to register memcpy as an async device - %d\n",
2021 __func__, ret);
2022 goto out_no_memcpy_reg;
2023 }
2024
2025 ret = dma_async_device_register(&pl08x->slave);
2026 if (ret) {
2027 dev_warn(&pl08x->adev->dev,
2028 "%s failed to register slave as an async device - %d\n",
2029 __func__, ret);
2030 goto out_no_slave_reg;
2031 }
2032
2033 amba_set_drvdata(adev, pl08x);
2034 init_pl08x_debugfs(pl08x);
Russell King - ARM Linuxb05cd8f2011-01-03 22:33:26 +00002035 dev_info(&pl08x->adev->dev, "DMA: PL%03x rev%u at 0x%08llx irq %d\n",
2036 amba_part(adev), amba_rev(adev),
2037 (unsigned long long)adev->res.start, adev->irq[0]);
Linus Walleije8689e62010-09-28 15:57:37 +02002038 return 0;
2039
2040out_no_slave_reg:
2041 dma_async_device_unregister(&pl08x->memcpy);
2042out_no_memcpy_reg:
2043 pl08x_free_virtual_channels(&pl08x->slave);
2044out_no_slave:
2045 pl08x_free_virtual_channels(&pl08x->memcpy);
2046out_no_memcpy:
2047 kfree(pl08x->phy_chans);
2048out_no_phychans:
2049 free_irq(adev->irq[0], pl08x);
2050out_no_irq:
2051 iounmap(pl08x->base);
2052out_no_ioremap:
2053 dma_pool_destroy(pl08x->pool);
2054out_no_lli_pool:
2055out_no_platdata:
2056 kfree(pl08x);
2057out_no_pl08x:
2058 amba_release_regions(adev);
2059 return ret;
2060}
2061
2062/* PL080 has 8 channels and the PL080 have just 2 */
2063static struct vendor_data vendor_pl080 = {
Linus Walleije8689e62010-09-28 15:57:37 +02002064 .channels = 8,
2065 .dualmaster = true,
2066};
2067
2068static struct vendor_data vendor_pl081 = {
Linus Walleije8689e62010-09-28 15:57:37 +02002069 .channels = 2,
2070 .dualmaster = false,
2071};
2072
2073static struct amba_id pl08x_ids[] = {
2074 /* PL080 */
2075 {
2076 .id = 0x00041080,
2077 .mask = 0x000fffff,
2078 .data = &vendor_pl080,
2079 },
2080 /* PL081 */
2081 {
2082 .id = 0x00041081,
2083 .mask = 0x000fffff,
2084 .data = &vendor_pl081,
2085 },
2086 /* Nomadik 8815 PL080 variant */
2087 {
2088 .id = 0x00280880,
2089 .mask = 0x00ffffff,
2090 .data = &vendor_pl080,
2091 },
2092 { 0, 0 },
2093};
2094
2095static struct amba_driver pl08x_amba_driver = {
2096 .drv.name = DRIVER_NAME,
2097 .id_table = pl08x_ids,
2098 .probe = pl08x_probe,
2099};
2100
2101static int __init pl08x_init(void)
2102{
2103 int retval;
2104 retval = amba_driver_register(&pl08x_amba_driver);
2105 if (retval)
2106 printk(KERN_WARNING DRIVER_NAME
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +00002107 "failed to register as an AMBA device (%d)\n",
Linus Walleije8689e62010-09-28 15:57:37 +02002108 retval);
2109 return retval;
2110}
2111subsys_initcall(pl08x_init);