blob: 653e4395b7cbe6bcf6b6e4dd1af442d1473a7852 [file] [log] [blame]
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +08001/*
2 * at91sam9263.dtsi - Device Tree Include file for AT91SAM9263 family SoC
3 *
4 * Copyright (C) 2012 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
5 *
6 * Licensed under GPLv2 only.
7 */
8
Jean-Christophe PLAGNIOL-VILLARD6db64d22013-05-15 01:21:50 +08009#include "skeleton.dtsi"
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +080010#include <dt-bindings/pinctrl/at91.h>
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +080011#include <dt-bindings/interrupt-controller/irq.h>
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +080012#include <dt-bindings/gpio/gpio.h>
Alexandre Bellonic2375822014-06-23 06:03:37 +020013#include <dt-bindings/clock/at91.h>
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +080014
15/ {
16 model = "Atmel AT91SAM9263 family SoC";
17 compatible = "atmel,at91sam9263";
18 interrupt-parent = <&aic>;
19
20 aliases {
21 serial0 = &dbgu;
22 serial1 = &usart0;
23 serial2 = &usart1;
24 serial3 = &usart2;
25 gpio0 = &pioA;
26 gpio1 = &pioB;
27 gpio2 = &pioC;
28 gpio3 = &pioD;
29 gpio4 = &pioE;
30 tcb0 = &tcb0;
Ludovic Desroches05dcd362012-09-12 08:42:16 +020031 i2c0 = &i2c0;
Bo Shen099343c2012-11-07 11:41:41 +080032 ssc0 = &ssc0;
33 ssc1 = &ssc1;
Bo Shenf3ab0522013-12-19 11:59:17 +080034 pwm0 = &pwm0;
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +080035 };
Alexandre Bellonic2375822014-06-23 06:03:37 +020036
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +080037 cpus {
Lorenzo Pieralisie757a6e2013-04-18 18:31:35 +010038 #address-cells = <0>;
39 #size-cells = <0>;
40
41 cpu {
42 compatible = "arm,arm926ej-s";
43 device_type = "cpu";
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +080044 };
45 };
46
47 memory {
48 reg = <0x20000000 0x08000000>;
49 };
50
Alexandre Bellonic2375822014-06-23 06:03:37 +020051 clocks {
52 main_xtal: main_xtal {
53 compatible = "fixed-clock";
54 #clock-cells = <0>;
55 clock-frequency = <0>;
56 };
57
58 slow_xtal: slow_xtal {
59 compatible = "fixed-clock";
60 #clock-cells = <0>;
61 clock-frequency = <0>;
62 };
63 };
64
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +080065 ahb {
66 compatible = "simple-bus";
67 #address-cells = <1>;
68 #size-cells = <1>;
69 ranges;
70
71 apb {
72 compatible = "simple-bus";
73 #address-cells = <1>;
74 #size-cells = <1>;
75 ranges;
76
77 aic: interrupt-controller@fffff000 {
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +020078 #interrupt-cells = <3>;
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +080079 compatible = "atmel,at91rm9200-aic";
80 interrupt-controller;
81 reg = <0xfffff000 0x200>;
Jean-Christophe PLAGNIOL-VILLARDc6573942012-04-09 19:36:36 +080082 atmel,external-irqs = <30 31>;
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +080083 };
84
85 pmc: pmc@fffffc00 {
86 compatible = "atmel,at91rm9200-pmc";
87 reg = <0xfffffc00 0x100>;
Alexandre Bellonic2375822014-06-23 06:03:37 +020088 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
89 interrupt-controller;
90 #address-cells = <1>;
91 #size-cells = <0>;
92 #interrupt-cells = <1>;
93
94 main_osc: main_osc {
95 compatible = "atmel,at91rm9200-clk-main-osc";
96 #clock-cells = <0>;
97 interrupts-extended = <&pmc AT91_PMC_MOSCS>;
98 clocks = <&main_xtal>;
99 };
100
101 main: mainck {
102 compatible = "atmel,at91rm9200-clk-main";
103 #clock-cells = <0>;
104 clocks = <&main_osc>;
105 };
106
107 plla: pllack {
108 compatible = "atmel,at91rm9200-clk-pll";
109 #clock-cells = <0>;
110 interrupts-extended = <&pmc AT91_PMC_LOCKA>;
111 clocks = <&main>;
112 reg = <0>;
113 atmel,clk-input-range = <1000000 32000000>;
114 #atmel,pll-clk-output-range-cells = <4>;
115 atmel,pll-clk-output-ranges = <80000000 200000000 0 1>,
116 <190000000 240000000 2 1>;
117 };
118
119 pllb: pllbck {
120 compatible = "atmel,at91rm9200-clk-pll";
121 #clock-cells = <0>;
122 interrupts-extended = <&pmc AT91_PMC_LOCKB>;
123 clocks = <&main>;
124 reg = <1>;
Boris Brezillon106c67a2014-10-10 15:50:21 +0200125 atmel,clk-input-range = <1000000 32000000>;
Alexandre Bellonic2375822014-06-23 06:03:37 +0200126 #atmel,pll-clk-output-range-cells = <4>;
Boris Brezillon106c67a2014-10-10 15:50:21 +0200127 atmel,pll-clk-output-ranges = <80000000 200000000 0 1>,
128 <190000000 240000000 2 1>;
Alexandre Bellonic2375822014-06-23 06:03:37 +0200129 };
130
131 mck: masterck {
132 compatible = "atmel,at91rm9200-clk-master";
133 #clock-cells = <0>;
134 interrupts-extended = <&pmc AT91_PMC_MCKRDY>;
135 clocks = <&slow_xtal>, <&main>, <&plla>, <&pllb>;
136 atmel,clk-output-range = <0 120000000>;
137 atmel,clk-divisors = <1 2 4 0>;
138 };
139
140 usb: usbck {
141 compatible = "atmel,at91rm9200-clk-usb";
142 #clock-cells = <0>;
143 atmel,clk-divisors = <1 2 4 0>;
144 clocks = <&pllb>;
145 };
146
147 prog: progck {
148 compatible = "atmel,at91rm9200-clk-programmable";
149 #address-cells = <1>;
150 #size-cells = <0>;
151 interrupt-parent = <&pmc>;
152 clocks = <&slow_xtal>, <&main>, <&plla>, <&pllb>;
153
154 prog0: prog0 {
155 #clock-cells = <0>;
156 reg = <0>;
157 interrupts = <AT91_PMC_PCKRDY(0)>;
158 };
159
160 prog1: prog1 {
161 #clock-cells = <0>;
162 reg = <1>;
163 interrupts = <AT91_PMC_PCKRDY(1)>;
164 };
165
166 prog2: prog2 {
167 #clock-cells = <0>;
168 reg = <2>;
169 interrupts = <AT91_PMC_PCKRDY(2)>;
170 };
171
172 prog3: prog3 {
173 #clock-cells = <0>;
174 reg = <3>;
175 interrupts = <AT91_PMC_PCKRDY(3)>;
176 };
177 };
178
179 systemck {
180 compatible = "atmel,at91rm9200-clk-system";
181 #address-cells = <1>;
182 #size-cells = <0>;
183
184 uhpck: uhpck {
185 #clock-cells = <0>;
186 reg = <6>;
187 clocks = <&usb>;
188 };
189
190 udpck: udpck {
191 #clock-cells = <0>;
192 reg = <7>;
193 clocks = <&usb>;
194 };
195
196 pck0: pck0 {
197 #clock-cells = <0>;
198 reg = <8>;
199 clocks = <&prog0>;
200 };
201
202 pck1: pck1 {
203 #clock-cells = <0>;
204 reg = <9>;
205 clocks = <&prog1>;
206 };
207
208 pck2: pck2 {
209 #clock-cells = <0>;
210 reg = <10>;
211 clocks = <&prog2>;
212 };
213
214 pck3: pck3 {
215 #clock-cells = <0>;
216 reg = <11>;
217 clocks = <&prog3>;
218 };
219 };
220
221 periphck {
222 compatible = "atmel,at91rm9200-clk-peripheral";
223 #address-cells = <1>;
224 #size-cells = <0>;
225 clocks = <&mck>;
226
227 pioA_clk: pioA_clk {
228 #clock-cells = <0>;
229 reg = <2>;
230 };
231
232 pioB_clk: pioB_clk {
233 #clock-cells = <0>;
234 reg = <3>;
235 };
236
237 pioCDE_clk: pioCDE_clk {
238 #clock-cells = <0>;
239 reg = <4>;
240 };
241
242 usart0_clk: usart0_clk {
243 #clock-cells = <0>;
244 reg = <7>;
245 };
246
247 usart1_clk: usart1_clk {
248 #clock-cells = <0>;
249 reg = <8>;
250 };
251
252 usart2_clk: usart2_clk {
253 #clock-cells = <0>;
254 reg = <9>;
255 };
256
257 mci0_clk: mci0_clk {
258 #clock-cells = <0>;
259 reg = <10>;
260 };
261
262 mci1_clk: mci1_clk {
263 #clock-cells = <0>;
264 reg = <11>;
265 };
266
267 can_clk: can_clk {
268 #clock-cells = <0>;
269 reg = <12>;
270 };
271
272 twi0_clk: twi0_clk {
273 #clock-cells = <0>;
274 reg = <13>;
275 };
276
277 spi0_clk: spi0_clk {
278 #clock-cells = <0>;
279 reg = <14>;
280 };
281
282 spi1_clk: spi1_clk {
283 #clock-cells = <0>;
284 reg = <15>;
285 };
286
287 ssc0_clk: ssc0_clk {
288 #clock-cells = <0>;
289 reg = <16>;
290 };
291
292 ssc1_clk: ssc1_clk {
293 #clock-cells = <0>;
294 reg = <17>;
295 };
296
297 ac91_clk: ac97_clk {
298 #clock-cells = <0>;
299 reg = <18>;
300 };
301
302 tcb_clk: tcb_clk {
303 #clock-cells = <0>;
304 reg = <19>;
305 };
306
307 pwm_clk: pwm_clk {
308 #clock-cells = <0>;
309 reg = <20>;
310 };
311
312 macb0_clk: macb0_clk {
313 #clock-cells = <0>;
314 reg = <21>;
315 };
316
317 g2de_clk: g2de_clk {
318 #clock-cells = <0>;
319 reg = <23>;
320 };
321
322 udc_clk: udc_clk {
323 #clock-cells = <0>;
324 reg = <24>;
325 };
326
327 isi_clk: isi_clk {
328 #clock-cells = <0>;
329 reg = <25>;
330 };
331
332 lcd_clk: lcd_clk {
333 #clock-cells = <0>;
334 reg = <26>;
335 };
336
337 dma_clk: dma_clk {
338 #clock-cells = <0>;
339 reg = <27>;
340 };
341
342 ohci_clk: ohci_clk {
343 #clock-cells = <0>;
344 reg = <29>;
345 };
346 };
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +0800347 };
348
Maxime Ripard1e165a72014-07-03 12:01:29 +0200349 ramc0: ramc@ffffe200 {
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +0800350 compatible = "atmel,at91sam9260-sdramc";
Maxime Ripard1e165a72014-07-03 12:01:29 +0200351 reg = <0xffffe200 0x200>;
352 };
353
354 ramc1: ramc@ffffe800 {
355 compatible = "atmel,at91sam9260-sdramc";
356 reg = <0xffffe800 0x200>;
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +0800357 };
358
359 pit: timer@fffffd30 {
360 compatible = "atmel,at91sam9260-pit";
361 reg = <0xfffffd30 0xf>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800362 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
Alexandre Bellonic2375822014-06-23 06:03:37 +0200363 clocks = <&mck>;
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +0800364 };
365
366 tcb0: timer@fff7c000 {
367 compatible = "atmel,at91rm9200-tcb";
368 reg = <0xfff7c000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800369 interrupts = <19 IRQ_TYPE_LEVEL_HIGH 0>;
Alexandre Bellonic2375822014-06-23 06:03:37 +0200370 clocks = <&tcb_clk>;
371 clock-names = "t0_clk";
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +0800372 };
373
374 rstc@fffffd00 {
375 compatible = "atmel,at91sam9260-rstc";
376 reg = <0xfffffd00 0x10>;
377 };
378
379 shdwc@fffffd10 {
380 compatible = "atmel,at91sam9260-shdwc";
381 reg = <0xfffffd10 0x10>;
382 };
383
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800384 pinctrl@fffff200 {
385 #address-cells = <1>;
386 #size-cells = <1>;
387 compatible = "atmel,at91rm9200-pinctrl", "simple-bus";
388 ranges = <0xfffff200 0xfffff200 0xa00>;
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +0800389
Jean-Christophe PLAGNIOL-VILLARD5314ec82012-07-05 16:56:09 +0800390 atmel,mux-mask = <
391 /* A B */
392 0xfffffffb 0xffffe07f /* pioA */
393 0x0007ffff 0x39072fff /* pioB */
394 0xffffffff 0x3ffffff8 /* pioC */
395 0xfffffbff 0xffffffff /* pioD */
396 0xffe00fff 0xfbfcff00 /* pioE */
397 >;
398
399 /* shared pinctrl settings */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800400 dbgu {
401 pinctrl_dbgu: dbgu-0 {
402 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800403 <AT91_PIOC 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC30 periph A */
404 AT91_PIOC 31 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PC31 periph with pullup */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800405 };
406 };
407
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800408 usart0 {
409 pinctrl_usart0: usart0-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800410 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800411 <AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA26 periph A with pullup */
412 AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA27 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800413 };
414
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800415 pinctrl_usart0_rts: usart0_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800416 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800417 <AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA28 periph A */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800418 };
419
420 pinctrl_usart0_cts: usart0_cts-0 {
421 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800422 <AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA29 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800423 };
424 };
425
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800426 usart1 {
427 pinctrl_usart1: usart1-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800428 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800429 <AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD0 periph A with pullup */
430 AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD1 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800431 };
432
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800433 pinctrl_usart1_rts: usart1_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800434 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800435 <AT91_PIOD 7 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD7 periph B */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800436 };
437
438 pinctrl_usart1_cts: usart1_cts-0 {
439 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800440 <AT91_PIOD 8 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD8 periph B */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800441 };
442 };
443
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800444 usart2 {
445 pinctrl_usart2: usart2-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800446 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800447 <AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD2 periph A with pullup */
448 AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD3 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800449 };
450
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800451 pinctrl_usart2_rts: usart2_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800452 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800453 <AT91_PIOD 5 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD5 periph B */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800454 };
455
456 pinctrl_usart2_cts: usart2_cts-0 {
457 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800458 <AT91_PIOD 6 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD6 periph B */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800459 };
460 };
Jean-Christophe PLAGNIOL-VILLARD5314ec82012-07-05 16:56:09 +0800461
Jean-Christophe PLAGNIOL-VILLARD7a38d452012-07-12 23:36:52 +0800462 nand {
463 pinctrl_nand: nand-0 {
464 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800465 <AT91_PIOA 22 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PA22 gpio RDY pin pull_up*/
466 AT91_PIOD 15 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; /* PD15 gpio enable pin pull_up */
Jean-Christophe PLAGNIOL-VILLARD7a38d452012-07-12 23:36:52 +0800467 };
468 };
469
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800470 macb {
471 pinctrl_macb_rmii: macb_rmii-0 {
472 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800473 <AT91_PIOC 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC25 periph B */
474 AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE21 periph A */
475 AT91_PIOE 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE23 periph A */
476 AT91_PIOE 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE24 periph A */
477 AT91_PIOE 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE25 periph A */
478 AT91_PIOE 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE26 periph A */
479 AT91_PIOE 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE27 periph A */
480 AT91_PIOE 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE28 periph A */
481 AT91_PIOE 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE29 periph A */
482 AT91_PIOE 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PE30 periph A */
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800483 };
484
485 pinctrl_macb_rmii_mii: macb_rmii_mii-0 {
486 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800487 <AT91_PIOC 20 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC20 periph B */
488 AT91_PIOC 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC21 periph B */
489 AT91_PIOC 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC22 periph B */
490 AT91_PIOC 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC23 periph B */
491 AT91_PIOC 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC24 periph B */
492 AT91_PIOC 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC25 periph B */
493 AT91_PIOC 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC27 periph B */
494 AT91_PIOE 22 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE22 periph B */
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800495 };
496 };
497
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800498 mmc0 {
499 pinctrl_mmc0_clk: mmc0_clk-0 {
500 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800501 <AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA12 periph A */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800502 };
503
504 pinctrl_mmc0_slot0_cmd_dat0: mmc0_slot0_cmd_dat0-0 {
505 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800506 <AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA1 periph A with pullup */
507 AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA0 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800508 };
509
510 pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
511 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800512 <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA3 periph A with pullup */
513 AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA4 periph A with pullup */
514 AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA5 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800515 };
516
517 pinctrl_mmc0_slot1_cmd_dat0: mmc0_slot1_cmd_dat0-0 {
518 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800519 <AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA16 periph A with pullup */
520 AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA17 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800521 };
522
523 pinctrl_mmc0_slot1_dat1_3: mmc0_slot1_dat1_3-0 {
524 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800525 <AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA18 periph A with pullup */
526 AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA19 periph A with pullup */
527 AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA20 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800528 };
529 };
530
531 mmc1 {
532 pinctrl_mmc1_clk: mmc1_clk-0 {
533 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800534 <AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA6 periph A */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800535 };
536
537 pinctrl_mmc1_slot0_cmd_dat0: mmc1_slot0_cmd_dat0-0 {
538 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800539 <AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA7 periph A with pullup */
540 AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA8 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800541 };
542
543 pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 {
544 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800545 <AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA9 periph A with pullup */
546 AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA10 periph A with pullup */
547 AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA11 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800548 };
549
550 pinctrl_mmc1_slot1_cmd_dat0: mmc1_slot1_cmd_dat0-0 {
551 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800552 <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA21 periph A with pullup */
553 AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA22 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800554 };
555
556 pinctrl_mmc1_slot1_dat1_3: mmc1_slot1_dat1_3-0 {
557 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800558 <AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA23 periph A with pullup */
559 AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA24 periph A with pullup */
560 AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA25 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800561 };
562 };
563
Bo Shen544ae6b2013-01-11 15:08:30 +0100564 ssc0 {
565 pinctrl_ssc0_tx: ssc0_tx-0 {
566 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800567 <AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB0 periph B */
568 AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB1 periph B */
569 AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB2 periph B */
Bo Shen544ae6b2013-01-11 15:08:30 +0100570 };
571
572 pinctrl_ssc0_rx: ssc0_rx-0 {
573 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800574 <AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB3 periph B */
575 AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB4 periph B */
576 AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB5 periph B */
Bo Shen544ae6b2013-01-11 15:08:30 +0100577 };
578 };
579
580 ssc1 {
581 pinctrl_ssc1_tx: ssc1_tx-0 {
582 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800583 <AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A */
584 AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB7 periph A */
585 AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB8 periph A */
Bo Shen544ae6b2013-01-11 15:08:30 +0100586 };
587
588 pinctrl_ssc1_rx: ssc1_rx-0 {
589 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800590 <AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A */
591 AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB10 periph A */
592 AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB11 periph A */
Bo Shen544ae6b2013-01-11 15:08:30 +0100593 };
594 };
595
Wenyou Yanga68b7282013-04-03 14:03:52 +0800596 spi0 {
597 pinctrl_spi0: spi0-0 {
598 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800599 <AT91_PIOA 0 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA0 periph B SPI0_MISO pin */
600 AT91_PIOA 1 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA1 periph B SPI0_MOSI pin */
601 AT91_PIOA 2 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA2 periph B SPI0_SPCK pin */
Wenyou Yanga68b7282013-04-03 14:03:52 +0800602 };
603 };
604
605 spi1 {
606 pinctrl_spi1: spi1-0 {
607 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800608 <AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A SPI1_MISO pin */
609 AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A SPI1_MOSI pin */
610 AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB14 periph A SPI1_SPCK pin */
Wenyou Yanga68b7282013-04-03 14:03:52 +0800611 };
612 };
613
Boris BREZILLON028633c2013-05-24 10:05:56 +0000614 tcb0 {
615 pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
616 atmel,pins = <AT91_PIOB 28 AT91_PERIPH_B AT91_PINCTRL_NONE>;
617 };
618
619 pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
620 atmel,pins = <AT91_PIOC 28 AT91_PERIPH_B AT91_PINCTRL_NONE>;
621 };
622
623 pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
624 atmel,pins = <AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE>;
625 };
626
627 pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
628 atmel,pins = <AT91_PIOE 18 AT91_PERIPH_B AT91_PINCTRL_NONE>;
629 };
630
631 pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
632 atmel,pins = <AT91_PIOE 8 AT91_PERIPH_B AT91_PINCTRL_NONE>;
633 };
634
635 pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
636 atmel,pins = <AT91_PIOB 17 AT91_PERIPH_B AT91_PINCTRL_NONE>;
637 };
638
639 pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
640 atmel,pins = <AT91_PIOE 19 AT91_PERIPH_B AT91_PINCTRL_NONE>;
641 };
642
643 pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
644 atmel,pins = <AT91_PIOE 9 AT91_PERIPH_B AT91_PINCTRL_NONE>;
645 };
646
647 pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
648 atmel,pins = <AT91_PIOB 18 AT91_PERIPH_B AT91_PINCTRL_NONE>;
649 };
650 };
651
Jean-Christophe PLAGNIOL-VILLARDf8a0d792013-03-29 04:50:46 +0800652 fb {
653 pinctrl_fb: fb-0 {
654 atmel,pins =
655 <AT91_PIOC 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC1 periph A */
656 AT91_PIOC 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC2 periph A */
657 AT91_PIOC 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC3 periph A */
658 AT91_PIOB 9 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB9 periph B */
659 AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC6 periph A */
660 AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC7 periph A */
661 AT91_PIOC 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC8 periph A */
662 AT91_PIOC 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC9 periph A */
663 AT91_PIOC 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC10 periph A */
664 AT91_PIOC 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC11 periph A */
665 AT91_PIOC 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC14 periph A */
666 AT91_PIOC 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC15 periph A */
667 AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC16 periph A */
668 AT91_PIOC 12 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC12 periph B */
669 AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC18 periph A */
670 AT91_PIOC 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC19 periph A */
671 AT91_PIOC 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC22 periph A */
672 AT91_PIOC 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC23 periph A */
673 AT91_PIOC 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC24 periph A */
674 AT91_PIOC 17 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC17 periph B */
675 AT91_PIOC 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC26 periph A */
676 AT91_PIOC 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC27 periph A */
677 };
678 };
679
Alexander Stein2667c6a2014-10-06 14:40:07 +0200680 can {
681 pinctrl_can_rx_tx: can_rx_tx {
682 atmel,pins =
683 <AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* CANRX, conflicts with IRQ0 */
684 AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* CANTX, conflicts with PCK0 */
685 };
686 };
687
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800688 pioA: gpio@fffff200 {
689 compatible = "atmel,at91rm9200-gpio";
690 reg = <0xfffff200 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800691 interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800692 #gpio-cells = <2>;
693 gpio-controller;
694 interrupt-controller;
695 #interrupt-cells = <2>;
Alexandre Bellonic2375822014-06-23 06:03:37 +0200696 clocks = <&pioA_clk>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800697 };
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +0800698
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800699 pioB: gpio@fffff400 {
700 compatible = "atmel,at91rm9200-gpio";
701 reg = <0xfffff400 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800702 interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800703 #gpio-cells = <2>;
704 gpio-controller;
705 interrupt-controller;
706 #interrupt-cells = <2>;
Alexandre Bellonic2375822014-06-23 06:03:37 +0200707 clocks = <&pioB_clk>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800708 };
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +0800709
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800710 pioC: gpio@fffff600 {
711 compatible = "atmel,at91rm9200-gpio";
712 reg = <0xfffff600 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800713 interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800714 #gpio-cells = <2>;
715 gpio-controller;
716 interrupt-controller;
717 #interrupt-cells = <2>;
Alexandre Bellonic2375822014-06-23 06:03:37 +0200718 clocks = <&pioCDE_clk>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800719 };
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +0800720
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800721 pioD: gpio@fffff800 {
722 compatible = "atmel,at91rm9200-gpio";
723 reg = <0xfffff800 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800724 interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800725 #gpio-cells = <2>;
726 gpio-controller;
727 interrupt-controller;
728 #interrupt-cells = <2>;
Alexandre Bellonic2375822014-06-23 06:03:37 +0200729 clocks = <&pioCDE_clk>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800730 };
731
732 pioE: gpio@fffffa00 {
733 compatible = "atmel,at91rm9200-gpio";
734 reg = <0xfffffa00 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800735 interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800736 #gpio-cells = <2>;
737 gpio-controller;
738 interrupt-controller;
739 #interrupt-cells = <2>;
Alexandre Bellonic2375822014-06-23 06:03:37 +0200740 clocks = <&pioCDE_clk>;
Jean-Christophe PLAGNIOL-VILLARD5314ec82012-07-05 16:56:09 +0800741 };
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +0800742 };
743
744 dbgu: serial@ffffee00 {
745 compatible = "atmel,at91sam9260-usart";
746 reg = <0xffffee00 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800747 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800748 pinctrl-names = "default";
749 pinctrl-0 = <&pinctrl_dbgu>;
Alexandre Bellonic2375822014-06-23 06:03:37 +0200750 clocks = <&mck>;
751 clock-names = "usart";
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +0800752 status = "disabled";
753 };
754
755 usart0: serial@fff8c000 {
756 compatible = "atmel,at91sam9260-usart";
757 reg = <0xfff8c000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800758 interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +0800759 atmel,use-dma-rx;
760 atmel,use-dma-tx;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800761 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800762 pinctrl-0 = <&pinctrl_usart0>;
Alexandre Bellonic2375822014-06-23 06:03:37 +0200763 clocks = <&usart0_clk>;
764 clock-names = "usart";
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +0800765 status = "disabled";
766 };
767
768 usart1: serial@fff90000 {
769 compatible = "atmel,at91sam9260-usart";
770 reg = <0xfff90000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800771 interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>;
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +0800772 atmel,use-dma-rx;
773 atmel,use-dma-tx;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800774 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800775 pinctrl-0 = <&pinctrl_usart1>;
Alexandre Bellonic2375822014-06-23 06:03:37 +0200776 clocks = <&usart1_clk>;
777 clock-names = "usart";
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +0800778 status = "disabled";
779 };
780
781 usart2: serial@fff94000 {
782 compatible = "atmel,at91sam9260-usart";
783 reg = <0xfff94000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800784 interrupts = <9 IRQ_TYPE_LEVEL_HIGH 5>;
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +0800785 atmel,use-dma-rx;
786 atmel,use-dma-tx;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800787 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800788 pinctrl-0 = <&pinctrl_usart2>;
Alexandre Bellonic2375822014-06-23 06:03:37 +0200789 clocks = <&usart2_clk>;
790 clock-names = "usart";
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +0800791 status = "disabled";
792 };
793
Bo Shen099343c2012-11-07 11:41:41 +0800794 ssc0: ssc@fff98000 {
795 compatible = "atmel,at91rm9200-ssc";
796 reg = <0xfff98000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800797 interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>;
Bo Shen544ae6b2013-01-11 15:08:30 +0100798 pinctrl-names = "default";
799 pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
Alexandre Bellonic2375822014-06-23 06:03:37 +0200800 clocks = <&ssc0_clk>;
801 clock-names = "pclk";
Bo Shen315656b2012-12-13 10:05:07 +0800802 status = "disabled";
Bo Shen099343c2012-11-07 11:41:41 +0800803 };
804
805 ssc1: ssc@fff9c000 {
806 compatible = "atmel,at91rm9200-ssc";
807 reg = <0xfff9c000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800808 interrupts = <17 IRQ_TYPE_LEVEL_HIGH 5>;
Bo Shen544ae6b2013-01-11 15:08:30 +0100809 pinctrl-names = "default";
810 pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
Alexandre Bellonic2375822014-06-23 06:03:37 +0200811 clocks = <&ssc1_clk>;
812 clock-names = "pclk";
Bo Shen315656b2012-12-13 10:05:07 +0800813 status = "disabled";
Bo Shen099343c2012-11-07 11:41:41 +0800814 };
815
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +0800816 macb0: ethernet@fffbc000 {
817 compatible = "cdns,at32ap7000-macb", "cdns,macb";
818 reg = <0xfffbc000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800819 interrupts = <21 IRQ_TYPE_LEVEL_HIGH 3>;
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800820 pinctrl-names = "default";
821 pinctrl-0 = <&pinctrl_macb_rmii>;
Alexandre Bellonic2375822014-06-23 06:03:37 +0200822 clocks = <&macb0_clk>, <&macb0_clk>;
823 clock-names = "hclk", "pclk";
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +0800824 status = "disabled";
825 };
826
827 usb1: gadget@fff78000 {
828 compatible = "atmel,at91rm9200-udc";
829 reg = <0xfff78000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800830 interrupts = <24 IRQ_TYPE_LEVEL_HIGH 2>;
Alexandre Bellonic2375822014-06-23 06:03:37 +0200831 clocks = <&udc_clk>, <&udpck>;
832 clock-names = "pclk", "hclk";
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +0800833 status = "disabled";
834 };
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200835
836 i2c0: i2c@fff88000 {
Jean-Jacques Hiblot821003b2014-01-15 11:24:46 +0100837 compatible = "atmel,at91sam9260-i2c";
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200838 reg = <0xfff88000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800839 interrupts = <13 IRQ_TYPE_LEVEL_HIGH 6>;
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200840 #address-cells = <1>;
841 #size-cells = <0>;
Alexandre Bellonic2375822014-06-23 06:03:37 +0200842 clocks = <&twi0_clk>;
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200843 status = "disabled";
844 };
Ludovic Desroches98731372012-11-19 12:23:36 +0100845
846 mmc0: mmc@fff80000 {
847 compatible = "atmel,hsmci";
848 reg = <0xfff80000 0x600>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800849 interrupts = <10 IRQ_TYPE_LEVEL_HIGH 0>;
Andreas Henrikssonb65e0fb2014-09-23 17:12:52 +0200850 pinctrl-names = "default";
Ludovic Desroches98731372012-11-19 12:23:36 +0100851 #address-cells = <1>;
852 #size-cells = <0>;
Alexandre Bellonic2375822014-06-23 06:03:37 +0200853 clocks = <&mci0_clk>;
854 clock-names = "mci_clk";
Ludovic Desroches98731372012-11-19 12:23:36 +0100855 status = "disabled";
856 };
857
858 mmc1: mmc@fff84000 {
859 compatible = "atmel,hsmci";
860 reg = <0xfff84000 0x600>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800861 interrupts = <11 IRQ_TYPE_LEVEL_HIGH 0>;
Andreas Henrikssonb65e0fb2014-09-23 17:12:52 +0200862 pinctrl-names = "default";
Ludovic Desroches98731372012-11-19 12:23:36 +0100863 #address-cells = <1>;
864 #size-cells = <0>;
Alexandre Bellonic2375822014-06-23 06:03:37 +0200865 clocks = <&mci1_clk>;
866 clock-names = "mci_clk";
Ludovic Desroches98731372012-11-19 12:23:36 +0100867 status = "disabled";
868 };
Linus Torvaldsdb5b0ae2012-12-13 10:39:26 -0800869
Fabio Porcedda7492e7c2012-11-12 09:37:26 +0100870 watchdog@fffffd40 {
871 compatible = "atmel,at91sam9260-wdt";
872 reg = <0xfffffd40 0x10>;
Boris BREZILLONfe46aa62013-10-04 09:24:14 +0200873 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
874 atmel,watchdog-type = "hardware";
875 atmel,reset-type = "all";
876 atmel,dbg-halt;
877 atmel,idle-halt;
Fabio Porcedda7492e7c2012-11-12 09:37:26 +0100878 status = "disabled";
879 };
Richard Genoudd50f88a2013-04-03 14:02:18 +0800880
881 spi0: spi@fffa4000 {
882 #address-cells = <1>;
883 #size-cells = <0>;
884 compatible = "atmel,at91rm9200-spi";
885 reg = <0xfffa4000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800886 interrupts = <14 IRQ_TYPE_LEVEL_HIGH 3>;
Wenyou Yanga68b7282013-04-03 14:03:52 +0800887 pinctrl-names = "default";
888 pinctrl-0 = <&pinctrl_spi0>;
Alexandre Bellonic2375822014-06-23 06:03:37 +0200889 clocks = <&spi0_clk>;
890 clock-names = "spi_clk";
Richard Genoudd50f88a2013-04-03 14:02:18 +0800891 status = "disabled";
892 };
893
894 spi1: spi@fffa8000 {
895 #address-cells = <1>;
896 #size-cells = <0>;
897 compatible = "atmel,at91rm9200-spi";
898 reg = <0xfffa8000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800899 interrupts = <15 IRQ_TYPE_LEVEL_HIGH 3>;
Wenyou Yanga68b7282013-04-03 14:03:52 +0800900 pinctrl-names = "default";
901 pinctrl-0 = <&pinctrl_spi1>;
Alexandre Bellonic2375822014-06-23 06:03:37 +0200902 clocks = <&spi1_clk>;
903 clock-names = "spi_clk";
Richard Genoudd50f88a2013-04-03 14:02:18 +0800904 status = "disabled";
905 };
Bo Shenf3ab0522013-12-19 11:59:17 +0800906
907 pwm0: pwm@fffb8000 {
908 compatible = "atmel,at91sam9rl-pwm";
909 reg = <0xfffb8000 0x300>;
910 interrupts = <20 IRQ_TYPE_LEVEL_HIGH 4>;
911 #pwm-cells = <3>;
Alexandre Bellonic2375822014-06-23 06:03:37 +0200912 clocks = <&pwm_clk>;
913 clock-names = "pwm_clk";
Bo Shenf3ab0522013-12-19 11:59:17 +0800914 status = "disabled";
915 };
Alexander Stein2667c6a2014-10-06 14:40:07 +0200916
917 can: can@fffac000 {
918 compatible = "atmel,at91sam9263-can";
919 reg = <0xfffac000 0x300>;
920 interrupts = <12 IRQ_TYPE_LEVEL_HIGH 3>;
921 pinctrl-names = "default";
922 pinctrl-0 = <&pinctrl_can_rx_tx>;
923 clocks = <&can_clk>;
924 clock-names = "can_clk";
925 status = "disabled";
926 };
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +0800927 };
928
Jean-Christophe PLAGNIOL-VILLARDf8a0d792013-03-29 04:50:46 +0800929 fb0: fb@0x00700000 {
930 compatible = "atmel,at91sam9263-lcdc";
931 reg = <0x00700000 0x1000>;
932 interrupts = <26 IRQ_TYPE_LEVEL_HIGH 3>;
933 pinctrl-names = "default";
934 pinctrl-0 = <&pinctrl_fb>;
935 status = "disabled";
936 };
937
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +0800938 nand0: nand@40000000 {
939 compatible = "atmel,at91rm9200-nand";
940 #address-cells = <1>;
941 #size-cells = <1>;
942 reg = <0x40000000 0x10000000
943 0xffffe000 0x200
944 >;
945 atmel,nand-addr-offset = <21>;
946 atmel,nand-cmd-offset = <22>;
Jean-Christophe PLAGNIOL-VILLARD7a38d452012-07-12 23:36:52 +0800947 pinctrl-names = "default";
948 pinctrl-0 = <&pinctrl_nand>;
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +0800949 gpios = <&pioA 22 GPIO_ACTIVE_HIGH
950 &pioD 15 GPIO_ACTIVE_HIGH
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +0800951 0
952 >;
953 status = "disabled";
954 };
955
956 usb0: ohci@00a00000 {
957 compatible = "atmel,at91rm9200-ohci", "usb-ohci";
958 reg = <0x00a00000 0x100000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800959 interrupts = <29 IRQ_TYPE_LEVEL_HIGH 2>;
Alexandre Bellonic2375822014-06-23 06:03:37 +0200960 clocks = <&usb>, <&ohci_clk>, <&ohci_clk>, <&uhpck>;
961 clock-names = "usb_clk", "ohci_clk", "hclk", "uhpck";
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +0800962 status = "disabled";
963 };
964 };
965
966 i2c@0 {
967 compatible = "i2c-gpio";
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +0800968 gpios = <&pioB 4 GPIO_ACTIVE_HIGH /* sda */
969 &pioB 5 GPIO_ACTIVE_HIGH /* scl */
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +0800970 >;
971 i2c-gpio,sda-open-drain;
972 i2c-gpio,scl-open-drain;
973 i2c-gpio,delay-us = <2>; /* ~100 kHz */
974 #address-cells = <1>;
975 #size-cells = <0>;
976 status = "disabled";
977 };
978};