blob: be13eb39fbf4faf0ddc48f86ea3cf1327770a458 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Driver for Motorola IMX serial ports
3 *
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 *
6 * Author: Sascha Hauer <sascha@saschahauer.de>
7 * Copyright (C) 2004 Pengutronix
8 *
Fabian Godehardtb6e49132009-06-11 14:53:18 +01009 * Copyright (C) 2009 emlix GmbH
10 * Author: Fabian Godehardt (added IrDA support for iMX)
11 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
25 *
26 * [29-Mar-2005] Mike Lee
27 * Added hardware handshake
28 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
31#define SUPPORT_SYSRQ
32#endif
33
34#include <linux/module.h>
35#include <linux/ioport.h>
36#include <linux/init.h>
37#include <linux/console.h>
38#include <linux/sysrq.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010039#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/tty.h>
41#include <linux/tty_flip.h>
42#include <linux/serial_core.h>
43#include <linux/serial.h>
Sascha Hauer38a41fd2008-07-05 10:02:46 +020044#include <linux/clk.h>
Fabian Godehardtb6e49132009-06-11 14:53:18 +010045#include <linux/delay.h>
Oskar Schirmer534fca02009-06-11 14:52:23 +010046#include <linux/rational.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090047#include <linux/slab.h>
Shawn Guo22698aa2011-06-25 02:04:34 +080048#include <linux/of.h>
49#include <linux/of_device.h>
Sachin Kamate32a9f82013-01-07 10:25:03 +053050#include <linux/io.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080051#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020054#include <linux/platform_data/serial-imx.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080055#include <linux/platform_data/dma-imx.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Sascha Hauerff4bfb22007-04-26 08:26:13 +010057/* Register definitions */
58#define URXD0 0x0 /* Receiver Register */
59#define URTX0 0x40 /* Transmitter Register */
60#define UCR1 0x80 /* Control Register 1 */
61#define UCR2 0x84 /* Control Register 2 */
62#define UCR3 0x88 /* Control Register 3 */
63#define UCR4 0x8c /* Control Register 4 */
64#define UFCR 0x90 /* FIFO Control Register */
65#define USR1 0x94 /* Status Register 1 */
66#define USR2 0x98 /* Status Register 2 */
67#define UESC 0x9c /* Escape Character Register */
68#define UTIM 0xa0 /* Escape Timer Register */
69#define UBIR 0xa4 /* BRM Incremental Register */
70#define UBMR 0xa8 /* BRM Modulator Register */
71#define UBRC 0xac /* Baud Rate Count Register */
Shawn Guofe6b5402011-06-25 02:04:33 +080072#define IMX21_ONEMS 0xb0 /* One Millisecond register */
73#define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
74#define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
Sascha Hauerff4bfb22007-04-26 08:26:13 +010075
76/* UART Control Register Bit Fields.*/
Sachin Kamat82313e62013-01-07 10:25:02 +053077#define URXD_CHARRDY (1<<15)
78#define URXD_ERR (1<<14)
79#define URXD_OVRRUN (1<<13)
80#define URXD_FRMERR (1<<12)
81#define URXD_BRK (1<<11)
82#define URXD_PRERR (1<<10)
Dirk Behme26c47412014-09-03 12:33:53 +010083#define URXD_RX_DATA (0xFF<<0)
Sachin Kamat82313e62013-01-07 10:25:02 +053084#define UCR1_ADEN (1<<15) /* Auto detect interrupt */
85#define UCR1_ADBR (1<<14) /* Auto detect baud rate */
86#define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
87#define UCR1_IDEN (1<<12) /* Idle condition interrupt */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080088#define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
Sachin Kamat82313e62013-01-07 10:25:02 +053089#define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
90#define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
91#define UCR1_IREN (1<<7) /* Infrared interface enable */
92#define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
93#define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
94#define UCR1_SNDBRK (1<<4) /* Send break */
95#define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
96#define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080097#define UCR1_ATDMAEN (1<<2) /* Aging DMA Timer Enable */
Sachin Kamat82313e62013-01-07 10:25:02 +053098#define UCR1_DOZE (1<<1) /* Doze */
99#define UCR1_UARTEN (1<<0) /* UART enabled */
100#define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
101#define UCR2_IRTS (1<<14) /* Ignore RTS pin */
102#define UCR2_CTSC (1<<13) /* CTS pin control */
103#define UCR2_CTS (1<<12) /* Clear to send */
104#define UCR2_ESCEN (1<<11) /* Escape enable */
105#define UCR2_PREN (1<<8) /* Parity enable */
106#define UCR2_PROE (1<<7) /* Parity odd/even */
107#define UCR2_STPB (1<<6) /* Stop */
108#define UCR2_WS (1<<5) /* Word size */
109#define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
110#define UCR2_ATEN (1<<3) /* Aging Timer Enable */
111#define UCR2_TXEN (1<<2) /* Transmitter enabled */
112#define UCR2_RXEN (1<<1) /* Receiver enabled */
113#define UCR2_SRST (1<<0) /* SW reset */
114#define UCR3_DTREN (1<<13) /* DTR interrupt enable */
115#define UCR3_PARERREN (1<<12) /* Parity enable */
116#define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
117#define UCR3_DSR (1<<10) /* Data set ready */
118#define UCR3_DCD (1<<9) /* Data carrier detect */
119#define UCR3_RI (1<<8) /* Ring indicator */
Fabio Estevamb38cb7d2014-05-14 15:55:03 -0300120#define UCR3_ADNIMP (1<<7) /* Autobaud Detection Not Improved */
Sachin Kamat82313e62013-01-07 10:25:02 +0530121#define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
122#define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
123#define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
124#define IMX21_UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select */
125#define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
126#define UCR3_BPEN (1<<0) /* Preset registers enable */
127#define UCR4_CTSTL_SHF 10 /* CTS trigger level shift */
128#define UCR4_CTSTL_MASK 0x3F /* CTS trigger is 6 bits wide */
129#define UCR4_INVR (1<<9) /* Inverted infrared reception */
130#define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
131#define UCR4_WKEN (1<<7) /* Wake interrupt enable */
132#define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800133#define UCR4_IDDMAEN (1<<6) /* DMA IDLE Condition Detected */
Sachin Kamat82313e62013-01-07 10:25:02 +0530134#define UCR4_IRSC (1<<5) /* IR special case */
135#define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
136#define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
137#define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
138#define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
139#define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
140#define UFCR_DCEDTE (1<<6) /* DCE/DTE mode select */
141#define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
142#define UFCR_RFDIV_REG(x) (((x) < 7 ? 6 - (x) : 6) << 7)
143#define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
144#define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
145#define USR1_RTSS (1<<14) /* RTS pin status */
146#define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
147#define USR1_RTSD (1<<12) /* RTS delta */
148#define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
149#define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
150#define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
151#define USR1_TIMEOUT (1<<7) /* Receive timeout interrupt status */
152#define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
153#define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
154#define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
155#define USR2_ADET (1<<15) /* Auto baud rate detect complete */
156#define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
157#define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
158#define USR2_IDLE (1<<12) /* Idle condition */
159#define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
160#define USR2_WAKE (1<<7) /* Wake */
161#define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
162#define USR2_TXDC (1<<3) /* Transmitter complete */
163#define USR2_BRCD (1<<2) /* Break condition */
164#define USR2_ORE (1<<1) /* Overrun error */
165#define USR2_RDR (1<<0) /* Recv data ready */
166#define UTS_FRCPERR (1<<13) /* Force parity error */
167#define UTS_LOOP (1<<12) /* Loop tx and rx */
168#define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
169#define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
170#define UTS_TXFULL (1<<4) /* TxFIFO full */
171#define UTS_RXFULL (1<<3) /* RxFIFO full */
172#define UTS_SOFTRST (1<<0) /* Software reset */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100173
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174/* We've been assigned a range on the "Low-density serial ports" major */
Sachin Kamat82313e62013-01-07 10:25:02 +0530175#define SERIAL_IMX_MAJOR 207
176#define MINOR_START 16
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200177#define DEV_NAME "ttymxc"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 * This determines how often we check the modem status signals
181 * for any change. They generally aren't connected to an IRQ
182 * so we have to poll them. We also check immediately before
183 * filling the TX fifo incase CTS has been dropped.
184 */
185#define MCTRL_TIMEOUT (250*HZ/1000)
186
187#define DRIVER_NAME "IMX-uart"
188
Sascha Hauerdbff4e92008-07-05 10:02:45 +0200189#define UART_NR 8
190
Shawn Guofe6b5402011-06-25 02:04:33 +0800191/* i.mx21 type uart runs on all i.mx except i.mx1 */
192enum imx_uart_type {
193 IMX1_UART,
194 IMX21_UART,
Huang Shijiea496e622013-07-08 17:14:17 +0800195 IMX6Q_UART,
Shawn Guofe6b5402011-06-25 02:04:33 +0800196};
197
198/* device type dependent stuff */
199struct imx_uart_data {
200 unsigned uts_reg;
201 enum imx_uart_type devtype;
202};
203
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204struct imx_port {
205 struct uart_port port;
206 struct timer_list timer;
207 unsigned int old_status;
Sachin Kamat82313e62013-01-07 10:25:02 +0530208 int txirq, rxirq, rtsirq;
Daniel Glöckner26bbb3f2009-06-11 14:36:29 +0100209 unsigned int have_rtscts:1;
Huang Shijie20ff2fe2013-05-30 14:07:12 +0800210 unsigned int dte_mode:1;
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100211 unsigned int use_irda:1;
212 unsigned int irda_inv_rx:1;
213 unsigned int irda_inv_tx:1;
214 unsigned short trcv_delay; /* transceiver delay */
Sascha Hauer3a9465f2012-03-07 09:31:43 +0100215 struct clk *clk_ipg;
216 struct clk *clk_per;
Uwe Kleine-König7d0b0662012-05-21 21:57:39 +0200217 const struct imx_uart_data *devdata;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800218
219 /* DMA fields */
220 unsigned int dma_is_inited:1;
221 unsigned int dma_is_enabled:1;
222 unsigned int dma_is_rxing:1;
223 unsigned int dma_is_txing:1;
224 struct dma_chan *dma_chan_rx, *dma_chan_tx;
225 struct scatterlist rx_sgl, tx_sgl[2];
226 void *rx_buf;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800227 unsigned int tx_bytes;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800228 unsigned int dma_tx_nents;
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700229 wait_queue_head_t dma_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230};
231
Dirk Behme0ad5a812011-12-22 09:57:52 +0100232struct imx_port_ucrs {
233 unsigned int ucr1;
234 unsigned int ucr2;
235 unsigned int ucr3;
236};
237
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100238#ifdef CONFIG_IRDA
239#define USE_IRDA(sport) ((sport)->use_irda)
240#else
241#define USE_IRDA(sport) (0)
242#endif
243
Shawn Guofe6b5402011-06-25 02:04:33 +0800244static struct imx_uart_data imx_uart_devdata[] = {
245 [IMX1_UART] = {
246 .uts_reg = IMX1_UTS,
247 .devtype = IMX1_UART,
248 },
249 [IMX21_UART] = {
250 .uts_reg = IMX21_UTS,
251 .devtype = IMX21_UART,
252 },
Huang Shijiea496e622013-07-08 17:14:17 +0800253 [IMX6Q_UART] = {
254 .uts_reg = IMX21_UTS,
255 .devtype = IMX6Q_UART,
256 },
Shawn Guofe6b5402011-06-25 02:04:33 +0800257};
258
259static struct platform_device_id imx_uart_devtype[] = {
260 {
261 .name = "imx1-uart",
262 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
263 }, {
264 .name = "imx21-uart",
265 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
266 }, {
Huang Shijiea496e622013-07-08 17:14:17 +0800267 .name = "imx6q-uart",
268 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
269 }, {
Shawn Guofe6b5402011-06-25 02:04:33 +0800270 /* sentinel */
271 }
272};
273MODULE_DEVICE_TABLE(platform, imx_uart_devtype);
274
Shawn Guo22698aa2011-06-25 02:04:34 +0800275static struct of_device_id imx_uart_dt_ids[] = {
Huang Shijiea496e622013-07-08 17:14:17 +0800276 { .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
Shawn Guo22698aa2011-06-25 02:04:34 +0800277 { .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
278 { .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
279 { /* sentinel */ }
280};
281MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
282
Shawn Guofe6b5402011-06-25 02:04:33 +0800283static inline unsigned uts_reg(struct imx_port *sport)
284{
285 return sport->devdata->uts_reg;
286}
287
288static inline int is_imx1_uart(struct imx_port *sport)
289{
290 return sport->devdata->devtype == IMX1_UART;
291}
292
293static inline int is_imx21_uart(struct imx_port *sport)
294{
295 return sport->devdata->devtype == IMX21_UART;
296}
297
Huang Shijiea496e622013-07-08 17:14:17 +0800298static inline int is_imx6q_uart(struct imx_port *sport)
299{
300 return sport->devdata->devtype == IMX6Q_UART;
301}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302/*
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200303 * Save and restore functions for UCR1, UCR2 and UCR3 registers
304 */
Fabio Estevame8bfa762013-06-05 00:58:46 -0300305#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_IMX_CONSOLE)
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200306static void imx_port_ucrs_save(struct uart_port *port,
307 struct imx_port_ucrs *ucr)
308{
309 /* save control registers */
310 ucr->ucr1 = readl(port->membase + UCR1);
311 ucr->ucr2 = readl(port->membase + UCR2);
312 ucr->ucr3 = readl(port->membase + UCR3);
313}
314
315static void imx_port_ucrs_restore(struct uart_port *port,
316 struct imx_port_ucrs *ucr)
317{
318 /* restore control registers */
319 writel(ucr->ucr1, port->membase + UCR1);
320 writel(ucr->ucr2, port->membase + UCR2);
321 writel(ucr->ucr3, port->membase + UCR3);
322}
Fabio Estevame8bfa762013-06-05 00:58:46 -0300323#endif
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200324
325/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 * Handle any change of modem status signal since we were last called.
327 */
328static void imx_mctrl_check(struct imx_port *sport)
329{
330 unsigned int status, changed;
331
332 status = sport->port.ops->get_mctrl(&sport->port);
333 changed = status ^ sport->old_status;
334
335 if (changed == 0)
336 return;
337
338 sport->old_status = status;
339
340 if (changed & TIOCM_RI)
341 sport->port.icount.rng++;
342 if (changed & TIOCM_DSR)
343 sport->port.icount.dsr++;
344 if (changed & TIOCM_CAR)
345 uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
346 if (changed & TIOCM_CTS)
347 uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
348
Alan Coxbdc04e32009-09-19 13:13:31 -0700349 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350}
351
352/*
353 * This is our per-port timeout handler, for checking the
354 * modem status signals.
355 */
356static void imx_timeout(unsigned long data)
357{
358 struct imx_port *sport = (struct imx_port *)data;
359 unsigned long flags;
360
Alan Coxebd2c8f2009-09-19 13:13:28 -0700361 if (sport->port.state) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 spin_lock_irqsave(&sport->port.lock, flags);
363 imx_mctrl_check(sport);
364 spin_unlock_irqrestore(&sport->port.lock, flags);
365
366 mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
367 }
368}
369
370/*
371 * interrupts disabled on entry
372 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100373static void imx_stop_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374{
375 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100376 unsigned long temp;
377
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100378 if (USE_IRDA(sport)) {
379 /* half duplex - wait for end of transmission */
380 int n = 256;
381 while ((--n > 0) &&
382 !(readl(sport->port.membase + USR2) & USR2_TXDC)) {
383 udelay(5);
384 barrier();
385 }
386 /*
387 * irda transceiver - wait a bit more to avoid
388 * cutoff, hardware dependent
389 */
390 udelay(sport->trcv_delay);
391
392 /*
393 * half duplex - reactivate receive mode,
394 * flush receive pipe echo crap
395 */
396 if (readl(sport->port.membase + USR2) & USR2_TXDC) {
397 temp = readl(sport->port.membase + UCR1);
398 temp &= ~(UCR1_TXMPTYEN | UCR1_TRDYEN);
399 writel(temp, sport->port.membase + UCR1);
400
401 temp = readl(sport->port.membase + UCR4);
402 temp &= ~(UCR4_TCEN);
403 writel(temp, sport->port.membase + UCR4);
404
405 while (readl(sport->port.membase + URXD0) &
406 URXD_CHARRDY)
407 barrier();
408
409 temp = readl(sport->port.membase + UCR1);
410 temp |= UCR1_RRDYEN;
411 writel(temp, sport->port.membase + UCR1);
412
413 temp = readl(sport->port.membase + UCR4);
414 temp |= UCR4_DREN;
415 writel(temp, sport->port.membase + UCR4);
416 }
417 return;
418 }
419
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700420 /*
421 * We are maybe in the SMP context, so if the DMA TX thread is running
422 * on other cpu, we have to wait for it to finish.
423 */
424 if (sport->dma_is_enabled && sport->dma_is_txing)
425 return;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800426
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100427 temp = readl(sport->port.membase + UCR1);
428 writel(temp & ~UCR1_TXMPTYEN, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429}
430
431/*
432 * interrupts disabled on entry
433 */
434static void imx_stop_rx(struct uart_port *port)
435{
436 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100437 unsigned long temp;
438
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700439 /*
440 * We are maybe in the SMP context, so if the DMA TX thread is running
441 * on other cpu, we have to wait for it to finish.
442 */
443 if (sport->dma_is_enabled && sport->dma_is_rxing)
444 return;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800445
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100446 temp = readl(sport->port.membase + UCR2);
Sachin Kamat82313e62013-01-07 10:25:02 +0530447 writel(temp & ~UCR2_RXEN, sport->port.membase + UCR2);
Huang Shijie85878392014-05-23 12:32:54 +0800448
449 /* disable the `Receiver Ready Interrrupt` */
450 temp = readl(sport->port.membase + UCR1);
451 writel(temp & ~UCR1_RRDYEN, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452}
453
454/*
455 * Set the modem control timer to fire immediately.
456 */
457static void imx_enable_ms(struct uart_port *port)
458{
459 struct imx_port *sport = (struct imx_port *)port;
460
461 mod_timer(&sport->timer, jiffies);
462}
463
464static inline void imx_transmit_buffer(struct imx_port *sport)
465{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700466 struct circ_buf *xmit = &sport->port.state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400468 if (sport->port.x_char) {
469 /* Send next char */
470 writel(sport->port.x_char, sport->port.membase + URTX0);
471 return;
472 }
473
474 if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
475 imx_stop_tx(&sport->port);
476 return;
477 }
478
Volker Ernst4e4e6602010-10-13 11:03:57 +0200479 while (!uart_circ_empty(xmit) &&
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400480 !(readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 /* send xmit->buf[xmit->tail]
482 * out the port here */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100483 writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100484 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 sport->port.icount.tx++;
Sascha Hauer8c0b2542007-02-05 16:10:16 -0800486 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487
Fabian Godehardt977757312009-06-11 14:37:19 +0100488 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
489 uart_write_wakeup(&sport->port);
490
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +0100492 imx_stop_tx(&sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493}
494
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800495static void dma_tx_callback(void *data)
496{
497 struct imx_port *sport = data;
498 struct scatterlist *sgl = &sport->tx_sgl[0];
499 struct circ_buf *xmit = &sport->port.state->xmit;
500 unsigned long flags;
501
502 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
503
504 sport->dma_is_txing = 0;
505
506 /* update the stat */
507 spin_lock_irqsave(&sport->port.lock, flags);
508 xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
509 sport->port.icount.tx += sport->tx_bytes;
510 spin_unlock_irqrestore(&sport->port.lock, flags);
511
512 dev_dbg(sport->port.dev, "we finish the TX DMA.\n");
513
Huang Shijie2ad28e32014-01-22 16:23:37 +0800514 uart_write_wakeup(&sport->port);
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700515
516 if (waitqueue_active(&sport->dma_wait)) {
517 wake_up(&sport->dma_wait);
518 dev_dbg(sport->port.dev, "exit in %s.\n", __func__);
519 return;
520 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800521}
522
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800523static void imx_dma_tx(struct imx_port *sport)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800524{
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800525 struct circ_buf *xmit = &sport->port.state->xmit;
526 struct scatterlist *sgl = sport->tx_sgl;
527 struct dma_async_tx_descriptor *desc;
528 struct dma_chan *chan = sport->dma_chan_tx;
529 struct device *dev = sport->port.dev;
530 enum dma_status status;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800531 int ret;
532
Huang Shijief0ef8832013-10-11 18:31:01 +0800533 status = dmaengine_tx_status(chan, (dma_cookie_t)0, NULL);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800534 if (DMA_IN_PROGRESS == status)
535 return;
536
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800537 sport->tx_bytes = uart_circ_chars_pending(xmit);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800538
Huang Shijie947c74e2013-10-11 18:31:00 +0800539 if (xmit->tail > xmit->head && xmit->head > 0) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800540 sport->dma_tx_nents = 2;
541 sg_init_table(sgl, 2);
542 sg_set_buf(sgl, xmit->buf + xmit->tail,
543 UART_XMIT_SIZE - xmit->tail);
544 sg_set_buf(sgl + 1, xmit->buf, xmit->head);
545 } else {
546 sport->dma_tx_nents = 1;
547 sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
548 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800549
550 ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
551 if (ret == 0) {
552 dev_err(dev, "DMA mapping error for TX.\n");
553 return;
554 }
555 desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents,
556 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
557 if (!desc) {
558 dev_err(dev, "We cannot prepare for the TX slave dma!\n");
559 return;
560 }
561 desc->callback = dma_tx_callback;
562 desc->callback_param = sport;
563
564 dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
565 uart_circ_chars_pending(xmit));
566 /* fire it */
567 sport->dma_is_txing = 1;
568 dmaengine_submit(desc);
569 dma_async_issue_pending(chan);
570 return;
571}
572
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573/*
574 * interrupts disabled on entry
575 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100576static void imx_start_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577{
578 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100579 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100581 if (USE_IRDA(sport)) {
582 /* half duplex in IrDA mode; have to disable receive mode */
583 temp = readl(sport->port.membase + UCR4);
584 temp &= ~(UCR4_DREN);
585 writel(temp, sport->port.membase + UCR4);
586
587 temp = readl(sport->port.membase + UCR1);
588 temp &= ~(UCR1_RRDYEN);
589 writel(temp, sport->port.membase + UCR1);
590 }
Alexander Steinf1f836e2013-05-14 17:06:07 +0200591 /* Clear any pending ORE flag before enabling interrupt */
592 temp = readl(sport->port.membase + USR2);
593 writel(temp | USR2_ORE, sport->port.membase + USR2);
594
595 temp = readl(sport->port.membase + UCR4);
596 temp |= UCR4_OREN;
597 writel(temp, sport->port.membase + UCR4);
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100598
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800599 if (!sport->dma_is_enabled) {
600 temp = readl(sport->port.membase + UCR1);
601 writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
602 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100604 if (USE_IRDA(sport)) {
605 temp = readl(sport->port.membase + UCR1);
606 temp |= UCR1_TRDYEN;
607 writel(temp, sport->port.membase + UCR1);
608
609 temp = readl(sport->port.membase + UCR4);
610 temp |= UCR4_TCEN;
611 writel(temp, sport->port.membase + UCR4);
612 }
613
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800614 if (sport->dma_is_enabled) {
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400615 /* FIXME: port->x_char must be transmitted if != 0 */
616 if (!uart_circ_empty(&port->state->xmit) &&
617 !uart_tx_stopped(port))
618 imx_dma_tx(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800619 return;
620 }
621
Shawn Guofe6b5402011-06-25 02:04:33 +0800622 if (readl(sport->port.membase + uts_reg(sport)) & UTS_TXEMPTY)
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100623 imx_transmit_buffer(sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624}
625
David Howells7d12e782006-10-05 14:55:46 +0100626static irqreturn_t imx_rtsint(int irq, void *dev_id)
Sascha Hauerceca6292005-10-12 19:58:08 +0100627{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800628 struct imx_port *sport = dev_id;
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200629 unsigned int val;
Sascha Hauerceca6292005-10-12 19:58:08 +0100630 unsigned long flags;
631
632 spin_lock_irqsave(&sport->port.lock, flags);
633
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100634 writel(USR1_RTSD, sport->port.membase + USR1);
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200635 val = readl(sport->port.membase + USR1) & USR1_RTSS;
Sascha Hauerceca6292005-10-12 19:58:08 +0100636 uart_handle_cts_change(&sport->port, !!val);
Alan Coxbdc04e32009-09-19 13:13:31 -0700637 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
Sascha Hauerceca6292005-10-12 19:58:08 +0100638
639 spin_unlock_irqrestore(&sport->port.lock, flags);
640 return IRQ_HANDLED;
641}
642
David Howells7d12e782006-10-05 14:55:46 +0100643static irqreturn_t imx_txint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800645 struct imx_port *sport = dev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 unsigned long flags;
647
Sachin Kamat82313e62013-01-07 10:25:02 +0530648 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 imx_transmit_buffer(sport);
Sachin Kamat82313e62013-01-07 10:25:02 +0530650 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 return IRQ_HANDLED;
652}
653
David Howells7d12e782006-10-05 14:55:46 +0100654static irqreturn_t imx_rxint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655{
656 struct imx_port *sport = dev_id;
Sachin Kamat82313e62013-01-07 10:25:02 +0530657 unsigned int rx, flg, ignored = 0;
Jiri Slaby92a19f92013-01-03 15:53:03 +0100658 struct tty_port *port = &sport->port.state->port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100659 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660
Sachin Kamat82313e62013-01-07 10:25:02 +0530661 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100663 while (readl(sport->port.membase + USR2) & USR2_RDR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 flg = TTY_NORMAL;
665 sport->port.icount.rx++;
666
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100667 rx = readl(sport->port.membase + URXD0);
668
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100669 temp = readl(sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100670 if (temp & USR2_BRCD) {
Andy Green94d32f92010-02-01 13:28:54 +0100671 writel(USR2_BRCD, sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100672 if (uart_handle_break(&sport->port))
673 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 }
675
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100676 if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
Sascha Hauer864eeed2008-04-17 08:39:22 +0100677 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678
Hui Wang019dc9e2011-08-24 17:41:47 +0800679 if (unlikely(rx & URXD_ERR)) {
680 if (rx & URXD_BRK)
681 sport->port.icount.brk++;
682 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100683 sport->port.icount.parity++;
684 else if (rx & URXD_FRMERR)
685 sport->port.icount.frame++;
686 if (rx & URXD_OVRRUN)
687 sport->port.icount.overrun++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688
Sascha Hauer864eeed2008-04-17 08:39:22 +0100689 if (rx & sport->port.ignore_status_mask) {
690 if (++ignored > 100)
691 goto out;
692 continue;
693 }
694
695 rx &= sport->port.read_status_mask;
696
Hui Wang019dc9e2011-08-24 17:41:47 +0800697 if (rx & URXD_BRK)
698 flg = TTY_BREAK;
699 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100700 flg = TTY_PARITY;
701 else if (rx & URXD_FRMERR)
702 flg = TTY_FRAME;
703 if (rx & URXD_OVRRUN)
704 flg = TTY_OVERRUN;
705
706#ifdef SUPPORT_SYSRQ
707 sport->port.sysrq = 0;
708#endif
709 }
710
Jiri Slaby92a19f92013-01-03 15:53:03 +0100711 tty_insert_flip_char(port, rx, flg);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100712 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713
714out:
Sachin Kamat82313e62013-01-07 10:25:02 +0530715 spin_unlock_irqrestore(&sport->port.lock, flags);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100716 tty_flip_buffer_push(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718}
719
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800720static int start_rx_dma(struct imx_port *sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800721/*
722 * If the RXFIFO is filled with some data, and then we
723 * arise a DMA operation to receive them.
724 */
725static void imx_dma_rxint(struct imx_port *sport)
726{
727 unsigned long temp;
728
729 temp = readl(sport->port.membase + USR2);
730 if ((temp & USR2_RDR) && !sport->dma_is_rxing) {
731 sport->dma_is_rxing = 1;
732
733 /* disable the `Recerver Ready Interrrupt` */
734 temp = readl(sport->port.membase + UCR1);
735 temp &= ~(UCR1_RRDYEN);
736 writel(temp, sport->port.membase + UCR1);
737
738 /* tell the DMA to receive the data. */
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800739 start_rx_dma(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800740 }
741}
742
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200743static irqreturn_t imx_int(int irq, void *dev_id)
744{
745 struct imx_port *sport = dev_id;
746 unsigned int sts;
Alexander Steinf1f836e2013-05-14 17:06:07 +0200747 unsigned int sts2;
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200748
749 sts = readl(sport->port.membase + USR1);
750
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800751 if (sts & USR1_RRDY) {
752 if (sport->dma_is_enabled)
753 imx_dma_rxint(sport);
754 else
755 imx_rxint(irq, dev_id);
756 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200757
758 if (sts & USR1_TRDY &&
759 readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN)
760 imx_txint(irq, dev_id);
761
Marc Kleine-Budde9fbe6042008-07-28 21:26:01 +0200762 if (sts & USR1_RTSD)
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200763 imx_rtsint(irq, dev_id);
764
Fabio Estevamdb1a9b52011-12-13 01:23:48 -0200765 if (sts & USR1_AWAKE)
766 writel(USR1_AWAKE, sport->port.membase + USR1);
767
Alexander Steinf1f836e2013-05-14 17:06:07 +0200768 sts2 = readl(sport->port.membase + USR2);
769 if (sts2 & USR2_ORE) {
770 dev_err(sport->port.dev, "Rx FIFO overrun\n");
771 sport->port.icount.overrun++;
772 writel(sts2 | USR2_ORE, sport->port.membase + USR2);
773 }
774
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200775 return IRQ_HANDLED;
776}
777
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778/*
779 * Return TIOCSER_TEMT when transmitter is not busy.
780 */
781static unsigned int imx_tx_empty(struct uart_port *port)
782{
783 struct imx_port *sport = (struct imx_port *)port;
Huang Shijie1ce43e52013-10-11 18:30:59 +0800784 unsigned int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785
Huang Shijie1ce43e52013-10-11 18:30:59 +0800786 ret = (readl(sport->port.membase + USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0;
787
788 /* If the TX DMA is working, return 0. */
789 if (sport->dma_is_enabled && sport->dma_is_txing)
790 ret = 0;
791
792 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793}
794
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100795/*
796 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
797 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798static unsigned int imx_get_mctrl(struct uart_port *port)
799{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100800 struct imx_port *sport = (struct imx_port *)port;
801 unsigned int tmp = TIOCM_DSR | TIOCM_CAR;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100802
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100803 if (readl(sport->port.membase + USR1) & USR1_RTSS)
804 tmp |= TIOCM_CTS;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100805
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100806 if (readl(sport->port.membase + UCR2) & UCR2_CTS)
807 tmp |= TIOCM_RTS;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100808
Huang Shijie6b471a92013-11-29 17:29:24 +0800809 if (readl(sport->port.membase + uts_reg(sport)) & UTS_LOOP)
810 tmp |= TIOCM_LOOP;
811
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100812 return tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813}
814
815static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
816{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100817 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100818 unsigned long temp;
819
820 temp = readl(sport->port.membase + UCR2) & ~UCR2_CTS;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100821
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100822 if (mctrl & TIOCM_RTS)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800823 if (!sport->dma_is_enabled)
824 temp |= UCR2_CTS;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100825
826 writel(temp, sport->port.membase + UCR2);
Huang Shijie6b471a92013-11-29 17:29:24 +0800827
828 temp = readl(sport->port.membase + uts_reg(sport)) & ~UTS_LOOP;
829 if (mctrl & TIOCM_LOOP)
830 temp |= UTS_LOOP;
831 writel(temp, sport->port.membase + uts_reg(sport));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832}
833
834/*
835 * Interrupts always disabled.
836 */
837static void imx_break_ctl(struct uart_port *port, int break_state)
838{
839 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100840 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841
842 spin_lock_irqsave(&sport->port.lock, flags);
843
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100844 temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;
845
Sachin Kamat82313e62013-01-07 10:25:02 +0530846 if (break_state != 0)
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100847 temp |= UCR1_SNDBRK;
848
849 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850
851 spin_unlock_irqrestore(&sport->port.lock, flags);
852}
853
854#define TXTL 2 /* reset default */
855#define RXTL 1 /* reset default */
856
Sascha Hauer587897f2005-04-29 22:46:40 +0100857static int imx_setup_ufcr(struct imx_port *sport, unsigned int mode)
858{
859 unsigned int val;
Sascha Hauer587897f2005-04-29 22:46:40 +0100860
Dirk Behme7be06702012-08-31 10:02:47 +0200861 /* set receiver / transmitter trigger level */
862 val = readl(sport->port.membase + UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
863 val |= TXTL << UFCR_TXTL_SHF | RXTL;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100864 writel(val, sport->port.membase + UFCR);
Sascha Hauer587897f2005-04-29 22:46:40 +0100865 return 0;
866}
867
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800868#define RX_BUF_SIZE (PAGE_SIZE)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800869static void imx_rx_dma_done(struct imx_port *sport)
870{
871 unsigned long temp;
872
873 /* Enable this interrupt when the RXFIFO is empty. */
874 temp = readl(sport->port.membase + UCR1);
875 temp |= UCR1_RRDYEN;
876 writel(temp, sport->port.membase + UCR1);
877
878 sport->dma_is_rxing = 0;
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700879
880 /* Is the shutdown waiting for us? */
881 if (waitqueue_active(&sport->dma_wait))
882 wake_up(&sport->dma_wait);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800883}
884
885/*
886 * There are three kinds of RX DMA interrupts(such as in the MX6Q):
887 * [1] the RX DMA buffer is full.
888 * [2] the Aging timer expires(wait for 8 bytes long)
889 * [3] the Idle Condition Detect(enabled the UCR4_IDDMAEN).
890 *
891 * The [2] is trigger when a character was been sitting in the FIFO
892 * meanwhile [3] can wait for 32 bytes long when the RX line is
893 * on IDLE state and RxFIFO is empty.
894 */
895static void dma_rx_callback(void *data)
896{
897 struct imx_port *sport = data;
898 struct dma_chan *chan = sport->dma_chan_rx;
899 struct scatterlist *sgl = &sport->rx_sgl;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800900 struct tty_port *port = &sport->port.state->port;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800901 struct dma_tx_state state;
902 enum dma_status status;
903 unsigned int count;
904
905 /* unmap it first */
906 dma_unmap_sg(sport->port.dev, sgl, 1, DMA_FROM_DEVICE);
907
Huang Shijief0ef8832013-10-11 18:31:01 +0800908 status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800909 count = RX_BUF_SIZE - state.residue;
910 dev_dbg(sport->port.dev, "We get %d bytes.\n", count);
911
912 if (count) {
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800913 tty_insert_flip_string(port, sport->rx_buf, count);
914 tty_flip_buffer_push(port);
915
916 start_rx_dma(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800917 } else
918 imx_rx_dma_done(sport);
919}
920
921static int start_rx_dma(struct imx_port *sport)
922{
923 struct scatterlist *sgl = &sport->rx_sgl;
924 struct dma_chan *chan = sport->dma_chan_rx;
925 struct device *dev = sport->port.dev;
926 struct dma_async_tx_descriptor *desc;
927 int ret;
928
929 sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
930 ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
931 if (ret == 0) {
932 dev_err(dev, "DMA mapping error for RX.\n");
933 return -EINVAL;
934 }
935 desc = dmaengine_prep_slave_sg(chan, sgl, 1, DMA_DEV_TO_MEM,
936 DMA_PREP_INTERRUPT);
937 if (!desc) {
938 dev_err(dev, "We cannot prepare for the RX slave dma!\n");
939 return -EINVAL;
940 }
941 desc->callback = dma_rx_callback;
942 desc->callback_param = sport;
943
944 dev_dbg(dev, "RX: prepare for the DMA.\n");
945 dmaengine_submit(desc);
946 dma_async_issue_pending(chan);
947 return 0;
948}
949
950static void imx_uart_dma_exit(struct imx_port *sport)
951{
952 if (sport->dma_chan_rx) {
953 dma_release_channel(sport->dma_chan_rx);
954 sport->dma_chan_rx = NULL;
955
956 kfree(sport->rx_buf);
957 sport->rx_buf = NULL;
958 }
959
960 if (sport->dma_chan_tx) {
961 dma_release_channel(sport->dma_chan_tx);
962 sport->dma_chan_tx = NULL;
963 }
964
965 sport->dma_is_inited = 0;
966}
967
968static int imx_uart_dma_init(struct imx_port *sport)
969{
Huang Shijieb09c74a2013-08-29 16:29:25 +0800970 struct dma_slave_config slave_config = {};
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800971 struct device *dev = sport->port.dev;
972 int ret;
973
974 /* Prepare for RX : */
975 sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
976 if (!sport->dma_chan_rx) {
977 dev_dbg(dev, "cannot get the DMA channel.\n");
978 ret = -EINVAL;
979 goto err;
980 }
981
982 slave_config.direction = DMA_DEV_TO_MEM;
983 slave_config.src_addr = sport->port.mapbase + URXD0;
984 slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
985 slave_config.src_maxburst = RXTL;
986 ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
987 if (ret) {
988 dev_err(dev, "error in RX dma configuration.\n");
989 goto err;
990 }
991
992 sport->rx_buf = kzalloc(PAGE_SIZE, GFP_KERNEL);
993 if (!sport->rx_buf) {
994 dev_err(dev, "cannot alloc DMA buffer.\n");
995 ret = -ENOMEM;
996 goto err;
997 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800998
999 /* Prepare for TX : */
1000 sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
1001 if (!sport->dma_chan_tx) {
1002 dev_err(dev, "cannot get the TX DMA channel!\n");
1003 ret = -EINVAL;
1004 goto err;
1005 }
1006
1007 slave_config.direction = DMA_MEM_TO_DEV;
1008 slave_config.dst_addr = sport->port.mapbase + URTX0;
1009 slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1010 slave_config.dst_maxburst = TXTL;
1011 ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
1012 if (ret) {
1013 dev_err(dev, "error in TX dma configuration.");
1014 goto err;
1015 }
1016
1017 sport->dma_is_inited = 1;
1018
1019 return 0;
1020err:
1021 imx_uart_dma_exit(sport);
1022 return ret;
1023}
1024
1025static void imx_enable_dma(struct imx_port *sport)
1026{
1027 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001028
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -07001029 init_waitqueue_head(&sport->dma_wait);
1030
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001031 /* set UCR1 */
1032 temp = readl(sport->port.membase + UCR1);
1033 temp |= UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN |
1034 /* wait for 32 idle frames for IDDMA interrupt */
1035 UCR1_ICD_REG(3);
1036 writel(temp, sport->port.membase + UCR1);
1037
1038 /* set UCR4 */
1039 temp = readl(sport->port.membase + UCR4);
1040 temp |= UCR4_IDDMAEN;
1041 writel(temp, sport->port.membase + UCR4);
1042
1043 sport->dma_is_enabled = 1;
1044}
1045
1046static void imx_disable_dma(struct imx_port *sport)
1047{
1048 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001049
1050 /* clear UCR1 */
1051 temp = readl(sport->port.membase + UCR1);
1052 temp &= ~(UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN);
1053 writel(temp, sport->port.membase + UCR1);
1054
1055 /* clear UCR2 */
1056 temp = readl(sport->port.membase + UCR2);
1057 temp &= ~(UCR2_CTSC | UCR2_CTS);
1058 writel(temp, sport->port.membase + UCR2);
1059
1060 /* clear UCR4 */
1061 temp = readl(sport->port.membase + UCR4);
1062 temp &= ~UCR4_IDDMAEN;
1063 writel(temp, sport->port.membase + UCR4);
1064
1065 sport->dma_is_enabled = 0;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001066}
1067
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001068/* half the RX buffer size */
1069#define CTSTL 16
1070
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071static int imx_startup(struct uart_port *port)
1072{
1073 struct imx_port *sport = (struct imx_port *)port;
Huang Shijie772f8992014-05-21 08:56:28 +08001074 int retval, i;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001075 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076
Huang Shijie1cf93e02013-06-28 13:39:42 +08001077 retval = clk_prepare_enable(sport->clk_per);
1078 if (retval)
1079 goto error_out1;
1080 retval = clk_prepare_enable(sport->clk_ipg);
1081 if (retval) {
1082 clk_disable_unprepare(sport->clk_per);
1083 goto error_out1;
Huang Shijie0c375502013-06-09 10:01:19 +08001084 }
Huang Shijie28eb4272013-06-04 09:59:33 +08001085
Sascha Hauer587897f2005-04-29 22:46:40 +01001086 imx_setup_ufcr(sport, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087
1088 /* disable the DREN bit (Data Ready interrupt enable) before
1089 * requesting IRQs
1090 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001091 temp = readl(sport->port.membase + UCR4);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001092
1093 if (USE_IRDA(sport))
1094 temp |= UCR4_IRSC;
1095
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001096 /* set the trigger level for CTS */
Sachin Kamat82313e62013-01-07 10:25:02 +05301097 temp &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
1098 temp |= CTSTL << UCR4_CTSTL_SHF;
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001099
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001100 writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101
Huang Shijie772f8992014-05-21 08:56:28 +08001102 /* Reset fifo's and state machines */
1103 i = 100;
1104
1105 temp = readl(sport->port.membase + UCR2);
1106 temp &= ~UCR2_SRST;
1107 writel(temp, sport->port.membase + UCR2);
1108
1109 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1110 udelay(1);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001111
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112 /*
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001113 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
1114 * chips only have one interrupt.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115 */
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001116 if (sport->txirq > 0) {
1117 retval = request_irq(sport->rxirq, imx_rxint, 0,
Alexander Shiyan436e4ab2014-02-22 16:01:34 +04001118 dev_name(port->dev), sport);
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001119 if (retval)
1120 goto error_out1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001122 retval = request_irq(sport->txirq, imx_txint, 0,
Alexander Shiyan436e4ab2014-02-22 16:01:34 +04001123 dev_name(port->dev), sport);
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001124 if (retval)
1125 goto error_out2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001127 /* do not use RTS IRQ on IrDA */
1128 if (!USE_IRDA(sport)) {
Shawn Guo1ee8f652012-06-14 10:58:54 +08001129 retval = request_irq(sport->rtsirq, imx_rtsint, 0,
Alexander Shiyan436e4ab2014-02-22 16:01:34 +04001130 dev_name(port->dev), sport);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001131 if (retval)
1132 goto error_out3;
1133 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001134 } else {
1135 retval = request_irq(sport->port.irq, imx_int, 0,
Alexander Shiyan436e4ab2014-02-22 16:01:34 +04001136 dev_name(port->dev), sport);
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001137 if (retval) {
1138 free_irq(sport->port.irq, sport);
1139 goto error_out1;
1140 }
1141 }
Sascha Hauerceca6292005-10-12 19:58:08 +01001142
Xinyu Chen9ec18822012-08-27 09:36:51 +02001143 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 /*
1145 * Finally, clear and enable interrupts
1146 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001147 writel(USR1_RTSD, sport->port.membase + USR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001149 temp = readl(sport->port.membase + UCR1);
Sascha Hauer789d5252008-04-17 08:44:47 +01001150 temp |= UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN;
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001151
1152 if (USE_IRDA(sport)) {
1153 temp |= UCR1_IREN;
1154 temp &= ~(UCR1_RTSDEN);
1155 }
1156
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001157 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001159 temp = readl(sport->port.membase + UCR2);
1160 temp |= (UCR2_RXEN | UCR2_TXEN);
Lucas Stachbff09b02013-05-30 15:47:04 +02001161 if (!sport->have_rtscts)
1162 temp |= UCR2_IRTS;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001163 writel(temp, sport->port.membase + UCR2);
1164
Huang Shijiea496e622013-07-08 17:14:17 +08001165 if (!is_imx1_uart(sport)) {
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001166 temp = readl(sport->port.membase + UCR3);
Fabio Estevamb38cb7d2014-05-14 15:55:03 -03001167 temp |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001168 writel(temp, sport->port.membase + UCR3);
1169 }
Marc Kleine-Budde44118052008-07-28 12:10:34 +02001170
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001171 if (USE_IRDA(sport)) {
1172 temp = readl(sport->port.membase + UCR4);
1173 if (sport->irda_inv_rx)
1174 temp |= UCR4_INVR;
1175 else
1176 temp &= ~(UCR4_INVR);
1177 writel(temp | UCR4_DREN, sport->port.membase + UCR4);
1178
1179 temp = readl(sport->port.membase + UCR3);
1180 if (sport->irda_inv_tx)
1181 temp |= UCR3_INVT;
1182 else
1183 temp &= ~(UCR3_INVT);
1184 writel(temp, sport->port.membase + UCR3);
1185 }
1186
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187 /*
1188 * Enable modem status interrupts
1189 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190 imx_enable_ms(&sport->port);
Sachin Kamat82313e62013-01-07 10:25:02 +05301191 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001193 if (USE_IRDA(sport)) {
1194 struct imxuart_platform_data *pdata;
Jingoo Han574de552013-07-30 17:06:57 +09001195 pdata = dev_get_platdata(sport->port.dev);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001196 sport->irda_inv_rx = pdata->irda_inv_rx;
1197 sport->irda_inv_tx = pdata->irda_inv_tx;
1198 sport->trcv_delay = pdata->transceiver_delay;
1199 if (pdata->irda_enable)
1200 pdata->irda_enable(1);
1201 }
1202
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203 return 0;
1204
Sascha Hauerceca6292005-10-12 19:58:08 +01001205error_out3:
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001206 if (sport->txirq)
1207 free_irq(sport->txirq, sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208error_out2:
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001209 if (sport->rxirq)
1210 free_irq(sport->rxirq, sport);
Sascha Hauer86371d02005-10-10 10:17:42 +01001211error_out1:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212 return retval;
1213}
1214
1215static void imx_shutdown(struct uart_port *port)
1216{
1217 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001218 unsigned long temp;
Xinyu Chen9ec18822012-08-27 09:36:51 +02001219 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001221 if (sport->dma_is_enabled) {
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -07001222 /* We have to wait for the DMA to finish. */
1223 wait_event(sport->dma_wait,
1224 !sport->dma_is_rxing && !sport->dma_is_txing);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001225 imx_stop_rx(port);
1226 imx_disable_dma(sport);
1227 imx_uart_dma_exit(sport);
1228 }
1229
Xinyu Chen9ec18822012-08-27 09:36:51 +02001230 spin_lock_irqsave(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001231 temp = readl(sport->port.membase + UCR2);
1232 temp &= ~(UCR2_TXEN);
1233 writel(temp, sport->port.membase + UCR2);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001234 spin_unlock_irqrestore(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001235
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001236 if (USE_IRDA(sport)) {
1237 struct imxuart_platform_data *pdata;
Jingoo Han574de552013-07-30 17:06:57 +09001238 pdata = dev_get_platdata(sport->port.dev);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001239 if (pdata->irda_enable)
1240 pdata->irda_enable(0);
1241 }
1242
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243 /*
1244 * Stop our timer.
1245 */
1246 del_timer_sync(&sport->timer);
1247
1248 /*
1249 * Free the interrupts
1250 */
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001251 if (sport->txirq > 0) {
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001252 if (!USE_IRDA(sport))
1253 free_irq(sport->rtsirq, sport);
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001254 free_irq(sport->txirq, sport);
1255 free_irq(sport->rxirq, sport);
1256 } else
1257 free_irq(sport->port.irq, sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258
1259 /*
1260 * Disable all interrupts, port and break condition.
1261 */
1262
Xinyu Chen9ec18822012-08-27 09:36:51 +02001263 spin_lock_irqsave(&sport->port.lock, flags);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001264 temp = readl(sport->port.membase + UCR1);
1265 temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001266 if (USE_IRDA(sport))
1267 temp &= ~(UCR1_IREN);
1268
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001269 writel(temp, sport->port.membase + UCR1);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001270 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie28eb4272013-06-04 09:59:33 +08001271
Huang Shijie1cf93e02013-06-28 13:39:42 +08001272 clk_disable_unprepare(sport->clk_per);
1273 clk_disable_unprepare(sport->clk_ipg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274}
1275
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001276static void imx_flush_buffer(struct uart_port *port)
1277{
1278 struct imx_port *sport = (struct imx_port *)port;
1279
1280 if (sport->dma_is_enabled) {
1281 sport->tx_bytes = 0;
1282 dmaengine_terminate_all(sport->dma_chan_tx);
1283 }
1284}
1285
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286static void
Alan Cox606d0992006-12-08 02:38:45 -08001287imx_set_termios(struct uart_port *port, struct ktermios *termios,
1288 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289{
1290 struct imx_port *sport = (struct imx_port *)port;
1291 unsigned long flags;
1292 unsigned int ucr2, old_ucr1, old_txrxen, baud, quot;
1293 unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
Oskar Schirmer534fca02009-06-11 14:52:23 +01001294 unsigned int div, ufcr;
1295 unsigned long num, denom;
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001296 uint64_t tdiv64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297
1298 /*
1299 * If we don't support modem control lines, don't allow
1300 * these to be set.
1301 */
1302 if (0) {
1303 termios->c_cflag &= ~(HUPCL | CRTSCTS | CMSPAR);
1304 termios->c_cflag |= CLOCAL;
1305 }
1306
1307 /*
1308 * We only support CS7 and CS8.
1309 */
1310 while ((termios->c_cflag & CSIZE) != CS7 &&
1311 (termios->c_cflag & CSIZE) != CS8) {
1312 termios->c_cflag &= ~CSIZE;
1313 termios->c_cflag |= old_csize;
1314 old_csize = CS8;
1315 }
1316
1317 if ((termios->c_cflag & CSIZE) == CS8)
1318 ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
1319 else
1320 ucr2 = UCR2_SRST | UCR2_IRTS;
1321
1322 if (termios->c_cflag & CRTSCTS) {
Sachin Kamat82313e62013-01-07 10:25:02 +05301323 if (sport->have_rtscts) {
Sascha Hauer5b802342006-05-04 14:07:42 +01001324 ucr2 &= ~UCR2_IRTS;
1325 ucr2 |= UCR2_CTSC;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001326
1327 /* Can we enable the DMA support? */
1328 if (is_imx6q_uart(sport) && !uart_console(port)
1329 && !sport->dma_is_inited)
1330 imx_uart_dma_init(sport);
Sascha Hauer5b802342006-05-04 14:07:42 +01001331 } else {
1332 termios->c_cflag &= ~CRTSCTS;
1333 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 }
1335
1336 if (termios->c_cflag & CSTOPB)
1337 ucr2 |= UCR2_STPB;
1338 if (termios->c_cflag & PARENB) {
1339 ucr2 |= UCR2_PREN;
Matt Reimer3261e362006-01-13 20:51:44 +00001340 if (termios->c_cflag & PARODD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341 ucr2 |= UCR2_PROE;
1342 }
1343
Eric Miao995234d2011-12-23 05:39:27 +08001344 del_timer_sync(&sport->timer);
1345
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346 /*
1347 * Ask the core to calculate the divisor for us.
1348 */
Sascha Hauer036bb152008-07-05 10:02:44 +02001349 baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350 quot = uart_get_divisor(port, baud);
1351
1352 spin_lock_irqsave(&sport->port.lock, flags);
1353
1354 sport->port.read_status_mask = 0;
1355 if (termios->c_iflag & INPCK)
1356 sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
1357 if (termios->c_iflag & (BRKINT | PARMRK))
1358 sport->port.read_status_mask |= URXD_BRK;
1359
1360 /*
1361 * Characters to ignore
1362 */
1363 sport->port.ignore_status_mask = 0;
1364 if (termios->c_iflag & IGNPAR)
1365 sport->port.ignore_status_mask |= URXD_PRERR;
1366 if (termios->c_iflag & IGNBRK) {
1367 sport->port.ignore_status_mask |= URXD_BRK;
1368 /*
1369 * If we're ignoring parity and break indicators,
1370 * ignore overruns too (for real raw support).
1371 */
1372 if (termios->c_iflag & IGNPAR)
1373 sport->port.ignore_status_mask |= URXD_OVRRUN;
1374 }
1375
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376 /*
1377 * Update the per-port timeout.
1378 */
1379 uart_update_timeout(port, termios->c_cflag, baud);
1380
1381 /*
1382 * disable interrupts and drain transmitter
1383 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001384 old_ucr1 = readl(sport->port.membase + UCR1);
1385 writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
1386 sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387
Sachin Kamat82313e62013-01-07 10:25:02 +05301388 while (!(readl(sport->port.membase + USR2) & USR2_TXDC))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 barrier();
1390
1391 /* then, disable everything */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001392 old_txrxen = readl(sport->port.membase + UCR2);
Sachin Kamat82313e62013-01-07 10:25:02 +05301393 writel(old_txrxen & ~(UCR2_TXEN | UCR2_RXEN),
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001394 sport->port.membase + UCR2);
1395 old_txrxen &= (UCR2_TXEN | UCR2_RXEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001397 if (USE_IRDA(sport)) {
1398 /*
1399 * use maximum available submodule frequency to
1400 * avoid missing short pulses due to low sampling rate
1401 */
Sascha Hauer036bb152008-07-05 10:02:44 +02001402 div = 1;
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001403 } else {
Hubert Feurstein09bd00f2013-07-18 18:52:49 +02001404 /* custom-baudrate handling */
1405 div = sport->port.uartclk / (baud * 16);
1406 if (baud == 38400 && quot != div)
1407 baud = sport->port.uartclk / (quot * 16);
1408
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001409 div = sport->port.uartclk / (baud * 16);
1410 if (div > 7)
1411 div = 7;
1412 if (!div)
1413 div = 1;
1414 }
Sascha Hauer036bb152008-07-05 10:02:44 +02001415
Oskar Schirmer534fca02009-06-11 14:52:23 +01001416 rational_best_approximation(16 * div * baud, sport->port.uartclk,
1417 1 << 16, 1 << 16, &num, &denom);
Sascha Hauer036bb152008-07-05 10:02:44 +02001418
Alan Coxeab4f5a2010-06-01 22:52:52 +02001419 tdiv64 = sport->port.uartclk;
1420 tdiv64 *= num;
1421 do_div(tdiv64, denom * 16 * div);
1422 tty_termios_encode_baud_rate(termios,
Sascha Hauer1a2c4b32009-06-16 17:02:15 +01001423 (speed_t)tdiv64, (speed_t)tdiv64);
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001424
Oskar Schirmer534fca02009-06-11 14:52:23 +01001425 num -= 1;
1426 denom -= 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001427
1428 ufcr = readl(sport->port.membase + UFCR);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001429 ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
Huang Shijie20ff2fe2013-05-30 14:07:12 +08001430 if (sport->dte_mode)
1431 ufcr |= UFCR_DCEDTE;
Sascha Hauer036bb152008-07-05 10:02:44 +02001432 writel(ufcr, sport->port.membase + UFCR);
1433
Oskar Schirmer534fca02009-06-11 14:52:23 +01001434 writel(num, sport->port.membase + UBIR);
1435 writel(denom, sport->port.membase + UBMR);
1436
Huang Shijiea496e622013-07-08 17:14:17 +08001437 if (!is_imx1_uart(sport))
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001438 writel(sport->port.uartclk / div / 1000,
Shawn Guofe6b5402011-06-25 02:04:33 +08001439 sport->port.membase + IMX21_ONEMS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001441 writel(old_ucr1, sport->port.membase + UCR1);
1442
1443 /* set the parity, stop bits and data size */
1444 writel(ucr2 | old_txrxen, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445
1446 if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
1447 imx_enable_ms(&sport->port);
1448
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001449 if (sport->dma_is_inited && !sport->dma_is_enabled)
1450 imx_enable_dma(sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451 spin_unlock_irqrestore(&sport->port.lock, flags);
1452}
1453
1454static const char *imx_type(struct uart_port *port)
1455{
1456 struct imx_port *sport = (struct imx_port *)port;
1457
1458 return sport->port.type == PORT_IMX ? "IMX" : NULL;
1459}
1460
1461/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462 * Configure/autoconfigure the port.
1463 */
1464static void imx_config_port(struct uart_port *port, int flags)
1465{
1466 struct imx_port *sport = (struct imx_port *)port;
1467
Alexander Shiyanda82f992014-02-22 16:01:33 +04001468 if (flags & UART_CONFIG_TYPE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469 sport->port.type = PORT_IMX;
1470}
1471
1472/*
1473 * Verify the new serial_struct (for TIOCSSERIAL).
1474 * The only change we allow are to the flags and type, and
1475 * even then only between PORT_IMX and PORT_UNKNOWN
1476 */
1477static int
1478imx_verify_port(struct uart_port *port, struct serial_struct *ser)
1479{
1480 struct imx_port *sport = (struct imx_port *)port;
1481 int ret = 0;
1482
1483 if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1484 ret = -EINVAL;
1485 if (sport->port.irq != ser->irq)
1486 ret = -EINVAL;
1487 if (ser->io_type != UPIO_MEM)
1488 ret = -EINVAL;
1489 if (sport->port.uartclk / 16 != ser->baud_base)
1490 ret = -EINVAL;
Olof Johanssona50c44c2013-09-11 21:27:53 -07001491 if (sport->port.mapbase != (unsigned long)ser->iomem_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492 ret = -EINVAL;
1493 if (sport->port.iobase != ser->port)
1494 ret = -EINVAL;
1495 if (ser->hub6 != 0)
1496 ret = -EINVAL;
1497 return ret;
1498}
1499
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001500#if defined(CONFIG_CONSOLE_POLL)
1501static int imx_poll_get_char(struct uart_port *port)
1502{
Dirk Behme26c47412014-09-03 12:33:53 +01001503 if (!(readl(port->membase + USR2) & USR2_RDR))
1504 return NO_POLL_CHAR;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001505
Dirk Behme26c47412014-09-03 12:33:53 +01001506 return readl(port->membase + URXD0) & URXD_RX_DATA;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001507}
1508
1509static void imx_poll_put_char(struct uart_port *port, unsigned char c)
1510{
1511 struct imx_port_ucrs old_ucr;
1512 unsigned int status;
1513
1514 /* save control registers */
1515 imx_port_ucrs_save(port, &old_ucr);
1516
1517 /* disable interrupts */
1518 writel(UCR1_UARTEN, port->membase + UCR1);
1519 writel(old_ucr.ucr2 & ~(UCR2_ATEN | UCR2_RTSEN | UCR2_ESCI),
1520 port->membase + UCR2);
1521 writel(old_ucr.ucr3 & ~(UCR3_DCD | UCR3_RI | UCR3_DTREN),
1522 port->membase + UCR3);
1523
1524 /* drain */
1525 do {
1526 status = readl(port->membase + USR1);
1527 } while (~status & USR1_TRDY);
1528
1529 /* write */
1530 writel(c, port->membase + URTX0);
1531
1532 /* flush */
1533 do {
1534 status = readl(port->membase + USR2);
1535 } while (~status & USR2_TXDC);
1536
1537 /* restore control registers */
1538 imx_port_ucrs_restore(port, &old_ucr);
1539}
1540#endif
1541
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542static struct uart_ops imx_pops = {
1543 .tx_empty = imx_tx_empty,
1544 .set_mctrl = imx_set_mctrl,
1545 .get_mctrl = imx_get_mctrl,
1546 .stop_tx = imx_stop_tx,
1547 .start_tx = imx_start_tx,
1548 .stop_rx = imx_stop_rx,
1549 .enable_ms = imx_enable_ms,
1550 .break_ctl = imx_break_ctl,
1551 .startup = imx_startup,
1552 .shutdown = imx_shutdown,
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001553 .flush_buffer = imx_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554 .set_termios = imx_set_termios,
1555 .type = imx_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556 .config_port = imx_config_port,
1557 .verify_port = imx_verify_port,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001558#if defined(CONFIG_CONSOLE_POLL)
1559 .poll_get_char = imx_poll_get_char,
1560 .poll_put_char = imx_poll_put_char,
1561#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562};
1563
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001564static struct imx_port *imx_ports[UART_NR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565
1566#ifdef CONFIG_SERIAL_IMX_CONSOLE
Russell Kingd3587882006-03-20 20:00:09 +00001567static void imx_console_putchar(struct uart_port *port, int ch)
1568{
1569 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001570
Shawn Guofe6b5402011-06-25 02:04:33 +08001571 while (readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)
Russell Kingd3587882006-03-20 20:00:09 +00001572 barrier();
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001573
1574 writel(ch, sport->port.membase + URTX0);
Russell Kingd3587882006-03-20 20:00:09 +00001575}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576
1577/*
1578 * Interrupts are disabled on entering
1579 */
1580static void
1581imx_console_write(struct console *co, const char *s, unsigned int count)
1582{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001583 struct imx_port *sport = imx_ports[co->index];
Dirk Behme0ad5a812011-12-22 09:57:52 +01001584 struct imx_port_ucrs old_ucr;
1585 unsigned int ucr1;
Shawn Guof30e8262013-02-18 13:15:36 +08001586 unsigned long flags = 0;
Thomas Gleixner677fe552013-02-14 21:01:06 +01001587 int locked = 1;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001588 int retval;
1589
1590 retval = clk_enable(sport->clk_per);
1591 if (retval)
1592 return;
1593 retval = clk_enable(sport->clk_ipg);
1594 if (retval) {
1595 clk_disable(sport->clk_per);
1596 return;
1597 }
Xinyu Chen9ec18822012-08-27 09:36:51 +02001598
Thomas Gleixner677fe552013-02-14 21:01:06 +01001599 if (sport->port.sysrq)
1600 locked = 0;
1601 else if (oops_in_progress)
1602 locked = spin_trylock_irqsave(&sport->port.lock, flags);
1603 else
1604 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605
1606 /*
Dirk Behme0ad5a812011-12-22 09:57:52 +01001607 * First, save UCR1/2/3 and then disable interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608 */
Dirk Behme0ad5a812011-12-22 09:57:52 +01001609 imx_port_ucrs_save(&sport->port, &old_ucr);
1610 ucr1 = old_ucr.ucr1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611
Shawn Guofe6b5402011-06-25 02:04:33 +08001612 if (is_imx1_uart(sport))
1613 ucr1 |= IMX1_UCR1_UARTCLKEN;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001614 ucr1 |= UCR1_UARTEN;
1615 ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);
1616
1617 writel(ucr1, sport->port.membase + UCR1);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001618
Dirk Behme0ad5a812011-12-22 09:57:52 +01001619 writel(old_ucr.ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620
Russell Kingd3587882006-03-20 20:00:09 +00001621 uart_console_write(&sport->port, s, count, imx_console_putchar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622
1623 /*
1624 * Finally, wait for transmitter to become empty
Dirk Behme0ad5a812011-12-22 09:57:52 +01001625 * and restore UCR1/2/3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001627 while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628
Dirk Behme0ad5a812011-12-22 09:57:52 +01001629 imx_port_ucrs_restore(&sport->port, &old_ucr);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001630
Thomas Gleixner677fe552013-02-14 21:01:06 +01001631 if (locked)
1632 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001633
1634 clk_disable(sport->clk_ipg);
1635 clk_disable(sport->clk_per);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636}
1637
1638/*
1639 * If the port was already initialised (eg, by a boot loader),
1640 * try to determine the current setup.
1641 */
1642static void __init
1643imx_console_get_options(struct imx_port *sport, int *baud,
1644 int *parity, int *bits)
1645{
Sascha Hauer587897f2005-04-29 22:46:40 +01001646
Roel Kluin2e2eb502009-12-09 12:31:36 -08001647 if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648 /* ok, the port was enabled */
Sachin Kamat82313e62013-01-07 10:25:02 +05301649 unsigned int ucr2, ubir, ubmr, uartclk;
Sascha Hauer587897f2005-04-29 22:46:40 +01001650 unsigned int baud_raw;
1651 unsigned int ucfr_rfdiv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001653 ucr2 = readl(sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654
1655 *parity = 'n';
1656 if (ucr2 & UCR2_PREN) {
1657 if (ucr2 & UCR2_PROE)
1658 *parity = 'o';
1659 else
1660 *parity = 'e';
1661 }
1662
1663 if (ucr2 & UCR2_WS)
1664 *bits = 8;
1665 else
1666 *bits = 7;
1667
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001668 ubir = readl(sport->port.membase + UBIR) & 0xffff;
1669 ubmr = readl(sport->port.membase + UBMR) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001671 ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
Sascha Hauer587897f2005-04-29 22:46:40 +01001672 if (ucfr_rfdiv == 6)
1673 ucfr_rfdiv = 7;
1674 else
1675 ucfr_rfdiv = 6 - ucfr_rfdiv;
1676
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001677 uartclk = clk_get_rate(sport->clk_per);
Sascha Hauer587897f2005-04-29 22:46:40 +01001678 uartclk /= ucfr_rfdiv;
1679
1680 { /*
1681 * The next code provides exact computation of
1682 * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
1683 * without need of float support or long long division,
1684 * which would be required to prevent 32bit arithmetic overflow
1685 */
1686 unsigned int mul = ubir + 1;
1687 unsigned int div = 16 * (ubmr + 1);
1688 unsigned int rem = uartclk % div;
1689
1690 baud_raw = (uartclk / div) * mul;
1691 baud_raw += (rem * mul + div / 2) / div;
1692 *baud = (baud_raw + 50) / 100 * 100;
1693 }
1694
Sachin Kamat82313e62013-01-07 10:25:02 +05301695 if (*baud != baud_raw)
Sachin Kamat50bbdba2013-01-07 10:25:05 +05301696 pr_info("Console IMX rounded baud rate from %d to %d\n",
Sascha Hauer587897f2005-04-29 22:46:40 +01001697 baud_raw, *baud);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698 }
1699}
1700
1701static int __init
1702imx_console_setup(struct console *co, char *options)
1703{
1704 struct imx_port *sport;
1705 int baud = 9600;
1706 int bits = 8;
1707 int parity = 'n';
1708 int flow = 'n';
Huang Shijie1cf93e02013-06-28 13:39:42 +08001709 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710
1711 /*
1712 * Check whether an invalid uart number has been specified, and
1713 * if so, search for the first available port that does have
1714 * console support.
1715 */
1716 if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
1717 co->index = 0;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001718 sport = imx_ports[co->index];
Sachin Kamat82313e62013-01-07 10:25:02 +05301719 if (sport == NULL)
Eric Lammertse76afc42009-05-19 20:53:20 -04001720 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721
Huang Shijie1cf93e02013-06-28 13:39:42 +08001722 /* For setting the registers, we only need to enable the ipg clock. */
1723 retval = clk_prepare_enable(sport->clk_ipg);
1724 if (retval)
1725 goto error_console;
1726
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727 if (options)
1728 uart_parse_options(options, &baud, &parity, &bits, &flow);
1729 else
1730 imx_console_get_options(sport, &baud, &parity, &bits);
1731
Sascha Hauer587897f2005-04-29 22:46:40 +01001732 imx_setup_ufcr(sport, 0);
1733
Huang Shijie1cf93e02013-06-28 13:39:42 +08001734 retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);
1735
1736 clk_disable(sport->clk_ipg);
1737 if (retval) {
1738 clk_unprepare(sport->clk_ipg);
1739 goto error_console;
1740 }
1741
1742 retval = clk_prepare(sport->clk_per);
1743 if (retval)
1744 clk_disable_unprepare(sport->clk_ipg);
1745
1746error_console:
1747 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748}
1749
Vincent Sanders9f4426d2005-10-01 22:56:34 +01001750static struct uart_driver imx_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751static struct console imx_console = {
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001752 .name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753 .write = imx_console_write,
1754 .device = uart_console_device,
1755 .setup = imx_console_setup,
1756 .flags = CON_PRINTBUFFER,
1757 .index = -1,
1758 .data = &imx_reg,
1759};
1760
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761#define IMX_CONSOLE &imx_console
1762#else
1763#define IMX_CONSOLE NULL
1764#endif
1765
1766static struct uart_driver imx_reg = {
1767 .owner = THIS_MODULE,
1768 .driver_name = DRIVER_NAME,
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001769 .dev_name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770 .major = SERIAL_IMX_MAJOR,
1771 .minor = MINOR_START,
1772 .nr = ARRAY_SIZE(imx_ports),
1773 .cons = IMX_CONSOLE,
1774};
1775
Russell King3ae5eae2005-11-09 22:32:44 +00001776static int serial_imx_suspend(struct platform_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001778 struct imx_port *sport = platform_get_drvdata(dev);
Fabio Estevamdb1a9b52011-12-13 01:23:48 -02001779 unsigned int val;
1780
1781 /* enable wakeup from i.MX UART */
1782 val = readl(sport->port.membase + UCR3);
1783 val |= UCR3_AWAKEN;
1784 writel(val, sport->port.membase + UCR3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785
Richard Zhao034dc4d2012-09-18 16:14:59 +08001786 uart_suspend_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001788 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789}
1790
Russell King3ae5eae2005-11-09 22:32:44 +00001791static int serial_imx_resume(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001793 struct imx_port *sport = platform_get_drvdata(dev);
Fabio Estevamdb1a9b52011-12-13 01:23:48 -02001794 unsigned int val;
1795
1796 /* disable wakeup from i.MX UART */
1797 val = readl(sport->port.membase + UCR3);
1798 val &= ~UCR3_AWAKEN;
1799 writel(val, sport->port.membase + UCR3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800
Richard Zhao034dc4d2012-09-18 16:14:59 +08001801 uart_resume_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001803 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804}
1805
Shawn Guo22698aa2011-06-25 02:04:34 +08001806#ifdef CONFIG_OF
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001807/*
1808 * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
1809 * could successfully get all information from dt or a negative errno.
1810 */
Shawn Guo22698aa2011-06-25 02:04:34 +08001811static int serial_imx_probe_dt(struct imx_port *sport,
1812 struct platform_device *pdev)
1813{
1814 struct device_node *np = pdev->dev.of_node;
1815 const struct of_device_id *of_id =
1816 of_match_device(imx_uart_dt_ids, &pdev->dev);
Shawn Guoff059672011-09-22 14:48:13 +08001817 int ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001818
1819 if (!np)
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001820 /* no device tree device */
1821 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08001822
Shawn Guoff059672011-09-22 14:48:13 +08001823 ret = of_alias_get_id(np, "serial");
1824 if (ret < 0) {
1825 dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
Uwe Kleine-Königa197a192011-12-14 21:26:51 +01001826 return ret;
Shawn Guoff059672011-09-22 14:48:13 +08001827 }
1828 sport->port.line = ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001829
1830 if (of_get_property(np, "fsl,uart-has-rtscts", NULL))
1831 sport->have_rtscts = 1;
1832
1833 if (of_get_property(np, "fsl,irda-mode", NULL))
1834 sport->use_irda = 1;
1835
Huang Shijie20ff2fe2013-05-30 14:07:12 +08001836 if (of_get_property(np, "fsl,dte-mode", NULL))
1837 sport->dte_mode = 1;
1838
Shawn Guo22698aa2011-06-25 02:04:34 +08001839 sport->devdata = of_id->data;
1840
1841 return 0;
1842}
1843#else
1844static inline int serial_imx_probe_dt(struct imx_port *sport,
1845 struct platform_device *pdev)
1846{
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001847 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08001848}
1849#endif
1850
1851static void serial_imx_probe_pdata(struct imx_port *sport,
1852 struct platform_device *pdev)
1853{
Jingoo Han574de552013-07-30 17:06:57 +09001854 struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
Shawn Guo22698aa2011-06-25 02:04:34 +08001855
1856 sport->port.line = pdev->id;
1857 sport->devdata = (struct imx_uart_data *) pdev->id_entry->driver_data;
1858
1859 if (!pdata)
1860 return;
1861
1862 if (pdata->flags & IMXUART_HAVE_RTSCTS)
1863 sport->have_rtscts = 1;
1864
1865 if (pdata->flags & IMXUART_IRDA)
1866 sport->use_irda = 1;
1867}
1868
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001869static int serial_imx_probe(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001871 struct imx_port *sport;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001872 void __iomem *base;
1873 int ret = 0;
1874 struct resource *res;
Sascha Hauer5b802342006-05-04 14:07:42 +01001875
Sachin Kamat42d34192013-01-07 10:25:06 +05301876 sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001877 if (!sport)
1878 return -ENOMEM;
1879
Shawn Guo22698aa2011-06-25 02:04:34 +08001880 ret = serial_imx_probe_dt(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001881 if (ret > 0)
Shawn Guo22698aa2011-06-25 02:04:34 +08001882 serial_imx_probe_pdata(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001883 else if (ret < 0)
Sachin Kamat42d34192013-01-07 10:25:06 +05301884 return ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001885
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001886 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Alexander Shiyanda82f992014-02-22 16:01:33 +04001887 base = devm_ioremap_resource(&pdev->dev, res);
1888 if (IS_ERR(base))
1889 return PTR_ERR(base);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001890
1891 sport->port.dev = &pdev->dev;
1892 sport->port.mapbase = res->start;
1893 sport->port.membase = base;
1894 sport->port.type = PORT_IMX,
1895 sport->port.iotype = UPIO_MEM;
1896 sport->port.irq = platform_get_irq(pdev, 0);
1897 sport->rxirq = platform_get_irq(pdev, 0);
1898 sport->txirq = platform_get_irq(pdev, 1);
1899 sport->rtsirq = platform_get_irq(pdev, 2);
1900 sport->port.fifosize = 32;
1901 sport->port.ops = &imx_pops;
1902 sport->port.flags = UPF_BOOT_AUTOCONF;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001903 init_timer(&sport->timer);
1904 sport->timer.function = imx_timeout;
1905 sport->timer.data = (unsigned long)sport;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001906
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001907 sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1908 if (IS_ERR(sport->clk_ipg)) {
1909 ret = PTR_ERR(sport->clk_ipg);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02001910 dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05301911 return ret;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001912 }
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001913
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001914 sport->clk_per = devm_clk_get(&pdev->dev, "per");
1915 if (IS_ERR(sport->clk_per)) {
1916 ret = PTR_ERR(sport->clk_per);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02001917 dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05301918 return ret;
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001919 }
1920
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001921 sport->port.uartclk = clk_get_rate(sport->clk_per);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001922
Shawn Guo22698aa2011-06-25 02:04:34 +08001923 imx_ports[sport->port.line] = sport;
Sascha Hauer5b802342006-05-04 14:07:42 +01001924
Richard Zhao0a86a862012-09-18 16:14:58 +08001925 platform_set_drvdata(pdev, sport);
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001926
Alexander Shiyan45af7802014-02-22 16:01:35 +04001927 return uart_add_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001928}
1929
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001930static int serial_imx_remove(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931{
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001932 struct imx_port *sport = platform_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933
Alexander Shiyan45af7802014-02-22 16:01:35 +04001934 return uart_remove_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001935}
1936
Russell King3ae5eae2005-11-09 22:32:44 +00001937static struct platform_driver serial_imx_driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001938 .probe = serial_imx_probe,
1939 .remove = serial_imx_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940
1941 .suspend = serial_imx_suspend,
1942 .resume = serial_imx_resume,
Shawn Guofe6b5402011-06-25 02:04:33 +08001943 .id_table = imx_uart_devtype,
Russell King3ae5eae2005-11-09 22:32:44 +00001944 .driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001945 .name = "imx-uart",
Kay Sieverse169c132008-04-15 14:34:35 -07001946 .owner = THIS_MODULE,
Shawn Guo22698aa2011-06-25 02:04:34 +08001947 .of_match_table = imx_uart_dt_ids,
Russell King3ae5eae2005-11-09 22:32:44 +00001948 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949};
1950
1951static int __init imx_serial_init(void)
1952{
1953 int ret;
1954
Sachin Kamat50bbdba2013-01-07 10:25:05 +05301955 pr_info("Serial: IMX driver\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957 ret = uart_register_driver(&imx_reg);
1958 if (ret)
1959 return ret;
1960
Russell King3ae5eae2005-11-09 22:32:44 +00001961 ret = platform_driver_register(&serial_imx_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962 if (ret != 0)
1963 uart_unregister_driver(&imx_reg);
1964
Uwe Kleine-Königf2278242011-11-22 14:22:55 +01001965 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001966}
1967
1968static void __exit imx_serial_exit(void)
1969{
Russell Kingc889b892005-11-21 17:05:21 +00001970 platform_driver_unregister(&serial_imx_driver);
Sascha Hauer4b300c32007-07-17 13:35:46 +01001971 uart_unregister_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001972}
1973
1974module_init(imx_serial_init);
1975module_exit(imx_serial_exit);
1976
1977MODULE_AUTHOR("Sascha Hauer");
1978MODULE_DESCRIPTION("IMX generic serial port driver");
1979MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07001980MODULE_ALIAS("platform:imx-uart");