blob: 8ad9a4e839f664f37e905f096a2496e27fd3ec8c [file] [log] [blame]
Chris Leechc13c8262006-05-23 17:18:44 -07001/*
2 * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
Chris Leechc13c8262006-05-23 17:18:44 -070014 * The full GNU General Public License is included in this distribution in the
15 * file called COPYING.
16 */
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000017#ifndef LINUX_DMAENGINE_H
18#define LINUX_DMAENGINE_H
David Woodhouse1c0f16e2006-06-27 02:53:56 -070019
Chris Leechc13c8262006-05-23 17:18:44 -070020#include <linux/device.h>
Stephen Warren0ad7c002013-11-26 10:04:22 -070021#include <linux/err.h>
Chris Leechc13c8262006-05-23 17:18:44 -070022#include <linux/uio.h>
Paul Gortmaker187f1882011-11-23 20:12:59 -050023#include <linux/bug.h>
Vinod Koul90b44f82011-07-25 19:57:52 +053024#include <linux/scatterlist.h>
Paul Gortmakera8efa9d2011-07-29 16:55:11 +100025#include <linux/bitmap.h>
Viresh Kumardcc043d2012-02-01 16:12:18 +053026#include <linux/types.h>
Paul Gortmakera8efa9d2011-07-29 16:55:11 +100027#include <asm/page.h>
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000028
Chris Leechc13c8262006-05-23 17:18:44 -070029/**
Randy Dunlapfe4ada22006-07-03 19:44:51 -070030 * typedef dma_cookie_t - an opaque DMA cookie
Chris Leechc13c8262006-05-23 17:18:44 -070031 *
32 * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
33 */
34typedef s32 dma_cookie_t;
Steven J. Magnani76bd0612010-02-28 22:18:16 -070035#define DMA_MIN_COOKIE 1
Chris Leechc13c8262006-05-23 17:18:44 -070036
Dan Carpenter71ea1482013-08-10 10:46:50 +030037static inline int dma_submit_error(dma_cookie_t cookie)
38{
39 return cookie < 0 ? cookie : 0;
40}
Chris Leechc13c8262006-05-23 17:18:44 -070041
42/**
43 * enum dma_status - DMA transaction status
Vinod Kouladfedd92013-10-16 13:29:02 +053044 * @DMA_COMPLETE: transaction completed
Chris Leechc13c8262006-05-23 17:18:44 -070045 * @DMA_IN_PROGRESS: transaction not yet processed
Linus Walleij07934482010-03-26 16:50:49 -070046 * @DMA_PAUSED: transaction is paused
Chris Leechc13c8262006-05-23 17:18:44 -070047 * @DMA_ERROR: transaction failed
48 */
49enum dma_status {
Vinod Koul7db5f722013-10-17 07:29:57 +053050 DMA_COMPLETE,
Chris Leechc13c8262006-05-23 17:18:44 -070051 DMA_IN_PROGRESS,
Linus Walleij07934482010-03-26 16:50:49 -070052 DMA_PAUSED,
Chris Leechc13c8262006-05-23 17:18:44 -070053 DMA_ERROR,
54};
55
56/**
Dan Williams7405f742007-01-02 11:10:43 -070057 * enum dma_transaction_type - DMA transaction types/indexes
Dan Williams138f4c32009-09-08 17:42:51 -070058 *
59 * Note: The DMA_ASYNC_TX capability is not to be set by drivers. It is
60 * automatically set as dma devices are registered.
Dan Williams7405f742007-01-02 11:10:43 -070061 */
62enum dma_transaction_type {
63 DMA_MEMCPY,
64 DMA_XOR,
Dan Williamsb2f46fd2009-07-14 12:20:36 -070065 DMA_PQ,
Dan Williams099f53c2009-04-08 14:28:37 -070066 DMA_XOR_VAL,
67 DMA_PQ_VAL,
Maxime Ripard4983a502015-05-18 13:46:15 +020068 DMA_MEMSET,
Maxime Ripard50c7cd22015-07-06 12:19:23 +020069 DMA_MEMSET_SG,
Dan Williams7405f742007-01-02 11:10:43 -070070 DMA_INTERRUPT,
Ira Snydera86ee032010-09-30 11:46:44 +000071 DMA_SG,
Dan Williams59b5ec22009-01-06 11:38:15 -070072 DMA_PRIVATE,
Dan Williams138f4c32009-09-08 17:42:51 -070073 DMA_ASYNC_TX,
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -070074 DMA_SLAVE,
Sascha Hauer782bc952010-09-30 13:56:32 +000075 DMA_CYCLIC,
Jassi Brarb14dab72011-10-13 12:33:30 +053076 DMA_INTERLEAVE,
Dan Williams7405f742007-01-02 11:10:43 -070077/* last transaction type for creation of the capabilities mask */
Jassi Brarb14dab72011-10-13 12:33:30 +053078 DMA_TX_TYPE_END,
79};
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -070080
Vinod Koul49920bc2011-10-13 15:15:27 +053081/**
82 * enum dma_transfer_direction - dma transfer mode and direction indicator
83 * @DMA_MEM_TO_MEM: Async/Memcpy mode
84 * @DMA_MEM_TO_DEV: Slave mode & From Memory to Device
85 * @DMA_DEV_TO_MEM: Slave mode & From Device to Memory
86 * @DMA_DEV_TO_DEV: Slave mode & From Device to Device
87 */
88enum dma_transfer_direction {
89 DMA_MEM_TO_MEM,
90 DMA_MEM_TO_DEV,
91 DMA_DEV_TO_MEM,
92 DMA_DEV_TO_DEV,
Shawn Guo62268ce2011-12-13 23:48:03 +080093 DMA_TRANS_NONE,
Vinod Koul49920bc2011-10-13 15:15:27 +053094};
Dan Williams7405f742007-01-02 11:10:43 -070095
96/**
Jassi Brarb14dab72011-10-13 12:33:30 +053097 * Interleaved Transfer Request
98 * ----------------------------
99 * A chunk is collection of contiguous bytes to be transfered.
100 * The gap(in bytes) between two chunks is called inter-chunk-gap(ICG).
101 * ICGs may or maynot change between chunks.
102 * A FRAME is the smallest series of contiguous {chunk,icg} pairs,
103 * that when repeated an integral number of times, specifies the transfer.
104 * A transfer template is specification of a Frame, the number of times
105 * it is to be repeated and other per-transfer attributes.
106 *
107 * Practically, a client driver would have ready a template for each
108 * type of transfer it is going to need during its lifetime and
109 * set only 'src_start' and 'dst_start' before submitting the requests.
110 *
111 *
112 * | Frame-1 | Frame-2 | ~ | Frame-'numf' |
113 * |====....==.===...=...|====....==.===...=...| ~ |====....==.===...=...|
114 *
115 * == Chunk size
116 * ... ICG
117 */
118
119/**
120 * struct data_chunk - Element of scatter-gather list that makes a frame.
121 * @size: Number of bytes to read from source.
122 * size_dst := fn(op, size_src), so doesn't mean much for destination.
123 * @icg: Number of bytes to jump after last src/dst address of this
124 * chunk and before first src/dst address for next chunk.
125 * Ignored for dst(assumed 0), if dst_inc is true and dst_sgl is false.
126 * Ignored for src(assumed 0), if src_inc is true and src_sgl is false.
Maxime Riparde1031dc2015-05-07 17:38:07 +0200127 * @dst_icg: Number of bytes to jump after last dst address of this
128 * chunk and before the first dst address for next chunk.
129 * Ignored if dst_inc is true and dst_sgl is false.
130 * @src_icg: Number of bytes to jump after last src address of this
131 * chunk and before the first src address for next chunk.
132 * Ignored if src_inc is true and src_sgl is false.
Jassi Brarb14dab72011-10-13 12:33:30 +0530133 */
134struct data_chunk {
135 size_t size;
136 size_t icg;
Maxime Riparde1031dc2015-05-07 17:38:07 +0200137 size_t dst_icg;
138 size_t src_icg;
Jassi Brarb14dab72011-10-13 12:33:30 +0530139};
140
141/**
142 * struct dma_interleaved_template - Template to convey DMAC the transfer pattern
143 * and attributes.
144 * @src_start: Bus address of source for the first chunk.
145 * @dst_start: Bus address of destination for the first chunk.
146 * @dir: Specifies the type of Source and Destination.
147 * @src_inc: If the source address increments after reading from it.
148 * @dst_inc: If the destination address increments after writing to it.
149 * @src_sgl: If the 'icg' of sgl[] applies to Source (scattered read).
150 * Otherwise, source is read contiguously (icg ignored).
151 * Ignored if src_inc is false.
152 * @dst_sgl: If the 'icg' of sgl[] applies to Destination (scattered write).
153 * Otherwise, destination is filled contiguously (icg ignored).
154 * Ignored if dst_inc is false.
155 * @numf: Number of frames in this template.
156 * @frame_size: Number of chunks in a frame i.e, size of sgl[].
157 * @sgl: Array of {chunk,icg} pairs that make up a frame.
158 */
159struct dma_interleaved_template {
160 dma_addr_t src_start;
161 dma_addr_t dst_start;
162 enum dma_transfer_direction dir;
163 bool src_inc;
164 bool dst_inc;
165 bool src_sgl;
166 bool dst_sgl;
167 size_t numf;
168 size_t frame_size;
169 struct data_chunk sgl[0];
170};
171
172/**
Dan Williams636bdea2008-04-17 20:17:26 -0700173 * enum dma_ctrl_flags - DMA flags to augment operation preparation,
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700174 * control completion, and communicate status.
Dan Williamsd4c56f92008-02-02 19:49:58 -0700175 * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700176 * this transaction
Guennadi Liakhovetskia88f6662009-12-10 18:35:15 +0100177 * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700178 * acknowledges receipt, i.e. has has a chance to establish any dependency
179 * chains
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700180 * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
181 * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
182 * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
183 * sources that were the result of a previous operation, in the case of a PQ
184 * operation it continues the calculation with new sources
Dan Williams0403e382009-09-08 17:42:50 -0700185 * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
186 * on the result of this operation
Dan Williamsd4c56f92008-02-02 19:49:58 -0700187 */
Dan Williams636bdea2008-04-17 20:17:26 -0700188enum dma_ctrl_flags {
Dan Williamsd4c56f92008-02-02 19:49:58 -0700189 DMA_PREP_INTERRUPT = (1 << 0),
Dan Williams636bdea2008-04-17 20:17:26 -0700190 DMA_CTRL_ACK = (1 << 1),
Bartlomiej Zolnierkiewicz0776ae72013-10-18 19:35:33 +0200191 DMA_PREP_PQ_DISABLE_P = (1 << 2),
192 DMA_PREP_PQ_DISABLE_Q = (1 << 3),
193 DMA_PREP_CONTINUE = (1 << 4),
194 DMA_PREP_FENCE = (1 << 5),
Dan Williamsd4c56f92008-02-02 19:49:58 -0700195};
196
197/**
Dan Williamsad283ea2009-08-29 19:09:26 -0700198 * enum sum_check_bits - bit position of pq_check_flags
199 */
200enum sum_check_bits {
201 SUM_CHECK_P = 0,
202 SUM_CHECK_Q = 1,
203};
204
205/**
206 * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
207 * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
208 * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
209 */
210enum sum_check_flags {
211 SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
212 SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
213};
214
215
216/**
Dan Williams7405f742007-01-02 11:10:43 -0700217 * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
218 * See linux/cpumask.h
219 */
220typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
221
222/**
Chris Leechc13c8262006-05-23 17:18:44 -0700223 * struct dma_chan_percpu - the per-CPU part of struct dma_chan
Chris Leechc13c8262006-05-23 17:18:44 -0700224 * @memcpy_count: transaction counter
225 * @bytes_transferred: byte counter
226 */
227
228struct dma_chan_percpu {
Chris Leechc13c8262006-05-23 17:18:44 -0700229 /* stats */
230 unsigned long memcpy_count;
231 unsigned long bytes_transferred;
232};
233
234/**
Peter Ujfalusi56f13c02015-04-09 12:35:47 +0300235 * struct dma_router - DMA router structure
236 * @dev: pointer to the DMA router device
237 * @route_free: function to be called when the route can be disconnected
238 */
239struct dma_router {
240 struct device *dev;
241 void (*route_free)(struct device *dev, void *route_data);
242};
243
244/**
Chris Leechc13c8262006-05-23 17:18:44 -0700245 * struct dma_chan - devices supply DMA channels, clients use them
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700246 * @device: ptr to the dma device who supplies this channel, always !%NULL
Chris Leechc13c8262006-05-23 17:18:44 -0700247 * @cookie: last cookie value returned to client
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +0000248 * @completed_cookie: last completed cookie for this channel
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700249 * @chan_id: channel ID for sysfs
Dan Williams41d5e592009-01-06 11:38:21 -0700250 * @dev: class device for sysfs
Chris Leechc13c8262006-05-23 17:18:44 -0700251 * @device_node: used to add this to the device chan list
252 * @local: per-cpu pointer to a struct dma_chan_percpu
Vinod Koul868d2ee2013-12-18 21:39:39 +0530253 * @client_count: how many clients are using this channel
Dan Williamsbec08512009-01-06 11:38:14 -0700254 * @table_count: number of appearances in the mem-to-mem allocation table
Peter Ujfalusi56f13c02015-04-09 12:35:47 +0300255 * @router: pointer to the DMA router structure
256 * @route_data: channel specific data for the router
Dan Williams287d8592009-02-18 14:48:26 -0800257 * @private: private data for certain client-channel associations
Chris Leechc13c8262006-05-23 17:18:44 -0700258 */
259struct dma_chan {
Chris Leechc13c8262006-05-23 17:18:44 -0700260 struct dma_device *device;
261 dma_cookie_t cookie;
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +0000262 dma_cookie_t completed_cookie;
Chris Leechc13c8262006-05-23 17:18:44 -0700263
264 /* sysfs */
265 int chan_id;
Dan Williams41d5e592009-01-06 11:38:21 -0700266 struct dma_chan_dev *dev;
Chris Leechc13c8262006-05-23 17:18:44 -0700267
Chris Leechc13c8262006-05-23 17:18:44 -0700268 struct list_head device_node;
Tejun Heoa29d8b82010-02-02 14:39:15 +0900269 struct dma_chan_percpu __percpu *local;
Dan Williams7cc5bf92008-07-08 11:58:21 -0700270 int client_count;
Dan Williamsbec08512009-01-06 11:38:14 -0700271 int table_count;
Peter Ujfalusi56f13c02015-04-09 12:35:47 +0300272
273 /* DMA router */
274 struct dma_router *router;
275 void *route_data;
276
Dan Williams287d8592009-02-18 14:48:26 -0800277 void *private;
Chris Leechc13c8262006-05-23 17:18:44 -0700278};
279
Dan Williams41d5e592009-01-06 11:38:21 -0700280/**
281 * struct dma_chan_dev - relate sysfs device node to backing channel device
Vinod Koul868d2ee2013-12-18 21:39:39 +0530282 * @chan: driver channel device
283 * @device: sysfs device
284 * @dev_id: parent dma_device dev_id
285 * @idr_ref: reference count to gate release of dma_device dev_id
Dan Williams41d5e592009-01-06 11:38:21 -0700286 */
287struct dma_chan_dev {
288 struct dma_chan *chan;
289 struct device device;
Dan Williams864498a2009-01-06 11:38:21 -0700290 int dev_id;
291 atomic_t *idr_ref;
Dan Williams41d5e592009-01-06 11:38:21 -0700292};
293
Linus Walleijc156d0a2010-08-04 13:37:33 +0200294/**
Alexander Popovba730342014-05-15 18:15:31 +0400295 * enum dma_slave_buswidth - defines bus width of the DMA slave
Linus Walleijc156d0a2010-08-04 13:37:33 +0200296 * device, source or target buses
297 */
298enum dma_slave_buswidth {
299 DMA_SLAVE_BUSWIDTH_UNDEFINED = 0,
300 DMA_SLAVE_BUSWIDTH_1_BYTE = 1,
301 DMA_SLAVE_BUSWIDTH_2_BYTES = 2,
Peter Ujfalusi93c6ee92014-07-03 07:51:52 +0300302 DMA_SLAVE_BUSWIDTH_3_BYTES = 3,
Linus Walleijc156d0a2010-08-04 13:37:33 +0200303 DMA_SLAVE_BUSWIDTH_4_BYTES = 4,
304 DMA_SLAVE_BUSWIDTH_8_BYTES = 8,
Laurent Pinchart534a7292014-08-06 10:52:41 +0200305 DMA_SLAVE_BUSWIDTH_16_BYTES = 16,
306 DMA_SLAVE_BUSWIDTH_32_BYTES = 32,
307 DMA_SLAVE_BUSWIDTH_64_BYTES = 64,
Linus Walleijc156d0a2010-08-04 13:37:33 +0200308};
309
310/**
311 * struct dma_slave_config - dma slave channel runtime config
312 * @direction: whether the data shall go in or out on this slave
Alexander Popov397321f2013-12-16 12:12:17 +0400313 * channel, right now. DMA_MEM_TO_DEV and DMA_DEV_TO_MEM are
Laurent Pinchartd9ff9582014-08-20 19:20:53 +0200314 * legal values. DEPRECATED, drivers should use the direction argument
315 * to the device_prep_slave_sg and device_prep_dma_cyclic functions or
316 * the dir field in the dma_interleaved_template structure.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200317 * @src_addr: this is the physical address where DMA slave data
318 * should be read (RX), if the source is memory this argument is
319 * ignored.
320 * @dst_addr: this is the physical address where DMA slave data
321 * should be written (TX), if the source is memory this argument
322 * is ignored.
323 * @src_addr_width: this is the width in bytes of the source (RX)
324 * register where DMA data shall be read. If the source
325 * is memory this may be ignored depending on architecture.
326 * Legal values: 1, 2, 4, 8.
327 * @dst_addr_width: same as src_addr_width but for destination
328 * target (TX) mutatis mutandis.
329 * @src_maxburst: the maximum number of words (note: words, as in
330 * units of the src_addr_width member, not bytes) that can be sent
331 * in one burst to the device. Typically something like half the
332 * FIFO depth on I/O peripherals so you don't overflow it. This
333 * may or may not be applicable on memory sources.
334 * @dst_maxburst: same as src_maxburst but for destination target
335 * mutatis mutandis.
Viresh Kumardcc043d2012-02-01 16:12:18 +0530336 * @device_fc: Flow Controller Settings. Only valid for slave channels. Fill
337 * with 'true' if peripheral should be flow controller. Direction will be
338 * selected at Runtime.
Laxman Dewangan4fd1e322012-06-06 10:55:26 +0530339 * @slave_id: Slave requester id. Only valid for slave channels. The dma
340 * slave peripheral will have unique id as dma requester which need to be
341 * pass as slave config.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200342 *
343 * This struct is passed in as configuration data to a DMA engine
344 * in order to set up a certain channel for DMA transport at runtime.
345 * The DMA device/engine has to provide support for an additional
Maxime Ripard2c44ad92014-11-17 14:42:54 +0100346 * callback in the dma_device structure, device_config and this struct
347 * will then be passed in as an argument to the function.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200348 *
Lars-Peter Clausen7cbccb52014-02-16 14:21:22 +0100349 * The rationale for adding configuration information to this struct is as
350 * follows: if it is likely that more than one DMA slave controllers in
351 * the world will support the configuration option, then make it generic.
352 * If not: if it is fixed so that it be sent in static from the platform
353 * data, then prefer to do that.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200354 */
355struct dma_slave_config {
Vinod Koul49920bc2011-10-13 15:15:27 +0530356 enum dma_transfer_direction direction;
Linus Walleijc156d0a2010-08-04 13:37:33 +0200357 dma_addr_t src_addr;
358 dma_addr_t dst_addr;
359 enum dma_slave_buswidth src_addr_width;
360 enum dma_slave_buswidth dst_addr_width;
361 u32 src_maxburst;
362 u32 dst_maxburst;
Viresh Kumardcc043d2012-02-01 16:12:18 +0530363 bool device_fc;
Laxman Dewangan4fd1e322012-06-06 10:55:26 +0530364 unsigned int slave_id;
Linus Walleijc156d0a2010-08-04 13:37:33 +0200365};
366
Lars-Peter Clausen50720562014-01-11 14:02:16 +0100367/**
368 * enum dma_residue_granularity - Granularity of the reported transfer residue
369 * @DMA_RESIDUE_GRANULARITY_DESCRIPTOR: Residue reporting is not support. The
370 * DMA channel is only able to tell whether a descriptor has been completed or
371 * not, which means residue reporting is not supported by this channel. The
372 * residue field of the dma_tx_state field will always be 0.
373 * @DMA_RESIDUE_GRANULARITY_SEGMENT: Residue is updated after each successfully
374 * completed segment of the transfer (For cyclic transfers this is after each
375 * period). This is typically implemented by having the hardware generate an
376 * interrupt after each transferred segment and then the drivers updates the
377 * outstanding residue by the size of the segment. Another possibility is if
378 * the hardware supports scatter-gather and the segment descriptor has a field
379 * which gets set after the segment has been completed. The driver then counts
380 * the number of segments without the flag set to compute the residue.
381 * @DMA_RESIDUE_GRANULARITY_BURST: Residue is updated after each transferred
382 * burst. This is typically only supported if the hardware has a progress
383 * register of some sort (E.g. a register with the current read/write address
384 * or a register with the amount of bursts/beats/bytes that have been
385 * transferred or still need to be transferred).
386 */
387enum dma_residue_granularity {
388 DMA_RESIDUE_GRANULARITY_DESCRIPTOR = 0,
389 DMA_RESIDUE_GRANULARITY_SEGMENT = 1,
390 DMA_RESIDUE_GRANULARITY_BURST = 2,
391};
392
Vinod Koul221a27c72013-07-08 14:15:25 +0530393/* struct dma_slave_caps - expose capabilities of a slave channel only
394 *
395 * @src_addr_widths: bit mask of src addr widths the channel supports
Maxime Ripardceacbdb2014-11-17 14:41:57 +0100396 * @dst_addr_widths: bit mask of dstn addr widths the channel supports
Vinod Koul221a27c72013-07-08 14:15:25 +0530397 * @directions: bit mask of slave direction the channel supported
398 * since the enum dma_transfer_direction is not defined as bits for each
399 * type of direction, the dma controller should fill (1 << <TYPE>) and same
400 * should be checked by controller as well
401 * @cmd_pause: true, if pause and thereby resume is supported
402 * @cmd_terminate: true, if terminate cmd is supported
Lars-Peter Clausen50720562014-01-11 14:02:16 +0100403 * @residue_granularity: granularity of the reported transfer residue
Vinod Koul221a27c72013-07-08 14:15:25 +0530404 */
405struct dma_slave_caps {
406 u32 src_addr_widths;
Maxime Ripardceacbdb2014-11-17 14:41:57 +0100407 u32 dst_addr_widths;
Vinod Koul221a27c72013-07-08 14:15:25 +0530408 u32 directions;
409 bool cmd_pause;
410 bool cmd_terminate;
Lars-Peter Clausen50720562014-01-11 14:02:16 +0100411 enum dma_residue_granularity residue_granularity;
Vinod Koul221a27c72013-07-08 14:15:25 +0530412};
413
Dan Williams41d5e592009-01-06 11:38:21 -0700414static inline const char *dma_chan_name(struct dma_chan *chan)
415{
416 return dev_name(&chan->dev->device);
417}
Dan Williamsd379b012007-07-09 11:56:42 -0700418
Chris Leechc13c8262006-05-23 17:18:44 -0700419void dma_chan_cleanup(struct kref *kref);
420
Chris Leechc13c8262006-05-23 17:18:44 -0700421/**
Dan Williams59b5ec22009-01-06 11:38:15 -0700422 * typedef dma_filter_fn - callback filter for dma_request_channel
423 * @chan: channel to be reviewed
424 * @filter_param: opaque parameter passed through dma_request_channel
425 *
426 * When this optional parameter is specified in a call to dma_request_channel a
427 * suitable channel is passed to this routine for further dispositioning before
428 * being returned. Where 'suitable' indicates a non-busy channel that
Dan Williams7dd60252009-01-06 11:38:19 -0700429 * satisfies the given capability mask. It returns 'true' to indicate that the
430 * channel is suitable.
Dan Williams59b5ec22009-01-06 11:38:15 -0700431 */
Dan Williams7dd60252009-01-06 11:38:19 -0700432typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
Dan Williams59b5ec22009-01-06 11:38:15 -0700433
Dan Williams7405f742007-01-02 11:10:43 -0700434typedef void (*dma_async_tx_callback)(void *dma_async_param);
Dan Williamsd38a8c62013-10-18 19:35:23 +0200435
436struct dmaengine_unmap_data {
Xuelin Shic1f43dd2014-05-21 14:02:37 -0700437 u8 map_cnt;
Dan Williamsd38a8c62013-10-18 19:35:23 +0200438 u8 to_cnt;
439 u8 from_cnt;
440 u8 bidi_cnt;
441 struct device *dev;
442 struct kref kref;
443 size_t len;
444 dma_addr_t addr[0];
445};
446
Dan Williams7405f742007-01-02 11:10:43 -0700447/**
448 * struct dma_async_tx_descriptor - async transaction descriptor
449 * ---dma generic offload fields---
450 * @cookie: tracking cookie for this transaction, set to -EBUSY if
451 * this tx is sitting on a dependency list
Dan Williams636bdea2008-04-17 20:17:26 -0700452 * @flags: flags to augment operation preparation, control completion, and
453 * communicate status
Dan Williams7405f742007-01-02 11:10:43 -0700454 * @phys: physical address of the descriptor
Dan Williams7405f742007-01-02 11:10:43 -0700455 * @chan: target channel for this operation
Vinod Koulaba96ba2014-12-05 20:49:07 +0530456 * @tx_submit: accept the descriptor, assign ordered cookie and mark the
457 * descriptor pending. To be pushed on .issue_pending() call
Dan Williams7405f742007-01-02 11:10:43 -0700458 * @callback: routine to call after this operation is complete
459 * @callback_param: general parameter to pass to the callback routine
460 * ---async_tx api specific fields---
Dan Williams19242d72008-04-17 20:17:25 -0700461 * @next: at completion submit this descriptor
Dan Williams7405f742007-01-02 11:10:43 -0700462 * @parent: pointer to the next level up in the dependency chain
Dan Williams19242d72008-04-17 20:17:25 -0700463 * @lock: protect the parent and next pointers
Dan Williams7405f742007-01-02 11:10:43 -0700464 */
465struct dma_async_tx_descriptor {
466 dma_cookie_t cookie;
Dan Williams636bdea2008-04-17 20:17:26 -0700467 enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
Dan Williams7405f742007-01-02 11:10:43 -0700468 dma_addr_t phys;
Dan Williams7405f742007-01-02 11:10:43 -0700469 struct dma_chan *chan;
470 dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
Dan Williams7405f742007-01-02 11:10:43 -0700471 dma_async_tx_callback callback;
472 void *callback_param;
Dan Williamsd38a8c62013-10-18 19:35:23 +0200473 struct dmaengine_unmap_data *unmap;
Dan Williams5fc6d892010-10-07 16:44:50 -0700474#ifdef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williams19242d72008-04-17 20:17:25 -0700475 struct dma_async_tx_descriptor *next;
Dan Williams7405f742007-01-02 11:10:43 -0700476 struct dma_async_tx_descriptor *parent;
477 spinlock_t lock;
Dan Williamscaa20d972010-05-17 16:24:16 -0700478#endif
Dan Williams7405f742007-01-02 11:10:43 -0700479};
480
Dan Williams89716462013-10-18 19:35:25 +0200481#ifdef CONFIG_DMA_ENGINE
Dan Williamsd38a8c62013-10-18 19:35:23 +0200482static inline void dma_set_unmap(struct dma_async_tx_descriptor *tx,
483 struct dmaengine_unmap_data *unmap)
484{
485 kref_get(&unmap->kref);
486 tx->unmap = unmap;
487}
488
Dan Williams89716462013-10-18 19:35:25 +0200489struct dmaengine_unmap_data *
490dmaengine_get_unmap_data(struct device *dev, int nr, gfp_t flags);
Dan Williams45c463a2013-10-18 19:35:24 +0200491void dmaengine_unmap_put(struct dmaengine_unmap_data *unmap);
Dan Williams89716462013-10-18 19:35:25 +0200492#else
493static inline void dma_set_unmap(struct dma_async_tx_descriptor *tx,
494 struct dmaengine_unmap_data *unmap)
495{
496}
497static inline struct dmaengine_unmap_data *
498dmaengine_get_unmap_data(struct device *dev, int nr, gfp_t flags)
499{
500 return NULL;
501}
502static inline void dmaengine_unmap_put(struct dmaengine_unmap_data *unmap)
503{
504}
505#endif
Dan Williams45c463a2013-10-18 19:35:24 +0200506
Dan Williamsd38a8c62013-10-18 19:35:23 +0200507static inline void dma_descriptor_unmap(struct dma_async_tx_descriptor *tx)
508{
509 if (tx->unmap) {
Dan Williams45c463a2013-10-18 19:35:24 +0200510 dmaengine_unmap_put(tx->unmap);
Dan Williamsd38a8c62013-10-18 19:35:23 +0200511 tx->unmap = NULL;
512 }
513}
514
Dan Williams5fc6d892010-10-07 16:44:50 -0700515#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williamscaa20d972010-05-17 16:24:16 -0700516static inline void txd_lock(struct dma_async_tx_descriptor *txd)
517{
518}
519static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
520{
521}
522static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
523{
524 BUG();
525}
526static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
527{
528}
529static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
530{
531}
532static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
533{
534 return NULL;
535}
536static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
537{
538 return NULL;
539}
540
541#else
542static inline void txd_lock(struct dma_async_tx_descriptor *txd)
543{
544 spin_lock_bh(&txd->lock);
545}
546static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
547{
548 spin_unlock_bh(&txd->lock);
549}
550static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
551{
552 txd->next = next;
553 next->parent = txd;
554}
555static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
556{
557 txd->parent = NULL;
558}
559static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
560{
561 txd->next = NULL;
562}
563static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
564{
565 return txd->parent;
566}
567static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
568{
569 return txd->next;
570}
571#endif
572
Chris Leechc13c8262006-05-23 17:18:44 -0700573/**
Linus Walleij07934482010-03-26 16:50:49 -0700574 * struct dma_tx_state - filled in to report the status of
575 * a transfer.
576 * @last: last completed DMA cookie
577 * @used: last issued DMA cookie (i.e. the one in progress)
578 * @residue: the remaining number of bytes left to transmit
579 * on the selected transfer for states DMA_IN_PROGRESS and
580 * DMA_PAUSED if this is implemented in the driver, else 0
581 */
582struct dma_tx_state {
583 dma_cookie_t last;
584 dma_cookie_t used;
585 u32 residue;
586};
587
588/**
Maxime Ripard77a68e52015-07-20 10:41:32 +0200589 * enum dmaengine_alignment - defines alignment of the DMA async tx
590 * buffers
591 */
592enum dmaengine_alignment {
593 DMAENGINE_ALIGN_1_BYTE = 0,
594 DMAENGINE_ALIGN_2_BYTES = 1,
595 DMAENGINE_ALIGN_4_BYTES = 2,
596 DMAENGINE_ALIGN_8_BYTES = 3,
597 DMAENGINE_ALIGN_16_BYTES = 4,
598 DMAENGINE_ALIGN_32_BYTES = 5,
599 DMAENGINE_ALIGN_64_BYTES = 6,
600};
601
602/**
Chris Leechc13c8262006-05-23 17:18:44 -0700603 * struct dma_device - info on the entity supplying DMA services
604 * @chancnt: how many DMA channels are supported
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900605 * @privatecnt: how many DMA channels are requested by dma_request_channel
Chris Leechc13c8262006-05-23 17:18:44 -0700606 * @channels: the list of struct dma_chan
607 * @global_node: list_head for global dma_device_list
Dan Williams7405f742007-01-02 11:10:43 -0700608 * @cap_mask: one or more dma_capability flags
609 * @max_xor: maximum number of xor sources, 0 if no capability
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700610 * @max_pq: maximum number of PQ sources and PQ-continue capability
Dan Williams83544ae2009-09-08 17:42:53 -0700611 * @copy_align: alignment shift for memcpy operations
612 * @xor_align: alignment shift for xor operations
613 * @pq_align: alignment shift for pq operations
Maxime Ripard4983a502015-05-18 13:46:15 +0200614 * @fill_align: alignment shift for memset operations
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700615 * @dev_id: unique device ID
Dan Williams7405f742007-01-02 11:10:43 -0700616 * @dev: struct device reference for dma mapping api
Maxime Ripardcb8cea52014-11-17 14:42:04 +0100617 * @src_addr_widths: bit mask of src addr widths the device supports
618 * @dst_addr_widths: bit mask of dst addr widths the device supports
619 * @directions: bit mask of slave direction the device supports since
620 * the enum dma_transfer_direction is not defined as bits for
621 * each type of direction, the dma controller should fill (1 <<
622 * <TYPE>) and same should be checked by controller as well
623 * @residue_granularity: granularity of the transfer residue reported
624 * by tx_status
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700625 * @device_alloc_chan_resources: allocate resources and return the
626 * number of allocated descriptors
627 * @device_free_chan_resources: release DMA channel's resources
Dan Williams7405f742007-01-02 11:10:43 -0700628 * @device_prep_dma_memcpy: prepares a memcpy operation
629 * @device_prep_dma_xor: prepares a xor operation
Dan Williams099f53c2009-04-08 14:28:37 -0700630 * @device_prep_dma_xor_val: prepares a xor validation operation
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700631 * @device_prep_dma_pq: prepares a pq operation
632 * @device_prep_dma_pq_val: prepares a pqzero_sum operation
Maxime Ripard4983a502015-05-18 13:46:15 +0200633 * @device_prep_dma_memset: prepares a memset operation
Maxime Ripard50c7cd22015-07-06 12:19:23 +0200634 * @device_prep_dma_memset_sg: prepares a memset operation over a scatter list
Dan Williams7405f742007-01-02 11:10:43 -0700635 * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700636 * @device_prep_slave_sg: prepares a slave dma operation
Sascha Hauer782bc952010-09-30 13:56:32 +0000637 * @device_prep_dma_cyclic: prepare a cyclic dma operation suitable for audio.
638 * The function takes a buffer of size buf_len. The callback function will
639 * be called after period_len bytes have been transferred.
Jassi Brarb14dab72011-10-13 12:33:30 +0530640 * @device_prep_interleaved_dma: Transfer expression in a generic way.
Maxime Ripard94a73e32014-11-17 14:42:00 +0100641 * @device_config: Pushes a new configuration to a channel, return 0 or an error
642 * code
Maxime Ripard23a3ea22014-11-17 14:42:01 +0100643 * @device_pause: Pauses any transfer happening on a channel. Returns
644 * 0 or an error code
645 * @device_resume: Resumes any transfer on a channel previously
646 * paused. Returns 0 or an error code
Maxime Ripard7fa0cf42014-11-17 14:42:02 +0100647 * @device_terminate_all: Aborts all transfers on a channel. Returns 0
648 * or an error code
Linus Walleij07934482010-03-26 16:50:49 -0700649 * @device_tx_status: poll for transaction completion, the optional
650 * txstate parameter can be supplied with a pointer to get a
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300651 * struct with auxiliary transfer status information, otherwise the call
Linus Walleij07934482010-03-26 16:50:49 -0700652 * will just return a simple status code
Dan Williams7405f742007-01-02 11:10:43 -0700653 * @device_issue_pending: push pending transactions to hardware
Chris Leechc13c8262006-05-23 17:18:44 -0700654 */
655struct dma_device {
656
657 unsigned int chancnt;
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900658 unsigned int privatecnt;
Chris Leechc13c8262006-05-23 17:18:44 -0700659 struct list_head channels;
660 struct list_head global_node;
Dan Williams7405f742007-01-02 11:10:43 -0700661 dma_cap_mask_t cap_mask;
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700662 unsigned short max_xor;
663 unsigned short max_pq;
Maxime Ripard77a68e52015-07-20 10:41:32 +0200664 enum dmaengine_alignment copy_align;
665 enum dmaengine_alignment xor_align;
666 enum dmaengine_alignment pq_align;
667 enum dmaengine_alignment fill_align;
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700668 #define DMA_HAS_PQ_CONTINUE (1 << 15)
Chris Leechc13c8262006-05-23 17:18:44 -0700669
Chris Leechc13c8262006-05-23 17:18:44 -0700670 int dev_id;
Dan Williams7405f742007-01-02 11:10:43 -0700671 struct device *dev;
Chris Leechc13c8262006-05-23 17:18:44 -0700672
Maxime Ripardcb8cea52014-11-17 14:42:04 +0100673 u32 src_addr_widths;
674 u32 dst_addr_widths;
675 u32 directions;
676 enum dma_residue_granularity residue_granularity;
677
Dan Williamsaa1e6f12009-01-06 11:38:17 -0700678 int (*device_alloc_chan_resources)(struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700679 void (*device_free_chan_resources)(struct dma_chan *chan);
Dan Williams7405f742007-01-02 11:10:43 -0700680
681 struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
Maxime Ripardceacbdb2014-11-17 14:41:57 +0100682 struct dma_chan *chan, dma_addr_t dst, dma_addr_t src,
Dan Williamsd4c56f92008-02-02 19:49:58 -0700683 size_t len, unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700684 struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
Maxime Ripardceacbdb2014-11-17 14:41:57 +0100685 struct dma_chan *chan, dma_addr_t dst, dma_addr_t *src,
Dan Williamsd4c56f92008-02-02 19:49:58 -0700686 unsigned int src_cnt, size_t len, unsigned long flags);
Dan Williams099f53c2009-04-08 14:28:37 -0700687 struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
Dan Williams00367312008-02-02 19:49:57 -0700688 struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
Dan Williamsad283ea2009-08-29 19:09:26 -0700689 size_t len, enum sum_check_flags *result, unsigned long flags);
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700690 struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
691 struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
692 unsigned int src_cnt, const unsigned char *scf,
693 size_t len, unsigned long flags);
694 struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
695 struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
696 unsigned int src_cnt, const unsigned char *scf, size_t len,
697 enum sum_check_flags *pqres, unsigned long flags);
Maxime Ripard4983a502015-05-18 13:46:15 +0200698 struct dma_async_tx_descriptor *(*device_prep_dma_memset)(
699 struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
700 unsigned long flags);
Maxime Ripard50c7cd22015-07-06 12:19:23 +0200701 struct dma_async_tx_descriptor *(*device_prep_dma_memset_sg)(
702 struct dma_chan *chan, struct scatterlist *sg,
703 unsigned int nents, int value, unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700704 struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
Dan Williams636bdea2008-04-17 20:17:26 -0700705 struct dma_chan *chan, unsigned long flags);
Ira Snydera86ee032010-09-30 11:46:44 +0000706 struct dma_async_tx_descriptor *(*device_prep_dma_sg)(
707 struct dma_chan *chan,
708 struct scatterlist *dst_sg, unsigned int dst_nents,
709 struct scatterlist *src_sg, unsigned int src_nents,
710 unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700711
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700712 struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
713 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Koul49920bc2011-10-13 15:15:27 +0530714 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500715 unsigned long flags, void *context);
Sascha Hauer782bc952010-09-30 13:56:32 +0000716 struct dma_async_tx_descriptor *(*device_prep_dma_cyclic)(
717 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500718 size_t period_len, enum dma_transfer_direction direction,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +0200719 unsigned long flags);
Jassi Brarb14dab72011-10-13 12:33:30 +0530720 struct dma_async_tx_descriptor *(*device_prep_interleaved_dma)(
721 struct dma_chan *chan, struct dma_interleaved_template *xt,
722 unsigned long flags);
Maxime Ripard94a73e32014-11-17 14:42:00 +0100723
724 int (*device_config)(struct dma_chan *chan,
725 struct dma_slave_config *config);
Maxime Ripard23a3ea22014-11-17 14:42:01 +0100726 int (*device_pause)(struct dma_chan *chan);
727 int (*device_resume)(struct dma_chan *chan);
Maxime Ripard7fa0cf42014-11-17 14:42:02 +0100728 int (*device_terminate_all)(struct dma_chan *chan);
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700729
Linus Walleij07934482010-03-26 16:50:49 -0700730 enum dma_status (*device_tx_status)(struct dma_chan *chan,
731 dma_cookie_t cookie,
732 struct dma_tx_state *txstate);
Dan Williams7405f742007-01-02 11:10:43 -0700733 void (*device_issue_pending)(struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700734};
735
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000736static inline int dmaengine_slave_config(struct dma_chan *chan,
737 struct dma_slave_config *config)
738{
Maxime Ripard94a73e32014-11-17 14:42:00 +0100739 if (chan->device->device_config)
740 return chan->device->device_config(chan, config);
741
Maxime Ripard2c44ad92014-11-17 14:42:54 +0100742 return -ENOSYS;
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000743}
744
Andy Shevchenko61cc13a2013-01-10 10:52:56 +0200745static inline bool is_slave_direction(enum dma_transfer_direction direction)
746{
747 return (direction == DMA_MEM_TO_DEV) || (direction == DMA_DEV_TO_MEM);
748}
749
Vinod Koul90b44f82011-07-25 19:57:52 +0530750static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_single(
Kuninori Morimoto922ee082012-04-25 20:50:53 +0200751 struct dma_chan *chan, dma_addr_t buf, size_t len,
Vinod Koul49920bc2011-10-13 15:15:27 +0530752 enum dma_transfer_direction dir, unsigned long flags)
Vinod Koul90b44f82011-07-25 19:57:52 +0530753{
754 struct scatterlist sg;
Kuninori Morimoto922ee082012-04-25 20:50:53 +0200755 sg_init_table(&sg, 1);
756 sg_dma_address(&sg) = buf;
757 sg_dma_len(&sg) = len;
Vinod Koul90b44f82011-07-25 19:57:52 +0530758
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500759 return chan->device->device_prep_slave_sg(chan, &sg, 1,
760 dir, flags, NULL);
Vinod Koul90b44f82011-07-25 19:57:52 +0530761}
762
Alexandre Bounine16052822012-03-08 16:11:18 -0500763static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_sg(
764 struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
765 enum dma_transfer_direction dir, unsigned long flags)
766{
767 return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500768 dir, flags, NULL);
Alexandre Bounine16052822012-03-08 16:11:18 -0500769}
770
Alexandre Bouninee42d98e2012-05-31 16:26:38 -0700771#ifdef CONFIG_RAPIDIO_DMA_ENGINE
772struct rio_dma_ext;
773static inline struct dma_async_tx_descriptor *dmaengine_prep_rio_sg(
774 struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
775 enum dma_transfer_direction dir, unsigned long flags,
776 struct rio_dma_ext *rio_ext)
777{
778 return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
779 dir, flags, rio_ext);
780}
781#endif
782
Alexandre Bounine16052822012-03-08 16:11:18 -0500783static inline struct dma_async_tx_descriptor *dmaengine_prep_dma_cyclic(
784 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
Peter Ujfalusie7736cd2012-09-24 10:58:04 +0300785 size_t period_len, enum dma_transfer_direction dir,
786 unsigned long flags)
Alexandre Bounine16052822012-03-08 16:11:18 -0500787{
788 return chan->device->device_prep_dma_cyclic(chan, buf_addr, buf_len,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +0200789 period_len, dir, flags);
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000790}
791
Barry Songa14acb42012-11-06 21:32:39 +0800792static inline struct dma_async_tx_descriptor *dmaengine_prep_interleaved_dma(
793 struct dma_chan *chan, struct dma_interleaved_template *xt,
794 unsigned long flags)
795{
796 return chan->device->device_prep_interleaved_dma(chan, xt, flags);
797}
798
Maxime Ripard4983a502015-05-18 13:46:15 +0200799static inline struct dma_async_tx_descriptor *dmaengine_prep_dma_memset(
800 struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
801 unsigned long flags)
802{
803 if (!chan || !chan->device)
804 return NULL;
805
806 return chan->device->device_prep_dma_memset(chan, dest, value,
807 len, flags);
808}
809
Vinod Koulb65612a2014-10-11 21:16:43 +0530810static inline struct dma_async_tx_descriptor *dmaengine_prep_dma_sg(
811 struct dma_chan *chan,
812 struct scatterlist *dst_sg, unsigned int dst_nents,
813 struct scatterlist *src_sg, unsigned int src_nents,
814 unsigned long flags)
815{
816 return chan->device->device_prep_dma_sg(chan, dst_sg, dst_nents,
817 src_sg, src_nents, flags);
818}
819
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000820static inline int dmaengine_terminate_all(struct dma_chan *chan)
821{
Maxime Ripard7fa0cf42014-11-17 14:42:02 +0100822 if (chan->device->device_terminate_all)
823 return chan->device->device_terminate_all(chan);
824
Maxime Ripard2c44ad92014-11-17 14:42:54 +0100825 return -ENOSYS;
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000826}
827
828static inline int dmaengine_pause(struct dma_chan *chan)
829{
Maxime Ripard23a3ea22014-11-17 14:42:01 +0100830 if (chan->device->device_pause)
831 return chan->device->device_pause(chan);
832
Maxime Ripard2c44ad92014-11-17 14:42:54 +0100833 return -ENOSYS;
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000834}
835
836static inline int dmaengine_resume(struct dma_chan *chan)
837{
Maxime Ripard23a3ea22014-11-17 14:42:01 +0100838 if (chan->device->device_resume)
839 return chan->device->device_resume(chan);
840
Maxime Ripard2c44ad92014-11-17 14:42:54 +0100841 return -ENOSYS;
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000842}
843
Lars-Peter Clausen3052cc22012-06-11 20:11:40 +0200844static inline enum dma_status dmaengine_tx_status(struct dma_chan *chan,
845 dma_cookie_t cookie, struct dma_tx_state *state)
846{
847 return chan->device->device_tx_status(chan, cookie, state);
848}
849
Russell King - ARM Linux98d530f2011-01-01 23:00:23 +0000850static inline dma_cookie_t dmaengine_submit(struct dma_async_tx_descriptor *desc)
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000851{
852 return desc->tx_submit(desc);
853}
854
Maxime Ripard77a68e52015-07-20 10:41:32 +0200855static inline bool dmaengine_check_align(enum dmaengine_alignment align,
856 size_t off1, size_t off2, size_t len)
Dan Williams83544ae2009-09-08 17:42:53 -0700857{
858 size_t mask;
859
860 if (!align)
861 return true;
862 mask = (1 << align) - 1;
863 if (mask & (off1 | off2 | len))
864 return false;
865 return true;
866}
867
868static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1,
869 size_t off2, size_t len)
870{
871 return dmaengine_check_align(dev->copy_align, off1, off2, len);
872}
873
874static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1,
875 size_t off2, size_t len)
876{
877 return dmaengine_check_align(dev->xor_align, off1, off2, len);
878}
879
880static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1,
881 size_t off2, size_t len)
882{
883 return dmaengine_check_align(dev->pq_align, off1, off2, len);
884}
885
Maxime Ripard4983a502015-05-18 13:46:15 +0200886static inline bool is_dma_fill_aligned(struct dma_device *dev, size_t off1,
887 size_t off2, size_t len)
888{
889 return dmaengine_check_align(dev->fill_align, off1, off2, len);
890}
891
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700892static inline void
893dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
894{
895 dma->max_pq = maxpq;
896 if (has_pq_continue)
897 dma->max_pq |= DMA_HAS_PQ_CONTINUE;
898}
899
900static inline bool dmaf_continue(enum dma_ctrl_flags flags)
901{
902 return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
903}
904
905static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
906{
907 enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
908
909 return (flags & mask) == mask;
910}
911
912static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
913{
914 return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
915}
916
Mathieu Lacaged3f3cf82010-08-14 15:02:44 +0200917static inline unsigned short dma_dev_to_maxpq(struct dma_device *dma)
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700918{
919 return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
920}
921
922/* dma_maxpq - reduce maxpq in the face of continued operations
923 * @dma - dma device with PQ capability
924 * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
925 *
926 * When an engine does not support native continuation we need 3 extra
927 * source slots to reuse P and Q with the following coefficients:
928 * 1/ {00} * P : remove P from Q', but use it as a source for P'
929 * 2/ {01} * Q : use Q to continue Q' calculation
930 * 3/ {00} * Q : subtract Q from P' to cancel (2)
931 *
932 * In the case where P is disabled we only need 1 extra source:
933 * 1/ {01} * Q : use Q to continue Q' calculation
934 */
935static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
936{
937 if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
938 return dma_dev_to_maxpq(dma);
939 else if (dmaf_p_disabled_continue(flags))
940 return dma_dev_to_maxpq(dma) - 1;
941 else if (dmaf_continue(flags))
942 return dma_dev_to_maxpq(dma) - 3;
943 BUG();
944}
945
Maxime Ripard87d001e2015-05-27 16:01:52 +0200946static inline size_t dmaengine_get_icg(bool inc, bool sgl, size_t icg,
947 size_t dir_icg)
948{
949 if (inc) {
950 if (dir_icg)
951 return dir_icg;
952 else if (sgl)
953 return icg;
954 }
955
956 return 0;
957}
958
959static inline size_t dmaengine_get_dst_icg(struct dma_interleaved_template *xt,
960 struct data_chunk *chunk)
961{
962 return dmaengine_get_icg(xt->dst_inc, xt->dst_sgl,
963 chunk->icg, chunk->dst_icg);
964}
965
966static inline size_t dmaengine_get_src_icg(struct dma_interleaved_template *xt,
967 struct data_chunk *chunk)
968{
969 return dmaengine_get_icg(xt->src_inc, xt->src_sgl,
970 chunk->icg, chunk->src_icg);
971}
972
Chris Leechc13c8262006-05-23 17:18:44 -0700973/* --- public DMA engine API --- */
974
Dan Williams649274d2009-01-11 00:20:39 -0800975#ifdef CONFIG_DMA_ENGINE
Dan Williams209b84a2009-01-06 11:38:17 -0700976void dmaengine_get(void);
977void dmaengine_put(void);
Dan Williams649274d2009-01-11 00:20:39 -0800978#else
979static inline void dmaengine_get(void)
980{
981}
982static inline void dmaengine_put(void)
983{
984}
985#endif
986
Dan Williams729b5d12009-03-25 09:13:25 -0700987#ifdef CONFIG_ASYNC_TX_DMA
988#define async_dmaengine_get() dmaengine_get()
989#define async_dmaengine_put() dmaengine_put()
Dan Williams5fc6d892010-10-07 16:44:50 -0700990#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williams138f4c32009-09-08 17:42:51 -0700991#define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
992#else
Dan Williams729b5d12009-03-25 09:13:25 -0700993#define async_dma_find_channel(type) dma_find_channel(type)
Dan Williams5fc6d892010-10-07 16:44:50 -0700994#endif /* CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH */
Dan Williams729b5d12009-03-25 09:13:25 -0700995#else
996static inline void async_dmaengine_get(void)
997{
998}
999static inline void async_dmaengine_put(void)
1000{
1001}
1002static inline struct dma_chan *
1003async_dma_find_channel(enum dma_transaction_type type)
1004{
1005 return NULL;
1006}
Dan Williams138f4c32009-09-08 17:42:51 -07001007#endif /* CONFIG_ASYNC_TX_DMA */
Dan Williams7405f742007-01-02 11:10:43 -07001008void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
Dan Williams7bced392013-12-30 12:37:29 -08001009 struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -07001010
Dan Williams08398752008-07-17 17:59:56 -07001011static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
Dan Williams7405f742007-01-02 11:10:43 -07001012{
Dan Williams636bdea2008-04-17 20:17:26 -07001013 tx->flags |= DMA_CTRL_ACK;
1014}
1015
Guennadi Liakhovetskief560682009-01-19 15:36:21 -07001016static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
1017{
1018 tx->flags &= ~DMA_CTRL_ACK;
1019}
1020
Dan Williams08398752008-07-17 17:59:56 -07001021static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
Dan Williams636bdea2008-04-17 20:17:26 -07001022{
Dan Williams08398752008-07-17 17:59:56 -07001023 return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
Chris Leechc13c8262006-05-23 17:18:44 -07001024}
1025
Dan Williams7405f742007-01-02 11:10:43 -07001026#define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
1027static inline void
1028__dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
1029{
1030 set_bit(tx_type, dstp->bits);
1031}
1032
Atsushi Nemoto0f571512009-03-06 20:07:14 +09001033#define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
1034static inline void
1035__dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
1036{
1037 clear_bit(tx_type, dstp->bits);
1038}
1039
Dan Williams33df8ca2009-01-06 11:38:15 -07001040#define dma_cap_zero(mask) __dma_cap_zero(&(mask))
1041static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
1042{
1043 bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
1044}
1045
Dan Williams7405f742007-01-02 11:10:43 -07001046#define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
1047static inline int
1048__dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
1049{
1050 return test_bit(tx_type, srcp->bits);
1051}
1052
1053#define for_each_dma_cap_mask(cap, mask) \
Akinobu Mitae5a087f2012-10-26 23:35:15 +09001054 for_each_set_bit(cap, mask.bits, DMA_TX_TYPE_END)
Dan Williams7405f742007-01-02 11:10:43 -07001055
Chris Leechc13c8262006-05-23 17:18:44 -07001056/**
Dan Williams7405f742007-01-02 11:10:43 -07001057 * dma_async_issue_pending - flush pending transactions to HW
Randy Dunlapfe4ada22006-07-03 19:44:51 -07001058 * @chan: target DMA channel
Chris Leechc13c8262006-05-23 17:18:44 -07001059 *
1060 * This allows drivers to push copies to HW in batches,
1061 * reducing MMIO writes where possible.
1062 */
Dan Williams7405f742007-01-02 11:10:43 -07001063static inline void dma_async_issue_pending(struct dma_chan *chan)
Chris Leechc13c8262006-05-23 17:18:44 -07001064{
Dan Williamsec8670f2008-03-01 07:51:29 -07001065 chan->device->device_issue_pending(chan);
Chris Leechc13c8262006-05-23 17:18:44 -07001066}
1067
1068/**
Dan Williams7405f742007-01-02 11:10:43 -07001069 * dma_async_is_tx_complete - poll for transaction completion
Chris Leechc13c8262006-05-23 17:18:44 -07001070 * @chan: DMA channel
1071 * @cookie: transaction identifier to check status of
1072 * @last: returns last completed cookie, can be NULL
1073 * @used: returns last issued cookie, can be NULL
1074 *
1075 * If @last and @used are passed in, upon return they reflect the driver
1076 * internal state and can be used with dma_async_is_complete() to check
1077 * the status of multiple cookies without re-checking hardware state.
1078 */
Dan Williams7405f742007-01-02 11:10:43 -07001079static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
Chris Leechc13c8262006-05-23 17:18:44 -07001080 dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
1081{
Linus Walleij07934482010-03-26 16:50:49 -07001082 struct dma_tx_state state;
1083 enum dma_status status;
1084
1085 status = chan->device->device_tx_status(chan, cookie, &state);
1086 if (last)
1087 *last = state.last;
1088 if (used)
1089 *used = state.used;
1090 return status;
Chris Leechc13c8262006-05-23 17:18:44 -07001091}
1092
1093/**
1094 * dma_async_is_complete - test a cookie against chan state
1095 * @cookie: transaction identifier to test status of
1096 * @last_complete: last know completed transaction
1097 * @last_used: last cookie value handed out
1098 *
Bartlomiej Zolnierkiewicze239345f2012-11-08 10:01:01 +00001099 * dma_async_is_complete() is used in dma_async_is_tx_complete()
Sebastian Siewior8a5703f2008-04-21 22:38:45 +00001100 * the test logic is separated for lightweight testing of multiple cookies
Chris Leechc13c8262006-05-23 17:18:44 -07001101 */
1102static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
1103 dma_cookie_t last_complete, dma_cookie_t last_used)
1104{
1105 if (last_complete <= last_used) {
1106 if ((cookie <= last_complete) || (cookie > last_used))
Vinod Kouladfedd92013-10-16 13:29:02 +05301107 return DMA_COMPLETE;
Chris Leechc13c8262006-05-23 17:18:44 -07001108 } else {
1109 if ((cookie <= last_complete) && (cookie > last_used))
Vinod Kouladfedd92013-10-16 13:29:02 +05301110 return DMA_COMPLETE;
Chris Leechc13c8262006-05-23 17:18:44 -07001111 }
1112 return DMA_IN_PROGRESS;
1113}
1114
Dan Williamsbca34692010-03-26 16:52:10 -07001115static inline void
1116dma_set_tx_state(struct dma_tx_state *st, dma_cookie_t last, dma_cookie_t used, u32 residue)
1117{
1118 if (st) {
1119 st->last = last;
1120 st->used = used;
1121 st->residue = residue;
1122 }
1123}
1124
Dan Williams07f22112009-01-05 17:14:31 -07001125#ifdef CONFIG_DMA_ENGINE
Jon Mason4a43f392013-09-09 16:51:59 -07001126struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
1127enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
Dan Williams07f22112009-01-05 17:14:31 -07001128enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
Dan Williamsc50331e2009-01-19 15:33:14 -07001129void dma_issue_pending_all(void);
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001130struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
1131 dma_filter_fn fn, void *fn_param);
Stephen Warren0ad7c002013-11-26 10:04:22 -07001132struct dma_chan *dma_request_slave_channel_reason(struct device *dev,
1133 const char *name);
Markus Pargmannbef29ec2013-02-24 16:36:09 +01001134struct dma_chan *dma_request_slave_channel(struct device *dev, const char *name);
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001135void dma_release_channel(struct dma_chan *chan);
Laurent Pinchartfdb8df92015-01-19 13:54:27 +02001136int dma_get_slave_caps(struct dma_chan *chan, struct dma_slave_caps *caps);
Dan Williams07f22112009-01-05 17:14:31 -07001137#else
Jon Mason4a43f392013-09-09 16:51:59 -07001138static inline struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type)
1139{
1140 return NULL;
1141}
1142static inline enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie)
1143{
Vinod Kouladfedd92013-10-16 13:29:02 +05301144 return DMA_COMPLETE;
Jon Mason4a43f392013-09-09 16:51:59 -07001145}
Dan Williams07f22112009-01-05 17:14:31 -07001146static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
1147{
Vinod Kouladfedd92013-10-16 13:29:02 +05301148 return DMA_COMPLETE;
Dan Williams07f22112009-01-05 17:14:31 -07001149}
Dan Williamsc50331e2009-01-19 15:33:14 -07001150static inline void dma_issue_pending_all(void)
1151{
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001152}
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001153static inline struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001154 dma_filter_fn fn, void *fn_param)
1155{
1156 return NULL;
1157}
Stephen Warren0ad7c002013-11-26 10:04:22 -07001158static inline struct dma_chan *dma_request_slave_channel_reason(
1159 struct device *dev, const char *name)
1160{
1161 return ERR_PTR(-ENODEV);
1162}
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001163static inline struct dma_chan *dma_request_slave_channel(struct device *dev,
Markus Pargmannbef29ec2013-02-24 16:36:09 +01001164 const char *name)
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001165{
Vinod Kould18d5f52012-09-25 16:18:55 +05301166 return NULL;
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001167}
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001168static inline void dma_release_channel(struct dma_chan *chan)
1169{
Dan Williamsc50331e2009-01-19 15:33:14 -07001170}
Laurent Pinchartfdb8df92015-01-19 13:54:27 +02001171static inline int dma_get_slave_caps(struct dma_chan *chan,
1172 struct dma_slave_caps *caps)
1173{
1174 return -ENXIO;
1175}
Dan Williams07f22112009-01-05 17:14:31 -07001176#endif
Chris Leechc13c8262006-05-23 17:18:44 -07001177
1178/* --- DMA device --- */
1179
1180int dma_async_device_register(struct dma_device *device);
1181void dma_async_device_unregister(struct dma_device *device);
Dan Williams07f22112009-01-05 17:14:31 -07001182void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
Zhangfei Gao7bb587f2013-06-28 20:39:12 +08001183struct dma_chan *dma_get_slave_channel(struct dma_chan *chan);
Stephen Warren8010dad2013-11-26 12:40:51 -07001184struct dma_chan *dma_get_any_slave_channel(struct dma_device *device);
Dan Williams59b5ec22009-01-06 11:38:15 -07001185#define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
Matt Porter864ef692013-02-01 18:22:52 +00001186#define dma_request_slave_channel_compat(mask, x, y, dev, name) \
1187 __dma_request_slave_channel_compat(&(mask), x, y, dev, name)
1188
1189static inline struct dma_chan
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001190*__dma_request_slave_channel_compat(const dma_cap_mask_t *mask,
1191 dma_filter_fn fn, void *fn_param,
1192 struct device *dev, char *name)
Matt Porter864ef692013-02-01 18:22:52 +00001193{
1194 struct dma_chan *chan;
1195
1196 chan = dma_request_slave_channel(dev, name);
1197 if (chan)
1198 return chan;
1199
1200 return __dma_request_channel(mask, fn, fn_param);
1201}
Chris Leechc13c8262006-05-23 17:18:44 -07001202#endif /* DMAENGINE_H */