blob: 50745e3a8a3f0bb69ff6b5a56961799cb4a17159 [file] [log] [blame]
Chris Leechc13c8262006-05-23 17:18:44 -07001/*
2 * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59
16 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called COPYING.
20 */
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000021#ifndef LINUX_DMAENGINE_H
22#define LINUX_DMAENGINE_H
David Woodhouse1c0f16e2006-06-27 02:53:56 -070023
Chris Leechc13c8262006-05-23 17:18:44 -070024#include <linux/device.h>
Stephen Warren0ad7c002013-11-26 10:04:22 -070025#include <linux/err.h>
Chris Leechc13c8262006-05-23 17:18:44 -070026#include <linux/uio.h>
Paul Gortmaker187f1882011-11-23 20:12:59 -050027#include <linux/bug.h>
Vinod Koul90b44f82011-07-25 19:57:52 +053028#include <linux/scatterlist.h>
Paul Gortmakera8efa9d2011-07-29 16:55:11 +100029#include <linux/bitmap.h>
Viresh Kumardcc043d2012-02-01 16:12:18 +053030#include <linux/types.h>
Paul Gortmakera8efa9d2011-07-29 16:55:11 +100031#include <asm/page.h>
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000032
Chris Leechc13c8262006-05-23 17:18:44 -070033/**
Randy Dunlapfe4ada22006-07-03 19:44:51 -070034 * typedef dma_cookie_t - an opaque DMA cookie
Chris Leechc13c8262006-05-23 17:18:44 -070035 *
36 * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
37 */
38typedef s32 dma_cookie_t;
Steven J. Magnani76bd0612010-02-28 22:18:16 -070039#define DMA_MIN_COOKIE 1
Chris Leechc13c8262006-05-23 17:18:44 -070040
Dan Carpenter71ea1482013-08-10 10:46:50 +030041static inline int dma_submit_error(dma_cookie_t cookie)
42{
43 return cookie < 0 ? cookie : 0;
44}
Chris Leechc13c8262006-05-23 17:18:44 -070045
46/**
47 * enum dma_status - DMA transaction status
Vinod Kouladfedd92013-10-16 13:29:02 +053048 * @DMA_COMPLETE: transaction completed
Chris Leechc13c8262006-05-23 17:18:44 -070049 * @DMA_IN_PROGRESS: transaction not yet processed
Linus Walleij07934482010-03-26 16:50:49 -070050 * @DMA_PAUSED: transaction is paused
Chris Leechc13c8262006-05-23 17:18:44 -070051 * @DMA_ERROR: transaction failed
52 */
53enum dma_status {
Vinod Koul7db5f722013-10-17 07:29:57 +053054 DMA_COMPLETE,
Chris Leechc13c8262006-05-23 17:18:44 -070055 DMA_IN_PROGRESS,
Linus Walleij07934482010-03-26 16:50:49 -070056 DMA_PAUSED,
Chris Leechc13c8262006-05-23 17:18:44 -070057 DMA_ERROR,
58};
59
60/**
Dan Williams7405f742007-01-02 11:10:43 -070061 * enum dma_transaction_type - DMA transaction types/indexes
Dan Williams138f4c32009-09-08 17:42:51 -070062 *
63 * Note: The DMA_ASYNC_TX capability is not to be set by drivers. It is
64 * automatically set as dma devices are registered.
Dan Williams7405f742007-01-02 11:10:43 -070065 */
66enum dma_transaction_type {
67 DMA_MEMCPY,
68 DMA_XOR,
Dan Williamsb2f46fd2009-07-14 12:20:36 -070069 DMA_PQ,
Dan Williams099f53c2009-04-08 14:28:37 -070070 DMA_XOR_VAL,
71 DMA_PQ_VAL,
Dan Williams7405f742007-01-02 11:10:43 -070072 DMA_INTERRUPT,
Ira Snydera86ee032010-09-30 11:46:44 +000073 DMA_SG,
Dan Williams59b5ec22009-01-06 11:38:15 -070074 DMA_PRIVATE,
Dan Williams138f4c32009-09-08 17:42:51 -070075 DMA_ASYNC_TX,
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -070076 DMA_SLAVE,
Sascha Hauer782bc952010-09-30 13:56:32 +000077 DMA_CYCLIC,
Jassi Brarb14dab72011-10-13 12:33:30 +053078 DMA_INTERLEAVE,
Dan Williams7405f742007-01-02 11:10:43 -070079/* last transaction type for creation of the capabilities mask */
Jassi Brarb14dab72011-10-13 12:33:30 +053080 DMA_TX_TYPE_END,
81};
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -070082
Vinod Koul49920bc2011-10-13 15:15:27 +053083/**
84 * enum dma_transfer_direction - dma transfer mode and direction indicator
85 * @DMA_MEM_TO_MEM: Async/Memcpy mode
86 * @DMA_MEM_TO_DEV: Slave mode & From Memory to Device
87 * @DMA_DEV_TO_MEM: Slave mode & From Device to Memory
88 * @DMA_DEV_TO_DEV: Slave mode & From Device to Device
89 */
90enum dma_transfer_direction {
91 DMA_MEM_TO_MEM,
92 DMA_MEM_TO_DEV,
93 DMA_DEV_TO_MEM,
94 DMA_DEV_TO_DEV,
Shawn Guo62268ce2011-12-13 23:48:03 +080095 DMA_TRANS_NONE,
Vinod Koul49920bc2011-10-13 15:15:27 +053096};
Dan Williams7405f742007-01-02 11:10:43 -070097
98/**
Jassi Brarb14dab72011-10-13 12:33:30 +053099 * Interleaved Transfer Request
100 * ----------------------------
101 * A chunk is collection of contiguous bytes to be transfered.
102 * The gap(in bytes) between two chunks is called inter-chunk-gap(ICG).
103 * ICGs may or maynot change between chunks.
104 * A FRAME is the smallest series of contiguous {chunk,icg} pairs,
105 * that when repeated an integral number of times, specifies the transfer.
106 * A transfer template is specification of a Frame, the number of times
107 * it is to be repeated and other per-transfer attributes.
108 *
109 * Practically, a client driver would have ready a template for each
110 * type of transfer it is going to need during its lifetime and
111 * set only 'src_start' and 'dst_start' before submitting the requests.
112 *
113 *
114 * | Frame-1 | Frame-2 | ~ | Frame-'numf' |
115 * |====....==.===...=...|====....==.===...=...| ~ |====....==.===...=...|
116 *
117 * == Chunk size
118 * ... ICG
119 */
120
121/**
122 * struct data_chunk - Element of scatter-gather list that makes a frame.
123 * @size: Number of bytes to read from source.
124 * size_dst := fn(op, size_src), so doesn't mean much for destination.
125 * @icg: Number of bytes to jump after last src/dst address of this
126 * chunk and before first src/dst address for next chunk.
127 * Ignored for dst(assumed 0), if dst_inc is true and dst_sgl is false.
128 * Ignored for src(assumed 0), if src_inc is true and src_sgl is false.
129 */
130struct data_chunk {
131 size_t size;
132 size_t icg;
133};
134
135/**
136 * struct dma_interleaved_template - Template to convey DMAC the transfer pattern
137 * and attributes.
138 * @src_start: Bus address of source for the first chunk.
139 * @dst_start: Bus address of destination for the first chunk.
140 * @dir: Specifies the type of Source and Destination.
141 * @src_inc: If the source address increments after reading from it.
142 * @dst_inc: If the destination address increments after writing to it.
143 * @src_sgl: If the 'icg' of sgl[] applies to Source (scattered read).
144 * Otherwise, source is read contiguously (icg ignored).
145 * Ignored if src_inc is false.
146 * @dst_sgl: If the 'icg' of sgl[] applies to Destination (scattered write).
147 * Otherwise, destination is filled contiguously (icg ignored).
148 * Ignored if dst_inc is false.
149 * @numf: Number of frames in this template.
150 * @frame_size: Number of chunks in a frame i.e, size of sgl[].
151 * @sgl: Array of {chunk,icg} pairs that make up a frame.
152 */
153struct dma_interleaved_template {
154 dma_addr_t src_start;
155 dma_addr_t dst_start;
156 enum dma_transfer_direction dir;
157 bool src_inc;
158 bool dst_inc;
159 bool src_sgl;
160 bool dst_sgl;
161 size_t numf;
162 size_t frame_size;
163 struct data_chunk sgl[0];
164};
165
166/**
Dan Williams636bdea2008-04-17 20:17:26 -0700167 * enum dma_ctrl_flags - DMA flags to augment operation preparation,
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700168 * control completion, and communicate status.
Dan Williamsd4c56f92008-02-02 19:49:58 -0700169 * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700170 * this transaction
Guennadi Liakhovetskia88f6662009-12-10 18:35:15 +0100171 * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700172 * acknowledges receipt, i.e. has has a chance to establish any dependency
173 * chains
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700174 * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
175 * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
176 * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
177 * sources that were the result of a previous operation, in the case of a PQ
178 * operation it continues the calculation with new sources
Dan Williams0403e382009-09-08 17:42:50 -0700179 * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
180 * on the result of this operation
Dan Williamsd4c56f92008-02-02 19:49:58 -0700181 */
Dan Williams636bdea2008-04-17 20:17:26 -0700182enum dma_ctrl_flags {
Dan Williamsd4c56f92008-02-02 19:49:58 -0700183 DMA_PREP_INTERRUPT = (1 << 0),
Dan Williams636bdea2008-04-17 20:17:26 -0700184 DMA_CTRL_ACK = (1 << 1),
Bartlomiej Zolnierkiewicz0776ae72013-10-18 19:35:33 +0200185 DMA_PREP_PQ_DISABLE_P = (1 << 2),
186 DMA_PREP_PQ_DISABLE_Q = (1 << 3),
187 DMA_PREP_CONTINUE = (1 << 4),
188 DMA_PREP_FENCE = (1 << 5),
Dan Williamsd4c56f92008-02-02 19:49:58 -0700189};
190
191/**
Dan Williamsad283ea2009-08-29 19:09:26 -0700192 * enum sum_check_bits - bit position of pq_check_flags
193 */
194enum sum_check_bits {
195 SUM_CHECK_P = 0,
196 SUM_CHECK_Q = 1,
197};
198
199/**
200 * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
201 * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
202 * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
203 */
204enum sum_check_flags {
205 SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
206 SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
207};
208
209
210/**
Dan Williams7405f742007-01-02 11:10:43 -0700211 * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
212 * See linux/cpumask.h
213 */
214typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
215
216/**
Chris Leechc13c8262006-05-23 17:18:44 -0700217 * struct dma_chan_percpu - the per-CPU part of struct dma_chan
Chris Leechc13c8262006-05-23 17:18:44 -0700218 * @memcpy_count: transaction counter
219 * @bytes_transferred: byte counter
220 */
221
222struct dma_chan_percpu {
Chris Leechc13c8262006-05-23 17:18:44 -0700223 /* stats */
224 unsigned long memcpy_count;
225 unsigned long bytes_transferred;
226};
227
228/**
229 * struct dma_chan - devices supply DMA channels, clients use them
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700230 * @device: ptr to the dma device who supplies this channel, always !%NULL
Chris Leechc13c8262006-05-23 17:18:44 -0700231 * @cookie: last cookie value returned to client
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +0000232 * @completed_cookie: last completed cookie for this channel
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700233 * @chan_id: channel ID for sysfs
Dan Williams41d5e592009-01-06 11:38:21 -0700234 * @dev: class device for sysfs
Chris Leechc13c8262006-05-23 17:18:44 -0700235 * @device_node: used to add this to the device chan list
236 * @local: per-cpu pointer to a struct dma_chan_percpu
Vinod Koul868d2ee2013-12-18 21:39:39 +0530237 * @client_count: how many clients are using this channel
Dan Williamsbec08512009-01-06 11:38:14 -0700238 * @table_count: number of appearances in the mem-to-mem allocation table
Dan Williams287d8592009-02-18 14:48:26 -0800239 * @private: private data for certain client-channel associations
Chris Leechc13c8262006-05-23 17:18:44 -0700240 */
241struct dma_chan {
Chris Leechc13c8262006-05-23 17:18:44 -0700242 struct dma_device *device;
243 dma_cookie_t cookie;
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +0000244 dma_cookie_t completed_cookie;
Chris Leechc13c8262006-05-23 17:18:44 -0700245
246 /* sysfs */
247 int chan_id;
Dan Williams41d5e592009-01-06 11:38:21 -0700248 struct dma_chan_dev *dev;
Chris Leechc13c8262006-05-23 17:18:44 -0700249
Chris Leechc13c8262006-05-23 17:18:44 -0700250 struct list_head device_node;
Tejun Heoa29d8b82010-02-02 14:39:15 +0900251 struct dma_chan_percpu __percpu *local;
Dan Williams7cc5bf92008-07-08 11:58:21 -0700252 int client_count;
Dan Williamsbec08512009-01-06 11:38:14 -0700253 int table_count;
Dan Williams287d8592009-02-18 14:48:26 -0800254 void *private;
Chris Leechc13c8262006-05-23 17:18:44 -0700255};
256
Dan Williams41d5e592009-01-06 11:38:21 -0700257/**
258 * struct dma_chan_dev - relate sysfs device node to backing channel device
Vinod Koul868d2ee2013-12-18 21:39:39 +0530259 * @chan: driver channel device
260 * @device: sysfs device
261 * @dev_id: parent dma_device dev_id
262 * @idr_ref: reference count to gate release of dma_device dev_id
Dan Williams41d5e592009-01-06 11:38:21 -0700263 */
264struct dma_chan_dev {
265 struct dma_chan *chan;
266 struct device device;
Dan Williams864498a2009-01-06 11:38:21 -0700267 int dev_id;
268 atomic_t *idr_ref;
Dan Williams41d5e592009-01-06 11:38:21 -0700269};
270
Linus Walleijc156d0a2010-08-04 13:37:33 +0200271/**
Alexander Popovba730342014-05-15 18:15:31 +0400272 * enum dma_slave_buswidth - defines bus width of the DMA slave
Linus Walleijc156d0a2010-08-04 13:37:33 +0200273 * device, source or target buses
274 */
275enum dma_slave_buswidth {
276 DMA_SLAVE_BUSWIDTH_UNDEFINED = 0,
277 DMA_SLAVE_BUSWIDTH_1_BYTE = 1,
278 DMA_SLAVE_BUSWIDTH_2_BYTES = 2,
Peter Ujfalusi93c6ee92014-07-03 07:51:52 +0300279 DMA_SLAVE_BUSWIDTH_3_BYTES = 3,
Linus Walleijc156d0a2010-08-04 13:37:33 +0200280 DMA_SLAVE_BUSWIDTH_4_BYTES = 4,
281 DMA_SLAVE_BUSWIDTH_8_BYTES = 8,
282};
283
284/**
285 * struct dma_slave_config - dma slave channel runtime config
286 * @direction: whether the data shall go in or out on this slave
Alexander Popov397321f2013-12-16 12:12:17 +0400287 * channel, right now. DMA_MEM_TO_DEV and DMA_DEV_TO_MEM are
Laurent Pinchartd9ff9582014-08-20 19:20:53 +0200288 * legal values. DEPRECATED, drivers should use the direction argument
289 * to the device_prep_slave_sg and device_prep_dma_cyclic functions or
290 * the dir field in the dma_interleaved_template structure.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200291 * @src_addr: this is the physical address where DMA slave data
292 * should be read (RX), if the source is memory this argument is
293 * ignored.
294 * @dst_addr: this is the physical address where DMA slave data
295 * should be written (TX), if the source is memory this argument
296 * is ignored.
297 * @src_addr_width: this is the width in bytes of the source (RX)
298 * register where DMA data shall be read. If the source
299 * is memory this may be ignored depending on architecture.
300 * Legal values: 1, 2, 4, 8.
301 * @dst_addr_width: same as src_addr_width but for destination
302 * target (TX) mutatis mutandis.
303 * @src_maxburst: the maximum number of words (note: words, as in
304 * units of the src_addr_width member, not bytes) that can be sent
305 * in one burst to the device. Typically something like half the
306 * FIFO depth on I/O peripherals so you don't overflow it. This
307 * may or may not be applicable on memory sources.
308 * @dst_maxburst: same as src_maxburst but for destination target
309 * mutatis mutandis.
Viresh Kumardcc043d2012-02-01 16:12:18 +0530310 * @device_fc: Flow Controller Settings. Only valid for slave channels. Fill
311 * with 'true' if peripheral should be flow controller. Direction will be
312 * selected at Runtime.
Laxman Dewangan4fd1e322012-06-06 10:55:26 +0530313 * @slave_id: Slave requester id. Only valid for slave channels. The dma
314 * slave peripheral will have unique id as dma requester which need to be
315 * pass as slave config.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200316 *
317 * This struct is passed in as configuration data to a DMA engine
318 * in order to set up a certain channel for DMA transport at runtime.
319 * The DMA device/engine has to provide support for an additional
Maxime Ripard2c44ad92014-11-17 14:42:54 +0100320 * callback in the dma_device structure, device_config and this struct
321 * will then be passed in as an argument to the function.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200322 *
Lars-Peter Clausen7cbccb52014-02-16 14:21:22 +0100323 * The rationale for adding configuration information to this struct is as
324 * follows: if it is likely that more than one DMA slave controllers in
325 * the world will support the configuration option, then make it generic.
326 * If not: if it is fixed so that it be sent in static from the platform
327 * data, then prefer to do that.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200328 */
329struct dma_slave_config {
Vinod Koul49920bc2011-10-13 15:15:27 +0530330 enum dma_transfer_direction direction;
Linus Walleijc156d0a2010-08-04 13:37:33 +0200331 dma_addr_t src_addr;
332 dma_addr_t dst_addr;
333 enum dma_slave_buswidth src_addr_width;
334 enum dma_slave_buswidth dst_addr_width;
335 u32 src_maxburst;
336 u32 dst_maxburst;
Viresh Kumardcc043d2012-02-01 16:12:18 +0530337 bool device_fc;
Laxman Dewangan4fd1e322012-06-06 10:55:26 +0530338 unsigned int slave_id;
Linus Walleijc156d0a2010-08-04 13:37:33 +0200339};
340
Lars-Peter Clausen50720562014-01-11 14:02:16 +0100341/**
342 * enum dma_residue_granularity - Granularity of the reported transfer residue
343 * @DMA_RESIDUE_GRANULARITY_DESCRIPTOR: Residue reporting is not support. The
344 * DMA channel is only able to tell whether a descriptor has been completed or
345 * not, which means residue reporting is not supported by this channel. The
346 * residue field of the dma_tx_state field will always be 0.
347 * @DMA_RESIDUE_GRANULARITY_SEGMENT: Residue is updated after each successfully
348 * completed segment of the transfer (For cyclic transfers this is after each
349 * period). This is typically implemented by having the hardware generate an
350 * interrupt after each transferred segment and then the drivers updates the
351 * outstanding residue by the size of the segment. Another possibility is if
352 * the hardware supports scatter-gather and the segment descriptor has a field
353 * which gets set after the segment has been completed. The driver then counts
354 * the number of segments without the flag set to compute the residue.
355 * @DMA_RESIDUE_GRANULARITY_BURST: Residue is updated after each transferred
356 * burst. This is typically only supported if the hardware has a progress
357 * register of some sort (E.g. a register with the current read/write address
358 * or a register with the amount of bursts/beats/bytes that have been
359 * transferred or still need to be transferred).
360 */
361enum dma_residue_granularity {
362 DMA_RESIDUE_GRANULARITY_DESCRIPTOR = 0,
363 DMA_RESIDUE_GRANULARITY_SEGMENT = 1,
364 DMA_RESIDUE_GRANULARITY_BURST = 2,
365};
366
Vinod Koul221a27c72013-07-08 14:15:25 +0530367/* struct dma_slave_caps - expose capabilities of a slave channel only
368 *
369 * @src_addr_widths: bit mask of src addr widths the channel supports
Maxime Ripardceacbdb2014-11-17 14:41:57 +0100370 * @dst_addr_widths: bit mask of dstn addr widths the channel supports
Vinod Koul221a27c72013-07-08 14:15:25 +0530371 * @directions: bit mask of slave direction the channel supported
372 * since the enum dma_transfer_direction is not defined as bits for each
373 * type of direction, the dma controller should fill (1 << <TYPE>) and same
374 * should be checked by controller as well
375 * @cmd_pause: true, if pause and thereby resume is supported
376 * @cmd_terminate: true, if terminate cmd is supported
Lars-Peter Clausen50720562014-01-11 14:02:16 +0100377 * @residue_granularity: granularity of the reported transfer residue
Vinod Koul221a27c72013-07-08 14:15:25 +0530378 */
379struct dma_slave_caps {
380 u32 src_addr_widths;
Maxime Ripardceacbdb2014-11-17 14:41:57 +0100381 u32 dst_addr_widths;
Vinod Koul221a27c72013-07-08 14:15:25 +0530382 u32 directions;
383 bool cmd_pause;
384 bool cmd_terminate;
Lars-Peter Clausen50720562014-01-11 14:02:16 +0100385 enum dma_residue_granularity residue_granularity;
Vinod Koul221a27c72013-07-08 14:15:25 +0530386};
387
Dan Williams41d5e592009-01-06 11:38:21 -0700388static inline const char *dma_chan_name(struct dma_chan *chan)
389{
390 return dev_name(&chan->dev->device);
391}
Dan Williamsd379b012007-07-09 11:56:42 -0700392
Chris Leechc13c8262006-05-23 17:18:44 -0700393void dma_chan_cleanup(struct kref *kref);
394
Chris Leechc13c8262006-05-23 17:18:44 -0700395/**
Dan Williams59b5ec22009-01-06 11:38:15 -0700396 * typedef dma_filter_fn - callback filter for dma_request_channel
397 * @chan: channel to be reviewed
398 * @filter_param: opaque parameter passed through dma_request_channel
399 *
400 * When this optional parameter is specified in a call to dma_request_channel a
401 * suitable channel is passed to this routine for further dispositioning before
402 * being returned. Where 'suitable' indicates a non-busy channel that
Dan Williams7dd60252009-01-06 11:38:19 -0700403 * satisfies the given capability mask. It returns 'true' to indicate that the
404 * channel is suitable.
Dan Williams59b5ec22009-01-06 11:38:15 -0700405 */
Dan Williams7dd60252009-01-06 11:38:19 -0700406typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
Dan Williams59b5ec22009-01-06 11:38:15 -0700407
Dan Williams7405f742007-01-02 11:10:43 -0700408typedef void (*dma_async_tx_callback)(void *dma_async_param);
Dan Williamsd38a8c62013-10-18 19:35:23 +0200409
410struct dmaengine_unmap_data {
Xuelin Shic1f43dd2014-05-21 14:02:37 -0700411 u8 map_cnt;
Dan Williamsd38a8c62013-10-18 19:35:23 +0200412 u8 to_cnt;
413 u8 from_cnt;
414 u8 bidi_cnt;
415 struct device *dev;
416 struct kref kref;
417 size_t len;
418 dma_addr_t addr[0];
419};
420
Dan Williams7405f742007-01-02 11:10:43 -0700421/**
422 * struct dma_async_tx_descriptor - async transaction descriptor
423 * ---dma generic offload fields---
424 * @cookie: tracking cookie for this transaction, set to -EBUSY if
425 * this tx is sitting on a dependency list
Dan Williams636bdea2008-04-17 20:17:26 -0700426 * @flags: flags to augment operation preparation, control completion, and
427 * communicate status
Dan Williams7405f742007-01-02 11:10:43 -0700428 * @phys: physical address of the descriptor
Dan Williams7405f742007-01-02 11:10:43 -0700429 * @chan: target channel for this operation
Vinod Koulaba96ba2014-12-05 20:49:07 +0530430 * @tx_submit: accept the descriptor, assign ordered cookie and mark the
431 * descriptor pending. To be pushed on .issue_pending() call
Dan Williams7405f742007-01-02 11:10:43 -0700432 * @callback: routine to call after this operation is complete
433 * @callback_param: general parameter to pass to the callback routine
434 * ---async_tx api specific fields---
Dan Williams19242d72008-04-17 20:17:25 -0700435 * @next: at completion submit this descriptor
Dan Williams7405f742007-01-02 11:10:43 -0700436 * @parent: pointer to the next level up in the dependency chain
Dan Williams19242d72008-04-17 20:17:25 -0700437 * @lock: protect the parent and next pointers
Dan Williams7405f742007-01-02 11:10:43 -0700438 */
439struct dma_async_tx_descriptor {
440 dma_cookie_t cookie;
Dan Williams636bdea2008-04-17 20:17:26 -0700441 enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
Dan Williams7405f742007-01-02 11:10:43 -0700442 dma_addr_t phys;
Dan Williams7405f742007-01-02 11:10:43 -0700443 struct dma_chan *chan;
444 dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
Dan Williams7405f742007-01-02 11:10:43 -0700445 dma_async_tx_callback callback;
446 void *callback_param;
Dan Williamsd38a8c62013-10-18 19:35:23 +0200447 struct dmaengine_unmap_data *unmap;
Dan Williams5fc6d892010-10-07 16:44:50 -0700448#ifdef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williams19242d72008-04-17 20:17:25 -0700449 struct dma_async_tx_descriptor *next;
Dan Williams7405f742007-01-02 11:10:43 -0700450 struct dma_async_tx_descriptor *parent;
451 spinlock_t lock;
Dan Williamscaa20d972010-05-17 16:24:16 -0700452#endif
Dan Williams7405f742007-01-02 11:10:43 -0700453};
454
Dan Williams89716462013-10-18 19:35:25 +0200455#ifdef CONFIG_DMA_ENGINE
Dan Williamsd38a8c62013-10-18 19:35:23 +0200456static inline void dma_set_unmap(struct dma_async_tx_descriptor *tx,
457 struct dmaengine_unmap_data *unmap)
458{
459 kref_get(&unmap->kref);
460 tx->unmap = unmap;
461}
462
Dan Williams89716462013-10-18 19:35:25 +0200463struct dmaengine_unmap_data *
464dmaengine_get_unmap_data(struct device *dev, int nr, gfp_t flags);
Dan Williams45c463a2013-10-18 19:35:24 +0200465void dmaengine_unmap_put(struct dmaengine_unmap_data *unmap);
Dan Williams89716462013-10-18 19:35:25 +0200466#else
467static inline void dma_set_unmap(struct dma_async_tx_descriptor *tx,
468 struct dmaengine_unmap_data *unmap)
469{
470}
471static inline struct dmaengine_unmap_data *
472dmaengine_get_unmap_data(struct device *dev, int nr, gfp_t flags)
473{
474 return NULL;
475}
476static inline void dmaengine_unmap_put(struct dmaengine_unmap_data *unmap)
477{
478}
479#endif
Dan Williams45c463a2013-10-18 19:35:24 +0200480
Dan Williamsd38a8c62013-10-18 19:35:23 +0200481static inline void dma_descriptor_unmap(struct dma_async_tx_descriptor *tx)
482{
483 if (tx->unmap) {
Dan Williams45c463a2013-10-18 19:35:24 +0200484 dmaengine_unmap_put(tx->unmap);
Dan Williamsd38a8c62013-10-18 19:35:23 +0200485 tx->unmap = NULL;
486 }
487}
488
Dan Williams5fc6d892010-10-07 16:44:50 -0700489#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williamscaa20d972010-05-17 16:24:16 -0700490static inline void txd_lock(struct dma_async_tx_descriptor *txd)
491{
492}
493static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
494{
495}
496static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
497{
498 BUG();
499}
500static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
501{
502}
503static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
504{
505}
506static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
507{
508 return NULL;
509}
510static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
511{
512 return NULL;
513}
514
515#else
516static inline void txd_lock(struct dma_async_tx_descriptor *txd)
517{
518 spin_lock_bh(&txd->lock);
519}
520static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
521{
522 spin_unlock_bh(&txd->lock);
523}
524static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
525{
526 txd->next = next;
527 next->parent = txd;
528}
529static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
530{
531 txd->parent = NULL;
532}
533static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
534{
535 txd->next = NULL;
536}
537static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
538{
539 return txd->parent;
540}
541static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
542{
543 return txd->next;
544}
545#endif
546
Chris Leechc13c8262006-05-23 17:18:44 -0700547/**
Linus Walleij07934482010-03-26 16:50:49 -0700548 * struct dma_tx_state - filled in to report the status of
549 * a transfer.
550 * @last: last completed DMA cookie
551 * @used: last issued DMA cookie (i.e. the one in progress)
552 * @residue: the remaining number of bytes left to transmit
553 * on the selected transfer for states DMA_IN_PROGRESS and
554 * DMA_PAUSED if this is implemented in the driver, else 0
555 */
556struct dma_tx_state {
557 dma_cookie_t last;
558 dma_cookie_t used;
559 u32 residue;
560};
561
562/**
Chris Leechc13c8262006-05-23 17:18:44 -0700563 * struct dma_device - info on the entity supplying DMA services
564 * @chancnt: how many DMA channels are supported
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900565 * @privatecnt: how many DMA channels are requested by dma_request_channel
Chris Leechc13c8262006-05-23 17:18:44 -0700566 * @channels: the list of struct dma_chan
567 * @global_node: list_head for global dma_device_list
Dan Williams7405f742007-01-02 11:10:43 -0700568 * @cap_mask: one or more dma_capability flags
569 * @max_xor: maximum number of xor sources, 0 if no capability
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700570 * @max_pq: maximum number of PQ sources and PQ-continue capability
Dan Williams83544ae2009-09-08 17:42:53 -0700571 * @copy_align: alignment shift for memcpy operations
572 * @xor_align: alignment shift for xor operations
573 * @pq_align: alignment shift for pq operations
574 * @fill_align: alignment shift for memset operations
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700575 * @dev_id: unique device ID
Dan Williams7405f742007-01-02 11:10:43 -0700576 * @dev: struct device reference for dma mapping api
Maxime Ripardcb8cea52014-11-17 14:42:04 +0100577 * @src_addr_widths: bit mask of src addr widths the device supports
578 * @dst_addr_widths: bit mask of dst addr widths the device supports
579 * @directions: bit mask of slave direction the device supports since
580 * the enum dma_transfer_direction is not defined as bits for
581 * each type of direction, the dma controller should fill (1 <<
582 * <TYPE>) and same should be checked by controller as well
583 * @residue_granularity: granularity of the transfer residue reported
584 * by tx_status
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700585 * @device_alloc_chan_resources: allocate resources and return the
586 * number of allocated descriptors
587 * @device_free_chan_resources: release DMA channel's resources
Dan Williams7405f742007-01-02 11:10:43 -0700588 * @device_prep_dma_memcpy: prepares a memcpy operation
589 * @device_prep_dma_xor: prepares a xor operation
Dan Williams099f53c2009-04-08 14:28:37 -0700590 * @device_prep_dma_xor_val: prepares a xor validation operation
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700591 * @device_prep_dma_pq: prepares a pq operation
592 * @device_prep_dma_pq_val: prepares a pqzero_sum operation
Dan Williams7405f742007-01-02 11:10:43 -0700593 * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700594 * @device_prep_slave_sg: prepares a slave dma operation
Sascha Hauer782bc952010-09-30 13:56:32 +0000595 * @device_prep_dma_cyclic: prepare a cyclic dma operation suitable for audio.
596 * The function takes a buffer of size buf_len. The callback function will
597 * be called after period_len bytes have been transferred.
Jassi Brarb14dab72011-10-13 12:33:30 +0530598 * @device_prep_interleaved_dma: Transfer expression in a generic way.
Maxime Ripard94a73e32014-11-17 14:42:00 +0100599 * @device_config: Pushes a new configuration to a channel, return 0 or an error
600 * code
Maxime Ripard23a3ea22014-11-17 14:42:01 +0100601 * @device_pause: Pauses any transfer happening on a channel. Returns
602 * 0 or an error code
603 * @device_resume: Resumes any transfer on a channel previously
604 * paused. Returns 0 or an error code
Maxime Ripard7fa0cf42014-11-17 14:42:02 +0100605 * @device_terminate_all: Aborts all transfers on a channel. Returns 0
606 * or an error code
Linus Walleij07934482010-03-26 16:50:49 -0700607 * @device_tx_status: poll for transaction completion, the optional
608 * txstate parameter can be supplied with a pointer to get a
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300609 * struct with auxiliary transfer status information, otherwise the call
Linus Walleij07934482010-03-26 16:50:49 -0700610 * will just return a simple status code
Dan Williams7405f742007-01-02 11:10:43 -0700611 * @device_issue_pending: push pending transactions to hardware
Chris Leechc13c8262006-05-23 17:18:44 -0700612 */
613struct dma_device {
614
615 unsigned int chancnt;
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900616 unsigned int privatecnt;
Chris Leechc13c8262006-05-23 17:18:44 -0700617 struct list_head channels;
618 struct list_head global_node;
Dan Williams7405f742007-01-02 11:10:43 -0700619 dma_cap_mask_t cap_mask;
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700620 unsigned short max_xor;
621 unsigned short max_pq;
Dan Williams83544ae2009-09-08 17:42:53 -0700622 u8 copy_align;
623 u8 xor_align;
624 u8 pq_align;
625 u8 fill_align;
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700626 #define DMA_HAS_PQ_CONTINUE (1 << 15)
Chris Leechc13c8262006-05-23 17:18:44 -0700627
Chris Leechc13c8262006-05-23 17:18:44 -0700628 int dev_id;
Dan Williams7405f742007-01-02 11:10:43 -0700629 struct device *dev;
Chris Leechc13c8262006-05-23 17:18:44 -0700630
Maxime Ripardcb8cea52014-11-17 14:42:04 +0100631 u32 src_addr_widths;
632 u32 dst_addr_widths;
633 u32 directions;
634 enum dma_residue_granularity residue_granularity;
635
Dan Williamsaa1e6f12009-01-06 11:38:17 -0700636 int (*device_alloc_chan_resources)(struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700637 void (*device_free_chan_resources)(struct dma_chan *chan);
Dan Williams7405f742007-01-02 11:10:43 -0700638
639 struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
Maxime Ripardceacbdb2014-11-17 14:41:57 +0100640 struct dma_chan *chan, dma_addr_t dst, dma_addr_t src,
Dan Williamsd4c56f92008-02-02 19:49:58 -0700641 size_t len, unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700642 struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
Maxime Ripardceacbdb2014-11-17 14:41:57 +0100643 struct dma_chan *chan, dma_addr_t dst, dma_addr_t *src,
Dan Williamsd4c56f92008-02-02 19:49:58 -0700644 unsigned int src_cnt, size_t len, unsigned long flags);
Dan Williams099f53c2009-04-08 14:28:37 -0700645 struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
Dan Williams00367312008-02-02 19:49:57 -0700646 struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
Dan Williamsad283ea2009-08-29 19:09:26 -0700647 size_t len, enum sum_check_flags *result, unsigned long flags);
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700648 struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
649 struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
650 unsigned int src_cnt, const unsigned char *scf,
651 size_t len, unsigned long flags);
652 struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
653 struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
654 unsigned int src_cnt, const unsigned char *scf, size_t len,
655 enum sum_check_flags *pqres, unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700656 struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
Dan Williams636bdea2008-04-17 20:17:26 -0700657 struct dma_chan *chan, unsigned long flags);
Ira Snydera86ee032010-09-30 11:46:44 +0000658 struct dma_async_tx_descriptor *(*device_prep_dma_sg)(
659 struct dma_chan *chan,
660 struct scatterlist *dst_sg, unsigned int dst_nents,
661 struct scatterlist *src_sg, unsigned int src_nents,
662 unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700663
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700664 struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
665 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Koul49920bc2011-10-13 15:15:27 +0530666 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500667 unsigned long flags, void *context);
Sascha Hauer782bc952010-09-30 13:56:32 +0000668 struct dma_async_tx_descriptor *(*device_prep_dma_cyclic)(
669 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500670 size_t period_len, enum dma_transfer_direction direction,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +0200671 unsigned long flags);
Jassi Brarb14dab72011-10-13 12:33:30 +0530672 struct dma_async_tx_descriptor *(*device_prep_interleaved_dma)(
673 struct dma_chan *chan, struct dma_interleaved_template *xt,
674 unsigned long flags);
Maxime Ripard94a73e32014-11-17 14:42:00 +0100675
676 int (*device_config)(struct dma_chan *chan,
677 struct dma_slave_config *config);
Maxime Ripard23a3ea22014-11-17 14:42:01 +0100678 int (*device_pause)(struct dma_chan *chan);
679 int (*device_resume)(struct dma_chan *chan);
Maxime Ripard7fa0cf42014-11-17 14:42:02 +0100680 int (*device_terminate_all)(struct dma_chan *chan);
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700681
Linus Walleij07934482010-03-26 16:50:49 -0700682 enum dma_status (*device_tx_status)(struct dma_chan *chan,
683 dma_cookie_t cookie,
684 struct dma_tx_state *txstate);
Dan Williams7405f742007-01-02 11:10:43 -0700685 void (*device_issue_pending)(struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700686};
687
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000688static inline int dmaengine_slave_config(struct dma_chan *chan,
689 struct dma_slave_config *config)
690{
Maxime Ripard94a73e32014-11-17 14:42:00 +0100691 if (chan->device->device_config)
692 return chan->device->device_config(chan, config);
693
Maxime Ripard2c44ad92014-11-17 14:42:54 +0100694 return -ENOSYS;
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000695}
696
Andy Shevchenko61cc13a2013-01-10 10:52:56 +0200697static inline bool is_slave_direction(enum dma_transfer_direction direction)
698{
699 return (direction == DMA_MEM_TO_DEV) || (direction == DMA_DEV_TO_MEM);
700}
701
Vinod Koul90b44f82011-07-25 19:57:52 +0530702static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_single(
Kuninori Morimoto922ee082012-04-25 20:50:53 +0200703 struct dma_chan *chan, dma_addr_t buf, size_t len,
Vinod Koul49920bc2011-10-13 15:15:27 +0530704 enum dma_transfer_direction dir, unsigned long flags)
Vinod Koul90b44f82011-07-25 19:57:52 +0530705{
706 struct scatterlist sg;
Kuninori Morimoto922ee082012-04-25 20:50:53 +0200707 sg_init_table(&sg, 1);
708 sg_dma_address(&sg) = buf;
709 sg_dma_len(&sg) = len;
Vinod Koul90b44f82011-07-25 19:57:52 +0530710
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500711 return chan->device->device_prep_slave_sg(chan, &sg, 1,
712 dir, flags, NULL);
Vinod Koul90b44f82011-07-25 19:57:52 +0530713}
714
Alexandre Bounine16052822012-03-08 16:11:18 -0500715static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_sg(
716 struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
717 enum dma_transfer_direction dir, unsigned long flags)
718{
719 return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500720 dir, flags, NULL);
Alexandre Bounine16052822012-03-08 16:11:18 -0500721}
722
Alexandre Bouninee42d98e2012-05-31 16:26:38 -0700723#ifdef CONFIG_RAPIDIO_DMA_ENGINE
724struct rio_dma_ext;
725static inline struct dma_async_tx_descriptor *dmaengine_prep_rio_sg(
726 struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
727 enum dma_transfer_direction dir, unsigned long flags,
728 struct rio_dma_ext *rio_ext)
729{
730 return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
731 dir, flags, rio_ext);
732}
733#endif
734
Alexandre Bounine16052822012-03-08 16:11:18 -0500735static inline struct dma_async_tx_descriptor *dmaengine_prep_dma_cyclic(
736 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
Peter Ujfalusie7736cd2012-09-24 10:58:04 +0300737 size_t period_len, enum dma_transfer_direction dir,
738 unsigned long flags)
Alexandre Bounine16052822012-03-08 16:11:18 -0500739{
740 return chan->device->device_prep_dma_cyclic(chan, buf_addr, buf_len,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +0200741 period_len, dir, flags);
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000742}
743
Barry Songa14acb42012-11-06 21:32:39 +0800744static inline struct dma_async_tx_descriptor *dmaengine_prep_interleaved_dma(
745 struct dma_chan *chan, struct dma_interleaved_template *xt,
746 unsigned long flags)
747{
748 return chan->device->device_prep_interleaved_dma(chan, xt, flags);
749}
750
Vinod Koulb65612a2014-10-11 21:16:43 +0530751static inline struct dma_async_tx_descriptor *dmaengine_prep_dma_sg(
752 struct dma_chan *chan,
753 struct scatterlist *dst_sg, unsigned int dst_nents,
754 struct scatterlist *src_sg, unsigned int src_nents,
755 unsigned long flags)
756{
757 return chan->device->device_prep_dma_sg(chan, dst_sg, dst_nents,
758 src_sg, src_nents, flags);
759}
760
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000761static inline int dmaengine_terminate_all(struct dma_chan *chan)
762{
Maxime Ripard7fa0cf42014-11-17 14:42:02 +0100763 if (chan->device->device_terminate_all)
764 return chan->device->device_terminate_all(chan);
765
Maxime Ripard2c44ad92014-11-17 14:42:54 +0100766 return -ENOSYS;
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000767}
768
769static inline int dmaengine_pause(struct dma_chan *chan)
770{
Maxime Ripard23a3ea22014-11-17 14:42:01 +0100771 if (chan->device->device_pause)
772 return chan->device->device_pause(chan);
773
Maxime Ripard2c44ad92014-11-17 14:42:54 +0100774 return -ENOSYS;
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000775}
776
777static inline int dmaengine_resume(struct dma_chan *chan)
778{
Maxime Ripard23a3ea22014-11-17 14:42:01 +0100779 if (chan->device->device_resume)
780 return chan->device->device_resume(chan);
781
Maxime Ripard2c44ad92014-11-17 14:42:54 +0100782 return -ENOSYS;
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000783}
784
Lars-Peter Clausen3052cc22012-06-11 20:11:40 +0200785static inline enum dma_status dmaengine_tx_status(struct dma_chan *chan,
786 dma_cookie_t cookie, struct dma_tx_state *state)
787{
788 return chan->device->device_tx_status(chan, cookie, state);
789}
790
Russell King - ARM Linux98d530f2011-01-01 23:00:23 +0000791static inline dma_cookie_t dmaengine_submit(struct dma_async_tx_descriptor *desc)
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000792{
793 return desc->tx_submit(desc);
794}
795
Dan Williams83544ae2009-09-08 17:42:53 -0700796static inline bool dmaengine_check_align(u8 align, size_t off1, size_t off2, size_t len)
797{
798 size_t mask;
799
800 if (!align)
801 return true;
802 mask = (1 << align) - 1;
803 if (mask & (off1 | off2 | len))
804 return false;
805 return true;
806}
807
808static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1,
809 size_t off2, size_t len)
810{
811 return dmaengine_check_align(dev->copy_align, off1, off2, len);
812}
813
814static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1,
815 size_t off2, size_t len)
816{
817 return dmaengine_check_align(dev->xor_align, off1, off2, len);
818}
819
820static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1,
821 size_t off2, size_t len)
822{
823 return dmaengine_check_align(dev->pq_align, off1, off2, len);
824}
825
826static inline bool is_dma_fill_aligned(struct dma_device *dev, size_t off1,
827 size_t off2, size_t len)
828{
829 return dmaengine_check_align(dev->fill_align, off1, off2, len);
830}
831
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700832static inline void
833dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
834{
835 dma->max_pq = maxpq;
836 if (has_pq_continue)
837 dma->max_pq |= DMA_HAS_PQ_CONTINUE;
838}
839
840static inline bool dmaf_continue(enum dma_ctrl_flags flags)
841{
842 return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
843}
844
845static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
846{
847 enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
848
849 return (flags & mask) == mask;
850}
851
852static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
853{
854 return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
855}
856
Mathieu Lacaged3f3cf82010-08-14 15:02:44 +0200857static inline unsigned short dma_dev_to_maxpq(struct dma_device *dma)
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700858{
859 return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
860}
861
862/* dma_maxpq - reduce maxpq in the face of continued operations
863 * @dma - dma device with PQ capability
864 * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
865 *
866 * When an engine does not support native continuation we need 3 extra
867 * source slots to reuse P and Q with the following coefficients:
868 * 1/ {00} * P : remove P from Q', but use it as a source for P'
869 * 2/ {01} * Q : use Q to continue Q' calculation
870 * 3/ {00} * Q : subtract Q from P' to cancel (2)
871 *
872 * In the case where P is disabled we only need 1 extra source:
873 * 1/ {01} * Q : use Q to continue Q' calculation
874 */
875static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
876{
877 if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
878 return dma_dev_to_maxpq(dma);
879 else if (dmaf_p_disabled_continue(flags))
880 return dma_dev_to_maxpq(dma) - 1;
881 else if (dmaf_continue(flags))
882 return dma_dev_to_maxpq(dma) - 3;
883 BUG();
884}
885
Chris Leechc13c8262006-05-23 17:18:44 -0700886/* --- public DMA engine API --- */
887
Dan Williams649274d2009-01-11 00:20:39 -0800888#ifdef CONFIG_DMA_ENGINE
Dan Williams209b84a2009-01-06 11:38:17 -0700889void dmaengine_get(void);
890void dmaengine_put(void);
Dan Williams649274d2009-01-11 00:20:39 -0800891#else
892static inline void dmaengine_get(void)
893{
894}
895static inline void dmaengine_put(void)
896{
897}
898#endif
899
Dan Williams729b5d12009-03-25 09:13:25 -0700900#ifdef CONFIG_ASYNC_TX_DMA
901#define async_dmaengine_get() dmaengine_get()
902#define async_dmaengine_put() dmaengine_put()
Dan Williams5fc6d892010-10-07 16:44:50 -0700903#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williams138f4c32009-09-08 17:42:51 -0700904#define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
905#else
Dan Williams729b5d12009-03-25 09:13:25 -0700906#define async_dma_find_channel(type) dma_find_channel(type)
Dan Williams5fc6d892010-10-07 16:44:50 -0700907#endif /* CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH */
Dan Williams729b5d12009-03-25 09:13:25 -0700908#else
909static inline void async_dmaengine_get(void)
910{
911}
912static inline void async_dmaengine_put(void)
913{
914}
915static inline struct dma_chan *
916async_dma_find_channel(enum dma_transaction_type type)
917{
918 return NULL;
919}
Dan Williams138f4c32009-09-08 17:42:51 -0700920#endif /* CONFIG_ASYNC_TX_DMA */
Dan Williams7405f742007-01-02 11:10:43 -0700921void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
Dan Williams7bced392013-12-30 12:37:29 -0800922 struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700923
Dan Williams08398752008-07-17 17:59:56 -0700924static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
Dan Williams7405f742007-01-02 11:10:43 -0700925{
Dan Williams636bdea2008-04-17 20:17:26 -0700926 tx->flags |= DMA_CTRL_ACK;
927}
928
Guennadi Liakhovetskief560682009-01-19 15:36:21 -0700929static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
930{
931 tx->flags &= ~DMA_CTRL_ACK;
932}
933
Dan Williams08398752008-07-17 17:59:56 -0700934static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
Dan Williams636bdea2008-04-17 20:17:26 -0700935{
Dan Williams08398752008-07-17 17:59:56 -0700936 return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
Chris Leechc13c8262006-05-23 17:18:44 -0700937}
938
Dan Williams7405f742007-01-02 11:10:43 -0700939#define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
940static inline void
941__dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
942{
943 set_bit(tx_type, dstp->bits);
944}
945
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900946#define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
947static inline void
948__dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
949{
950 clear_bit(tx_type, dstp->bits);
951}
952
Dan Williams33df8ca2009-01-06 11:38:15 -0700953#define dma_cap_zero(mask) __dma_cap_zero(&(mask))
954static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
955{
956 bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
957}
958
Dan Williams7405f742007-01-02 11:10:43 -0700959#define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
960static inline int
961__dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
962{
963 return test_bit(tx_type, srcp->bits);
964}
965
966#define for_each_dma_cap_mask(cap, mask) \
Akinobu Mitae5a087f2012-10-26 23:35:15 +0900967 for_each_set_bit(cap, mask.bits, DMA_TX_TYPE_END)
Dan Williams7405f742007-01-02 11:10:43 -0700968
Chris Leechc13c8262006-05-23 17:18:44 -0700969/**
Dan Williams7405f742007-01-02 11:10:43 -0700970 * dma_async_issue_pending - flush pending transactions to HW
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700971 * @chan: target DMA channel
Chris Leechc13c8262006-05-23 17:18:44 -0700972 *
973 * This allows drivers to push copies to HW in batches,
974 * reducing MMIO writes where possible.
975 */
Dan Williams7405f742007-01-02 11:10:43 -0700976static inline void dma_async_issue_pending(struct dma_chan *chan)
Chris Leechc13c8262006-05-23 17:18:44 -0700977{
Dan Williamsec8670f2008-03-01 07:51:29 -0700978 chan->device->device_issue_pending(chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700979}
980
981/**
Dan Williams7405f742007-01-02 11:10:43 -0700982 * dma_async_is_tx_complete - poll for transaction completion
Chris Leechc13c8262006-05-23 17:18:44 -0700983 * @chan: DMA channel
984 * @cookie: transaction identifier to check status of
985 * @last: returns last completed cookie, can be NULL
986 * @used: returns last issued cookie, can be NULL
987 *
988 * If @last and @used are passed in, upon return they reflect the driver
989 * internal state and can be used with dma_async_is_complete() to check
990 * the status of multiple cookies without re-checking hardware state.
991 */
Dan Williams7405f742007-01-02 11:10:43 -0700992static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
Chris Leechc13c8262006-05-23 17:18:44 -0700993 dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
994{
Linus Walleij07934482010-03-26 16:50:49 -0700995 struct dma_tx_state state;
996 enum dma_status status;
997
998 status = chan->device->device_tx_status(chan, cookie, &state);
999 if (last)
1000 *last = state.last;
1001 if (used)
1002 *used = state.used;
1003 return status;
Chris Leechc13c8262006-05-23 17:18:44 -07001004}
1005
1006/**
1007 * dma_async_is_complete - test a cookie against chan state
1008 * @cookie: transaction identifier to test status of
1009 * @last_complete: last know completed transaction
1010 * @last_used: last cookie value handed out
1011 *
Bartlomiej Zolnierkiewicze239345f2012-11-08 10:01:01 +00001012 * dma_async_is_complete() is used in dma_async_is_tx_complete()
Sebastian Siewior8a5703f2008-04-21 22:38:45 +00001013 * the test logic is separated for lightweight testing of multiple cookies
Chris Leechc13c8262006-05-23 17:18:44 -07001014 */
1015static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
1016 dma_cookie_t last_complete, dma_cookie_t last_used)
1017{
1018 if (last_complete <= last_used) {
1019 if ((cookie <= last_complete) || (cookie > last_used))
Vinod Kouladfedd92013-10-16 13:29:02 +05301020 return DMA_COMPLETE;
Chris Leechc13c8262006-05-23 17:18:44 -07001021 } else {
1022 if ((cookie <= last_complete) && (cookie > last_used))
Vinod Kouladfedd92013-10-16 13:29:02 +05301023 return DMA_COMPLETE;
Chris Leechc13c8262006-05-23 17:18:44 -07001024 }
1025 return DMA_IN_PROGRESS;
1026}
1027
Dan Williamsbca34692010-03-26 16:52:10 -07001028static inline void
1029dma_set_tx_state(struct dma_tx_state *st, dma_cookie_t last, dma_cookie_t used, u32 residue)
1030{
1031 if (st) {
1032 st->last = last;
1033 st->used = used;
1034 st->residue = residue;
1035 }
1036}
1037
Dan Williams07f22112009-01-05 17:14:31 -07001038#ifdef CONFIG_DMA_ENGINE
Jon Mason4a43f392013-09-09 16:51:59 -07001039struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
1040enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
Dan Williams07f22112009-01-05 17:14:31 -07001041enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
Dan Williamsc50331e2009-01-19 15:33:14 -07001042void dma_issue_pending_all(void);
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001043struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
1044 dma_filter_fn fn, void *fn_param);
Stephen Warren0ad7c002013-11-26 10:04:22 -07001045struct dma_chan *dma_request_slave_channel_reason(struct device *dev,
1046 const char *name);
Markus Pargmannbef29ec2013-02-24 16:36:09 +01001047struct dma_chan *dma_request_slave_channel(struct device *dev, const char *name);
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001048void dma_release_channel(struct dma_chan *chan);
Laurent Pinchartfdb8df92015-01-19 13:54:27 +02001049int dma_get_slave_caps(struct dma_chan *chan, struct dma_slave_caps *caps);
Dan Williams07f22112009-01-05 17:14:31 -07001050#else
Jon Mason4a43f392013-09-09 16:51:59 -07001051static inline struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type)
1052{
1053 return NULL;
1054}
1055static inline enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie)
1056{
Vinod Kouladfedd92013-10-16 13:29:02 +05301057 return DMA_COMPLETE;
Jon Mason4a43f392013-09-09 16:51:59 -07001058}
Dan Williams07f22112009-01-05 17:14:31 -07001059static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
1060{
Vinod Kouladfedd92013-10-16 13:29:02 +05301061 return DMA_COMPLETE;
Dan Williams07f22112009-01-05 17:14:31 -07001062}
Dan Williamsc50331e2009-01-19 15:33:14 -07001063static inline void dma_issue_pending_all(void)
1064{
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001065}
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001066static inline struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001067 dma_filter_fn fn, void *fn_param)
1068{
1069 return NULL;
1070}
Stephen Warren0ad7c002013-11-26 10:04:22 -07001071static inline struct dma_chan *dma_request_slave_channel_reason(
1072 struct device *dev, const char *name)
1073{
1074 return ERR_PTR(-ENODEV);
1075}
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001076static inline struct dma_chan *dma_request_slave_channel(struct device *dev,
Markus Pargmannbef29ec2013-02-24 16:36:09 +01001077 const char *name)
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001078{
Vinod Kould18d5f52012-09-25 16:18:55 +05301079 return NULL;
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001080}
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001081static inline void dma_release_channel(struct dma_chan *chan)
1082{
Dan Williamsc50331e2009-01-19 15:33:14 -07001083}
Laurent Pinchartfdb8df92015-01-19 13:54:27 +02001084static inline int dma_get_slave_caps(struct dma_chan *chan,
1085 struct dma_slave_caps *caps)
1086{
1087 return -ENXIO;
1088}
Dan Williams07f22112009-01-05 17:14:31 -07001089#endif
Chris Leechc13c8262006-05-23 17:18:44 -07001090
1091/* --- DMA device --- */
1092
1093int dma_async_device_register(struct dma_device *device);
1094void dma_async_device_unregister(struct dma_device *device);
Dan Williams07f22112009-01-05 17:14:31 -07001095void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
Zhangfei Gao7bb587f2013-06-28 20:39:12 +08001096struct dma_chan *dma_get_slave_channel(struct dma_chan *chan);
Stephen Warren8010dad2013-11-26 12:40:51 -07001097struct dma_chan *dma_get_any_slave_channel(struct dma_device *device);
Dave Jianga2bd1142012-04-04 16:10:46 -07001098struct dma_chan *net_dma_find_channel(void);
Dan Williams59b5ec22009-01-06 11:38:15 -07001099#define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
Matt Porter864ef692013-02-01 18:22:52 +00001100#define dma_request_slave_channel_compat(mask, x, y, dev, name) \
1101 __dma_request_slave_channel_compat(&(mask), x, y, dev, name)
1102
1103static inline struct dma_chan
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001104*__dma_request_slave_channel_compat(const dma_cap_mask_t *mask,
1105 dma_filter_fn fn, void *fn_param,
1106 struct device *dev, char *name)
Matt Porter864ef692013-02-01 18:22:52 +00001107{
1108 struct dma_chan *chan;
1109
1110 chan = dma_request_slave_channel(dev, name);
1111 if (chan)
1112 return chan;
1113
1114 return __dma_request_channel(mask, fn, fn_param);
1115}
Chris Leechc13c8262006-05-23 17:18:44 -07001116
Chris Leechde5506e2006-05-23 17:50:37 -07001117/* --- Helper iov-locking functions --- */
1118
1119struct dma_page_list {
Al Virob2ddb902008-03-29 03:09:38 +00001120 char __user *base_address;
Chris Leechde5506e2006-05-23 17:50:37 -07001121 int nr_pages;
1122 struct page **pages;
1123};
1124
1125struct dma_pinned_list {
1126 int nr_iovecs;
1127 struct dma_page_list page_list[0];
1128};
1129
1130struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
1131void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
1132
1133dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
1134 struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
1135dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
1136 struct dma_pinned_list *pinned_list, struct page *page,
1137 unsigned int offset, size_t len);
1138
Chris Leechc13c8262006-05-23 17:18:44 -07001139#endif /* DMAENGINE_H */