blob: 35cd8caaf73810a1b10f4d731c6320d15ef47da1 [file] [log] [blame]
Kalle Valo5e3dd152013-06-12 20:52:10 +03001/*
2 * Copyright (c) 2005-2011 Atheros Communications Inc.
3 * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
4 *
5 * Permission to use, copy, modify, and/or distribute this software for any
6 * purpose with or without fee is hereby granted, provided that the above
7 * copyright notice and this permission notice appear in all copies.
8 *
9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16 */
17
18#ifndef _HW_H_
19#define _HW_H_
20
21#include "targaddrs.h"
22
Kalle Valoa58227e2014-10-13 09:40:59 +030023#define ATH10K_FW_DIR "ath10k"
24
Kalle Valoe01ae682013-09-01 11:22:14 +030025/* QCA988X 1.0 definitions (unsupported) */
26#define QCA988X_HW_1_0_CHIP_ID_REV 0x0
27
Kalle Valo5e3dd152013-06-12 20:52:10 +030028/* QCA988X 2.0 definitions */
29#define QCA988X_HW_2_0_VERSION 0x4100016c
Kalle Valoe01ae682013-09-01 11:22:14 +030030#define QCA988X_HW_2_0_CHIP_ID_REV 0x2
Kalle Valoa58227e2014-10-13 09:40:59 +030031#define QCA988X_HW_2_0_FW_DIR ATH10K_FW_DIR "/QCA988X/hw2.0"
Kalle Valo5e3dd152013-06-12 20:52:10 +030032#define QCA988X_HW_2_0_FW_FILE "firmware.bin"
33#define QCA988X_HW_2_0_OTP_FILE "otp.bin"
34#define QCA988X_HW_2_0_BOARD_DATA_FILE "board.bin"
35#define QCA988X_HW_2_0_PATCH_LOAD_ADDR 0x1234
36
Michal Kaziord63955b2015-01-24 12:14:49 +020037/* QCA6174 target BMI version signatures */
38#define QCA6174_HW_1_0_VERSION 0x05000000
39#define QCA6174_HW_1_1_VERSION 0x05000001
40#define QCA6174_HW_1_3_VERSION 0x05000003
41#define QCA6174_HW_2_1_VERSION 0x05010000
42#define QCA6174_HW_3_0_VERSION 0x05020000
Michal Kazior608b8f72015-01-29 13:24:33 +010043#define QCA6174_HW_3_2_VERSION 0x05030000
Michal Kaziord63955b2015-01-24 12:14:49 +020044
45enum qca6174_pci_rev {
46 QCA6174_PCI_REV_1_1 = 0x11,
47 QCA6174_PCI_REV_1_3 = 0x13,
48 QCA6174_PCI_REV_2_0 = 0x20,
49 QCA6174_PCI_REV_3_0 = 0x30,
50};
51
52enum qca6174_chip_id_rev {
53 QCA6174_HW_1_0_CHIP_ID_REV = 0,
54 QCA6174_HW_1_1_CHIP_ID_REV = 1,
55 QCA6174_HW_1_3_CHIP_ID_REV = 2,
56 QCA6174_HW_2_1_CHIP_ID_REV = 4,
57 QCA6174_HW_2_2_CHIP_ID_REV = 5,
58 QCA6174_HW_3_0_CHIP_ID_REV = 8,
59 QCA6174_HW_3_1_CHIP_ID_REV = 9,
60 QCA6174_HW_3_2_CHIP_ID_REV = 10,
61};
62
63#define QCA6174_HW_2_1_FW_DIR "ath10k/QCA6174/hw2.1"
64#define QCA6174_HW_2_1_FW_FILE "firmware.bin"
65#define QCA6174_HW_2_1_OTP_FILE "otp.bin"
66#define QCA6174_HW_2_1_BOARD_DATA_FILE "board.bin"
67#define QCA6174_HW_2_1_PATCH_LOAD_ADDR 0x1234
68
69#define QCA6174_HW_3_0_FW_DIR "ath10k/QCA6174/hw3.0"
70#define QCA6174_HW_3_0_FW_FILE "firmware.bin"
71#define QCA6174_HW_3_0_OTP_FILE "otp.bin"
72#define QCA6174_HW_3_0_BOARD_DATA_FILE "board.bin"
73#define QCA6174_HW_3_0_PATCH_LOAD_ADDR 0x1234
74
Vasanthakumar Thiagarajan8bd47022015-06-18 12:31:03 +053075/* QCA99X0 1.0 definitions (unsupported) */
76#define QCA99X0_HW_1_0_CHIP_ID_REV 0x0
77
78/* QCA99X0 2.0 definitions */
79#define QCA99X0_HW_2_0_DEV_VERSION 0x01000000
80#define QCA99X0_HW_2_0_CHIP_ID_REV 0x1
81#define QCA99X0_HW_2_0_FW_DIR ATH10K_FW_DIR "/QCA99X0/hw2.0"
82#define QCA99X0_HW_2_0_FW_FILE "firmware.bin"
83#define QCA99X0_HW_2_0_OTP_FILE "otp.bin"
84#define QCA99X0_HW_2_0_BOARD_DATA_FILE "board.bin"
85#define QCA99X0_HW_2_0_PATCH_LOAD_ADDR 0x1234
86
Kalle Valo1a222432013-09-27 19:55:07 +030087#define ATH10K_FW_API2_FILE "firmware-2.bin"
Michal Kazior24c88f72014-07-25 13:32:17 +020088#define ATH10K_FW_API3_FILE "firmware-3.bin"
Kalle Valo1a222432013-09-27 19:55:07 +030089
Rajkumar Manoharan4a16fbe2014-12-17 12:21:12 +020090/* added support for ATH10K_FW_IE_WMI_OP_VERSION */
91#define ATH10K_FW_API4_FILE "firmware-4.bin"
92
Kalle Valo53513c32015-03-25 13:12:42 +020093/* HTT id conflict fix for management frames over HTT */
94#define ATH10K_FW_API5_FILE "firmware-5.bin"
95
Kalle Valo43d2a302014-09-10 18:23:30 +030096#define ATH10K_FW_UTF_FILE "utf.bin"
97
Kalle Valo1a222432013-09-27 19:55:07 +030098/* includes also the null byte */
99#define ATH10K_FIRMWARE_MAGIC "QCA-ATH10K"
100
Ben Greear384914b2014-08-25 08:37:32 +0300101#define REG_DUMP_COUNT_QCA988X 60
102
Kalle Valo7869b4f2014-09-24 14:16:58 +0300103#define QCA988X_CAL_DATA_LEN 2116
104
Kalle Valo1a222432013-09-27 19:55:07 +0300105struct ath10k_fw_ie {
106 __le32 id;
107 __le32 len;
108 u8 data[0];
109};
110
111enum ath10k_fw_ie_type {
112 ATH10K_FW_IE_FW_VERSION = 0,
113 ATH10K_FW_IE_TIMESTAMP = 1,
114 ATH10K_FW_IE_FEATURES = 2,
115 ATH10K_FW_IE_FW_IMAGE = 3,
116 ATH10K_FW_IE_OTP_IMAGE = 4,
Kalle Valo202e86e2014-12-03 10:10:08 +0200117
118 /* WMI "operations" interface version, 32 bit value. Supported from
119 * FW API 4 and above.
120 */
121 ATH10K_FW_IE_WMI_OP_VERSION = 5,
Rajkumar Manoharan8348db22015-03-25 13:12:27 +0200122
123 /* HTT "operations" interface version, 32 bit value. Supported from
124 * FW API 5 and above.
125 */
126 ATH10K_FW_IE_HTT_OP_VERSION = 6,
Kalle Valo202e86e2014-12-03 10:10:08 +0200127};
128
129enum ath10k_fw_wmi_op_version {
130 ATH10K_FW_WMI_OP_VERSION_UNSET = 0,
131
132 ATH10K_FW_WMI_OP_VERSION_MAIN = 1,
133 ATH10K_FW_WMI_OP_VERSION_10_1 = 2,
134 ATH10K_FW_WMI_OP_VERSION_10_2 = 3,
Michal Kaziorca996ec2014-12-03 10:11:32 +0200135 ATH10K_FW_WMI_OP_VERSION_TLV = 4,
Rajkumar Manoharan4a16fbe2014-12-17 12:21:12 +0200136 ATH10K_FW_WMI_OP_VERSION_10_2_4 = 5,
Kalle Valo202e86e2014-12-03 10:10:08 +0200137
138 /* keep last */
139 ATH10K_FW_WMI_OP_VERSION_MAX,
Kalle Valo1a222432013-09-27 19:55:07 +0300140};
141
Rajkumar Manoharan8348db22015-03-25 13:12:27 +0200142enum ath10k_fw_htt_op_version {
143 ATH10K_FW_HTT_OP_VERSION_UNSET = 0,
144
145 ATH10K_FW_HTT_OP_VERSION_MAIN = 1,
146
147 /* also used in 10.2 and 10.2.4 branches */
148 ATH10K_FW_HTT_OP_VERSION_10_1 = 2,
149
150 ATH10K_FW_HTT_OP_VERSION_TLV = 3,
151
152 /* keep last */
153 ATH10K_FW_HTT_OP_VERSION_MAX,
154};
155
Michal Kaziord63955b2015-01-24 12:14:49 +0200156enum ath10k_hw_rev {
157 ATH10K_HW_QCA988X,
158 ATH10K_HW_QCA6174,
Vasanthakumar Thiagarajan8bd47022015-06-18 12:31:03 +0530159 ATH10K_HW_QCA99X0,
Michal Kaziord63955b2015-01-24 12:14:49 +0200160};
161
162struct ath10k_hw_regs {
163 u32 rtc_state_cold_reset_mask;
164 u32 rtc_soc_base_address;
165 u32 rtc_wmac_base_address;
166 u32 soc_core_base_address;
167 u32 ce_wrapper_base_address;
168 u32 ce0_base_address;
169 u32 ce1_base_address;
170 u32 ce2_base_address;
171 u32 ce3_base_address;
172 u32 ce4_base_address;
173 u32 ce5_base_address;
174 u32 ce6_base_address;
175 u32 ce7_base_address;
176 u32 soc_reset_control_si0_rst_mask;
177 u32 soc_reset_control_ce_rst_mask;
178 u32 soc_chip_id_address;
179 u32 scratch_3_address;
Vasanthakumar Thiagarajana521ee92015-06-18 12:31:02 +0530180 u32 fw_indicator_address;
181 u32 pcie_local_base_address;
182 u32 ce_wrap_intr_sum_host_msi_lsb;
183 u32 ce_wrap_intr_sum_host_msi_mask;
184 u32 pcie_intr_fw_mask;
185 u32 pcie_intr_ce_mask_all;
186 u32 pcie_intr_clr_address;
Michal Kaziord63955b2015-01-24 12:14:49 +0200187};
188
189extern const struct ath10k_hw_regs qca988x_regs;
190extern const struct ath10k_hw_regs qca6174_regs;
Vasanthakumar Thiagarajan8bd47022015-06-18 12:31:03 +0530191extern const struct ath10k_hw_regs qca99x0_regs;
Michal Kaziord63955b2015-01-24 12:14:49 +0200192
Vasanthakumar Thiagarajan2f2cfc42015-06-18 12:31:01 +0530193struct ath10k_hw_values {
194 u32 rtc_state_val_on;
195 u8 ce_count;
196 u8 msi_assign_ce_max;
197 u8 num_target_ce_config_wlan;
Vasanthakumar Thiagarajan2adf99c2015-06-18 12:31:07 +0530198 u16 ce_desc_meta_data_mask;
199 u8 ce_desc_meta_data_lsb;
Vasanthakumar Thiagarajan2f2cfc42015-06-18 12:31:01 +0530200};
201
202extern const struct ath10k_hw_values qca988x_values;
203extern const struct ath10k_hw_values qca6174_values;
Vasanthakumar Thiagarajan8bd47022015-06-18 12:31:03 +0530204extern const struct ath10k_hw_values qca99x0_values;
Vasanthakumar Thiagarajan2f2cfc42015-06-18 12:31:01 +0530205
Michal Kazior587f7032015-05-25 14:06:18 +0200206void ath10k_hw_fill_survey_time(struct ath10k *ar, struct survey_info *survey,
207 u32 cc, u32 rcc, u32 cc_prev, u32 rcc_prev);
208
Michal Kaziord63955b2015-01-24 12:14:49 +0200209#define QCA_REV_988X(ar) ((ar)->hw_rev == ATH10K_HW_QCA988X)
210#define QCA_REV_6174(ar) ((ar)->hw_rev == ATH10K_HW_QCA6174)
Vasanthakumar Thiagarajan8bd47022015-06-18 12:31:03 +0530211#define QCA_REV_99X0(ar) ((ar)->hw_rev == ATH10K_HW_QCA99X0)
Michal Kaziord63955b2015-01-24 12:14:49 +0200212
Kalle Valo5e3dd152013-06-12 20:52:10 +0300213/* Known pecularities:
214 * - current FW doesn't support raw rx mode (last tested v599)
215 * - current FW dumps upon raw tx mode (last tested v599)
216 * - raw appears in nwifi decap, raw and nwifi appear in ethernet decap
217 * - raw have FCS, nwifi doesn't
218 * - ethernet frames have 802.11 header decapped and parts (base hdr, cipher
219 * param, llc/snap) are aligned to 4byte boundaries each */
220enum ath10k_hw_txrx_mode {
221 ATH10K_HW_TXRX_RAW = 0,
222 ATH10K_HW_TXRX_NATIVE_WIFI = 1,
223 ATH10K_HW_TXRX_ETHERNET = 2,
Michal Kazior961d4c32013-08-09 10:13:34 +0200224
225 /* Valid for HTT >= 3.0. Used for management frames in TX_FRM. */
226 ATH10K_HW_TXRX_MGMT = 3,
Kalle Valo5e3dd152013-06-12 20:52:10 +0300227};
228
229enum ath10k_mcast2ucast_mode {
230 ATH10K_MCAST2UCAST_DISABLED = 0,
231 ATH10K_MCAST2UCAST_ENABLED = 1,
232};
233
Rajkumar Manoharanbfdd7932014-10-03 08:02:40 +0300234struct ath10k_pktlog_hdr {
235 __le16 flags;
236 __le16 missed_cnt;
237 __le16 log_type;
238 __le16 size;
239 __le32 timestamp;
240 u8 payload[0];
241} __packed;
242
Michal Kazior6aa4cf12015-03-30 09:51:55 +0300243enum ath10k_hw_rate_ofdm {
244 ATH10K_HW_RATE_OFDM_48M = 0,
245 ATH10K_HW_RATE_OFDM_24M,
246 ATH10K_HW_RATE_OFDM_12M,
247 ATH10K_HW_RATE_OFDM_6M,
248 ATH10K_HW_RATE_OFDM_54M,
249 ATH10K_HW_RATE_OFDM_36M,
250 ATH10K_HW_RATE_OFDM_18M,
251 ATH10K_HW_RATE_OFDM_9M,
252};
253
254enum ath10k_hw_rate_cck {
255 ATH10K_HW_RATE_CCK_LP_11M = 0,
256 ATH10K_HW_RATE_CCK_LP_5_5M,
257 ATH10K_HW_RATE_CCK_LP_2M,
258 ATH10K_HW_RATE_CCK_LP_1M,
259 ATH10K_HW_RATE_CCK_SP_11M,
260 ATH10K_HW_RATE_CCK_SP_5_5M,
261 ATH10K_HW_RATE_CCK_SP_2M,
262};
263
Bartosz Markowskiec6a73f2013-09-26 17:47:14 +0200264/* Target specific defines for MAIN firmware */
Kalle Valo5e3dd152013-06-12 20:52:10 +0300265#define TARGET_NUM_VDEVS 8
266#define TARGET_NUM_PEER_AST 2
267#define TARGET_NUM_WDS_ENTRIES 32
268#define TARGET_DMA_BURST_SIZE 0
269#define TARGET_MAC_AGGR_DELIM 0
270#define TARGET_AST_SKID_LIMIT 16
Michal Kaziorcfd10612014-11-25 15:16:05 +0100271#define TARGET_NUM_STATIONS 16
272#define TARGET_NUM_PEERS ((TARGET_NUM_STATIONS) + \
273 (TARGET_NUM_VDEVS))
Kalle Valo5e3dd152013-06-12 20:52:10 +0300274#define TARGET_NUM_OFFLOAD_PEERS 0
275#define TARGET_NUM_OFFLOAD_REORDER_BUFS 0
276#define TARGET_NUM_PEER_KEYS 2
Michal Kaziorcfd10612014-11-25 15:16:05 +0100277#define TARGET_NUM_TIDS ((TARGET_NUM_PEERS) * 2)
Kalle Valo5e3dd152013-06-12 20:52:10 +0300278#define TARGET_TX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
279#define TARGET_RX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
280#define TARGET_RX_TIMEOUT_LO_PRI 100
281#define TARGET_RX_TIMEOUT_HI_PRI 40
Michal Kazior4d316c72013-09-26 10:12:24 +0300282
283/* Native Wifi decap mode is used to align IP frames to 4-byte boundaries and
284 * avoid a very expensive re-alignment in mac80211. */
285#define TARGET_RX_DECAP_MODE ATH10K_HW_TXRX_NATIVE_WIFI
286
Kalle Valo5e3dd152013-06-12 20:52:10 +0300287#define TARGET_SCAN_MAX_PENDING_REQS 4
288#define TARGET_BMISS_OFFLOAD_MAX_VDEV 3
289#define TARGET_ROAM_OFFLOAD_MAX_VDEV 3
290#define TARGET_ROAM_OFFLOAD_MAX_AP_PROFILES 8
291#define TARGET_GTK_OFFLOAD_MAX_VDEV 3
292#define TARGET_NUM_MCAST_GROUPS 0
293#define TARGET_NUM_MCAST_TABLE_ELEMS 0
294#define TARGET_MCAST2UCAST_MODE ATH10K_MCAST2UCAST_DISABLED
295#define TARGET_TX_DBG_LOG_SIZE 1024
296#define TARGET_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 0
297#define TARGET_VOW_CONFIG 0
298#define TARGET_NUM_MSDU_DESC (1024 + 400)
299#define TARGET_MAX_FRAG_ENTRIES 0
300
Bartosz Markowskiec6a73f2013-09-26 17:47:14 +0200301/* Target specific defines for 10.X firmware */
302#define TARGET_10X_NUM_VDEVS 16
303#define TARGET_10X_NUM_PEER_AST 2
304#define TARGET_10X_NUM_WDS_ENTRIES 32
305#define TARGET_10X_DMA_BURST_SIZE 0
306#define TARGET_10X_MAC_AGGR_DELIM 0
SenthilKumar Jegadeesanb24af142015-03-04 15:43:45 +0200307#define TARGET_10X_AST_SKID_LIMIT 128
Michal Kaziorcfd10612014-11-25 15:16:05 +0100308#define TARGET_10X_NUM_STATIONS 128
309#define TARGET_10X_NUM_PEERS ((TARGET_10X_NUM_STATIONS) + \
310 (TARGET_10X_NUM_VDEVS))
Bartosz Markowskiec6a73f2013-09-26 17:47:14 +0200311#define TARGET_10X_NUM_OFFLOAD_PEERS 0
312#define TARGET_10X_NUM_OFFLOAD_REORDER_BUFS 0
313#define TARGET_10X_NUM_PEER_KEYS 2
Michal Kaziorcfd10612014-11-25 15:16:05 +0100314#define TARGET_10X_NUM_TIDS_MAX 256
315#define TARGET_10X_NUM_TIDS min((TARGET_10X_NUM_TIDS_MAX), \
316 (TARGET_10X_NUM_PEERS) * 2)
Bartosz Markowskiec6a73f2013-09-26 17:47:14 +0200317#define TARGET_10X_TX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
318#define TARGET_10X_RX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
319#define TARGET_10X_RX_TIMEOUT_LO_PRI 100
320#define TARGET_10X_RX_TIMEOUT_HI_PRI 40
Michal Kazior0d1a28f2013-10-07 20:00:36 -0700321#define TARGET_10X_RX_DECAP_MODE ATH10K_HW_TXRX_NATIVE_WIFI
Bartosz Markowskiec6a73f2013-09-26 17:47:14 +0200322#define TARGET_10X_SCAN_MAX_PENDING_REQS 4
323#define TARGET_10X_BMISS_OFFLOAD_MAX_VDEV 2
324#define TARGET_10X_ROAM_OFFLOAD_MAX_VDEV 2
325#define TARGET_10X_ROAM_OFFLOAD_MAX_AP_PROFILES 8
326#define TARGET_10X_GTK_OFFLOAD_MAX_VDEV 3
327#define TARGET_10X_NUM_MCAST_GROUPS 0
328#define TARGET_10X_NUM_MCAST_TABLE_ELEMS 0
329#define TARGET_10X_MCAST2UCAST_MODE ATH10K_MCAST2UCAST_DISABLED
330#define TARGET_10X_TX_DBG_LOG_SIZE 1024
331#define TARGET_10X_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 1
332#define TARGET_10X_VOW_CONFIG 0
333#define TARGET_10X_NUM_MSDU_DESC (1024 + 400)
334#define TARGET_10X_MAX_FRAG_ENTRIES 0
Kalle Valo5e3dd152013-06-12 20:52:10 +0300335
Sujith Manoharanf6603ff2015-01-12 12:30:02 +0200336/* 10.2 parameters */
337#define TARGET_10_2_DMA_BURST_SIZE 1
338
Michal Kaziorca996ec2014-12-03 10:11:32 +0200339/* Target specific defines for WMI-TLV firmware */
Michal Kazior039a0052015-03-31 10:26:26 +0000340#define TARGET_TLV_NUM_VDEVS 4
Michal Kaziorca996ec2014-12-03 10:11:32 +0200341#define TARGET_TLV_NUM_STATIONS 32
Michal Kazior039a0052015-03-31 10:26:26 +0000342#define TARGET_TLV_NUM_PEERS 35
Marek Puzyniak8cca3d62015-03-30 09:51:52 +0300343#define TARGET_TLV_NUM_TDLS_VDEVS 1
Michal Kaziorca996ec2014-12-03 10:11:32 +0200344#define TARGET_TLV_NUM_TIDS ((TARGET_TLV_NUM_PEERS) * 2)
345#define TARGET_TLV_NUM_MSDU_DESC (1024 + 32)
Janusz Dziedzic25c86612015-03-23 17:32:54 +0200346#define TARGET_TLV_NUM_WOW_PATTERNS 22
Michal Kaziorca996ec2014-12-03 10:11:32 +0200347
Vasanthakumar Thiagarajan050af062015-06-18 12:31:04 +0530348/* Diagnostic Window */
349#define CE_DIAG_PIPE 7
350
Vasanthakumar Thiagarajan2f2cfc42015-06-18 12:31:01 +0530351#define NUM_TARGET_CE_CONFIG_WLAN ar->hw_values->num_target_ce_config_wlan
352
Kalle Valo5e3dd152013-06-12 20:52:10 +0300353/* Number of Copy Engines supported */
Vasanthakumar Thiagarajan2f2cfc42015-06-18 12:31:01 +0530354#define CE_COUNT ar->hw_values->ce_count
Kalle Valo5e3dd152013-06-12 20:52:10 +0300355
356/*
357 * Total number of PCIe MSI interrupts requested for all interrupt sources.
358 * PCIe standard forces this to be a power of 2.
359 * Some Host OS's limit MSI requests that can be granted to 8
360 * so for now we abide by this limit and avoid requesting more
361 * than that.
362 */
363#define MSI_NUM_REQUEST_LOG2 3
364#define MSI_NUM_REQUEST (1<<MSI_NUM_REQUEST_LOG2)
365
366/*
367 * Granted MSIs are assigned as follows:
368 * Firmware uses the first
369 * Remaining MSIs, if any, are used by Copy Engines
370 * This mapping is known to both Target firmware and Host software.
371 * It may be changed as long as Host and Target are kept in sync.
372 */
373/* MSI for firmware (errors, etc.) */
374#define MSI_ASSIGN_FW 0
375
376/* MSIs for Copy Engines */
377#define MSI_ASSIGN_CE_INITIAL 1
Vasanthakumar Thiagarajan2f2cfc42015-06-18 12:31:01 +0530378#define MSI_ASSIGN_CE_MAX ar->hw_values->msi_assign_ce_max
Kalle Valo5e3dd152013-06-12 20:52:10 +0300379
380/* as of IP3.7.1 */
Vasanthakumar Thiagarajan2f2cfc42015-06-18 12:31:01 +0530381#define RTC_STATE_V_ON ar->hw_values->rtc_state_val_on
Kalle Valo5e3dd152013-06-12 20:52:10 +0300382
Michal Kaziord63955b2015-01-24 12:14:49 +0200383#define RTC_STATE_COLD_RESET_MASK ar->regs->rtc_state_cold_reset_mask
Kalle Valo5e3dd152013-06-12 20:52:10 +0300384#define RTC_STATE_V_LSB 0
385#define RTC_STATE_V_MASK 0x00000007
386#define RTC_STATE_ADDRESS 0x0000
387#define PCIE_SOC_WAKE_V_MASK 0x00000001
388#define PCIE_SOC_WAKE_ADDRESS 0x0004
389#define PCIE_SOC_WAKE_RESET 0x00000000
390#define SOC_GLOBAL_RESET_ADDRESS 0x0008
391
Michal Kaziord63955b2015-01-24 12:14:49 +0200392#define RTC_SOC_BASE_ADDRESS ar->regs->rtc_soc_base_address
393#define RTC_WMAC_BASE_ADDRESS ar->regs->rtc_wmac_base_address
Kalle Valo5e3dd152013-06-12 20:52:10 +0300394#define MAC_COEX_BASE_ADDRESS 0x00006000
395#define BT_COEX_BASE_ADDRESS 0x00007000
396#define SOC_PCIE_BASE_ADDRESS 0x00008000
Michal Kaziord63955b2015-01-24 12:14:49 +0200397#define SOC_CORE_BASE_ADDRESS ar->regs->soc_core_base_address
Kalle Valo5e3dd152013-06-12 20:52:10 +0300398#define WLAN_UART_BASE_ADDRESS 0x0000c000
399#define WLAN_SI_BASE_ADDRESS 0x00010000
400#define WLAN_GPIO_BASE_ADDRESS 0x00014000
401#define WLAN_ANALOG_INTF_BASE_ADDRESS 0x0001c000
402#define WLAN_MAC_BASE_ADDRESS 0x00020000
403#define EFUSE_BASE_ADDRESS 0x00030000
404#define FPGA_REG_BASE_ADDRESS 0x00039000
405#define WLAN_UART2_BASE_ADDRESS 0x00054c00
Michal Kaziord63955b2015-01-24 12:14:49 +0200406#define CE_WRAPPER_BASE_ADDRESS ar->regs->ce_wrapper_base_address
407#define CE0_BASE_ADDRESS ar->regs->ce0_base_address
408#define CE1_BASE_ADDRESS ar->regs->ce1_base_address
409#define CE2_BASE_ADDRESS ar->regs->ce2_base_address
410#define CE3_BASE_ADDRESS ar->regs->ce3_base_address
411#define CE4_BASE_ADDRESS ar->regs->ce4_base_address
412#define CE5_BASE_ADDRESS ar->regs->ce5_base_address
413#define CE6_BASE_ADDRESS ar->regs->ce6_base_address
414#define CE7_BASE_ADDRESS ar->regs->ce7_base_address
Kalle Valo5e3dd152013-06-12 20:52:10 +0300415#define DBI_BASE_ADDRESS 0x00060000
416#define WLAN_ANALOG_INTF_PCIE_BASE_ADDRESS 0x0006c000
Vasanthakumar Thiagarajana521ee92015-06-18 12:31:02 +0530417#define PCIE_LOCAL_BASE_ADDRESS ar->regs->pcie_local_base_address
Kalle Valo5e3dd152013-06-12 20:52:10 +0300418
Michal Kaziorfc36e3f2014-02-10 17:14:22 +0100419#define SOC_RESET_CONTROL_ADDRESS 0x00000000
Kalle Valo5e3dd152013-06-12 20:52:10 +0300420#define SOC_RESET_CONTROL_OFFSET 0x00000000
Michal Kaziord63955b2015-01-24 12:14:49 +0200421#define SOC_RESET_CONTROL_SI0_RST_MASK ar->regs->soc_reset_control_si0_rst_mask
422#define SOC_RESET_CONTROL_CE_RST_MASK ar->regs->soc_reset_control_ce_rst_mask
Michal Kaziorfc36e3f2014-02-10 17:14:22 +0100423#define SOC_RESET_CONTROL_CPU_WARM_RST_MASK 0x00000040
Kalle Valo5e3dd152013-06-12 20:52:10 +0300424#define SOC_CPU_CLOCK_OFFSET 0x00000020
425#define SOC_CPU_CLOCK_STANDARD_LSB 0
426#define SOC_CPU_CLOCK_STANDARD_MASK 0x00000003
427#define SOC_CLOCK_CONTROL_OFFSET 0x00000028
428#define SOC_CLOCK_CONTROL_SI0_CLK_MASK 0x00000001
429#define SOC_SYSTEM_SLEEP_OFFSET 0x000000c4
430#define SOC_LPO_CAL_OFFSET 0x000000e0
431#define SOC_LPO_CAL_ENABLE_LSB 20
432#define SOC_LPO_CAL_ENABLE_MASK 0x00100000
Michal Kaziorfc36e3f2014-02-10 17:14:22 +0100433#define SOC_LF_TIMER_CONTROL0_ADDRESS 0x00000050
434#define SOC_LF_TIMER_CONTROL0_ENABLE_MASK 0x00000004
Kalle Valo5e3dd152013-06-12 20:52:10 +0300435
Michal Kaziord63955b2015-01-24 12:14:49 +0200436#define SOC_CHIP_ID_ADDRESS ar->regs->soc_chip_id_address
Kalle Valoe01ae682013-09-01 11:22:14 +0300437#define SOC_CHIP_ID_REV_LSB 8
438#define SOC_CHIP_ID_REV_MASK 0x00000f00
439
Kalle Valo5e3dd152013-06-12 20:52:10 +0300440#define WLAN_RESET_CONTROL_COLD_RST_MASK 0x00000008
441#define WLAN_RESET_CONTROL_WARM_RST_MASK 0x00000004
442#define WLAN_SYSTEM_SLEEP_DISABLE_LSB 0
443#define WLAN_SYSTEM_SLEEP_DISABLE_MASK 0x00000001
444
445#define WLAN_GPIO_PIN0_ADDRESS 0x00000028
446#define WLAN_GPIO_PIN0_CONFIG_MASK 0x00007800
447#define WLAN_GPIO_PIN1_ADDRESS 0x0000002c
448#define WLAN_GPIO_PIN1_CONFIG_MASK 0x00007800
449#define WLAN_GPIO_PIN10_ADDRESS 0x00000050
450#define WLAN_GPIO_PIN11_ADDRESS 0x00000054
451#define WLAN_GPIO_PIN12_ADDRESS 0x00000058
452#define WLAN_GPIO_PIN13_ADDRESS 0x0000005c
453
454#define CLOCK_GPIO_OFFSET 0xffffffff
455#define CLOCK_GPIO_BT_CLK_OUT_EN_LSB 0
456#define CLOCK_GPIO_BT_CLK_OUT_EN_MASK 0
457
458#define SI_CONFIG_OFFSET 0x00000000
459#define SI_CONFIG_BIDIR_OD_DATA_LSB 18
460#define SI_CONFIG_BIDIR_OD_DATA_MASK 0x00040000
461#define SI_CONFIG_I2C_LSB 16
462#define SI_CONFIG_I2C_MASK 0x00010000
463#define SI_CONFIG_POS_SAMPLE_LSB 7
464#define SI_CONFIG_POS_SAMPLE_MASK 0x00000080
465#define SI_CONFIG_INACTIVE_DATA_LSB 5
466#define SI_CONFIG_INACTIVE_DATA_MASK 0x00000020
467#define SI_CONFIG_INACTIVE_CLK_LSB 4
468#define SI_CONFIG_INACTIVE_CLK_MASK 0x00000010
469#define SI_CONFIG_DIVIDER_LSB 0
470#define SI_CONFIG_DIVIDER_MASK 0x0000000f
471#define SI_CS_OFFSET 0x00000004
472#define SI_CS_DONE_ERR_MASK 0x00000400
473#define SI_CS_DONE_INT_MASK 0x00000200
474#define SI_CS_START_LSB 8
475#define SI_CS_START_MASK 0x00000100
476#define SI_CS_RX_CNT_LSB 4
477#define SI_CS_RX_CNT_MASK 0x000000f0
478#define SI_CS_TX_CNT_LSB 0
479#define SI_CS_TX_CNT_MASK 0x0000000f
480
481#define SI_TX_DATA0_OFFSET 0x00000008
482#define SI_TX_DATA1_OFFSET 0x0000000c
483#define SI_RX_DATA0_OFFSET 0x00000010
484#define SI_RX_DATA1_OFFSET 0x00000014
485
486#define CORE_CTRL_CPU_INTR_MASK 0x00002000
Michal Kazior7c0f0e32014-10-20 14:14:38 +0200487#define CORE_CTRL_PCIE_REG_31_MASK 0x00000800
Kalle Valo5e3dd152013-06-12 20:52:10 +0300488#define CORE_CTRL_ADDRESS 0x0000
489#define PCIE_INTR_ENABLE_ADDRESS 0x0008
Michal Kaziore5398872013-11-25 14:06:20 +0100490#define PCIE_INTR_CAUSE_ADDRESS 0x000c
Vasanthakumar Thiagarajana521ee92015-06-18 12:31:02 +0530491#define PCIE_INTR_CLR_ADDRESS ar->regs->pcie_intr_clr_address
Michal Kaziord63955b2015-01-24 12:14:49 +0200492#define SCRATCH_3_ADDRESS ar->regs->scratch_3_address
Michal Kaziorfc36e3f2014-02-10 17:14:22 +0100493#define CPU_INTR_ADDRESS 0x0010
Kalle Valo5e3dd152013-06-12 20:52:10 +0300494
Michal Kazior0936ea32015-05-25 14:06:17 +0200495/* Cycle counters are running at 88MHz */
496#define CCNT_TO_MSEC(x) ((x) / 88000)
497
Kalle Valo5e3dd152013-06-12 20:52:10 +0300498/* Firmware indications to the Host via SCRATCH_3 register. */
Vasanthakumar Thiagarajana521ee92015-06-18 12:31:02 +0530499#define FW_INDICATOR_ADDRESS ar->regs->fw_indicator_address
Kalle Valo5e3dd152013-06-12 20:52:10 +0300500#define FW_IND_EVENT_PENDING 1
501#define FW_IND_INITIALIZED 2
502
503/* HOST_REG interrupt from firmware */
Vasanthakumar Thiagarajana521ee92015-06-18 12:31:02 +0530504#define PCIE_INTR_FIRMWARE_MASK ar->regs->pcie_intr_fw_mask
505#define PCIE_INTR_CE_MASK_ALL ar->regs->pcie_intr_ce_mask_all
Kalle Valo5e3dd152013-06-12 20:52:10 +0300506
507#define DRAM_BASE_ADDRESS 0x00400000
508
Vasanthakumar Thiagarajan8bd47022015-06-18 12:31:03 +0530509#define PCIE_BAR_REG_ADDRESS 0x40030
510
Kalle Valo5e3dd152013-06-12 20:52:10 +0300511#define MISSING 0
512
513#define SYSTEM_SLEEP_OFFSET SOC_SYSTEM_SLEEP_OFFSET
514#define WLAN_SYSTEM_SLEEP_OFFSET SOC_SYSTEM_SLEEP_OFFSET
515#define WLAN_RESET_CONTROL_OFFSET SOC_RESET_CONTROL_OFFSET
516#define CLOCK_CONTROL_OFFSET SOC_CLOCK_CONTROL_OFFSET
517#define CLOCK_CONTROL_SI0_CLK_MASK SOC_CLOCK_CONTROL_SI0_CLK_MASK
518#define RESET_CONTROL_MBOX_RST_MASK MISSING
519#define RESET_CONTROL_SI0_RST_MASK SOC_RESET_CONTROL_SI0_RST_MASK
520#define GPIO_BASE_ADDRESS WLAN_GPIO_BASE_ADDRESS
521#define GPIO_PIN0_OFFSET WLAN_GPIO_PIN0_ADDRESS
522#define GPIO_PIN1_OFFSET WLAN_GPIO_PIN1_ADDRESS
523#define GPIO_PIN0_CONFIG_MASK WLAN_GPIO_PIN0_CONFIG_MASK
524#define GPIO_PIN1_CONFIG_MASK WLAN_GPIO_PIN1_CONFIG_MASK
525#define SI_BASE_ADDRESS WLAN_SI_BASE_ADDRESS
526#define SCRATCH_BASE_ADDRESS SOC_CORE_BASE_ADDRESS
527#define LOCAL_SCRATCH_OFFSET 0x18
528#define CPU_CLOCK_OFFSET SOC_CPU_CLOCK_OFFSET
529#define LPO_CAL_OFFSET SOC_LPO_CAL_OFFSET
530#define GPIO_PIN10_OFFSET WLAN_GPIO_PIN10_ADDRESS
531#define GPIO_PIN11_OFFSET WLAN_GPIO_PIN11_ADDRESS
532#define GPIO_PIN12_OFFSET WLAN_GPIO_PIN12_ADDRESS
533#define GPIO_PIN13_OFFSET WLAN_GPIO_PIN13_ADDRESS
534#define CPU_CLOCK_STANDARD_LSB SOC_CPU_CLOCK_STANDARD_LSB
535#define CPU_CLOCK_STANDARD_MASK SOC_CPU_CLOCK_STANDARD_MASK
536#define LPO_CAL_ENABLE_LSB SOC_LPO_CAL_ENABLE_LSB
537#define LPO_CAL_ENABLE_MASK SOC_LPO_CAL_ENABLE_MASK
538#define ANALOG_INTF_BASE_ADDRESS WLAN_ANALOG_INTF_BASE_ADDRESS
539#define MBOX_BASE_ADDRESS MISSING
540#define INT_STATUS_ENABLE_ERROR_LSB MISSING
541#define INT_STATUS_ENABLE_ERROR_MASK MISSING
542#define INT_STATUS_ENABLE_CPU_LSB MISSING
543#define INT_STATUS_ENABLE_CPU_MASK MISSING
544#define INT_STATUS_ENABLE_COUNTER_LSB MISSING
545#define INT_STATUS_ENABLE_COUNTER_MASK MISSING
546#define INT_STATUS_ENABLE_MBOX_DATA_LSB MISSING
547#define INT_STATUS_ENABLE_MBOX_DATA_MASK MISSING
548#define ERROR_STATUS_ENABLE_RX_UNDERFLOW_LSB MISSING
549#define ERROR_STATUS_ENABLE_RX_UNDERFLOW_MASK MISSING
550#define ERROR_STATUS_ENABLE_TX_OVERFLOW_LSB MISSING
551#define ERROR_STATUS_ENABLE_TX_OVERFLOW_MASK MISSING
552#define COUNTER_INT_STATUS_ENABLE_BIT_LSB MISSING
553#define COUNTER_INT_STATUS_ENABLE_BIT_MASK MISSING
554#define INT_STATUS_ENABLE_ADDRESS MISSING
555#define CPU_INT_STATUS_ENABLE_BIT_LSB MISSING
556#define CPU_INT_STATUS_ENABLE_BIT_MASK MISSING
557#define HOST_INT_STATUS_ADDRESS MISSING
558#define CPU_INT_STATUS_ADDRESS MISSING
559#define ERROR_INT_STATUS_ADDRESS MISSING
560#define ERROR_INT_STATUS_WAKEUP_MASK MISSING
561#define ERROR_INT_STATUS_WAKEUP_LSB MISSING
562#define ERROR_INT_STATUS_RX_UNDERFLOW_MASK MISSING
563#define ERROR_INT_STATUS_RX_UNDERFLOW_LSB MISSING
564#define ERROR_INT_STATUS_TX_OVERFLOW_MASK MISSING
565#define ERROR_INT_STATUS_TX_OVERFLOW_LSB MISSING
566#define COUNT_DEC_ADDRESS MISSING
567#define HOST_INT_STATUS_CPU_MASK MISSING
568#define HOST_INT_STATUS_CPU_LSB MISSING
569#define HOST_INT_STATUS_ERROR_MASK MISSING
570#define HOST_INT_STATUS_ERROR_LSB MISSING
571#define HOST_INT_STATUS_COUNTER_MASK MISSING
572#define HOST_INT_STATUS_COUNTER_LSB MISSING
573#define RX_LOOKAHEAD_VALID_ADDRESS MISSING
574#define WINDOW_DATA_ADDRESS MISSING
575#define WINDOW_READ_ADDR_ADDRESS MISSING
576#define WINDOW_WRITE_ADDR_ADDRESS MISSING
577
578#define RTC_STATE_V_GET(x) (((x) & RTC_STATE_V_MASK) >> RTC_STATE_V_LSB)
579
580#endif /* _HW_H_ */