blob: ae3e40a63e5e3b8d14529df638cef0fc622c5009 [file] [log] [blame]
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001/*
2 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
3 *
4 * Multi-channel Audio Serial Port Driver
5 *
6 * Author: Nirmal Pandey <n-pandey@ti.com>,
7 * Suresh Rajashekara <suresh.r@ti.com>
8 * Steve Chen <schen@.mvista.com>
9 *
10 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
11 * Copyright: (C) 2009 Texas Instruments, India
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040022#include <linux/delay.h>
23#include <linux/io.h>
Peter Ujfalusiae726e92013-11-14 11:35:35 +020024#include <linux/clk.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053025#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053026#include <linux/of.h>
27#include <linux/of_platform.h>
28#include <linux/of_device.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040029
30#include <sound/core.h>
31#include <sound/pcm.h>
32#include <sound/pcm_params.h>
33#include <sound/initval.h>
34#include <sound/soc.h>
Peter Ujfalusi453c4992013-11-14 11:35:34 +020035#include <sound/dmaengine_pcm.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040036
37#include "davinci-pcm.h"
38#include "davinci-mcasp.h"
39
Peter Ujfalusi70091a32013-11-14 11:35:29 +020040struct davinci_mcasp {
Peter Ujfalusi21400a72013-11-14 11:35:26 +020041 struct davinci_pcm_dma_params dma_params[2];
Peter Ujfalusi453c4992013-11-14 11:35:34 +020042 struct snd_dmaengine_dai_dma_data dma_data[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020043 void __iomem *base;
Peter Ujfalusi487dce82013-11-14 11:35:31 +020044 u32 fifo_base;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020045 struct device *dev;
46
47 /* McASP specific data */
48 int tdm_slots;
49 u8 op_mode;
50 u8 num_serializer;
51 u8 *serial_dir;
52 u8 version;
53 u16 bclk_lrclk_ratio;
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +020054 int streams;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020055
56 /* McASP FIFO related */
57 u8 txnumevt;
58 u8 rxnumevt;
59
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +020060 bool dat_port;
61
Peter Ujfalusi21400a72013-11-14 11:35:26 +020062#ifdef CONFIG_PM_SLEEP
63 struct {
64 u32 txfmtctl;
65 u32 rxfmtctl;
66 u32 txfmt;
67 u32 rxfmt;
68 u32 aclkxctl;
69 u32 aclkrctl;
70 u32 pdir;
71 } context;
72#endif
73};
74
Peter Ujfalusif68205a2013-11-14 11:35:36 +020075static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
76 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040077{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020078 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -040079 __raw_writel(__raw_readl(reg) | val, reg);
80}
81
Peter Ujfalusif68205a2013-11-14 11:35:36 +020082static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
83 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040084{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020085 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -040086 __raw_writel((__raw_readl(reg) & ~(val)), reg);
87}
88
Peter Ujfalusif68205a2013-11-14 11:35:36 +020089static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
90 u32 val, u32 mask)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040091{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020092 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -040093 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
94}
95
Peter Ujfalusif68205a2013-11-14 11:35:36 +020096static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
97 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040098{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020099 __raw_writel(val, mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400100}
101
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200102static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400103{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200104 return (u32)__raw_readl(mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400105}
106
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200107static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400108{
109 int i = 0;
110
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200111 mcasp_set_bits(mcasp, ctl_reg, val);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400112
113 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
114 /* loop count is to avoid the lock-up */
115 for (i = 0; i < 1000; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200116 if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400117 break;
118 }
119
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200120 if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400121 printk(KERN_ERR "GBLCTL write error\n");
122}
123
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200124static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
125{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200126 u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
127 u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200128
129 return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
130}
131
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200132static void mcasp_start_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400133{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200134 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
135 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200136
137 /*
138 * When ASYNC == 0 the transmit and receive sections operate
139 * synchronously from the transmit clock and frame sync. We need to make
140 * sure that the TX signlas are enabled when starting reception.
141 */
142 if (mcasp_is_synchronous(mcasp)) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200143 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
144 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200145 }
146
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200147 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
148 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400149
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200150 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
151 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
152 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400153
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200154 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
155 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200156
157 if (mcasp_is_synchronous(mcasp))
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200158 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400159}
160
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200161static void mcasp_start_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400162{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400163 u8 offset = 0, i;
164 u32 cnt;
165
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200166 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
167 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
168 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
169 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400170
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200171 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
172 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
173 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200174 for (i = 0; i < mcasp->num_serializer; i++) {
175 if (mcasp->serial_dir[i] == TX_MODE) {
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400176 offset = i;
177 break;
178 }
179 }
180
181 /* wait for TX ready */
182 cnt = 0;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200183 while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(offset)) &
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400184 TXSTATE) && (cnt < 100000))
185 cnt++;
186
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200187 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400188}
189
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200190static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400191{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200192 u32 reg;
193
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200194 mcasp->streams++;
195
Chaithrika U S539d3d82009-09-23 10:12:08 -0400196 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200197 if (mcasp->txnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200198 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200199 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
200 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530201 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200202 mcasp_start_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400203 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200204 if (mcasp->rxnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200205 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200206 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
207 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530208 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200209 mcasp_start_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400210 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400211}
212
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200213static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400214{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200215 /*
216 * In synchronous mode stop the TX clocks if no other stream is
217 * running
218 */
219 if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200220 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200221
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200222 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
223 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400224}
225
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200226static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400227{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200228 u32 val = 0;
229
230 /*
231 * In synchronous mode keep TX clocks running if the capture stream is
232 * still running.
233 */
234 if (mcasp_is_synchronous(mcasp) && mcasp->streams)
235 val = TXHCLKRST | TXCLKRST | TXFSRST;
236
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200237 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
238 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400239}
240
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200241static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400242{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200243 u32 reg;
244
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200245 mcasp->streams--;
246
Chaithrika U S539d3d82009-09-23 10:12:08 -0400247 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200248 if (mcasp->txnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200249 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200250 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530251 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200252 mcasp_stop_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400253 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200254 if (mcasp->rxnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200255 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200256 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530257 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200258 mcasp_stop_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400259 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400260}
261
262static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
263 unsigned int fmt)
264{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200265 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400266
Daniel Mack5296cf22012-10-04 15:08:42 +0200267 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
268 case SND_SOC_DAIFMT_DSP_B:
269 case SND_SOC_DAIFMT_AC97:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200270 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
271 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Daniel Mack5296cf22012-10-04 15:08:42 +0200272 break;
273 default:
274 /* configure a full-word SYNC pulse (LRCLK) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200275 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
276 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Daniel Mack5296cf22012-10-04 15:08:42 +0200277
278 /* make 1st data bit occur one ACLK cycle after the frame sync */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200279 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(1));
280 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(1));
Daniel Mack5296cf22012-10-04 15:08:42 +0200281 break;
282 }
283
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400284 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
285 case SND_SOC_DAIFMT_CBS_CFS:
286 /* codec is clock and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200287 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
288 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400289
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200290 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
291 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400292
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200293 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
294 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400295 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400296 case SND_SOC_DAIFMT_CBM_CFS:
297 /* codec is clock master and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200298 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
299 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400300
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200301 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
302 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400303
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200304 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
305 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400306 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400307 case SND_SOC_DAIFMT_CBM_CFM:
308 /* codec is clock and frame master */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200309 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
310 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400311
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200312 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
313 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400314
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200315 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
316 ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400317 break;
318
319 default:
320 return -EINVAL;
321 }
322
323 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
324 case SND_SOC_DAIFMT_IB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200325 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
326 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400327
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200328 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
329 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400330 break;
331
332 case SND_SOC_DAIFMT_NB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200333 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
334 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400335
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200336 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
337 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400338 break;
339
340 case SND_SOC_DAIFMT_IB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200341 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
342 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400343
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200344 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
345 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400346 break;
347
348 case SND_SOC_DAIFMT_NB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200349 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
350 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400351
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200352 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
353 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400354 break;
355
356 default:
357 return -EINVAL;
358 }
359
360 return 0;
361}
362
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200363static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id, int div)
364{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200365 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200366
367 switch (div_id) {
368 case 0: /* MCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200369 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200370 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200371 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200372 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
373 break;
374
375 case 1: /* BCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200376 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200377 ACLKXDIV(div - 1), ACLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200378 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200379 ACLKRDIV(div - 1), ACLKRDIV_MASK);
380 break;
381
Daniel Mack1b3bc062012-12-05 18:20:38 +0100382 case 2: /* BCLK/LRCLK ratio */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200383 mcasp->bclk_lrclk_ratio = div;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100384 break;
385
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200386 default:
387 return -EINVAL;
388 }
389
390 return 0;
391}
392
Daniel Mack5b66aa22012-10-04 15:08:41 +0200393static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
394 unsigned int freq, int dir)
395{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200396 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200397
398 if (dir == SND_SOC_CLOCK_OUT) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200399 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
400 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
401 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200402 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200403 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
404 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
405 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200406 }
407
408 return 0;
409}
410
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200411static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
Daniel Mackba764b32012-12-05 18:20:37 +0100412 int word_length)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400413{
Daniel Mackba764b32012-12-05 18:20:37 +0100414 u32 fmt;
Daniel Mack79671892013-05-16 15:25:01 +0200415 u32 tx_rotate = (word_length / 4) & 0x7;
416 u32 rx_rotate = (32 - word_length) / 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100417 u32 mask = (1ULL << word_length) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400418
Daniel Mack1b3bc062012-12-05 18:20:38 +0100419 /*
420 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
421 * callback, take it into account here. That allows us to for example
422 * send 32 bits per channel to the codec, while only 16 of them carry
423 * audio payload.
Michal Bachratyd486fea2013-04-19 15:28:44 +0200424 * The clock ratio is given for a full period of data (for I2S format
425 * both left and right channels), so it has to be divided by number of
426 * tdm-slots (for I2S - divided by 2).
Daniel Mack1b3bc062012-12-05 18:20:38 +0100427 */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200428 if (mcasp->bclk_lrclk_ratio)
429 word_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100430
Daniel Mackba764b32012-12-05 18:20:37 +0100431 /* mapping of the XSSZ bit-field as described in the datasheet */
432 fmt = (word_length >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400433
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200434 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200435 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
436 RXSSZ(0x0F));
437 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
438 TXSSZ(0x0F));
439 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
440 TXROT(7));
441 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
442 RXROT(7));
443 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
Yegor Yefremovf5023af2013-04-04 16:13:20 +0200444 }
445
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200446 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400447
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400448 return 0;
449}
450
Peter Ujfalusi662ffae2014-01-30 15:15:22 +0200451static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
Michal Bachraty2952b272013-02-28 16:07:08 +0100452 int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400453{
454 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400455 u8 tx_ser = 0;
456 u8 rx_ser = 0;
Michal Bachraty2952b272013-02-28 16:07:08 +0100457 u8 ser;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200458 u8 slots = mcasp->tdm_slots;
Michal Bachraty2952b272013-02-28 16:07:08 +0100459 u8 max_active_serializers = (channels + slots - 1) / slots;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200460 u32 reg;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400461 /* Default configuration */
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200462 if (mcasp->version != MCASP_VERSION_4)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200463 mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400464
465 /* All PINS as McASP */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200466 mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400467
468 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200469 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
470 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400471 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200472 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
473 mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400474 }
475
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200476 for (i = 0; i < mcasp->num_serializer; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200477 mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
478 mcasp->serial_dir[i]);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200479 if (mcasp->serial_dir[i] == TX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100480 tx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200481 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400482 tx_ser++;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200483 } else if (mcasp->serial_dir[i] == RX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100484 rx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200485 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400486 rx_ser++;
Michal Bachraty2952b272013-02-28 16:07:08 +0100487 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200488 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
489 SRMOD_INACTIVE, SRMOD_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400490 }
491 }
492
Daniel Mackecf327c2013-03-08 14:19:38 +0100493 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
494 ser = tx_ser;
495 else
496 ser = rx_ser;
497
498 if (ser < max_active_serializers) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200499 dev_warn(mcasp->dev, "stream has more channels (%d) than are "
Daniel Mackecf327c2013-03-08 14:19:38 +0100500 "enabled in mcasp (%d)\n", channels, ser * slots);
501 return -EINVAL;
502 }
503
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200504 if (mcasp->txnumevt && stream == SNDRV_PCM_STREAM_PLAYBACK) {
505 if (mcasp->txnumevt * tx_ser > 64)
506 mcasp->txnumevt = 1;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400507
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200508 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200509 mcasp_mod_bits(mcasp, reg, tx_ser, NUMDMA_MASK);
510 mcasp_mod_bits(mcasp, reg, ((mcasp->txnumevt * tx_ser) << 8),
511 NUMEVT_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400512 }
513
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200514 if (mcasp->rxnumevt && stream == SNDRV_PCM_STREAM_CAPTURE) {
515 if (mcasp->rxnumevt * rx_ser > 64)
516 mcasp->rxnumevt = 1;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200517
518 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200519 mcasp_mod_bits(mcasp, reg, rx_ser, NUMDMA_MASK);
520 mcasp_mod_bits(mcasp, reg, ((mcasp->rxnumevt * rx_ser) << 8),
521 NUMEVT_MASK);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400522 }
Michal Bachraty2952b272013-02-28 16:07:08 +0100523
524 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400525}
526
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200527static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400528{
529 int i, active_slots;
530 u32 mask = 0;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200531 u32 busel = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400532
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200533 if ((mcasp->tdm_slots < 2) || (mcasp->tdm_slots > 32)) {
534 dev_err(mcasp->dev, "tdm slot %d not supported\n",
535 mcasp->tdm_slots);
536 return -EINVAL;
537 }
538
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200539 active_slots = (mcasp->tdm_slots > 31) ? 32 : mcasp->tdm_slots;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400540 for (i = 0; i < active_slots; i++)
541 mask |= (1 << i);
542
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200543 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400544
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200545 if (!mcasp->dat_port)
546 busel = TXSEL;
547
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200548 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
549 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
550 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
551 FSXMOD(mcasp->tdm_slots), FSXMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400552
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200553 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
554 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
555 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
556 FSRMOD(mcasp->tdm_slots), FSRMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400557
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200558 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400559}
560
561/* S/PDIF */
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200562static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400563{
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400564 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
565 and LSB first */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200566 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400567
568 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200569 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400570
571 /* Set the TX tdm : for all the slots */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200572 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400573
574 /* Set the TX clock controls : div = 1 and internal */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200575 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400576
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200577 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400578
579 /* Only 44100 and 48000 are valid, both have the same setting */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200580 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400581
582 /* Enable the DIT */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200583 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200584
585 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400586}
587
588static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
589 struct snd_pcm_hw_params *params,
590 struct snd_soc_dai *cpu_dai)
591{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200592 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400593 struct davinci_pcm_dma_params *dma_params =
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200594 &mcasp->dma_params[substream->stream];
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200595 struct snd_dmaengine_dai_dma_data *dma_data =
596 &mcasp->dma_data[substream->stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400597 int word_length;
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400598 u8 fifo_level;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200599 u8 slots = mcasp->tdm_slots;
Michal Bachraty7c21a782013-04-19 15:28:03 +0200600 u8 active_serializers;
Michal Bachraty2952b272013-02-28 16:07:08 +0100601 int channels;
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200602 int ret;
Michal Bachraty2952b272013-02-28 16:07:08 +0100603 struct snd_interval *pcm_channels = hw_param_interval(params,
604 SNDRV_PCM_HW_PARAM_CHANNELS);
605 channels = pcm_channels->min;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400606
Michal Bachraty7c21a782013-04-19 15:28:03 +0200607 active_serializers = (channels + slots - 1) / slots;
608
Peter Ujfalusi662ffae2014-01-30 15:15:22 +0200609 if (mcasp_common_hw_param(mcasp, substream->stream, channels) == -EINVAL)
Michal Bachraty2952b272013-02-28 16:07:08 +0100610 return -EINVAL;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400611 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200612 fifo_level = mcasp->txnumevt * active_serializers;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400613 else
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200614 fifo_level = mcasp->rxnumevt * active_serializers;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400615
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200616 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200617 ret = mcasp_dit_hw_param(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400618 else
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200619 ret = mcasp_i2s_hw_param(mcasp, substream->stream);
620
621 if (ret)
622 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400623
624 switch (params_format(params)) {
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400625 case SNDRV_PCM_FORMAT_U8:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400626 case SNDRV_PCM_FORMAT_S8:
627 dma_params->data_type = 1;
Daniel Mackba764b32012-12-05 18:20:37 +0100628 word_length = 8;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400629 break;
630
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400631 case SNDRV_PCM_FORMAT_U16_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400632 case SNDRV_PCM_FORMAT_S16_LE:
633 dma_params->data_type = 2;
Daniel Mackba764b32012-12-05 18:20:37 +0100634 word_length = 16;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400635 break;
636
Daniel Mack21eb24d2012-10-09 09:35:16 +0200637 case SNDRV_PCM_FORMAT_U24_3LE:
638 case SNDRV_PCM_FORMAT_S24_3LE:
Daniel Mack21eb24d2012-10-09 09:35:16 +0200639 dma_params->data_type = 3;
Daniel Mackba764b32012-12-05 18:20:37 +0100640 word_length = 24;
Daniel Mack21eb24d2012-10-09 09:35:16 +0200641 break;
642
Daniel Mack6b7fa012012-10-09 11:56:40 +0200643 case SNDRV_PCM_FORMAT_U24_LE:
644 case SNDRV_PCM_FORMAT_S24_LE:
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400645 case SNDRV_PCM_FORMAT_U32_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400646 case SNDRV_PCM_FORMAT_S32_LE:
647 dma_params->data_type = 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100648 word_length = 32;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400649 break;
650
651 default:
652 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
653 return -EINVAL;
654 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400655
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200656 if (mcasp->version == MCASP_VERSION_2 && !fifo_level)
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400657 dma_params->acnt = 4;
658 else
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400659 dma_params->acnt = dma_params->data_type;
660
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400661 dma_params->fifo_level = fifo_level;
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200662 dma_data->maxburst = fifo_level;
663
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200664 davinci_config_channel_size(mcasp, word_length);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400665
666 return 0;
667}
668
669static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
670 int cmd, struct snd_soc_dai *cpu_dai)
671{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200672 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400673 int ret = 0;
674
675 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400676 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +0530677 case SNDRV_PCM_TRIGGER_START:
678 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200679 ret = pm_runtime_get_sync(mcasp->dev);
Hebbar, Gururaja10884342012-08-08 20:40:32 +0530680 if (IS_ERR_VALUE(ret))
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200681 dev_err(mcasp->dev, "pm_runtime_get_sync() failed\n");
682 davinci_mcasp_start(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400683 break;
684
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400685 case SNDRV_PCM_TRIGGER_SUSPEND:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200686 davinci_mcasp_stop(mcasp, substream->stream);
687 ret = pm_runtime_put_sync(mcasp->dev);
Hebbar, Gururaja10884342012-08-08 20:40:32 +0530688 if (IS_ERR_VALUE(ret))
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200689 dev_err(mcasp->dev, "pm_runtime_put_sync() failed\n");
Chaithrika U Sa47979b2009-12-03 18:56:56 +0530690 break;
691
692 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400693 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200694 davinci_mcasp_stop(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400695 break;
696
697 default:
698 ret = -EINVAL;
699 }
700
701 return ret;
702}
703
Chris Paulson-Ellisbedad0c2010-11-16 12:27:09 +0000704static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
705 struct snd_soc_dai *dai)
706{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200707 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Chris Paulson-Ellisbedad0c2010-11-16 12:27:09 +0000708
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200709 if (mcasp->version == MCASP_VERSION_4)
710 snd_soc_dai_set_dma_data(dai, substream,
711 &mcasp->dma_data[substream->stream]);
712 else
713 snd_soc_dai_set_dma_data(dai, substream, mcasp->dma_params);
714
Chris Paulson-Ellisbedad0c2010-11-16 12:27:09 +0000715 return 0;
716}
717
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100718static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Chris Paulson-Ellisbedad0c2010-11-16 12:27:09 +0000719 .startup = davinci_mcasp_startup,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400720 .trigger = davinci_mcasp_trigger,
721 .hw_params = davinci_mcasp_hw_params,
722 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200723 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +0200724 .set_sysclk = davinci_mcasp_set_sysclk,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400725};
726
Peter Ujfalusied29cd52013-11-14 11:35:22 +0200727#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
728
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400729#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
730 SNDRV_PCM_FMTBIT_U8 | \
731 SNDRV_PCM_FMTBIT_S16_LE | \
732 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +0200733 SNDRV_PCM_FMTBIT_S24_LE | \
734 SNDRV_PCM_FMTBIT_U24_LE | \
735 SNDRV_PCM_FMTBIT_S24_3LE | \
736 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400737 SNDRV_PCM_FMTBIT_S32_LE | \
738 SNDRV_PCM_FMTBIT_U32_LE)
739
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000740static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400741 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000742 .name = "davinci-mcasp.0",
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400743 .playback = {
744 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100745 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400746 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400747 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400748 },
749 .capture = {
750 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100751 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400752 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400753 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400754 },
755 .ops = &davinci_mcasp_dai_ops,
756
757 },
758 {
Peter Ujfalusi58e48d92013-11-14 11:35:24 +0200759 .name = "davinci-mcasp.1",
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400760 .playback = {
761 .channels_min = 1,
762 .channels_max = 384,
763 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400764 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400765 },
766 .ops = &davinci_mcasp_dai_ops,
767 },
768
769};
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400770
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -0700771static const struct snd_soc_component_driver davinci_mcasp_component = {
772 .name = "davinci-mcasp",
773};
774
Jyri Sarha256ba182013-10-18 18:37:42 +0300775/* Some HW specific values and defaults. The rest is filled in from DT. */
776static struct snd_platform_data dm646x_mcasp_pdata = {
777 .tx_dma_offset = 0x400,
778 .rx_dma_offset = 0x400,
779 .asp_chan_q = EVENTQ_0,
780 .version = MCASP_VERSION_1,
781};
782
783static struct snd_platform_data da830_mcasp_pdata = {
784 .tx_dma_offset = 0x2000,
785 .rx_dma_offset = 0x2000,
786 .asp_chan_q = EVENTQ_0,
787 .version = MCASP_VERSION_2,
788};
789
Peter Ujfalusib14899d2013-11-14 11:35:37 +0200790static struct snd_platform_data am33xx_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300791 .tx_dma_offset = 0,
792 .rx_dma_offset = 0,
793 .asp_chan_q = EVENTQ_0,
794 .version = MCASP_VERSION_3,
795};
796
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200797static struct snd_platform_data dra7_mcasp_pdata = {
798 .tx_dma_offset = 0x200,
799 .rx_dma_offset = 0x284,
800 .asp_chan_q = EVENTQ_0,
801 .version = MCASP_VERSION_4,
802};
803
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530804static const struct of_device_id mcasp_dt_ids[] = {
805 {
806 .compatible = "ti,dm646x-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +0300807 .data = &dm646x_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530808 },
809 {
810 .compatible = "ti,da830-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +0300811 .data = &da830_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530812 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530813 {
Jyri Sarha3af9e032013-10-18 18:37:44 +0300814 .compatible = "ti,am33xx-mcasp-audio",
Peter Ujfalusib14899d2013-11-14 11:35:37 +0200815 .data = &am33xx_mcasp_pdata,
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530816 },
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200817 {
818 .compatible = "ti,dra7-mcasp-audio",
819 .data = &dra7_mcasp_pdata,
820 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530821 { /* sentinel */ }
822};
823MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
824
Peter Ujfalusiae726e92013-11-14 11:35:35 +0200825static int mcasp_reparent_fck(struct platform_device *pdev)
826{
827 struct device_node *node = pdev->dev.of_node;
828 struct clk *gfclk, *parent_clk;
829 const char *parent_name;
830 int ret;
831
832 if (!node)
833 return 0;
834
835 parent_name = of_get_property(node, "fck_parent", NULL);
836 if (!parent_name)
837 return 0;
838
839 gfclk = clk_get(&pdev->dev, "fck");
840 if (IS_ERR(gfclk)) {
841 dev_err(&pdev->dev, "failed to get fck\n");
842 return PTR_ERR(gfclk);
843 }
844
845 parent_clk = clk_get(NULL, parent_name);
846 if (IS_ERR(parent_clk)) {
847 dev_err(&pdev->dev, "failed to get parent clock\n");
848 ret = PTR_ERR(parent_clk);
849 goto err1;
850 }
851
852 ret = clk_set_parent(gfclk, parent_clk);
853 if (ret) {
854 dev_err(&pdev->dev, "failed to reparent fck\n");
855 goto err2;
856 }
857
858err2:
859 clk_put(parent_clk);
860err1:
861 clk_put(gfclk);
862 return ret;
863}
864
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530865static struct snd_platform_data *davinci_mcasp_set_pdata_from_of(
866 struct platform_device *pdev)
867{
868 struct device_node *np = pdev->dev.of_node;
869 struct snd_platform_data *pdata = NULL;
870 const struct of_device_id *match =
Sachin Kamatea421eb2013-05-22 16:53:37 +0530871 of_match_device(mcasp_dt_ids, &pdev->dev);
Jyri Sarha4023fe62013-10-18 18:37:43 +0300872 struct of_phandle_args dma_spec;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530873
874 const u32 *of_serial_dir32;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530875 u32 val;
876 int i, ret = 0;
877
878 if (pdev->dev.platform_data) {
879 pdata = pdev->dev.platform_data;
880 return pdata;
881 } else if (match) {
Jyri Sarha256ba182013-10-18 18:37:42 +0300882 pdata = (struct snd_platform_data *) match->data;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530883 } else {
884 /* control shouldn't reach here. something is wrong */
885 ret = -EINVAL;
886 goto nodata;
887 }
888
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530889 ret = of_property_read_u32(np, "op-mode", &val);
890 if (ret >= 0)
891 pdata->op_mode = val;
892
893 ret = of_property_read_u32(np, "tdm-slots", &val);
Michal Bachraty2952b272013-02-28 16:07:08 +0100894 if (ret >= 0) {
895 if (val < 2 || val > 32) {
896 dev_err(&pdev->dev,
897 "tdm-slots must be in rage [2-32]\n");
898 ret = -EINVAL;
899 goto nodata;
900 }
901
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530902 pdata->tdm_slots = val;
Michal Bachraty2952b272013-02-28 16:07:08 +0100903 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530904
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530905 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
906 val /= sizeof(u32);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530907 if (of_serial_dir32) {
Peter Ujfalusi1427e662013-10-18 18:37:46 +0300908 u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
909 (sizeof(*of_serial_dir) * val),
910 GFP_KERNEL);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530911 if (!of_serial_dir) {
912 ret = -ENOMEM;
913 goto nodata;
914 }
915
Peter Ujfalusi1427e662013-10-18 18:37:46 +0300916 for (i = 0; i < val; i++)
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530917 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
918
Peter Ujfalusi1427e662013-10-18 18:37:46 +0300919 pdata->num_serializer = val;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530920 pdata->serial_dir = of_serial_dir;
921 }
922
Jyri Sarha4023fe62013-10-18 18:37:43 +0300923 ret = of_property_match_string(np, "dma-names", "tx");
924 if (ret < 0)
925 goto nodata;
926
927 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
928 &dma_spec);
929 if (ret < 0)
930 goto nodata;
931
932 pdata->tx_dma_channel = dma_spec.args[0];
933
934 ret = of_property_match_string(np, "dma-names", "rx");
935 if (ret < 0)
936 goto nodata;
937
938 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
939 &dma_spec);
940 if (ret < 0)
941 goto nodata;
942
943 pdata->rx_dma_channel = dma_spec.args[0];
944
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530945 ret = of_property_read_u32(np, "tx-num-evt", &val);
946 if (ret >= 0)
947 pdata->txnumevt = val;
948
949 ret = of_property_read_u32(np, "rx-num-evt", &val);
950 if (ret >= 0)
951 pdata->rxnumevt = val;
952
953 ret = of_property_read_u32(np, "sram-size-playback", &val);
954 if (ret >= 0)
955 pdata->sram_size_playback = val;
956
957 ret = of_property_read_u32(np, "sram-size-capture", &val);
958 if (ret >= 0)
959 pdata->sram_size_capture = val;
960
961 return pdata;
962
963nodata:
964 if (ret < 0) {
965 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
966 ret);
967 pdata = NULL;
968 }
969 return pdata;
970}
971
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400972static int davinci_mcasp_probe(struct platform_device *pdev)
973{
974 struct davinci_pcm_dma_params *dma_data;
Jyri Sarha256ba182013-10-18 18:37:42 +0300975 struct resource *mem, *ioarea, *res, *dat;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400976 struct snd_platform_data *pdata;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200977 struct davinci_mcasp *mcasp;
Julia Lawall96d31e22011-12-29 17:51:21 +0100978 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400979
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530980 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
981 dev_err(&pdev->dev, "No platform data supplied\n");
982 return -EINVAL;
983 }
984
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200985 mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
Julia Lawall96d31e22011-12-29 17:51:21 +0100986 GFP_KERNEL);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200987 if (!mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400988 return -ENOMEM;
989
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530990 pdata = davinci_mcasp_set_pdata_from_of(pdev);
991 if (!pdata) {
992 dev_err(&pdev->dev, "no platform data\n");
993 return -EINVAL;
994 }
995
Jyri Sarha256ba182013-10-18 18:37:42 +0300996 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400997 if (!mem) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200998 dev_warn(mcasp->dev,
Jyri Sarha256ba182013-10-18 18:37:42 +0300999 "\"mpu\" mem resource not found, using index 0\n");
1000 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1001 if (!mem) {
1002 dev_err(&pdev->dev, "no mem resource?\n");
1003 return -ENODEV;
1004 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001005 }
1006
Julia Lawall96d31e22011-12-29 17:51:21 +01001007 ioarea = devm_request_mem_region(&pdev->dev, mem->start,
Vaibhav Bediad852f4462011-02-09 18:39:52 +05301008 resource_size(mem), pdev->name);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001009 if (!ioarea) {
1010 dev_err(&pdev->dev, "Audio region already claimed\n");
Julia Lawall96d31e22011-12-29 17:51:21 +01001011 return -EBUSY;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001012 }
1013
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301014 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001015
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301016 ret = pm_runtime_get_sync(&pdev->dev);
1017 if (IS_ERR_VALUE(ret)) {
1018 dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
1019 return ret;
1020 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001021
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001022 mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
1023 if (!mcasp->base) {
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301024 dev_err(&pdev->dev, "ioremap failed\n");
1025 ret = -ENOMEM;
1026 goto err_release_clk;
1027 }
1028
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001029 mcasp->op_mode = pdata->op_mode;
1030 mcasp->tdm_slots = pdata->tdm_slots;
1031 mcasp->num_serializer = pdata->num_serializer;
1032 mcasp->serial_dir = pdata->serial_dir;
1033 mcasp->version = pdata->version;
1034 mcasp->txnumevt = pdata->txnumevt;
1035 mcasp->rxnumevt = pdata->rxnumevt;
Peter Ujfalusi487dce82013-11-14 11:35:31 +02001036
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001037 mcasp->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001038
Jyri Sarha256ba182013-10-18 18:37:42 +03001039 dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001040 if (dat)
1041 mcasp->dat_port = true;
Jyri Sarha256ba182013-10-18 18:37:42 +03001042
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001043 dma_data = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
Sekhar Nori48519f02010-07-19 12:31:16 +05301044 dma_data->asp_chan_q = pdata->asp_chan_q;
1045 dma_data->ram_chan_q = pdata->ram_chan_q;
Matt Porterb8ec56d2012-10-17 16:08:03 +02001046 dma_data->sram_pool = pdata->sram_pool;
Ben Gardinera0c83262011-05-18 09:27:45 -04001047 dma_data->sram_size = pdata->sram_size_playback;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001048 if (dat)
1049 dma_data->dma_addr = dat->start;
1050 else
1051 dma_data->dma_addr = mem->start + pdata->tx_dma_offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001052
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001053 /* Unconditional dmaengine stuff */
1054 mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK].addr = dma_data->dma_addr;
1055
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001056 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001057 if (res)
1058 dma_data->channel = res->start;
1059 else
1060 dma_data->channel = pdata->tx_dma_channel;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001061
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001062 dma_data = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
Sekhar Nori48519f02010-07-19 12:31:16 +05301063 dma_data->asp_chan_q = pdata->asp_chan_q;
1064 dma_data->ram_chan_q = pdata->ram_chan_q;
Matt Porterb8ec56d2012-10-17 16:08:03 +02001065 dma_data->sram_pool = pdata->sram_pool;
Ben Gardinera0c83262011-05-18 09:27:45 -04001066 dma_data->sram_size = pdata->sram_size_capture;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001067 if (dat)
1068 dma_data->dma_addr = dat->start;
1069 else
1070 dma_data->dma_addr = mem->start + pdata->rx_dma_offset;
1071
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001072 /* Unconditional dmaengine stuff */
1073 mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE].addr = dma_data->dma_addr;
1074
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001075 if (mcasp->version < MCASP_VERSION_3) {
1076 mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
1077 /* dma_data->dma_addr is pointing to the data port address */
1078 mcasp->dat_port = true;
1079 } else {
1080 mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
1081 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001082
1083 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001084 if (res)
1085 dma_data->channel = res->start;
1086 else
1087 dma_data->channel = pdata->rx_dma_channel;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001088
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001089 /* Unconditional dmaengine stuff */
1090 mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK].filter_data = "tx";
1091 mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE].filter_data = "rx";
1092
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001093 dev_set_drvdata(&pdev->dev, mcasp);
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001094
1095 mcasp_reparent_fck(pdev);
1096
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001097 ret = snd_soc_register_component(&pdev->dev, &davinci_mcasp_component,
1098 &davinci_mcasp_dai[pdata->op_mode], 1);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001099
1100 if (ret != 0)
Julia Lawall96d31e22011-12-29 17:51:21 +01001101 goto err_release_clk;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301102
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001103 if (mcasp->version != MCASP_VERSION_4) {
1104 ret = davinci_soc_platform_register(&pdev->dev);
1105 if (ret) {
1106 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
1107 goto err_unregister_component;
1108 }
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301109 }
1110
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001111 return 0;
1112
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001113err_unregister_component:
1114 snd_soc_unregister_component(&pdev->dev);
Vaibhav Bediaeef6d7b2011-02-09 18:39:53 +05301115err_release_clk:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301116 pm_runtime_put_sync(&pdev->dev);
1117 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001118 return ret;
1119}
1120
1121static int davinci_mcasp_remove(struct platform_device *pdev)
1122{
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001123 struct davinci_mcasp *mcasp = dev_get_drvdata(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001124
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001125 snd_soc_unregister_component(&pdev->dev);
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001126 if (mcasp->version != MCASP_VERSION_4)
1127 davinci_soc_platform_unregister(&pdev->dev);
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301128
1129 pm_runtime_put_sync(&pdev->dev);
1130 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001131
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001132 return 0;
1133}
1134
Daniel Macka85e4192013-10-01 14:50:02 +02001135#ifdef CONFIG_PM_SLEEP
1136static int davinci_mcasp_suspend(struct device *dev)
1137{
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001138 struct davinci_mcasp *mcasp = dev_get_drvdata(dev);
Daniel Macka85e4192013-10-01 14:50:02 +02001139
Peter Ujfalusif68205a2013-11-14 11:35:36 +02001140 mcasp->context.txfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG);
1141 mcasp->context.rxfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
1142 mcasp->context.txfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMT_REG);
1143 mcasp->context.rxfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMT_REG);
1144 mcasp->context.aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
1145 mcasp->context.aclkrctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG);
1146 mcasp->context.pdir = mcasp_get_reg(mcasp, DAVINCI_MCASP_PDIR_REG);
Daniel Macka85e4192013-10-01 14:50:02 +02001147
1148 return 0;
1149}
1150
1151static int davinci_mcasp_resume(struct device *dev)
1152{
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001153 struct davinci_mcasp *mcasp = dev_get_drvdata(dev);
Daniel Macka85e4192013-10-01 14:50:02 +02001154
Peter Ujfalusif68205a2013-11-14 11:35:36 +02001155 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, mcasp->context.txfmtctl);
1156 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG, mcasp->context.rxfmtctl);
1157 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMT_REG, mcasp->context.txfmt);
1158 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMT_REG, mcasp->context.rxfmt);
1159 mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, mcasp->context.aclkxctl);
1160 mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, mcasp->context.aclkrctl);
1161 mcasp_set_reg(mcasp, DAVINCI_MCASP_PDIR_REG, mcasp->context.pdir);
Daniel Macka85e4192013-10-01 14:50:02 +02001162
1163 return 0;
1164}
1165#endif
1166
1167SIMPLE_DEV_PM_OPS(davinci_mcasp_pm_ops,
1168 davinci_mcasp_suspend,
1169 davinci_mcasp_resume);
1170
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001171static struct platform_driver davinci_mcasp_driver = {
1172 .probe = davinci_mcasp_probe,
1173 .remove = davinci_mcasp_remove,
1174 .driver = {
1175 .name = "davinci-mcasp",
1176 .owner = THIS_MODULE,
Daniel Macka85e4192013-10-01 14:50:02 +02001177 .pm = &davinci_mcasp_pm_ops,
Sachin Kamatea421eb2013-05-22 16:53:37 +05301178 .of_match_table = mcasp_dt_ids,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001179 },
1180};
1181
Axel Linf9b8a512011-11-25 10:09:27 +08001182module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001183
1184MODULE_AUTHOR("Steve Chen");
1185MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
1186MODULE_LICENSE("GPL");