blob: 9d5dff4a43fdebfef2755dda61b1802964ad0d7b [file] [log] [blame]
Matt Porterc2dde5f2012-08-22 21:09:34 -04001/*
2 * TI EDMA DMA engine driver
3 *
4 * Copyright 2012 Texas Instruments
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation version 2.
9 *
10 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
11 * kind, whether express or implied; without even the implied warranty
12 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15
16#include <linux/dmaengine.h>
17#include <linux/dma-mapping.h>
Lad, Prabhakarb7a4fd52015-02-04 13:03:27 +000018#include <linux/edma.h>
Matt Porterc2dde5f2012-08-22 21:09:34 -040019#include <linux/err.h>
20#include <linux/init.h>
21#include <linux/interrupt.h>
22#include <linux/list.h>
23#include <linux/module.h>
24#include <linux/platform_device.h>
25#include <linux/slab.h>
26#include <linux/spinlock.h>
Peter Ujfalusied646102014-07-31 13:12:38 +030027#include <linux/of.h>
Peter Ujfalusidc9b60552015-10-14 14:42:47 +030028#include <linux/of_dma.h>
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +030029#include <linux/of_irq.h>
30#include <linux/of_address.h>
31#include <linux/of_device.h>
32#include <linux/pm_runtime.h>
Matt Porterc2dde5f2012-08-22 21:09:34 -040033
Matt Porter3ad7a422013-03-06 11:15:31 -050034#include <linux/platform_data/edma.h>
Matt Porterc2dde5f2012-08-22 21:09:34 -040035
36#include "dmaengine.h"
37#include "virt-dma.h"
38
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +030039/* Offsets matching "struct edmacc_param" */
40#define PARM_OPT 0x00
41#define PARM_SRC 0x04
42#define PARM_A_B_CNT 0x08
43#define PARM_DST 0x0c
44#define PARM_SRC_DST_BIDX 0x10
45#define PARM_LINK_BCNTRLD 0x14
46#define PARM_SRC_DST_CIDX 0x18
47#define PARM_CCNT 0x1c
48
49#define PARM_SIZE 0x20
50
51/* Offsets for EDMA CC global channel registers and their shadows */
52#define SH_ER 0x00 /* 64 bits */
53#define SH_ECR 0x08 /* 64 bits */
54#define SH_ESR 0x10 /* 64 bits */
55#define SH_CER 0x18 /* 64 bits */
56#define SH_EER 0x20 /* 64 bits */
57#define SH_EECR 0x28 /* 64 bits */
58#define SH_EESR 0x30 /* 64 bits */
59#define SH_SER 0x38 /* 64 bits */
60#define SH_SECR 0x40 /* 64 bits */
61#define SH_IER 0x50 /* 64 bits */
62#define SH_IECR 0x58 /* 64 bits */
63#define SH_IESR 0x60 /* 64 bits */
64#define SH_IPR 0x68 /* 64 bits */
65#define SH_ICR 0x70 /* 64 bits */
66#define SH_IEVAL 0x78
67#define SH_QER 0x80
68#define SH_QEER 0x84
69#define SH_QEECR 0x88
70#define SH_QEESR 0x8c
71#define SH_QSER 0x90
72#define SH_QSECR 0x94
73#define SH_SIZE 0x200
74
75/* Offsets for EDMA CC global registers */
76#define EDMA_REV 0x0000
77#define EDMA_CCCFG 0x0004
78#define EDMA_QCHMAP 0x0200 /* 8 registers */
79#define EDMA_DMAQNUM 0x0240 /* 8 registers (4 on OMAP-L1xx) */
80#define EDMA_QDMAQNUM 0x0260
81#define EDMA_QUETCMAP 0x0280
82#define EDMA_QUEPRI 0x0284
83#define EDMA_EMR 0x0300 /* 64 bits */
84#define EDMA_EMCR 0x0308 /* 64 bits */
85#define EDMA_QEMR 0x0310
86#define EDMA_QEMCR 0x0314
87#define EDMA_CCERR 0x0318
88#define EDMA_CCERRCLR 0x031c
89#define EDMA_EEVAL 0x0320
90#define EDMA_DRAE 0x0340 /* 4 x 64 bits*/
91#define EDMA_QRAE 0x0380 /* 4 registers */
92#define EDMA_QUEEVTENTRY 0x0400 /* 2 x 16 registers */
93#define EDMA_QSTAT 0x0600 /* 2 registers */
94#define EDMA_QWMTHRA 0x0620
95#define EDMA_QWMTHRB 0x0624
96#define EDMA_CCSTAT 0x0640
97
98#define EDMA_M 0x1000 /* global channel registers */
99#define EDMA_ECR 0x1008
100#define EDMA_ECRH 0x100C
101#define EDMA_SHADOW0 0x2000 /* 4 shadow regions */
102#define EDMA_PARM 0x4000 /* PaRAM entries */
103
104#define PARM_OFFSET(param_no) (EDMA_PARM + ((param_no) << 5))
105
106#define EDMA_DCHMAP 0x0100 /* 64 registers */
107
108/* CCCFG register */
109#define GET_NUM_DMACH(x) (x & 0x7) /* bits 0-2 */
Dan Carpenterf5ea7ad2015-11-04 16:38:31 +0300110#define GET_NUM_QDMACH(x) ((x & 0x70) >> 4) /* bits 4-6 */
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300111#define GET_NUM_PAENTRY(x) ((x & 0x7000) >> 12) /* bits 12-14 */
112#define GET_NUM_EVQUE(x) ((x & 0x70000) >> 16) /* bits 16-18 */
113#define GET_NUM_REGN(x) ((x & 0x300000) >> 20) /* bits 20-21 */
114#define CHMAP_EXIST BIT(24)
115
John Ogness4ac31d12016-01-28 11:29:08 +0100116/* CCSTAT register */
117#define EDMA_CCSTAT_ACTV BIT(4)
118
Matt Porterc2dde5f2012-08-22 21:09:34 -0400119/*
Joel Fernandes2abd5f12013-09-23 18:05:15 -0500120 * Max of 20 segments per channel to conserve PaRAM slots
121 * Also note that MAX_NR_SG should be atleast the no.of periods
122 * that are required for ASoC, otherwise DMA prep calls will
123 * fail. Today davinci-pcm is the only user of this driver and
124 * requires atleast 17 slots, so we setup the default to 20.
125 */
126#define MAX_NR_SG 20
Matt Porterc2dde5f2012-08-22 21:09:34 -0400127#define EDMA_MAX_SLOTS MAX_NR_SG
128#define EDMA_DESCRIPTORS 16
129
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300130#define EDMA_CHANNEL_ANY -1 /* for edma_alloc_channel() */
131#define EDMA_SLOT_ANY -1 /* for edma_alloc_slot() */
132#define EDMA_CONT_PARAMS_ANY 1001
133#define EDMA_CONT_PARAMS_FIXED_EXACT 1002
134#define EDMA_CONT_PARAMS_FIXED_NOT_EXACT 1003
135
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300136/* PaRAM slots are laid out like this */
137struct edmacc_param {
138 u32 opt;
139 u32 src;
140 u32 a_b_cnt;
141 u32 dst;
142 u32 src_dst_bidx;
143 u32 link_bcntrld;
144 u32 src_dst_cidx;
145 u32 ccnt;
146} __packed;
147
148/* fields in edmacc_param.opt */
149#define SAM BIT(0)
150#define DAM BIT(1)
151#define SYNCDIM BIT(2)
152#define STATIC BIT(3)
153#define EDMA_FWID (0x07 << 8)
154#define TCCMODE BIT(11)
155#define EDMA_TCC(t) ((t) << 12)
156#define TCINTEN BIT(20)
157#define ITCINTEN BIT(21)
158#define TCCHEN BIT(22)
159#define ITCCHEN BIT(23)
160
Thomas Gleixnerb5088ad2014-04-28 14:23:55 -0500161struct edma_pset {
Thomas Gleixnerc2da2342014-04-28 14:29:57 -0500162 u32 len;
163 dma_addr_t addr;
Thomas Gleixnerb5088ad2014-04-28 14:23:55 -0500164 struct edmacc_param param;
165};
166
Matt Porterc2dde5f2012-08-22 21:09:34 -0400167struct edma_desc {
168 struct virt_dma_desc vdesc;
169 struct list_head node;
Thomas Gleixnerc2da2342014-04-28 14:29:57 -0500170 enum dma_transfer_direction direction;
Joel Fernandes50a9c702013-10-31 16:31:23 -0500171 int cyclic;
Matt Porterc2dde5f2012-08-22 21:09:34 -0400172 int absync;
173 int pset_nr;
Thomas Gleixner740b41f2014-04-28 14:34:11 -0500174 struct edma_chan *echan;
Joel Fernandes04361d82014-04-28 15:19:31 -0500175 int processed;
176
177 /*
178 * The following 4 elements are used for residue accounting.
179 *
180 * - processed_stat: the number of SG elements we have traversed
181 * so far to cover accounting. This is updated directly to processed
182 * during edma_callback and is always <= processed, because processed
183 * refers to the number of pending transfer (programmed to EDMA
184 * controller), where as processed_stat tracks number of transfers
185 * accounted for so far.
186 *
187 * - residue: The amount of bytes we have left to transfer for this desc
188 *
189 * - residue_stat: The residue in bytes of data we have covered
190 * so far for accounting. This is updated directly to residue
191 * during callbacks to keep it current.
192 *
193 * - sg_len: Tracks the length of the current intermediate transfer,
194 * this is required to update the residue during intermediate transfer
195 * completion callback.
196 */
197 int processed_stat;
198 u32 sg_len;
199 u32 residue;
200 u32 residue_stat;
201
Thomas Gleixnerb5088ad2014-04-28 14:23:55 -0500202 struct edma_pset pset[0];
Matt Porterc2dde5f2012-08-22 21:09:34 -0400203};
204
205struct edma_cc;
206
Peter Ujfalusi1be53362015-10-16 10:18:10 +0300207struct edma_tc {
208 struct device_node *node;
209 u16 id;
210};
211
Matt Porterc2dde5f2012-08-22 21:09:34 -0400212struct edma_chan {
213 struct virt_dma_chan vchan;
214 struct list_head node;
215 struct edma_desc *edesc;
216 struct edma_cc *ecc;
Peter Ujfalusi1be53362015-10-16 10:18:10 +0300217 struct edma_tc *tc;
Matt Porterc2dde5f2012-08-22 21:09:34 -0400218 int ch_num;
219 bool alloced;
Peter Ujfalusi1be53362015-10-16 10:18:10 +0300220 bool hw_triggered;
Matt Porterc2dde5f2012-08-22 21:09:34 -0400221 int slot[EDMA_MAX_SLOTS];
Joel Fernandesc5f47992013-08-29 18:05:43 -0500222 int missed;
Matt Porter661f7cb2013-01-10 13:41:04 -0500223 struct dma_slave_config cfg;
Matt Porterc2dde5f2012-08-22 21:09:34 -0400224};
225
226struct edma_cc {
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300227 struct device *dev;
228 struct edma_soc_info *info;
229 void __iomem *base;
230 int id;
Peter Ujfalusi1be53362015-10-16 10:18:10 +0300231 bool legacy_mode;
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300232
233 /* eDMA3 resource information */
234 unsigned num_channels;
Peter Ujfalusi633e42b2015-10-16 10:18:04 +0300235 unsigned num_qchannels;
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300236 unsigned num_region;
237 unsigned num_slots;
238 unsigned num_tc;
Peter Ujfalusi4ab54f62015-10-14 14:43:04 +0300239 bool chmap_exist;
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300240 enum dma_event_q default_queue;
241
Vinod Koul638001e2016-07-01 11:34:35 +0530242 unsigned int ccint;
243 unsigned int ccerrint;
244
Peter Ujfalusi1be53362015-10-16 10:18:10 +0300245 /*
246 * The slot_inuse bit for each PaRAM slot is clear unless the slot is
247 * in use by Linux or if it is allocated to be used by DSP.
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300248 */
Peter Ujfalusi7a73b132015-10-14 14:43:05 +0300249 unsigned long *slot_inuse;
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300250
Matt Porterc2dde5f2012-08-22 21:09:34 -0400251 struct dma_device dma_slave;
Peter Ujfalusi1be53362015-10-16 10:18:10 +0300252 struct dma_device *dma_memcpy;
Peter Ujfalusicb782052015-10-14 14:42:54 +0300253 struct edma_chan *slave_chans;
Peter Ujfalusi1be53362015-10-16 10:18:10 +0300254 struct edma_tc *tc_list;
Matt Porterc2dde5f2012-08-22 21:09:34 -0400255 int dummy_slot;
256};
257
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300258/* dummy param set used to (re)initialize parameter RAM slots */
259static const struct edmacc_param dummy_paramset = {
260 .link_bcntrld = 0xffff,
261 .ccnt = 1,
262};
263
Peter Ujfalusi1be53362015-10-16 10:18:10 +0300264#define EDMA_BINDING_LEGACY 0
265#define EDMA_BINDING_TPCC 1
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300266static const struct of_device_id edma_of_ids[] = {
Peter Ujfalusi1be53362015-10-16 10:18:10 +0300267 {
268 .compatible = "ti,edma3",
269 .data = (void *)EDMA_BINDING_LEGACY,
270 },
271 {
272 .compatible = "ti,edma3-tpcc",
273 .data = (void *)EDMA_BINDING_TPCC,
274 },
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300275 {}
276};
277
Peter Ujfalusi34635b1a2015-11-02 15:21:40 +0200278static const struct of_device_id edma_tptc_of_ids[] = {
279 { .compatible = "ti,edma3-tptc", },
280 {}
281};
282
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300283static inline unsigned int edma_read(struct edma_cc *ecc, int offset)
284{
285 return (unsigned int)__raw_readl(ecc->base + offset);
286}
287
288static inline void edma_write(struct edma_cc *ecc, int offset, int val)
289{
290 __raw_writel(val, ecc->base + offset);
291}
292
293static inline void edma_modify(struct edma_cc *ecc, int offset, unsigned and,
294 unsigned or)
295{
296 unsigned val = edma_read(ecc, offset);
297
298 val &= and;
299 val |= or;
300 edma_write(ecc, offset, val);
301}
302
303static inline void edma_and(struct edma_cc *ecc, int offset, unsigned and)
304{
305 unsigned val = edma_read(ecc, offset);
306
307 val &= and;
308 edma_write(ecc, offset, val);
309}
310
311static inline void edma_or(struct edma_cc *ecc, int offset, unsigned or)
312{
313 unsigned val = edma_read(ecc, offset);
314
315 val |= or;
316 edma_write(ecc, offset, val);
317}
318
319static inline unsigned int edma_read_array(struct edma_cc *ecc, int offset,
320 int i)
321{
322 return edma_read(ecc, offset + (i << 2));
323}
324
325static inline void edma_write_array(struct edma_cc *ecc, int offset, int i,
326 unsigned val)
327{
328 edma_write(ecc, offset + (i << 2), val);
329}
330
331static inline void edma_modify_array(struct edma_cc *ecc, int offset, int i,
332 unsigned and, unsigned or)
333{
334 edma_modify(ecc, offset + (i << 2), and, or);
335}
336
337static inline void edma_or_array(struct edma_cc *ecc, int offset, int i,
338 unsigned or)
339{
340 edma_or(ecc, offset + (i << 2), or);
341}
342
343static inline void edma_or_array2(struct edma_cc *ecc, int offset, int i, int j,
344 unsigned or)
345{
346 edma_or(ecc, offset + ((i * 2 + j) << 2), or);
347}
348
349static inline void edma_write_array2(struct edma_cc *ecc, int offset, int i,
350 int j, unsigned val)
351{
352 edma_write(ecc, offset + ((i * 2 + j) << 2), val);
353}
354
355static inline unsigned int edma_shadow0_read(struct edma_cc *ecc, int offset)
356{
357 return edma_read(ecc, EDMA_SHADOW0 + offset);
358}
359
360static inline unsigned int edma_shadow0_read_array(struct edma_cc *ecc,
361 int offset, int i)
362{
363 return edma_read(ecc, EDMA_SHADOW0 + offset + (i << 2));
364}
365
366static inline void edma_shadow0_write(struct edma_cc *ecc, int offset,
367 unsigned val)
368{
369 edma_write(ecc, EDMA_SHADOW0 + offset, val);
370}
371
372static inline void edma_shadow0_write_array(struct edma_cc *ecc, int offset,
373 int i, unsigned val)
374{
375 edma_write(ecc, EDMA_SHADOW0 + offset + (i << 2), val);
376}
377
Peter Ujfalusid9c345d2015-10-16 10:18:02 +0300378static inline unsigned int edma_param_read(struct edma_cc *ecc, int offset,
379 int param_no)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300380{
381 return edma_read(ecc, EDMA_PARM + offset + (param_no << 5));
382}
383
Peter Ujfalusid9c345d2015-10-16 10:18:02 +0300384static inline void edma_param_write(struct edma_cc *ecc, int offset,
385 int param_no, unsigned val)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300386{
387 edma_write(ecc, EDMA_PARM + offset + (param_no << 5), val);
388}
389
Peter Ujfalusid9c345d2015-10-16 10:18:02 +0300390static inline void edma_param_modify(struct edma_cc *ecc, int offset,
391 int param_no, unsigned and, unsigned or)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300392{
393 edma_modify(ecc, EDMA_PARM + offset + (param_no << 5), and, or);
394}
395
Peter Ujfalusid9c345d2015-10-16 10:18:02 +0300396static inline void edma_param_and(struct edma_cc *ecc, int offset, int param_no,
397 unsigned and)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300398{
399 edma_and(ecc, EDMA_PARM + offset + (param_no << 5), and);
400}
401
Peter Ujfalusid9c345d2015-10-16 10:18:02 +0300402static inline void edma_param_or(struct edma_cc *ecc, int offset, int param_no,
403 unsigned or)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300404{
405 edma_or(ecc, EDMA_PARM + offset + (param_no << 5), or);
406}
407
408static inline void set_bits(int offset, int len, unsigned long *p)
409{
410 for (; len > 0; len--)
411 set_bit(offset + (len - 1), p);
412}
413
414static inline void clear_bits(int offset, int len, unsigned long *p)
415{
416 for (; len > 0; len--)
417 clear_bit(offset + (len - 1), p);
418}
419
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300420static void edma_assign_priority_to_queue(struct edma_cc *ecc, int queue_no,
421 int priority)
422{
423 int bit = queue_no * 4;
424
425 edma_modify(ecc, EDMA_QUEPRI, ~(0x7 << bit), ((priority & 0x7) << bit));
426}
427
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300428static void edma_set_chmap(struct edma_chan *echan, int slot)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300429{
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300430 struct edma_cc *ecc = echan->ecc;
431 int channel = EDMA_CHAN_SLOT(echan->ch_num);
432
Peter Ujfalusie4e886c2015-10-14 14:43:06 +0300433 if (ecc->chmap_exist) {
Peter Ujfalusie4e886c2015-10-14 14:43:06 +0300434 slot = EDMA_CHAN_SLOT(slot);
435 edma_write_array(ecc, EDMA_DCHMAP, channel, (slot << 5));
436 }
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300437}
438
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300439static void edma_setup_interrupt(struct edma_chan *echan, bool enable)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300440{
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300441 struct edma_cc *ecc = echan->ecc;
442 int channel = EDMA_CHAN_SLOT(echan->ch_num);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300443
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +0300444 if (enable) {
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300445 edma_shadow0_write_array(ecc, SH_ICR, channel >> 5,
446 BIT(channel & 0x1f));
447 edma_shadow0_write_array(ecc, SH_IESR, channel >> 5,
448 BIT(channel & 0x1f));
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +0300449 } else {
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300450 edma_shadow0_write_array(ecc, SH_IECR, channel >> 5,
451 BIT(channel & 0x1f));
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300452 }
453}
454
455/*
Peter Ujfalusi11c15732015-10-14 14:43:00 +0300456 * paRAM slot management functions
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300457 */
458static void edma_write_slot(struct edma_cc *ecc, unsigned slot,
459 const struct edmacc_param *param)
460{
461 slot = EDMA_CHAN_SLOT(slot);
462 if (slot >= ecc->num_slots)
463 return;
464 memcpy_toio(ecc->base + PARM_OFFSET(slot), param, PARM_SIZE);
465}
466
Arnd Bergmann2cc40ee2016-09-30 18:19:01 +0200467static int edma_read_slot(struct edma_cc *ecc, unsigned slot,
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300468 struct edmacc_param *param)
469{
470 slot = EDMA_CHAN_SLOT(slot);
471 if (slot >= ecc->num_slots)
Arnd Bergmann2cc40ee2016-09-30 18:19:01 +0200472 return -EINVAL;
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300473 memcpy_fromio(param, ecc->base + PARM_OFFSET(slot), PARM_SIZE);
Arnd Bergmann2cc40ee2016-09-30 18:19:01 +0200474
475 return 0;
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300476}
477
478/**
479 * edma_alloc_slot - allocate DMA parameter RAM
480 * @ecc: pointer to edma_cc struct
481 * @slot: specific slot to allocate; negative for "any unused slot"
482 *
483 * This allocates a parameter RAM slot, initializing it to hold a
484 * dummy transfer. Slots allocated using this routine have not been
485 * mapped to a hardware DMA channel, and will normally be used by
486 * linking to them from a slot associated with a DMA channel.
487 *
488 * Normal use is to pass EDMA_SLOT_ANY as the @slot, but specific
489 * slots may be allocated on behalf of DSP firmware.
490 *
491 * Returns the number of the slot, else negative errno.
492 */
493static int edma_alloc_slot(struct edma_cc *ecc, int slot)
494{
Peter Ujfalusid20313b2016-01-11 10:38:01 +0200495 if (slot >= 0) {
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300496 slot = EDMA_CHAN_SLOT(slot);
Peter Ujfalusie4e886c2015-10-14 14:43:06 +0300497 /* Requesting entry paRAM slot for a HW triggered channel. */
498 if (ecc->chmap_exist && slot < ecc->num_channels)
499 slot = EDMA_SLOT_ANY;
500 }
501
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300502 if (slot < 0) {
Peter Ujfalusie4e886c2015-10-14 14:43:06 +0300503 if (ecc->chmap_exist)
504 slot = 0;
505 else
506 slot = ecc->num_channels;
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300507 for (;;) {
Peter Ujfalusi7a73b132015-10-14 14:43:05 +0300508 slot = find_next_zero_bit(ecc->slot_inuse,
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300509 ecc->num_slots,
510 slot);
511 if (slot == ecc->num_slots)
512 return -ENOMEM;
Peter Ujfalusi7a73b132015-10-14 14:43:05 +0300513 if (!test_and_set_bit(slot, ecc->slot_inuse))
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300514 break;
515 }
Peter Ujfalusie4e886c2015-10-14 14:43:06 +0300516 } else if (slot >= ecc->num_slots) {
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300517 return -EINVAL;
Peter Ujfalusi7a73b132015-10-14 14:43:05 +0300518 } else if (test_and_set_bit(slot, ecc->slot_inuse)) {
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300519 return -EBUSY;
520 }
521
522 edma_write_slot(ecc, slot, &dummy_paramset);
523
524 return EDMA_CTLR_CHAN(ecc->id, slot);
525}
526
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300527static void edma_free_slot(struct edma_cc *ecc, unsigned slot)
528{
529 slot = EDMA_CHAN_SLOT(slot);
Peter Ujfalusie4e886c2015-10-14 14:43:06 +0300530 if (slot >= ecc->num_slots)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300531 return;
532
533 edma_write_slot(ecc, slot, &dummy_paramset);
Peter Ujfalusi7a73b132015-10-14 14:43:05 +0300534 clear_bit(slot, ecc->slot_inuse);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300535}
536
537/**
538 * edma_link - link one parameter RAM slot to another
539 * @ecc: pointer to edma_cc struct
540 * @from: parameter RAM slot originating the link
541 * @to: parameter RAM slot which is the link target
542 *
543 * The originating slot should not be part of any active DMA transfer.
544 */
545static void edma_link(struct edma_cc *ecc, unsigned from, unsigned to)
546{
Peter Ujfalusifc014092015-10-14 14:42:59 +0300547 if (unlikely(EDMA_CTLR(from) != EDMA_CTLR(to)))
548 dev_warn(ecc->dev, "Ignoring eDMA instance for linking\n");
549
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300550 from = EDMA_CHAN_SLOT(from);
551 to = EDMA_CHAN_SLOT(to);
552 if (from >= ecc->num_slots || to >= ecc->num_slots)
553 return;
554
Peter Ujfalusid9c345d2015-10-16 10:18:02 +0300555 edma_param_modify(ecc, PARM_LINK_BCNTRLD, from, 0xffff0000,
556 PARM_OFFSET(to));
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300557}
558
559/**
560 * edma_get_position - returns the current transfer point
561 * @ecc: pointer to edma_cc struct
562 * @slot: parameter RAM slot being examined
563 * @dst: true selects the dest position, false the source
564 *
565 * Returns the position of the current active slot
566 */
567static dma_addr_t edma_get_position(struct edma_cc *ecc, unsigned slot,
568 bool dst)
569{
570 u32 offs;
571
572 slot = EDMA_CHAN_SLOT(slot);
573 offs = PARM_OFFSET(slot);
574 offs += dst ? PARM_DST : PARM_SRC;
575
576 return edma_read(ecc, offs);
577}
578
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300579/*
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300580 * Channels with event associations will be triggered by their hardware
581 * events, and channels without such associations will be triggered by
582 * software. (At this writing there is no interface for using software
583 * triggers except with channels that don't support hardware triggers.)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300584 */
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300585static void edma_start(struct edma_chan *echan)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300586{
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300587 struct edma_cc *ecc = echan->ecc;
588 int channel = EDMA_CHAN_SLOT(echan->ch_num);
589 int j = (channel >> 5);
590 unsigned int mask = BIT(channel & 0x1f);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300591
Peter Ujfalusi1be53362015-10-16 10:18:10 +0300592 if (!echan->hw_triggered) {
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300593 /* EDMA channels without event association */
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300594 dev_dbg(ecc->dev, "ESR%d %08x\n", j,
595 edma_shadow0_read_array(ecc, SH_ESR, j));
596 edma_shadow0_write_array(ecc, SH_ESR, j, mask);
597 } else {
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300598 /* EDMA channel with event association */
Peter Ujfalusi3287fb42015-10-14 14:42:57 +0300599 dev_dbg(ecc->dev, "ER%d %08x\n", j,
600 edma_shadow0_read_array(ecc, SH_ER, j));
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300601 /* Clear any pending event or error */
602 edma_write_array(ecc, EDMA_ECR, j, mask);
603 edma_write_array(ecc, EDMA_EMCR, j, mask);
604 /* Clear any SER */
605 edma_shadow0_write_array(ecc, SH_SECR, j, mask);
606 edma_shadow0_write_array(ecc, SH_EESR, j, mask);
Peter Ujfalusi3287fb42015-10-14 14:42:57 +0300607 dev_dbg(ecc->dev, "EER%d %08x\n", j,
608 edma_shadow0_read_array(ecc, SH_EER, j));
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300609 }
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300610}
611
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300612static void edma_stop(struct edma_chan *echan)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300613{
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300614 struct edma_cc *ecc = echan->ecc;
615 int channel = EDMA_CHAN_SLOT(echan->ch_num);
616 int j = (channel >> 5);
617 unsigned int mask = BIT(channel & 0x1f);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300618
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300619 edma_shadow0_write_array(ecc, SH_EECR, j, mask);
620 edma_shadow0_write_array(ecc, SH_ECR, j, mask);
621 edma_shadow0_write_array(ecc, SH_SECR, j, mask);
622 edma_write_array(ecc, EDMA_EMCR, j, mask);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300623
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300624 /* clear possibly pending completion interrupt */
625 edma_shadow0_write_array(ecc, SH_ICR, j, mask);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300626
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300627 dev_dbg(ecc->dev, "EER%d %08x\n", j,
628 edma_shadow0_read_array(ecc, SH_EER, j));
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300629
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300630 /* REVISIT: consider guarding against inappropriate event
631 * chaining by overwriting with dummy_paramset.
632 */
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300633}
634
Peter Ujfalusi11c15732015-10-14 14:43:00 +0300635/*
636 * Temporarily disable EDMA hardware events on the specified channel,
637 * preventing them from triggering new transfers
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300638 */
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300639static void edma_pause(struct edma_chan *echan)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300640{
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300641 int channel = EDMA_CHAN_SLOT(echan->ch_num);
642 unsigned int mask = BIT(channel & 0x1f);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300643
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300644 edma_shadow0_write_array(echan->ecc, SH_EECR, channel >> 5, mask);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300645}
646
Peter Ujfalusi11c15732015-10-14 14:43:00 +0300647/* Re-enable EDMA hardware events on the specified channel. */
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300648static void edma_resume(struct edma_chan *echan)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300649{
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300650 int channel = EDMA_CHAN_SLOT(echan->ch_num);
651 unsigned int mask = BIT(channel & 0x1f);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300652
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300653 edma_shadow0_write_array(echan->ecc, SH_EESR, channel >> 5, mask);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300654}
655
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300656static void edma_trigger_channel(struct edma_chan *echan)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300657{
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300658 struct edma_cc *ecc = echan->ecc;
659 int channel = EDMA_CHAN_SLOT(echan->ch_num);
660 unsigned int mask = BIT(channel & 0x1f);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300661
662 edma_shadow0_write_array(ecc, SH_ESR, (channel >> 5), mask);
663
Peter Ujfalusi3287fb42015-10-14 14:42:57 +0300664 dev_dbg(ecc->dev, "ESR%d %08x\n", (channel >> 5),
665 edma_shadow0_read_array(ecc, SH_ESR, (channel >> 5)));
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300666}
667
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300668static void edma_clean_channel(struct edma_chan *echan)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300669{
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300670 struct edma_cc *ecc = echan->ecc;
671 int channel = EDMA_CHAN_SLOT(echan->ch_num);
672 int j = (channel >> 5);
673 unsigned int mask = BIT(channel & 0x1f);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300674
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300675 dev_dbg(ecc->dev, "EMR%d %08x\n", j, edma_read_array(ecc, EDMA_EMR, j));
676 edma_shadow0_write_array(ecc, SH_ECR, j, mask);
677 /* Clear the corresponding EMR bits */
678 edma_write_array(ecc, EDMA_EMCR, j, mask);
679 /* Clear any SER */
680 edma_shadow0_write_array(ecc, SH_SECR, j, mask);
681 edma_write(ecc, EDMA_CCERRCLR, BIT(16) | BIT(1) | BIT(0));
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300682}
683
Peter Ujfalusif9425de2015-10-16 10:18:03 +0300684/* Move channel to a specific event queue */
685static void edma_assign_channel_eventq(struct edma_chan *echan,
686 enum dma_event_q eventq_no)
687{
688 struct edma_cc *ecc = echan->ecc;
689 int channel = EDMA_CHAN_SLOT(echan->ch_num);
690 int bit = (channel & 0x7) * 4;
691
692 /* default to low priority queue */
693 if (eventq_no == EVENTQ_DEFAULT)
694 eventq_no = ecc->default_queue;
695 if (eventq_no >= ecc->num_tc)
696 return;
697
698 eventq_no &= 7;
699 edma_modify_array(ecc, EDMA_DMAQNUM, (channel >> 3), ~(0x7 << bit),
700 eventq_no << bit);
701}
702
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300703static int edma_alloc_channel(struct edma_chan *echan,
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +0300704 enum dma_event_q eventq_no)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300705{
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300706 struct edma_cc *ecc = echan->ecc;
707 int channel = EDMA_CHAN_SLOT(echan->ch_num);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300708
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300709 /* ensure access through shadow region 0 */
710 edma_or_array2(ecc, EDMA_DRAE, 0, channel >> 5, BIT(channel & 0x1f));
711
712 /* ensure no events are pending */
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300713 edma_stop(echan);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300714
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300715 edma_setup_interrupt(echan, true);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300716
Peter Ujfalusif9425de2015-10-16 10:18:03 +0300717 edma_assign_channel_eventq(echan, eventq_no);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300718
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300719 return 0;
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300720}
721
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300722static void edma_free_channel(struct edma_chan *echan)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300723{
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300724 /* ensure no events are pending */
725 edma_stop(echan);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300726 /* REVISIT should probably take out of shadow region 0 */
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300727 edma_setup_interrupt(echan, false);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300728}
729
Matt Porterc2dde5f2012-08-22 21:09:34 -0400730static inline struct edma_cc *to_edma_cc(struct dma_device *d)
731{
732 return container_of(d, struct edma_cc, dma_slave);
733}
734
735static inline struct edma_chan *to_edma_chan(struct dma_chan *c)
736{
737 return container_of(c, struct edma_chan, vchan.chan);
738}
739
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300740static inline struct edma_desc *to_edma_desc(struct dma_async_tx_descriptor *tx)
Matt Porterc2dde5f2012-08-22 21:09:34 -0400741{
742 return container_of(tx, struct edma_desc, vdesc.tx);
743}
744
745static void edma_desc_free(struct virt_dma_desc *vdesc)
746{
747 kfree(container_of(vdesc, struct edma_desc, vdesc));
748}
749
750/* Dispatch a queued descriptor to the controller (caller holds lock) */
751static void edma_execute(struct edma_chan *echan)
752{
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300753 struct edma_cc *ecc = echan->ecc;
Joel Fernandes53407062013-09-03 10:02:46 -0500754 struct virt_dma_desc *vdesc;
Matt Porterc2dde5f2012-08-22 21:09:34 -0400755 struct edma_desc *edesc;
Joel Fernandes53407062013-09-03 10:02:46 -0500756 struct device *dev = echan->vchan.chan.device->dev;
757 int i, j, left, nslots;
Matt Porterc2dde5f2012-08-22 21:09:34 -0400758
Peter Ujfalusi8fa7ff42015-10-14 14:42:45 +0300759 if (!echan->edesc) {
760 /* Setup is needed for the first transfer */
Joel Fernandes53407062013-09-03 10:02:46 -0500761 vdesc = vchan_next_desc(&echan->vchan);
Peter Ujfalusi8fa7ff42015-10-14 14:42:45 +0300762 if (!vdesc)
Joel Fernandes53407062013-09-03 10:02:46 -0500763 return;
Joel Fernandes53407062013-09-03 10:02:46 -0500764 list_del(&vdesc->node);
765 echan->edesc = to_edma_desc(&vdesc->tx);
Matt Porterc2dde5f2012-08-22 21:09:34 -0400766 }
767
Joel Fernandes53407062013-09-03 10:02:46 -0500768 edesc = echan->edesc;
Matt Porterc2dde5f2012-08-22 21:09:34 -0400769
Joel Fernandes53407062013-09-03 10:02:46 -0500770 /* Find out how many left */
771 left = edesc->pset_nr - edesc->processed;
772 nslots = min(MAX_NR_SG, left);
Thomas Gleixner740b41f2014-04-28 14:34:11 -0500773 edesc->sg_len = 0;
Matt Porterc2dde5f2012-08-22 21:09:34 -0400774
775 /* Write descriptor PaRAM set(s) */
Joel Fernandes53407062013-09-03 10:02:46 -0500776 for (i = 0; i < nslots; i++) {
777 j = i + edesc->processed;
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300778 edma_write_slot(ecc, echan->slot[i], &edesc->pset[j].param);
Thomas Gleixner740b41f2014-04-28 14:34:11 -0500779 edesc->sg_len += edesc->pset[j].len;
Peter Ujfalusi907f74a2015-10-14 14:42:56 +0300780 dev_vdbg(dev,
781 "\n pset[%d]:\n"
782 " chnum\t%d\n"
783 " slot\t%d\n"
784 " opt\t%08x\n"
785 " src\t%08x\n"
786 " dst\t%08x\n"
787 " abcnt\t%08x\n"
788 " ccnt\t%08x\n"
789 " bidx\t%08x\n"
790 " cidx\t%08x\n"
791 " lkrld\t%08x\n",
792 j, echan->ch_num, echan->slot[i],
793 edesc->pset[j].param.opt,
794 edesc->pset[j].param.src,
795 edesc->pset[j].param.dst,
796 edesc->pset[j].param.a_b_cnt,
797 edesc->pset[j].param.ccnt,
798 edesc->pset[j].param.src_dst_bidx,
799 edesc->pset[j].param.src_dst_cidx,
800 edesc->pset[j].param.link_bcntrld);
Matt Porterc2dde5f2012-08-22 21:09:34 -0400801 /* Link to the previous slot if not the last set */
Joel Fernandes53407062013-09-03 10:02:46 -0500802 if (i != (nslots - 1))
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300803 edma_link(ecc, echan->slot[i], echan->slot[i + 1]);
Matt Porterc2dde5f2012-08-22 21:09:34 -0400804 }
805
Joel Fernandes53407062013-09-03 10:02:46 -0500806 edesc->processed += nslots;
807
Joel Fernandesb267b3b2013-08-29 18:05:44 -0500808 /*
809 * If this is either the last set in a set of SG-list transactions
810 * then setup a link to the dummy slot, this results in all future
811 * events being absorbed and that's OK because we're done
812 */
Joel Fernandes50a9c702013-10-31 16:31:23 -0500813 if (edesc->processed == edesc->pset_nr) {
814 if (edesc->cyclic)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300815 edma_link(ecc, echan->slot[nslots - 1], echan->slot[1]);
Joel Fernandes50a9c702013-10-31 16:31:23 -0500816 else
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300817 edma_link(ecc, echan->slot[nslots - 1],
Joel Fernandes50a9c702013-10-31 16:31:23 -0500818 echan->ecc->dummy_slot);
819 }
Joel Fernandesb267b3b2013-08-29 18:05:44 -0500820
Peter Ujfalusi8fa7ff42015-10-14 14:42:45 +0300821 if (echan->missed) {
822 /*
823 * This happens due to setup times between intermediate
824 * transfers in long SG lists which have to be broken up into
825 * transfers of MAX_NR_SG
826 */
827 dev_dbg(dev, "missed event on channel %d\n", echan->ch_num);
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300828 edma_clean_channel(echan);
829 edma_stop(echan);
830 edma_start(echan);
831 edma_trigger_channel(echan);
Peter Ujfalusi8fa7ff42015-10-14 14:42:45 +0300832 echan->missed = 0;
833 } else if (edesc->processed <= MAX_NR_SG) {
Peter Ujfalusi9aac9092014-04-24 10:29:50 +0300834 dev_dbg(dev, "first transfer starting on channel %d\n",
835 echan->ch_num);
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300836 edma_start(echan);
Sekhar Nori5fc68a62014-03-19 11:25:50 +0530837 } else {
838 dev_dbg(dev, "chan: %d: completed %d elements, resuming\n",
839 echan->ch_num, edesc->processed);
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300840 edma_resume(echan);
Joel Fernandes53407062013-09-03 10:02:46 -0500841 }
Matt Porterc2dde5f2012-08-22 21:09:34 -0400842}
843
Maxime Ripardaa7c09b2014-11-17 14:42:13 +0100844static int edma_terminate_all(struct dma_chan *chan)
Matt Porterc2dde5f2012-08-22 21:09:34 -0400845{
Maxime Ripardaa7c09b2014-11-17 14:42:13 +0100846 struct edma_chan *echan = to_edma_chan(chan);
Matt Porterc2dde5f2012-08-22 21:09:34 -0400847 unsigned long flags;
848 LIST_HEAD(head);
849
850 spin_lock_irqsave(&echan->vchan.lock, flags);
851
852 /*
853 * Stop DMA activity: we assume the callback will not be called
854 * after edma_dma() returns (even if it does, it will see
855 * echan->edesc is NULL and exit.)
856 */
857 if (echan->edesc) {
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300858 edma_stop(echan);
Peter Ujfalusi8fa7ff42015-10-14 14:42:45 +0300859 /* Move the cyclic channel back to default queue */
Peter Ujfalusi1be53362015-10-16 10:18:10 +0300860 if (!echan->tc && echan->edesc->cyclic)
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300861 edma_assign_channel_eventq(echan, EVENTQ_DEFAULT);
Petr Kulhavy5ca9e7c2015-03-27 13:35:51 +0200862 /*
863 * free the running request descriptor
864 * since it is not in any of the vdesc lists
865 */
866 edma_desc_free(&echan->edesc->vdesc);
Matt Porterc2dde5f2012-08-22 21:09:34 -0400867 echan->edesc = NULL;
Matt Porterc2dde5f2012-08-22 21:09:34 -0400868 }
869
870 vchan_get_all_descriptors(&echan->vchan, &head);
871 spin_unlock_irqrestore(&echan->vchan.lock, flags);
872 vchan_dma_desc_free_list(&echan->vchan, &head);
873
874 return 0;
875}
876
Peter Ujfalusib84730f2016-02-11 11:08:42 +0200877static void edma_synchronize(struct dma_chan *chan)
878{
879 struct edma_chan *echan = to_edma_chan(chan);
880
881 vchan_synchronize(&echan->vchan);
882}
883
Maxime Ripardaa7c09b2014-11-17 14:42:13 +0100884static int edma_slave_config(struct dma_chan *chan,
Matt Porter661f7cb2013-01-10 13:41:04 -0500885 struct dma_slave_config *cfg)
Matt Porterc2dde5f2012-08-22 21:09:34 -0400886{
Maxime Ripardaa7c09b2014-11-17 14:42:13 +0100887 struct edma_chan *echan = to_edma_chan(chan);
888
Matt Porter661f7cb2013-01-10 13:41:04 -0500889 if (cfg->src_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES ||
890 cfg->dst_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES)
Matt Porterc2dde5f2012-08-22 21:09:34 -0400891 return -EINVAL;
892
Matt Porter661f7cb2013-01-10 13:41:04 -0500893 memcpy(&echan->cfg, cfg, sizeof(echan->cfg));
Matt Porterc2dde5f2012-08-22 21:09:34 -0400894
895 return 0;
896}
897
Maxime Ripardaa7c09b2014-11-17 14:42:13 +0100898static int edma_dma_pause(struct dma_chan *chan)
Peter Ujfalusi72c7b672014-04-14 14:41:59 +0300899{
Maxime Ripardaa7c09b2014-11-17 14:42:13 +0100900 struct edma_chan *echan = to_edma_chan(chan);
901
John Ogness02ec6042015-04-27 13:52:25 +0200902 if (!echan->edesc)
Peter Ujfalusi72c7b672014-04-14 14:41:59 +0300903 return -EINVAL;
904
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300905 edma_pause(echan);
Peter Ujfalusi72c7b672014-04-14 14:41:59 +0300906 return 0;
907}
908
Maxime Ripardaa7c09b2014-11-17 14:42:13 +0100909static int edma_dma_resume(struct dma_chan *chan)
Peter Ujfalusi72c7b672014-04-14 14:41:59 +0300910{
Maxime Ripardaa7c09b2014-11-17 14:42:13 +0100911 struct edma_chan *echan = to_edma_chan(chan);
912
Peter Ujfalusi34cf3012015-10-16 10:18:01 +0300913 edma_resume(echan);
Peter Ujfalusi72c7b672014-04-14 14:41:59 +0300914 return 0;
915}
916
Joel Fernandesfd009032013-09-23 18:05:13 -0500917/*
918 * A PaRAM set configuration abstraction used by other modes
919 * @chan: Channel who's PaRAM set we're configuring
920 * @pset: PaRAM set to initialize and setup.
921 * @src_addr: Source address of the DMA
922 * @dst_addr: Destination address of the DMA
923 * @burst: In units of dev_width, how much to send
924 * @dev_width: How much is the dev_width
925 * @dma_length: Total length of the DMA transfer
926 * @direction: Direction of the transfer
927 */
Thomas Gleixnerb5088ad2014-04-28 14:23:55 -0500928static int edma_config_pset(struct dma_chan *chan, struct edma_pset *epset,
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300929 dma_addr_t src_addr, dma_addr_t dst_addr, u32 burst,
Peter Ujfalusidf6694f2015-10-16 10:18:00 +0300930 unsigned int acnt, unsigned int dma_length,
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +0300931 enum dma_transfer_direction direction)
Joel Fernandesfd009032013-09-23 18:05:13 -0500932{
933 struct edma_chan *echan = to_edma_chan(chan);
934 struct device *dev = chan->device->dev;
Thomas Gleixnerb5088ad2014-04-28 14:23:55 -0500935 struct edmacc_param *param = &epset->param;
Peter Ujfalusidf6694f2015-10-16 10:18:00 +0300936 int bcnt, ccnt, cidx;
Joel Fernandesfd009032013-09-23 18:05:13 -0500937 int src_bidx, dst_bidx, src_cidx, dst_cidx;
938 int absync;
939
Peter Ujfalusib2b617d2014-04-14 14:41:58 +0300940 /* src/dst_maxburst == 0 is the same case as src/dst_maxburst == 1 */
941 if (!burst)
942 burst = 1;
Joel Fernandesfd009032013-09-23 18:05:13 -0500943 /*
944 * If the maxburst is equal to the fifo width, use
945 * A-synced transfers. This allows for large contiguous
946 * buffer transfers using only one PaRAM set.
947 */
948 if (burst == 1) {
949 /*
950 * For the A-sync case, bcnt and ccnt are the remainder
951 * and quotient respectively of the division of:
952 * (dma_length / acnt) by (SZ_64K -1). This is so
953 * that in case bcnt over flows, we have ccnt to use.
954 * Note: In A-sync tranfer only, bcntrld is used, but it
955 * only applies for sg_dma_len(sg) >= SZ_64K.
956 * In this case, the best way adopted is- bccnt for the
957 * first frame will be the remainder below. Then for
958 * every successive frame, bcnt will be SZ_64K-1. This
959 * is assured as bcntrld = 0xffff in end of function.
960 */
961 absync = false;
962 ccnt = dma_length / acnt / (SZ_64K - 1);
963 bcnt = dma_length / acnt - ccnt * (SZ_64K - 1);
964 /*
965 * If bcnt is non-zero, we have a remainder and hence an
966 * extra frame to transfer, so increment ccnt.
967 */
968 if (bcnt)
969 ccnt++;
970 else
971 bcnt = SZ_64K - 1;
972 cidx = acnt;
973 } else {
974 /*
975 * If maxburst is greater than the fifo address_width,
976 * use AB-synced transfers where A count is the fifo
977 * address_width and B count is the maxburst. In this
978 * case, we are limited to transfers of C count frames
979 * of (address_width * maxburst) where C count is limited
980 * to SZ_64K-1. This places an upper bound on the length
981 * of an SG segment that can be handled.
982 */
983 absync = true;
984 bcnt = burst;
985 ccnt = dma_length / (acnt * bcnt);
986 if (ccnt > (SZ_64K - 1)) {
987 dev_err(dev, "Exceeded max SG segment size\n");
988 return -EINVAL;
989 }
990 cidx = acnt * bcnt;
991 }
992
Thomas Gleixnerc2da2342014-04-28 14:29:57 -0500993 epset->len = dma_length;
994
Joel Fernandesfd009032013-09-23 18:05:13 -0500995 if (direction == DMA_MEM_TO_DEV) {
996 src_bidx = acnt;
997 src_cidx = cidx;
998 dst_bidx = 0;
999 dst_cidx = 0;
Thomas Gleixnerc2da2342014-04-28 14:29:57 -05001000 epset->addr = src_addr;
Joel Fernandesfd009032013-09-23 18:05:13 -05001001 } else if (direction == DMA_DEV_TO_MEM) {
1002 src_bidx = 0;
1003 src_cidx = 0;
1004 dst_bidx = acnt;
1005 dst_cidx = cidx;
Thomas Gleixnerc2da2342014-04-28 14:29:57 -05001006 epset->addr = dst_addr;
Joel Fernandes8cc3e302014-04-18 21:50:33 -05001007 } else if (direction == DMA_MEM_TO_MEM) {
1008 src_bidx = acnt;
1009 src_cidx = cidx;
1010 dst_bidx = acnt;
1011 dst_cidx = cidx;
Joel Fernandesfd009032013-09-23 18:05:13 -05001012 } else {
1013 dev_err(dev, "%s: direction not implemented yet\n", __func__);
1014 return -EINVAL;
1015 }
1016
Thomas Gleixnerb5088ad2014-04-28 14:23:55 -05001017 param->opt = EDMA_TCC(EDMA_CHAN_SLOT(echan->ch_num));
Joel Fernandesfd009032013-09-23 18:05:13 -05001018 /* Configure A or AB synchronized transfers */
1019 if (absync)
Thomas Gleixnerb5088ad2014-04-28 14:23:55 -05001020 param->opt |= SYNCDIM;
Joel Fernandesfd009032013-09-23 18:05:13 -05001021
Thomas Gleixnerb5088ad2014-04-28 14:23:55 -05001022 param->src = src_addr;
1023 param->dst = dst_addr;
Joel Fernandesfd009032013-09-23 18:05:13 -05001024
Thomas Gleixnerb5088ad2014-04-28 14:23:55 -05001025 param->src_dst_bidx = (dst_bidx << 16) | src_bidx;
1026 param->src_dst_cidx = (dst_cidx << 16) | src_cidx;
Joel Fernandesfd009032013-09-23 18:05:13 -05001027
Thomas Gleixnerb5088ad2014-04-28 14:23:55 -05001028 param->a_b_cnt = bcnt << 16 | acnt;
1029 param->ccnt = ccnt;
Joel Fernandesfd009032013-09-23 18:05:13 -05001030 /*
1031 * Only time when (bcntrld) auto reload is required is for
1032 * A-sync case, and in this case, a requirement of reload value
1033 * of SZ_64K-1 only is assured. 'link' is initially set to NULL
1034 * and then later will be populated by edma_execute.
1035 */
Thomas Gleixnerb5088ad2014-04-28 14:23:55 -05001036 param->link_bcntrld = 0xffffffff;
Joel Fernandesfd009032013-09-23 18:05:13 -05001037 return absync;
1038}
1039
Matt Porterc2dde5f2012-08-22 21:09:34 -04001040static struct dma_async_tx_descriptor *edma_prep_slave_sg(
1041 struct dma_chan *chan, struct scatterlist *sgl,
1042 unsigned int sg_len, enum dma_transfer_direction direction,
1043 unsigned long tx_flags, void *context)
1044{
1045 struct edma_chan *echan = to_edma_chan(chan);
1046 struct device *dev = chan->device->dev;
1047 struct edma_desc *edesc;
Joel Fernandesfd009032013-09-23 18:05:13 -05001048 dma_addr_t src_addr = 0, dst_addr = 0;
Matt Porter661f7cb2013-01-10 13:41:04 -05001049 enum dma_slave_buswidth dev_width;
1050 u32 burst;
Matt Porterc2dde5f2012-08-22 21:09:34 -04001051 struct scatterlist *sg;
Joel Fernandesfd009032013-09-23 18:05:13 -05001052 int i, nslots, ret;
Matt Porterc2dde5f2012-08-22 21:09:34 -04001053
1054 if (unlikely(!echan || !sgl || !sg_len))
1055 return NULL;
1056
Matt Porter661f7cb2013-01-10 13:41:04 -05001057 if (direction == DMA_DEV_TO_MEM) {
Joel Fernandesfd009032013-09-23 18:05:13 -05001058 src_addr = echan->cfg.src_addr;
Matt Porter661f7cb2013-01-10 13:41:04 -05001059 dev_width = echan->cfg.src_addr_width;
1060 burst = echan->cfg.src_maxburst;
1061 } else if (direction == DMA_MEM_TO_DEV) {
Joel Fernandesfd009032013-09-23 18:05:13 -05001062 dst_addr = echan->cfg.dst_addr;
Matt Porter661f7cb2013-01-10 13:41:04 -05001063 dev_width = echan->cfg.dst_addr_width;
1064 burst = echan->cfg.dst_maxburst;
1065 } else {
Peter Ujfalusie6fad592014-04-14 14:42:05 +03001066 dev_err(dev, "%s: bad direction: %d\n", __func__, direction);
Matt Porter661f7cb2013-01-10 13:41:04 -05001067 return NULL;
1068 }
1069
1070 if (dev_width == DMA_SLAVE_BUSWIDTH_UNDEFINED) {
Peter Ujfalusic594c892014-04-14 14:42:03 +03001071 dev_err(dev, "%s: Undefined slave buswidth\n", __func__);
Matt Porterc2dde5f2012-08-22 21:09:34 -04001072 return NULL;
1073 }
1074
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03001075 edesc = kzalloc(sizeof(*edesc) + sg_len * sizeof(edesc->pset[0]),
1076 GFP_ATOMIC);
Peter Griffinaef94fe2016-06-07 18:38:41 +01001077 if (!edesc)
Matt Porterc2dde5f2012-08-22 21:09:34 -04001078 return NULL;
Matt Porterc2dde5f2012-08-22 21:09:34 -04001079
1080 edesc->pset_nr = sg_len;
Thomas Gleixnerb6205c32014-04-28 14:18:45 -05001081 edesc->residue = 0;
Thomas Gleixnerc2da2342014-04-28 14:29:57 -05001082 edesc->direction = direction;
Thomas Gleixner740b41f2014-04-28 14:34:11 -05001083 edesc->echan = echan;
Matt Porterc2dde5f2012-08-22 21:09:34 -04001084
Joel Fernandes6fbe24d2013-08-29 18:05:40 -05001085 /* Allocate a PaRAM slot, if needed */
1086 nslots = min_t(unsigned, MAX_NR_SG, sg_len);
1087
1088 for (i = 0; i < nslots; i++) {
Matt Porterc2dde5f2012-08-22 21:09:34 -04001089 if (echan->slot[i] < 0) {
1090 echan->slot[i] =
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03001091 edma_alloc_slot(echan->ecc, EDMA_SLOT_ANY);
Matt Porterc2dde5f2012-08-22 21:09:34 -04001092 if (echan->slot[i] < 0) {
Valentin Ilie4b6271a2013-10-24 16:14:22 +03001093 kfree(edesc);
Peter Ujfalusic594c892014-04-14 14:42:03 +03001094 dev_err(dev, "%s: Failed to allocate slot\n",
1095 __func__);
Matt Porterc2dde5f2012-08-22 21:09:34 -04001096 return NULL;
1097 }
1098 }
Joel Fernandes6fbe24d2013-08-29 18:05:40 -05001099 }
1100
1101 /* Configure PaRAM sets for each SG */
1102 for_each_sg(sgl, sg, sg_len, i) {
Joel Fernandesfd009032013-09-23 18:05:13 -05001103 /* Get address for each SG */
1104 if (direction == DMA_DEV_TO_MEM)
1105 dst_addr = sg_dma_address(sg);
1106 else
1107 src_addr = sg_dma_address(sg);
Matt Porterc2dde5f2012-08-22 21:09:34 -04001108
Joel Fernandesfd009032013-09-23 18:05:13 -05001109 ret = edma_config_pset(chan, &edesc->pset[i], src_addr,
1110 dst_addr, burst, dev_width,
1111 sg_dma_len(sg), direction);
Vinod Koulb967aec2013-10-30 13:07:18 +05301112 if (ret < 0) {
1113 kfree(edesc);
Joel Fernandesfd009032013-09-23 18:05:13 -05001114 return NULL;
Matt Porterc2dde5f2012-08-22 21:09:34 -04001115 }
1116
Joel Fernandesfd009032013-09-23 18:05:13 -05001117 edesc->absync = ret;
Thomas Gleixnerb6205c32014-04-28 14:18:45 -05001118 edesc->residue += sg_dma_len(sg);
Joel Fernandes6fbe24d2013-08-29 18:05:40 -05001119
Matt Porterc2dde5f2012-08-22 21:09:34 -04001120 if (i == sg_len - 1)
Peter Ujfalusi2e4ed082016-06-07 11:19:44 +03001121 /* Enable completion interrupt */
Thomas Gleixnerb5088ad2014-04-28 14:23:55 -05001122 edesc->pset[i].param.opt |= TCINTEN;
Peter Ujfalusi2e4ed082016-06-07 11:19:44 +03001123 else if (!((i+1) % MAX_NR_SG))
1124 /*
1125 * Enable early completion interrupt for the
1126 * intermediateset. In this case the driver will be
1127 * notified when the paRAM set is submitted to TC. This
1128 * will allow more time to set up the next set of slots.
1129 */
1130 edesc->pset[i].param.opt |= (TCINTEN | TCCMODE);
Matt Porterc2dde5f2012-08-22 21:09:34 -04001131 }
Thomas Gleixner740b41f2014-04-28 14:34:11 -05001132 edesc->residue_stat = edesc->residue;
Matt Porterc2dde5f2012-08-22 21:09:34 -04001133
Matt Porterc2dde5f2012-08-22 21:09:34 -04001134 return vchan_tx_prep(&echan->vchan, &edesc->vdesc, tx_flags);
1135}
Matt Porterc2dde5f2012-08-22 21:09:34 -04001136
Lad, Prabhakarb7a4fd52015-02-04 13:03:27 +00001137static struct dma_async_tx_descriptor *edma_prep_dma_memcpy(
Joel Fernandes8cc3e302014-04-18 21:50:33 -05001138 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
1139 size_t len, unsigned long tx_flags)
1140{
Peter Ujfalusidf6694f2015-10-16 10:18:00 +03001141 int ret, nslots;
Joel Fernandes8cc3e302014-04-18 21:50:33 -05001142 struct edma_desc *edesc;
1143 struct device *dev = chan->device->dev;
1144 struct edma_chan *echan = to_edma_chan(chan);
Peter Ujfalusidf6694f2015-10-16 10:18:00 +03001145 unsigned int width, pset_len;
Joel Fernandes8cc3e302014-04-18 21:50:33 -05001146
1147 if (unlikely(!echan || !len))
1148 return NULL;
1149
Peter Ujfalusidf6694f2015-10-16 10:18:00 +03001150 if (len < SZ_64K) {
1151 /*
1152 * Transfer size less than 64K can be handled with one paRAM
1153 * slot and with one burst.
1154 * ACNT = length
1155 */
1156 width = len;
1157 pset_len = len;
1158 nslots = 1;
1159 } else {
1160 /*
1161 * Transfer size bigger than 64K will be handled with maximum of
1162 * two paRAM slots.
1163 * slot1: (full_length / 32767) times 32767 bytes bursts.
1164 * ACNT = 32767, length1: (full_length / 32767) * 32767
1165 * slot2: the remaining amount of data after slot1.
1166 * ACNT = full_length - length1, length2 = ACNT
1167 *
1168 * When the full_length is multibple of 32767 one slot can be
1169 * used to complete the transfer.
1170 */
1171 width = SZ_32K - 1;
1172 pset_len = rounddown(len, width);
1173 /* One slot is enough for lengths multiple of (SZ_32K -1) */
1174 if (unlikely(pset_len == len))
1175 nslots = 1;
1176 else
1177 nslots = 2;
1178 }
1179
1180 edesc = kzalloc(sizeof(*edesc) + nslots * sizeof(edesc->pset[0]),
1181 GFP_ATOMIC);
Peter Griffinaef94fe2016-06-07 18:38:41 +01001182 if (!edesc)
Joel Fernandes8cc3e302014-04-18 21:50:33 -05001183 return NULL;
Joel Fernandes8cc3e302014-04-18 21:50:33 -05001184
Peter Ujfalusidf6694f2015-10-16 10:18:00 +03001185 edesc->pset_nr = nslots;
1186 edesc->residue = edesc->residue_stat = len;
1187 edesc->direction = DMA_MEM_TO_MEM;
1188 edesc->echan = echan;
Peter Ujfalusi21a31842015-10-16 10:17:59 +03001189
Joel Fernandes8cc3e302014-04-18 21:50:33 -05001190 ret = edma_config_pset(chan, &edesc->pset[0], src, dest, 1,
Peter Ujfalusidf6694f2015-10-16 10:18:00 +03001191 width, pset_len, DMA_MEM_TO_MEM);
1192 if (ret < 0) {
1193 kfree(edesc);
Joel Fernandes8cc3e302014-04-18 21:50:33 -05001194 return NULL;
Peter Ujfalusidf6694f2015-10-16 10:18:00 +03001195 }
Joel Fernandes8cc3e302014-04-18 21:50:33 -05001196
1197 edesc->absync = ret;
1198
Joel Fernandesb0cce4c2014-04-28 15:30:32 -05001199 edesc->pset[0].param.opt |= ITCCHEN;
Peter Ujfalusidf6694f2015-10-16 10:18:00 +03001200 if (nslots == 1) {
1201 /* Enable transfer complete interrupt */
1202 edesc->pset[0].param.opt |= TCINTEN;
1203 } else {
1204 /* Enable transfer complete chaining for the first slot */
1205 edesc->pset[0].param.opt |= TCCHEN;
1206
1207 if (echan->slot[1] < 0) {
1208 echan->slot[1] = edma_alloc_slot(echan->ecc,
1209 EDMA_SLOT_ANY);
1210 if (echan->slot[1] < 0) {
1211 kfree(edesc);
1212 dev_err(dev, "%s: Failed to allocate slot\n",
1213 __func__);
1214 return NULL;
1215 }
1216 }
1217 dest += pset_len;
1218 src += pset_len;
1219 pset_len = width = len % (SZ_32K - 1);
1220
1221 ret = edma_config_pset(chan, &edesc->pset[1], src, dest, 1,
1222 width, pset_len, DMA_MEM_TO_MEM);
1223 if (ret < 0) {
1224 kfree(edesc);
1225 return NULL;
1226 }
1227
1228 edesc->pset[1].param.opt |= ITCCHEN;
1229 edesc->pset[1].param.opt |= TCINTEN;
1230 }
Joel Fernandes8cc3e302014-04-18 21:50:33 -05001231
1232 return vchan_tx_prep(&echan->vchan, &edesc->vdesc, tx_flags);
1233}
1234
Joel Fernandes50a9c702013-10-31 16:31:23 -05001235static struct dma_async_tx_descriptor *edma_prep_dma_cyclic(
1236 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
1237 size_t period_len, enum dma_transfer_direction direction,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +02001238 unsigned long tx_flags)
Joel Fernandes50a9c702013-10-31 16:31:23 -05001239{
1240 struct edma_chan *echan = to_edma_chan(chan);
1241 struct device *dev = chan->device->dev;
1242 struct edma_desc *edesc;
1243 dma_addr_t src_addr, dst_addr;
1244 enum dma_slave_buswidth dev_width;
John Ognessa482f4e2016-04-06 13:01:47 +03001245 bool use_intermediate = false;
Joel Fernandes50a9c702013-10-31 16:31:23 -05001246 u32 burst;
1247 int i, ret, nslots;
Matt Porterc2dde5f2012-08-22 21:09:34 -04001248
Joel Fernandes50a9c702013-10-31 16:31:23 -05001249 if (unlikely(!echan || !buf_len || !period_len))
1250 return NULL;
Matt Porterc2dde5f2012-08-22 21:09:34 -04001251
Joel Fernandes50a9c702013-10-31 16:31:23 -05001252 if (direction == DMA_DEV_TO_MEM) {
1253 src_addr = echan->cfg.src_addr;
1254 dst_addr = buf_addr;
1255 dev_width = echan->cfg.src_addr_width;
1256 burst = echan->cfg.src_maxburst;
1257 } else if (direction == DMA_MEM_TO_DEV) {
1258 src_addr = buf_addr;
1259 dst_addr = echan->cfg.dst_addr;
1260 dev_width = echan->cfg.dst_addr_width;
1261 burst = echan->cfg.dst_maxburst;
1262 } else {
Peter Ujfalusie6fad592014-04-14 14:42:05 +03001263 dev_err(dev, "%s: bad direction: %d\n", __func__, direction);
Joel Fernandes50a9c702013-10-31 16:31:23 -05001264 return NULL;
1265 }
1266
1267 if (dev_width == DMA_SLAVE_BUSWIDTH_UNDEFINED) {
Peter Ujfalusic594c892014-04-14 14:42:03 +03001268 dev_err(dev, "%s: Undefined slave buswidth\n", __func__);
Joel Fernandes50a9c702013-10-31 16:31:23 -05001269 return NULL;
1270 }
1271
1272 if (unlikely(buf_len % period_len)) {
1273 dev_err(dev, "Period should be multiple of Buffer length\n");
1274 return NULL;
1275 }
1276
1277 nslots = (buf_len / period_len) + 1;
1278
1279 /*
1280 * Cyclic DMA users such as audio cannot tolerate delays introduced
1281 * by cases where the number of periods is more than the maximum
1282 * number of SGs the EDMA driver can handle at a time. For DMA types
1283 * such as Slave SGs, such delays are tolerable and synchronized,
1284 * but the synchronization is difficult to achieve with Cyclic and
1285 * cannot be guaranteed, so we error out early.
1286 */
John Ognessa482f4e2016-04-06 13:01:47 +03001287 if (nslots > MAX_NR_SG) {
1288 /*
1289 * If the burst and period sizes are the same, we can put
1290 * the full buffer into a single period and activate
1291 * intermediate interrupts. This will produce interrupts
1292 * after each burst, which is also after each desired period.
1293 */
1294 if (burst == period_len) {
1295 period_len = buf_len;
1296 nslots = 2;
1297 use_intermediate = true;
1298 } else {
1299 return NULL;
1300 }
1301 }
Joel Fernandes50a9c702013-10-31 16:31:23 -05001302
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03001303 edesc = kzalloc(sizeof(*edesc) + nslots * sizeof(edesc->pset[0]),
1304 GFP_ATOMIC);
Peter Griffinaef94fe2016-06-07 18:38:41 +01001305 if (!edesc)
Joel Fernandes50a9c702013-10-31 16:31:23 -05001306 return NULL;
Joel Fernandes50a9c702013-10-31 16:31:23 -05001307
1308 edesc->cyclic = 1;
1309 edesc->pset_nr = nslots;
Thomas Gleixner740b41f2014-04-28 14:34:11 -05001310 edesc->residue = edesc->residue_stat = buf_len;
Thomas Gleixnerc2da2342014-04-28 14:29:57 -05001311 edesc->direction = direction;
Thomas Gleixner740b41f2014-04-28 14:34:11 -05001312 edesc->echan = echan;
Joel Fernandes50a9c702013-10-31 16:31:23 -05001313
Peter Ujfalusi83bb3122014-04-14 14:42:02 +03001314 dev_dbg(dev, "%s: channel=%d nslots=%d period_len=%zu buf_len=%zu\n",
1315 __func__, echan->ch_num, nslots, period_len, buf_len);
Joel Fernandes50a9c702013-10-31 16:31:23 -05001316
1317 for (i = 0; i < nslots; i++) {
1318 /* Allocate a PaRAM slot, if needed */
1319 if (echan->slot[i] < 0) {
1320 echan->slot[i] =
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03001321 edma_alloc_slot(echan->ecc, EDMA_SLOT_ANY);
Joel Fernandes50a9c702013-10-31 16:31:23 -05001322 if (echan->slot[i] < 0) {
Christian Engelmayere3ddc972013-12-30 20:48:39 +01001323 kfree(edesc);
Peter Ujfalusic594c892014-04-14 14:42:03 +03001324 dev_err(dev, "%s: Failed to allocate slot\n",
1325 __func__);
Joel Fernandes50a9c702013-10-31 16:31:23 -05001326 return NULL;
1327 }
1328 }
1329
1330 if (i == nslots - 1) {
1331 memcpy(&edesc->pset[i], &edesc->pset[0],
1332 sizeof(edesc->pset[0]));
1333 break;
1334 }
1335
1336 ret = edma_config_pset(chan, &edesc->pset[i], src_addr,
1337 dst_addr, burst, dev_width, period_len,
1338 direction);
Christian Engelmayere3ddc972013-12-30 20:48:39 +01001339 if (ret < 0) {
1340 kfree(edesc);
Joel Fernandes50a9c702013-10-31 16:31:23 -05001341 return NULL;
Christian Engelmayere3ddc972013-12-30 20:48:39 +01001342 }
Joel Fernandes50a9c702013-10-31 16:31:23 -05001343
1344 if (direction == DMA_DEV_TO_MEM)
1345 dst_addr += period_len;
1346 else
1347 src_addr += period_len;
1348
Peter Ujfalusi83bb3122014-04-14 14:42:02 +03001349 dev_vdbg(dev, "%s: Configure period %d of buf:\n", __func__, i);
1350 dev_vdbg(dev,
Joel Fernandes50a9c702013-10-31 16:31:23 -05001351 "\n pset[%d]:\n"
1352 " chnum\t%d\n"
1353 " slot\t%d\n"
1354 " opt\t%08x\n"
1355 " src\t%08x\n"
1356 " dst\t%08x\n"
1357 " abcnt\t%08x\n"
1358 " ccnt\t%08x\n"
1359 " bidx\t%08x\n"
1360 " cidx\t%08x\n"
1361 " lkrld\t%08x\n",
1362 i, echan->ch_num, echan->slot[i],
Thomas Gleixnerb5088ad2014-04-28 14:23:55 -05001363 edesc->pset[i].param.opt,
1364 edesc->pset[i].param.src,
1365 edesc->pset[i].param.dst,
1366 edesc->pset[i].param.a_b_cnt,
1367 edesc->pset[i].param.ccnt,
1368 edesc->pset[i].param.src_dst_bidx,
1369 edesc->pset[i].param.src_dst_cidx,
1370 edesc->pset[i].param.link_bcntrld);
Joel Fernandes50a9c702013-10-31 16:31:23 -05001371
1372 edesc->absync = ret;
1373
1374 /*
Peter Ujfalusia1f146f2014-07-16 15:29:21 +03001375 * Enable period interrupt only if it is requested
Joel Fernandes50a9c702013-10-31 16:31:23 -05001376 */
John Ognessa482f4e2016-04-06 13:01:47 +03001377 if (tx_flags & DMA_PREP_INTERRUPT) {
Peter Ujfalusia1f146f2014-07-16 15:29:21 +03001378 edesc->pset[i].param.opt |= TCINTEN;
John Ognessa482f4e2016-04-06 13:01:47 +03001379
1380 /* Also enable intermediate interrupts if necessary */
1381 if (use_intermediate)
1382 edesc->pset[i].param.opt |= ITCINTEN;
1383 }
Matt Porterc2dde5f2012-08-22 21:09:34 -04001384 }
1385
Peter Ujfalusi8e8805d2014-07-08 13:46:38 +03001386 /* Place the cyclic channel to highest priority queue */
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001387 if (!echan->tc)
1388 edma_assign_channel_eventq(echan, EVENTQ_0);
Peter Ujfalusi8e8805d2014-07-08 13:46:38 +03001389
Matt Porterc2dde5f2012-08-22 21:09:34 -04001390 return vchan_tx_prep(&echan->vchan, &edesc->vdesc, tx_flags);
1391}
1392
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001393static void edma_completion_handler(struct edma_chan *echan)
Matt Porterc2dde5f2012-08-22 21:09:34 -04001394{
Matt Porterc2dde5f2012-08-22 21:09:34 -04001395 struct device *dev = echan->vchan.chan.device->dev;
Peter Ujfalusie4d88172016-02-11 15:17:48 +02001396 struct edma_desc *edesc;
Joel Fernandes50a9c702013-10-31 16:31:23 -05001397
Peter Ujfalusi8fa7ff42015-10-14 14:42:45 +03001398 spin_lock(&echan->vchan.lock);
Peter Ujfalusie4d88172016-02-11 15:17:48 +02001399 edesc = echan->edesc;
1400 if (edesc) {
1401 if (edesc->cyclic) {
1402 vchan_cyclic_callback(&edesc->vdesc);
1403 spin_unlock(&echan->vchan.lock);
1404 return;
1405 } else if (edesc->processed == edesc->pset_nr) {
1406 edesc->residue = 0;
1407 edma_stop(echan);
1408 vchan_cookie_complete(&edesc->vdesc);
1409 echan->edesc = NULL;
Thomas Gleixner740b41f2014-04-28 14:34:11 -05001410
Peter Ujfalusie4d88172016-02-11 15:17:48 +02001411 dev_dbg(dev, "Transfer completed on channel %d\n",
1412 echan->ch_num);
1413 } else {
1414 dev_dbg(dev, "Sub transfer completed on channel %d\n",
1415 echan->ch_num);
Peter Ujfalusi8fa7ff42015-10-14 14:42:45 +03001416
Peter Ujfalusie4d88172016-02-11 15:17:48 +02001417 edma_pause(echan);
Joel Fernandesc5f47992013-08-29 18:05:43 -05001418
Peter Ujfalusie4d88172016-02-11 15:17:48 +02001419 /* Update statistics for tx_status */
1420 edesc->residue -= edesc->sg_len;
1421 edesc->residue_stat = edesc->residue;
1422 edesc->processed_stat = edesc->processed;
1423 }
1424 edma_execute(echan);
Matt Porterc2dde5f2012-08-22 21:09:34 -04001425 }
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001426
Peter Ujfalusi8fa7ff42015-10-14 14:42:45 +03001427 spin_unlock(&echan->vchan.lock);
Matt Porterc2dde5f2012-08-22 21:09:34 -04001428}
1429
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001430/* eDMA interrupt handler */
1431static irqreturn_t dma_irq_handler(int irq, void *data)
1432{
1433 struct edma_cc *ecc = data;
1434 int ctlr;
1435 u32 sh_ier;
1436 u32 sh_ipr;
1437 u32 bank;
1438
1439 ctlr = ecc->id;
1440 if (ctlr < 0)
1441 return IRQ_NONE;
1442
1443 dev_vdbg(ecc->dev, "dma_irq_handler\n");
1444
1445 sh_ipr = edma_shadow0_read_array(ecc, SH_IPR, 0);
1446 if (!sh_ipr) {
1447 sh_ipr = edma_shadow0_read_array(ecc, SH_IPR, 1);
1448 if (!sh_ipr)
1449 return IRQ_NONE;
1450 sh_ier = edma_shadow0_read_array(ecc, SH_IER, 1);
1451 bank = 1;
1452 } else {
1453 sh_ier = edma_shadow0_read_array(ecc, SH_IER, 0);
1454 bank = 0;
1455 }
1456
1457 do {
1458 u32 slot;
1459 u32 channel;
1460
1461 slot = __ffs(sh_ipr);
1462 sh_ipr &= ~(BIT(slot));
1463
1464 if (sh_ier & BIT(slot)) {
1465 channel = (bank << 5) | slot;
1466 /* Clear the corresponding IPR bits */
1467 edma_shadow0_write_array(ecc, SH_ICR, bank, BIT(slot));
1468 edma_completion_handler(&ecc->slave_chans[channel]);
1469 }
1470 } while (sh_ipr);
1471
1472 edma_shadow0_write(ecc, SH_IEVAL, 1);
1473 return IRQ_HANDLED;
1474}
1475
1476static void edma_error_handler(struct edma_chan *echan)
1477{
1478 struct edma_cc *ecc = echan->ecc;
1479 struct device *dev = echan->vchan.chan.device->dev;
1480 struct edmacc_param p;
Arnd Bergmann2cc40ee2016-09-30 18:19:01 +02001481 int err;
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001482
1483 if (!echan->edesc)
1484 return;
1485
1486 spin_lock(&echan->vchan.lock);
1487
Arnd Bergmann2cc40ee2016-09-30 18:19:01 +02001488 err = edma_read_slot(ecc, echan->slot[0], &p);
1489
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001490 /*
1491 * Issue later based on missed flag which will be sure
1492 * to happen as:
1493 * (1) we finished transmitting an intermediate slot and
1494 * edma_execute is coming up.
1495 * (2) or we finished current transfer and issue will
1496 * call edma_execute.
1497 *
1498 * Important note: issuing can be dangerous here and
1499 * lead to some nasty recursion when we are in a NULL
1500 * slot. So we avoid doing so and set the missed flag.
1501 */
Arnd Bergmann2cc40ee2016-09-30 18:19:01 +02001502 if (err || (p.a_b_cnt == 0 && p.ccnt == 0)) {
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001503 dev_dbg(dev, "Error on null slot, setting miss\n");
1504 echan->missed = 1;
1505 } else {
1506 /*
1507 * The slot is already programmed but the event got
1508 * missed, so its safe to issue it here.
1509 */
1510 dev_dbg(dev, "Missed event, TRIGGERING\n");
Peter Ujfalusi34cf3012015-10-16 10:18:01 +03001511 edma_clean_channel(echan);
1512 edma_stop(echan);
1513 edma_start(echan);
1514 edma_trigger_channel(echan);
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001515 }
1516 spin_unlock(&echan->vchan.lock);
1517}
1518
Peter Ujfalusi7c3b8b32015-10-14 14:43:02 +03001519static inline bool edma_error_pending(struct edma_cc *ecc)
1520{
1521 if (edma_read_array(ecc, EDMA_EMR, 0) ||
1522 edma_read_array(ecc, EDMA_EMR, 1) ||
1523 edma_read(ecc, EDMA_QEMR) || edma_read(ecc, EDMA_CCERR))
1524 return true;
1525
1526 return false;
1527}
1528
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001529/* eDMA error interrupt handler */
1530static irqreturn_t dma_ccerr_handler(int irq, void *data)
1531{
1532 struct edma_cc *ecc = data;
Peter Ujfalusie4402a12015-10-14 14:43:03 +03001533 int i, j;
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001534 int ctlr;
1535 unsigned int cnt = 0;
Peter Ujfalusie4402a12015-10-14 14:43:03 +03001536 unsigned int val;
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001537
1538 ctlr = ecc->id;
1539 if (ctlr < 0)
1540 return IRQ_NONE;
1541
1542 dev_vdbg(ecc->dev, "dma_ccerr_handler\n");
1543
Peter Ujfalusi3b2bc8a2016-05-10 13:40:54 +03001544 if (!edma_error_pending(ecc)) {
1545 /*
1546 * The registers indicate no pending error event but the irq
1547 * handler has been called.
1548 * Ask eDMA to re-evaluate the error registers.
1549 */
1550 dev_err(ecc->dev, "%s: Error interrupt without error event!\n",
1551 __func__);
1552 edma_write(ecc, EDMA_EEVAL, 1);
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001553 return IRQ_NONE;
Peter Ujfalusi3b2bc8a2016-05-10 13:40:54 +03001554 }
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001555
1556 while (1) {
Peter Ujfalusie4402a12015-10-14 14:43:03 +03001557 /* Event missed register(s) */
1558 for (j = 0; j < 2; j++) {
1559 unsigned long emr;
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001560
Peter Ujfalusie4402a12015-10-14 14:43:03 +03001561 val = edma_read_array(ecc, EDMA_EMR, j);
1562 if (!val)
1563 continue;
1564
1565 dev_dbg(ecc->dev, "EMR%d 0x%08x\n", j, val);
1566 emr = val;
1567 for (i = find_next_bit(&emr, 32, 0); i < 32;
1568 i = find_next_bit(&emr, 32, i + 1)) {
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001569 int k = (j << 5) + i;
1570
Peter Ujfalusie4402a12015-10-14 14:43:03 +03001571 /* Clear the corresponding EMR bits */
1572 edma_write_array(ecc, EDMA_EMCR, j, BIT(i));
1573 /* Clear any SER */
1574 edma_shadow0_write_array(ecc, SH_SECR, j,
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001575 BIT(i));
Peter Ujfalusie4402a12015-10-14 14:43:03 +03001576 edma_error_handler(&ecc->slave_chans[k]);
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001577 }
1578 }
Peter Ujfalusie4402a12015-10-14 14:43:03 +03001579
1580 val = edma_read(ecc, EDMA_QEMR);
1581 if (val) {
1582 dev_dbg(ecc->dev, "QEMR 0x%02x\n", val);
1583 /* Not reported, just clear the interrupt reason. */
1584 edma_write(ecc, EDMA_QEMCR, val);
1585 edma_shadow0_write(ecc, SH_QSECR, val);
1586 }
1587
1588 val = edma_read(ecc, EDMA_CCERR);
1589 if (val) {
1590 dev_warn(ecc->dev, "CCERR 0x%08x\n", val);
1591 /* Not reported, just clear the interrupt reason. */
1592 edma_write(ecc, EDMA_CCERRCLR, val);
1593 }
1594
Peter Ujfalusi7c3b8b32015-10-14 14:43:02 +03001595 if (!edma_error_pending(ecc))
Peter Ujfalusi79ad2e32015-10-14 14:43:01 +03001596 break;
1597 cnt++;
1598 if (cnt > 10)
1599 break;
1600 }
1601 edma_write(ecc, EDMA_EEVAL, 1);
1602 return IRQ_HANDLED;
1603}
1604
Matt Porterc2dde5f2012-08-22 21:09:34 -04001605/* Alloc channel resources */
1606static int edma_alloc_chan_resources(struct dma_chan *chan)
1607{
1608 struct edma_chan *echan = to_edma_chan(chan);
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001609 struct edma_cc *ecc = echan->ecc;
1610 struct device *dev = ecc->dev;
1611 enum dma_event_q eventq_no = EVENTQ_DEFAULT;
Matt Porterc2dde5f2012-08-22 21:09:34 -04001612 int ret;
Matt Porterc2dde5f2012-08-22 21:09:34 -04001613
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001614 if (echan->tc) {
1615 eventq_no = echan->tc->id;
1616 } else if (ecc->tc_list) {
1617 /* memcpy channel */
1618 echan->tc = &ecc->tc_list[ecc->info->default_queue];
1619 eventq_no = echan->tc->id;
1620 }
1621
1622 ret = edma_alloc_channel(echan, eventq_no);
Peter Ujfalusi34cf3012015-10-16 10:18:01 +03001623 if (ret)
1624 return ret;
Matt Porterc2dde5f2012-08-22 21:09:34 -04001625
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001626 echan->slot[0] = edma_alloc_slot(ecc, echan->ch_num);
Peter Ujfalusie4e886c2015-10-14 14:43:06 +03001627 if (echan->slot[0] < 0) {
1628 dev_err(dev, "Entry slot allocation failed for channel %u\n",
1629 EDMA_CHAN_SLOT(echan->ch_num));
Peter Ujfalusi34cf3012015-10-16 10:18:01 +03001630 goto err_slot;
Peter Ujfalusie4e886c2015-10-14 14:43:06 +03001631 }
1632
1633 /* Set up channel -> slot mapping for the entry slot */
Peter Ujfalusi34cf3012015-10-16 10:18:01 +03001634 edma_set_chmap(echan, echan->slot[0]);
1635 echan->alloced = true;
Matt Porterc2dde5f2012-08-22 21:09:34 -04001636
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001637 dev_dbg(dev, "Got eDMA channel %d for virt channel %d (%s trigger)\n",
1638 EDMA_CHAN_SLOT(echan->ch_num), chan->chan_id,
1639 echan->hw_triggered ? "HW" : "SW");
1640
Matt Porterc2dde5f2012-08-22 21:09:34 -04001641 return 0;
1642
Peter Ujfalusi34cf3012015-10-16 10:18:01 +03001643err_slot:
1644 edma_free_channel(echan);
Matt Porterc2dde5f2012-08-22 21:09:34 -04001645 return ret;
1646}
1647
1648/* Free channel resources */
1649static void edma_free_chan_resources(struct dma_chan *chan)
1650{
1651 struct edma_chan *echan = to_edma_chan(chan);
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001652 struct device *dev = echan->ecc->dev;
Matt Porterc2dde5f2012-08-22 21:09:34 -04001653 int i;
1654
1655 /* Terminate transfers */
Peter Ujfalusi34cf3012015-10-16 10:18:01 +03001656 edma_stop(echan);
Matt Porterc2dde5f2012-08-22 21:09:34 -04001657
1658 vchan_free_chan_resources(&echan->vchan);
1659
1660 /* Free EDMA PaRAM slots */
Peter Ujfalusie4e886c2015-10-14 14:43:06 +03001661 for (i = 0; i < EDMA_MAX_SLOTS; i++) {
Matt Porterc2dde5f2012-08-22 21:09:34 -04001662 if (echan->slot[i] >= 0) {
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03001663 edma_free_slot(echan->ecc, echan->slot[i]);
Matt Porterc2dde5f2012-08-22 21:09:34 -04001664 echan->slot[i] = -1;
1665 }
1666 }
1667
Peter Ujfalusie4e886c2015-10-14 14:43:06 +03001668 /* Set entry slot to the dummy slot */
Peter Ujfalusi34cf3012015-10-16 10:18:01 +03001669 edma_set_chmap(echan, echan->ecc->dummy_slot);
Peter Ujfalusie4e886c2015-10-14 14:43:06 +03001670
Matt Porterc2dde5f2012-08-22 21:09:34 -04001671 /* Free EDMA channel */
1672 if (echan->alloced) {
Peter Ujfalusi34cf3012015-10-16 10:18:01 +03001673 edma_free_channel(echan);
Matt Porterc2dde5f2012-08-22 21:09:34 -04001674 echan->alloced = false;
1675 }
1676
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001677 echan->tc = NULL;
1678 echan->hw_triggered = false;
1679
1680 dev_dbg(dev, "Free eDMA channel %d for virt channel %d\n",
1681 EDMA_CHAN_SLOT(echan->ch_num), chan->chan_id);
Matt Porterc2dde5f2012-08-22 21:09:34 -04001682}
1683
1684/* Send pending descriptor to hardware */
1685static void edma_issue_pending(struct dma_chan *chan)
1686{
1687 struct edma_chan *echan = to_edma_chan(chan);
1688 unsigned long flags;
1689
1690 spin_lock_irqsave(&echan->vchan.lock, flags);
1691 if (vchan_issue_pending(&echan->vchan) && !echan->edesc)
1692 edma_execute(echan);
1693 spin_unlock_irqrestore(&echan->vchan.lock, flags);
1694}
1695
John Ogness4ac31d12016-01-28 11:29:08 +01001696/*
1697 * This limit exists to avoid a possible infinite loop when waiting for proof
1698 * that a particular transfer is completed. This limit can be hit if there
1699 * are large bursts to/from slow devices or the CPU is never able to catch
1700 * the DMA hardware idle. On an AM335x transfering 48 bytes from the UART
1701 * RX-FIFO, as many as 55 loops have been seen.
1702 */
1703#define EDMA_MAX_TR_WAIT_LOOPS 1000
1704
Thomas Gleixner740b41f2014-04-28 14:34:11 -05001705static u32 edma_residue(struct edma_desc *edesc)
1706{
1707 bool dst = edesc->direction == DMA_DEV_TO_MEM;
John Ogness4ac31d12016-01-28 11:29:08 +01001708 int loop_count = EDMA_MAX_TR_WAIT_LOOPS;
1709 struct edma_chan *echan = edesc->echan;
Thomas Gleixner740b41f2014-04-28 14:34:11 -05001710 struct edma_pset *pset = edesc->pset;
1711 dma_addr_t done, pos;
1712 int i;
1713
1714 /*
1715 * We always read the dst/src position from the first RamPar
1716 * pset. That's the one which is active now.
1717 */
John Ogness4ac31d12016-01-28 11:29:08 +01001718 pos = edma_get_position(echan->ecc, echan->slot[0], dst);
1719
1720 /*
1721 * "pos" may represent a transfer request that is still being
1722 * processed by the EDMACC or EDMATC. We will busy wait until
1723 * any one of the situations occurs:
1724 * 1. the DMA hardware is idle
1725 * 2. a new transfer request is setup
1726 * 3. we hit the loop limit
1727 */
1728 while (edma_read(echan->ecc, EDMA_CCSTAT) & EDMA_CCSTAT_ACTV) {
1729 /* check if a new transfer request is setup */
1730 if (edma_get_position(echan->ecc,
1731 echan->slot[0], dst) != pos) {
1732 break;
1733 }
1734
1735 if (!--loop_count) {
1736 dev_dbg_ratelimited(echan->vchan.chan.device->dev,
1737 "%s: timeout waiting for PaRAM update\n",
1738 __func__);
1739 break;
1740 }
1741
1742 cpu_relax();
1743 }
Thomas Gleixner740b41f2014-04-28 14:34:11 -05001744
1745 /*
1746 * Cyclic is simple. Just subtract pset[0].addr from pos.
1747 *
1748 * We never update edesc->residue in the cyclic case, so we
1749 * can tell the remaining room to the end of the circular
1750 * buffer.
1751 */
1752 if (edesc->cyclic) {
1753 done = pos - pset->addr;
1754 edesc->residue_stat = edesc->residue - done;
1755 return edesc->residue_stat;
1756 }
1757
1758 /*
1759 * For SG operation we catch up with the last processed
1760 * status.
1761 */
1762 pset += edesc->processed_stat;
1763
1764 for (i = edesc->processed_stat; i < edesc->processed; i++, pset++) {
1765 /*
1766 * If we are inside this pset address range, we know
1767 * this is the active one. Get the current delta and
1768 * stop walking the psets.
1769 */
1770 if (pos >= pset->addr && pos < pset->addr + pset->len)
1771 return edesc->residue_stat - (pos - pset->addr);
1772
1773 /* Otherwise mark it done and update residue_stat. */
1774 edesc->processed_stat++;
1775 edesc->residue_stat -= pset->len;
1776 }
1777 return edesc->residue_stat;
1778}
1779
Matt Porterc2dde5f2012-08-22 21:09:34 -04001780/* Check request completion status */
1781static enum dma_status edma_tx_status(struct dma_chan *chan,
1782 dma_cookie_t cookie,
1783 struct dma_tx_state *txstate)
1784{
1785 struct edma_chan *echan = to_edma_chan(chan);
1786 struct virt_dma_desc *vdesc;
1787 enum dma_status ret;
1788 unsigned long flags;
1789
1790 ret = dma_cookie_status(chan, cookie, txstate);
Vinod Koul9d386ec2013-10-16 13:42:15 +05301791 if (ret == DMA_COMPLETE || !txstate)
Matt Porterc2dde5f2012-08-22 21:09:34 -04001792 return ret;
1793
1794 spin_lock_irqsave(&echan->vchan.lock, flags);
Thomas Gleixnerde135932014-04-28 14:19:51 -05001795 if (echan->edesc && echan->edesc->vdesc.tx.cookie == cookie)
Thomas Gleixner740b41f2014-04-28 14:34:11 -05001796 txstate->residue = edma_residue(echan->edesc);
Thomas Gleixnerde135932014-04-28 14:19:51 -05001797 else if ((vdesc = vchan_find_desc(&echan->vchan, cookie)))
1798 txstate->residue = to_edma_desc(&vdesc->tx)->residue;
Matt Porterc2dde5f2012-08-22 21:09:34 -04001799 spin_unlock_irqrestore(&echan->vchan.lock, flags);
1800
1801 return ret;
1802}
1803
Peter Ujfalusiecb7dec2015-12-09 10:18:10 +02001804static bool edma_is_memcpy_channel(int ch_num, s32 *memcpy_channels)
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001805{
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001806 if (!memcpy_channels)
1807 return false;
Peter Ujfalusiecb7dec2015-12-09 10:18:10 +02001808 while (*memcpy_channels != -1) {
1809 if (*memcpy_channels == ch_num)
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001810 return true;
Peter Ujfalusiecb7dec2015-12-09 10:18:10 +02001811 memcpy_channels++;
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001812 }
1813 return false;
1814}
1815
Peter Ujfalusi2c88ee62014-04-14 14:42:01 +03001816#define EDMA_DMA_BUSWIDTHS (BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
1817 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
Peter Ujfalusie4a899d2014-07-03 07:51:56 +03001818 BIT(DMA_SLAVE_BUSWIDTH_3_BYTES) | \
Peter Ujfalusi2c88ee62014-04-14 14:42:01 +03001819 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES))
1820
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001821static void edma_dma_init(struct edma_cc *ecc, bool legacy_mode)
Matt Porterc2dde5f2012-08-22 21:09:34 -04001822{
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001823 struct dma_device *s_ddev = &ecc->dma_slave;
1824 struct dma_device *m_ddev = NULL;
Peter Ujfalusiecb7dec2015-12-09 10:18:10 +02001825 s32 *memcpy_channels = ecc->info->memcpy_channels;
Peter Ujfalusi02f77ef2015-10-16 10:18:05 +03001826 int i, j;
Maxime Ripard9f59cd02014-11-17 14:42:47 +01001827
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001828 dma_cap_zero(s_ddev->cap_mask);
1829 dma_cap_set(DMA_SLAVE, s_ddev->cap_mask);
1830 dma_cap_set(DMA_CYCLIC, s_ddev->cap_mask);
1831 if (ecc->legacy_mode && !memcpy_channels) {
1832 dev_warn(ecc->dev,
1833 "Legacy memcpy is enabled, things might not work\n");
Maxime Ripard9f59cd02014-11-17 14:42:47 +01001834
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001835 dma_cap_set(DMA_MEMCPY, s_ddev->cap_mask);
1836 s_ddev->device_prep_dma_memcpy = edma_prep_dma_memcpy;
1837 s_ddev->directions = BIT(DMA_MEM_TO_MEM);
1838 }
Matt Porterc2dde5f2012-08-22 21:09:34 -04001839
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001840 s_ddev->device_prep_slave_sg = edma_prep_slave_sg;
1841 s_ddev->device_prep_dma_cyclic = edma_prep_dma_cyclic;
1842 s_ddev->device_alloc_chan_resources = edma_alloc_chan_resources;
1843 s_ddev->device_free_chan_resources = edma_free_chan_resources;
1844 s_ddev->device_issue_pending = edma_issue_pending;
1845 s_ddev->device_tx_status = edma_tx_status;
1846 s_ddev->device_config = edma_slave_config;
1847 s_ddev->device_pause = edma_dma_pause;
1848 s_ddev->device_resume = edma_dma_resume;
1849 s_ddev->device_terminate_all = edma_terminate_all;
Peter Ujfalusib84730f2016-02-11 11:08:42 +02001850 s_ddev->device_synchronize = edma_synchronize;
Peter Ujfalusi02f77ef2015-10-16 10:18:05 +03001851
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001852 s_ddev->src_addr_widths = EDMA_DMA_BUSWIDTHS;
1853 s_ddev->dst_addr_widths = EDMA_DMA_BUSWIDTHS;
1854 s_ddev->directions |= (BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV));
1855 s_ddev->residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
Peter Ujfalusi02f77ef2015-10-16 10:18:05 +03001856
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001857 s_ddev->dev = ecc->dev;
1858 INIT_LIST_HEAD(&s_ddev->channels);
1859
1860 if (memcpy_channels) {
1861 m_ddev = devm_kzalloc(ecc->dev, sizeof(*m_ddev), GFP_KERNEL);
1862 ecc->dma_memcpy = m_ddev;
1863
1864 dma_cap_zero(m_ddev->cap_mask);
1865 dma_cap_set(DMA_MEMCPY, m_ddev->cap_mask);
1866
1867 m_ddev->device_prep_dma_memcpy = edma_prep_dma_memcpy;
1868 m_ddev->device_alloc_chan_resources = edma_alloc_chan_resources;
1869 m_ddev->device_free_chan_resources = edma_free_chan_resources;
1870 m_ddev->device_issue_pending = edma_issue_pending;
1871 m_ddev->device_tx_status = edma_tx_status;
1872 m_ddev->device_config = edma_slave_config;
1873 m_ddev->device_pause = edma_dma_pause;
1874 m_ddev->device_resume = edma_dma_resume;
1875 m_ddev->device_terminate_all = edma_terminate_all;
Peter Ujfalusib84730f2016-02-11 11:08:42 +02001876 m_ddev->device_synchronize = edma_synchronize;
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001877
1878 m_ddev->src_addr_widths = EDMA_DMA_BUSWIDTHS;
1879 m_ddev->dst_addr_widths = EDMA_DMA_BUSWIDTHS;
1880 m_ddev->directions = BIT(DMA_MEM_TO_MEM);
1881 m_ddev->residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
1882
1883 m_ddev->dev = ecc->dev;
1884 INIT_LIST_HEAD(&m_ddev->channels);
1885 } else if (!ecc->legacy_mode) {
1886 dev_info(ecc->dev, "memcpy is disabled\n");
1887 }
Peter Ujfalusi02f77ef2015-10-16 10:18:05 +03001888
1889 for (i = 0; i < ecc->num_channels; i++) {
1890 struct edma_chan *echan = &ecc->slave_chans[i];
1891 echan->ch_num = EDMA_CTLR_CHAN(ecc->id, i);
1892 echan->ecc = ecc;
1893 echan->vchan.desc_free = edma_desc_free;
1894
Peter Ujfalusi1be53362015-10-16 10:18:10 +03001895 if (m_ddev && edma_is_memcpy_channel(i, memcpy_channels))
1896 vchan_init(&echan->vchan, m_ddev);
1897 else
1898 vchan_init(&echan->vchan, s_ddev);
Peter Ujfalusi02f77ef2015-10-16 10:18:05 +03001899
1900 INIT_LIST_HEAD(&echan->node);
1901 for (j = 0; j < EDMA_MAX_SLOTS; j++)
1902 echan->slot[j] = -1;
1903 }
Matt Porterc2dde5f2012-08-22 21:09:34 -04001904}
1905
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03001906static int edma_setup_from_hw(struct device *dev, struct edma_soc_info *pdata,
1907 struct edma_cc *ecc)
1908{
1909 int i;
1910 u32 value, cccfg;
1911 s8 (*queue_priority_map)[2];
1912
1913 /* Decode the eDMA3 configuration from CCCFG register */
1914 cccfg = edma_read(ecc, EDMA_CCCFG);
1915
1916 value = GET_NUM_REGN(cccfg);
1917 ecc->num_region = BIT(value);
1918
1919 value = GET_NUM_DMACH(cccfg);
1920 ecc->num_channels = BIT(value + 1);
1921
Peter Ujfalusi633e42b2015-10-16 10:18:04 +03001922 value = GET_NUM_QDMACH(cccfg);
1923 ecc->num_qchannels = value * 2;
1924
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03001925 value = GET_NUM_PAENTRY(cccfg);
1926 ecc->num_slots = BIT(value + 4);
1927
1928 value = GET_NUM_EVQUE(cccfg);
1929 ecc->num_tc = value + 1;
1930
Peter Ujfalusi4ab54f62015-10-14 14:43:04 +03001931 ecc->chmap_exist = (cccfg & CHMAP_EXIST) ? true : false;
1932
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03001933 dev_dbg(dev, "eDMA3 CC HW configuration (cccfg: 0x%08x):\n", cccfg);
1934 dev_dbg(dev, "num_region: %u\n", ecc->num_region);
1935 dev_dbg(dev, "num_channels: %u\n", ecc->num_channels);
Peter Ujfalusi633e42b2015-10-16 10:18:04 +03001936 dev_dbg(dev, "num_qchannels: %u\n", ecc->num_qchannels);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03001937 dev_dbg(dev, "num_slots: %u\n", ecc->num_slots);
1938 dev_dbg(dev, "num_tc: %u\n", ecc->num_tc);
Peter Ujfalusi4ab54f62015-10-14 14:43:04 +03001939 dev_dbg(dev, "chmap_exist: %s\n", ecc->chmap_exist ? "yes" : "no");
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03001940
1941 /* Nothing need to be done if queue priority is provided */
1942 if (pdata->queue_priority_mapping)
1943 return 0;
1944
1945 /*
1946 * Configure TC/queue priority as follows:
1947 * Q0 - priority 0
1948 * Q1 - priority 1
1949 * Q2 - priority 2
1950 * ...
1951 * The meaning of priority numbers: 0 highest priority, 7 lowest
1952 * priority. So Q0 is the highest priority queue and the last queue has
1953 * the lowest priority.
1954 */
Peter Ujfalusi547c6e22015-10-14 14:42:55 +03001955 queue_priority_map = devm_kcalloc(dev, ecc->num_tc + 1, sizeof(s8),
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03001956 GFP_KERNEL);
1957 if (!queue_priority_map)
1958 return -ENOMEM;
1959
1960 for (i = 0; i < ecc->num_tc; i++) {
1961 queue_priority_map[i][0] = i;
1962 queue_priority_map[i][1] = i;
1963 }
1964 queue_priority_map[i][0] = -1;
1965 queue_priority_map[i][1] = -1;
1966
1967 pdata->queue_priority_mapping = queue_priority_map;
1968 /* Default queue has the lowest priority */
1969 pdata->default_queue = i - 1;
1970
1971 return 0;
1972}
1973
1974#if IS_ENABLED(CONFIG_OF)
1975static int edma_xbar_event_map(struct device *dev, struct edma_soc_info *pdata,
1976 size_t sz)
1977{
1978 const char pname[] = "ti,edma-xbar-event-map";
1979 struct resource res;
1980 void __iomem *xbar;
1981 s16 (*xbar_chans)[2];
1982 size_t nelm = sz / sizeof(s16);
1983 u32 shift, offset, mux;
1984 int ret, i;
1985
Peter Ujfalusi547c6e22015-10-14 14:42:55 +03001986 xbar_chans = devm_kcalloc(dev, nelm + 2, sizeof(s16), GFP_KERNEL);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03001987 if (!xbar_chans)
1988 return -ENOMEM;
1989
1990 ret = of_address_to_resource(dev->of_node, 1, &res);
1991 if (ret)
1992 return -ENOMEM;
1993
1994 xbar = devm_ioremap(dev, res.start, resource_size(&res));
1995 if (!xbar)
1996 return -ENOMEM;
1997
1998 ret = of_property_read_u16_array(dev->of_node, pname, (u16 *)xbar_chans,
1999 nelm);
2000 if (ret)
2001 return -EIO;
2002
2003 /* Invalidate last entry for the other user of this mess */
2004 nelm >>= 1;
2005 xbar_chans[nelm][0] = -1;
2006 xbar_chans[nelm][1] = -1;
2007
2008 for (i = 0; i < nelm; i++) {
2009 shift = (xbar_chans[i][1] & 0x03) << 3;
2010 offset = xbar_chans[i][1] & 0xfffffffc;
2011 mux = readl(xbar + offset);
2012 mux &= ~(0xff << shift);
2013 mux |= xbar_chans[i][0] << shift;
2014 writel(mux, (xbar + offset));
2015 }
2016
2017 pdata->xbar_chans = (const s16 (*)[2]) xbar_chans;
2018 return 0;
2019}
2020
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002021static struct edma_soc_info *edma_setup_info_from_dt(struct device *dev,
2022 bool legacy_mode)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002023{
2024 struct edma_soc_info *info;
Peter Ujfalusi966a87b2015-10-16 10:18:07 +03002025 struct property *prop;
2026 size_t sz;
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002027 int ret;
2028
2029 info = devm_kzalloc(dev, sizeof(struct edma_soc_info), GFP_KERNEL);
2030 if (!info)
2031 return ERR_PTR(-ENOMEM);
2032
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002033 if (legacy_mode) {
2034 prop = of_find_property(dev->of_node, "ti,edma-xbar-event-map",
2035 &sz);
2036 if (prop) {
2037 ret = edma_xbar_event_map(dev, info, sz);
2038 if (ret)
2039 return ERR_PTR(ret);
2040 }
2041 return info;
2042 }
2043
2044 /* Get the list of channels allocated to be used for memcpy */
2045 prop = of_find_property(dev->of_node, "ti,edma-memcpy-channels", &sz);
Peter Ujfalusi966a87b2015-10-16 10:18:07 +03002046 if (prop) {
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002047 const char pname[] = "ti,edma-memcpy-channels";
Peter Ujfalusiecb7dec2015-12-09 10:18:10 +02002048 size_t nelm = sz / sizeof(s32);
2049 s32 *memcpy_ch;
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002050
Peter Ujfalusiecb7dec2015-12-09 10:18:10 +02002051 memcpy_ch = devm_kcalloc(dev, nelm + 1, sizeof(s32),
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002052 GFP_KERNEL);
2053 if (!memcpy_ch)
2054 return ERR_PTR(-ENOMEM);
2055
Peter Ujfalusiecb7dec2015-12-09 10:18:10 +02002056 ret = of_property_read_u32_array(dev->of_node, pname,
2057 (u32 *)memcpy_ch, nelm);
Peter Ujfalusi966a87b2015-10-16 10:18:07 +03002058 if (ret)
2059 return ERR_PTR(ret);
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002060
2061 memcpy_ch[nelm] = -1;
2062 info->memcpy_channels = memcpy_ch;
2063 }
2064
2065 prop = of_find_property(dev->of_node, "ti,edma-reserved-slot-ranges",
2066 &sz);
2067 if (prop) {
2068 const char pname[] = "ti,edma-reserved-slot-ranges";
Peter Ujfalusiae0add72015-12-09 10:18:11 +02002069 u32 (*tmp)[2];
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002070 s16 (*rsv_slots)[2];
Peter Ujfalusiae0add72015-12-09 10:18:11 +02002071 size_t nelm = sz / sizeof(*tmp);
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002072 struct edma_rsv_info *rsv_info;
Peter Ujfalusiae0add72015-12-09 10:18:11 +02002073 int i;
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002074
2075 if (!nelm)
2076 return info;
2077
Peter Ujfalusiae0add72015-12-09 10:18:11 +02002078 tmp = kcalloc(nelm, sizeof(*tmp), GFP_KERNEL);
2079 if (!tmp)
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002080 return ERR_PTR(-ENOMEM);
2081
Peter Ujfalusiae0add72015-12-09 10:18:11 +02002082 rsv_info = devm_kzalloc(dev, sizeof(*rsv_info), GFP_KERNEL);
2083 if (!rsv_info) {
2084 kfree(tmp);
2085 return ERR_PTR(-ENOMEM);
2086 }
2087
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002088 rsv_slots = devm_kcalloc(dev, nelm + 1, sizeof(*rsv_slots),
2089 GFP_KERNEL);
Peter Ujfalusiae0add72015-12-09 10:18:11 +02002090 if (!rsv_slots) {
2091 kfree(tmp);
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002092 return ERR_PTR(-ENOMEM);
Peter Ujfalusiae0add72015-12-09 10:18:11 +02002093 }
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002094
Peter Ujfalusiae0add72015-12-09 10:18:11 +02002095 ret = of_property_read_u32_array(dev->of_node, pname,
2096 (u32 *)tmp, nelm * 2);
2097 if (ret) {
2098 kfree(tmp);
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002099 return ERR_PTR(ret);
Peter Ujfalusiae0add72015-12-09 10:18:11 +02002100 }
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002101
Peter Ujfalusiae0add72015-12-09 10:18:11 +02002102 for (i = 0; i < nelm; i++) {
2103 rsv_slots[i][0] = tmp[i][0];
2104 rsv_slots[i][1] = tmp[i][1];
2105 }
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002106 rsv_slots[nelm][0] = -1;
2107 rsv_slots[nelm][1] = -1;
Peter Ujfalusiae0add72015-12-09 10:18:11 +02002108
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002109 info->rsv = rsv_info;
2110 info->rsv->rsv_slots = (const s16 (*)[2])rsv_slots;
Peter Ujfalusiae0add72015-12-09 10:18:11 +02002111
2112 kfree(tmp);
Peter Ujfalusi966a87b2015-10-16 10:18:07 +03002113 }
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002114
2115 return info;
2116}
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002117
2118static struct dma_chan *of_edma_xlate(struct of_phandle_args *dma_spec,
2119 struct of_dma *ofdma)
2120{
2121 struct edma_cc *ecc = ofdma->of_dma_data;
2122 struct dma_chan *chan = NULL;
2123 struct edma_chan *echan;
2124 int i;
2125
2126 if (!ecc || dma_spec->args_count < 1)
2127 return NULL;
2128
2129 for (i = 0; i < ecc->num_channels; i++) {
2130 echan = &ecc->slave_chans[i];
2131 if (echan->ch_num == dma_spec->args[0]) {
2132 chan = &echan->vchan.chan;
2133 break;
2134 }
2135 }
2136
2137 if (!chan)
2138 return NULL;
2139
2140 if (echan->ecc->legacy_mode && dma_spec->args_count == 1)
2141 goto out;
2142
2143 if (!echan->ecc->legacy_mode && dma_spec->args_count == 2 &&
2144 dma_spec->args[1] < echan->ecc->num_tc) {
2145 echan->tc = &echan->ecc->tc_list[dma_spec->args[1]];
2146 goto out;
2147 }
2148
2149 return NULL;
2150out:
2151 /* The channel is going to be used as HW synchronized */
2152 echan->hw_triggered = true;
2153 return dma_get_slave_channel(chan);
2154}
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002155#else
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002156static struct edma_soc_info *edma_setup_info_from_dt(struct device *dev,
2157 bool legacy_mode)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002158{
2159 return ERR_PTR(-EINVAL);
2160}
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002161
2162static struct dma_chan *of_edma_xlate(struct of_phandle_args *dma_spec,
2163 struct of_dma *ofdma)
2164{
2165 return NULL;
2166}
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002167#endif
2168
Bill Pemberton463a1f82012-11-19 13:22:55 -05002169static int edma_probe(struct platform_device *pdev)
Matt Porterc2dde5f2012-08-22 21:09:34 -04002170{
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002171 struct edma_soc_info *info = pdev->dev.platform_data;
2172 s8 (*queue_priority_mapping)[2];
2173 int i, off, ln;
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002174 const s16 (*rsv_slots)[2];
2175 const s16 (*xbar_chans)[2];
2176 int irq;
2177 char *irq_name;
2178 struct resource *mem;
2179 struct device_node *node = pdev->dev.of_node;
2180 struct device *dev = &pdev->dev;
2181 struct edma_cc *ecc;
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002182 bool legacy_mode = true;
Matt Porterc2dde5f2012-08-22 21:09:34 -04002183 int ret;
2184
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002185 if (node) {
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002186 const struct of_device_id *match;
2187
2188 match = of_match_node(edma_of_ids, node);
2189 if (match && (u32)match->data == EDMA_BINDING_TPCC)
2190 legacy_mode = false;
2191
2192 info = edma_setup_info_from_dt(dev, legacy_mode);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002193 if (IS_ERR(info)) {
2194 dev_err(dev, "failed to get DT data\n");
2195 return PTR_ERR(info);
2196 }
2197 }
2198
2199 if (!info)
2200 return -ENODEV;
2201
2202 pm_runtime_enable(dev);
2203 ret = pm_runtime_get_sync(dev);
2204 if (ret < 0) {
2205 dev_err(dev, "pm_runtime_get_sync() failed\n");
2206 return ret;
2207 }
2208
Peter Ujfalusi907f74a2015-10-14 14:42:56 +03002209 ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
Russell King94cb0e72013-06-27 13:45:16 +01002210 if (ret)
2211 return ret;
2212
Peter Ujfalusi907f74a2015-10-14 14:42:56 +03002213 ecc = devm_kzalloc(dev, sizeof(*ecc), GFP_KERNEL);
Peter Griffinaef94fe2016-06-07 18:38:41 +01002214 if (!ecc)
Matt Porterc2dde5f2012-08-22 21:09:34 -04002215 return -ENOMEM;
Matt Porterc2dde5f2012-08-22 21:09:34 -04002216
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002217 ecc->dev = dev;
2218 ecc->id = pdev->id;
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002219 ecc->legacy_mode = legacy_mode;
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002220 /* When booting with DT the pdev->id is -1 */
2221 if (ecc->id < 0)
2222 ecc->id = 0;
Peter Ujfalusica304fa2015-10-14 14:42:49 +03002223
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002224 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "edma3_cc");
2225 if (!mem) {
2226 dev_dbg(dev, "mem resource not found, using index 0\n");
2227 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2228 if (!mem) {
2229 dev_err(dev, "no mem resource?\n");
2230 return -ENODEV;
2231 }
2232 }
2233 ecc->base = devm_ioremap_resource(dev, mem);
2234 if (IS_ERR(ecc->base))
2235 return PTR_ERR(ecc->base);
Peter Ujfalusib2c843a2015-10-14 14:42:50 +03002236
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002237 platform_set_drvdata(pdev, ecc);
2238
2239 /* Get eDMA3 configuration from IP */
2240 ret = edma_setup_from_hw(dev, info, ecc);
2241 if (ret)
2242 return ret;
2243
Peter Ujfalusicb782052015-10-14 14:42:54 +03002244 /* Allocate memory based on the information we got from the IP */
2245 ecc->slave_chans = devm_kcalloc(dev, ecc->num_channels,
2246 sizeof(*ecc->slave_chans), GFP_KERNEL);
2247 if (!ecc->slave_chans)
2248 return -ENOMEM;
2249
Peter Ujfalusi7a73b132015-10-14 14:43:05 +03002250 ecc->slot_inuse = devm_kcalloc(dev, BITS_TO_LONGS(ecc->num_slots),
Peter Ujfalusicb782052015-10-14 14:42:54 +03002251 sizeof(unsigned long), GFP_KERNEL);
Peter Ujfalusi7a73b132015-10-14 14:43:05 +03002252 if (!ecc->slot_inuse)
Peter Ujfalusicb782052015-10-14 14:42:54 +03002253 return -ENOMEM;
2254
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002255 ecc->default_queue = info->default_queue;
2256
2257 for (i = 0; i < ecc->num_slots; i++)
2258 edma_write_slot(ecc, i, &dummy_paramset);
2259
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002260 if (info->rsv) {
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002261 /* Set the reserved slots in inuse list */
2262 rsv_slots = info->rsv->rsv_slots;
2263 if (rsv_slots) {
2264 for (i = 0; rsv_slots[i][0] != -1; i++) {
2265 off = rsv_slots[i][0];
2266 ln = rsv_slots[i][1];
Peter Ujfalusi7a73b132015-10-14 14:43:05 +03002267 set_bits(off, ln, ecc->slot_inuse);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002268 }
2269 }
2270 }
2271
2272 /* Clear the xbar mapped channels in unused list */
2273 xbar_chans = info->xbar_chans;
2274 if (xbar_chans) {
2275 for (i = 0; xbar_chans[i][1] != -1; i++) {
2276 off = xbar_chans[i][1];
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002277 }
2278 }
2279
2280 irq = platform_get_irq_byname(pdev, "edma3_ccint");
2281 if (irq < 0 && node)
2282 irq = irq_of_parse_and_map(node, 0);
2283
2284 if (irq >= 0) {
2285 irq_name = devm_kasprintf(dev, GFP_KERNEL, "%s_ccint",
2286 dev_name(dev));
2287 ret = devm_request_irq(dev, irq, dma_irq_handler, 0, irq_name,
2288 ecc);
2289 if (ret) {
2290 dev_err(dev, "CCINT (%d) failed --> %d\n", irq, ret);
2291 return ret;
2292 }
Vinod Koul638001e2016-07-01 11:34:35 +05302293 ecc->ccint = irq;
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002294 }
2295
2296 irq = platform_get_irq_byname(pdev, "edma3_ccerrint");
2297 if (irq < 0 && node)
2298 irq = irq_of_parse_and_map(node, 2);
2299
2300 if (irq >= 0) {
2301 irq_name = devm_kasprintf(dev, GFP_KERNEL, "%s_ccerrint",
2302 dev_name(dev));
2303 ret = devm_request_irq(dev, irq, dma_ccerr_handler, 0, irq_name,
2304 ecc);
2305 if (ret) {
2306 dev_err(dev, "CCERRINT (%d) failed --> %d\n", irq, ret);
2307 return ret;
2308 }
Vinod Koul638001e2016-07-01 11:34:35 +05302309 ecc->ccerrint = irq;
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002310 }
2311
Peter Ujfalusie4e886c2015-10-14 14:43:06 +03002312 ecc->dummy_slot = edma_alloc_slot(ecc, EDMA_SLOT_ANY);
2313 if (ecc->dummy_slot < 0) {
2314 dev_err(dev, "Can't allocate PaRAM dummy slot\n");
2315 return ecc->dummy_slot;
2316 }
2317
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002318 queue_priority_mapping = info->queue_priority_mapping;
2319
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002320 if (!ecc->legacy_mode) {
2321 int lowest_priority = 0;
2322 struct of_phandle_args tc_args;
2323
2324 ecc->tc_list = devm_kcalloc(dev, ecc->num_tc,
2325 sizeof(*ecc->tc_list), GFP_KERNEL);
2326 if (!ecc->tc_list)
2327 return -ENOMEM;
2328
2329 for (i = 0;; i++) {
2330 ret = of_parse_phandle_with_fixed_args(node, "ti,tptcs",
2331 1, i, &tc_args);
2332 if (ret || i == ecc->num_tc)
2333 break;
2334
2335 ecc->tc_list[i].node = tc_args.np;
2336 ecc->tc_list[i].id = i;
2337 queue_priority_mapping[i][1] = tc_args.args[0];
2338 if (queue_priority_mapping[i][1] > lowest_priority) {
2339 lowest_priority = queue_priority_mapping[i][1];
2340 info->default_queue = i;
2341 }
2342 }
2343 }
2344
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002345 /* Event queue priority mapping */
2346 for (i = 0; queue_priority_mapping[i][0] != -1; i++)
2347 edma_assign_priority_to_queue(ecc, queue_priority_mapping[i][0],
2348 queue_priority_mapping[i][1]);
2349
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002350 for (i = 0; i < ecc->num_region; i++) {
2351 edma_write_array2(ecc, EDMA_DRAE, i, 0, 0x0);
2352 edma_write_array2(ecc, EDMA_DRAE, i, 1, 0x0);
2353 edma_write_array(ecc, EDMA_QRAE, i, 0x0);
2354 }
2355 ecc->info = info;
2356
Peter Ujfalusi02f77ef2015-10-16 10:18:05 +03002357 /* Init the dma device and channels */
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002358 edma_dma_init(ecc, legacy_mode);
Matt Porterc2dde5f2012-08-22 21:09:34 -04002359
Peter Ujfalusi34cf3012015-10-16 10:18:01 +03002360 for (i = 0; i < ecc->num_channels; i++) {
2361 /* Assign all channels to the default queue */
Peter Ujfalusif9425de2015-10-16 10:18:03 +03002362 edma_assign_channel_eventq(&ecc->slave_chans[i],
2363 info->default_queue);
Peter Ujfalusi34cf3012015-10-16 10:18:01 +03002364 /* Set entry slot to the dummy slot */
2365 edma_set_chmap(&ecc->slave_chans[i], ecc->dummy_slot);
2366 }
2367
Peter Ujfalusi23e67232015-12-14 22:47:41 +02002368 ecc->dma_slave.filter.map = info->slave_map;
2369 ecc->dma_slave.filter.mapcnt = info->slavecnt;
2370 ecc->dma_slave.filter.fn = edma_filter_fn;
2371
Matt Porterc2dde5f2012-08-22 21:09:34 -04002372 ret = dma_async_device_register(&ecc->dma_slave);
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002373 if (ret) {
2374 dev_err(dev, "slave ddev registration failed (%d)\n", ret);
Matt Porterc2dde5f2012-08-22 21:09:34 -04002375 goto err_reg1;
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002376 }
2377
2378 if (ecc->dma_memcpy) {
2379 ret = dma_async_device_register(ecc->dma_memcpy);
2380 if (ret) {
2381 dev_err(dev, "memcpy ddev registration failed (%d)\n",
2382 ret);
2383 dma_async_device_unregister(&ecc->dma_slave);
2384 goto err_reg1;
2385 }
2386 }
Matt Porterc2dde5f2012-08-22 21:09:34 -04002387
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002388 if (node)
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002389 of_dma_controller_register(node, of_edma_xlate, ecc);
Peter Ujfalusidc9b60552015-10-14 14:42:47 +03002390
Peter Ujfalusi907f74a2015-10-14 14:42:56 +03002391 dev_info(dev, "TI EDMA DMA engine driver\n");
Matt Porterc2dde5f2012-08-22 21:09:34 -04002392
2393 return 0;
2394
2395err_reg1:
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002396 edma_free_slot(ecc, ecc->dummy_slot);
Matt Porterc2dde5f2012-08-22 21:09:34 -04002397 return ret;
2398}
2399
Vinod Koulf4e06282016-07-01 13:51:41 +05302400static void edma_cleanupp_vchan(struct dma_device *dmadev)
2401{
2402 struct edma_chan *echan, *_echan;
2403
2404 list_for_each_entry_safe(echan, _echan,
2405 &dmadev->channels, vchan.chan.device_node) {
2406 list_del(&echan->vchan.chan.device_node);
2407 tasklet_kill(&echan->vchan.task);
2408 }
2409}
2410
Greg Kroah-Hartman4bf27b82012-12-21 15:09:59 -08002411static int edma_remove(struct platform_device *pdev)
Matt Porterc2dde5f2012-08-22 21:09:34 -04002412{
2413 struct device *dev = &pdev->dev;
2414 struct edma_cc *ecc = dev_get_drvdata(dev);
2415
Vinod Koul638001e2016-07-01 11:34:35 +05302416 devm_free_irq(dev, ecc->ccint, ecc);
2417 devm_free_irq(dev, ecc->ccerrint, ecc);
2418
Vinod Koulf4e06282016-07-01 13:51:41 +05302419 edma_cleanupp_vchan(&ecc->dma_slave);
2420
Peter Ujfalusi907f74a2015-10-14 14:42:56 +03002421 if (dev->of_node)
2422 of_dma_controller_free(dev->of_node);
Matt Porterc2dde5f2012-08-22 21:09:34 -04002423 dma_async_device_unregister(&ecc->dma_slave);
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002424 if (ecc->dma_memcpy)
2425 dma_async_device_unregister(ecc->dma_memcpy);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002426 edma_free_slot(ecc, ecc->dummy_slot);
Matt Porterc2dde5f2012-08-22 21:09:34 -04002427
2428 return 0;
2429}
2430
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002431#ifdef CONFIG_PM_SLEEP
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002432static int edma_pm_suspend(struct device *dev)
2433{
2434 struct edma_cc *ecc = dev_get_drvdata(dev);
2435 struct edma_chan *echan = ecc->slave_chans;
2436 int i;
2437
2438 for (i = 0; i < ecc->num_channels; i++) {
Peter Ujfalusi23f49fd2016-04-06 13:01:46 +03002439 if (echan[i].alloced)
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002440 edma_setup_interrupt(&echan[i], false);
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002441 }
2442
2443 return 0;
2444}
2445
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002446static int edma_pm_resume(struct device *dev)
2447{
2448 struct edma_cc *ecc = dev_get_drvdata(dev);
Peter Ujfalusie4e886c2015-10-14 14:43:06 +03002449 struct edma_chan *echan = ecc->slave_chans;
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002450 int i;
2451 s8 (*queue_priority_mapping)[2];
2452
2453 queue_priority_mapping = ecc->info->queue_priority_mapping;
2454
2455 /* Event queue priority mapping */
2456 for (i = 0; queue_priority_mapping[i][0] != -1; i++)
2457 edma_assign_priority_to_queue(ecc, queue_priority_mapping[i][0],
2458 queue_priority_mapping[i][1]);
2459
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002460 for (i = 0; i < ecc->num_channels; i++) {
Peter Ujfalusie4e886c2015-10-14 14:43:06 +03002461 if (echan[i].alloced) {
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002462 /* ensure access through shadow region 0 */
2463 edma_or_array2(ecc, EDMA_DRAE, 0, i >> 5,
2464 BIT(i & 0x1f));
2465
Peter Ujfalusi34cf3012015-10-16 10:18:01 +03002466 edma_setup_interrupt(&echan[i], true);
Peter Ujfalusie4e886c2015-10-14 14:43:06 +03002467
2468 /* Set up channel -> slot mapping for the entry slot */
Peter Ujfalusi34cf3012015-10-16 10:18:01 +03002469 edma_set_chmap(&echan[i], echan[i].slot[0]);
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002470 }
2471 }
2472
2473 return 0;
2474}
2475#endif
2476
2477static const struct dev_pm_ops edma_pm_ops = {
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002478 SET_LATE_SYSTEM_SLEEP_PM_OPS(edma_pm_suspend, edma_pm_resume)
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002479};
2480
Matt Porterc2dde5f2012-08-22 21:09:34 -04002481static struct platform_driver edma_driver = {
2482 .probe = edma_probe,
Bill Pembertona7d6e3e2012-11-19 13:20:04 -05002483 .remove = edma_remove,
Matt Porterc2dde5f2012-08-22 21:09:34 -04002484 .driver = {
Peter Ujfalusi2b6b3b72015-10-14 14:42:53 +03002485 .name = "edma",
2486 .pm = &edma_pm_ops,
2487 .of_match_table = edma_of_ids,
Matt Porterc2dde5f2012-08-22 21:09:34 -04002488 },
2489};
2490
Peter Ujfalusi4fa2d092015-12-16 15:19:05 +02002491static int edma_tptc_probe(struct platform_device *pdev)
2492{
Peter Ujfalusi23f49fd2016-04-06 13:01:46 +03002493 pm_runtime_enable(&pdev->dev);
2494 return pm_runtime_get_sync(&pdev->dev);
Peter Ujfalusi4fa2d092015-12-16 15:19:05 +02002495}
2496
Peter Ujfalusi34635b1a2015-11-02 15:21:40 +02002497static struct platform_driver edma_tptc_driver = {
Peter Ujfalusi4fa2d092015-12-16 15:19:05 +02002498 .probe = edma_tptc_probe,
Peter Ujfalusi34635b1a2015-11-02 15:21:40 +02002499 .driver = {
2500 .name = "edma3-tptc",
2501 .of_match_table = edma_tptc_of_ids,
2502 },
2503};
2504
Matt Porterc2dde5f2012-08-22 21:09:34 -04002505bool edma_filter_fn(struct dma_chan *chan, void *param)
2506{
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002507 bool match = false;
2508
Matt Porterc2dde5f2012-08-22 21:09:34 -04002509 if (chan->device->dev->driver == &edma_driver.driver) {
2510 struct edma_chan *echan = to_edma_chan(chan);
2511 unsigned ch_req = *(unsigned *)param;
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002512 if (ch_req == echan->ch_num) {
2513 /* The channel is going to be used as HW synchronized */
2514 echan->hw_triggered = true;
2515 match = true;
2516 }
Matt Porterc2dde5f2012-08-22 21:09:34 -04002517 }
Peter Ujfalusi1be53362015-10-16 10:18:10 +03002518 return match;
Matt Porterc2dde5f2012-08-22 21:09:34 -04002519}
2520EXPORT_SYMBOL(edma_filter_fn);
2521
Matt Porterc2dde5f2012-08-22 21:09:34 -04002522static int edma_init(void)
2523{
Peter Ujfalusi34635b1a2015-11-02 15:21:40 +02002524 int ret;
2525
2526 ret = platform_driver_register(&edma_tptc_driver);
2527 if (ret)
2528 return ret;
2529
Arnd Bergmann5305e4d2014-10-24 18:14:01 +02002530 return platform_driver_register(&edma_driver);
Matt Porterc2dde5f2012-08-22 21:09:34 -04002531}
2532subsys_initcall(edma_init);
2533
2534static void __exit edma_exit(void)
2535{
Matt Porterc2dde5f2012-08-22 21:09:34 -04002536 platform_driver_unregister(&edma_driver);
Peter Ujfalusi34635b1a2015-11-02 15:21:40 +02002537 platform_driver_unregister(&edma_tptc_driver);
Matt Porterc2dde5f2012-08-22 21:09:34 -04002538}
2539module_exit(edma_exit);
2540
Josh Boyerd71505b2013-09-04 10:32:50 -04002541MODULE_AUTHOR("Matt Porter <matt.porter@linaro.org>");
Matt Porterc2dde5f2012-08-22 21:09:34 -04002542MODULE_DESCRIPTION("TI EDMA DMA engine driver");
2543MODULE_LICENSE("GPL v2");