blob: 45e809f4acdac46b4ea75317113bcb86342bf7cb [file] [log] [blame]
Linus Walleij8d318a52010-03-30 15:33:42 +02001/*
Per Forlind49278e2010-12-20 18:31:38 +01002 * Copyright (C) Ericsson AB 2007-2008
3 * Copyright (C) ST-Ericsson SA 2008-2010
Per Forlin661385f2010-10-06 09:05:28 +00004 * Author: Per Forlin <per.forlin@stericsson.com> for ST-Ericsson
Jonas Aaberg767a9672010-08-09 12:08:34 +00005 * Author: Jonas Aaberg <jonas.aberg@stericsson.com> for ST-Ericsson
Linus Walleij8d318a52010-03-30 15:33:42 +02006 * License terms: GNU General Public License (GPL) version 2
Linus Walleij8d318a52010-03-30 15:33:42 +02007 */
8
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +00009#include <linux/dma-mapping.h>
Linus Walleij8d318a52010-03-30 15:33:42 +020010#include <linux/kernel.h>
11#include <linux/slab.h>
Paul Gortmakerf492b212011-07-31 16:17:36 -040012#include <linux/export.h>
Linus Walleij8d318a52010-03-30 15:33:42 +020013#include <linux/dmaengine.h>
14#include <linux/platform_device.h>
15#include <linux/clk.h>
16#include <linux/delay.h>
Guennadi Liakhovetskic95905a2013-09-18 09:33:08 +020017#include <linux/log2.h>
Narayanan G7fb3e752011-11-17 17:26:41 +053018#include <linux/pm.h>
19#include <linux/pm_runtime.h>
Jonas Aaberg698e4732010-08-09 12:08:56 +000020#include <linux/err.h>
Lee Jones1814a172013-05-03 15:32:11 +010021#include <linux/of.h>
Lee Jonesfa332de2013-05-03 15:32:12 +010022#include <linux/of_dma.h>
Linus Walleijf4b89762011-06-27 11:33:46 +020023#include <linux/amba/bus.h>
Linus Walleij15e4b782012-04-12 18:12:43 +020024#include <linux/regulator/consumer.h>
Linus Walleij865fab62012-10-18 14:20:16 +020025#include <linux/platform_data/dma-ste-dma40.h>
Linus Walleij8d318a52010-03-30 15:33:42 +020026
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000027#include "dmaengine.h"
Linus Walleij8d318a52010-03-30 15:33:42 +020028#include "ste_dma40_ll.h"
29
30#define D40_NAME "dma40"
31
32#define D40_PHY_CHAN -1
33
34/* For masking out/in 2 bit channel positions */
35#define D40_CHAN_POS(chan) (2 * (chan / 2))
36#define D40_CHAN_POS_MASK(chan) (0x3 << D40_CHAN_POS(chan))
37
38/* Maximum iterations taken before giving up suspending a channel */
39#define D40_SUSPEND_MAX_IT 500
40
Narayanan G7fb3e752011-11-17 17:26:41 +053041/* Milliseconds */
42#define DMA40_AUTOSUSPEND_DELAY 100
43
Linus Walleij508849a2010-06-20 21:26:07 +000044/* Hardware requirement on LCLA alignment */
45#define LCLA_ALIGNMENT 0x40000
Jonas Aaberg698e4732010-08-09 12:08:56 +000046
47/* Max number of links per event group */
48#define D40_LCLA_LINK_PER_EVENT_GRP 128
49#define D40_LCLA_END D40_LCLA_LINK_PER_EVENT_GRP
50
Lee Jonesdb72da92013-05-03 15:32:03 +010051/* Max number of logical channels per physical channel */
52#define D40_MAX_LOG_CHAN_PER_PHY 32
53
Linus Walleij508849a2010-06-20 21:26:07 +000054/* Attempts before giving up to trying to get pages that are aligned */
55#define MAX_LCLA_ALLOC_ATTEMPTS 256
56
57/* Bit markings for allocation map */
Lee Jones8a3b6e12013-05-15 10:51:52 +010058#define D40_ALLOC_FREE BIT(31)
59#define D40_ALLOC_PHY BIT(30)
Linus Walleij8d318a52010-03-30 15:33:42 +020060#define D40_ALLOC_LOG_FREE 0
61
Lee Jonesa7dacb62013-05-15 10:51:59 +010062#define D40_MEMCPY_MAX_CHANS 8
63
Lee Jones664a57e2013-05-03 15:31:53 +010064/* Reserved event lines for memcpy only. */
Linus Walleija2acaa22013-05-03 21:46:09 +020065#define DB8500_DMA_MEMCPY_EV_0 51
66#define DB8500_DMA_MEMCPY_EV_1 56
67#define DB8500_DMA_MEMCPY_EV_2 57
68#define DB8500_DMA_MEMCPY_EV_3 58
69#define DB8500_DMA_MEMCPY_EV_4 59
70#define DB8500_DMA_MEMCPY_EV_5 60
71
72static int dma40_memcpy_channels[] = {
73 DB8500_DMA_MEMCPY_EV_0,
74 DB8500_DMA_MEMCPY_EV_1,
75 DB8500_DMA_MEMCPY_EV_2,
76 DB8500_DMA_MEMCPY_EV_3,
77 DB8500_DMA_MEMCPY_EV_4,
78 DB8500_DMA_MEMCPY_EV_5,
79};
Lee Jones664a57e2013-05-03 15:31:53 +010080
Lee Jones29027a12013-05-03 15:31:54 +010081/* Default configuration for physcial memcpy */
Fabio Baltierib4a1ccd2013-06-20 11:17:39 +020082static struct stedma40_chan_cfg dma40_memcpy_conf_phy = {
Lee Jones29027a12013-05-03 15:31:54 +010083 .mode = STEDMA40_MODE_PHYSICAL,
Lee Jones2c2b62d2013-05-15 10:51:54 +010084 .dir = DMA_MEM_TO_MEM,
Lee Jones29027a12013-05-03 15:31:54 +010085
Lee Jones43f2e1a2013-05-15 11:51:57 +020086 .src_info.data_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
Lee Jones29027a12013-05-03 15:31:54 +010087 .src_info.psize = STEDMA40_PSIZE_PHY_1,
88 .src_info.flow_ctrl = STEDMA40_NO_FLOW_CTRL,
89
Lee Jones43f2e1a2013-05-15 11:51:57 +020090 .dst_info.data_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
Lee Jones29027a12013-05-03 15:31:54 +010091 .dst_info.psize = STEDMA40_PSIZE_PHY_1,
92 .dst_info.flow_ctrl = STEDMA40_NO_FLOW_CTRL,
93};
94
95/* Default configuration for logical memcpy */
Fabio Baltierib4a1ccd2013-06-20 11:17:39 +020096static struct stedma40_chan_cfg dma40_memcpy_conf_log = {
Lee Jones29027a12013-05-03 15:31:54 +010097 .mode = STEDMA40_MODE_LOGICAL,
Lee Jones2c2b62d2013-05-15 10:51:54 +010098 .dir = DMA_MEM_TO_MEM,
Lee Jones29027a12013-05-03 15:31:54 +010099
Lee Jones43f2e1a2013-05-15 11:51:57 +0200100 .src_info.data_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
Lee Jones29027a12013-05-03 15:31:54 +0100101 .src_info.psize = STEDMA40_PSIZE_LOG_1,
102 .src_info.flow_ctrl = STEDMA40_NO_FLOW_CTRL,
103
Lee Jones43f2e1a2013-05-15 11:51:57 +0200104 .dst_info.data_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
Lee Jones29027a12013-05-03 15:31:54 +0100105 .dst_info.psize = STEDMA40_PSIZE_LOG_1,
106 .dst_info.flow_ctrl = STEDMA40_NO_FLOW_CTRL,
107};
108
Linus Walleij8d318a52010-03-30 15:33:42 +0200109/**
110 * enum 40_command - The different commands and/or statuses.
111 *
112 * @D40_DMA_STOP: DMA channel command STOP or status STOPPED,
113 * @D40_DMA_RUN: The DMA channel is RUNNING of the command RUN.
114 * @D40_DMA_SUSPEND_REQ: Request the DMA to SUSPEND as soon as possible.
115 * @D40_DMA_SUSPENDED: The DMA channel is SUSPENDED.
116 */
117enum d40_command {
118 D40_DMA_STOP = 0,
119 D40_DMA_RUN = 1,
120 D40_DMA_SUSPEND_REQ = 2,
121 D40_DMA_SUSPENDED = 3
122};
123
Narayanan G7fb3e752011-11-17 17:26:41 +0530124/*
Narayanan G1bdae6f2012-02-09 12:41:37 +0530125 * enum d40_events - The different Event Enables for the event lines.
126 *
127 * @D40_DEACTIVATE_EVENTLINE: De-activate Event line, stopping the logical chan.
128 * @D40_ACTIVATE_EVENTLINE: Activate the Event line, to start a logical chan.
129 * @D40_SUSPEND_REQ_EVENTLINE: Requesting for suspending a event line.
130 * @D40_ROUND_EVENTLINE: Status check for event line.
131 */
132
133enum d40_events {
134 D40_DEACTIVATE_EVENTLINE = 0,
135 D40_ACTIVATE_EVENTLINE = 1,
136 D40_SUSPEND_REQ_EVENTLINE = 2,
137 D40_ROUND_EVENTLINE = 3
138};
139
140/*
Narayanan G7fb3e752011-11-17 17:26:41 +0530141 * These are the registers that has to be saved and later restored
142 * when the DMA hw is powered off.
143 * TODO: Add save/restore of D40_DREG_GCC on dma40 v3 or later, if that works.
144 */
145static u32 d40_backup_regs[] = {
146 D40_DREG_LCPA,
147 D40_DREG_LCLA,
148 D40_DREG_PRMSE,
149 D40_DREG_PRMSO,
150 D40_DREG_PRMOE,
151 D40_DREG_PRMOO,
152};
153
154#define BACKUP_REGS_SZ ARRAY_SIZE(d40_backup_regs)
155
Tong Liu3cb645d2012-09-26 10:07:30 +0000156/*
157 * since 9540 and 8540 has the same HW revision
158 * use v4a for 9540 or ealier
159 * use v4b for 8540 or later
160 * HW revision:
161 * DB8500ed has revision 0
162 * DB8500v1 has revision 2
163 * DB8500v2 has revision 3
164 * AP9540v1 has revision 4
165 * DB8540v1 has revision 4
166 * TODO: Check if all these registers have to be saved/restored on dma40 v4a
167 */
168static u32 d40_backup_regs_v4a[] = {
Narayanan G7fb3e752011-11-17 17:26:41 +0530169 D40_DREG_PSEG1,
170 D40_DREG_PSEG2,
171 D40_DREG_PSEG3,
172 D40_DREG_PSEG4,
173 D40_DREG_PCEG1,
174 D40_DREG_PCEG2,
175 D40_DREG_PCEG3,
176 D40_DREG_PCEG4,
177 D40_DREG_RSEG1,
178 D40_DREG_RSEG2,
179 D40_DREG_RSEG3,
180 D40_DREG_RSEG4,
181 D40_DREG_RCEG1,
182 D40_DREG_RCEG2,
183 D40_DREG_RCEG3,
184 D40_DREG_RCEG4,
185};
186
Tong Liu3cb645d2012-09-26 10:07:30 +0000187#define BACKUP_REGS_SZ_V4A ARRAY_SIZE(d40_backup_regs_v4a)
188
189static u32 d40_backup_regs_v4b[] = {
190 D40_DREG_CPSEG1,
191 D40_DREG_CPSEG2,
192 D40_DREG_CPSEG3,
193 D40_DREG_CPSEG4,
194 D40_DREG_CPSEG5,
195 D40_DREG_CPCEG1,
196 D40_DREG_CPCEG2,
197 D40_DREG_CPCEG3,
198 D40_DREG_CPCEG4,
199 D40_DREG_CPCEG5,
200 D40_DREG_CRSEG1,
201 D40_DREG_CRSEG2,
202 D40_DREG_CRSEG3,
203 D40_DREG_CRSEG4,
204 D40_DREG_CRSEG5,
205 D40_DREG_CRCEG1,
206 D40_DREG_CRCEG2,
207 D40_DREG_CRCEG3,
208 D40_DREG_CRCEG4,
209 D40_DREG_CRCEG5,
210};
211
212#define BACKUP_REGS_SZ_V4B ARRAY_SIZE(d40_backup_regs_v4b)
Narayanan G7fb3e752011-11-17 17:26:41 +0530213
214static u32 d40_backup_regs_chan[] = {
215 D40_CHAN_REG_SSCFG,
216 D40_CHAN_REG_SSELT,
217 D40_CHAN_REG_SSPTR,
218 D40_CHAN_REG_SSLNK,
219 D40_CHAN_REG_SDCFG,
220 D40_CHAN_REG_SDELT,
221 D40_CHAN_REG_SDPTR,
222 D40_CHAN_REG_SDLNK,
223};
224
Lee Jones84b3da12013-05-03 15:31:58 +0100225#define BACKUP_REGS_SZ_MAX ((BACKUP_REGS_SZ_V4A > BACKUP_REGS_SZ_V4B) ? \
226 BACKUP_REGS_SZ_V4A : BACKUP_REGS_SZ_V4B)
227
Linus Walleij8d318a52010-03-30 15:33:42 +0200228/**
Tong Liu3cb645d2012-09-26 10:07:30 +0000229 * struct d40_interrupt_lookup - lookup table for interrupt handler
230 *
231 * @src: Interrupt mask register.
232 * @clr: Interrupt clear register.
233 * @is_error: true if this is an error interrupt.
234 * @offset: start delta in the lookup_log_chans in d40_base. If equals to
235 * D40_PHY_CHAN, the lookup_phy_chans shall be used instead.
236 */
237struct d40_interrupt_lookup {
238 u32 src;
239 u32 clr;
240 bool is_error;
241 int offset;
242};
243
244
245static struct d40_interrupt_lookup il_v4a[] = {
246 {D40_DREG_LCTIS0, D40_DREG_LCICR0, false, 0},
247 {D40_DREG_LCTIS1, D40_DREG_LCICR1, false, 32},
248 {D40_DREG_LCTIS2, D40_DREG_LCICR2, false, 64},
249 {D40_DREG_LCTIS3, D40_DREG_LCICR3, false, 96},
250 {D40_DREG_LCEIS0, D40_DREG_LCICR0, true, 0},
251 {D40_DREG_LCEIS1, D40_DREG_LCICR1, true, 32},
252 {D40_DREG_LCEIS2, D40_DREG_LCICR2, true, 64},
253 {D40_DREG_LCEIS3, D40_DREG_LCICR3, true, 96},
254 {D40_DREG_PCTIS, D40_DREG_PCICR, false, D40_PHY_CHAN},
255 {D40_DREG_PCEIS, D40_DREG_PCICR, true, D40_PHY_CHAN},
256};
257
258static struct d40_interrupt_lookup il_v4b[] = {
259 {D40_DREG_CLCTIS1, D40_DREG_CLCICR1, false, 0},
260 {D40_DREG_CLCTIS2, D40_DREG_CLCICR2, false, 32},
261 {D40_DREG_CLCTIS3, D40_DREG_CLCICR3, false, 64},
262 {D40_DREG_CLCTIS4, D40_DREG_CLCICR4, false, 96},
263 {D40_DREG_CLCTIS5, D40_DREG_CLCICR5, false, 128},
264 {D40_DREG_CLCEIS1, D40_DREG_CLCICR1, true, 0},
265 {D40_DREG_CLCEIS2, D40_DREG_CLCICR2, true, 32},
266 {D40_DREG_CLCEIS3, D40_DREG_CLCICR3, true, 64},
267 {D40_DREG_CLCEIS4, D40_DREG_CLCICR4, true, 96},
268 {D40_DREG_CLCEIS5, D40_DREG_CLCICR5, true, 128},
269 {D40_DREG_CPCTIS, D40_DREG_CPCICR, false, D40_PHY_CHAN},
270 {D40_DREG_CPCEIS, D40_DREG_CPCICR, true, D40_PHY_CHAN},
271};
272
273/**
274 * struct d40_reg_val - simple lookup struct
275 *
276 * @reg: The register.
277 * @val: The value that belongs to the register in reg.
278 */
279struct d40_reg_val {
280 unsigned int reg;
281 unsigned int val;
282};
283
284static __initdata struct d40_reg_val dma_init_reg_v4a[] = {
285 /* Clock every part of the DMA block from start */
286 { .reg = D40_DREG_GCC, .val = D40_DREG_GCC_ENABLE_ALL},
287
288 /* Interrupts on all logical channels */
289 { .reg = D40_DREG_LCMIS0, .val = 0xFFFFFFFF},
290 { .reg = D40_DREG_LCMIS1, .val = 0xFFFFFFFF},
291 { .reg = D40_DREG_LCMIS2, .val = 0xFFFFFFFF},
292 { .reg = D40_DREG_LCMIS3, .val = 0xFFFFFFFF},
293 { .reg = D40_DREG_LCICR0, .val = 0xFFFFFFFF},
294 { .reg = D40_DREG_LCICR1, .val = 0xFFFFFFFF},
295 { .reg = D40_DREG_LCICR2, .val = 0xFFFFFFFF},
296 { .reg = D40_DREG_LCICR3, .val = 0xFFFFFFFF},
297 { .reg = D40_DREG_LCTIS0, .val = 0xFFFFFFFF},
298 { .reg = D40_DREG_LCTIS1, .val = 0xFFFFFFFF},
299 { .reg = D40_DREG_LCTIS2, .val = 0xFFFFFFFF},
300 { .reg = D40_DREG_LCTIS3, .val = 0xFFFFFFFF}
301};
302static __initdata struct d40_reg_val dma_init_reg_v4b[] = {
303 /* Clock every part of the DMA block from start */
304 { .reg = D40_DREG_GCC, .val = D40_DREG_GCC_ENABLE_ALL},
305
306 /* Interrupts on all logical channels */
307 { .reg = D40_DREG_CLCMIS1, .val = 0xFFFFFFFF},
308 { .reg = D40_DREG_CLCMIS2, .val = 0xFFFFFFFF},
309 { .reg = D40_DREG_CLCMIS3, .val = 0xFFFFFFFF},
310 { .reg = D40_DREG_CLCMIS4, .val = 0xFFFFFFFF},
311 { .reg = D40_DREG_CLCMIS5, .val = 0xFFFFFFFF},
312 { .reg = D40_DREG_CLCICR1, .val = 0xFFFFFFFF},
313 { .reg = D40_DREG_CLCICR2, .val = 0xFFFFFFFF},
314 { .reg = D40_DREG_CLCICR3, .val = 0xFFFFFFFF},
315 { .reg = D40_DREG_CLCICR4, .val = 0xFFFFFFFF},
316 { .reg = D40_DREG_CLCICR5, .val = 0xFFFFFFFF},
317 { .reg = D40_DREG_CLCTIS1, .val = 0xFFFFFFFF},
318 { .reg = D40_DREG_CLCTIS2, .val = 0xFFFFFFFF},
319 { .reg = D40_DREG_CLCTIS3, .val = 0xFFFFFFFF},
320 { .reg = D40_DREG_CLCTIS4, .val = 0xFFFFFFFF},
321 { .reg = D40_DREG_CLCTIS5, .val = 0xFFFFFFFF}
322};
323
324/**
Linus Walleij8d318a52010-03-30 15:33:42 +0200325 * struct d40_lli_pool - Structure for keeping LLIs in memory
326 *
327 * @base: Pointer to memory area when the pre_alloc_lli's are not large
328 * enough, IE bigger than the most common case, 1 dst and 1 src. NULL if
329 * pre_alloc_lli is used.
Rabin Vincentb00f9382011-01-25 11:18:15 +0100330 * @dma_addr: DMA address, if mapped
Linus Walleij8d318a52010-03-30 15:33:42 +0200331 * @size: The size in bytes of the memory at base or the size of pre_alloc_lli.
332 * @pre_alloc_lli: Pre allocated area for the most common case of transfers,
333 * one buffer to one buffer.
334 */
335struct d40_lli_pool {
336 void *base;
Linus Walleij508849a2010-06-20 21:26:07 +0000337 int size;
Rabin Vincentb00f9382011-01-25 11:18:15 +0100338 dma_addr_t dma_addr;
Linus Walleij8d318a52010-03-30 15:33:42 +0200339 /* Space for dst and src, plus an extra for padding */
Linus Walleij508849a2010-06-20 21:26:07 +0000340 u8 pre_alloc_lli[3 * sizeof(struct d40_phy_lli)];
Linus Walleij8d318a52010-03-30 15:33:42 +0200341};
342
343/**
344 * struct d40_desc - A descriptor is one DMA job.
345 *
346 * @lli_phy: LLI settings for physical channel. Both src and dst=
347 * points into the lli_pool, to base if lli_len > 1 or to pre_alloc_lli if
348 * lli_len equals one.
349 * @lli_log: Same as above but for logical channels.
350 * @lli_pool: The pool with two entries pre-allocated.
Per Friden941b77a2010-06-20 21:24:45 +0000351 * @lli_len: Number of llis of current descriptor.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300352 * @lli_current: Number of transferred llis.
Jonas Aaberg698e4732010-08-09 12:08:56 +0000353 * @lcla_alloc: Number of LCLA entries allocated.
Linus Walleij8d318a52010-03-30 15:33:42 +0200354 * @txd: DMA engine struct. Used for among other things for communication
355 * during a transfer.
356 * @node: List entry.
Linus Walleij8d318a52010-03-30 15:33:42 +0200357 * @is_in_client_list: true if the client owns this descriptor.
Narayanan G7fb3e752011-11-17 17:26:41 +0530358 * @cyclic: true if this is a cyclic job
Linus Walleij8d318a52010-03-30 15:33:42 +0200359 *
360 * This descriptor is used for both logical and physical transfers.
361 */
Linus Walleij8d318a52010-03-30 15:33:42 +0200362struct d40_desc {
363 /* LLI physical */
364 struct d40_phy_lli_bidir lli_phy;
365 /* LLI logical */
366 struct d40_log_lli_bidir lli_log;
367
368 struct d40_lli_pool lli_pool;
Per Friden941b77a2010-06-20 21:24:45 +0000369 int lli_len;
Jonas Aaberg698e4732010-08-09 12:08:56 +0000370 int lli_current;
371 int lcla_alloc;
Linus Walleij8d318a52010-03-30 15:33:42 +0200372
373 struct dma_async_tx_descriptor txd;
374 struct list_head node;
375
Linus Walleij8d318a52010-03-30 15:33:42 +0200376 bool is_in_client_list;
Rabin Vincent0c842b52011-01-25 11:18:35 +0100377 bool cyclic;
Linus Walleij8d318a52010-03-30 15:33:42 +0200378};
379
380/**
381 * struct d40_lcla_pool - LCLA pool settings and data.
382 *
Linus Walleij508849a2010-06-20 21:26:07 +0000383 * @base: The virtual address of LCLA. 18 bit aligned.
384 * @base_unaligned: The orignal kmalloc pointer, if kmalloc is used.
385 * This pointer is only there for clean-up on error.
386 * @pages: The number of pages needed for all physical channels.
387 * Only used later for clean-up on error
Linus Walleij8d318a52010-03-30 15:33:42 +0200388 * @lock: Lock to protect the content in this struct.
Jonas Aaberg698e4732010-08-09 12:08:56 +0000389 * @alloc_map: big map over which LCLA entry is own by which job.
Linus Walleij8d318a52010-03-30 15:33:42 +0200390 */
391struct d40_lcla_pool {
392 void *base;
Rabin Vincent026cbc42011-01-25 11:18:14 +0100393 dma_addr_t dma_addr;
Linus Walleij508849a2010-06-20 21:26:07 +0000394 void *base_unaligned;
395 int pages;
Linus Walleij8d318a52010-03-30 15:33:42 +0200396 spinlock_t lock;
Jonas Aaberg698e4732010-08-09 12:08:56 +0000397 struct d40_desc **alloc_map;
Linus Walleij8d318a52010-03-30 15:33:42 +0200398};
399
400/**
401 * struct d40_phy_res - struct for handling eventlines mapped to physical
402 * channels.
403 *
404 * @lock: A lock protection this entity.
Narayanan G7fb3e752011-11-17 17:26:41 +0530405 * @reserved: True if used by secure world or otherwise.
Linus Walleij8d318a52010-03-30 15:33:42 +0200406 * @num: The physical channel number of this entity.
407 * @allocated_src: Bit mapped to show which src event line's are mapped to
408 * this physical channel. Can also be free or physically allocated.
409 * @allocated_dst: Same as for src but is dst.
410 * allocated_dst and allocated_src uses the D40_ALLOC* defines as well as
Jonas Aaberg767a9672010-08-09 12:08:34 +0000411 * event line number.
Fabio Baltieri74070482012-12-18 12:25:14 +0100412 * @use_soft_lli: To mark if the linked lists of channel are managed by SW.
Linus Walleij8d318a52010-03-30 15:33:42 +0200413 */
414struct d40_phy_res {
415 spinlock_t lock;
Narayanan G7fb3e752011-11-17 17:26:41 +0530416 bool reserved;
Linus Walleij8d318a52010-03-30 15:33:42 +0200417 int num;
418 u32 allocated_src;
419 u32 allocated_dst;
Fabio Baltieri74070482012-12-18 12:25:14 +0100420 bool use_soft_lli;
Linus Walleij8d318a52010-03-30 15:33:42 +0200421};
422
423struct d40_base;
424
425/**
426 * struct d40_chan - Struct that describes a channel.
427 *
428 * @lock: A spinlock to protect this struct.
429 * @log_num: The logical number, if any of this channel.
Linus Walleij8d318a52010-03-30 15:33:42 +0200430 * @pending_tx: The number of pending transfers. Used between interrupt handler
431 * and tasklet.
432 * @busy: Set to true when transfer is ongoing on this channel.
Jonas Aaberg2a614342010-06-20 21:25:24 +0000433 * @phy_chan: Pointer to physical channel which this instance runs on. If this
434 * point is NULL, then the channel is not allocated.
Linus Walleij8d318a52010-03-30 15:33:42 +0200435 * @chan: DMA engine handle.
436 * @tasklet: Tasklet that gets scheduled from interrupt context to complete a
437 * transfer and call client callback.
438 * @client: Cliented owned descriptor list.
Per Forlinda063d22011-08-29 13:33:32 +0200439 * @pending_queue: Submitted jobs, to be issued by issue_pending()
Linus Walleij8d318a52010-03-30 15:33:42 +0200440 * @active: Active descriptor.
Fabio Baltieri4226dd82012-12-13 13:46:16 +0100441 * @done: Completed jobs
Linus Walleij8d318a52010-03-30 15:33:42 +0200442 * @queue: Queued jobs.
Per Forlin82babbb362011-08-29 13:33:35 +0200443 * @prepare_queue: Prepared jobs.
Linus Walleij8d318a52010-03-30 15:33:42 +0200444 * @dma_cfg: The client configuration of this dma channel.
Rabin Vincentce2ca122010-10-12 13:00:49 +0000445 * @configured: whether the dma_cfg configuration is valid
Linus Walleij8d318a52010-03-30 15:33:42 +0200446 * @base: Pointer to the device instance struct.
447 * @src_def_cfg: Default cfg register setting for src.
448 * @dst_def_cfg: Default cfg register setting for dst.
449 * @log_def: Default logical channel settings.
Linus Walleij8d318a52010-03-30 15:33:42 +0200450 * @lcpa: Pointer to dst and src lcpa settings.
om prakashae752bf2011-06-27 11:33:31 +0200451 * @runtime_addr: runtime configured address.
452 * @runtime_direction: runtime configured direction.
Linus Walleij8d318a52010-03-30 15:33:42 +0200453 *
454 * This struct can either "be" a logical or a physical channel.
455 */
456struct d40_chan {
457 spinlock_t lock;
458 int log_num;
Linus Walleij8d318a52010-03-30 15:33:42 +0200459 int pending_tx;
460 bool busy;
461 struct d40_phy_res *phy_chan;
462 struct dma_chan chan;
463 struct tasklet_struct tasklet;
464 struct list_head client;
Per Forlina8f30672011-06-26 23:29:52 +0200465 struct list_head pending_queue;
Linus Walleij8d318a52010-03-30 15:33:42 +0200466 struct list_head active;
Fabio Baltieri4226dd82012-12-13 13:46:16 +0100467 struct list_head done;
Linus Walleij8d318a52010-03-30 15:33:42 +0200468 struct list_head queue;
Per Forlin82babbb362011-08-29 13:33:35 +0200469 struct list_head prepare_queue;
Linus Walleij8d318a52010-03-30 15:33:42 +0200470 struct stedma40_chan_cfg dma_cfg;
Rabin Vincentce2ca122010-10-12 13:00:49 +0000471 bool configured;
Linus Walleij8d318a52010-03-30 15:33:42 +0200472 struct d40_base *base;
473 /* Default register configurations */
474 u32 src_def_cfg;
475 u32 dst_def_cfg;
476 struct d40_def_lcsp log_def;
Linus Walleij8d318a52010-03-30 15:33:42 +0200477 struct d40_log_lli_full *lcpa;
Linus Walleij95e14002010-08-04 13:37:45 +0200478 /* Runtime reconfiguration */
479 dma_addr_t runtime_addr;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530480 enum dma_transfer_direction runtime_direction;
Linus Walleij8d318a52010-03-30 15:33:42 +0200481};
482
483/**
Tong Liu3cb645d2012-09-26 10:07:30 +0000484 * struct d40_gen_dmac - generic values to represent u8500/u8540 DMA
485 * controller
486 *
487 * @backup: the pointer to the registers address array for backup
488 * @backup_size: the size of the registers address array for backup
489 * @realtime_en: the realtime enable register
490 * @realtime_clear: the realtime clear register
491 * @high_prio_en: the high priority enable register
492 * @high_prio_clear: the high priority clear register
493 * @interrupt_en: the interrupt enable register
494 * @interrupt_clear: the interrupt clear register
495 * @il: the pointer to struct d40_interrupt_lookup
496 * @il_size: the size of d40_interrupt_lookup array
497 * @init_reg: the pointer to the struct d40_reg_val
498 * @init_reg_size: the size of d40_reg_val array
499 */
500struct d40_gen_dmac {
501 u32 *backup;
502 u32 backup_size;
503 u32 realtime_en;
504 u32 realtime_clear;
505 u32 high_prio_en;
506 u32 high_prio_clear;
507 u32 interrupt_en;
508 u32 interrupt_clear;
509 struct d40_interrupt_lookup *il;
510 u32 il_size;
511 struct d40_reg_val *init_reg;
512 u32 init_reg_size;
513};
514
515/**
Linus Walleij8d318a52010-03-30 15:33:42 +0200516 * struct d40_base - The big global struct, one for each probe'd instance.
517 *
518 * @interrupt_lock: Lock used to make sure one interrupt is handle a time.
519 * @execmd_lock: Lock for execute command usage since several channels share
520 * the same physical register.
521 * @dev: The device structure.
522 * @virtbase: The virtual base address of the DMA's register.
Linus Walleijf4185592010-06-22 18:06:42 -0700523 * @rev: silicon revision detected.
Linus Walleij8d318a52010-03-30 15:33:42 +0200524 * @clk: Pointer to the DMA clock structure.
525 * @phy_start: Physical memory start of the DMA registers.
526 * @phy_size: Size of the DMA register map.
527 * @irq: The IRQ number.
Lee Jonesa7dacb62013-05-15 10:51:59 +0100528 * @num_memcpy_chans: The number of channels used for memcpy (mem-to-mem
529 * transfers).
Linus Walleij8d318a52010-03-30 15:33:42 +0200530 * @num_phy_chans: The number of physical channels. Read from HW. This
531 * is the number of available channels for this driver, not counting "Secure
532 * mode" allocated physical channels.
533 * @num_log_chans: The number of logical channels. Calculated from
534 * num_phy_chans.
535 * @dma_both: dma_device channels that can do both memcpy and slave transfers.
536 * @dma_slave: dma_device channels that can do only do slave transfers.
537 * @dma_memcpy: dma_device channels that can do only do memcpy transfers.
Narayanan G7fb3e752011-11-17 17:26:41 +0530538 * @phy_chans: Room for all possible physical channels in system.
Linus Walleij8d318a52010-03-30 15:33:42 +0200539 * @log_chans: Room for all possible logical channels in system.
540 * @lookup_log_chans: Used to map interrupt number to logical channel. Points
541 * to log_chans entries.
542 * @lookup_phy_chans: Used to map interrupt number to physical channel. Points
543 * to phy_chans entries.
544 * @plat_data: Pointer to provided platform_data which is the driver
545 * configuration.
Narayanan G28c7a192011-11-22 13:56:55 +0530546 * @lcpa_regulator: Pointer to hold the regulator for the esram bank for lcla.
Linus Walleij8d318a52010-03-30 15:33:42 +0200547 * @phy_res: Vector containing all physical channels.
548 * @lcla_pool: lcla pool settings and data.
549 * @lcpa_base: The virtual mapped address of LCPA.
550 * @phy_lcpa: The physical address of the LCPA.
551 * @lcpa_size: The size of the LCPA area.
Jonas Aabergc675b1b2010-06-20 21:25:08 +0000552 * @desc_slab: cache for descriptors.
Narayanan G7fb3e752011-11-17 17:26:41 +0530553 * @reg_val_backup: Here the values of some hardware registers are stored
554 * before the DMA is powered off. They are restored when the power is back on.
Tong Liu3cb645d2012-09-26 10:07:30 +0000555 * @reg_val_backup_v4: Backup of registers that only exits on dma40 v3 and
556 * later
Narayanan G7fb3e752011-11-17 17:26:41 +0530557 * @reg_val_backup_chan: Backup data for standard channel parameter registers.
558 * @gcc_pwr_off_mask: Mask to maintain the channels that can be turned off.
Tong Liu3cb645d2012-09-26 10:07:30 +0000559 * @gen_dmac: the struct for generic registers values to represent u8500/8540
560 * DMA controller
Linus Walleij8d318a52010-03-30 15:33:42 +0200561 */
562struct d40_base {
563 spinlock_t interrupt_lock;
564 spinlock_t execmd_lock;
565 struct device *dev;
566 void __iomem *virtbase;
Linus Walleijf4185592010-06-22 18:06:42 -0700567 u8 rev:4;
Linus Walleij8d318a52010-03-30 15:33:42 +0200568 struct clk *clk;
569 phys_addr_t phy_start;
570 resource_size_t phy_size;
571 int irq;
Lee Jonesa7dacb62013-05-15 10:51:59 +0100572 int num_memcpy_chans;
Linus Walleij8d318a52010-03-30 15:33:42 +0200573 int num_phy_chans;
574 int num_log_chans;
Per Forlinb96710e2011-10-18 18:39:47 +0200575 struct device_dma_parameters dma_parms;
Linus Walleij8d318a52010-03-30 15:33:42 +0200576 struct dma_device dma_both;
577 struct dma_device dma_slave;
578 struct dma_device dma_memcpy;
579 struct d40_chan *phy_chans;
580 struct d40_chan *log_chans;
581 struct d40_chan **lookup_log_chans;
582 struct d40_chan **lookup_phy_chans;
583 struct stedma40_platform_data *plat_data;
Narayanan G28c7a192011-11-22 13:56:55 +0530584 struct regulator *lcpa_regulator;
Linus Walleij8d318a52010-03-30 15:33:42 +0200585 /* Physical half channels */
586 struct d40_phy_res *phy_res;
587 struct d40_lcla_pool lcla_pool;
588 void *lcpa_base;
589 dma_addr_t phy_lcpa;
590 resource_size_t lcpa_size;
Jonas Aabergc675b1b2010-06-20 21:25:08 +0000591 struct kmem_cache *desc_slab;
Narayanan G7fb3e752011-11-17 17:26:41 +0530592 u32 reg_val_backup[BACKUP_REGS_SZ];
Lee Jones84b3da12013-05-03 15:31:58 +0100593 u32 reg_val_backup_v4[BACKUP_REGS_SZ_MAX];
Narayanan G7fb3e752011-11-17 17:26:41 +0530594 u32 *reg_val_backup_chan;
595 u16 gcc_pwr_off_mask;
Tong Liu3cb645d2012-09-26 10:07:30 +0000596 struct d40_gen_dmac gen_dmac;
Linus Walleij8d318a52010-03-30 15:33:42 +0200597};
598
Rabin Vincent262d2912011-01-25 11:18:05 +0100599static struct device *chan2dev(struct d40_chan *d40c)
600{
601 return &d40c->chan.dev->device;
602}
603
Rabin Vincent724a8572011-01-25 11:18:08 +0100604static bool chan_is_physical(struct d40_chan *chan)
605{
606 return chan->log_num == D40_PHY_CHAN;
607}
608
609static bool chan_is_logical(struct d40_chan *chan)
610{
611 return !chan_is_physical(chan);
612}
613
Rabin Vincent8ca84682011-01-25 11:18:07 +0100614static void __iomem *chan_base(struct d40_chan *chan)
615{
616 return chan->base->virtbase + D40_DREG_PCBASE +
617 chan->phy_chan->num * D40_DREG_PCDELTA;
618}
619
Rabin Vincent6db5a8b2011-01-25 11:18:09 +0100620#define d40_err(dev, format, arg...) \
621 dev_err(dev, "[%s] " format, __func__, ## arg)
622
623#define chan_err(d40c, format, arg...) \
624 d40_err(chan2dev(d40c), format, ## arg)
625
Rabin Vincentb00f9382011-01-25 11:18:15 +0100626static int d40_pool_lli_alloc(struct d40_chan *d40c, struct d40_desc *d40d,
Rabin Vincentdbd88782011-01-25 11:18:19 +0100627 int lli_len)
Linus Walleij8d318a52010-03-30 15:33:42 +0200628{
Rabin Vincentdbd88782011-01-25 11:18:19 +0100629 bool is_log = chan_is_logical(d40c);
Linus Walleij8d318a52010-03-30 15:33:42 +0200630 u32 align;
631 void *base;
632
633 if (is_log)
634 align = sizeof(struct d40_log_lli);
635 else
636 align = sizeof(struct d40_phy_lli);
637
638 if (lli_len == 1) {
639 base = d40d->lli_pool.pre_alloc_lli;
640 d40d->lli_pool.size = sizeof(d40d->lli_pool.pre_alloc_lli);
641 d40d->lli_pool.base = NULL;
642 } else {
Rabin Vincent594ece42011-01-25 11:18:12 +0100643 d40d->lli_pool.size = lli_len * 2 * align;
Linus Walleij8d318a52010-03-30 15:33:42 +0200644
645 base = kmalloc(d40d->lli_pool.size + align, GFP_NOWAIT);
646 d40d->lli_pool.base = base;
647
648 if (d40d->lli_pool.base == NULL)
649 return -ENOMEM;
650 }
651
652 if (is_log) {
Rabin Vincentd924aba2011-01-25 11:18:16 +0100653 d40d->lli_log.src = PTR_ALIGN(base, align);
Rabin Vincent594ece42011-01-25 11:18:12 +0100654 d40d->lli_log.dst = d40d->lli_log.src + lli_len;
Rabin Vincentb00f9382011-01-25 11:18:15 +0100655
656 d40d->lli_pool.dma_addr = 0;
Linus Walleij8d318a52010-03-30 15:33:42 +0200657 } else {
Rabin Vincentd924aba2011-01-25 11:18:16 +0100658 d40d->lli_phy.src = PTR_ALIGN(base, align);
Rabin Vincent594ece42011-01-25 11:18:12 +0100659 d40d->lli_phy.dst = d40d->lli_phy.src + lli_len;
Rabin Vincentb00f9382011-01-25 11:18:15 +0100660
661 d40d->lli_pool.dma_addr = dma_map_single(d40c->base->dev,
662 d40d->lli_phy.src,
663 d40d->lli_pool.size,
664 DMA_TO_DEVICE);
665
666 if (dma_mapping_error(d40c->base->dev,
667 d40d->lli_pool.dma_addr)) {
668 kfree(d40d->lli_pool.base);
669 d40d->lli_pool.base = NULL;
670 d40d->lli_pool.dma_addr = 0;
671 return -ENOMEM;
672 }
Linus Walleij8d318a52010-03-30 15:33:42 +0200673 }
674
675 return 0;
676}
677
Rabin Vincentb00f9382011-01-25 11:18:15 +0100678static void d40_pool_lli_free(struct d40_chan *d40c, struct d40_desc *d40d)
Linus Walleij8d318a52010-03-30 15:33:42 +0200679{
Rabin Vincentb00f9382011-01-25 11:18:15 +0100680 if (d40d->lli_pool.dma_addr)
681 dma_unmap_single(d40c->base->dev, d40d->lli_pool.dma_addr,
682 d40d->lli_pool.size, DMA_TO_DEVICE);
683
Linus Walleij8d318a52010-03-30 15:33:42 +0200684 kfree(d40d->lli_pool.base);
685 d40d->lli_pool.base = NULL;
686 d40d->lli_pool.size = 0;
687 d40d->lli_log.src = NULL;
688 d40d->lli_log.dst = NULL;
689 d40d->lli_phy.src = NULL;
690 d40d->lli_phy.dst = NULL;
Linus Walleij8d318a52010-03-30 15:33:42 +0200691}
692
Jonas Aaberg698e4732010-08-09 12:08:56 +0000693static int d40_lcla_alloc_one(struct d40_chan *d40c,
694 struct d40_desc *d40d)
695{
696 unsigned long flags;
697 int i;
698 int ret = -EINVAL;
Jonas Aaberg698e4732010-08-09 12:08:56 +0000699
700 spin_lock_irqsave(&d40c->base->lcla_pool.lock, flags);
701
Jonas Aaberg698e4732010-08-09 12:08:56 +0000702 /*
703 * Allocate both src and dst at the same time, therefore the half
704 * start on 1 since 0 can't be used since zero is used as end marker.
705 */
706 for (i = 1 ; i < D40_LCLA_LINK_PER_EVENT_GRP / 2; i++) {
Fabio Baltieri7ce529e2012-12-18 16:59:09 +0100707 int idx = d40c->phy_chan->num * D40_LCLA_LINK_PER_EVENT_GRP + i;
708
709 if (!d40c->base->lcla_pool.alloc_map[idx]) {
710 d40c->base->lcla_pool.alloc_map[idx] = d40d;
Jonas Aaberg698e4732010-08-09 12:08:56 +0000711 d40d->lcla_alloc++;
712 ret = i;
713 break;
714 }
715 }
716
717 spin_unlock_irqrestore(&d40c->base->lcla_pool.lock, flags);
718
719 return ret;
720}
721
722static int d40_lcla_free_all(struct d40_chan *d40c,
723 struct d40_desc *d40d)
724{
725 unsigned long flags;
726 int i;
727 int ret = -EINVAL;
728
Rabin Vincent724a8572011-01-25 11:18:08 +0100729 if (chan_is_physical(d40c))
Jonas Aaberg698e4732010-08-09 12:08:56 +0000730 return 0;
731
732 spin_lock_irqsave(&d40c->base->lcla_pool.lock, flags);
733
734 for (i = 1 ; i < D40_LCLA_LINK_PER_EVENT_GRP / 2; i++) {
Fabio Baltieri7ce529e2012-12-18 16:59:09 +0100735 int idx = d40c->phy_chan->num * D40_LCLA_LINK_PER_EVENT_GRP + i;
736
737 if (d40c->base->lcla_pool.alloc_map[idx] == d40d) {
738 d40c->base->lcla_pool.alloc_map[idx] = NULL;
Jonas Aaberg698e4732010-08-09 12:08:56 +0000739 d40d->lcla_alloc--;
740 if (d40d->lcla_alloc == 0) {
741 ret = 0;
742 break;
743 }
744 }
745 }
746
747 spin_unlock_irqrestore(&d40c->base->lcla_pool.lock, flags);
748
749 return ret;
750
751}
752
Linus Walleij8d318a52010-03-30 15:33:42 +0200753static void d40_desc_remove(struct d40_desc *d40d)
754{
755 list_del(&d40d->node);
756}
757
758static struct d40_desc *d40_desc_get(struct d40_chan *d40c)
759{
Rabin Vincenta2c15fa2010-10-06 08:20:37 +0000760 struct d40_desc *desc = NULL;
Linus Walleij8d318a52010-03-30 15:33:42 +0200761
762 if (!list_empty(&d40c->client)) {
Rabin Vincenta2c15fa2010-10-06 08:20:37 +0000763 struct d40_desc *d;
764 struct d40_desc *_d;
765
Narayanan G7fb3e752011-11-17 17:26:41 +0530766 list_for_each_entry_safe(d, _d, &d40c->client, node) {
Linus Walleij8d318a52010-03-30 15:33:42 +0200767 if (async_tx_test_ack(&d->txd)) {
Linus Walleij8d318a52010-03-30 15:33:42 +0200768 d40_desc_remove(d);
Rabin Vincenta2c15fa2010-10-06 08:20:37 +0000769 desc = d;
770 memset(desc, 0, sizeof(*desc));
Jonas Aabergc675b1b2010-06-20 21:25:08 +0000771 break;
Linus Walleij8d318a52010-03-30 15:33:42 +0200772 }
Narayanan G7fb3e752011-11-17 17:26:41 +0530773 }
Linus Walleij8d318a52010-03-30 15:33:42 +0200774 }
Rabin Vincenta2c15fa2010-10-06 08:20:37 +0000775
776 if (!desc)
777 desc = kmem_cache_zalloc(d40c->base->desc_slab, GFP_NOWAIT);
778
779 if (desc)
780 INIT_LIST_HEAD(&desc->node);
781
782 return desc;
Linus Walleij8d318a52010-03-30 15:33:42 +0200783}
784
785static void d40_desc_free(struct d40_chan *d40c, struct d40_desc *d40d)
786{
Jonas Aaberg698e4732010-08-09 12:08:56 +0000787
Rabin Vincentb00f9382011-01-25 11:18:15 +0100788 d40_pool_lli_free(d40c, d40d);
Jonas Aaberg698e4732010-08-09 12:08:56 +0000789 d40_lcla_free_all(d40c, d40d);
Jonas Aabergc675b1b2010-06-20 21:25:08 +0000790 kmem_cache_free(d40c->base->desc_slab, d40d);
Linus Walleij8d318a52010-03-30 15:33:42 +0200791}
792
793static void d40_desc_submit(struct d40_chan *d40c, struct d40_desc *desc)
794{
795 list_add_tail(&desc->node, &d40c->active);
796}
797
Rabin Vincent1c4b0922011-01-25 11:18:24 +0100798static void d40_phy_lli_load(struct d40_chan *chan, struct d40_desc *desc)
799{
800 struct d40_phy_lli *lli_dst = desc->lli_phy.dst;
801 struct d40_phy_lli *lli_src = desc->lli_phy.src;
802 void __iomem *base = chan_base(chan);
803
804 writel(lli_src->reg_cfg, base + D40_CHAN_REG_SSCFG);
805 writel(lli_src->reg_elt, base + D40_CHAN_REG_SSELT);
806 writel(lli_src->reg_ptr, base + D40_CHAN_REG_SSPTR);
807 writel(lli_src->reg_lnk, base + D40_CHAN_REG_SSLNK);
808
809 writel(lli_dst->reg_cfg, base + D40_CHAN_REG_SDCFG);
810 writel(lli_dst->reg_elt, base + D40_CHAN_REG_SDELT);
811 writel(lli_dst->reg_ptr, base + D40_CHAN_REG_SDPTR);
812 writel(lli_dst->reg_lnk, base + D40_CHAN_REG_SDLNK);
813}
814
Fabio Baltieri4226dd82012-12-13 13:46:16 +0100815static void d40_desc_done(struct d40_chan *d40c, struct d40_desc *desc)
816{
817 list_add_tail(&desc->node, &d40c->done);
818}
819
Rabin Vincente65889c2011-01-25 11:18:31 +0100820static void d40_log_lli_to_lcxa(struct d40_chan *chan, struct d40_desc *desc)
821{
822 struct d40_lcla_pool *pool = &chan->base->lcla_pool;
823 struct d40_log_lli_bidir *lli = &desc->lli_log;
824 int lli_current = desc->lli_current;
825 int lli_len = desc->lli_len;
Rabin Vincent0c842b52011-01-25 11:18:35 +0100826 bool cyclic = desc->cyclic;
Rabin Vincente65889c2011-01-25 11:18:31 +0100827 int curr_lcla = -EINVAL;
Rabin Vincent0c842b52011-01-25 11:18:35 +0100828 int first_lcla = 0;
Narayanan G28c7a192011-11-22 13:56:55 +0530829 bool use_esram_lcla = chan->base->plat_data->use_esram_lcla;
Rabin Vincent0c842b52011-01-25 11:18:35 +0100830 bool linkback;
Rabin Vincente65889c2011-01-25 11:18:31 +0100831
Rabin Vincent0c842b52011-01-25 11:18:35 +0100832 /*
833 * We may have partially running cyclic transfers, in case we did't get
834 * enough LCLA entries.
835 */
836 linkback = cyclic && lli_current == 0;
837
838 /*
839 * For linkback, we need one LCLA even with only one link, because we
840 * can't link back to the one in LCPA space
841 */
842 if (linkback || (lli_len - lli_current > 1)) {
Fabio Baltieri74070482012-12-18 12:25:14 +0100843 /*
844 * If the channel is expected to use only soft_lli don't
845 * allocate a lcla. This is to avoid a HW issue that exists
846 * in some controller during a peripheral to memory transfer
847 * that uses linked lists.
848 */
849 if (!(chan->phy_chan->use_soft_lli &&
Lee Jones2c2b62d2013-05-15 10:51:54 +0100850 chan->dma_cfg.dir == DMA_DEV_TO_MEM))
Fabio Baltieri74070482012-12-18 12:25:14 +0100851 curr_lcla = d40_lcla_alloc_one(chan, desc);
852
Rabin Vincent0c842b52011-01-25 11:18:35 +0100853 first_lcla = curr_lcla;
854 }
Rabin Vincente65889c2011-01-25 11:18:31 +0100855
Rabin Vincent0c842b52011-01-25 11:18:35 +0100856 /*
857 * For linkback, we normally load the LCPA in the loop since we need to
858 * link it to the second LCLA and not the first. However, if we
859 * couldn't even get a first LCLA, then we have to run in LCPA and
860 * reload manually.
861 */
862 if (!linkback || curr_lcla == -EINVAL) {
863 unsigned int flags = 0;
Rabin Vincente65889c2011-01-25 11:18:31 +0100864
Rabin Vincent0c842b52011-01-25 11:18:35 +0100865 if (curr_lcla == -EINVAL)
866 flags |= LLI_TERM_INT;
867
868 d40_log_lli_lcpa_write(chan->lcpa,
869 &lli->dst[lli_current],
870 &lli->src[lli_current],
871 curr_lcla,
872 flags);
873 lli_current++;
874 }
Rabin Vincent6045f0b2011-01-25 11:18:32 +0100875
876 if (curr_lcla < 0)
877 goto out;
878
Rabin Vincente65889c2011-01-25 11:18:31 +0100879 for (; lli_current < lli_len; lli_current++) {
880 unsigned int lcla_offset = chan->phy_chan->num * 1024 +
881 8 * curr_lcla * 2;
882 struct d40_log_lli *lcla = pool->base + lcla_offset;
Rabin Vincent0c842b52011-01-25 11:18:35 +0100883 unsigned int flags = 0;
Rabin Vincente65889c2011-01-25 11:18:31 +0100884 int next_lcla;
885
886 if (lli_current + 1 < lli_len)
887 next_lcla = d40_lcla_alloc_one(chan, desc);
888 else
Rabin Vincent0c842b52011-01-25 11:18:35 +0100889 next_lcla = linkback ? first_lcla : -EINVAL;
Rabin Vincente65889c2011-01-25 11:18:31 +0100890
Rabin Vincent0c842b52011-01-25 11:18:35 +0100891 if (cyclic || next_lcla == -EINVAL)
892 flags |= LLI_TERM_INT;
893
894 if (linkback && curr_lcla == first_lcla) {
895 /* First link goes in both LCPA and LCLA */
896 d40_log_lli_lcpa_write(chan->lcpa,
897 &lli->dst[lli_current],
898 &lli->src[lli_current],
899 next_lcla, flags);
900 }
901
902 /*
903 * One unused LCLA in the cyclic case if the very first
904 * next_lcla fails...
905 */
Rabin Vincente65889c2011-01-25 11:18:31 +0100906 d40_log_lli_lcla_write(lcla,
907 &lli->dst[lli_current],
908 &lli->src[lli_current],
Rabin Vincent0c842b52011-01-25 11:18:35 +0100909 next_lcla, flags);
Rabin Vincente65889c2011-01-25 11:18:31 +0100910
Narayanan G28c7a192011-11-22 13:56:55 +0530911 /*
912 * Cache maintenance is not needed if lcla is
913 * mapped in esram
914 */
915 if (!use_esram_lcla) {
916 dma_sync_single_range_for_device(chan->base->dev,
917 pool->dma_addr, lcla_offset,
918 2 * sizeof(struct d40_log_lli),
919 DMA_TO_DEVICE);
920 }
Rabin Vincente65889c2011-01-25 11:18:31 +0100921 curr_lcla = next_lcla;
922
Rabin Vincent0c842b52011-01-25 11:18:35 +0100923 if (curr_lcla == -EINVAL || curr_lcla == first_lcla) {
Rabin Vincente65889c2011-01-25 11:18:31 +0100924 lli_current++;
925 break;
926 }
927 }
928
Rabin Vincent6045f0b2011-01-25 11:18:32 +0100929out:
Rabin Vincente65889c2011-01-25 11:18:31 +0100930 desc->lli_current = lli_current;
931}
932
Jonas Aaberg698e4732010-08-09 12:08:56 +0000933static void d40_desc_load(struct d40_chan *d40c, struct d40_desc *d40d)
934{
Rabin Vincent724a8572011-01-25 11:18:08 +0100935 if (chan_is_physical(d40c)) {
Rabin Vincent1c4b0922011-01-25 11:18:24 +0100936 d40_phy_lli_load(d40c, d40d);
Jonas Aaberg698e4732010-08-09 12:08:56 +0000937 d40d->lli_current = d40d->lli_len;
Rabin Vincente65889c2011-01-25 11:18:31 +0100938 } else
939 d40_log_lli_to_lcxa(d40c, d40d);
Jonas Aaberg698e4732010-08-09 12:08:56 +0000940}
941
Linus Walleij8d318a52010-03-30 15:33:42 +0200942static struct d40_desc *d40_first_active_get(struct d40_chan *d40c)
943{
944 struct d40_desc *d;
945
946 if (list_empty(&d40c->active))
947 return NULL;
948
949 d = list_first_entry(&d40c->active,
950 struct d40_desc,
951 node);
952 return d;
953}
954
Per Forlin74043682011-08-29 13:33:34 +0200955/* remove desc from current queue and add it to the pending_queue */
Linus Walleij8d318a52010-03-30 15:33:42 +0200956static void d40_desc_queue(struct d40_chan *d40c, struct d40_desc *desc)
957{
Per Forlin74043682011-08-29 13:33:34 +0200958 d40_desc_remove(desc);
959 desc->is_in_client_list = false;
Per Forlina8f30672011-06-26 23:29:52 +0200960 list_add_tail(&desc->node, &d40c->pending_queue);
961}
962
963static struct d40_desc *d40_first_pending(struct d40_chan *d40c)
964{
965 struct d40_desc *d;
966
967 if (list_empty(&d40c->pending_queue))
968 return NULL;
969
970 d = list_first_entry(&d40c->pending_queue,
971 struct d40_desc,
972 node);
973 return d;
Linus Walleij8d318a52010-03-30 15:33:42 +0200974}
975
976static struct d40_desc *d40_first_queued(struct d40_chan *d40c)
977{
978 struct d40_desc *d;
979
980 if (list_empty(&d40c->queue))
981 return NULL;
982
983 d = list_first_entry(&d40c->queue,
984 struct d40_desc,
985 node);
986 return d;
987}
988
Fabio Baltieri4226dd82012-12-13 13:46:16 +0100989static struct d40_desc *d40_first_done(struct d40_chan *d40c)
990{
991 if (list_empty(&d40c->done))
992 return NULL;
993
994 return list_first_entry(&d40c->done, struct d40_desc, node);
995}
996
Per Forlind49278e2010-12-20 18:31:38 +0100997static int d40_psize_2_burst_size(bool is_log, int psize)
998{
999 if (is_log) {
1000 if (psize == STEDMA40_PSIZE_LOG_1)
1001 return 1;
1002 } else {
1003 if (psize == STEDMA40_PSIZE_PHY_1)
1004 return 1;
1005 }
Linus Walleij8d318a52010-03-30 15:33:42 +02001006
Per Forlind49278e2010-12-20 18:31:38 +01001007 return 2 << psize;
1008}
1009
1010/*
1011 * The dma only supports transmitting packages up to
Lee Jones43f2e1a2013-05-15 11:51:57 +02001012 * STEDMA40_MAX_SEG_SIZE * data_width, where data_width is stored in Bytes.
1013 *
1014 * Calculate the total number of dma elements required to send the entire sg list.
Per Forlind49278e2010-12-20 18:31:38 +01001015 */
1016static int d40_size_2_dmalen(int size, u32 data_width1, u32 data_width2)
1017{
1018 int dmalen;
1019 u32 max_w = max(data_width1, data_width2);
1020 u32 min_w = min(data_width1, data_width2);
Lee Jones43f2e1a2013-05-15 11:51:57 +02001021 u32 seg_max = ALIGN(STEDMA40_MAX_SEG_SIZE * min_w, max_w);
Per Forlind49278e2010-12-20 18:31:38 +01001022
1023 if (seg_max > STEDMA40_MAX_SEG_SIZE)
Lee Jones43f2e1a2013-05-15 11:51:57 +02001024 seg_max -= max_w;
Per Forlind49278e2010-12-20 18:31:38 +01001025
Lee Jones43f2e1a2013-05-15 11:51:57 +02001026 if (!IS_ALIGNED(size, max_w))
Per Forlind49278e2010-12-20 18:31:38 +01001027 return -EINVAL;
1028
1029 if (size <= seg_max)
1030 dmalen = 1;
1031 else {
1032 dmalen = size / seg_max;
1033 if (dmalen * seg_max < size)
1034 dmalen++;
1035 }
1036 return dmalen;
1037}
1038
1039static int d40_sg_2_dmalen(struct scatterlist *sgl, int sg_len,
1040 u32 data_width1, u32 data_width2)
1041{
1042 struct scatterlist *sg;
1043 int i;
1044 int len = 0;
1045 int ret;
1046
1047 for_each_sg(sgl, sg, sg_len, i) {
1048 ret = d40_size_2_dmalen(sg_dma_len(sg),
1049 data_width1, data_width2);
1050 if (ret < 0)
1051 return ret;
1052 len += ret;
1053 }
1054 return len;
1055}
1056
Narayanan G7fb3e752011-11-17 17:26:41 +05301057
1058#ifdef CONFIG_PM
1059static void dma40_backup(void __iomem *baseaddr, u32 *backup,
1060 u32 *regaddr, int num, bool save)
1061{
1062 int i;
1063
1064 for (i = 0; i < num; i++) {
1065 void __iomem *addr = baseaddr + regaddr[i];
1066
1067 if (save)
1068 backup[i] = readl_relaxed(addr);
1069 else
1070 writel_relaxed(backup[i], addr);
1071 }
1072}
1073
1074static void d40_save_restore_registers(struct d40_base *base, bool save)
1075{
1076 int i;
1077
1078 /* Save/Restore channel specific registers */
1079 for (i = 0; i < base->num_phy_chans; i++) {
1080 void __iomem *addr;
1081 int idx;
1082
1083 if (base->phy_res[i].reserved)
1084 continue;
1085
1086 addr = base->virtbase + D40_DREG_PCBASE + i * D40_DREG_PCDELTA;
1087 idx = i * ARRAY_SIZE(d40_backup_regs_chan);
1088
1089 dma40_backup(addr, &base->reg_val_backup_chan[idx],
1090 d40_backup_regs_chan,
1091 ARRAY_SIZE(d40_backup_regs_chan),
1092 save);
1093 }
1094
1095 /* Save/Restore global registers */
1096 dma40_backup(base->virtbase, base->reg_val_backup,
1097 d40_backup_regs, ARRAY_SIZE(d40_backup_regs),
1098 save);
1099
1100 /* Save/Restore registers only existing on dma40 v3 and later */
Tong Liu3cb645d2012-09-26 10:07:30 +00001101 if (base->gen_dmac.backup)
1102 dma40_backup(base->virtbase, base->reg_val_backup_v4,
1103 base->gen_dmac.backup,
1104 base->gen_dmac.backup_size,
1105 save);
Narayanan G7fb3e752011-11-17 17:26:41 +05301106}
1107#else
1108static void d40_save_restore_registers(struct d40_base *base, bool save)
1109{
1110}
1111#endif
Linus Walleij8d318a52010-03-30 15:33:42 +02001112
Narayanan G1bdae6f2012-02-09 12:41:37 +05301113static int __d40_execute_command_phy(struct d40_chan *d40c,
1114 enum d40_command command)
Linus Walleij8d318a52010-03-30 15:33:42 +02001115{
Jonas Aaberg767a9672010-08-09 12:08:34 +00001116 u32 status;
1117 int i;
Linus Walleij8d318a52010-03-30 15:33:42 +02001118 void __iomem *active_reg;
1119 int ret = 0;
1120 unsigned long flags;
Jonas Aaberg1d392a72010-06-20 21:26:01 +00001121 u32 wmask;
Linus Walleij8d318a52010-03-30 15:33:42 +02001122
Narayanan G1bdae6f2012-02-09 12:41:37 +05301123 if (command == D40_DMA_STOP) {
1124 ret = __d40_execute_command_phy(d40c, D40_DMA_SUSPEND_REQ);
1125 if (ret)
1126 return ret;
1127 }
1128
Linus Walleij8d318a52010-03-30 15:33:42 +02001129 spin_lock_irqsave(&d40c->base->execmd_lock, flags);
1130
1131 if (d40c->phy_chan->num % 2 == 0)
1132 active_reg = d40c->base->virtbase + D40_DREG_ACTIVE;
1133 else
1134 active_reg = d40c->base->virtbase + D40_DREG_ACTIVO;
1135
1136 if (command == D40_DMA_SUSPEND_REQ) {
1137 status = (readl(active_reg) &
1138 D40_CHAN_POS_MASK(d40c->phy_chan->num)) >>
1139 D40_CHAN_POS(d40c->phy_chan->num);
1140
1141 if (status == D40_DMA_SUSPENDED || status == D40_DMA_STOP)
1142 goto done;
1143 }
1144
Jonas Aaberg1d392a72010-06-20 21:26:01 +00001145 wmask = 0xffffffff & ~(D40_CHAN_POS_MASK(d40c->phy_chan->num));
1146 writel(wmask | (command << D40_CHAN_POS(d40c->phy_chan->num)),
1147 active_reg);
Linus Walleij8d318a52010-03-30 15:33:42 +02001148
1149 if (command == D40_DMA_SUSPEND_REQ) {
1150
1151 for (i = 0 ; i < D40_SUSPEND_MAX_IT; i++) {
1152 status = (readl(active_reg) &
1153 D40_CHAN_POS_MASK(d40c->phy_chan->num)) >>
1154 D40_CHAN_POS(d40c->phy_chan->num);
1155
1156 cpu_relax();
1157 /*
1158 * Reduce the number of bus accesses while
1159 * waiting for the DMA to suspend.
1160 */
1161 udelay(3);
1162
1163 if (status == D40_DMA_STOP ||
1164 status == D40_DMA_SUSPENDED)
1165 break;
1166 }
1167
1168 if (i == D40_SUSPEND_MAX_IT) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01001169 chan_err(d40c,
1170 "unable to suspend the chl %d (log: %d) status %x\n",
1171 d40c->phy_chan->num, d40c->log_num,
Linus Walleij8d318a52010-03-30 15:33:42 +02001172 status);
1173 dump_stack();
1174 ret = -EBUSY;
1175 }
1176
1177 }
1178done:
1179 spin_unlock_irqrestore(&d40c->base->execmd_lock, flags);
1180 return ret;
1181}
1182
1183static void d40_term_all(struct d40_chan *d40c)
1184{
1185 struct d40_desc *d40d;
Per Forlin74043682011-08-29 13:33:34 +02001186 struct d40_desc *_d;
Linus Walleij8d318a52010-03-30 15:33:42 +02001187
Fabio Baltieri4226dd82012-12-13 13:46:16 +01001188 /* Release completed descriptors */
1189 while ((d40d = d40_first_done(d40c))) {
1190 d40_desc_remove(d40d);
1191 d40_desc_free(d40c, d40d);
1192 }
1193
Linus Walleij8d318a52010-03-30 15:33:42 +02001194 /* Release active descriptors */
1195 while ((d40d = d40_first_active_get(d40c))) {
1196 d40_desc_remove(d40d);
Linus Walleij8d318a52010-03-30 15:33:42 +02001197 d40_desc_free(d40c, d40d);
1198 }
1199
1200 /* Release queued descriptors waiting for transfer */
1201 while ((d40d = d40_first_queued(d40c))) {
1202 d40_desc_remove(d40d);
Linus Walleij8d318a52010-03-30 15:33:42 +02001203 d40_desc_free(d40c, d40d);
1204 }
1205
Per Forlina8f30672011-06-26 23:29:52 +02001206 /* Release pending descriptors */
1207 while ((d40d = d40_first_pending(d40c))) {
1208 d40_desc_remove(d40d);
1209 d40_desc_free(d40c, d40d);
1210 }
Linus Walleij8d318a52010-03-30 15:33:42 +02001211
Per Forlin74043682011-08-29 13:33:34 +02001212 /* Release client owned descriptors */
1213 if (!list_empty(&d40c->client))
1214 list_for_each_entry_safe(d40d, _d, &d40c->client, node) {
1215 d40_desc_remove(d40d);
1216 d40_desc_free(d40c, d40d);
1217 }
1218
Per Forlin82babbb362011-08-29 13:33:35 +02001219 /* Release descriptors in prepare queue */
1220 if (!list_empty(&d40c->prepare_queue))
1221 list_for_each_entry_safe(d40d, _d,
1222 &d40c->prepare_queue, node) {
1223 d40_desc_remove(d40d);
1224 d40_desc_free(d40c, d40d);
1225 }
Per Forlin74043682011-08-29 13:33:34 +02001226
Linus Walleij8d318a52010-03-30 15:33:42 +02001227 d40c->pending_tx = 0;
Linus Walleij8d318a52010-03-30 15:33:42 +02001228}
1229
Narayanan G1bdae6f2012-02-09 12:41:37 +05301230static void __d40_config_set_event(struct d40_chan *d40c,
1231 enum d40_events event_type, u32 event,
1232 int reg)
Rabin Vincent262d2912011-01-25 11:18:05 +01001233{
Rabin Vincent8ca84682011-01-25 11:18:07 +01001234 void __iomem *addr = chan_base(d40c) + reg;
Rabin Vincent262d2912011-01-25 11:18:05 +01001235 int tries;
Narayanan G1bdae6f2012-02-09 12:41:37 +05301236 u32 status;
Rabin Vincent262d2912011-01-25 11:18:05 +01001237
Narayanan G1bdae6f2012-02-09 12:41:37 +05301238 switch (event_type) {
1239
1240 case D40_DEACTIVATE_EVENTLINE:
1241
Rabin Vincent262d2912011-01-25 11:18:05 +01001242 writel((D40_DEACTIVATE_EVENTLINE << D40_EVENTLINE_POS(event))
1243 | ~D40_EVENTLINE_MASK(event), addr);
Narayanan G1bdae6f2012-02-09 12:41:37 +05301244 break;
Rabin Vincent262d2912011-01-25 11:18:05 +01001245
Narayanan G1bdae6f2012-02-09 12:41:37 +05301246 case D40_SUSPEND_REQ_EVENTLINE:
1247 status = (readl(addr) & D40_EVENTLINE_MASK(event)) >>
1248 D40_EVENTLINE_POS(event);
1249
1250 if (status == D40_DEACTIVATE_EVENTLINE ||
1251 status == D40_SUSPEND_REQ_EVENTLINE)
1252 break;
1253
1254 writel((D40_SUSPEND_REQ_EVENTLINE << D40_EVENTLINE_POS(event))
1255 | ~D40_EVENTLINE_MASK(event), addr);
1256
1257 for (tries = 0 ; tries < D40_SUSPEND_MAX_IT; tries++) {
1258
1259 status = (readl(addr) & D40_EVENTLINE_MASK(event)) >>
1260 D40_EVENTLINE_POS(event);
1261
1262 cpu_relax();
1263 /*
1264 * Reduce the number of bus accesses while
1265 * waiting for the DMA to suspend.
1266 */
1267 udelay(3);
1268
1269 if (status == D40_DEACTIVATE_EVENTLINE)
1270 break;
1271 }
1272
1273 if (tries == D40_SUSPEND_MAX_IT) {
1274 chan_err(d40c,
1275 "unable to stop the event_line chl %d (log: %d)"
1276 "status %x\n", d40c->phy_chan->num,
1277 d40c->log_num, status);
1278 }
1279 break;
1280
1281 case D40_ACTIVATE_EVENTLINE:
Rabin Vincent262d2912011-01-25 11:18:05 +01001282 /*
1283 * The hardware sometimes doesn't register the enable when src and dst
1284 * event lines are active on the same logical channel. Retry to ensure
1285 * it does. Usually only one retry is sufficient.
1286 */
Narayanan G1bdae6f2012-02-09 12:41:37 +05301287 tries = 100;
1288 while (--tries) {
1289 writel((D40_ACTIVATE_EVENTLINE <<
1290 D40_EVENTLINE_POS(event)) |
1291 ~D40_EVENTLINE_MASK(event), addr);
Rabin Vincent262d2912011-01-25 11:18:05 +01001292
Narayanan G1bdae6f2012-02-09 12:41:37 +05301293 if (readl(addr) & D40_EVENTLINE_MASK(event))
1294 break;
1295 }
1296
1297 if (tries != 99)
1298 dev_dbg(chan2dev(d40c),
1299 "[%s] workaround enable S%cLNK (%d tries)\n",
1300 __func__, reg == D40_CHAN_REG_SSLNK ? 'S' : 'D',
1301 100 - tries);
1302
1303 WARN_ON(!tries);
1304 break;
1305
1306 case D40_ROUND_EVENTLINE:
1307 BUG();
1308 break;
1309
Rabin Vincent262d2912011-01-25 11:18:05 +01001310 }
Rabin Vincent262d2912011-01-25 11:18:05 +01001311}
1312
Narayanan G1bdae6f2012-02-09 12:41:37 +05301313static void d40_config_set_event(struct d40_chan *d40c,
1314 enum d40_events event_type)
Linus Walleij8d318a52010-03-30 15:33:42 +02001315{
Lee Jones26955c07d2013-05-03 15:31:56 +01001316 u32 event = D40_TYPE_TO_EVENT(d40c->dma_cfg.dev_type);
1317
Linus Walleij8d318a52010-03-30 15:33:42 +02001318 /* Enable event line connected to device (or memcpy) */
Lee Jones2c2b62d2013-05-15 10:51:54 +01001319 if ((d40c->dma_cfg.dir == DMA_DEV_TO_MEM) ||
1320 (d40c->dma_cfg.dir == DMA_DEV_TO_DEV))
Narayanan G1bdae6f2012-02-09 12:41:37 +05301321 __d40_config_set_event(d40c, event_type, event,
Rabin Vincent262d2912011-01-25 11:18:05 +01001322 D40_CHAN_REG_SSLNK);
Rabin Vincent262d2912011-01-25 11:18:05 +01001323
Lee Jones2c2b62d2013-05-15 10:51:54 +01001324 if (d40c->dma_cfg.dir != DMA_DEV_TO_MEM)
Narayanan G1bdae6f2012-02-09 12:41:37 +05301325 __d40_config_set_event(d40c, event_type, event,
Rabin Vincent262d2912011-01-25 11:18:05 +01001326 D40_CHAN_REG_SDLNK);
Linus Walleij8d318a52010-03-30 15:33:42 +02001327}
1328
Jonas Aaberga5ebca42010-05-18 00:41:09 +02001329static u32 d40_chan_has_events(struct d40_chan *d40c)
Linus Walleij8d318a52010-03-30 15:33:42 +02001330{
Rabin Vincent8ca84682011-01-25 11:18:07 +01001331 void __iomem *chanbase = chan_base(d40c);
Jonas Aabergbe8cb7d2010-08-09 12:07:44 +00001332 u32 val;
Linus Walleij8d318a52010-03-30 15:33:42 +02001333
Rabin Vincent8ca84682011-01-25 11:18:07 +01001334 val = readl(chanbase + D40_CHAN_REG_SSLNK);
1335 val |= readl(chanbase + D40_CHAN_REG_SDLNK);
Linus Walleij8d318a52010-03-30 15:33:42 +02001336
Jonas Aaberga5ebca42010-05-18 00:41:09 +02001337 return val;
Linus Walleij8d318a52010-03-30 15:33:42 +02001338}
1339
Narayanan G1bdae6f2012-02-09 12:41:37 +05301340static int
1341__d40_execute_command_log(struct d40_chan *d40c, enum d40_command command)
1342{
1343 unsigned long flags;
1344 int ret = 0;
1345 u32 active_status;
1346 void __iomem *active_reg;
1347
1348 if (d40c->phy_chan->num % 2 == 0)
1349 active_reg = d40c->base->virtbase + D40_DREG_ACTIVE;
1350 else
1351 active_reg = d40c->base->virtbase + D40_DREG_ACTIVO;
1352
1353
1354 spin_lock_irqsave(&d40c->phy_chan->lock, flags);
1355
1356 switch (command) {
1357 case D40_DMA_STOP:
1358 case D40_DMA_SUSPEND_REQ:
1359
1360 active_status = (readl(active_reg) &
1361 D40_CHAN_POS_MASK(d40c->phy_chan->num)) >>
1362 D40_CHAN_POS(d40c->phy_chan->num);
1363
1364 if (active_status == D40_DMA_RUN)
1365 d40_config_set_event(d40c, D40_SUSPEND_REQ_EVENTLINE);
1366 else
1367 d40_config_set_event(d40c, D40_DEACTIVATE_EVENTLINE);
1368
1369 if (!d40_chan_has_events(d40c) && (command == D40_DMA_STOP))
1370 ret = __d40_execute_command_phy(d40c, command);
1371
1372 break;
1373
1374 case D40_DMA_RUN:
1375
1376 d40_config_set_event(d40c, D40_ACTIVATE_EVENTLINE);
1377 ret = __d40_execute_command_phy(d40c, command);
1378 break;
1379
1380 case D40_DMA_SUSPENDED:
1381 BUG();
1382 break;
1383 }
1384
1385 spin_unlock_irqrestore(&d40c->phy_chan->lock, flags);
1386 return ret;
1387}
1388
1389static int d40_channel_execute_command(struct d40_chan *d40c,
1390 enum d40_command command)
1391{
1392 if (chan_is_logical(d40c))
1393 return __d40_execute_command_log(d40c, command);
1394 else
1395 return __d40_execute_command_phy(d40c, command);
1396}
1397
Rabin Vincent20a5b6d2010-10-12 13:00:52 +00001398static u32 d40_get_prmo(struct d40_chan *d40c)
1399{
1400 static const unsigned int phy_map[] = {
1401 [STEDMA40_PCHAN_BASIC_MODE]
1402 = D40_DREG_PRMO_PCHAN_BASIC,
1403 [STEDMA40_PCHAN_MODULO_MODE]
1404 = D40_DREG_PRMO_PCHAN_MODULO,
1405 [STEDMA40_PCHAN_DOUBLE_DST_MODE]
1406 = D40_DREG_PRMO_PCHAN_DOUBLE_DST,
1407 };
1408 static const unsigned int log_map[] = {
1409 [STEDMA40_LCHAN_SRC_PHY_DST_LOG]
1410 = D40_DREG_PRMO_LCHAN_SRC_PHY_DST_LOG,
1411 [STEDMA40_LCHAN_SRC_LOG_DST_PHY]
1412 = D40_DREG_PRMO_LCHAN_SRC_LOG_DST_PHY,
1413 [STEDMA40_LCHAN_SRC_LOG_DST_LOG]
1414 = D40_DREG_PRMO_LCHAN_SRC_LOG_DST_LOG,
1415 };
1416
Rabin Vincent724a8572011-01-25 11:18:08 +01001417 if (chan_is_physical(d40c))
Rabin Vincent20a5b6d2010-10-12 13:00:52 +00001418 return phy_map[d40c->dma_cfg.mode_opt];
1419 else
1420 return log_map[d40c->dma_cfg.mode_opt];
1421}
1422
Jonas Aabergb55912c2010-08-09 12:08:02 +00001423static void d40_config_write(struct d40_chan *d40c)
Linus Walleij8d318a52010-03-30 15:33:42 +02001424{
1425 u32 addr_base;
1426 u32 var;
Linus Walleij8d318a52010-03-30 15:33:42 +02001427
1428 /* Odd addresses are even addresses + 4 */
1429 addr_base = (d40c->phy_chan->num % 2) * 4;
1430 /* Setup channel mode to logical or physical */
Rabin Vincent724a8572011-01-25 11:18:08 +01001431 var = ((u32)(chan_is_logical(d40c)) + 1) <<
Linus Walleij8d318a52010-03-30 15:33:42 +02001432 D40_CHAN_POS(d40c->phy_chan->num);
1433 writel(var, d40c->base->virtbase + D40_DREG_PRMSE + addr_base);
1434
1435 /* Setup operational mode option register */
Rabin Vincent20a5b6d2010-10-12 13:00:52 +00001436 var = d40_get_prmo(d40c) << D40_CHAN_POS(d40c->phy_chan->num);
Linus Walleij8d318a52010-03-30 15:33:42 +02001437
1438 writel(var, d40c->base->virtbase + D40_DREG_PRMOE + addr_base);
1439
Rabin Vincent724a8572011-01-25 11:18:08 +01001440 if (chan_is_logical(d40c)) {
Rabin Vincent8ca84682011-01-25 11:18:07 +01001441 int lidx = (d40c->phy_chan->num << D40_SREG_ELEM_LOG_LIDX_POS)
1442 & D40_SREG_ELEM_LOG_LIDX_MASK;
1443 void __iomem *chanbase = chan_base(d40c);
1444
Linus Walleij8d318a52010-03-30 15:33:42 +02001445 /* Set default config for CFG reg */
Rabin Vincent8ca84682011-01-25 11:18:07 +01001446 writel(d40c->src_def_cfg, chanbase + D40_CHAN_REG_SSCFG);
1447 writel(d40c->dst_def_cfg, chanbase + D40_CHAN_REG_SDCFG);
Linus Walleij8d318a52010-03-30 15:33:42 +02001448
Jonas Aabergb55912c2010-08-09 12:08:02 +00001449 /* Set LIDX for lcla */
Rabin Vincent8ca84682011-01-25 11:18:07 +01001450 writel(lidx, chanbase + D40_CHAN_REG_SSELT);
1451 writel(lidx, chanbase + D40_CHAN_REG_SDELT);
Rabin Vincente9f3a492011-12-28 11:27:40 +05301452
1453 /* Clear LNK which will be used by d40_chan_has_events() */
1454 writel(0, chanbase + D40_CHAN_REG_SSLNK);
1455 writel(0, chanbase + D40_CHAN_REG_SDLNK);
Linus Walleij8d318a52010-03-30 15:33:42 +02001456 }
Linus Walleij8d318a52010-03-30 15:33:42 +02001457}
1458
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001459static u32 d40_residue(struct d40_chan *d40c)
1460{
1461 u32 num_elt;
1462
Rabin Vincent724a8572011-01-25 11:18:08 +01001463 if (chan_is_logical(d40c))
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001464 num_elt = (readl(&d40c->lcpa->lcsp2) & D40_MEM_LCSP2_ECNT_MASK)
1465 >> D40_MEM_LCSP2_ECNT_POS;
Rabin Vincent8ca84682011-01-25 11:18:07 +01001466 else {
1467 u32 val = readl(chan_base(d40c) + D40_CHAN_REG_SDELT);
1468 num_elt = (val & D40_SREG_ELEM_PHY_ECNT_MASK)
1469 >> D40_SREG_ELEM_PHY_ECNT_POS;
1470 }
1471
Lee Jones43f2e1a2013-05-15 11:51:57 +02001472 return num_elt * d40c->dma_cfg.dst_info.data_width;
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001473}
1474
1475static bool d40_tx_is_linked(struct d40_chan *d40c)
1476{
1477 bool is_link;
1478
Rabin Vincent724a8572011-01-25 11:18:08 +01001479 if (chan_is_logical(d40c))
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001480 is_link = readl(&d40c->lcpa->lcsp3) & D40_MEM_LCSP3_DLOS_MASK;
1481 else
Rabin Vincent8ca84682011-01-25 11:18:07 +01001482 is_link = readl(chan_base(d40c) + D40_CHAN_REG_SDLNK)
1483 & D40_SREG_LNK_PHYS_LNK_MASK;
1484
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001485 return is_link;
1486}
1487
Rabin Vincent86eb5fb2011-01-25 11:18:34 +01001488static int d40_pause(struct d40_chan *d40c)
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001489{
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001490 int res = 0;
1491 unsigned long flags;
1492
Jonas Aaberg3ac012a2010-08-09 12:09:12 +00001493 if (!d40c->busy)
1494 return 0;
1495
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001496 spin_lock_irqsave(&d40c->lock, flags);
Ulf Hansson80245212014-04-23 21:52:01 +02001497 pm_runtime_get_sync(d40c->base->dev);
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001498
1499 res = d40_channel_execute_command(d40c, D40_DMA_SUSPEND_REQ);
Narayanan G1bdae6f2012-02-09 12:41:37 +05301500
Narayanan G7fb3e752011-11-17 17:26:41 +05301501 pm_runtime_mark_last_busy(d40c->base->dev);
1502 pm_runtime_put_autosuspend(d40c->base->dev);
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001503 spin_unlock_irqrestore(&d40c->lock, flags);
1504 return res;
1505}
1506
Rabin Vincent86eb5fb2011-01-25 11:18:34 +01001507static int d40_resume(struct d40_chan *d40c)
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001508{
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001509 int res = 0;
1510 unsigned long flags;
1511
Jonas Aaberg3ac012a2010-08-09 12:09:12 +00001512 if (!d40c->busy)
1513 return 0;
1514
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001515 spin_lock_irqsave(&d40c->lock, flags);
Narayanan G7fb3e752011-11-17 17:26:41 +05301516 pm_runtime_get_sync(d40c->base->dev);
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001517
1518 /* If bytes left to transfer or linked tx resume job */
Narayanan G1bdae6f2012-02-09 12:41:37 +05301519 if (d40_residue(d40c) || d40_tx_is_linked(d40c))
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001520 res = d40_channel_execute_command(d40c, D40_DMA_RUN);
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001521
Narayanan G7fb3e752011-11-17 17:26:41 +05301522 pm_runtime_mark_last_busy(d40c->base->dev);
1523 pm_runtime_put_autosuspend(d40c->base->dev);
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001524 spin_unlock_irqrestore(&d40c->lock, flags);
1525 return res;
1526}
1527
Linus Walleij8d318a52010-03-30 15:33:42 +02001528static dma_cookie_t d40_tx_submit(struct dma_async_tx_descriptor *tx)
1529{
1530 struct d40_chan *d40c = container_of(tx->chan,
1531 struct d40_chan,
1532 chan);
1533 struct d40_desc *d40d = container_of(tx, struct d40_desc, txd);
1534 unsigned long flags;
Russell King - ARM Linux884485e2012-03-06 22:34:46 +00001535 dma_cookie_t cookie;
Linus Walleij8d318a52010-03-30 15:33:42 +02001536
1537 spin_lock_irqsave(&d40c->lock, flags);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +00001538 cookie = dma_cookie_assign(tx);
Linus Walleij8d318a52010-03-30 15:33:42 +02001539 d40_desc_queue(d40c, d40d);
Linus Walleij8d318a52010-03-30 15:33:42 +02001540 spin_unlock_irqrestore(&d40c->lock, flags);
1541
Russell King - ARM Linux884485e2012-03-06 22:34:46 +00001542 return cookie;
Linus Walleij8d318a52010-03-30 15:33:42 +02001543}
1544
1545static int d40_start(struct d40_chan *d40c)
1546{
Jonas Aaberg0c322692010-06-20 21:25:46 +00001547 return d40_channel_execute_command(d40c, D40_DMA_RUN);
Linus Walleij8d318a52010-03-30 15:33:42 +02001548}
1549
1550static struct d40_desc *d40_queue_start(struct d40_chan *d40c)
1551{
1552 struct d40_desc *d40d;
1553 int err;
1554
1555 /* Start queued jobs, if any */
1556 d40d = d40_first_queued(d40c);
1557
1558 if (d40d != NULL) {
Narayanan G1bdae6f2012-02-09 12:41:37 +05301559 if (!d40c->busy) {
Narayanan G7fb3e752011-11-17 17:26:41 +05301560 d40c->busy = true;
Narayanan G1bdae6f2012-02-09 12:41:37 +05301561 pm_runtime_get_sync(d40c->base->dev);
1562 }
Linus Walleij8d318a52010-03-30 15:33:42 +02001563
1564 /* Remove from queue */
1565 d40_desc_remove(d40d);
1566
1567 /* Add to active queue */
1568 d40_desc_submit(d40c, d40d);
1569
Rabin Vincent7d83a852011-01-25 11:18:06 +01001570 /* Initiate DMA job */
1571 d40_desc_load(d40c, d40d);
Jonas Aaberg698e4732010-08-09 12:08:56 +00001572
Rabin Vincent7d83a852011-01-25 11:18:06 +01001573 /* Start dma job */
1574 err = d40_start(d40c);
Linus Walleij8d318a52010-03-30 15:33:42 +02001575
Rabin Vincent7d83a852011-01-25 11:18:06 +01001576 if (err)
1577 return NULL;
Linus Walleij8d318a52010-03-30 15:33:42 +02001578 }
1579
1580 return d40d;
1581}
1582
1583/* called from interrupt context */
1584static void dma_tc_handle(struct d40_chan *d40c)
1585{
1586 struct d40_desc *d40d;
1587
Linus Walleij8d318a52010-03-30 15:33:42 +02001588 /* Get first active entry from list */
1589 d40d = d40_first_active_get(d40c);
1590
1591 if (d40d == NULL)
1592 return;
1593
Rabin Vincent0c842b52011-01-25 11:18:35 +01001594 if (d40d->cyclic) {
1595 /*
1596 * If this was a paritially loaded list, we need to reloaded
1597 * it, and only when the list is completed. We need to check
1598 * for done because the interrupt will hit for every link, and
1599 * not just the last one.
1600 */
1601 if (d40d->lli_current < d40d->lli_len
1602 && !d40_tx_is_linked(d40c)
1603 && !d40_residue(d40c)) {
1604 d40_lcla_free_all(d40c, d40d);
1605 d40_desc_load(d40c, d40d);
1606 (void) d40_start(d40c);
Linus Walleij8d318a52010-03-30 15:33:42 +02001607
Rabin Vincent0c842b52011-01-25 11:18:35 +01001608 if (d40d->lli_current == d40d->lli_len)
1609 d40d->lli_current = 0;
1610 }
1611 } else {
1612 d40_lcla_free_all(d40c, d40d);
1613
1614 if (d40d->lli_current < d40d->lli_len) {
1615 d40_desc_load(d40c, d40d);
1616 /* Start dma job */
1617 (void) d40_start(d40c);
1618 return;
1619 }
1620
Rabin Vincent9ecb41b2013-05-27 16:03:40 +02001621 if (d40_queue_start(d40c) == NULL) {
Rabin Vincent0c842b52011-01-25 11:18:35 +01001622 d40c->busy = false;
Rabin Vincent9ecb41b2013-05-27 16:03:40 +02001623
1624 pm_runtime_mark_last_busy(d40c->base->dev);
1625 pm_runtime_put_autosuspend(d40c->base->dev);
1626 }
Linus Walleij8d318a52010-03-30 15:33:42 +02001627
Fabio Baltieri7dd14522013-02-14 10:03:10 +01001628 d40_desc_remove(d40d);
1629 d40_desc_done(d40c, d40d);
1630 }
Fabio Baltieri4226dd82012-12-13 13:46:16 +01001631
Linus Walleij8d318a52010-03-30 15:33:42 +02001632 d40c->pending_tx++;
1633 tasklet_schedule(&d40c->tasklet);
1634
1635}
1636
1637static void dma_tasklet(unsigned long data)
1638{
1639 struct d40_chan *d40c = (struct d40_chan *) data;
Jonas Aaberg767a9672010-08-09 12:08:34 +00001640 struct d40_desc *d40d;
Linus Walleij8d318a52010-03-30 15:33:42 +02001641 unsigned long flags;
Linus Walleije9baa9d2014-02-13 10:39:01 +01001642 bool callback_active;
Linus Walleij8d318a52010-03-30 15:33:42 +02001643 dma_async_tx_callback callback;
1644 void *callback_param;
1645
1646 spin_lock_irqsave(&d40c->lock, flags);
1647
Fabio Baltieri4226dd82012-12-13 13:46:16 +01001648 /* Get first entry from the done list */
1649 d40d = d40_first_done(d40c);
1650 if (d40d == NULL) {
1651 /* Check if we have reached here for cyclic job */
1652 d40d = d40_first_active_get(d40c);
1653 if (d40d == NULL || !d40d->cyclic)
1654 goto err;
1655 }
Linus Walleij8d318a52010-03-30 15:33:42 +02001656
Rabin Vincent0c842b52011-01-25 11:18:35 +01001657 if (!d40d->cyclic)
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +00001658 dma_cookie_complete(&d40d->txd);
Linus Walleij8d318a52010-03-30 15:33:42 +02001659
1660 /*
1661 * If terminating a channel pending_tx is set to zero.
1662 * This prevents any finished active jobs to return to the client.
1663 */
1664 if (d40c->pending_tx == 0) {
1665 spin_unlock_irqrestore(&d40c->lock, flags);
1666 return;
1667 }
1668
1669 /* Callback to client */
Linus Walleije9baa9d2014-02-13 10:39:01 +01001670 callback_active = !!(d40d->txd.flags & DMA_PREP_INTERRUPT);
Jonas Aaberg767a9672010-08-09 12:08:34 +00001671 callback = d40d->txd.callback;
1672 callback_param = d40d->txd.callback_param;
Linus Walleij8d318a52010-03-30 15:33:42 +02001673
Rabin Vincent0c842b52011-01-25 11:18:35 +01001674 if (!d40d->cyclic) {
1675 if (async_tx_test_ack(&d40d->txd)) {
Jonas Aaberg767a9672010-08-09 12:08:34 +00001676 d40_desc_remove(d40d);
Rabin Vincent0c842b52011-01-25 11:18:35 +01001677 d40_desc_free(d40c, d40d);
Fabio Baltierif26e03a2012-12-13 17:12:37 +01001678 } else if (!d40d->is_in_client_list) {
1679 d40_desc_remove(d40d);
1680 d40_lcla_free_all(d40c, d40d);
1681 list_add_tail(&d40d->node, &d40c->client);
1682 d40d->is_in_client_list = true;
Linus Walleij8d318a52010-03-30 15:33:42 +02001683 }
1684 }
1685
1686 d40c->pending_tx--;
1687
1688 if (d40c->pending_tx)
1689 tasklet_schedule(&d40c->tasklet);
1690
1691 spin_unlock_irqrestore(&d40c->lock, flags);
1692
Linus Walleije9baa9d2014-02-13 10:39:01 +01001693 if (callback_active && callback)
Linus Walleij8d318a52010-03-30 15:33:42 +02001694 callback(callback_param);
1695
1696 return;
1697
Narayanan G1bdae6f2012-02-09 12:41:37 +05301698err:
1699 /* Rescue manouver if receiving double interrupts */
Linus Walleij8d318a52010-03-30 15:33:42 +02001700 if (d40c->pending_tx > 0)
1701 d40c->pending_tx--;
1702 spin_unlock_irqrestore(&d40c->lock, flags);
1703}
1704
1705static irqreturn_t d40_handle_interrupt(int irq, void *data)
1706{
Linus Walleij8d318a52010-03-30 15:33:42 +02001707 int i;
Linus Walleij8d318a52010-03-30 15:33:42 +02001708 u32 idx;
1709 u32 row;
1710 long chan = -1;
1711 struct d40_chan *d40c;
1712 unsigned long flags;
1713 struct d40_base *base = data;
Tong Liu3cb645d2012-09-26 10:07:30 +00001714 u32 regs[base->gen_dmac.il_size];
1715 struct d40_interrupt_lookup *il = base->gen_dmac.il;
1716 u32 il_size = base->gen_dmac.il_size;
Linus Walleij8d318a52010-03-30 15:33:42 +02001717
1718 spin_lock_irqsave(&base->interrupt_lock, flags);
1719
1720 /* Read interrupt status of both logical and physical channels */
Tong Liu3cb645d2012-09-26 10:07:30 +00001721 for (i = 0; i < il_size; i++)
Linus Walleij8d318a52010-03-30 15:33:42 +02001722 regs[i] = readl(base->virtbase + il[i].src);
1723
1724 for (;;) {
1725
1726 chan = find_next_bit((unsigned long *)regs,
Tong Liu3cb645d2012-09-26 10:07:30 +00001727 BITS_PER_LONG * il_size, chan + 1);
Linus Walleij8d318a52010-03-30 15:33:42 +02001728
1729 /* No more set bits found? */
Tong Liu3cb645d2012-09-26 10:07:30 +00001730 if (chan == BITS_PER_LONG * il_size)
Linus Walleij8d318a52010-03-30 15:33:42 +02001731 break;
1732
1733 row = chan / BITS_PER_LONG;
1734 idx = chan & (BITS_PER_LONG - 1);
1735
Linus Walleij8d318a52010-03-30 15:33:42 +02001736 if (il[row].offset == D40_PHY_CHAN)
1737 d40c = base->lookup_phy_chans[idx];
1738 else
1739 d40c = base->lookup_log_chans[il[row].offset + idx];
Fabio Baltieri53d6d682012-12-19 14:41:56 +01001740
1741 if (!d40c) {
1742 /*
1743 * No error because this can happen if something else
1744 * in the system is using the channel.
1745 */
1746 continue;
1747 }
1748
1749 /* ACK interrupt */
Lee Jones8a3b6e12013-05-15 10:51:52 +01001750 writel(BIT(idx), base->virtbase + il[row].clr);
Fabio Baltieri53d6d682012-12-19 14:41:56 +01001751
Linus Walleij8d318a52010-03-30 15:33:42 +02001752 spin_lock(&d40c->lock);
1753
1754 if (!il[row].is_error)
1755 dma_tc_handle(d40c);
1756 else
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01001757 d40_err(base->dev, "IRQ chan: %ld offset %d idx %d\n",
1758 chan, il[row].offset, idx);
Linus Walleij8d318a52010-03-30 15:33:42 +02001759
1760 spin_unlock(&d40c->lock);
1761 }
1762
1763 spin_unlock_irqrestore(&base->interrupt_lock, flags);
1764
1765 return IRQ_HANDLED;
1766}
1767
Linus Walleij8d318a52010-03-30 15:33:42 +02001768static int d40_validate_conf(struct d40_chan *d40c,
1769 struct stedma40_chan_cfg *conf)
1770{
1771 int res = 0;
Rabin Vincent38bdbf02010-10-12 13:00:51 +00001772 bool is_log = conf->mode == STEDMA40_MODE_LOGICAL;
Linus Walleij8d318a52010-03-30 15:33:42 +02001773
Linus Walleij0747c7ba2010-08-09 12:07:36 +00001774 if (!conf->dir) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01001775 chan_err(d40c, "Invalid direction.\n");
Linus Walleij0747c7ba2010-08-09 12:07:36 +00001776 res = -EINVAL;
1777 }
1778
Lee Jones26955c07d2013-05-03 15:31:56 +01001779 if ((is_log && conf->dev_type > d40c->base->num_log_chans) ||
1780 (!is_log && conf->dev_type > d40c->base->num_phy_chans) ||
1781 (conf->dev_type < 0)) {
1782 chan_err(d40c, "Invalid device type (%d)\n", conf->dev_type);
Linus Walleij0747c7ba2010-08-09 12:07:36 +00001783 res = -EINVAL;
1784 }
1785
Lee Jones2c2b62d2013-05-15 10:51:54 +01001786 if (conf->dir == DMA_DEV_TO_DEV) {
Linus Walleij8d318a52010-03-30 15:33:42 +02001787 /*
1788 * DMAC HW supports it. Will be added to this driver,
1789 * in case any dma client requires it.
1790 */
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01001791 chan_err(d40c, "periph to periph not supported\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02001792 res = -EINVAL;
1793 }
1794
Per Forlind49278e2010-12-20 18:31:38 +01001795 if (d40_psize_2_burst_size(is_log, conf->src_info.psize) *
Lee Jones43f2e1a2013-05-15 11:51:57 +02001796 conf->src_info.data_width !=
Per Forlind49278e2010-12-20 18:31:38 +01001797 d40_psize_2_burst_size(is_log, conf->dst_info.psize) *
Lee Jones43f2e1a2013-05-15 11:51:57 +02001798 conf->dst_info.data_width) {
Per Forlind49278e2010-12-20 18:31:38 +01001799 /*
1800 * The DMAC hardware only supports
1801 * src (burst x width) == dst (burst x width)
1802 */
1803
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01001804 chan_err(d40c, "src (burst x width) != dst (burst x width)\n");
Per Forlind49278e2010-12-20 18:31:38 +01001805 res = -EINVAL;
1806 }
1807
Linus Walleij8d318a52010-03-30 15:33:42 +02001808 return res;
1809}
1810
Narayanan G5cd326f2011-11-30 19:20:42 +05301811static bool d40_alloc_mask_set(struct d40_phy_res *phy,
1812 bool is_src, int log_event_line, bool is_log,
1813 bool *first_user)
Linus Walleij8d318a52010-03-30 15:33:42 +02001814{
1815 unsigned long flags;
1816 spin_lock_irqsave(&phy->lock, flags);
Narayanan G5cd326f2011-11-30 19:20:42 +05301817
1818 *first_user = ((phy->allocated_src | phy->allocated_dst)
1819 == D40_ALLOC_FREE);
1820
Marcin Mielczarczyk4aed79b2010-05-18 00:41:21 +02001821 if (!is_log) {
Linus Walleij8d318a52010-03-30 15:33:42 +02001822 /* Physical interrupts are masked per physical full channel */
1823 if (phy->allocated_src == D40_ALLOC_FREE &&
1824 phy->allocated_dst == D40_ALLOC_FREE) {
1825 phy->allocated_dst = D40_ALLOC_PHY;
1826 phy->allocated_src = D40_ALLOC_PHY;
1827 goto found;
1828 } else
1829 goto not_found;
1830 }
1831
1832 /* Logical channel */
1833 if (is_src) {
1834 if (phy->allocated_src == D40_ALLOC_PHY)
1835 goto not_found;
1836
1837 if (phy->allocated_src == D40_ALLOC_FREE)
1838 phy->allocated_src = D40_ALLOC_LOG_FREE;
1839
Lee Jones8a3b6e12013-05-15 10:51:52 +01001840 if (!(phy->allocated_src & BIT(log_event_line))) {
1841 phy->allocated_src |= BIT(log_event_line);
Linus Walleij8d318a52010-03-30 15:33:42 +02001842 goto found;
1843 } else
1844 goto not_found;
1845 } else {
1846 if (phy->allocated_dst == D40_ALLOC_PHY)
1847 goto not_found;
1848
1849 if (phy->allocated_dst == D40_ALLOC_FREE)
1850 phy->allocated_dst = D40_ALLOC_LOG_FREE;
1851
Lee Jones8a3b6e12013-05-15 10:51:52 +01001852 if (!(phy->allocated_dst & BIT(log_event_line))) {
1853 phy->allocated_dst |= BIT(log_event_line);
Linus Walleij8d318a52010-03-30 15:33:42 +02001854 goto found;
1855 } else
1856 goto not_found;
1857 }
1858
1859not_found:
1860 spin_unlock_irqrestore(&phy->lock, flags);
1861 return false;
1862found:
1863 spin_unlock_irqrestore(&phy->lock, flags);
1864 return true;
1865}
1866
1867static bool d40_alloc_mask_free(struct d40_phy_res *phy, bool is_src,
1868 int log_event_line)
1869{
1870 unsigned long flags;
1871 bool is_free = false;
1872
1873 spin_lock_irqsave(&phy->lock, flags);
1874 if (!log_event_line) {
Linus Walleij8d318a52010-03-30 15:33:42 +02001875 phy->allocated_dst = D40_ALLOC_FREE;
1876 phy->allocated_src = D40_ALLOC_FREE;
1877 is_free = true;
1878 goto out;
1879 }
1880
1881 /* Logical channel */
1882 if (is_src) {
Lee Jones8a3b6e12013-05-15 10:51:52 +01001883 phy->allocated_src &= ~BIT(log_event_line);
Linus Walleij8d318a52010-03-30 15:33:42 +02001884 if (phy->allocated_src == D40_ALLOC_LOG_FREE)
1885 phy->allocated_src = D40_ALLOC_FREE;
1886 } else {
Lee Jones8a3b6e12013-05-15 10:51:52 +01001887 phy->allocated_dst &= ~BIT(log_event_line);
Linus Walleij8d318a52010-03-30 15:33:42 +02001888 if (phy->allocated_dst == D40_ALLOC_LOG_FREE)
1889 phy->allocated_dst = D40_ALLOC_FREE;
1890 }
1891
1892 is_free = ((phy->allocated_src | phy->allocated_dst) ==
1893 D40_ALLOC_FREE);
1894
1895out:
1896 spin_unlock_irqrestore(&phy->lock, flags);
1897
1898 return is_free;
1899}
1900
Narayanan G5cd326f2011-11-30 19:20:42 +05301901static int d40_allocate_channel(struct d40_chan *d40c, bool *first_phy_user)
Linus Walleij8d318a52010-03-30 15:33:42 +02001902{
Lee Jones26955c07d2013-05-03 15:31:56 +01001903 int dev_type = d40c->dma_cfg.dev_type;
Linus Walleij8d318a52010-03-30 15:33:42 +02001904 int event_group;
1905 int event_line;
1906 struct d40_phy_res *phys;
1907 int i;
1908 int j;
1909 int log_num;
Gerald Baezaf000df82012-11-08 14:39:07 +01001910 int num_phy_chans;
Linus Walleij8d318a52010-03-30 15:33:42 +02001911 bool is_src;
Rabin Vincent38bdbf02010-10-12 13:00:51 +00001912 bool is_log = d40c->dma_cfg.mode == STEDMA40_MODE_LOGICAL;
Linus Walleij8d318a52010-03-30 15:33:42 +02001913
1914 phys = d40c->base->phy_res;
Gerald Baezaf000df82012-11-08 14:39:07 +01001915 num_phy_chans = d40c->base->num_phy_chans;
Linus Walleij8d318a52010-03-30 15:33:42 +02001916
Lee Jones2c2b62d2013-05-15 10:51:54 +01001917 if (d40c->dma_cfg.dir == DMA_DEV_TO_MEM) {
Linus Walleij8d318a52010-03-30 15:33:42 +02001918 log_num = 2 * dev_type;
1919 is_src = true;
Lee Jones2c2b62d2013-05-15 10:51:54 +01001920 } else if (d40c->dma_cfg.dir == DMA_MEM_TO_DEV ||
1921 d40c->dma_cfg.dir == DMA_MEM_TO_MEM) {
Linus Walleij8d318a52010-03-30 15:33:42 +02001922 /* dst event lines are used for logical memcpy */
Linus Walleij8d318a52010-03-30 15:33:42 +02001923 log_num = 2 * dev_type + 1;
1924 is_src = false;
1925 } else
1926 return -EINVAL;
1927
1928 event_group = D40_TYPE_TO_GROUP(dev_type);
1929 event_line = D40_TYPE_TO_EVENT(dev_type);
1930
1931 if (!is_log) {
Lee Jones2c2b62d2013-05-15 10:51:54 +01001932 if (d40c->dma_cfg.dir == DMA_MEM_TO_MEM) {
Linus Walleij8d318a52010-03-30 15:33:42 +02001933 /* Find physical half channel */
Gerald Baezaf000df82012-11-08 14:39:07 +01001934 if (d40c->dma_cfg.use_fixed_channel) {
1935 i = d40c->dma_cfg.phy_channel;
Marcin Mielczarczyk4aed79b2010-05-18 00:41:21 +02001936 if (d40_alloc_mask_set(&phys[i], is_src,
Narayanan G5cd326f2011-11-30 19:20:42 +05301937 0, is_log,
1938 first_phy_user))
Linus Walleij8d318a52010-03-30 15:33:42 +02001939 goto found_phy;
Gerald Baezaf000df82012-11-08 14:39:07 +01001940 } else {
1941 for (i = 0; i < num_phy_chans; i++) {
1942 if (d40_alloc_mask_set(&phys[i], is_src,
1943 0, is_log,
1944 first_phy_user))
1945 goto found_phy;
1946 }
Linus Walleij8d318a52010-03-30 15:33:42 +02001947 }
1948 } else
1949 for (j = 0; j < d40c->base->num_phy_chans; j += 8) {
1950 int phy_num = j + event_group * 2;
1951 for (i = phy_num; i < phy_num + 2; i++) {
Linus Walleij508849a2010-06-20 21:26:07 +00001952 if (d40_alloc_mask_set(&phys[i],
1953 is_src,
1954 0,
Narayanan G5cd326f2011-11-30 19:20:42 +05301955 is_log,
1956 first_phy_user))
Linus Walleij8d318a52010-03-30 15:33:42 +02001957 goto found_phy;
1958 }
1959 }
1960 return -EINVAL;
1961found_phy:
1962 d40c->phy_chan = &phys[i];
1963 d40c->log_num = D40_PHY_CHAN;
1964 goto out;
1965 }
1966 if (dev_type == -1)
1967 return -EINVAL;
1968
1969 /* Find logical channel */
1970 for (j = 0; j < d40c->base->num_phy_chans; j += 8) {
1971 int phy_num = j + event_group * 2;
Narayanan G5cd326f2011-11-30 19:20:42 +05301972
1973 if (d40c->dma_cfg.use_fixed_channel) {
1974 i = d40c->dma_cfg.phy_channel;
1975
1976 if ((i != phy_num) && (i != phy_num + 1)) {
1977 dev_err(chan2dev(d40c),
1978 "invalid fixed phy channel %d\n", i);
1979 return -EINVAL;
1980 }
1981
1982 if (d40_alloc_mask_set(&phys[i], is_src, event_line,
1983 is_log, first_phy_user))
1984 goto found_log;
1985
1986 dev_err(chan2dev(d40c),
1987 "could not allocate fixed phy channel %d\n", i);
1988 return -EINVAL;
1989 }
1990
Linus Walleij8d318a52010-03-30 15:33:42 +02001991 /*
1992 * Spread logical channels across all available physical rather
1993 * than pack every logical channel at the first available phy
1994 * channels.
1995 */
1996 if (is_src) {
1997 for (i = phy_num; i < phy_num + 2; i++) {
1998 if (d40_alloc_mask_set(&phys[i], is_src,
Narayanan G5cd326f2011-11-30 19:20:42 +05301999 event_line, is_log,
2000 first_phy_user))
Linus Walleij8d318a52010-03-30 15:33:42 +02002001 goto found_log;
2002 }
2003 } else {
2004 for (i = phy_num + 1; i >= phy_num; i--) {
2005 if (d40_alloc_mask_set(&phys[i], is_src,
Narayanan G5cd326f2011-11-30 19:20:42 +05302006 event_line, is_log,
2007 first_phy_user))
Linus Walleij8d318a52010-03-30 15:33:42 +02002008 goto found_log;
2009 }
2010 }
2011 }
2012 return -EINVAL;
2013
2014found_log:
2015 d40c->phy_chan = &phys[i];
2016 d40c->log_num = log_num;
2017out:
2018
2019 if (is_log)
2020 d40c->base->lookup_log_chans[d40c->log_num] = d40c;
2021 else
2022 d40c->base->lookup_phy_chans[d40c->phy_chan->num] = d40c;
2023
2024 return 0;
2025
2026}
2027
Linus Walleij8d318a52010-03-30 15:33:42 +02002028static int d40_config_memcpy(struct d40_chan *d40c)
2029{
2030 dma_cap_mask_t cap = d40c->chan.device->cap_mask;
2031
2032 if (dma_has_cap(DMA_MEMCPY, cap) && !dma_has_cap(DMA_SLAVE, cap)) {
Lee Jones29027a12013-05-03 15:31:54 +01002033 d40c->dma_cfg = dma40_memcpy_conf_log;
Lee Jones26955c07d2013-05-03 15:31:56 +01002034 d40c->dma_cfg.dev_type = dma40_memcpy_channels[d40c->chan.chan_id];
Linus Walleij8d318a52010-03-30 15:33:42 +02002035
Lee Jones9b233f92013-05-15 10:51:26 +01002036 d40_log_cfg(&d40c->dma_cfg,
2037 &d40c->log_def.lcsp1, &d40c->log_def.lcsp3);
2038
Linus Walleij8d318a52010-03-30 15:33:42 +02002039 } else if (dma_has_cap(DMA_MEMCPY, cap) &&
2040 dma_has_cap(DMA_SLAVE, cap)) {
Lee Jones29027a12013-05-03 15:31:54 +01002041 d40c->dma_cfg = dma40_memcpy_conf_phy;
Lee Jones57e65ad2013-05-15 10:51:25 +01002042
2043 /* Generate interrrupt at end of transfer or relink. */
2044 d40c->dst_def_cfg |= BIT(D40_SREG_CFG_TIM_POS);
2045
2046 /* Generate interrupt on error. */
2047 d40c->src_def_cfg |= BIT(D40_SREG_CFG_EIM_POS);
2048 d40c->dst_def_cfg |= BIT(D40_SREG_CFG_EIM_POS);
2049
Linus Walleij8d318a52010-03-30 15:33:42 +02002050 } else {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002051 chan_err(d40c, "No memcpy\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02002052 return -EINVAL;
2053 }
2054
2055 return 0;
2056}
2057
Linus Walleij8d318a52010-03-30 15:33:42 +02002058static int d40_free_dma(struct d40_chan *d40c)
2059{
2060
2061 int res = 0;
Lee Jones26955c07d2013-05-03 15:31:56 +01002062 u32 event = D40_TYPE_TO_EVENT(d40c->dma_cfg.dev_type);
Linus Walleij8d318a52010-03-30 15:33:42 +02002063 struct d40_phy_res *phy = d40c->phy_chan;
2064 bool is_src;
2065
2066 /* Terminate all queued and active transfers */
2067 d40_term_all(d40c);
2068
2069 if (phy == NULL) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002070 chan_err(d40c, "phy == null\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02002071 return -EINVAL;
2072 }
2073
2074 if (phy->allocated_src == D40_ALLOC_FREE &&
2075 phy->allocated_dst == D40_ALLOC_FREE) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002076 chan_err(d40c, "channel already free\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02002077 return -EINVAL;
2078 }
2079
Lee Jones2c2b62d2013-05-15 10:51:54 +01002080 if (d40c->dma_cfg.dir == DMA_MEM_TO_DEV ||
2081 d40c->dma_cfg.dir == DMA_MEM_TO_MEM)
Linus Walleij8d318a52010-03-30 15:33:42 +02002082 is_src = false;
Lee Jones2c2b62d2013-05-15 10:51:54 +01002083 else if (d40c->dma_cfg.dir == DMA_DEV_TO_MEM)
Linus Walleij8d318a52010-03-30 15:33:42 +02002084 is_src = true;
Lee Jones26955c07d2013-05-03 15:31:56 +01002085 else {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002086 chan_err(d40c, "Unknown direction\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02002087 return -EINVAL;
2088 }
2089
Narayanan G7fb3e752011-11-17 17:26:41 +05302090 pm_runtime_get_sync(d40c->base->dev);
Linus Walleij8d318a52010-03-30 15:33:42 +02002091 res = d40_channel_execute_command(d40c, D40_DMA_STOP);
2092 if (res) {
Narayanan G1bdae6f2012-02-09 12:41:37 +05302093 chan_err(d40c, "stop failed\n");
Narayanan G7fb3e752011-11-17 17:26:41 +05302094 goto out;
Linus Walleij8d318a52010-03-30 15:33:42 +02002095 }
Narayanan G7fb3e752011-11-17 17:26:41 +05302096
Narayanan G1bdae6f2012-02-09 12:41:37 +05302097 d40_alloc_mask_free(phy, is_src, chan_is_logical(d40c) ? event : 0);
2098
2099 if (chan_is_logical(d40c))
2100 d40c->base->lookup_log_chans[d40c->log_num] = NULL;
2101 else
2102 d40c->base->lookup_phy_chans[phy->num] = NULL;
2103
Narayanan G7fb3e752011-11-17 17:26:41 +05302104 if (d40c->busy) {
2105 pm_runtime_mark_last_busy(d40c->base->dev);
2106 pm_runtime_put_autosuspend(d40c->base->dev);
2107 }
2108
2109 d40c->busy = false;
Linus Walleij8d318a52010-03-30 15:33:42 +02002110 d40c->phy_chan = NULL;
Rabin Vincentce2ca122010-10-12 13:00:49 +00002111 d40c->configured = false;
Narayanan G7fb3e752011-11-17 17:26:41 +05302112out:
Linus Walleij8d318a52010-03-30 15:33:42 +02002113
Narayanan G7fb3e752011-11-17 17:26:41 +05302114 pm_runtime_mark_last_busy(d40c->base->dev);
2115 pm_runtime_put_autosuspend(d40c->base->dev);
2116 return res;
Linus Walleij8d318a52010-03-30 15:33:42 +02002117}
2118
Jonas Aaberga5ebca42010-05-18 00:41:09 +02002119static bool d40_is_paused(struct d40_chan *d40c)
2120{
Rabin Vincent8ca84682011-01-25 11:18:07 +01002121 void __iomem *chanbase = chan_base(d40c);
Jonas Aaberga5ebca42010-05-18 00:41:09 +02002122 bool is_paused = false;
2123 unsigned long flags;
2124 void __iomem *active_reg;
2125 u32 status;
Lee Jones26955c07d2013-05-03 15:31:56 +01002126 u32 event = D40_TYPE_TO_EVENT(d40c->dma_cfg.dev_type);
Jonas Aaberga5ebca42010-05-18 00:41:09 +02002127
2128 spin_lock_irqsave(&d40c->lock, flags);
2129
Rabin Vincent724a8572011-01-25 11:18:08 +01002130 if (chan_is_physical(d40c)) {
Jonas Aaberga5ebca42010-05-18 00:41:09 +02002131 if (d40c->phy_chan->num % 2 == 0)
2132 active_reg = d40c->base->virtbase + D40_DREG_ACTIVE;
2133 else
2134 active_reg = d40c->base->virtbase + D40_DREG_ACTIVO;
2135
2136 status = (readl(active_reg) &
2137 D40_CHAN_POS_MASK(d40c->phy_chan->num)) >>
2138 D40_CHAN_POS(d40c->phy_chan->num);
2139 if (status == D40_DMA_SUSPENDED || status == D40_DMA_STOP)
2140 is_paused = true;
2141
2142 goto _exit;
2143 }
2144
Lee Jones2c2b62d2013-05-15 10:51:54 +01002145 if (d40c->dma_cfg.dir == DMA_MEM_TO_DEV ||
2146 d40c->dma_cfg.dir == DMA_MEM_TO_MEM) {
Rabin Vincent8ca84682011-01-25 11:18:07 +01002147 status = readl(chanbase + D40_CHAN_REG_SDLNK);
Lee Jones2c2b62d2013-05-15 10:51:54 +01002148 } else if (d40c->dma_cfg.dir == DMA_DEV_TO_MEM) {
Rabin Vincent8ca84682011-01-25 11:18:07 +01002149 status = readl(chanbase + D40_CHAN_REG_SSLNK);
Jonas Aaberg9dbfbd35c2010-08-09 12:08:41 +00002150 } else {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002151 chan_err(d40c, "Unknown direction\n");
Jonas Aaberga5ebca42010-05-18 00:41:09 +02002152 goto _exit;
2153 }
Jonas Aaberg9dbfbd35c2010-08-09 12:08:41 +00002154
Jonas Aaberga5ebca42010-05-18 00:41:09 +02002155 status = (status & D40_EVENTLINE_MASK(event)) >>
2156 D40_EVENTLINE_POS(event);
2157
2158 if (status != D40_DMA_RUN)
2159 is_paused = true;
Jonas Aaberga5ebca42010-05-18 00:41:09 +02002160_exit:
2161 spin_unlock_irqrestore(&d40c->lock, flags);
2162 return is_paused;
2163
2164}
2165
Linus Walleij8d318a52010-03-30 15:33:42 +02002166static u32 stedma40_residue(struct dma_chan *chan)
2167{
2168 struct d40_chan *d40c =
2169 container_of(chan, struct d40_chan, chan);
2170 u32 bytes_left;
2171 unsigned long flags;
2172
2173 spin_lock_irqsave(&d40c->lock, flags);
2174 bytes_left = d40_residue(d40c);
2175 spin_unlock_irqrestore(&d40c->lock, flags);
2176
2177 return bytes_left;
2178}
2179
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002180static int
2181d40_prep_sg_log(struct d40_chan *chan, struct d40_desc *desc,
2182 struct scatterlist *sg_src, struct scatterlist *sg_dst,
Rabin Vincent822c5672011-01-25 11:18:28 +01002183 unsigned int sg_len, dma_addr_t src_dev_addr,
2184 dma_addr_t dst_dev_addr)
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002185{
2186 struct stedma40_chan_cfg *cfg = &chan->dma_cfg;
2187 struct stedma40_half_channel_info *src_info = &cfg->src_info;
2188 struct stedma40_half_channel_info *dst_info = &cfg->dst_info;
Rabin Vincent5ed04b82011-01-25 11:18:26 +01002189 int ret;
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002190
Rabin Vincent5ed04b82011-01-25 11:18:26 +01002191 ret = d40_log_sg_to_lli(sg_src, sg_len,
2192 src_dev_addr,
2193 desc->lli_log.src,
2194 chan->log_def.lcsp1,
2195 src_info->data_width,
2196 dst_info->data_width);
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002197
Rabin Vincent5ed04b82011-01-25 11:18:26 +01002198 ret = d40_log_sg_to_lli(sg_dst, sg_len,
2199 dst_dev_addr,
2200 desc->lli_log.dst,
2201 chan->log_def.lcsp3,
2202 dst_info->data_width,
2203 src_info->data_width);
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002204
Rabin Vincent5ed04b82011-01-25 11:18:26 +01002205 return ret < 0 ? ret : 0;
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002206}
2207
2208static int
2209d40_prep_sg_phy(struct d40_chan *chan, struct d40_desc *desc,
2210 struct scatterlist *sg_src, struct scatterlist *sg_dst,
Rabin Vincent822c5672011-01-25 11:18:28 +01002211 unsigned int sg_len, dma_addr_t src_dev_addr,
2212 dma_addr_t dst_dev_addr)
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002213{
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002214 struct stedma40_chan_cfg *cfg = &chan->dma_cfg;
2215 struct stedma40_half_channel_info *src_info = &cfg->src_info;
2216 struct stedma40_half_channel_info *dst_info = &cfg->dst_info;
Rabin Vincent0c842b52011-01-25 11:18:35 +01002217 unsigned long flags = 0;
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002218 int ret;
2219
Rabin Vincent0c842b52011-01-25 11:18:35 +01002220 if (desc->cyclic)
2221 flags |= LLI_CYCLIC | LLI_TERM_INT;
2222
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002223 ret = d40_phy_sg_to_lli(sg_src, sg_len, src_dev_addr,
2224 desc->lli_phy.src,
2225 virt_to_phys(desc->lli_phy.src),
2226 chan->src_def_cfg,
Rabin Vincent0c842b52011-01-25 11:18:35 +01002227 src_info, dst_info, flags);
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002228
2229 ret = d40_phy_sg_to_lli(sg_dst, sg_len, dst_dev_addr,
2230 desc->lli_phy.dst,
2231 virt_to_phys(desc->lli_phy.dst),
2232 chan->dst_def_cfg,
Rabin Vincent0c842b52011-01-25 11:18:35 +01002233 dst_info, src_info, flags);
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002234
2235 dma_sync_single_for_device(chan->base->dev, desc->lli_pool.dma_addr,
2236 desc->lli_pool.size, DMA_TO_DEVICE);
2237
2238 return ret < 0 ? ret : 0;
2239}
2240
Rabin Vincent5f811582011-01-25 11:18:18 +01002241static struct d40_desc *
2242d40_prep_desc(struct d40_chan *chan, struct scatterlist *sg,
2243 unsigned int sg_len, unsigned long dma_flags)
2244{
2245 struct stedma40_chan_cfg *cfg = &chan->dma_cfg;
2246 struct d40_desc *desc;
Rabin Vincentdbd88782011-01-25 11:18:19 +01002247 int ret;
Rabin Vincent5f811582011-01-25 11:18:18 +01002248
2249 desc = d40_desc_get(chan);
2250 if (!desc)
2251 return NULL;
2252
2253 desc->lli_len = d40_sg_2_dmalen(sg, sg_len, cfg->src_info.data_width,
2254 cfg->dst_info.data_width);
2255 if (desc->lli_len < 0) {
2256 chan_err(chan, "Unaligned size\n");
Rabin Vincentdbd88782011-01-25 11:18:19 +01002257 goto err;
Rabin Vincent5f811582011-01-25 11:18:18 +01002258 }
2259
Rabin Vincentdbd88782011-01-25 11:18:19 +01002260 ret = d40_pool_lli_alloc(chan, desc, desc->lli_len);
2261 if (ret < 0) {
2262 chan_err(chan, "Could not allocate lli\n");
2263 goto err;
2264 }
2265
Rabin Vincent5f811582011-01-25 11:18:18 +01002266 desc->lli_current = 0;
2267 desc->txd.flags = dma_flags;
2268 desc->txd.tx_submit = d40_tx_submit;
2269
2270 dma_async_tx_descriptor_init(&desc->txd, &chan->chan);
2271
2272 return desc;
Rabin Vincentdbd88782011-01-25 11:18:19 +01002273
2274err:
2275 d40_desc_free(chan, desc);
2276 return NULL;
Rabin Vincent5f811582011-01-25 11:18:18 +01002277}
2278
Rabin Vincentcade1d32011-01-25 11:18:23 +01002279static struct dma_async_tx_descriptor *
2280d40_prep_sg(struct dma_chan *dchan, struct scatterlist *sg_src,
2281 struct scatterlist *sg_dst, unsigned int sg_len,
Vinod Kouldb8196d2011-10-13 22:34:23 +05302282 enum dma_transfer_direction direction, unsigned long dma_flags)
Rabin Vincentcade1d32011-01-25 11:18:23 +01002283{
2284 struct d40_chan *chan = container_of(dchan, struct d40_chan, chan);
Rabin Vincent822c5672011-01-25 11:18:28 +01002285 dma_addr_t src_dev_addr = 0;
2286 dma_addr_t dst_dev_addr = 0;
Rabin Vincentcade1d32011-01-25 11:18:23 +01002287 struct d40_desc *desc;
2288 unsigned long flags;
2289 int ret;
2290
2291 if (!chan->phy_chan) {
2292 chan_err(chan, "Cannot prepare unallocated channel\n");
2293 return NULL;
Jonas Aaberg0d0f6b82010-06-20 21:25:31 +00002294 }
2295
Rabin Vincentcade1d32011-01-25 11:18:23 +01002296 spin_lock_irqsave(&chan->lock, flags);
Linus Walleij8d318a52010-03-30 15:33:42 +02002297
Rabin Vincentcade1d32011-01-25 11:18:23 +01002298 desc = d40_prep_desc(chan, sg_src, sg_len, dma_flags);
2299 if (desc == NULL)
Linus Walleij8d318a52010-03-30 15:33:42 +02002300 goto err;
2301
Rabin Vincent0c842b52011-01-25 11:18:35 +01002302 if (sg_next(&sg_src[sg_len - 1]) == sg_src)
2303 desc->cyclic = true;
2304
Lee Jonesef9c89b32013-05-15 10:51:30 +01002305 if (direction == DMA_DEV_TO_MEM)
2306 src_dev_addr = chan->runtime_addr;
2307 else if (direction == DMA_MEM_TO_DEV)
2308 dst_dev_addr = chan->runtime_addr;
Rabin Vincentcade1d32011-01-25 11:18:23 +01002309
2310 if (chan_is_logical(chan))
2311 ret = d40_prep_sg_log(chan, desc, sg_src, sg_dst,
Rabin Vincent822c5672011-01-25 11:18:28 +01002312 sg_len, src_dev_addr, dst_dev_addr);
Rabin Vincentcade1d32011-01-25 11:18:23 +01002313 else
2314 ret = d40_prep_sg_phy(chan, desc, sg_src, sg_dst,
Rabin Vincent822c5672011-01-25 11:18:28 +01002315 sg_len, src_dev_addr, dst_dev_addr);
Rabin Vincentcade1d32011-01-25 11:18:23 +01002316
2317 if (ret) {
2318 chan_err(chan, "Failed to prepare %s sg job: %d\n",
2319 chan_is_logical(chan) ? "log" : "phy", ret);
2320 goto err;
Linus Walleij8d318a52010-03-30 15:33:42 +02002321 }
2322
Per Forlin82babbb362011-08-29 13:33:35 +02002323 /*
2324 * add descriptor to the prepare queue in order to be able
2325 * to free them later in terminate_all
2326 */
2327 list_add_tail(&desc->node, &chan->prepare_queue);
2328
Rabin Vincentcade1d32011-01-25 11:18:23 +01002329 spin_unlock_irqrestore(&chan->lock, flags);
Linus Walleij8d318a52010-03-30 15:33:42 +02002330
Rabin Vincentcade1d32011-01-25 11:18:23 +01002331 return &desc->txd;
2332
Linus Walleij8d318a52010-03-30 15:33:42 +02002333err:
Rabin Vincentcade1d32011-01-25 11:18:23 +01002334 if (desc)
2335 d40_desc_free(chan, desc);
2336 spin_unlock_irqrestore(&chan->lock, flags);
Linus Walleij8d318a52010-03-30 15:33:42 +02002337 return NULL;
2338}
Linus Walleij8d318a52010-03-30 15:33:42 +02002339
2340bool stedma40_filter(struct dma_chan *chan, void *data)
2341{
2342 struct stedma40_chan_cfg *info = data;
2343 struct d40_chan *d40c =
2344 container_of(chan, struct d40_chan, chan);
2345 int err;
2346
2347 if (data) {
2348 err = d40_validate_conf(d40c, info);
2349 if (!err)
2350 d40c->dma_cfg = *info;
2351 } else
2352 err = d40_config_memcpy(d40c);
2353
Rabin Vincentce2ca122010-10-12 13:00:49 +00002354 if (!err)
2355 d40c->configured = true;
2356
Linus Walleij8d318a52010-03-30 15:33:42 +02002357 return err == 0;
2358}
2359EXPORT_SYMBOL(stedma40_filter);
2360
Rabin Vincentac2c0a32011-01-25 11:18:11 +01002361static void __d40_set_prio_rt(struct d40_chan *d40c, int dev_type, bool src)
2362{
2363 bool realtime = d40c->dma_cfg.realtime;
2364 bool highprio = d40c->dma_cfg.high_priority;
Tong Liu3cb645d2012-09-26 10:07:30 +00002365 u32 rtreg;
Rabin Vincentac2c0a32011-01-25 11:18:11 +01002366 u32 event = D40_TYPE_TO_EVENT(dev_type);
2367 u32 group = D40_TYPE_TO_GROUP(dev_type);
Lee Jones8a3b6e12013-05-15 10:51:52 +01002368 u32 bit = BIT(event);
Rabin Vincentccc3d692012-05-17 13:47:38 +05302369 u32 prioreg;
Tong Liu3cb645d2012-09-26 10:07:30 +00002370 struct d40_gen_dmac *dmac = &d40c->base->gen_dmac;
Rabin Vincentccc3d692012-05-17 13:47:38 +05302371
Tong Liu3cb645d2012-09-26 10:07:30 +00002372 rtreg = realtime ? dmac->realtime_en : dmac->realtime_clear;
Rabin Vincentccc3d692012-05-17 13:47:38 +05302373 /*
2374 * Due to a hardware bug, in some cases a logical channel triggered by
2375 * a high priority destination event line can generate extra packet
2376 * transactions.
2377 *
2378 * The workaround is to not set the high priority level for the
2379 * destination event lines that trigger logical channels.
2380 */
2381 if (!src && chan_is_logical(d40c))
2382 highprio = false;
2383
Tong Liu3cb645d2012-09-26 10:07:30 +00002384 prioreg = highprio ? dmac->high_prio_en : dmac->high_prio_clear;
Rabin Vincentac2c0a32011-01-25 11:18:11 +01002385
2386 /* Destination event lines are stored in the upper halfword */
2387 if (!src)
2388 bit <<= 16;
2389
2390 writel(bit, d40c->base->virtbase + prioreg + group * 4);
2391 writel(bit, d40c->base->virtbase + rtreg + group * 4);
2392}
2393
2394static void d40_set_prio_realtime(struct d40_chan *d40c)
2395{
2396 if (d40c->base->rev < 3)
2397 return;
2398
Lee Jones2c2b62d2013-05-15 10:51:54 +01002399 if ((d40c->dma_cfg.dir == DMA_DEV_TO_MEM) ||
2400 (d40c->dma_cfg.dir == DMA_DEV_TO_DEV))
Lee Jones26955c07d2013-05-03 15:31:56 +01002401 __d40_set_prio_rt(d40c, d40c->dma_cfg.dev_type, true);
Rabin Vincentac2c0a32011-01-25 11:18:11 +01002402
Lee Jones2c2b62d2013-05-15 10:51:54 +01002403 if ((d40c->dma_cfg.dir == DMA_MEM_TO_DEV) ||
2404 (d40c->dma_cfg.dir == DMA_DEV_TO_DEV))
Lee Jones26955c07d2013-05-03 15:31:56 +01002405 __d40_set_prio_rt(d40c, d40c->dma_cfg.dev_type, false);
Rabin Vincentac2c0a32011-01-25 11:18:11 +01002406}
2407
Lee Jonesfa332de2013-05-03 15:32:12 +01002408#define D40_DT_FLAGS_MODE(flags) ((flags >> 0) & 0x1)
2409#define D40_DT_FLAGS_DIR(flags) ((flags >> 1) & 0x1)
2410#define D40_DT_FLAGS_BIG_ENDIAN(flags) ((flags >> 2) & 0x1)
2411#define D40_DT_FLAGS_FIXED_CHAN(flags) ((flags >> 3) & 0x1)
Lee Jonesbddd5a22013-11-19 11:07:41 +00002412#define D40_DT_FLAGS_HIGH_PRIO(flags) ((flags >> 4) & 0x1)
Lee Jonesfa332de2013-05-03 15:32:12 +01002413
2414static struct dma_chan *d40_xlate(struct of_phandle_args *dma_spec,
2415 struct of_dma *ofdma)
2416{
2417 struct stedma40_chan_cfg cfg;
2418 dma_cap_mask_t cap;
2419 u32 flags;
2420
2421 memset(&cfg, 0, sizeof(struct stedma40_chan_cfg));
2422
2423 dma_cap_zero(cap);
2424 dma_cap_set(DMA_SLAVE, cap);
2425
2426 cfg.dev_type = dma_spec->args[0];
2427 flags = dma_spec->args[2];
2428
2429 switch (D40_DT_FLAGS_MODE(flags)) {
2430 case 0: cfg.mode = STEDMA40_MODE_LOGICAL; break;
2431 case 1: cfg.mode = STEDMA40_MODE_PHYSICAL; break;
2432 }
2433
2434 switch (D40_DT_FLAGS_DIR(flags)) {
2435 case 0:
Lee Jones2c2b62d2013-05-15 10:51:54 +01002436 cfg.dir = DMA_MEM_TO_DEV;
Lee Jonesfa332de2013-05-03 15:32:12 +01002437 cfg.dst_info.big_endian = D40_DT_FLAGS_BIG_ENDIAN(flags);
2438 break;
2439 case 1:
Lee Jones2c2b62d2013-05-15 10:51:54 +01002440 cfg.dir = DMA_DEV_TO_MEM;
Lee Jonesfa332de2013-05-03 15:32:12 +01002441 cfg.src_info.big_endian = D40_DT_FLAGS_BIG_ENDIAN(flags);
2442 break;
2443 }
2444
2445 if (D40_DT_FLAGS_FIXED_CHAN(flags)) {
2446 cfg.phy_channel = dma_spec->args[1];
2447 cfg.use_fixed_channel = true;
2448 }
2449
Lee Jonesbddd5a22013-11-19 11:07:41 +00002450 if (D40_DT_FLAGS_HIGH_PRIO(flags))
2451 cfg.high_priority = true;
2452
Lee Jonesfa332de2013-05-03 15:32:12 +01002453 return dma_request_channel(cap, stedma40_filter, &cfg);
2454}
2455
Linus Walleij8d318a52010-03-30 15:33:42 +02002456/* DMA ENGINE functions */
2457static int d40_alloc_chan_resources(struct dma_chan *chan)
2458{
2459 int err;
2460 unsigned long flags;
2461 struct d40_chan *d40c =
2462 container_of(chan, struct d40_chan, chan);
Linus Walleijef1872e2010-06-20 21:24:52 +00002463 bool is_free_phy;
Linus Walleij8d318a52010-03-30 15:33:42 +02002464 spin_lock_irqsave(&d40c->lock, flags);
2465
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00002466 dma_cookie_init(chan);
Linus Walleij8d318a52010-03-30 15:33:42 +02002467
Rabin Vincentce2ca122010-10-12 13:00:49 +00002468 /* If no dma configuration is set use default configuration (memcpy) */
2469 if (!d40c->configured) {
Linus Walleij8d318a52010-03-30 15:33:42 +02002470 err = d40_config_memcpy(d40c);
Jonas Aabergff0b12b2010-06-20 21:25:15 +00002471 if (err) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002472 chan_err(d40c, "Failed to configure memcpy channel\n");
Jonas Aabergff0b12b2010-06-20 21:25:15 +00002473 goto fail;
2474 }
Linus Walleij8d318a52010-03-30 15:33:42 +02002475 }
2476
Narayanan G5cd326f2011-11-30 19:20:42 +05302477 err = d40_allocate_channel(d40c, &is_free_phy);
Linus Walleij8d318a52010-03-30 15:33:42 +02002478 if (err) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002479 chan_err(d40c, "Failed to allocate channel\n");
Narayanan G7fb3e752011-11-17 17:26:41 +05302480 d40c->configured = false;
Jonas Aabergff0b12b2010-06-20 21:25:15 +00002481 goto fail;
Linus Walleij8d318a52010-03-30 15:33:42 +02002482 }
2483
Narayanan G7fb3e752011-11-17 17:26:41 +05302484 pm_runtime_get_sync(d40c->base->dev);
Linus Walleijef1872e2010-06-20 21:24:52 +00002485
Rabin Vincentac2c0a32011-01-25 11:18:11 +01002486 d40_set_prio_realtime(d40c);
2487
Rabin Vincent724a8572011-01-25 11:18:08 +01002488 if (chan_is_logical(d40c)) {
Lee Jones2c2b62d2013-05-15 10:51:54 +01002489 if (d40c->dma_cfg.dir == DMA_DEV_TO_MEM)
Linus Walleijef1872e2010-06-20 21:24:52 +00002490 d40c->lcpa = d40c->base->lcpa_base +
Lee Jones26955c07d2013-05-03 15:31:56 +01002491 d40c->dma_cfg.dev_type * D40_LCPA_CHAN_SIZE;
Linus Walleijef1872e2010-06-20 21:24:52 +00002492 else
2493 d40c->lcpa = d40c->base->lcpa_base +
Lee Jones26955c07d2013-05-03 15:31:56 +01002494 d40c->dma_cfg.dev_type *
Fabio Baltierif26e03a2012-12-13 17:12:37 +01002495 D40_LCPA_CHAN_SIZE + D40_LCPA_CHAN_DST_DELTA;
Lee Jones97782562013-05-15 10:51:24 +01002496
2497 /* Unmask the Global Interrupt Mask. */
2498 d40c->src_def_cfg |= BIT(D40_SREG_CFG_LOG_GIM_POS);
2499 d40c->dst_def_cfg |= BIT(D40_SREG_CFG_LOG_GIM_POS);
Linus Walleijef1872e2010-06-20 21:24:52 +00002500 }
2501
Narayanan G5cd326f2011-11-30 19:20:42 +05302502 dev_dbg(chan2dev(d40c), "allocated %s channel (phy %d%s)\n",
2503 chan_is_logical(d40c) ? "logical" : "physical",
2504 d40c->phy_chan->num,
2505 d40c->dma_cfg.use_fixed_channel ? ", fixed" : "");
2506
2507
Linus Walleijef1872e2010-06-20 21:24:52 +00002508 /*
2509 * Only write channel configuration to the DMA if the physical
2510 * resource is free. In case of multiple logical channels
2511 * on the same physical resource, only the first write is necessary.
2512 */
Jonas Aabergb55912c2010-08-09 12:08:02 +00002513 if (is_free_phy)
2514 d40_config_write(d40c);
Jonas Aabergff0b12b2010-06-20 21:25:15 +00002515fail:
Narayanan G7fb3e752011-11-17 17:26:41 +05302516 pm_runtime_mark_last_busy(d40c->base->dev);
2517 pm_runtime_put_autosuspend(d40c->base->dev);
Linus Walleij8d318a52010-03-30 15:33:42 +02002518 spin_unlock_irqrestore(&d40c->lock, flags);
Jonas Aabergff0b12b2010-06-20 21:25:15 +00002519 return err;
Linus Walleij8d318a52010-03-30 15:33:42 +02002520}
2521
2522static void d40_free_chan_resources(struct dma_chan *chan)
2523{
2524 struct d40_chan *d40c =
2525 container_of(chan, struct d40_chan, chan);
2526 int err;
2527 unsigned long flags;
2528
Jonas Aaberg0d0f6b82010-06-20 21:25:31 +00002529 if (d40c->phy_chan == NULL) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002530 chan_err(d40c, "Cannot free unallocated channel\n");
Jonas Aaberg0d0f6b82010-06-20 21:25:31 +00002531 return;
2532 }
2533
Linus Walleij8d318a52010-03-30 15:33:42 +02002534 spin_lock_irqsave(&d40c->lock, flags);
2535
2536 err = d40_free_dma(d40c);
2537
2538 if (err)
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002539 chan_err(d40c, "Failed to free channel\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02002540 spin_unlock_irqrestore(&d40c->lock, flags);
2541}
2542
2543static struct dma_async_tx_descriptor *d40_prep_memcpy(struct dma_chan *chan,
2544 dma_addr_t dst,
2545 dma_addr_t src,
2546 size_t size,
Jonas Aaberg2a614342010-06-20 21:25:24 +00002547 unsigned long dma_flags)
Linus Walleij8d318a52010-03-30 15:33:42 +02002548{
Rabin Vincent95944c62011-01-25 11:18:17 +01002549 struct scatterlist dst_sg;
2550 struct scatterlist src_sg;
Linus Walleij8d318a52010-03-30 15:33:42 +02002551
Rabin Vincent95944c62011-01-25 11:18:17 +01002552 sg_init_table(&dst_sg, 1);
2553 sg_init_table(&src_sg, 1);
Jonas Aaberg0d0f6b82010-06-20 21:25:31 +00002554
Rabin Vincent95944c62011-01-25 11:18:17 +01002555 sg_dma_address(&dst_sg) = dst;
2556 sg_dma_address(&src_sg) = src;
Linus Walleij8d318a52010-03-30 15:33:42 +02002557
Rabin Vincent95944c62011-01-25 11:18:17 +01002558 sg_dma_len(&dst_sg) = size;
2559 sg_dma_len(&src_sg) = size;
Linus Walleij8d318a52010-03-30 15:33:42 +02002560
Rabin Vincentcade1d32011-01-25 11:18:23 +01002561 return d40_prep_sg(chan, &src_sg, &dst_sg, 1, DMA_NONE, dma_flags);
Linus Walleij8d318a52010-03-30 15:33:42 +02002562}
2563
Ira Snyder0d688662010-09-30 11:46:47 +00002564static struct dma_async_tx_descriptor *
Rabin Vincentcade1d32011-01-25 11:18:23 +01002565d40_prep_memcpy_sg(struct dma_chan *chan,
2566 struct scatterlist *dst_sg, unsigned int dst_nents,
2567 struct scatterlist *src_sg, unsigned int src_nents,
2568 unsigned long dma_flags)
Ira Snyder0d688662010-09-30 11:46:47 +00002569{
2570 if (dst_nents != src_nents)
2571 return NULL;
2572
Rabin Vincentcade1d32011-01-25 11:18:23 +01002573 return d40_prep_sg(chan, src_sg, dst_sg, src_nents, DMA_NONE, dma_flags);
Rabin Vincent00ac0342011-01-25 11:18:20 +01002574}
2575
Fabio Baltierif26e03a2012-12-13 17:12:37 +01002576static struct dma_async_tx_descriptor *
2577d40_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
2578 unsigned int sg_len, enum dma_transfer_direction direction,
2579 unsigned long dma_flags, void *context)
Linus Walleij8d318a52010-03-30 15:33:42 +02002580{
Andy Shevchenkoa725dcc2013-01-10 10:53:01 +02002581 if (!is_slave_direction(direction))
Rabin Vincent00ac0342011-01-25 11:18:20 +01002582 return NULL;
2583
Rabin Vincentcade1d32011-01-25 11:18:23 +01002584 return d40_prep_sg(chan, sgl, sgl, sg_len, direction, dma_flags);
Linus Walleij8d318a52010-03-30 15:33:42 +02002585}
2586
Rabin Vincent0c842b52011-01-25 11:18:35 +01002587static struct dma_async_tx_descriptor *
2588dma40_prep_dma_cyclic(struct dma_chan *chan, dma_addr_t dma_addr,
2589 size_t buf_len, size_t period_len,
Peter Ujfalusiec8b5e42012-09-14 15:05:47 +03002590 enum dma_transfer_direction direction, unsigned long flags,
2591 void *context)
Rabin Vincent0c842b52011-01-25 11:18:35 +01002592{
2593 unsigned int periods = buf_len / period_len;
2594 struct dma_async_tx_descriptor *txd;
2595 struct scatterlist *sg;
2596 int i;
2597
Robert Marklund79ca7ec2011-06-27 11:33:24 +02002598 sg = kcalloc(periods + 1, sizeof(struct scatterlist), GFP_NOWAIT);
Sachin Kamat2ec7e2e2013-09-02 13:44:59 +05302599 if (!sg)
2600 return NULL;
2601
Rabin Vincent0c842b52011-01-25 11:18:35 +01002602 for (i = 0; i < periods; i++) {
2603 sg_dma_address(&sg[i]) = dma_addr;
2604 sg_dma_len(&sg[i]) = period_len;
2605 dma_addr += period_len;
2606 }
2607
2608 sg[periods].offset = 0;
Lars-Peter Clausenfdaf9c42012-04-25 20:50:52 +02002609 sg_dma_len(&sg[periods]) = 0;
Rabin Vincent0c842b52011-01-25 11:18:35 +01002610 sg[periods].page_link =
2611 ((unsigned long)sg | 0x01) & ~0x02;
2612
2613 txd = d40_prep_sg(chan, sg, sg, periods, direction,
2614 DMA_PREP_INTERRUPT);
2615
2616 kfree(sg);
2617
2618 return txd;
2619}
2620
Linus Walleij8d318a52010-03-30 15:33:42 +02002621static enum dma_status d40_tx_status(struct dma_chan *chan,
2622 dma_cookie_t cookie,
2623 struct dma_tx_state *txstate)
2624{
2625 struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00002626 enum dma_status ret;
Linus Walleij8d318a52010-03-30 15:33:42 +02002627
Jonas Aaberg0d0f6b82010-06-20 21:25:31 +00002628 if (d40c->phy_chan == NULL) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002629 chan_err(d40c, "Cannot read status of unallocated channel\n");
Jonas Aaberg0d0f6b82010-06-20 21:25:31 +00002630 return -EINVAL;
2631 }
2632
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00002633 ret = dma_cookie_status(chan, cookie, txstate);
Vinod Koule2360ad2013-10-16 21:04:24 +05302634 if (ret != DMA_COMPLETE)
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00002635 dma_set_residue(txstate, stedma40_residue(chan));
Linus Walleij8d318a52010-03-30 15:33:42 +02002636
Jonas Aaberga5ebca42010-05-18 00:41:09 +02002637 if (d40_is_paused(d40c))
2638 ret = DMA_PAUSED;
Linus Walleij8d318a52010-03-30 15:33:42 +02002639
2640 return ret;
2641}
2642
2643static void d40_issue_pending(struct dma_chan *chan)
2644{
2645 struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
2646 unsigned long flags;
2647
Jonas Aaberg0d0f6b82010-06-20 21:25:31 +00002648 if (d40c->phy_chan == NULL) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002649 chan_err(d40c, "Channel is not allocated!\n");
Jonas Aaberg0d0f6b82010-06-20 21:25:31 +00002650 return;
2651 }
2652
Linus Walleij8d318a52010-03-30 15:33:42 +02002653 spin_lock_irqsave(&d40c->lock, flags);
2654
Per Forlina8f30672011-06-26 23:29:52 +02002655 list_splice_tail_init(&d40c->pending_queue, &d40c->queue);
2656
2657 /* Busy means that queued jobs are already being processed */
Linus Walleij8d318a52010-03-30 15:33:42 +02002658 if (!d40c->busy)
2659 (void) d40_queue_start(d40c);
2660
2661 spin_unlock_irqrestore(&d40c->lock, flags);
2662}
2663
Narayanan G1bdae6f2012-02-09 12:41:37 +05302664static void d40_terminate_all(struct dma_chan *chan)
2665{
2666 unsigned long flags;
2667 struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
2668 int ret;
2669
2670 spin_lock_irqsave(&d40c->lock, flags);
2671
2672 pm_runtime_get_sync(d40c->base->dev);
2673 ret = d40_channel_execute_command(d40c, D40_DMA_STOP);
2674 if (ret)
2675 chan_err(d40c, "Failed to stop channel\n");
2676
2677 d40_term_all(d40c);
2678 pm_runtime_mark_last_busy(d40c->base->dev);
2679 pm_runtime_put_autosuspend(d40c->base->dev);
2680 if (d40c->busy) {
2681 pm_runtime_mark_last_busy(d40c->base->dev);
2682 pm_runtime_put_autosuspend(d40c->base->dev);
2683 }
2684 d40c->busy = false;
2685
2686 spin_unlock_irqrestore(&d40c->lock, flags);
2687}
2688
Rabin Vincent98ca5282011-06-27 11:33:38 +02002689static int
2690dma40_config_to_halfchannel(struct d40_chan *d40c,
2691 struct stedma40_half_channel_info *info,
Rabin Vincent98ca5282011-06-27 11:33:38 +02002692 u32 maxburst)
2693{
Rabin Vincent98ca5282011-06-27 11:33:38 +02002694 int psize;
2695
Rabin Vincent98ca5282011-06-27 11:33:38 +02002696 if (chan_is_logical(d40c)) {
2697 if (maxburst >= 16)
2698 psize = STEDMA40_PSIZE_LOG_16;
2699 else if (maxburst >= 8)
2700 psize = STEDMA40_PSIZE_LOG_8;
2701 else if (maxburst >= 4)
2702 psize = STEDMA40_PSIZE_LOG_4;
2703 else
2704 psize = STEDMA40_PSIZE_LOG_1;
2705 } else {
2706 if (maxburst >= 16)
2707 psize = STEDMA40_PSIZE_PHY_16;
2708 else if (maxburst >= 8)
2709 psize = STEDMA40_PSIZE_PHY_8;
2710 else if (maxburst >= 4)
2711 psize = STEDMA40_PSIZE_PHY_4;
2712 else
2713 psize = STEDMA40_PSIZE_PHY_1;
2714 }
2715
Rabin Vincent98ca5282011-06-27 11:33:38 +02002716 info->psize = psize;
2717 info->flow_ctrl = STEDMA40_NO_FLOW_CTRL;
2718
2719 return 0;
2720}
2721
Linus Walleij95e14002010-08-04 13:37:45 +02002722/* Runtime reconfiguration extension */
Rabin Vincent98ca5282011-06-27 11:33:38 +02002723static int d40_set_runtime_config(struct dma_chan *chan,
2724 struct dma_slave_config *config)
Linus Walleij95e14002010-08-04 13:37:45 +02002725{
2726 struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
2727 struct stedma40_chan_cfg *cfg = &d40c->dma_cfg;
Rabin Vincent98ca5282011-06-27 11:33:38 +02002728 enum dma_slave_buswidth src_addr_width, dst_addr_width;
Linus Walleij95e14002010-08-04 13:37:45 +02002729 dma_addr_t config_addr;
Rabin Vincent98ca5282011-06-27 11:33:38 +02002730 u32 src_maxburst, dst_maxburst;
2731 int ret;
2732
2733 src_addr_width = config->src_addr_width;
2734 src_maxburst = config->src_maxburst;
2735 dst_addr_width = config->dst_addr_width;
2736 dst_maxburst = config->dst_maxburst;
Linus Walleij95e14002010-08-04 13:37:45 +02002737
Vinod Kouldb8196d2011-10-13 22:34:23 +05302738 if (config->direction == DMA_DEV_TO_MEM) {
Linus Walleij95e14002010-08-04 13:37:45 +02002739 config_addr = config->src_addr;
Lee Jonesef9c89b32013-05-15 10:51:30 +01002740
Lee Jones2c2b62d2013-05-15 10:51:54 +01002741 if (cfg->dir != DMA_DEV_TO_MEM)
Linus Walleij95e14002010-08-04 13:37:45 +02002742 dev_dbg(d40c->base->dev,
2743 "channel was not configured for peripheral "
2744 "to memory transfer (%d) overriding\n",
2745 cfg->dir);
Lee Jones2c2b62d2013-05-15 10:51:54 +01002746 cfg->dir = DMA_DEV_TO_MEM;
Linus Walleij95e14002010-08-04 13:37:45 +02002747
Rabin Vincent98ca5282011-06-27 11:33:38 +02002748 /* Configure the memory side */
2749 if (dst_addr_width == DMA_SLAVE_BUSWIDTH_UNDEFINED)
2750 dst_addr_width = src_addr_width;
2751 if (dst_maxburst == 0)
2752 dst_maxburst = src_maxburst;
Linus Walleij95e14002010-08-04 13:37:45 +02002753
Vinod Kouldb8196d2011-10-13 22:34:23 +05302754 } else if (config->direction == DMA_MEM_TO_DEV) {
Linus Walleij95e14002010-08-04 13:37:45 +02002755 config_addr = config->dst_addr;
Lee Jonesef9c89b32013-05-15 10:51:30 +01002756
Lee Jones2c2b62d2013-05-15 10:51:54 +01002757 if (cfg->dir != DMA_MEM_TO_DEV)
Linus Walleij95e14002010-08-04 13:37:45 +02002758 dev_dbg(d40c->base->dev,
2759 "channel was not configured for memory "
2760 "to peripheral transfer (%d) overriding\n",
2761 cfg->dir);
Lee Jones2c2b62d2013-05-15 10:51:54 +01002762 cfg->dir = DMA_MEM_TO_DEV;
Linus Walleij95e14002010-08-04 13:37:45 +02002763
Rabin Vincent98ca5282011-06-27 11:33:38 +02002764 /* Configure the memory side */
2765 if (src_addr_width == DMA_SLAVE_BUSWIDTH_UNDEFINED)
2766 src_addr_width = dst_addr_width;
2767 if (src_maxburst == 0)
2768 src_maxburst = dst_maxburst;
Linus Walleij95e14002010-08-04 13:37:45 +02002769 } else {
2770 dev_err(d40c->base->dev,
2771 "unrecognized channel direction %d\n",
2772 config->direction);
Rabin Vincent98ca5282011-06-27 11:33:38 +02002773 return -EINVAL;
Linus Walleij95e14002010-08-04 13:37:45 +02002774 }
2775
Lee Jonesef9c89b32013-05-15 10:51:30 +01002776 if (config_addr <= 0) {
2777 dev_err(d40c->base->dev, "no address supplied\n");
2778 return -EINVAL;
2779 }
2780
Rabin Vincent98ca5282011-06-27 11:33:38 +02002781 if (src_maxburst * src_addr_width != dst_maxburst * dst_addr_width) {
Linus Walleij95e14002010-08-04 13:37:45 +02002782 dev_err(d40c->base->dev,
Rabin Vincent98ca5282011-06-27 11:33:38 +02002783 "src/dst width/maxburst mismatch: %d*%d != %d*%d\n",
2784 src_maxburst,
2785 src_addr_width,
2786 dst_maxburst,
2787 dst_addr_width);
2788 return -EINVAL;
Linus Walleij95e14002010-08-04 13:37:45 +02002789 }
2790
Per Forlin92bb6cd2011-10-13 12:11:36 +02002791 if (src_maxburst > 16) {
2792 src_maxburst = 16;
2793 dst_maxburst = src_maxburst * src_addr_width / dst_addr_width;
2794 } else if (dst_maxburst > 16) {
2795 dst_maxburst = 16;
2796 src_maxburst = dst_maxburst * dst_addr_width / src_addr_width;
2797 }
2798
Lee Jones43f2e1a2013-05-15 11:51:57 +02002799 /* Only valid widths are; 1, 2, 4 and 8. */
2800 if (src_addr_width <= DMA_SLAVE_BUSWIDTH_UNDEFINED ||
2801 src_addr_width > DMA_SLAVE_BUSWIDTH_8_BYTES ||
2802 dst_addr_width <= DMA_SLAVE_BUSWIDTH_UNDEFINED ||
2803 dst_addr_width > DMA_SLAVE_BUSWIDTH_8_BYTES ||
Guennadi Liakhovetskic95905a2013-09-18 09:33:08 +02002804 !is_power_of_2(src_addr_width) ||
2805 !is_power_of_2(dst_addr_width))
Lee Jones43f2e1a2013-05-15 11:51:57 +02002806 return -EINVAL;
2807
2808 cfg->src_info.data_width = src_addr_width;
2809 cfg->dst_info.data_width = dst_addr_width;
2810
Rabin Vincent98ca5282011-06-27 11:33:38 +02002811 ret = dma40_config_to_halfchannel(d40c, &cfg->src_info,
Rabin Vincent98ca5282011-06-27 11:33:38 +02002812 src_maxburst);
2813 if (ret)
2814 return ret;
Linus Walleij95e14002010-08-04 13:37:45 +02002815
Rabin Vincent98ca5282011-06-27 11:33:38 +02002816 ret = dma40_config_to_halfchannel(d40c, &cfg->dst_info,
Rabin Vincent98ca5282011-06-27 11:33:38 +02002817 dst_maxburst);
2818 if (ret)
2819 return ret;
Linus Walleij95e14002010-08-04 13:37:45 +02002820
Per Forlina59670a2010-10-06 09:05:27 +00002821 /* Fill in register values */
Rabin Vincent724a8572011-01-25 11:18:08 +01002822 if (chan_is_logical(d40c))
Per Forlina59670a2010-10-06 09:05:27 +00002823 d40_log_cfg(cfg, &d40c->log_def.lcsp1, &d40c->log_def.lcsp3);
2824 else
Lee Jones57e65ad2013-05-15 10:51:25 +01002825 d40_phy_cfg(cfg, &d40c->src_def_cfg, &d40c->dst_def_cfg);
Per Forlina59670a2010-10-06 09:05:27 +00002826
Linus Walleij95e14002010-08-04 13:37:45 +02002827 /* These settings will take precedence later */
2828 d40c->runtime_addr = config_addr;
2829 d40c->runtime_direction = config->direction;
2830 dev_dbg(d40c->base->dev,
Rabin Vincent98ca5282011-06-27 11:33:38 +02002831 "configured channel %s for %s, data width %d/%d, "
2832 "maxburst %d/%d elements, LE, no flow control\n",
Linus Walleij95e14002010-08-04 13:37:45 +02002833 dma_chan_name(chan),
Vinod Kouldb8196d2011-10-13 22:34:23 +05302834 (config->direction == DMA_DEV_TO_MEM) ? "RX" : "TX",
Rabin Vincent98ca5282011-06-27 11:33:38 +02002835 src_addr_width, dst_addr_width,
2836 src_maxburst, dst_maxburst);
2837
2838 return 0;
Linus Walleij95e14002010-08-04 13:37:45 +02002839}
2840
Linus Walleij05827632010-05-17 16:30:42 -07002841static int d40_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
2842 unsigned long arg)
Linus Walleij8d318a52010-03-30 15:33:42 +02002843{
Linus Walleij8d318a52010-03-30 15:33:42 +02002844 struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
2845
Jonas Aaberg0d0f6b82010-06-20 21:25:31 +00002846 if (d40c->phy_chan == NULL) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002847 chan_err(d40c, "Channel is not allocated!\n");
Jonas Aaberg0d0f6b82010-06-20 21:25:31 +00002848 return -EINVAL;
2849 }
2850
Linus Walleij8d318a52010-03-30 15:33:42 +02002851 switch (cmd) {
2852 case DMA_TERMINATE_ALL:
Narayanan G1bdae6f2012-02-09 12:41:37 +05302853 d40_terminate_all(chan);
2854 return 0;
Linus Walleij8d318a52010-03-30 15:33:42 +02002855 case DMA_PAUSE:
Rabin Vincent86eb5fb2011-01-25 11:18:34 +01002856 return d40_pause(d40c);
Linus Walleij8d318a52010-03-30 15:33:42 +02002857 case DMA_RESUME:
Rabin Vincent86eb5fb2011-01-25 11:18:34 +01002858 return d40_resume(d40c);
Linus Walleij95e14002010-08-04 13:37:45 +02002859 case DMA_SLAVE_CONFIG:
Rabin Vincent98ca5282011-06-27 11:33:38 +02002860 return d40_set_runtime_config(chan,
Linus Walleij95e14002010-08-04 13:37:45 +02002861 (struct dma_slave_config *) arg);
Linus Walleij95e14002010-08-04 13:37:45 +02002862 default:
2863 break;
Linus Walleij8d318a52010-03-30 15:33:42 +02002864 }
2865
2866 /* Other commands are unimplemented */
2867 return -ENXIO;
2868}
2869
2870/* Initialization functions */
2871
2872static void __init d40_chan_init(struct d40_base *base, struct dma_device *dma,
2873 struct d40_chan *chans, int offset,
2874 int num_chans)
2875{
2876 int i = 0;
2877 struct d40_chan *d40c;
2878
2879 INIT_LIST_HEAD(&dma->channels);
2880
2881 for (i = offset; i < offset + num_chans; i++) {
2882 d40c = &chans[i];
2883 d40c->base = base;
2884 d40c->chan.device = dma;
2885
Linus Walleij8d318a52010-03-30 15:33:42 +02002886 spin_lock_init(&d40c->lock);
2887
2888 d40c->log_num = D40_PHY_CHAN;
2889
Fabio Baltieri4226dd82012-12-13 13:46:16 +01002890 INIT_LIST_HEAD(&d40c->done);
Linus Walleij8d318a52010-03-30 15:33:42 +02002891 INIT_LIST_HEAD(&d40c->active);
2892 INIT_LIST_HEAD(&d40c->queue);
Per Forlina8f30672011-06-26 23:29:52 +02002893 INIT_LIST_HEAD(&d40c->pending_queue);
Linus Walleij8d318a52010-03-30 15:33:42 +02002894 INIT_LIST_HEAD(&d40c->client);
Per Forlin82babbb362011-08-29 13:33:35 +02002895 INIT_LIST_HEAD(&d40c->prepare_queue);
Linus Walleij8d318a52010-03-30 15:33:42 +02002896
Linus Walleij8d318a52010-03-30 15:33:42 +02002897 tasklet_init(&d40c->tasklet, dma_tasklet,
2898 (unsigned long) d40c);
2899
2900 list_add_tail(&d40c->chan.device_node,
2901 &dma->channels);
2902 }
2903}
2904
Rabin Vincent7ad74a72011-01-25 11:18:33 +01002905static void d40_ops_init(struct d40_base *base, struct dma_device *dev)
2906{
2907 if (dma_has_cap(DMA_SLAVE, dev->cap_mask))
2908 dev->device_prep_slave_sg = d40_prep_slave_sg;
2909
2910 if (dma_has_cap(DMA_MEMCPY, dev->cap_mask)) {
2911 dev->device_prep_dma_memcpy = d40_prep_memcpy;
2912
2913 /*
2914 * This controller can only access address at even
2915 * 32bit boundaries, i.e. 2^2
2916 */
2917 dev->copy_align = 2;
2918 }
2919
2920 if (dma_has_cap(DMA_SG, dev->cap_mask))
2921 dev->device_prep_dma_sg = d40_prep_memcpy_sg;
2922
Rabin Vincent0c842b52011-01-25 11:18:35 +01002923 if (dma_has_cap(DMA_CYCLIC, dev->cap_mask))
2924 dev->device_prep_dma_cyclic = dma40_prep_dma_cyclic;
2925
Rabin Vincent7ad74a72011-01-25 11:18:33 +01002926 dev->device_alloc_chan_resources = d40_alloc_chan_resources;
2927 dev->device_free_chan_resources = d40_free_chan_resources;
2928 dev->device_issue_pending = d40_issue_pending;
2929 dev->device_tx_status = d40_tx_status;
2930 dev->device_control = d40_control;
2931 dev->dev = base->dev;
2932}
2933
Linus Walleij8d318a52010-03-30 15:33:42 +02002934static int __init d40_dmaengine_init(struct d40_base *base,
2935 int num_reserved_chans)
2936{
2937 int err ;
2938
2939 d40_chan_init(base, &base->dma_slave, base->log_chans,
2940 0, base->num_log_chans);
2941
2942 dma_cap_zero(base->dma_slave.cap_mask);
2943 dma_cap_set(DMA_SLAVE, base->dma_slave.cap_mask);
Rabin Vincent0c842b52011-01-25 11:18:35 +01002944 dma_cap_set(DMA_CYCLIC, base->dma_slave.cap_mask);
Linus Walleij8d318a52010-03-30 15:33:42 +02002945
Rabin Vincent7ad74a72011-01-25 11:18:33 +01002946 d40_ops_init(base, &base->dma_slave);
Linus Walleij8d318a52010-03-30 15:33:42 +02002947
2948 err = dma_async_device_register(&base->dma_slave);
2949
2950 if (err) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002951 d40_err(base->dev, "Failed to register slave channels\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02002952 goto failure1;
2953 }
2954
2955 d40_chan_init(base, &base->dma_memcpy, base->log_chans,
Lee Jonesa7dacb62013-05-15 10:51:59 +01002956 base->num_log_chans, base->num_memcpy_chans);
Linus Walleij8d318a52010-03-30 15:33:42 +02002957
2958 dma_cap_zero(base->dma_memcpy.cap_mask);
2959 dma_cap_set(DMA_MEMCPY, base->dma_memcpy.cap_mask);
Rabin Vincent7ad74a72011-01-25 11:18:33 +01002960 dma_cap_set(DMA_SG, base->dma_memcpy.cap_mask);
Linus Walleij8d318a52010-03-30 15:33:42 +02002961
Rabin Vincent7ad74a72011-01-25 11:18:33 +01002962 d40_ops_init(base, &base->dma_memcpy);
Linus Walleij8d318a52010-03-30 15:33:42 +02002963
2964 err = dma_async_device_register(&base->dma_memcpy);
2965
2966 if (err) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002967 d40_err(base->dev,
2968 "Failed to regsiter memcpy only channels\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02002969 goto failure2;
2970 }
2971
2972 d40_chan_init(base, &base->dma_both, base->phy_chans,
2973 0, num_reserved_chans);
2974
2975 dma_cap_zero(base->dma_both.cap_mask);
2976 dma_cap_set(DMA_SLAVE, base->dma_both.cap_mask);
2977 dma_cap_set(DMA_MEMCPY, base->dma_both.cap_mask);
Rabin Vincent7ad74a72011-01-25 11:18:33 +01002978 dma_cap_set(DMA_SG, base->dma_both.cap_mask);
Rabin Vincent0c842b52011-01-25 11:18:35 +01002979 dma_cap_set(DMA_CYCLIC, base->dma_slave.cap_mask);
Linus Walleij8d318a52010-03-30 15:33:42 +02002980
Rabin Vincent7ad74a72011-01-25 11:18:33 +01002981 d40_ops_init(base, &base->dma_both);
Linus Walleij8d318a52010-03-30 15:33:42 +02002982 err = dma_async_device_register(&base->dma_both);
2983
2984 if (err) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002985 d40_err(base->dev,
2986 "Failed to register logical and physical capable channels\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02002987 goto failure3;
2988 }
2989 return 0;
2990failure3:
2991 dma_async_device_unregister(&base->dma_memcpy);
2992failure2:
2993 dma_async_device_unregister(&base->dma_slave);
2994failure1:
2995 return err;
2996}
2997
Narayanan G7fb3e752011-11-17 17:26:41 +05302998/* Suspend resume functionality */
2999#ifdef CONFIG_PM
3000static int dma40_pm_suspend(struct device *dev)
3001{
Narayanan G28c7a192011-11-22 13:56:55 +05303002 struct platform_device *pdev = to_platform_device(dev);
3003 struct d40_base *base = platform_get_drvdata(pdev);
3004 int ret = 0;
Narayanan G7fb3e752011-11-17 17:26:41 +05303005
Narayanan G28c7a192011-11-22 13:56:55 +05303006 if (base->lcpa_regulator)
3007 ret = regulator_disable(base->lcpa_regulator);
3008 return ret;
Narayanan G7fb3e752011-11-17 17:26:41 +05303009}
3010
3011static int dma40_runtime_suspend(struct device *dev)
3012{
3013 struct platform_device *pdev = to_platform_device(dev);
3014 struct d40_base *base = platform_get_drvdata(pdev);
3015
3016 d40_save_restore_registers(base, true);
3017
3018 /* Don't disable/enable clocks for v1 due to HW bugs */
3019 if (base->rev != 1)
3020 writel_relaxed(base->gcc_pwr_off_mask,
3021 base->virtbase + D40_DREG_GCC);
3022
3023 return 0;
3024}
3025
3026static int dma40_runtime_resume(struct device *dev)
3027{
3028 struct platform_device *pdev = to_platform_device(dev);
3029 struct d40_base *base = platform_get_drvdata(pdev);
3030
Ulf Hansson2dafca12014-04-23 21:52:02 +02003031 d40_save_restore_registers(base, false);
Narayanan G7fb3e752011-11-17 17:26:41 +05303032
3033 writel_relaxed(D40_DREG_GCC_ENABLE_ALL,
3034 base->virtbase + D40_DREG_GCC);
3035 return 0;
3036}
3037
Narayanan G28c7a192011-11-22 13:56:55 +05303038static int dma40_resume(struct device *dev)
3039{
3040 struct platform_device *pdev = to_platform_device(dev);
3041 struct d40_base *base = platform_get_drvdata(pdev);
3042 int ret = 0;
3043
3044 if (base->lcpa_regulator)
3045 ret = regulator_enable(base->lcpa_regulator);
3046
3047 return ret;
3048}
Narayanan G7fb3e752011-11-17 17:26:41 +05303049
3050static const struct dev_pm_ops dma40_pm_ops = {
3051 .suspend = dma40_pm_suspend,
3052 .runtime_suspend = dma40_runtime_suspend,
3053 .runtime_resume = dma40_runtime_resume,
Narayanan G28c7a192011-11-22 13:56:55 +05303054 .resume = dma40_resume,
Narayanan G7fb3e752011-11-17 17:26:41 +05303055};
3056#define DMA40_PM_OPS (&dma40_pm_ops)
3057#else
3058#define DMA40_PM_OPS NULL
3059#endif
3060
Linus Walleij8d318a52010-03-30 15:33:42 +02003061/* Initialization functions. */
3062
3063static int __init d40_phy_res_init(struct d40_base *base)
3064{
3065 int i;
3066 int num_phy_chans_avail = 0;
3067 u32 val[2];
3068 int odd_even_bit = -2;
Narayanan G7fb3e752011-11-17 17:26:41 +05303069 int gcc = D40_DREG_GCC_ENA;
Linus Walleij8d318a52010-03-30 15:33:42 +02003070
3071 val[0] = readl(base->virtbase + D40_DREG_PRSME);
3072 val[1] = readl(base->virtbase + D40_DREG_PRSMO);
3073
3074 for (i = 0; i < base->num_phy_chans; i++) {
3075 base->phy_res[i].num = i;
3076 odd_even_bit += 2 * ((i % 2) == 0);
3077 if (((val[i % 2] >> odd_even_bit) & 3) == 1) {
3078 /* Mark security only channels as occupied */
3079 base->phy_res[i].allocated_src = D40_ALLOC_PHY;
3080 base->phy_res[i].allocated_dst = D40_ALLOC_PHY;
Narayanan G7fb3e752011-11-17 17:26:41 +05303081 base->phy_res[i].reserved = true;
3082 gcc |= D40_DREG_GCC_EVTGRP_ENA(D40_PHYS_TO_GROUP(i),
3083 D40_DREG_GCC_SRC);
3084 gcc |= D40_DREG_GCC_EVTGRP_ENA(D40_PHYS_TO_GROUP(i),
3085 D40_DREG_GCC_DST);
3086
3087
Linus Walleij8d318a52010-03-30 15:33:42 +02003088 } else {
3089 base->phy_res[i].allocated_src = D40_ALLOC_FREE;
3090 base->phy_res[i].allocated_dst = D40_ALLOC_FREE;
Narayanan G7fb3e752011-11-17 17:26:41 +05303091 base->phy_res[i].reserved = false;
Linus Walleij8d318a52010-03-30 15:33:42 +02003092 num_phy_chans_avail++;
3093 }
3094 spin_lock_init(&base->phy_res[i].lock);
3095 }
Jonas Aaberg6b7acd82010-06-20 21:26:59 +00003096
3097 /* Mark disabled channels as occupied */
3098 for (i = 0; base->plat_data->disabled_channels[i] != -1; i++) {
Rabin Vincentf57b4072010-10-06 08:20:35 +00003099 int chan = base->plat_data->disabled_channels[i];
3100
3101 base->phy_res[chan].allocated_src = D40_ALLOC_PHY;
3102 base->phy_res[chan].allocated_dst = D40_ALLOC_PHY;
Narayanan G7fb3e752011-11-17 17:26:41 +05303103 base->phy_res[chan].reserved = true;
3104 gcc |= D40_DREG_GCC_EVTGRP_ENA(D40_PHYS_TO_GROUP(chan),
3105 D40_DREG_GCC_SRC);
3106 gcc |= D40_DREG_GCC_EVTGRP_ENA(D40_PHYS_TO_GROUP(chan),
3107 D40_DREG_GCC_DST);
Rabin Vincentf57b4072010-10-06 08:20:35 +00003108 num_phy_chans_avail--;
Jonas Aaberg6b7acd82010-06-20 21:26:59 +00003109 }
3110
Fabio Baltieri74070482012-12-18 12:25:14 +01003111 /* Mark soft_lli channels */
3112 for (i = 0; i < base->plat_data->num_of_soft_lli_chans; i++) {
3113 int chan = base->plat_data->soft_lli_chans[i];
3114
3115 base->phy_res[chan].use_soft_lli = true;
3116 }
3117
Linus Walleij8d318a52010-03-30 15:33:42 +02003118 dev_info(base->dev, "%d of %d physical DMA channels available\n",
3119 num_phy_chans_avail, base->num_phy_chans);
3120
3121 /* Verify settings extended vs standard */
3122 val[0] = readl(base->virtbase + D40_DREG_PRTYP);
3123
3124 for (i = 0; i < base->num_phy_chans; i++) {
3125
3126 if (base->phy_res[i].allocated_src == D40_ALLOC_FREE &&
3127 (val[0] & 0x3) != 1)
3128 dev_info(base->dev,
3129 "[%s] INFO: channel %d is misconfigured (%d)\n",
3130 __func__, i, val[0] & 0x3);
3131
3132 val[0] = val[0] >> 2;
3133 }
3134
Narayanan G7fb3e752011-11-17 17:26:41 +05303135 /*
3136 * To keep things simple, Enable all clocks initially.
3137 * The clocks will get managed later post channel allocation.
3138 * The clocks for the event lines on which reserved channels exists
3139 * are not managed here.
3140 */
3141 writel(D40_DREG_GCC_ENABLE_ALL, base->virtbase + D40_DREG_GCC);
3142 base->gcc_pwr_off_mask = gcc;
3143
Linus Walleij8d318a52010-03-30 15:33:42 +02003144 return num_phy_chans_avail;
3145}
3146
3147static struct d40_base * __init d40_hw_detect_init(struct platform_device *pdev)
3148{
Jingoo Hand4adcc02013-07-30 17:09:11 +09003149 struct stedma40_platform_data *plat_data = dev_get_platdata(&pdev->dev);
Linus Walleij8d318a52010-03-30 15:33:42 +02003150 struct clk *clk = NULL;
3151 void __iomem *virtbase = NULL;
3152 struct resource *res = NULL;
3153 struct d40_base *base = NULL;
3154 int num_log_chans = 0;
3155 int num_phy_chans;
Lee Jonesa7dacb62013-05-15 10:51:59 +01003156 int num_memcpy_chans;
Ulf Hanssonb707c6582012-08-23 13:41:58 +02003157 int clk_ret = -EINVAL;
Linus Walleij8d318a52010-03-30 15:33:42 +02003158 int i;
Linus Walleijf4b89762011-06-27 11:33:46 +02003159 u32 pid;
3160 u32 cid;
3161 u8 rev;
Linus Walleij8d318a52010-03-30 15:33:42 +02003162
3163 clk = clk_get(&pdev->dev, NULL);
Linus Walleij8d318a52010-03-30 15:33:42 +02003164 if (IS_ERR(clk)) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01003165 d40_err(&pdev->dev, "No matching clock found\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02003166 goto failure;
3167 }
3168
Ulf Hanssonb707c6582012-08-23 13:41:58 +02003169 clk_ret = clk_prepare_enable(clk);
3170 if (clk_ret) {
3171 d40_err(&pdev->dev, "Failed to prepare/enable clock\n");
3172 goto failure;
3173 }
Linus Walleij8d318a52010-03-30 15:33:42 +02003174
3175 /* Get IO for DMAC base address */
3176 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "base");
3177 if (!res)
3178 goto failure;
3179
3180 if (request_mem_region(res->start, resource_size(res),
3181 D40_NAME " I/O base") == NULL)
3182 goto failure;
3183
3184 virtbase = ioremap(res->start, resource_size(res));
3185 if (!virtbase)
3186 goto failure;
3187
Linus Walleijf4b89762011-06-27 11:33:46 +02003188 /* This is just a regular AMBA PrimeCell ID actually */
3189 for (pid = 0, i = 0; i < 4; i++)
3190 pid |= (readl(virtbase + resource_size(res) - 0x20 + 4 * i)
3191 & 255) << (i * 8);
3192 for (cid = 0, i = 0; i < 4; i++)
3193 cid |= (readl(virtbase + resource_size(res) - 0x10 + 4 * i)
3194 & 255) << (i * 8);
Linus Walleij8d318a52010-03-30 15:33:42 +02003195
Linus Walleijf4b89762011-06-27 11:33:46 +02003196 if (cid != AMBA_CID) {
3197 d40_err(&pdev->dev, "Unknown hardware! No PrimeCell ID\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02003198 goto failure;
3199 }
Linus Walleijf4b89762011-06-27 11:33:46 +02003200 if (AMBA_MANF_BITS(pid) != AMBA_VENDOR_ST) {
3201 d40_err(&pdev->dev, "Unknown designer! Got %x wanted %x\n",
3202 AMBA_MANF_BITS(pid),
3203 AMBA_VENDOR_ST);
3204 goto failure;
3205 }
3206 /*
3207 * HW revision:
3208 * DB8500ed has revision 0
3209 * ? has revision 1
3210 * DB8500v1 has revision 2
3211 * DB8500v2 has revision 3
Gerald Baeza47db92f2012-09-21 21:21:37 +02003212 * AP9540v1 has revision 4
3213 * DB8540v1 has revision 4
Linus Walleijf4b89762011-06-27 11:33:46 +02003214 */
3215 rev = AMBA_REV_BITS(pid);
Lee Jones8b2fe9b2013-05-03 15:32:08 +01003216 if (rev < 2) {
3217 d40_err(&pdev->dev, "hardware revision: %d is not supported", rev);
3218 goto failure;
3219 }
Jonas Aaberg3ae02672010-08-09 12:08:18 +00003220
Gerald Baeza47db92f2012-09-21 21:21:37 +02003221 /* The number of physical channels on this HW */
3222 if (plat_data->num_of_phy_chans)
3223 num_phy_chans = plat_data->num_of_phy_chans;
3224 else
3225 num_phy_chans = 4 * (readl(virtbase + D40_DREG_ICFG) & 0x7) + 4;
3226
Lee Jonesa7dacb62013-05-15 10:51:59 +01003227 /* The number of channels used for memcpy */
3228 if (plat_data->num_of_memcpy_chans)
3229 num_memcpy_chans = plat_data->num_of_memcpy_chans;
3230 else
3231 num_memcpy_chans = ARRAY_SIZE(dma40_memcpy_channels);
3232
Lee Jonesdb72da92013-05-03 15:32:03 +01003233 num_log_chans = num_phy_chans * D40_MAX_LOG_CHAN_PER_PHY;
3234
Lee Jonesb2abb242013-05-03 15:32:09 +01003235 dev_info(&pdev->dev,
Fabio Estevam3a919d52013-08-21 21:34:02 -03003236 "hardware rev: %d @ %pa with %d physical and %d logical channels\n",
3237 rev, &res->start, num_phy_chans, num_log_chans);
Linus Walleij8d318a52010-03-30 15:33:42 +02003238
Linus Walleij8d318a52010-03-30 15:33:42 +02003239 base = kzalloc(ALIGN(sizeof(struct d40_base), 4) +
Lee Jonesa7dacb62013-05-15 10:51:59 +01003240 (num_phy_chans + num_log_chans + num_memcpy_chans) *
Linus Walleij8d318a52010-03-30 15:33:42 +02003241 sizeof(struct d40_chan), GFP_KERNEL);
3242
3243 if (base == NULL) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01003244 d40_err(&pdev->dev, "Out of memory\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02003245 goto failure;
3246 }
3247
Jonas Aaberg3ae02672010-08-09 12:08:18 +00003248 base->rev = rev;
Linus Walleij8d318a52010-03-30 15:33:42 +02003249 base->clk = clk;
Lee Jonesa7dacb62013-05-15 10:51:59 +01003250 base->num_memcpy_chans = num_memcpy_chans;
Linus Walleij8d318a52010-03-30 15:33:42 +02003251 base->num_phy_chans = num_phy_chans;
3252 base->num_log_chans = num_log_chans;
3253 base->phy_start = res->start;
3254 base->phy_size = resource_size(res);
3255 base->virtbase = virtbase;
3256 base->plat_data = plat_data;
3257 base->dev = &pdev->dev;
3258 base->phy_chans = ((void *)base) + ALIGN(sizeof(struct d40_base), 4);
3259 base->log_chans = &base->phy_chans[num_phy_chans];
3260
Tong Liu3cb645d2012-09-26 10:07:30 +00003261 if (base->plat_data->num_of_phy_chans == 14) {
3262 base->gen_dmac.backup = d40_backup_regs_v4b;
3263 base->gen_dmac.backup_size = BACKUP_REGS_SZ_V4B;
3264 base->gen_dmac.interrupt_en = D40_DREG_CPCMIS;
3265 base->gen_dmac.interrupt_clear = D40_DREG_CPCICR;
3266 base->gen_dmac.realtime_en = D40_DREG_CRSEG1;
3267 base->gen_dmac.realtime_clear = D40_DREG_CRCEG1;
3268 base->gen_dmac.high_prio_en = D40_DREG_CPSEG1;
3269 base->gen_dmac.high_prio_clear = D40_DREG_CPCEG1;
3270 base->gen_dmac.il = il_v4b;
3271 base->gen_dmac.il_size = ARRAY_SIZE(il_v4b);
3272 base->gen_dmac.init_reg = dma_init_reg_v4b;
3273 base->gen_dmac.init_reg_size = ARRAY_SIZE(dma_init_reg_v4b);
3274 } else {
3275 if (base->rev >= 3) {
3276 base->gen_dmac.backup = d40_backup_regs_v4a;
3277 base->gen_dmac.backup_size = BACKUP_REGS_SZ_V4A;
3278 }
3279 base->gen_dmac.interrupt_en = D40_DREG_PCMIS;
3280 base->gen_dmac.interrupt_clear = D40_DREG_PCICR;
3281 base->gen_dmac.realtime_en = D40_DREG_RSEG1;
3282 base->gen_dmac.realtime_clear = D40_DREG_RCEG1;
3283 base->gen_dmac.high_prio_en = D40_DREG_PSEG1;
3284 base->gen_dmac.high_prio_clear = D40_DREG_PCEG1;
3285 base->gen_dmac.il = il_v4a;
3286 base->gen_dmac.il_size = ARRAY_SIZE(il_v4a);
3287 base->gen_dmac.init_reg = dma_init_reg_v4a;
3288 base->gen_dmac.init_reg_size = ARRAY_SIZE(dma_init_reg_v4a);
3289 }
3290
Linus Walleij8d318a52010-03-30 15:33:42 +02003291 base->phy_res = kzalloc(num_phy_chans * sizeof(struct d40_phy_res),
3292 GFP_KERNEL);
3293 if (!base->phy_res)
3294 goto failure;
3295
3296 base->lookup_phy_chans = kzalloc(num_phy_chans *
3297 sizeof(struct d40_chan *),
3298 GFP_KERNEL);
3299 if (!base->lookup_phy_chans)
3300 goto failure;
3301
Lee Jones8a59fed2013-05-03 15:32:04 +01003302 base->lookup_log_chans = kzalloc(num_log_chans *
3303 sizeof(struct d40_chan *),
3304 GFP_KERNEL);
3305 if (!base->lookup_log_chans)
3306 goto failure;
Jonas Aaberg698e4732010-08-09 12:08:56 +00003307
Narayanan G7fb3e752011-11-17 17:26:41 +05303308 base->reg_val_backup_chan = kmalloc(base->num_phy_chans *
3309 sizeof(d40_backup_regs_chan),
Linus Walleij8d318a52010-03-30 15:33:42 +02003310 GFP_KERNEL);
Narayanan G7fb3e752011-11-17 17:26:41 +05303311 if (!base->reg_val_backup_chan)
3312 goto failure;
3313
3314 base->lcla_pool.alloc_map =
3315 kzalloc(num_phy_chans * sizeof(struct d40_desc *)
3316 * D40_LCLA_LINK_PER_EVENT_GRP, GFP_KERNEL);
Linus Walleij8d318a52010-03-30 15:33:42 +02003317 if (!base->lcla_pool.alloc_map)
3318 goto failure;
3319
Jonas Aabergc675b1b2010-06-20 21:25:08 +00003320 base->desc_slab = kmem_cache_create(D40_NAME, sizeof(struct d40_desc),
3321 0, SLAB_HWCACHE_ALIGN,
3322 NULL);
3323 if (base->desc_slab == NULL)
3324 goto failure;
3325
Linus Walleij8d318a52010-03-30 15:33:42 +02003326 return base;
3327
3328failure:
Ulf Hanssonb707c6582012-08-23 13:41:58 +02003329 if (!clk_ret)
3330 clk_disable_unprepare(clk);
3331 if (!IS_ERR(clk))
Linus Walleij8d318a52010-03-30 15:33:42 +02003332 clk_put(clk);
Linus Walleij8d318a52010-03-30 15:33:42 +02003333 if (virtbase)
3334 iounmap(virtbase);
3335 if (res)
3336 release_mem_region(res->start,
3337 resource_size(res));
3338 if (virtbase)
3339 iounmap(virtbase);
3340
3341 if (base) {
3342 kfree(base->lcla_pool.alloc_map);
Narayanan G1bdae6f2012-02-09 12:41:37 +05303343 kfree(base->reg_val_backup_chan);
Linus Walleij8d318a52010-03-30 15:33:42 +02003344 kfree(base->lookup_log_chans);
3345 kfree(base->lookup_phy_chans);
3346 kfree(base->phy_res);
3347 kfree(base);
3348 }
3349
3350 return NULL;
3351}
3352
3353static void __init d40_hw_init(struct d40_base *base)
3354{
3355
Linus Walleij8d318a52010-03-30 15:33:42 +02003356 int i;
3357 u32 prmseo[2] = {0, 0};
3358 u32 activeo[2] = {0xFFFFFFFF, 0xFFFFFFFF};
3359 u32 pcmis = 0;
3360 u32 pcicr = 0;
Tong Liu3cb645d2012-09-26 10:07:30 +00003361 struct d40_reg_val *dma_init_reg = base->gen_dmac.init_reg;
3362 u32 reg_size = base->gen_dmac.init_reg_size;
Linus Walleij8d318a52010-03-30 15:33:42 +02003363
Tong Liu3cb645d2012-09-26 10:07:30 +00003364 for (i = 0; i < reg_size; i++)
Linus Walleij8d318a52010-03-30 15:33:42 +02003365 writel(dma_init_reg[i].val,
3366 base->virtbase + dma_init_reg[i].reg);
3367
3368 /* Configure all our dma channels to default settings */
3369 for (i = 0; i < base->num_phy_chans; i++) {
3370
3371 activeo[i % 2] = activeo[i % 2] << 2;
3372
3373 if (base->phy_res[base->num_phy_chans - i - 1].allocated_src
3374 == D40_ALLOC_PHY) {
3375 activeo[i % 2] |= 3;
3376 continue;
3377 }
3378
3379 /* Enable interrupt # */
3380 pcmis = (pcmis << 1) | 1;
3381
3382 /* Clear interrupt # */
3383 pcicr = (pcicr << 1) | 1;
3384
3385 /* Set channel to physical mode */
3386 prmseo[i % 2] = prmseo[i % 2] << 2;
3387 prmseo[i % 2] |= 1;
3388
3389 }
3390
3391 writel(prmseo[1], base->virtbase + D40_DREG_PRMSE);
3392 writel(prmseo[0], base->virtbase + D40_DREG_PRMSO);
3393 writel(activeo[1], base->virtbase + D40_DREG_ACTIVE);
3394 writel(activeo[0], base->virtbase + D40_DREG_ACTIVO);
3395
3396 /* Write which interrupt to enable */
Tong Liu3cb645d2012-09-26 10:07:30 +00003397 writel(pcmis, base->virtbase + base->gen_dmac.interrupt_en);
Linus Walleij8d318a52010-03-30 15:33:42 +02003398
3399 /* Write which interrupt to clear */
Tong Liu3cb645d2012-09-26 10:07:30 +00003400 writel(pcicr, base->virtbase + base->gen_dmac.interrupt_clear);
Linus Walleij8d318a52010-03-30 15:33:42 +02003401
Tong Liu3cb645d2012-09-26 10:07:30 +00003402 /* These are __initdata and cannot be accessed after init */
3403 base->gen_dmac.init_reg = NULL;
3404 base->gen_dmac.init_reg_size = 0;
Linus Walleij8d318a52010-03-30 15:33:42 +02003405}
3406
Linus Walleij508849a2010-06-20 21:26:07 +00003407static int __init d40_lcla_allocate(struct d40_base *base)
3408{
Rabin Vincent026cbc42011-01-25 11:18:14 +01003409 struct d40_lcla_pool *pool = &base->lcla_pool;
Linus Walleij508849a2010-06-20 21:26:07 +00003410 unsigned long *page_list;
3411 int i, j;
3412 int ret = 0;
3413
3414 /*
3415 * This is somewhat ugly. We need 8192 bytes that are 18 bit aligned,
3416 * To full fill this hardware requirement without wasting 256 kb
3417 * we allocate pages until we get an aligned one.
3418 */
3419 page_list = kmalloc(sizeof(unsigned long) * MAX_LCLA_ALLOC_ATTEMPTS,
3420 GFP_KERNEL);
3421
3422 if (!page_list) {
3423 ret = -ENOMEM;
3424 goto failure;
3425 }
3426
3427 /* Calculating how many pages that are required */
3428 base->lcla_pool.pages = SZ_1K * base->num_phy_chans / PAGE_SIZE;
3429
3430 for (i = 0; i < MAX_LCLA_ALLOC_ATTEMPTS; i++) {
3431 page_list[i] = __get_free_pages(GFP_KERNEL,
3432 base->lcla_pool.pages);
3433 if (!page_list[i]) {
3434
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01003435 d40_err(base->dev, "Failed to allocate %d pages.\n",
3436 base->lcla_pool.pages);
Linus Walleij508849a2010-06-20 21:26:07 +00003437
3438 for (j = 0; j < i; j++)
3439 free_pages(page_list[j], base->lcla_pool.pages);
3440 goto failure;
3441 }
3442
3443 if ((virt_to_phys((void *)page_list[i]) &
3444 (LCLA_ALIGNMENT - 1)) == 0)
3445 break;
3446 }
3447
3448 for (j = 0; j < i; j++)
3449 free_pages(page_list[j], base->lcla_pool.pages);
3450
3451 if (i < MAX_LCLA_ALLOC_ATTEMPTS) {
3452 base->lcla_pool.base = (void *)page_list[i];
3453 } else {
Jonas Aaberg767a9672010-08-09 12:08:34 +00003454 /*
3455 * After many attempts and no succees with finding the correct
3456 * alignment, try with allocating a big buffer.
3457 */
Linus Walleij508849a2010-06-20 21:26:07 +00003458 dev_warn(base->dev,
3459 "[%s] Failed to get %d pages @ 18 bit align.\n",
3460 __func__, base->lcla_pool.pages);
3461 base->lcla_pool.base_unaligned = kmalloc(SZ_1K *
3462 base->num_phy_chans +
3463 LCLA_ALIGNMENT,
3464 GFP_KERNEL);
3465 if (!base->lcla_pool.base_unaligned) {
3466 ret = -ENOMEM;
3467 goto failure;
3468 }
3469
3470 base->lcla_pool.base = PTR_ALIGN(base->lcla_pool.base_unaligned,
3471 LCLA_ALIGNMENT);
3472 }
3473
Rabin Vincent026cbc42011-01-25 11:18:14 +01003474 pool->dma_addr = dma_map_single(base->dev, pool->base,
3475 SZ_1K * base->num_phy_chans,
3476 DMA_TO_DEVICE);
3477 if (dma_mapping_error(base->dev, pool->dma_addr)) {
3478 pool->dma_addr = 0;
3479 ret = -ENOMEM;
3480 goto failure;
3481 }
3482
Linus Walleij508849a2010-06-20 21:26:07 +00003483 writel(virt_to_phys(base->lcla_pool.base),
3484 base->virtbase + D40_DREG_LCLA);
3485failure:
3486 kfree(page_list);
3487 return ret;
3488}
3489
Lee Jones1814a172013-05-03 15:32:11 +01003490static int __init d40_of_probe(struct platform_device *pdev,
3491 struct device_node *np)
3492{
3493 struct stedma40_platform_data *pdata;
Lee Jones499c2bc2013-05-15 10:52:02 +01003494 int num_phy = 0, num_memcpy = 0, num_disabled = 0;
Sachin Kamatcbbe13e2013-09-02 13:44:58 +05303495 const __be32 *list;
Lee Jones1814a172013-05-03 15:32:11 +01003496
3497 pdata = devm_kzalloc(&pdev->dev,
3498 sizeof(struct stedma40_platform_data),
3499 GFP_KERNEL);
3500 if (!pdata)
3501 return -ENOMEM;
3502
Lee Jonesfd59f9e2013-05-15 10:52:01 +01003503 /* If absent this value will be obtained from h/w. */
3504 of_property_read_u32(np, "dma-channels", &num_phy);
3505 if (num_phy > 0)
3506 pdata->num_of_phy_chans = num_phy;
3507
Lee Jonesa7dacb62013-05-15 10:51:59 +01003508 list = of_get_property(np, "memcpy-channels", &num_memcpy);
3509 num_memcpy /= sizeof(*list);
3510
3511 if (num_memcpy > D40_MEMCPY_MAX_CHANS || num_memcpy <= 0) {
3512 d40_err(&pdev->dev,
3513 "Invalid number of memcpy channels specified (%d)\n",
3514 num_memcpy);
3515 return -EINVAL;
3516 }
3517 pdata->num_of_memcpy_chans = num_memcpy;
3518
3519 of_property_read_u32_array(np, "memcpy-channels",
3520 dma40_memcpy_channels,
3521 num_memcpy);
3522
Lee Jones499c2bc2013-05-15 10:52:02 +01003523 list = of_get_property(np, "disabled-channels", &num_disabled);
3524 num_disabled /= sizeof(*list);
3525
Dan Carpenter5be21902013-08-23 12:23:43 +03003526 if (num_disabled >= STEDMA40_MAX_PHYS || num_disabled < 0) {
Lee Jones499c2bc2013-05-15 10:52:02 +01003527 d40_err(&pdev->dev,
3528 "Invalid number of disabled channels specified (%d)\n",
3529 num_disabled);
3530 return -EINVAL;
3531 }
3532
3533 of_property_read_u32_array(np, "disabled-channels",
3534 pdata->disabled_channels,
3535 num_disabled);
3536 pdata->disabled_channels[num_disabled] = -1;
3537
Lee Jones1814a172013-05-03 15:32:11 +01003538 pdev->dev.platform_data = pdata;
3539
3540 return 0;
3541}
3542
Linus Walleij8d318a52010-03-30 15:33:42 +02003543static int __init d40_probe(struct platform_device *pdev)
3544{
Jingoo Hand4adcc02013-07-30 17:09:11 +09003545 struct stedma40_platform_data *plat_data = dev_get_platdata(&pdev->dev);
Lee Jones1814a172013-05-03 15:32:11 +01003546 struct device_node *np = pdev->dev.of_node;
Linus Walleij8d318a52010-03-30 15:33:42 +02003547 int ret = -ENOENT;
Lee Jones1814a172013-05-03 15:32:11 +01003548 struct d40_base *base = NULL;
Linus Walleij8d318a52010-03-30 15:33:42 +02003549 struct resource *res = NULL;
3550 int num_reserved_chans;
3551 u32 val;
3552
Lee Jones1814a172013-05-03 15:32:11 +01003553 if (!plat_data) {
3554 if (np) {
3555 if(d40_of_probe(pdev, np)) {
3556 ret = -ENOMEM;
3557 goto failure;
3558 }
3559 } else {
3560 d40_err(&pdev->dev, "No pdata or Device Tree provided\n");
3561 goto failure;
3562 }
3563 }
Linus Walleij8d318a52010-03-30 15:33:42 +02003564
Lee Jones1814a172013-05-03 15:32:11 +01003565 base = d40_hw_detect_init(pdev);
Linus Walleij8d318a52010-03-30 15:33:42 +02003566 if (!base)
3567 goto failure;
3568
3569 num_reserved_chans = d40_phy_res_init(base);
3570
3571 platform_set_drvdata(pdev, base);
3572
3573 spin_lock_init(&base->interrupt_lock);
3574 spin_lock_init(&base->execmd_lock);
3575
3576 /* Get IO for logical channel parameter address */
3577 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "lcpa");
3578 if (!res) {
3579 ret = -ENOENT;
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01003580 d40_err(&pdev->dev, "No \"lcpa\" memory resource\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02003581 goto failure;
3582 }
3583 base->lcpa_size = resource_size(res);
3584 base->phy_lcpa = res->start;
3585
3586 if (request_mem_region(res->start, resource_size(res),
3587 D40_NAME " I/O lcpa") == NULL) {
3588 ret = -EBUSY;
Fabio Estevam3a919d52013-08-21 21:34:02 -03003589 d40_err(&pdev->dev, "Failed to request LCPA region %pR\n", res);
Linus Walleij8d318a52010-03-30 15:33:42 +02003590 goto failure;
3591 }
3592
3593 /* We make use of ESRAM memory for this. */
3594 val = readl(base->virtbase + D40_DREG_LCPA);
3595 if (res->start != val && val != 0) {
3596 dev_warn(&pdev->dev,
Fabio Estevam3a919d52013-08-21 21:34:02 -03003597 "[%s] Mismatch LCPA dma 0x%x, def %pa\n",
3598 __func__, val, &res->start);
Linus Walleij8d318a52010-03-30 15:33:42 +02003599 } else
3600 writel(res->start, base->virtbase + D40_DREG_LCPA);
3601
3602 base->lcpa_base = ioremap(res->start, resource_size(res));
3603 if (!base->lcpa_base) {
3604 ret = -ENOMEM;
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01003605 d40_err(&pdev->dev, "Failed to ioremap LCPA region\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02003606 goto failure;
3607 }
Narayanan G28c7a192011-11-22 13:56:55 +05303608 /* If lcla has to be located in ESRAM we don't need to allocate */
3609 if (base->plat_data->use_esram_lcla) {
3610 res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
3611 "lcla_esram");
3612 if (!res) {
3613 ret = -ENOENT;
3614 d40_err(&pdev->dev,
3615 "No \"lcla_esram\" memory resource\n");
3616 goto failure;
3617 }
3618 base->lcla_pool.base = ioremap(res->start,
3619 resource_size(res));
3620 if (!base->lcla_pool.base) {
3621 ret = -ENOMEM;
3622 d40_err(&pdev->dev, "Failed to ioremap LCLA region\n");
3623 goto failure;
3624 }
3625 writel(res->start, base->virtbase + D40_DREG_LCLA);
Linus Walleij508849a2010-06-20 21:26:07 +00003626
Narayanan G28c7a192011-11-22 13:56:55 +05303627 } else {
3628 ret = d40_lcla_allocate(base);
3629 if (ret) {
3630 d40_err(&pdev->dev, "Failed to allocate LCLA area\n");
3631 goto failure;
3632 }
Linus Walleij8d318a52010-03-30 15:33:42 +02003633 }
3634
Linus Walleij8d318a52010-03-30 15:33:42 +02003635 spin_lock_init(&base->lcla_pool.lock);
3636
Linus Walleij8d318a52010-03-30 15:33:42 +02003637 base->irq = platform_get_irq(pdev, 0);
3638
3639 ret = request_irq(base->irq, d40_handle_interrupt, 0, D40_NAME, base);
Linus Walleij8d318a52010-03-30 15:33:42 +02003640 if (ret) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01003641 d40_err(&pdev->dev, "No IRQ defined\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02003642 goto failure;
3643 }
3644
Narayanan G28c7a192011-11-22 13:56:55 +05303645 if (base->plat_data->use_esram_lcla) {
3646
3647 base->lcpa_regulator = regulator_get(base->dev, "lcla_esram");
3648 if (IS_ERR(base->lcpa_regulator)) {
3649 d40_err(&pdev->dev, "Failed to get lcpa_regulator\n");
Wei Yongjun8581bbc2013-05-31 09:50:07 +08003650 ret = PTR_ERR(base->lcpa_regulator);
Narayanan G28c7a192011-11-22 13:56:55 +05303651 base->lcpa_regulator = NULL;
3652 goto failure;
3653 }
3654
3655 ret = regulator_enable(base->lcpa_regulator);
3656 if (ret) {
3657 d40_err(&pdev->dev,
3658 "Failed to enable lcpa_regulator\n");
3659 regulator_put(base->lcpa_regulator);
3660 base->lcpa_regulator = NULL;
3661 goto failure;
3662 }
3663 }
3664
Ulf Hansson2dafca12014-04-23 21:52:02 +02003665 writel_relaxed(D40_DREG_GCC_ENABLE_ALL, base->virtbase + D40_DREG_GCC);
3666
3667 pm_runtime_irq_safe(base->dev);
3668 pm_runtime_set_autosuspend_delay(base->dev, DMA40_AUTOSUSPEND_DELAY);
3669 pm_runtime_use_autosuspend(base->dev);
3670 pm_runtime_mark_last_busy(base->dev);
3671 pm_runtime_set_active(base->dev);
3672 pm_runtime_enable(base->dev);
3673
Wei Yongjun8581bbc2013-05-31 09:50:07 +08003674 ret = d40_dmaengine_init(base, num_reserved_chans);
3675 if (ret)
Linus Walleij8d318a52010-03-30 15:33:42 +02003676 goto failure;
3677
Per Forlinb96710e2011-10-18 18:39:47 +02003678 base->dev->dma_parms = &base->dma_parms;
Wei Yongjun8581bbc2013-05-31 09:50:07 +08003679 ret = dma_set_max_seg_size(base->dev, STEDMA40_MAX_SEG_SIZE);
3680 if (ret) {
Per Forlinb96710e2011-10-18 18:39:47 +02003681 d40_err(&pdev->dev, "Failed to set dma max seg size\n");
3682 goto failure;
3683 }
3684
Linus Walleij8d318a52010-03-30 15:33:42 +02003685 d40_hw_init(base);
3686
Lee Jonesfa332de2013-05-03 15:32:12 +01003687 if (np) {
Wei Yongjun8581bbc2013-05-31 09:50:07 +08003688 ret = of_dma_controller_register(np, d40_xlate, NULL);
3689 if (ret)
Lee Jonesfa332de2013-05-03 15:32:12 +01003690 dev_err(&pdev->dev,
3691 "could not register of_dma_controller\n");
3692 }
3693
Linus Walleij8d318a52010-03-30 15:33:42 +02003694 dev_info(base->dev, "initialized\n");
3695 return 0;
3696
3697failure:
3698 if (base) {
Jonas Aabergc675b1b2010-06-20 21:25:08 +00003699 if (base->desc_slab)
3700 kmem_cache_destroy(base->desc_slab);
Linus Walleij8d318a52010-03-30 15:33:42 +02003701 if (base->virtbase)
3702 iounmap(base->virtbase);
Rabin Vincent026cbc42011-01-25 11:18:14 +01003703
Narayanan G28c7a192011-11-22 13:56:55 +05303704 if (base->lcla_pool.base && base->plat_data->use_esram_lcla) {
3705 iounmap(base->lcla_pool.base);
3706 base->lcla_pool.base = NULL;
3707 }
3708
Rabin Vincent026cbc42011-01-25 11:18:14 +01003709 if (base->lcla_pool.dma_addr)
3710 dma_unmap_single(base->dev, base->lcla_pool.dma_addr,
3711 SZ_1K * base->num_phy_chans,
3712 DMA_TO_DEVICE);
3713
Linus Walleij508849a2010-06-20 21:26:07 +00003714 if (!base->lcla_pool.base_unaligned && base->lcla_pool.base)
3715 free_pages((unsigned long)base->lcla_pool.base,
3716 base->lcla_pool.pages);
Jonas Aaberg767a9672010-08-09 12:08:34 +00003717
3718 kfree(base->lcla_pool.base_unaligned);
3719
Linus Walleij8d318a52010-03-30 15:33:42 +02003720 if (base->phy_lcpa)
3721 release_mem_region(base->phy_lcpa,
3722 base->lcpa_size);
3723 if (base->phy_start)
3724 release_mem_region(base->phy_start,
3725 base->phy_size);
3726 if (base->clk) {
Fabio Baltierida2ac562013-01-07 10:58:35 +01003727 clk_disable_unprepare(base->clk);
Linus Walleij8d318a52010-03-30 15:33:42 +02003728 clk_put(base->clk);
3729 }
3730
Narayanan G28c7a192011-11-22 13:56:55 +05303731 if (base->lcpa_regulator) {
3732 regulator_disable(base->lcpa_regulator);
3733 regulator_put(base->lcpa_regulator);
3734 }
3735
Linus Walleij8d318a52010-03-30 15:33:42 +02003736 kfree(base->lcla_pool.alloc_map);
3737 kfree(base->lookup_log_chans);
3738 kfree(base->lookup_phy_chans);
3739 kfree(base->phy_res);
3740 kfree(base);
3741 }
3742
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01003743 d40_err(&pdev->dev, "probe failed\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02003744 return ret;
3745}
3746
Lee Jones1814a172013-05-03 15:32:11 +01003747static const struct of_device_id d40_match[] = {
3748 { .compatible = "stericsson,dma40", },
3749 {}
3750};
3751
Linus Walleij8d318a52010-03-30 15:33:42 +02003752static struct platform_driver d40_driver = {
3753 .driver = {
3754 .owner = THIS_MODULE,
3755 .name = D40_NAME,
Narayanan G7fb3e752011-11-17 17:26:41 +05303756 .pm = DMA40_PM_OPS,
Lee Jones1814a172013-05-03 15:32:11 +01003757 .of_match_table = d40_match,
Linus Walleij8d318a52010-03-30 15:33:42 +02003758 },
3759};
3760
Rabin Vincentcb9ab2d2011-01-25 11:18:04 +01003761static int __init stedma40_init(void)
Linus Walleij8d318a52010-03-30 15:33:42 +02003762{
3763 return platform_driver_probe(&d40_driver, d40_probe);
3764}
Linus Walleija0eb2212011-05-18 14:18:57 +02003765subsys_initcall(stedma40_init);