blob: 7c96361b95e3be0ebfdfec81afcda53a5e6e9d54 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
3 * hda_intel.c - Implementation of primary alsa driver code base for Intel HD Audio.
4 *
5 * Copyright(c) 2004 Intel Corporation. All rights reserved.
6 *
7 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
8 * PeiSen Hou <pshou@realtek.com.tw>
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the Free
12 * Software Foundation; either version 2 of the License, or (at your option)
13 * any later version.
14 *
15 * This program is distributed in the hope that it will be useful, but WITHOUT
16 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 * more details.
19 *
20 * You should have received a copy of the GNU General Public License along with
21 * this program; if not, write to the Free Software Foundation, Inc., 59
22 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
23 *
24 * CONTACTS:
25 *
26 * Matt Jared matt.jared@intel.com
27 * Andy Kopp andy.kopp@intel.com
28 * Dan Kogan dan.d.kogan@intel.com
29 *
30 * CHANGES:
31 *
32 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
33 *
34 */
35
36#include <sound/driver.h>
37#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010040#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
42#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <sound/core.h>
48#include <sound/initval.h>
49#include "hda_codec.h"
50
51
Clemens Ladischb7fe4622005-10-04 08:46:51 +020052static int index = SNDRV_DEFAULT_IDX1;
53static char *id = SNDRV_DEFAULT_STR1;
54static char *model;
55static int position_fix;
Matt Porter954fa192005-11-29 14:46:01 +010056static int probe_mask = -1;
Takashi Iwai27346162006-01-12 18:28:44 +010057static int single_cmd;
Stephen Hemminger7376d012006-08-21 19:17:46 +020058static int disable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Clemens Ladischb7fe4622005-10-04 08:46:51 +020060module_param(index, int, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070061MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Clemens Ladischb7fe4622005-10-04 08:46:51 +020062module_param(id, charp, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070063MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Clemens Ladischb7fe4622005-10-04 08:46:51 +020064module_param(model, charp, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070065MODULE_PARM_DESC(model, "Use the given board model.");
Clemens Ladischb7fe4622005-10-04 08:46:51 +020066module_param(position_fix, int, 0444);
Takashi Iwai0be3b5d2005-09-05 17:11:40 +020067MODULE_PARM_DESC(position_fix, "Fix DMA pointer (0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
Takashi Iwai606ad752005-11-24 16:03:40 +010068module_param(probe_mask, int, 0444);
69MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwai27346162006-01-12 18:28:44 +010070module_param(single_cmd, bool, 0444);
71MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs (for debugging only).");
Stephen Hemminger7376d012006-08-21 19:17:46 +020072module_param(disable_msi, int, 0);
73MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
Takashi Iwai606ad752005-11-24 16:03:40 +010074
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
Takashi Iwai2b3e5842005-10-06 13:47:23 +020076/* just for backward compatibility */
77static int enable;
Takashi Iwai698444f2005-10-20 16:53:49 +020078module_param(enable, bool, 0444);
Takashi Iwai2b3e5842005-10-06 13:47:23 +020079
Linus Torvalds1da177e2005-04-16 15:20:36 -070080MODULE_LICENSE("GPL");
81MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
82 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -070083 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +020084 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +010085 "{Intel, ICH8},"
Takashi Iwaifc20a562005-05-12 15:00:41 +020086 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +020087 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +020088 "{ATI, RS600},"
Takashi Iwaifc20a562005-05-12 15:00:41 +020089 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +020090 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +020091 "{SiS, SIS966},"
92 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -070093MODULE_DESCRIPTION("Intel HDA driver");
94
95#define SFX "hda-intel: "
96
97/*
98 * registers
99 */
100#define ICH6_REG_GCAP 0x00
101#define ICH6_REG_VMIN 0x02
102#define ICH6_REG_VMAJ 0x03
103#define ICH6_REG_OUTPAY 0x04
104#define ICH6_REG_INPAY 0x06
105#define ICH6_REG_GCTL 0x08
106#define ICH6_REG_WAKEEN 0x0c
107#define ICH6_REG_STATESTS 0x0e
108#define ICH6_REG_GSTS 0x10
109#define ICH6_REG_INTCTL 0x20
110#define ICH6_REG_INTSTS 0x24
111#define ICH6_REG_WALCLK 0x30
112#define ICH6_REG_SYNC 0x34
113#define ICH6_REG_CORBLBASE 0x40
114#define ICH6_REG_CORBUBASE 0x44
115#define ICH6_REG_CORBWP 0x48
116#define ICH6_REG_CORBRP 0x4A
117#define ICH6_REG_CORBCTL 0x4c
118#define ICH6_REG_CORBSTS 0x4d
119#define ICH6_REG_CORBSIZE 0x4e
120
121#define ICH6_REG_RIRBLBASE 0x50
122#define ICH6_REG_RIRBUBASE 0x54
123#define ICH6_REG_RIRBWP 0x58
124#define ICH6_REG_RINTCNT 0x5a
125#define ICH6_REG_RIRBCTL 0x5c
126#define ICH6_REG_RIRBSTS 0x5d
127#define ICH6_REG_RIRBSIZE 0x5e
128
129#define ICH6_REG_IC 0x60
130#define ICH6_REG_IR 0x64
131#define ICH6_REG_IRS 0x68
132#define ICH6_IRS_VALID (1<<1)
133#define ICH6_IRS_BUSY (1<<0)
134
135#define ICH6_REG_DPLBASE 0x70
136#define ICH6_REG_DPUBASE 0x74
137#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
138
139/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
140enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
141
142/* stream register offsets from stream base */
143#define ICH6_REG_SD_CTL 0x00
144#define ICH6_REG_SD_STS 0x03
145#define ICH6_REG_SD_LPIB 0x04
146#define ICH6_REG_SD_CBL 0x08
147#define ICH6_REG_SD_LVI 0x0c
148#define ICH6_REG_SD_FIFOW 0x0e
149#define ICH6_REG_SD_FIFOSIZE 0x10
150#define ICH6_REG_SD_FORMAT 0x12
151#define ICH6_REG_SD_BDLPL 0x18
152#define ICH6_REG_SD_BDLPU 0x1c
153
154/* PCI space */
155#define ICH6_PCIREG_TCSEL 0x44
156
157/*
158 * other constants
159 */
160
161/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200162/* ICH, ATI and VIA have 4 playback and 4 capture */
163#define ICH6_CAPTURE_INDEX 0
164#define ICH6_NUM_CAPTURE 4
165#define ICH6_PLAYBACK_INDEX 4
166#define ICH6_NUM_PLAYBACK 4
167
168/* ULI has 6 playback and 5 capture */
169#define ULI_CAPTURE_INDEX 0
170#define ULI_NUM_CAPTURE 5
171#define ULI_PLAYBACK_INDEX 5
172#define ULI_NUM_PLAYBACK 6
173
Felix Kuehling778b6e12006-05-17 11:22:21 +0200174/* ATI HDMI has 1 playback and 0 capture */
175#define ATIHDMI_CAPTURE_INDEX 0
176#define ATIHDMI_NUM_CAPTURE 0
177#define ATIHDMI_PLAYBACK_INDEX 0
178#define ATIHDMI_NUM_PLAYBACK 1
179
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200180/* this number is statically defined for simplicity */
181#define MAX_AZX_DEV 16
182
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200184#define BDL_SIZE PAGE_ALIGN(8192)
185#define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186/* max buffer size - no h/w limit, you can increase as you like */
187#define AZX_MAX_BUF_SIZE (1024*1024*1024)
188/* max number of PCM devics per card */
Takashi Iwaiec9e1c52005-09-07 13:29:22 +0200189#define AZX_MAX_AUDIO_PCMS 6
190#define AZX_MAX_MODEM_PCMS 2
191#define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192
193/* RIRB int mask: overrun[2], response[0] */
194#define RIRB_INT_RESPONSE 0x01
195#define RIRB_INT_OVERRUN 0x04
196#define RIRB_INT_MASK 0x05
197
198/* STATESTS int mask: SD2,SD1,SD0 */
199#define STATESTS_INT_MASK 0x07
Frederick Lif5d40b32005-05-12 14:55:20 +0200200#define AZX_MAX_CODECS 4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
202/* SD_CTL bits */
203#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
204#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
205#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
206#define SD_CTL_STREAM_TAG_SHIFT 20
207
208/* SD_CTL and SD_STS */
209#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
210#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
211#define SD_INT_COMPLETE 0x04 /* completion interrupt */
212#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|SD_INT_COMPLETE)
213
214/* SD_STS */
215#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
216
217/* INTCTL and INTSTS */
218#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
219#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
220#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
221
Matt41e2fce2005-07-04 17:49:55 +0200222/* GCTL unsolicited response enable bit */
223#define ICH6_GCTL_UREN (1<<8)
224
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225/* GCTL reset bit */
226#define ICH6_GCTL_RESET (1<<0)
227
228/* CORB/RIRB control, read/write pointer */
229#define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
230#define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
231#define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
232/* below are so far hardcoded - should read registers in future */
233#define ICH6_MAX_CORB_ENTRIES 256
234#define ICH6_MAX_RIRB_ENTRIES 256
235
Takashi Iwaic74db862005-05-12 14:26:27 +0200236/* position fix mode */
237enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200238 POS_FIX_AUTO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200239 POS_FIX_NONE,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200240 POS_FIX_POSBUF,
241 POS_FIX_FIFO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200242};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243
Frederick Lif5d40b32005-05-12 14:55:20 +0200244/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200245#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
246#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
247
Vinod Gda3fca22005-09-13 18:49:12 +0200248/* Defines for Nvidia HDA support */
249#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
250#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Frederick Lif5d40b32005-05-12 14:55:20 +0200251
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 */
254
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100255struct azx_dev {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 u32 *bdl; /* virtual address of the BDL */
257 dma_addr_t bdl_addr; /* physical address of the BDL */
Takashi Iwai929861c2006-08-31 16:55:40 +0200258 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259
260 unsigned int bufsize; /* size of the play buffer in bytes */
261 unsigned int fragsize; /* size of each period in bytes */
262 unsigned int frags; /* number for period in the play buffer */
263 unsigned int fifo_size; /* FIFO size */
264
265 void __iomem *sd_addr; /* stream descriptor pointer */
266
267 u32 sd_int_sta_mask; /* stream int status mask */
268
269 /* pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100270 struct snd_pcm_substream *substream; /* assigned substream, set in PCM open */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 unsigned int format_val; /* format value to be set in the controller and the codec */
272 unsigned char stream_tag; /* assigned stream */
273 unsigned char index; /* stream index */
Takashi Iwai1a56f8d2006-02-16 19:51:10 +0100274 /* for sanity check of position buffer */
275 unsigned int period_intr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276
Pavel Machek927fc862006-08-31 17:03:43 +0200277 unsigned int opened :1;
278 unsigned int running :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279};
280
281/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100282struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 u32 *buf; /* CORB/RIRB buffer
284 * Each CORB entry is 4byte, RIRB is 8byte
285 */
286 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
287 /* for RIRB */
288 unsigned short rp, wp; /* read/write pointers */
289 int cmds; /* number of pending requests */
290 u32 res; /* last read value */
291};
292
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100293struct azx {
294 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295 struct pci_dev *pci;
296
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200297 /* chip type specific */
298 int driver_type;
299 int playback_streams;
300 int playback_index_offset;
301 int capture_streams;
302 int capture_index_offset;
303 int num_streams;
304
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 /* pci resources */
306 unsigned long addr;
307 void __iomem *remap_addr;
308 int irq;
309
310 /* locks */
311 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100312 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200314 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100315 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316
317 /* PCM */
318 unsigned int pcm_devs;
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100319 struct snd_pcm *pcm[AZX_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320
321 /* HD codec */
322 unsigned short codec_mask;
323 struct hda_bus *bus;
324
325 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100326 struct azx_rb corb;
327 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328
329 /* BDL, CORB/RIRB and position buffers */
330 struct snd_dma_buffer bdl;
331 struct snd_dma_buffer rb;
332 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200333
334 /* flags */
335 int position_fix;
Pavel Machek927fc862006-08-31 17:03:43 +0200336 unsigned int initialized :1;
337 unsigned int single_cmd :1;
338 unsigned int polling_mode :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339};
340
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200341/* driver types */
342enum {
343 AZX_DRIVER_ICH,
344 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200345 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200346 AZX_DRIVER_VIA,
347 AZX_DRIVER_SIS,
348 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200349 AZX_DRIVER_NVIDIA,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200350};
351
352static char *driver_short_names[] __devinitdata = {
353 [AZX_DRIVER_ICH] = "HDA Intel",
354 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200355 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200356 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
357 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200358 [AZX_DRIVER_ULI] = "HDA ULI M5461",
359 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200360};
361
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362/*
363 * macros for easy use
364 */
365#define azx_writel(chip,reg,value) \
366 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
367#define azx_readl(chip,reg) \
368 readl((chip)->remap_addr + ICH6_REG_##reg)
369#define azx_writew(chip,reg,value) \
370 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
371#define azx_readw(chip,reg) \
372 readw((chip)->remap_addr + ICH6_REG_##reg)
373#define azx_writeb(chip,reg,value) \
374 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
375#define azx_readb(chip,reg) \
376 readb((chip)->remap_addr + ICH6_REG_##reg)
377
378#define azx_sd_writel(dev,reg,value) \
379 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
380#define azx_sd_readl(dev,reg) \
381 readl((dev)->sd_addr + ICH6_REG_##reg)
382#define azx_sd_writew(dev,reg,value) \
383 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
384#define azx_sd_readw(dev,reg) \
385 readw((dev)->sd_addr + ICH6_REG_##reg)
386#define azx_sd_writeb(dev,reg,value) \
387 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
388#define azx_sd_readb(dev,reg) \
389 readb((dev)->sd_addr + ICH6_REG_##reg)
390
391/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100392#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393
394/* Get the upper 32bit of the given dma_addr_t
395 * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
396 */
397#define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
398
399
400/*
401 * Interface for HD codec
402 */
403
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404/*
405 * CORB / RIRB interface
406 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100407static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408{
409 int err;
410
411 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
412 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
413 PAGE_SIZE, &chip->rb);
414 if (err < 0) {
415 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
416 return err;
417 }
418 return 0;
419}
420
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100421static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422{
423 /* CORB set up */
424 chip->corb.addr = chip->rb.addr;
425 chip->corb.buf = (u32 *)chip->rb.area;
426 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
427 azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
428
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200429 /* set the corb size to 256 entries (ULI requires explicitly) */
430 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 /* set the corb write pointer to 0 */
432 azx_writew(chip, CORBWP, 0);
433 /* reset the corb hw read pointer */
434 azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
435 /* enable corb dma */
436 azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
437
438 /* RIRB set up */
439 chip->rirb.addr = chip->rb.addr + 2048;
440 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
441 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
442 azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
443
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200444 /* set the rirb size to 256 entries (ULI requires explicitly) */
445 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 /* reset the rirb hw write pointer */
447 azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
448 /* set N=1, get RIRB response interrupt for new entry */
449 azx_writew(chip, RINTCNT, 1);
450 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 chip->rirb.rp = chip->rirb.cmds = 0;
453}
454
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100455static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456{
457 /* disable ringbuffer DMAs */
458 azx_writeb(chip, RIRBCTL, 0);
459 azx_writeb(chip, CORBCTL, 0);
460}
461
462/* send a command */
Takashi Iwai111d3af2006-02-16 18:17:58 +0100463static int azx_corb_send_cmd(struct hda_codec *codec, hda_nid_t nid, int direct,
464 unsigned int verb, unsigned int para)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100466 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 unsigned int wp;
468 u32 val;
469
470 val = (u32)(codec->addr & 0x0f) << 28;
471 val |= (u32)direct << 27;
472 val |= (u32)nid << 20;
473 val |= verb << 8;
474 val |= para;
475
476 /* add command to corb */
477 wp = azx_readb(chip, CORBWP);
478 wp++;
479 wp %= ICH6_MAX_CORB_ENTRIES;
480
481 spin_lock_irq(&chip->reg_lock);
482 chip->rirb.cmds++;
483 chip->corb.buf[wp] = cpu_to_le32(val);
484 azx_writel(chip, CORBWP, wp);
485 spin_unlock_irq(&chip->reg_lock);
486
487 return 0;
488}
489
490#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
491
492/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100493static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494{
495 unsigned int rp, wp;
496 u32 res, res_ex;
497
498 wp = azx_readb(chip, RIRBWP);
499 if (wp == chip->rirb.wp)
500 return;
501 chip->rirb.wp = wp;
502
503 while (chip->rirb.rp != wp) {
504 chip->rirb.rp++;
505 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
506
507 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
508 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
509 res = le32_to_cpu(chip->rirb.buf[rp]);
510 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
511 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
512 else if (chip->rirb.cmds) {
513 chip->rirb.cmds--;
514 chip->rirb.res = res;
515 }
516 }
517}
518
519/* receive a response */
Takashi Iwai111d3af2006-02-16 18:17:58 +0100520static unsigned int azx_rirb_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100522 struct azx *chip = codec->bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200523 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200525 again:
526 timeout = jiffies + msecs_to_jiffies(1000);
527 do {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200528 if (chip->polling_mode) {
529 spin_lock_irq(&chip->reg_lock);
530 azx_update_rirb(chip);
531 spin_unlock_irq(&chip->reg_lock);
532 }
533 if (! chip->rirb.cmds)
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200534 return chip->rirb.res; /* the last value */
535 schedule_timeout_interruptible(1);
536 } while (time_after_eq(timeout, jiffies));
537
538 if (!chip->polling_mode) {
539 snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
540 "switching to polling mode...\n");
541 chip->polling_mode = 1;
542 goto again;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200544
545 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
546 "switching to single_cmd mode...\n");
547 chip->rirb.rp = azx_readb(chip, RIRBWP);
548 chip->rirb.cmds = 0;
549 /* switch to single_cmd mode */
550 chip->single_cmd = 1;
551 azx_free_cmd_io(chip);
552 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553}
554
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555/*
556 * Use the single immediate command instead of CORB/RIRB for simplicity
557 *
558 * Note: according to Intel, this is not preferred use. The command was
559 * intended for the BIOS only, and may get confused with unsolicited
560 * responses. So, we shouldn't use it for normal operation from the
561 * driver.
562 * I left the codes, however, for debugging/testing purposes.
563 */
564
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565/* send a command */
Takashi Iwai27346162006-01-12 18:28:44 +0100566static int azx_single_send_cmd(struct hda_codec *codec, hda_nid_t nid,
567 int direct, unsigned int verb,
568 unsigned int para)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100570 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 u32 val;
572 int timeout = 50;
573
574 val = (u32)(codec->addr & 0x0f) << 28;
575 val |= (u32)direct << 27;
576 val |= (u32)nid << 20;
577 val |= verb << 8;
578 val |= para;
579
580 while (timeout--) {
581 /* check ICB busy bit */
582 if (! (azx_readw(chip, IRS) & ICH6_IRS_BUSY)) {
583 /* Clear IRV valid bit */
584 azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_VALID);
585 azx_writel(chip, IC, val);
586 azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_BUSY);
587 return 0;
588 }
589 udelay(1);
590 }
591 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n", azx_readw(chip, IRS), val);
592 return -EIO;
593}
594
595/* receive a response */
Takashi Iwai27346162006-01-12 18:28:44 +0100596static unsigned int azx_single_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100598 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 int timeout = 50;
600
601 while (timeout--) {
602 /* check IRV busy bit */
603 if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
604 return azx_readl(chip, IR);
605 udelay(1);
606 }
607 snd_printd(SFX "get_response timeout: IRS=0x%x\n", azx_readw(chip, IRS));
608 return (unsigned int)-1;
609}
610
Takashi Iwai111d3af2006-02-16 18:17:58 +0100611/*
612 * The below are the main callbacks from hda_codec.
613 *
614 * They are just the skeleton to call sub-callbacks according to the
615 * current setting of chip->single_cmd.
616 */
617
618/* send a command */
619static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
620 int direct, unsigned int verb,
621 unsigned int para)
622{
623 struct azx *chip = codec->bus->private_data;
624 if (chip->single_cmd)
625 return azx_single_send_cmd(codec, nid, direct, verb, para);
626 else
627 return azx_corb_send_cmd(codec, nid, direct, verb, para);
628}
629
630/* get a response */
631static unsigned int azx_get_response(struct hda_codec *codec)
632{
633 struct azx *chip = codec->bus->private_data;
634 if (chip->single_cmd)
635 return azx_single_get_response(codec);
636 else
637 return azx_rirb_get_response(codec);
638}
639
640
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100642static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643{
644 int count;
645
646 /* reset controller */
647 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
648
649 count = 50;
650 while (azx_readb(chip, GCTL) && --count)
651 msleep(1);
652
653 /* delay for >= 100us for codec PLL to settle per spec
654 * Rev 0.9 section 5.5.1
655 */
656 msleep(1);
657
658 /* Bring controller out of reset */
659 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
660
661 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200662 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 msleep(1);
664
Pavel Machek927fc862006-08-31 17:03:43 +0200665 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 msleep(1);
667
668 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200669 if (!azx_readb(chip, GCTL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 snd_printd("azx_reset: controller not ready!\n");
671 return -EBUSY;
672 }
673
Matt41e2fce2005-07-04 17:49:55 +0200674 /* Accept unsolicited responses */
675 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
676
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200678 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 chip->codec_mask = azx_readw(chip, STATESTS);
680 snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
681 }
682
683 return 0;
684}
685
686
687/*
688 * Lowlevel interface
689 */
690
691/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100692static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693{
694 /* enable controller CIE and GIE */
695 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
696 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
697}
698
699/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100700static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701{
702 int i;
703
704 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200705 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100706 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 azx_sd_writeb(azx_dev, SD_CTL,
708 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
709 }
710
711 /* disable SIE for all streams */
712 azx_writeb(chip, INTCTL, 0);
713
714 /* disable controller CIE and GIE */
715 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
716 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
717}
718
719/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100720static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721{
722 int i;
723
724 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200725 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100726 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
728 }
729
730 /* clear STATESTS */
731 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
732
733 /* clear rirb status */
734 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
735
736 /* clear int status */
737 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
738}
739
740/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100741static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742{
743 /* enable SIE */
744 azx_writeb(chip, INTCTL,
745 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
746 /* set DMA start and interrupt mask */
747 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
748 SD_CTL_DMA_START | SD_INT_MASK);
749}
750
751/* stop a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100752static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753{
754 /* stop DMA */
755 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
756 ~(SD_CTL_DMA_START | SD_INT_MASK));
757 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
758 /* disable SIE */
759 azx_writeb(chip, INTCTL,
760 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
761}
762
763
764/*
765 * initialize the chip
766 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100767static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768{
Vinod Gda3fca22005-09-13 18:49:12 +0200769 unsigned char reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770
771 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
772 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
773 * Ensuring these bits are 0 clears playback static on some HD Audio codecs
774 */
Vinod Gda3fca22005-09-13 18:49:12 +0200775 pci_read_config_byte (chip->pci, ICH6_PCIREG_TCSEL, &reg);
776 pci_write_config_byte(chip->pci, ICH6_PCIREG_TCSEL, reg & 0xf8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777
778 /* reset controller */
779 azx_reset(chip);
780
781 /* initialize interrupts */
782 azx_int_clear(chip);
783 azx_int_enable(chip);
784
785 /* initialize the codec command I/O */
Pavel Machek927fc862006-08-31 17:03:43 +0200786 if (!chip->single_cmd)
Takashi Iwai27346162006-01-12 18:28:44 +0100787 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200789 /* program the position buffer */
790 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
791 azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +0200792
Vinod Gda3fca22005-09-13 18:49:12 +0200793 switch (chip->driver_type) {
794 case AZX_DRIVER_ATI:
795 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Frederick Lif5d40b32005-05-12 14:55:20 +0200796 pci_read_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
Vinod Gda3fca22005-09-13 18:49:12 +0200797 &reg);
Frederick Lif5d40b32005-05-12 14:55:20 +0200798 pci_write_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
Vinod Gda3fca22005-09-13 18:49:12 +0200799 (reg & 0xf8) | ATI_SB450_HDAUDIO_ENABLE_SNOOP);
800 break;
801 case AZX_DRIVER_NVIDIA:
802 /* For NVIDIA HDA, enable snoop */
803 pci_read_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR, &reg);
804 pci_write_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR,
805 (reg & 0xf0) | NVIDIA_HDA_ENABLE_COHBITS);
806 break;
807 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808}
809
810
811/*
812 * interrupt handler
813 */
David Howells7d12e782006-10-05 14:55:46 +0100814static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100816 struct azx *chip = dev_id;
817 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 u32 status;
819 int i;
820
821 spin_lock(&chip->reg_lock);
822
823 status = azx_readl(chip, INTSTS);
824 if (status == 0) {
825 spin_unlock(&chip->reg_lock);
826 return IRQ_NONE;
827 }
828
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200829 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 azx_dev = &chip->azx_dev[i];
831 if (status & azx_dev->sd_int_sta_mask) {
832 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
833 if (azx_dev->substream && azx_dev->running) {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +0100834 azx_dev->period_intr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 spin_unlock(&chip->reg_lock);
836 snd_pcm_period_elapsed(azx_dev->substream);
837 spin_lock(&chip->reg_lock);
838 }
839 }
840 }
841
842 /* clear rirb int */
843 status = azx_readb(chip, RIRBSTS);
844 if (status & RIRB_INT_MASK) {
Takashi Iwai27346162006-01-12 18:28:44 +0100845 if (! chip->single_cmd && (status & RIRB_INT_RESPONSE))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 azx_update_rirb(chip);
847 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
848 }
849
850#if 0
851 /* clear state status int */
852 if (azx_readb(chip, STATESTS) & 0x04)
853 azx_writeb(chip, STATESTS, 0x04);
854#endif
855 spin_unlock(&chip->reg_lock);
856
857 return IRQ_HANDLED;
858}
859
860
861/*
862 * set up BDL entries
863 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100864static void azx_setup_periods(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865{
866 u32 *bdl = azx_dev->bdl;
867 dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
868 int idx;
869
870 /* reset BDL address */
871 azx_sd_writel(azx_dev, SD_BDLPL, 0);
872 azx_sd_writel(azx_dev, SD_BDLPU, 0);
873
874 /* program the initial BDL entries */
875 for (idx = 0; idx < azx_dev->frags; idx++) {
876 unsigned int off = idx << 2; /* 4 dword step */
877 dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
878 /* program the address field of the BDL entry */
879 bdl[off] = cpu_to_le32((u32)addr);
880 bdl[off+1] = cpu_to_le32(upper_32bit(addr));
881
882 /* program the size field of the BDL entry */
883 bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
884
885 /* program the IOC to enable interrupt when buffer completes */
886 bdl[off+3] = cpu_to_le32(0x01);
887 }
888}
889
890/*
891 * set up the SD for streaming
892 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100893static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894{
895 unsigned char val;
896 int timeout;
897
898 /* make sure the run bit is zero for SD */
899 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) & ~SD_CTL_DMA_START);
900 /* reset stream */
901 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) | SD_CTL_STREAM_RESET);
902 udelay(3);
903 timeout = 300;
904 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
905 --timeout)
906 ;
907 val &= ~SD_CTL_STREAM_RESET;
908 azx_sd_writeb(azx_dev, SD_CTL, val);
909 udelay(3);
910
911 timeout = 300;
912 /* waiting for hardware to report that the stream is out of reset */
913 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
914 --timeout)
915 ;
916
917 /* program the stream_tag */
918 azx_sd_writel(azx_dev, SD_CTL,
919 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK) |
920 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
921
922 /* program the length of samples in cyclic buffer */
923 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
924
925 /* program the stream format */
926 /* this value needs to be the same as the one programmed */
927 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
928
929 /* program the stream LVI (last valid index) of the BDL */
930 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
931
932 /* program the BDL address */
933 /* lower BDL address */
934 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
935 /* upper BDL address */
936 azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
937
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200938 /* enable the position buffer */
939 if (! (azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
940 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
Takashi Iwaic74db862005-05-12 14:26:27 +0200941
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942 /* set the interrupt enable bits in the descriptor control register */
943 azx_sd_writel(azx_dev, SD_CTL, azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
944
945 return 0;
946}
947
948
949/*
950 * Codec initialization
951 */
952
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100953static int __devinit azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954{
955 struct hda_bus_template bus_temp;
956 int c, codecs, err;
957
958 memset(&bus_temp, 0, sizeof(bus_temp));
959 bus_temp.private_data = chip;
960 bus_temp.modelname = model;
961 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100962 bus_temp.ops.command = azx_send_cmd;
963 bus_temp.ops.get_response = azx_get_response;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964
965 if ((err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus)) < 0)
966 return err;
967
968 codecs = 0;
969 for (c = 0; c < AZX_MAX_CODECS; c++) {
Takashi Iwai606ad752005-11-24 16:03:40 +0100970 if ((chip->codec_mask & (1 << c)) & probe_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971 err = snd_hda_codec_new(chip->bus, c, NULL);
972 if (err < 0)
973 continue;
974 codecs++;
975 }
976 }
977 if (! codecs) {
978 snd_printk(KERN_ERR SFX "no codecs initialized\n");
979 return -ENXIO;
980 }
981
982 return 0;
983}
984
985
986/*
987 * PCM support
988 */
989
990/* assign a stream for the PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100991static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992{
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200993 int dev, i, nums;
994 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
995 dev = chip->playback_index_offset;
996 nums = chip->playback_streams;
997 } else {
998 dev = chip->capture_index_offset;
999 nums = chip->capture_streams;
1000 }
1001 for (i = 0; i < nums; i++, dev++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 if (! chip->azx_dev[dev].opened) {
1003 chip->azx_dev[dev].opened = 1;
1004 return &chip->azx_dev[dev];
1005 }
1006 return NULL;
1007}
1008
1009/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001010static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011{
1012 azx_dev->opened = 0;
1013}
1014
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001015static struct snd_pcm_hardware azx_pcm_hw = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
1017 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1018 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001019 /* No full-resume yet implemented */
1020 /* SNDRV_PCM_INFO_RESUME |*/
1021 SNDRV_PCM_INFO_PAUSE),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1023 .rates = SNDRV_PCM_RATE_48000,
1024 .rate_min = 48000,
1025 .rate_max = 48000,
1026 .channels_min = 2,
1027 .channels_max = 2,
1028 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1029 .period_bytes_min = 128,
1030 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1031 .periods_min = 2,
1032 .periods_max = AZX_MAX_FRAG,
1033 .fifo_size = 0,
1034};
1035
1036struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001037 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 struct hda_codec *codec;
1039 struct hda_pcm_stream *hinfo[2];
1040};
1041
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001042static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043{
1044 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1045 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001046 struct azx *chip = apcm->chip;
1047 struct azx_dev *azx_dev;
1048 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 unsigned long flags;
1050 int err;
1051
Ingo Molnar62932df2006-01-16 16:34:20 +01001052 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053 azx_dev = azx_assign_device(chip, substream->stream);
1054 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001055 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 return -EBUSY;
1057 }
1058 runtime->hw = azx_pcm_hw;
1059 runtime->hw.channels_min = hinfo->channels_min;
1060 runtime->hw.channels_max = hinfo->channels_max;
1061 runtime->hw.formats = hinfo->formats;
1062 runtime->hw.rates = hinfo->rates;
1063 snd_pcm_limit_hw_rates(runtime);
1064 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
1065 if ((err = hinfo->ops.open(hinfo, apcm->codec, substream)) < 0) {
1066 azx_release_device(azx_dev);
Ingo Molnar62932df2006-01-16 16:34:20 +01001067 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 return err;
1069 }
1070 spin_lock_irqsave(&chip->reg_lock, flags);
1071 azx_dev->substream = substream;
1072 azx_dev->running = 0;
1073 spin_unlock_irqrestore(&chip->reg_lock, flags);
1074
1075 runtime->private_data = azx_dev;
Ingo Molnar62932df2006-01-16 16:34:20 +01001076 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 return 0;
1078}
1079
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001080static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081{
1082 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1083 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001084 struct azx *chip = apcm->chip;
1085 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086 unsigned long flags;
1087
Ingo Molnar62932df2006-01-16 16:34:20 +01001088 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 spin_lock_irqsave(&chip->reg_lock, flags);
1090 azx_dev->substream = NULL;
1091 azx_dev->running = 0;
1092 spin_unlock_irqrestore(&chip->reg_lock, flags);
1093 azx_release_device(azx_dev);
1094 hinfo->ops.close(hinfo, apcm->codec, substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001095 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096 return 0;
1097}
1098
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001099static int azx_pcm_hw_params(struct snd_pcm_substream *substream, struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100{
1101 return snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
1102}
1103
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001104static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105{
1106 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001107 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1109
1110 /* reset BDL address */
1111 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1112 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1113 azx_sd_writel(azx_dev, SD_CTL, 0);
1114
1115 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1116
1117 return snd_pcm_lib_free_pages(substream);
1118}
1119
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001120static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121{
1122 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001123 struct azx *chip = apcm->chip;
1124 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001126 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127
1128 azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
1129 azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
1130 azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
1131 azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
1132 runtime->channels,
1133 runtime->format,
1134 hinfo->maxbps);
1135 if (! azx_dev->format_val) {
1136 snd_printk(KERN_ERR SFX "invalid format_val, rate=%d, ch=%d, format=%d\n",
1137 runtime->rate, runtime->channels, runtime->format);
1138 return -EINVAL;
1139 }
1140
1141 snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, format=0x%x\n",
1142 azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
1143 azx_setup_periods(azx_dev);
1144 azx_setup_controller(chip, azx_dev);
1145 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1146 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1147 else
1148 azx_dev->fifo_size = 0;
1149
1150 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1151 azx_dev->format_val, substream);
1152}
1153
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001154static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155{
1156 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001157 struct azx_dev *azx_dev = get_azx_dev(substream);
1158 struct azx *chip = apcm->chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159 int err = 0;
1160
1161 spin_lock(&chip->reg_lock);
1162 switch (cmd) {
1163 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1164 case SNDRV_PCM_TRIGGER_RESUME:
1165 case SNDRV_PCM_TRIGGER_START:
1166 azx_stream_start(chip, azx_dev);
1167 azx_dev->running = 1;
1168 break;
1169 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001170 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171 case SNDRV_PCM_TRIGGER_STOP:
1172 azx_stream_stop(chip, azx_dev);
1173 azx_dev->running = 0;
1174 break;
1175 default:
1176 err = -EINVAL;
1177 }
1178 spin_unlock(&chip->reg_lock);
1179 if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
Jaroslav Kysela47123192005-08-15 20:53:07 +02001180 cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181 cmd == SNDRV_PCM_TRIGGER_STOP) {
1182 int timeout = 5000;
1183 while (azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START && --timeout)
1184 ;
1185 }
1186 return err;
1187}
1188
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001189static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190{
Takashi Iwaic74db862005-05-12 14:26:27 +02001191 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001192 struct azx *chip = apcm->chip;
1193 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194 unsigned int pos;
1195
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001196 if (chip->position_fix == POS_FIX_POSBUF ||
1197 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001198 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001199 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001200 if (chip->position_fix == POS_FIX_AUTO &&
1201 azx_dev->period_intr == 1 && ! pos) {
1202 printk(KERN_WARNING
1203 "hda-intel: Invalid position buffer, "
1204 "using LPIB read method instead.\n");
1205 chip->position_fix = POS_FIX_NONE;
1206 goto read_lpib;
1207 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001208 } else {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001209 read_lpib:
Takashi Iwaic74db862005-05-12 14:26:27 +02001210 /* read LPIB */
1211 pos = azx_sd_readl(azx_dev, SD_LPIB);
1212 if (chip->position_fix == POS_FIX_FIFO)
1213 pos += azx_dev->fifo_size;
1214 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 if (pos >= azx_dev->bufsize)
1216 pos = 0;
1217 return bytes_to_frames(substream->runtime, pos);
1218}
1219
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001220static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221 .open = azx_pcm_open,
1222 .close = azx_pcm_close,
1223 .ioctl = snd_pcm_lib_ioctl,
1224 .hw_params = azx_pcm_hw_params,
1225 .hw_free = azx_pcm_hw_free,
1226 .prepare = azx_pcm_prepare,
1227 .trigger = azx_pcm_trigger,
1228 .pointer = azx_pcm_pointer,
1229};
1230
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001231static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232{
1233 kfree(pcm->private_data);
1234}
1235
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001236static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237 struct hda_pcm *cpcm, int pcm_dev)
1238{
1239 int err;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001240 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241 struct azx_pcm *apcm;
1242
Takashi Iwaie08a0072006-09-07 17:52:14 +02001243 /* if no substreams are defined for both playback and capture,
1244 * it's just a placeholder. ignore it.
1245 */
1246 if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
1247 return 0;
1248
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249 snd_assert(cpcm->name, return -EINVAL);
1250
1251 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
1252 cpcm->stream[0].substreams, cpcm->stream[1].substreams,
1253 &pcm);
1254 if (err < 0)
1255 return err;
1256 strcpy(pcm->name, cpcm->name);
1257 apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
1258 if (apcm == NULL)
1259 return -ENOMEM;
1260 apcm->chip = chip;
1261 apcm->codec = codec;
1262 apcm->hinfo[0] = &cpcm->stream[0];
1263 apcm->hinfo[1] = &cpcm->stream[1];
1264 pcm->private_data = apcm;
1265 pcm->private_free = azx_pcm_free;
1266 if (cpcm->stream[0].substreams)
1267 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
1268 if (cpcm->stream[1].substreams)
1269 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
1270 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
1271 snd_dma_pci_data(chip->pci),
1272 1024 * 64, 1024 * 128);
1273 chip->pcm[pcm_dev] = pcm;
Takashi Iwaie08a0072006-09-07 17:52:14 +02001274 if (chip->pcm_devs < pcm_dev + 1)
1275 chip->pcm_devs = pcm_dev + 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276
1277 return 0;
1278}
1279
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001280static int __devinit azx_pcm_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281{
1282 struct list_head *p;
1283 struct hda_codec *codec;
1284 int c, err;
1285 int pcm_dev;
1286
1287 if ((err = snd_hda_build_pcms(chip->bus)) < 0)
1288 return err;
1289
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001290 /* create audio PCMs */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291 pcm_dev = 0;
1292 list_for_each(p, &chip->bus->codec_list) {
1293 codec = list_entry(p, struct hda_codec, list);
1294 for (c = 0; c < codec->num_pcms; c++) {
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001295 if (codec->pcm_info[c].is_modem)
1296 continue; /* create later */
1297 if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
1298 snd_printk(KERN_ERR SFX "Too many audio PCMs\n");
1299 return -EINVAL;
1300 }
1301 err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
1302 if (err < 0)
1303 return err;
1304 pcm_dev++;
1305 }
1306 }
1307
1308 /* create modem PCMs */
1309 pcm_dev = AZX_MAX_AUDIO_PCMS;
1310 list_for_each(p, &chip->bus->codec_list) {
1311 codec = list_entry(p, struct hda_codec, list);
1312 for (c = 0; c < codec->num_pcms; c++) {
1313 if (! codec->pcm_info[c].is_modem)
1314 continue; /* already created */
Takashi Iwaia28f1cd2005-09-07 15:26:56 +02001315 if (pcm_dev >= AZX_MAX_PCMS) {
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001316 snd_printk(KERN_ERR SFX "Too many modem PCMs\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317 return -EINVAL;
1318 }
1319 err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
1320 if (err < 0)
1321 return err;
Sasha Khapyorsky6632d192005-09-29 11:48:17 +02001322 chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 pcm_dev++;
1324 }
1325 }
1326 return 0;
1327}
1328
1329/*
1330 * mixer creation - all stuff is implemented in hda module
1331 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001332static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333{
1334 return snd_hda_build_controls(chip->bus);
1335}
1336
1337
1338/*
1339 * initialize SD streams
1340 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001341static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342{
1343 int i;
1344
1345 /* initialize each stream (aka device)
1346 * assign the starting bdl address to each stream (device) and initialize
1347 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001348 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349 unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001350 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351 azx_dev->bdl = (u32 *)(chip->bdl.area + off);
1352 azx_dev->bdl_addr = chip->bdl.addr + off;
Takashi Iwai929861c2006-08-31 16:55:40 +02001353 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1355 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1356 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1357 azx_dev->sd_int_sta_mask = 1 << i;
1358 /* stream tag: must be non-zero and unique */
1359 azx_dev->index = i;
1360 azx_dev->stream_tag = i + 1;
1361 }
1362
1363 return 0;
1364}
1365
1366
1367#ifdef CONFIG_PM
1368/*
1369 * power management
1370 */
Takashi Iwai421a1252005-11-17 16:11:09 +01001371static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372{
Takashi Iwai421a1252005-11-17 16:11:09 +01001373 struct snd_card *card = pci_get_drvdata(pci);
1374 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375 int i;
1376
Takashi Iwai421a1252005-11-17 16:11:09 +01001377 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378 for (i = 0; i < chip->pcm_devs; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01001379 snd_pcm_suspend_all(chip->pcm[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380 snd_hda_suspend(chip->bus, state);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001381 azx_free_cmd_io(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001382 if (chip->irq >= 0) {
1383 synchronize_irq(chip->irq);
Takashi Iwai43001c92006-09-08 12:30:03 +02001384 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001385 chip->irq = -1;
1386 }
Takashi Iwai43001c92006-09-08 12:30:03 +02001387 if (!disable_msi)
1388 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01001389 pci_disable_device(pci);
1390 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001391 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392 return 0;
1393}
1394
Takashi Iwai421a1252005-11-17 16:11:09 +01001395static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396{
Takashi Iwai421a1252005-11-17 16:11:09 +01001397 struct snd_card *card = pci_get_drvdata(pci);
1398 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399
Takashi Iwai30b35392006-10-11 18:52:53 +02001400 pci_set_power_state(pci, PCI_D0);
Takashi Iwai421a1252005-11-17 16:11:09 +01001401 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001402 if (pci_enable_device(pci) < 0) {
1403 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
1404 "disabling device\n");
1405 snd_card_disconnect(card);
1406 return -EIO;
1407 }
1408 pci_set_master(pci);
Takashi Iwai43001c92006-09-08 12:30:03 +02001409 if (!disable_msi)
1410 pci_enable_msi(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001411 if (request_irq(pci->irq, azx_interrupt, IRQF_DISABLED|IRQF_SHARED,
1412 "HDA Intel", chip)) {
1413 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
1414 "disabling device\n", pci->irq);
1415 snd_card_disconnect(card);
1416 return -EIO;
1417 }
Takashi Iwai43001c92006-09-08 12:30:03 +02001418 chip->irq = pci->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419 azx_init_chip(chip);
1420 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01001421 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422 return 0;
1423}
1424#endif /* CONFIG_PM */
1425
1426
1427/*
1428 * destructor
1429 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001430static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431{
Takashi Iwaice43fba2005-05-30 20:33:44 +02001432 if (chip->initialized) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433 int i;
1434
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001435 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436 azx_stream_stop(chip, &chip->azx_dev[i]);
1437
1438 /* disable interrupts */
1439 azx_int_disable(chip);
1440 azx_int_clear(chip);
1441
1442 /* disable CORB/RIRB */
Takashi Iwai111d3af2006-02-16 18:17:58 +01001443 azx_free_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444
1445 /* disable position buffer */
1446 azx_writel(chip, DPLBASE, 0);
1447 azx_writel(chip, DPUBASE, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448 }
1449
Stephen Hemminger7376d012006-08-21 19:17:46 +02001450 if (chip->irq >= 0) {
Takashi Iwai30b35392006-10-11 18:52:53 +02001451 synchronize_irq(chip->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452 free_irq(chip->irq, (void*)chip);
Stephen Hemminger7376d012006-08-21 19:17:46 +02001453 }
Takashi Iwai30b35392006-10-11 18:52:53 +02001454 if (!disable_msi)
1455 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02001456 if (chip->remap_addr)
1457 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458
1459 if (chip->bdl.area)
1460 snd_dma_free_pages(&chip->bdl);
1461 if (chip->rb.area)
1462 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463 if (chip->posbuf.area)
1464 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465 pci_release_regions(chip->pci);
1466 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001467 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468 kfree(chip);
1469
1470 return 0;
1471}
1472
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001473static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474{
1475 return azx_free(device->device_data);
1476}
1477
1478/*
1479 * constructor
1480 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001481static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai606ad752005-11-24 16:03:40 +01001482 int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001483 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001485 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02001486 int err;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001487 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488 .dev_free = azx_dev_free,
1489 };
1490
1491 *rchip = NULL;
1492
Pavel Machek927fc862006-08-31 17:03:43 +02001493 err = pci_enable_device(pci);
1494 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495 return err;
1496
Takashi Iwaie560d8d2005-09-09 14:21:46 +02001497 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02001498 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
1500 pci_disable_device(pci);
1501 return -ENOMEM;
1502 }
1503
1504 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01001505 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506 chip->card = card;
1507 chip->pci = pci;
1508 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001509 chip->driver_type = driver_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001511 chip->position_fix = position_fix;
Takashi Iwai27346162006-01-12 18:28:44 +01001512 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02001513
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001514#if BITS_PER_LONG != 64
1515 /* Fix up base address on ULI M5461 */
1516 if (chip->driver_type == AZX_DRIVER_ULI) {
1517 u16 tmp3;
1518 pci_read_config_word(pci, 0x40, &tmp3);
1519 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
1520 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
1521 }
1522#endif
1523
Pavel Machek927fc862006-08-31 17:03:43 +02001524 err = pci_request_regions(pci, "ICH HD audio");
1525 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526 kfree(chip);
1527 pci_disable_device(pci);
1528 return err;
1529 }
1530
Pavel Machek927fc862006-08-31 17:03:43 +02001531 chip->addr = pci_resource_start(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532 chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
1533 if (chip->remap_addr == NULL) {
1534 snd_printk(KERN_ERR SFX "ioremap error\n");
1535 err = -ENXIO;
1536 goto errout;
1537 }
1538
Stephen Hemminger7376d012006-08-21 19:17:46 +02001539 if (!disable_msi)
1540 pci_enable_msi(pci);
1541
Thomas Gleixner65ca68b2006-07-01 19:29:46 -07001542 if (request_irq(pci->irq, azx_interrupt, IRQF_DISABLED|IRQF_SHARED,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543 "HDA Intel", (void*)chip)) {
1544 snd_printk(KERN_ERR SFX "unable to grab IRQ %d\n", pci->irq);
1545 err = -EBUSY;
1546 goto errout;
1547 }
1548 chip->irq = pci->irq;
1549
1550 pci_set_master(pci);
1551 synchronize_irq(chip->irq);
1552
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001553 switch (chip->driver_type) {
1554 case AZX_DRIVER_ULI:
1555 chip->playback_streams = ULI_NUM_PLAYBACK;
1556 chip->capture_streams = ULI_NUM_CAPTURE;
1557 chip->playback_index_offset = ULI_PLAYBACK_INDEX;
1558 chip->capture_index_offset = ULI_CAPTURE_INDEX;
1559 break;
Felix Kuehling778b6e12006-05-17 11:22:21 +02001560 case AZX_DRIVER_ATIHDMI:
1561 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
1562 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
1563 chip->playback_index_offset = ATIHDMI_PLAYBACK_INDEX;
1564 chip->capture_index_offset = ATIHDMI_CAPTURE_INDEX;
1565 break;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001566 default:
1567 chip->playback_streams = ICH6_NUM_PLAYBACK;
1568 chip->capture_streams = ICH6_NUM_CAPTURE;
1569 chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
1570 chip->capture_index_offset = ICH6_CAPTURE_INDEX;
1571 break;
1572 }
1573 chip->num_streams = chip->playback_streams + chip->capture_streams;
1574 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02001575 if (!chip->azx_dev) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001576 snd_printk(KERN_ERR "cannot malloc azx_dev\n");
1577 goto errout;
1578 }
1579
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580 /* allocate memory for the BDL for each stream */
1581 if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001582 BDL_SIZE, &chip->bdl)) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
1584 goto errout;
1585 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001586 /* allocate memory for the position buffer */
1587 if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
1588 chip->num_streams * 8, &chip->posbuf)) < 0) {
1589 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
1590 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592 /* allocate CORB/RIRB */
Takashi Iwai27346162006-01-12 18:28:44 +01001593 if (! chip->single_cmd)
1594 if ((err = azx_alloc_cmd_io(chip)) < 0)
1595 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596
1597 /* initialize streams */
1598 azx_init_stream(chip);
1599
1600 /* initialize chip */
1601 azx_init_chip(chip);
1602
Takashi Iwaice43fba2005-05-30 20:33:44 +02001603 chip->initialized = 1;
1604
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02001606 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607 snd_printk(KERN_ERR SFX "no codecs found!\n");
1608 err = -ENODEV;
1609 goto errout;
1610 }
1611
1612 if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) <0) {
1613 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
1614 goto errout;
1615 }
1616
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001617 strcpy(card->driver, "HDA-Intel");
1618 strcpy(card->shortname, driver_short_names[chip->driver_type]);
1619 sprintf(card->longname, "%s at 0x%lx irq %i", card->shortname, chip->addr, chip->irq);
1620
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621 *rchip = chip;
1622 return 0;
1623
1624 errout:
1625 azx_free(chip);
1626 return err;
1627}
1628
1629static int __devinit azx_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
1630{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001631 struct snd_card *card;
1632 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02001633 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634
Clemens Ladischb7fe4622005-10-04 08:46:51 +02001635 card = snd_card_new(index, id, THIS_MODULE, 0);
Pavel Machek927fc862006-08-31 17:03:43 +02001636 if (!card) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637 snd_printk(KERN_ERR SFX "Error creating card!\n");
1638 return -ENOMEM;
1639 }
1640
Pavel Machek927fc862006-08-31 17:03:43 +02001641 err = azx_create(card, pci, pci_id->driver_data, &chip);
1642 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643 snd_card_free(card);
1644 return err;
1645 }
Takashi Iwai421a1252005-11-17 16:11:09 +01001646 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648 /* create codec instances */
Clemens Ladischb7fe4622005-10-04 08:46:51 +02001649 if ((err = azx_codec_create(chip, model)) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650 snd_card_free(card);
1651 return err;
1652 }
1653
1654 /* create PCM streams */
1655 if ((err = azx_pcm_create(chip)) < 0) {
1656 snd_card_free(card);
1657 return err;
1658 }
1659
1660 /* create mixer controls */
1661 if ((err = azx_mixer_create(chip)) < 0) {
1662 snd_card_free(card);
1663 return err;
1664 }
1665
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666 snd_card_set_dev(card, &pci->dev);
1667
1668 if ((err = snd_card_register(card)) < 0) {
1669 snd_card_free(card);
1670 return err;
1671 }
1672
1673 pci_set_drvdata(pci, card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674
1675 return err;
1676}
1677
1678static void __devexit azx_remove(struct pci_dev *pci)
1679{
1680 snd_card_free(pci_get_drvdata(pci));
1681 pci_set_drvdata(pci, NULL);
1682}
1683
1684/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02001685static struct pci_device_id azx_ids[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001686 { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
1687 { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
1688 { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
Jason Gastond2981392006-01-10 11:07:37 +01001689 { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001690 { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
Felix Kuehling89be83f2006-03-31 12:33:59 +02001691 { 0x1002, 0x4383, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB600 */
Felix Kuehling778b6e12006-05-17 11:22:21 +02001692 { 0x1002, 0x793b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS600 HDMI */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001693 { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
1694 { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
1695 { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
Vinod Gda3fca22005-09-13 18:49:12 +02001696 { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 026c */
1697 { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 0371 */
Dan Cyrf3838ba2006-09-26 15:32:35 +02001698 { 0x10de, 0x03f0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 03f0 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699 { 0, }
1700};
1701MODULE_DEVICE_TABLE(pci, azx_ids);
1702
1703/* pci_driver definition */
1704static struct pci_driver driver = {
1705 .name = "HDA Intel",
1706 .id_table = azx_ids,
1707 .probe = azx_probe,
1708 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01001709#ifdef CONFIG_PM
1710 .suspend = azx_suspend,
1711 .resume = azx_resume,
1712#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713};
1714
1715static int __init alsa_card_azx_init(void)
1716{
Takashi Iwai01d25d42005-04-11 16:58:24 +02001717 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718}
1719
1720static void __exit alsa_card_azx_exit(void)
1721{
1722 pci_unregister_driver(&driver);
1723}
1724
1725module_init(alsa_card_azx_init)
1726module_exit(alsa_card_azx_exit)