blob: 695c563de3b4f8813209d7124eda13ff5b1e1c70 [file] [log] [blame]
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001/* Copyright (c) 2012-2017, The Linux Foundation. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#ifndef __VIDC_HFI_API_H__
15#define __VIDC_HFI_API_H__
16
17#include <linux/log2.h>
18#include <linux/platform_device.h>
19#include <linux/types.h>
20#include <media/msm_vidc.h>
21#include "msm_vidc_resources.h"
22
Chinmay Sawarkarcbd3f592017-04-10 15:42:30 -070023#define CONTAINS(__a, __sz, __t) (\
24 (__t >= __a) && \
25 (__t < __a + __sz) \
26)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080027
Chinmay Sawarkarcbd3f592017-04-10 15:42:30 -070028#define OVERLAPS(__t, __tsz, __a, __asz) (\
29 (__t <= __a) && \
30 (__t + __tsz >= __a + __asz) \
31)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080032
33#define HAL_BUFFERFLAG_EOS 0x00000001
34#define HAL_BUFFERFLAG_STARTTIME 0x00000002
35#define HAL_BUFFERFLAG_DECODEONLY 0x00000004
36#define HAL_BUFFERFLAG_DATACORRUPT 0x00000008
37#define HAL_BUFFERFLAG_ENDOFFRAME 0x00000010
38#define HAL_BUFFERFLAG_SYNCFRAME 0x00000020
39#define HAL_BUFFERFLAG_EXTRADATA 0x00000040
40#define HAL_BUFFERFLAG_CODECCONFIG 0x00000080
41#define HAL_BUFFERFLAG_TIMESTAMPINVALID 0x00000100
42#define HAL_BUFFERFLAG_READONLY 0x00000200
43#define HAL_BUFFERFLAG_ENDOFSUBFRAME 0x00000400
44#define HAL_BUFFERFLAG_EOSEQ 0x00200000
45#define HAL_BUFFERFLAG_MBAFF 0x08000000
46#define HAL_BUFFERFLAG_YUV_601_709_CSC_CLAMP 0x10000000
47#define HAL_BUFFERFLAG_DROP_FRAME 0x20000000
48#define HAL_BUFFERFLAG_TS_DISCONTINUITY 0x40000000
49#define HAL_BUFFERFLAG_TS_ERROR 0x80000000
50
51
52
53#define HAL_DEBUG_MSG_LOW 0x00000001
54#define HAL_DEBUG_MSG_MEDIUM 0x00000002
55#define HAL_DEBUG_MSG_HIGH 0x00000004
56#define HAL_DEBUG_MSG_ERROR 0x00000008
57#define HAL_DEBUG_MSG_FATAL 0x00000010
58#define MAX_PROFILE_COUNT 16
59
60#define HAL_MAX_MATRIX_COEFFS 9
61#define HAL_MAX_BIAS_COEFFS 3
62#define HAL_MAX_LIMIT_COEFFS 6
63#define VENUS_VERSION_LENGTH 128
64
65/* 16 encoder and 16 decoder sessions */
66#define VIDC_MAX_SESSIONS 32
67
68enum vidc_status {
69 VIDC_ERR_NONE = 0x0,
70 VIDC_ERR_FAIL = 0x80000000,
71 VIDC_ERR_ALLOC_FAIL,
72 VIDC_ERR_ILLEGAL_OP,
73 VIDC_ERR_BAD_PARAM,
74 VIDC_ERR_BAD_HANDLE,
75 VIDC_ERR_NOT_SUPPORTED,
76 VIDC_ERR_BAD_STATE,
77 VIDC_ERR_MAX_CLIENTS,
78 VIDC_ERR_IFRAME_EXPECTED,
79 VIDC_ERR_HW_FATAL,
80 VIDC_ERR_BITSTREAM_ERR,
81 VIDC_ERR_INDEX_NOMORE,
82 VIDC_ERR_SEQHDR_PARSE_FAIL,
83 VIDC_ERR_INSUFFICIENT_BUFFER,
84 VIDC_ERR_BAD_POWER_STATE,
85 VIDC_ERR_NO_VALID_SESSION,
86 VIDC_ERR_TIMEOUT,
87 VIDC_ERR_CMDQFULL,
88 VIDC_ERR_START_CODE_NOT_FOUND,
89 VIDC_ERR_CLIENT_PRESENT = 0x90000001,
90 VIDC_ERR_CLIENT_FATAL,
91 VIDC_ERR_CMD_QUEUE_FULL,
92 VIDC_ERR_UNUSED = 0x10000000
93};
94
95enum hal_extradata_id {
96 HAL_EXTRADATA_NONE,
97 HAL_EXTRADATA_MB_QUANTIZATION,
98 HAL_EXTRADATA_INTERLACE_VIDEO,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080099 HAL_EXTRADATA_TIMESTAMP,
100 HAL_EXTRADATA_S3D_FRAME_PACKING,
101 HAL_EXTRADATA_FRAME_RATE,
102 HAL_EXTRADATA_PANSCAN_WINDOW,
103 HAL_EXTRADATA_RECOVERY_POINT_SEI,
104 HAL_EXTRADATA_MULTISLICE_INFO,
105 HAL_EXTRADATA_INDEX,
106 HAL_EXTRADATA_NUM_CONCEALED_MB,
107 HAL_EXTRADATA_METADATA_FILLER,
108 HAL_EXTRADATA_ASPECT_RATIO,
109 HAL_EXTRADATA_MPEG2_SEQDISP,
110 HAL_EXTRADATA_STREAM_USERDATA,
111 HAL_EXTRADATA_FRAME_QP,
112 HAL_EXTRADATA_FRAME_BITS_INFO,
113 HAL_EXTRADATA_INPUT_CROP,
114 HAL_EXTRADATA_DIGITAL_ZOOM,
115 HAL_EXTRADATA_LTR_INFO,
116 HAL_EXTRADATA_METADATA_MBI,
117 HAL_EXTRADATA_VQZIP_SEI,
118 HAL_EXTRADATA_YUV_STATS,
119 HAL_EXTRADATA_ROI_QP,
120 HAL_EXTRADATA_OUTPUT_CROP,
121 HAL_EXTRADATA_MASTERING_DISPLAY_COLOUR_SEI,
122 HAL_EXTRADATA_CONTENT_LIGHT_LEVEL_SEI,
123 HAL_EXTRADATA_PQ_INFO,
124 HAL_EXTRADATA_VUI_DISPLAY_INFO,
125 HAL_EXTRADATA_VPX_COLORSPACE,
126};
127
128enum hal_property {
129 HAL_CONFIG_FRAME_RATE = 0x04000001,
130 HAL_PARAM_UNCOMPRESSED_FORMAT_SELECT,
131 HAL_PARAM_UNCOMPRESSED_PLANE_ACTUAL_CONSTRAINTS_INFO,
132 HAL_PARAM_UNCOMPRESSED_PLANE_ACTUAL_INFO,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800133 HAL_PARAM_INDEX_EXTRADATA,
134 HAL_PARAM_FRAME_SIZE,
135 HAL_CONFIG_REALTIME,
136 HAL_PARAM_BUFFER_COUNT_ACTUAL,
137 HAL_PARAM_BUFFER_SIZE_MINIMUM,
138 HAL_PARAM_NAL_STREAM_FORMAT_SELECT,
139 HAL_PARAM_VDEC_OUTPUT_ORDER,
140 HAL_PARAM_VDEC_PICTURE_TYPE_DECODE,
141 HAL_PARAM_VDEC_OUTPUT2_KEEP_ASPECT_RATIO,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800142 HAL_PARAM_VDEC_MULTI_STREAM,
143 HAL_PARAM_VDEC_DISPLAY_PICTURE_BUFFER_COUNT,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800144 HAL_CONFIG_VDEC_MB_ERROR_MAP_REPORTING,
145 HAL_PARAM_VDEC_CONTINUE_DATA_TRANSFER,
146 HAL_CONFIG_VDEC_MB_ERROR_MAP,
147 HAL_CONFIG_VENC_REQUEST_IFRAME,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800148 HAL_CONFIG_VENC_TARGET_BITRATE,
149 HAL_PARAM_PROFILE_LEVEL_CURRENT,
150 HAL_PARAM_VENC_H264_ENTROPY_CONTROL,
151 HAL_PARAM_VENC_RATE_CONTROL,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800152 HAL_PARAM_VENC_H264_DEBLOCK_CONTROL,
153 HAL_PARAM_VENC_TEMPORAL_SPATIAL_TRADEOFF,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800154 HAL_PARAM_VENC_SESSION_QP_RANGE,
155 HAL_CONFIG_VENC_INTRA_PERIOD,
156 HAL_CONFIG_VENC_IDR_PERIOD,
Chinmay Sawarkar582c72a2017-05-24 14:29:12 -0700157 HAL_PARAM_VPE_ROTATION,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800158 HAL_PARAM_VENC_INTRA_REFRESH,
159 HAL_PARAM_VENC_MULTI_SLICE_CONTROL,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800160 HAL_SYS_DEBUG_CONFIG,
161 HAL_CONFIG_BUFFER_REQUIREMENTS,
162 HAL_CONFIG_PRIORITY,
163 HAL_CONFIG_BATCH_INFO,
164 HAL_PARAM_METADATA_PASS_THROUGH,
165 HAL_SYS_IDLE_INDICATOR,
166 HAL_PARAM_UNCOMPRESSED_FORMAT_SUPPORTED,
167 HAL_PARAM_INTERLACE_FORMAT_SUPPORTED,
168 HAL_PARAM_CHROMA_SITE,
169 HAL_PARAM_PROPERTIES_SUPPORTED,
170 HAL_PARAM_PROFILE_LEVEL_SUPPORTED,
171 HAL_PARAM_CAPABILITY_SUPPORTED,
172 HAL_PARAM_NAL_STREAM_FORMAT_SUPPORTED,
173 HAL_PARAM_MULTI_VIEW_FORMAT,
174 HAL_PARAM_MAX_SEQUENCE_HEADER_SIZE,
175 HAL_PARAM_CODEC_SUPPORTED,
176 HAL_PARAM_VDEC_MULTI_VIEW_SELECT,
177 HAL_PARAM_VDEC_MB_QUANTIZATION,
178 HAL_PARAM_VDEC_NUM_CONCEALED_MB,
179 HAL_PARAM_VDEC_H264_ENTROPY_SWITCHING,
180 HAL_PARAM_VENC_SLICE_DELIVERY_MODE,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800181 HAL_CONFIG_BUFFER_COUNT_ACTUAL,
182 HAL_CONFIG_VDEC_MULTI_STREAM,
183 HAL_PARAM_VENC_MULTI_SLICE_INFO,
184 HAL_CONFIG_VENC_TIMESTAMP_SCALE,
185 HAL_PARAM_VENC_SYNC_FRAME_SEQUENCE_HEADER,
186 HAL_PARAM_VDEC_SYNC_FRAME_DECODE,
187 HAL_PARAM_VENC_H264_ENTROPY_CABAC_MODEL,
188 HAL_CONFIG_VENC_MAX_BITRATE,
Chinmay Sawarkard0054622017-05-04 13:50:59 -0700189 HAL_PARAM_VENC_VUI_TIMING_INFO,
Umesh Pandey7fce7ee2017-03-13 17:59:48 -0700190 HAL_PARAM_VENC_GENERATE_AUDNAL,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800191 HAL_PARAM_BUFFER_ALLOC_MODE,
192 HAL_PARAM_VDEC_FRAME_ASSEMBLY,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800193 HAL_PARAM_VENC_PRESERVE_TEXT_QUALITY,
194 HAL_PARAM_VDEC_CONCEAL_COLOR,
195 HAL_PARAM_VDEC_SCS_THRESHOLD,
196 HAL_PARAM_GET_BUFFER_REQUIREMENTS,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800197 HAL_PARAM_VENC_LTRMODE,
198 HAL_CONFIG_VENC_MARKLTRFRAME,
199 HAL_CONFIG_VENC_USELTRFRAME,
200 HAL_CONFIG_VENC_LTRPERIOD,
201 HAL_CONFIG_VENC_HIER_P_NUM_FRAMES,
202 HAL_PARAM_VENC_HIER_P_MAX_ENH_LAYERS,
203 HAL_PARAM_VENC_DISABLE_RC_TIMESTAMP,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800204 HAL_PARAM_VENC_SEARCH_RANGE,
205 HAL_PARAM_VPE_COLOR_SPACE_CONVERSION,
206 HAL_PARAM_VENC_VPX_ERROR_RESILIENCE_MODE,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800207 HAL_CONFIG_VENC_PERF_MODE,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800208 HAL_PARAM_VDEC_NON_SECURE_OUTPUT2,
209 HAL_PARAM_VENC_HIER_P_HYBRID_MODE,
210 HAL_PARAM_VENC_MBI_STATISTICS_MODE,
211 HAL_PARAM_SYNC_BASED_INTERRUPT,
212 HAL_CONFIG_VENC_FRAME_QP,
213 HAL_CONFIG_VENC_BASELAYER_PRIORITYID,
214 HAL_PARAM_VENC_VQZIP_SEI,
215 HAL_PROPERTY_PARAM_VENC_ASPECT_RATIO,
216 HAL_CONFIG_VDEC_ENTROPY,
217 HAL_PARAM_VENC_BITRATE_TYPE,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800218 HAL_PARAM_VENC_LOW_LATENCY,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800219 HAL_CONFIG_VENC_BLUR_RESOLUTION,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800220 HAL_PARAM_VENC_H264_TRANSFORM_8x8,
221 HAL_PARAM_VENC_VIDEO_SIGNAL_INFO,
222 HAL_PARAM_VENC_IFRAMESIZE_TYPE,
Praneeth Paladugu238977b2016-12-06 12:51:26 -0800223 HAL_PARAM_VIDEO_CORES_USAGE,
224 HAL_PARAM_VIDEO_WORK_MODE,
Karthikeyan Periasamya0e4bad2017-04-26 12:51:10 -0700225 HAL_PARAM_SECURE,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800226};
227
228enum hal_domain {
229 HAL_VIDEO_DOMAIN_VPE,
230 HAL_VIDEO_DOMAIN_ENCODER,
231 HAL_VIDEO_DOMAIN_DECODER,
232 HAL_UNUSED_DOMAIN = 0x10000000,
233};
234
235enum multi_stream {
236 HAL_VIDEO_DECODER_NONE = 0x00000000,
237 HAL_VIDEO_DECODER_PRIMARY = 0x00000001,
238 HAL_VIDEO_DECODER_SECONDARY = 0x00000002,
239 HAL_VIDEO_DECODER_BOTH_OUTPUTS = 0x00000004,
240 HAL_VIDEO_UNUSED_OUTPUTS = 0x10000000,
241};
242
243enum hal_core_capabilities {
244 HAL_VIDEO_ENCODER_ROTATION_CAPABILITY = 0x00000001,
245 HAL_VIDEO_ENCODER_SCALING_CAPABILITY = 0x00000002,
246 HAL_VIDEO_ENCODER_DEINTERLACE_CAPABILITY = 0x00000004,
247 HAL_VIDEO_DECODER_MULTI_STREAM_CAPABILITY = 0x00000008,
248 HAL_VIDEO_UNUSED_CAPABILITY = 0x10000000,
249};
250
251enum hal_default_properties {
252 HAL_VIDEO_DYNAMIC_BUF_MODE = 0x00000001,
253 HAL_VIDEO_CONTINUE_DATA_TRANSFER = 0x00000002,
254};
255
256enum hal_video_codec {
257 HAL_VIDEO_CODEC_UNKNOWN = 0x00000000,
258 HAL_VIDEO_CODEC_MVC = 0x00000001,
259 HAL_VIDEO_CODEC_H264 = 0x00000002,
260 HAL_VIDEO_CODEC_H263 = 0x00000004,
261 HAL_VIDEO_CODEC_MPEG1 = 0x00000008,
262 HAL_VIDEO_CODEC_MPEG2 = 0x00000010,
263 HAL_VIDEO_CODEC_MPEG4 = 0x00000020,
264 HAL_VIDEO_CODEC_DIVX_311 = 0x00000040,
265 HAL_VIDEO_CODEC_DIVX = 0x00000080,
266 HAL_VIDEO_CODEC_VC1 = 0x00000100,
267 HAL_VIDEO_CODEC_SPARK = 0x00000200,
268 HAL_VIDEO_CODEC_VP6 = 0x00000400,
269 HAL_VIDEO_CODEC_VP7 = 0x00000800,
270 HAL_VIDEO_CODEC_VP8 = 0x00001000,
271 HAL_VIDEO_CODEC_HEVC = 0x00002000,
272 HAL_VIDEO_CODEC_VP9 = 0x00004000,
273 HAL_VIDEO_CODEC_HEVC_HYBRID = 0x80000000,
274 HAL_UNUSED_CODEC = 0x10000000,
275};
276
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800277enum hal_mpeg2_profile {
278 HAL_MPEG2_PROFILE_SIMPLE = 0x00000001,
279 HAL_MPEG2_PROFILE_MAIN = 0x00000002,
280 HAL_MPEG2_PROFILE_422 = 0x00000004,
281 HAL_MPEG2_PROFILE_SNR = 0x00000008,
282 HAL_MPEG2_PROFILE_SPATIAL = 0x00000010,
283 HAL_MPEG2_PROFILE_HIGH = 0x00000020,
284 HAL_UNUSED_MPEG2_PROFILE = 0x10000000,
285};
286
287enum hal_mpeg2_level {
288 HAL_MPEG2_LEVEL_LL = 0x00000001,
289 HAL_MPEG2_LEVEL_ML = 0x00000002,
290 HAL_MPEG2_LEVEL_H14 = 0x00000004,
291 HAL_MPEG2_LEVEL_HL = 0x00000008,
292 HAL_UNUSED_MEPG2_LEVEL = 0x10000000,
293};
294
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800295enum hal_h264_profile {
296 HAL_H264_PROFILE_BASELINE = 0x00000001,
297 HAL_H264_PROFILE_MAIN = 0x00000002,
298 HAL_H264_PROFILE_HIGH = 0x00000004,
299 HAL_H264_PROFILE_EXTENDED = 0x00000008,
300 HAL_H264_PROFILE_HIGH10 = 0x00000010,
301 HAL_H264_PROFILE_HIGH422 = 0x00000020,
302 HAL_H264_PROFILE_HIGH444 = 0x00000040,
303 HAL_H264_PROFILE_CONSTRAINED_BASE = 0x00000080,
304 HAL_H264_PROFILE_CONSTRAINED_HIGH = 0x00000100,
305 HAL_UNUSED_H264_PROFILE = 0x10000000,
306};
307
308enum hal_h264_level {
Vaibhav Deshu Venkatesh234b4dc2017-03-21 16:54:28 -0700309 HAL_H264_LEVEL_UNKNOWN = 0x00000000,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800310 HAL_H264_LEVEL_1 = 0x00000001,
311 HAL_H264_LEVEL_1b = 0x00000002,
312 HAL_H264_LEVEL_11 = 0x00000004,
313 HAL_H264_LEVEL_12 = 0x00000008,
314 HAL_H264_LEVEL_13 = 0x00000010,
315 HAL_H264_LEVEL_2 = 0x00000020,
316 HAL_H264_LEVEL_21 = 0x00000040,
317 HAL_H264_LEVEL_22 = 0x00000080,
318 HAL_H264_LEVEL_3 = 0x00000100,
319 HAL_H264_LEVEL_31 = 0x00000200,
320 HAL_H264_LEVEL_32 = 0x00000400,
321 HAL_H264_LEVEL_4 = 0x00000800,
322 HAL_H264_LEVEL_41 = 0x00001000,
323 HAL_H264_LEVEL_42 = 0x00002000,
324 HAL_H264_LEVEL_5 = 0x00004000,
325 HAL_H264_LEVEL_51 = 0x00008000,
326 HAL_H264_LEVEL_52 = 0x00010000,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800327};
328
329enum hal_hevc_profile {
330 HAL_HEVC_PROFILE_MAIN = 0x00000001,
331 HAL_HEVC_PROFILE_MAIN10 = 0x00000002,
332 HAL_HEVC_PROFILE_MAIN_STILL_PIC = 0x00000004,
333 HAL_UNUSED_HEVC_PROFILE = 0x10000000,
334};
335
336enum hal_hevc_level {
Vaibhav Deshu Venkatesh234b4dc2017-03-21 16:54:28 -0700337 HAL_HEVC_TIER_LEVEL_UNKNOWN = 0x00000000,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800338 HAL_HEVC_MAIN_TIER_LEVEL_1 = 0x10000001,
339 HAL_HEVC_MAIN_TIER_LEVEL_2 = 0x10000002,
340 HAL_HEVC_MAIN_TIER_LEVEL_2_1 = 0x10000004,
341 HAL_HEVC_MAIN_TIER_LEVEL_3 = 0x10000008,
342 HAL_HEVC_MAIN_TIER_LEVEL_3_1 = 0x10000010,
343 HAL_HEVC_MAIN_TIER_LEVEL_4 = 0x10000020,
344 HAL_HEVC_MAIN_TIER_LEVEL_4_1 = 0x10000040,
345 HAL_HEVC_MAIN_TIER_LEVEL_5 = 0x10000080,
346 HAL_HEVC_MAIN_TIER_LEVEL_5_1 = 0x10000100,
347 HAL_HEVC_MAIN_TIER_LEVEL_5_2 = 0x10000200,
348 HAL_HEVC_MAIN_TIER_LEVEL_6 = 0x10000400,
349 HAL_HEVC_MAIN_TIER_LEVEL_6_1 = 0x10000800,
350 HAL_HEVC_MAIN_TIER_LEVEL_6_2 = 0x10001000,
351 HAL_HEVC_HIGH_TIER_LEVEL_1 = 0x20000001,
352 HAL_HEVC_HIGH_TIER_LEVEL_2 = 0x20000002,
353 HAL_HEVC_HIGH_TIER_LEVEL_2_1 = 0x20000004,
354 HAL_HEVC_HIGH_TIER_LEVEL_3 = 0x20000008,
355 HAL_HEVC_HIGH_TIER_LEVEL_3_1 = 0x20000010,
356 HAL_HEVC_HIGH_TIER_LEVEL_4 = 0x20000020,
357 HAL_HEVC_HIGH_TIER_LEVEL_4_1 = 0x20000040,
358 HAL_HEVC_HIGH_TIER_LEVEL_5 = 0x20000080,
359 HAL_HEVC_HIGH_TIER_LEVEL_5_1 = 0x20000100,
360 HAL_HEVC_HIGH_TIER_LEVEL_5_2 = 0x20000200,
361 HAL_HEVC_HIGH_TIER_LEVEL_6 = 0x20000400,
362 HAL_HEVC_HIGH_TIER_LEVEL_6_1 = 0x20000800,
363 HAL_HEVC_HIGH_TIER_LEVEL_6_2 = 0x20001000,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800364};
365
366enum hal_hevc_tier {
367 HAL_HEVC_TIER_MAIN = 0x00000001,
368 HAL_HEVC_TIER_HIGH = 0x00000002,
369 HAL_UNUSED_HEVC_TIER = 0x10000000,
370};
371
372enum hal_vpx_profile {
Chinmay Sawarkar7f1cc152017-05-05 18:16:36 -0700373 HAL_VPX_PROFILE_MAIN = 0x00000001,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800374 HAL_VPX_PROFILE_UNUSED = 0x10000000,
375};
376
Chinmay Sawarkar7f1cc152017-05-05 18:16:36 -0700377enum hal_vpx_level {
Vaibhav Deshu Venkateshce585582017-05-18 13:45:33 -0700378 HAL_VPX_LEVEL_UNUSED = 0x00000000,
Chinmay Sawarkar7f1cc152017-05-05 18:16:36 -0700379 HAL_VPX_LEVEL_VERSION_0 = 0x00000001,
380 HAL_VPX_LEVEL_VERSION_1 = 0x00000002,
381 HAL_VPX_LEVEL_VERSION_2 = 0x00000004,
382 HAL_VPX_LEVEL_VERSION_3 = 0x00000008,
Chinmay Sawarkar7f1cc152017-05-05 18:16:36 -0700383};
384
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800385struct hal_frame_rate {
386 enum hal_buffer buffer_type;
387 u32 frame_rate;
388};
389
390enum hal_uncompressed_format {
391 HAL_COLOR_FORMAT_MONOCHROME = 0x00000001,
392 HAL_COLOR_FORMAT_NV12 = 0x00000002,
393 HAL_COLOR_FORMAT_NV21 = 0x00000004,
394 HAL_COLOR_FORMAT_NV12_4x4TILE = 0x00000008,
395 HAL_COLOR_FORMAT_NV21_4x4TILE = 0x00000010,
396 HAL_COLOR_FORMAT_YUYV = 0x00000020,
397 HAL_COLOR_FORMAT_YVYU = 0x00000040,
398 HAL_COLOR_FORMAT_UYVY = 0x00000080,
399 HAL_COLOR_FORMAT_VYUY = 0x00000100,
400 HAL_COLOR_FORMAT_RGB565 = 0x00000200,
401 HAL_COLOR_FORMAT_BGR565 = 0x00000400,
402 HAL_COLOR_FORMAT_RGB888 = 0x00000800,
403 HAL_COLOR_FORMAT_BGR888 = 0x00001000,
404 HAL_COLOR_FORMAT_NV12_UBWC = 0x00002000,
405 HAL_COLOR_FORMAT_NV12_TP10_UBWC = 0x00004000,
406 HAL_COLOR_FORMAT_RGBA8888 = 0x00008000,
407 HAL_COLOR_FORMAT_RGBA8888_UBWC = 0x00010000,
408 HAL_UNUSED_COLOR = 0x10000000,
409};
410
411enum hal_statistics_mode_type {
412 HAL_STATISTICS_MODE_DEFAULT = 0x00000001,
413 HAL_STATISTICS_MODE_1 = 0x00000002,
414 HAL_STATISTICS_MODE_2 = 0x00000004,
415 HAL_STATISTICS_MODE_3 = 0x00000008,
416};
417
418enum hal_ssr_trigger_type {
419 SSR_ERR_FATAL = 1,
420 SSR_SW_DIV_BY_ZERO,
421 SSR_HW_WDOG_IRQ,
422};
423
424struct hal_uncompressed_format_select {
425 enum hal_buffer buffer_type;
426 enum hal_uncompressed_format format;
427};
428
429struct hal_uncompressed_plane_actual {
430 int actual_stride;
431 u32 actual_plane_buffer_height;
432};
433
434struct hal_uncompressed_plane_actual_info {
435 enum hal_buffer buffer_type;
436 u32 num_planes;
437 struct hal_uncompressed_plane_actual rg_plane_format[1];
438};
439
440struct hal_uncompressed_plane_constraints {
441 u32 stride_multiples;
442 u32 max_stride;
443 u32 min_plane_buffer_height_multiple;
444 u32 buffer_alignment;
445};
446
447struct hal_uncompressed_plane_actual_constraints_info {
448 enum hal_buffer buffer_type;
449 u32 num_planes;
450 struct hal_uncompressed_plane_constraints rg_plane_format[1];
451};
452
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800453struct hal_frame_size {
454 enum hal_buffer buffer_type;
455 u32 width;
456 u32 height;
457};
458
459struct hal_enable {
460 bool enable;
461};
462
463struct hal_buffer_count_actual {
464 enum hal_buffer buffer_type;
465 u32 buffer_count_actual;
Praneeth Paladugudefea4e2017-02-09 23:44:08 -0800466 u32 buffer_count_min_host;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800467};
468
469struct hal_buffer_size_minimum {
470 enum hal_buffer buffer_type;
471 u32 buffer_size;
472};
473
474struct hal_buffer_display_hold_count_actual {
475 enum hal_buffer buffer_type;
476 u32 hold_count;
477};
478
479enum hal_nal_stream_format {
480 HAL_NAL_FORMAT_STARTCODES = 0x00000001,
481 HAL_NAL_FORMAT_ONE_NAL_PER_BUFFER = 0x00000002,
482 HAL_NAL_FORMAT_ONE_BYTE_LENGTH = 0x00000004,
483 HAL_NAL_FORMAT_TWO_BYTE_LENGTH = 0x00000008,
484 HAL_NAL_FORMAT_FOUR_BYTE_LENGTH = 0x00000010,
485};
486
487enum hal_output_order {
488 HAL_OUTPUT_ORDER_DISPLAY,
489 HAL_OUTPUT_ORDER_DECODE,
490 HAL_UNUSED_OUTPUT = 0x10000000,
491};
492
493enum hal_picture {
494 HAL_PICTURE_I = 0x01,
495 HAL_PICTURE_P = 0x02,
496 HAL_PICTURE_B = 0x04,
497 HAL_PICTURE_IDR = 0x08,
498 HAL_PICTURE_CRA = 0x10,
499 HAL_FRAME_NOTCODED = 0x7F002000,
500 HAL_FRAME_YUV = 0x7F004000,
501 HAL_UNUSED_PICT = 0x10000000,
502};
503
504struct hal_extradata_enable {
505 u32 enable;
506 enum hal_extradata_id index;
507};
508
509struct hal_enable_picture {
510 u32 picture_type;
511};
512
513struct hal_multi_stream {
514 enum hal_buffer buffer_type;
515 u32 enable;
516 u32 width;
517 u32 height;
518};
519
520struct hal_display_picture_buffer_count {
521 u32 enable;
522 u32 count;
523};
524
525struct hal_mb_error_map {
526 u32 error_map_size;
527 u8 rg_error_map[1];
528};
529
530struct hal_request_iframe {
531 u32 enable;
532};
533
534struct hal_bitrate {
535 u32 bit_rate;
536 u32 layer_id;
537};
538
539struct hal_profile_level {
540 u32 profile;
541 u32 level;
542};
543
544struct hal_profile_level_supported {
545 u32 profile_count;
546 struct hal_profile_level profile_level[MAX_PROFILE_COUNT];
547};
548
549enum hal_h264_entropy {
550 HAL_H264_ENTROPY_CAVLC = 1,
551 HAL_H264_ENTROPY_CABAC = 2,
552 HAL_UNUSED_ENTROPY = 0x10000000,
553};
554
555enum hal_h264_cabac_model {
556 HAL_H264_CABAC_MODEL_0 = 1,
557 HAL_H264_CABAC_MODEL_1 = 2,
558 HAL_H264_CABAC_MODEL_2 = 4,
559 HAL_UNUSED_CABAC = 0x10000000,
560};
561
562struct hal_h264_entropy_control {
563 enum hal_h264_entropy entropy_mode;
564 enum hal_h264_cabac_model cabac_model;
565};
566
567enum hal_rate_control {
568 HAL_RATE_CONTROL_OFF,
569 HAL_RATE_CONTROL_VBR_VFR,
570 HAL_RATE_CONTROL_VBR_CFR,
571 HAL_RATE_CONTROL_CBR_VFR,
572 HAL_RATE_CONTROL_CBR_CFR,
573 HAL_RATE_CONTROL_MBR_CFR,
574 HAL_RATE_CONTROL_MBR_VFR,
575 HAL_UNUSED_RC = 0x10000000,
576};
577
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800578enum hal_h264_db_mode {
579 HAL_H264_DB_MODE_DISABLE,
580 HAL_H264_DB_MODE_SKIP_SLICE_BOUNDARY,
581 HAL_H264_DB_MODE_ALL_BOUNDARY,
582 HAL_UNUSED_H264_DB = 0x10000000,
583};
584
585struct hal_h264_db_control {
586 enum hal_h264_db_mode mode;
587 int slice_alpha_offset;
588 int slice_beta_offset;
589};
590
591struct hal_temporal_spatial_tradeoff {
592 u32 ts_factor;
593};
594
595struct hal_quantization {
596 u32 qpi;
597 u32 qpp;
598 u32 qpb;
599 u32 layer_id;
Vaibhav Deshu Venkatesh3a147162017-04-27 16:21:12 -0700600 u32 enable;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800601};
602
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800603struct hal_quantization_range {
Praneeth Paladugu7fbd2792017-01-27 13:39:03 -0800604 u32 qpi_min;
605 u32 qpp_min;
606 u32 qpb_min;
607 u32 qpi_max;
608 u32 qpp_max;
609 u32 qpb_max;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800610 u32 layer_id;
611};
612
613struct hal_intra_period {
614 u32 pframes;
615 u32 bframes;
616};
617
618struct hal_idr_period {
619 u32 idr_period;
620};
621
622enum hal_rotate {
623 HAL_ROTATE_NONE,
624 HAL_ROTATE_90,
625 HAL_ROTATE_180,
626 HAL_ROTATE_270,
627 HAL_UNUSED_ROTATE = 0x10000000,
628};
629
630enum hal_flip {
631 HAL_FLIP_NONE,
632 HAL_FLIP_HORIZONTAL,
633 HAL_FLIP_VERTICAL,
634 HAL_UNUSED_FLIP = 0x10000000,
635};
636
Chinmay Sawarkar582c72a2017-05-24 14:29:12 -0700637struct hal_vpe_rotation {
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800638 enum hal_rotate rotate;
639 enum hal_flip flip;
640};
641
642enum hal_intra_refresh_mode {
643 HAL_INTRA_REFRESH_NONE,
644 HAL_INTRA_REFRESH_CYCLIC,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800645 HAL_INTRA_REFRESH_RANDOM,
646 HAL_UNUSED_INTRA = 0x10000000,
647};
648
649struct hal_intra_refresh {
650 enum hal_intra_refresh_mode mode;
Saurabh Kothawadeabed16c2017-03-22 17:06:40 -0700651 u32 ir_mbs;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800652};
653
654enum hal_multi_slice {
655 HAL_MULTI_SLICE_OFF,
656 HAL_MULTI_SLICE_BY_MB_COUNT,
657 HAL_MULTI_SLICE_BY_BYTE_COUNT,
658 HAL_MULTI_SLICE_GOB,
659 HAL_UNUSED_SLICE = 0x10000000,
660};
661
662struct hal_multi_slice_control {
663 enum hal_multi_slice multi_slice;
664 u32 slice_size;
665};
666
667struct hal_debug_config {
668 u32 debug_config;
669};
670
671struct hal_buffer_requirements {
672 enum hal_buffer buffer_type;
673 u32 buffer_size;
674 u32 buffer_region_size;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800675 u32 buffer_count_min;
Praneeth Paladugudefea4e2017-02-09 23:44:08 -0800676 u32 buffer_count_min_host;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800677 u32 buffer_count_actual;
678 u32 contiguous;
679 u32 buffer_alignment;
680};
681
682enum hal_priority {/* Priority increases with number */
683 HAL_PRIORITY_LOW = 10,
684 HAL_PRIOIRTY_MEDIUM = 20,
685 HAL_PRIORITY_HIGH = 30,
686 HAL_UNUSED_PRIORITY = 0x10000000,
687};
688
689struct hal_batch_info {
690 u32 input_batch_count;
691 u32 output_batch_count;
692};
693
694struct hal_metadata_pass_through {
695 u32 enable;
696 u32 size;
697};
698
699struct hal_uncompressed_format_supported {
700 enum hal_buffer buffer_type;
701 u32 format_entries;
702 u32 rg_format_info[1];
703};
704
705enum hal_interlace_format {
706 HAL_INTERLACE_FRAME_PROGRESSIVE = 0x01,
707 HAL_INTERLACE_INTERLEAVE_FRAME_TOPFIELDFIRST = 0x02,
708 HAL_INTERLACE_INTERLEAVE_FRAME_BOTTOMFIELDFIRST = 0x04,
709 HAL_INTERLACE_FRAME_TOPFIELDFIRST = 0x08,
710 HAL_INTERLACE_FRAME_BOTTOMFIELDFIRST = 0x10,
711 HAL_UNUSED_INTERLACE = 0x10000000,
712};
713
714struct hal_interlace_format_supported {
715 enum hal_buffer buffer_type;
716 enum hal_interlace_format format;
717};
718
719enum hal_chroma_site {
720 HAL_CHROMA_SITE_0,
721 HAL_CHROMA_SITE_1,
722 HAL_UNUSED_CHROMA = 0x10000000,
723};
724
725struct hal_properties_supported {
726 u32 num_properties;
727 u32 rg_properties[1];
728};
729
730enum hal_capability {
731 HAL_CAPABILITY_FRAME_WIDTH = 0x1,
732 HAL_CAPABILITY_FRAME_HEIGHT,
733 HAL_CAPABILITY_MBS_PER_FRAME,
734 HAL_CAPABILITY_MBS_PER_SECOND,
735 HAL_CAPABILITY_FRAMERATE,
736 HAL_CAPABILITY_SCALE_X,
737 HAL_CAPABILITY_SCALE_Y,
738 HAL_CAPABILITY_BITRATE,
739 HAL_CAPABILITY_BFRAME,
740 HAL_CAPABILITY_PEAKBITRATE,
741 HAL_CAPABILITY_HIER_P_NUM_ENH_LAYERS,
742 HAL_CAPABILITY_ENC_LTR_COUNT,
743 HAL_CAPABILITY_SECURE_OUTPUT2_THRESHOLD,
744 HAL_CAPABILITY_HIER_B_NUM_ENH_LAYERS,
745 HAL_CAPABILITY_LCU_SIZE,
746 HAL_CAPABILITY_HIER_P_HYBRID_NUM_ENH_LAYERS,
747 HAL_CAPABILITY_MBS_PER_SECOND_POWER_SAVE,
Praneeth Paladugu520c7592017-01-26 13:53:14 -0800748 HAL_CAPABILITY_EXTRADATA,
749 HAL_CAPABILITY_PROFILE,
750 HAL_CAPABILITY_LEVEL,
751 HAL_CAPABILITY_I_FRAME_QP,
752 HAL_CAPABILITY_P_FRAME_QP,
753 HAL_CAPABILITY_B_FRAME_QP,
754 HAL_CAPABILITY_RATE_CONTROL_MODES,
755 HAL_CAPABILITY_BLUR_WIDTH,
756 HAL_CAPABILITY_BLUR_HEIGHT,
757 HAL_CAPABILITY_SLICE_DELIVERY_MODES,
758 HAL_CAPABILITY_SLICE_BYTE,
759 HAL_CAPABILITY_SLICE_MB,
760 HAL_CAPABILITY_SECURE,
761 HAL_CAPABILITY_MAX_NUM_B_FRAMES,
762 HAL_CAPABILITY_MAX_VIDEOCORES,
763 HAL_CAPABILITY_MAX_WORKMODES,
764 HAL_CAPABILITY_UBWC_CR_STATS,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800765 HAL_UNUSED_CAPABILITY = 0x10000000,
766};
767
768struct hal_capability_supported {
769 enum hal_capability capability_type;
770 u32 min;
771 u32 max;
772 u32 step_size;
773};
774
775struct hal_capability_supported_info {
776 u32 num_capabilities;
777 struct hal_capability_supported rg_data[1];
778};
779
780struct hal_nal_stream_format_supported {
781 u32 nal_stream_format_supported;
782};
783
784struct hal_nal_stream_format_select {
785 u32 nal_stream_format_select;
786};
787
788struct hal_multi_view_format {
789 u32 views;
790 u32 rg_view_order[1];
791};
792
793enum hal_buffer_layout_type {
794 HAL_BUFFER_LAYOUT_TOP_BOTTOM,
795 HAL_BUFFER_LAYOUT_SEQ,
796 HAL_UNUSED_BUFFER_LAYOUT = 0x10000000,
797};
798
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800799struct hal_aspect_ratio {
800 u32 aspect_width;
801 u32 aspect_height;
802};
803
804struct hal_codec_supported {
805 u32 decoder_codec_supported;
806 u32 encoder_codec_supported;
807};
808
809struct hal_multi_view_select {
810 u32 view_index;
811};
812
813struct hal_timestamp_scale {
814 u32 time_stamp_scale;
815};
816
817
Chinmay Sawarkard0054622017-05-04 13:50:59 -0700818struct hal_vui_timing_info {
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800819 u32 enable;
820 u32 fixed_frame_rate;
821 u32 time_scale;
822};
823
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800824struct hal_preserve_text_quality {
825 u32 enable;
826};
827
Praneeth Paladugu238977b2016-12-06 12:51:26 -0800828enum hal_core_id {
829 VIDC_CORE_ID_DEFAULT = 0,
830 VIDC_CORE_ID_1 = 1, /* 0b01 */
831 VIDC_CORE_ID_2 = 2, /* 0b10 */
832 VIDC_CORE_ID_3 = 3, /* 0b11 */
833 VIDC_CORE_ID_UNUSED = 0x10000000,
834};
835
836struct hal_videocores_usage_info {
837 u32 video_core_enable_mask;
838};
839
840enum hal_work_mode {
841 VIDC_WORK_MODE_1,
842 VIDC_WORK_MODE_2,
843 VIDC_WORK_MODE_UNUSED = 0x10000000,
844};
845
846struct hal_video_work_mode {
847 u32 video_work_mode;
848};
849
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800850struct hal_vpe_color_space_conversion {
851 u32 csc_matrix[HAL_MAX_MATRIX_COEFFS];
852 u32 csc_bias[HAL_MAX_BIAS_COEFFS];
853 u32 csc_limit[HAL_MAX_LIMIT_COEFFS];
854};
855
856struct hal_video_signal_info {
857 u32 color_space;
858 u32 transfer_chars;
859 u32 matrix_coeffs;
860 bool full_range;
861};
862
863enum hal_iframesize_type {
864 HAL_IFRAMESIZE_TYPE_DEFAULT,
865 HAL_IFRAMESIZE_TYPE_MEDIUM,
866 HAL_IFRAMESIZE_TYPE_HUGE,
867 HAL_IFRAMESIZE_TYPE_UNLIMITED,
868};
869
870enum vidc_resource_id {
871 VIDC_RESOURCE_NONE,
Shivendra Kakraniac1f60e02017-04-13 00:07:26 -0700872 VIDC_RESOURCE_SYSCACHE,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800873 VIDC_UNUSED_RESOURCE = 0x10000000,
874};
875
876struct vidc_resource_hdr {
877 enum vidc_resource_id resource_id;
878 void *resource_handle;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800879};
880
881struct vidc_buffer_addr_info {
882 enum hal_buffer buffer_type;
883 u32 buffer_size;
884 u32 num_buffers;
885 ion_phys_addr_t align_device_addr;
886 ion_phys_addr_t extradata_addr;
887 u32 extradata_size;
888 u32 response_required;
889};
890
891/* Needs to be exactly the same as hfi_buffer_info */
892struct hal_buffer_info {
893 u32 buffer_addr;
894 u32 extra_data_addr;
895};
896
897struct vidc_frame_plane_config {
898 u32 left;
899 u32 top;
900 u32 width;
901 u32 height;
902 u32 stride;
903 u32 scan_lines;
904};
905
906struct vidc_uncompressed_frame_config {
907 struct vidc_frame_plane_config luma_plane;
908 struct vidc_frame_plane_config chroma_plane;
909};
910
911struct vidc_frame_data {
912 enum hal_buffer buffer_type;
913 ion_phys_addr_t device_addr;
914 ion_phys_addr_t extradata_addr;
915 int64_t timestamp;
916 u32 flags;
917 u32 offset;
918 u32 alloc_len;
919 u32 filled_len;
920 u32 mark_target;
921 u32 mark_data;
922 u32 clnt_data;
923 u32 extradata_size;
924};
925
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800926struct hal_fw_info {
927 char version[VENUS_VERSION_LENGTH];
928 phys_addr_t base_addr;
929 int register_base;
930 int register_size;
931 int irq;
932};
933
934enum hal_flush {
935 HAL_FLUSH_INPUT,
936 HAL_FLUSH_OUTPUT,
937 HAL_FLUSH_ALL,
938 HAL_UNUSED_FLUSH = 0x10000000,
939};
940
941enum hal_event_type {
942 HAL_EVENT_SEQ_CHANGED_SUFFICIENT_RESOURCES,
943 HAL_EVENT_SEQ_CHANGED_INSUFFICIENT_RESOURCES,
944 HAL_EVENT_RELEASE_BUFFER_REFERENCE,
945 HAL_UNUSED_SEQCHG = 0x10000000,
946};
947
948enum buffer_mode_type {
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800949 HAL_BUFFER_MODE_DYNAMIC = 0x100,
Chinmay Sawarkar2de3f772017-02-07 12:03:44 -0800950 HAL_BUFFER_MODE_STATIC = 0x001,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800951};
952
953struct hal_buffer_alloc_mode {
954 enum hal_buffer buffer_type;
955 enum buffer_mode_type buffer_mode;
956};
957
958enum ltr_mode {
959 HAL_LTR_MODE_DISABLE,
960 HAL_LTR_MODE_MANUAL,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800961};
962
963struct hal_ltr_mode {
964 enum ltr_mode mode;
965 u32 count;
966 u32 trust_mode;
967};
968
969struct hal_ltr_use {
970 u32 ref_ltr;
971 u32 use_constraint;
972 u32 frames;
973};
974
975struct hal_ltr_mark {
976 u32 mark_frame;
977};
978
979enum hal_perf_mode {
980 HAL_PERF_MODE_POWER_SAVE,
981 HAL_PERF_MODE_POWER_MAX_QUALITY,
982};
983
984struct hal_hybrid_hierp {
985 u32 layers;
986};
987
988struct hal_scs_threshold {
989 u32 threshold_value;
990};
991
992struct buffer_requirements {
993 struct hal_buffer_requirements buffer[HAL_BUFFER_MAX];
994};
995
996union hal_get_property {
997 struct hal_frame_rate frame_rate;
998 struct hal_uncompressed_format_select format_select;
999 struct hal_uncompressed_plane_actual plane_actual;
1000 struct hal_uncompressed_plane_actual_info plane_actual_info;
1001 struct hal_uncompressed_plane_constraints plane_constraints;
1002 struct hal_uncompressed_plane_actual_constraints_info
1003 plane_constraints_info;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001004 struct hal_frame_size frame_size;
1005 struct hal_enable enable;
1006 struct hal_buffer_count_actual buffer_count_actual;
1007 struct hal_extradata_enable extradata_enable;
1008 struct hal_enable_picture enable_picture;
1009 struct hal_multi_stream multi_stream;
1010 struct hal_display_picture_buffer_count display_picture_buffer_count;
1011 struct hal_mb_error_map mb_error_map;
1012 struct hal_request_iframe request_iframe;
1013 struct hal_bitrate bitrate;
1014 struct hal_profile_level profile_level;
1015 struct hal_profile_level_supported profile_level_supported;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001016 struct hal_h264_db_control h264_db_control;
1017 struct hal_temporal_spatial_tradeoff temporal_spatial_tradeoff;
1018 struct hal_quantization quantization;
1019 struct hal_quantization_range quantization_range;
1020 struct hal_intra_period intra_period;
1021 struct hal_idr_period idr_period;
Chinmay Sawarkar582c72a2017-05-24 14:29:12 -07001022 struct hal_vpe_rotation vpe_rotation;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001023 struct hal_intra_refresh intra_refresh;
1024 struct hal_multi_slice_control multi_slice_control;
1025 struct hal_debug_config debug_config;
1026 struct hal_batch_info batch_info;
1027 struct hal_metadata_pass_through metadata_pass_through;
1028 struct hal_uncompressed_format_supported uncompressed_format_supported;
1029 struct hal_interlace_format_supported interlace_format_supported;
1030 struct hal_properties_supported properties_supported;
1031 struct hal_capability_supported capability_supported;
1032 struct hal_capability_supported_info capability_supported_info;
1033 struct hal_nal_stream_format_supported nal_stream_format_supported;
1034 struct hal_nal_stream_format_select nal_stream_format_select;
1035 struct hal_multi_view_format multi_view_format;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001036 struct hal_codec_supported codec_supported;
1037 struct hal_multi_view_select multi_view_select;
1038 struct hal_timestamp_scale timestamp_scale;
Chinmay Sawarkard0054622017-05-04 13:50:59 -07001039 struct hal_vui_timing_info vui_timing_info;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001040 struct hal_preserve_text_quality preserve_text_quality;
1041 struct hal_buffer_info buffer_info;
1042 struct hal_buffer_alloc_mode buffer_alloc_mode;
1043 struct buffer_requirements buf_req;
1044 enum hal_h264_entropy h264_entropy;
1045};
1046
1047/* HAL Response */
1048#define IS_HAL_SYS_CMD(cmd) ((cmd) >= HAL_SYS_INIT_DONE && \
1049 (cmd) <= HAL_SYS_ERROR)
1050#define IS_HAL_SESSION_CMD(cmd) ((cmd) >= HAL_SESSION_EVENT_CHANGE && \
1051 (cmd) <= HAL_SESSION_ERROR)
1052enum hal_command_response {
1053 /* SYSTEM COMMANDS_DONE*/
1054 HAL_SYS_INIT_DONE,
1055 HAL_SYS_SET_RESOURCE_DONE,
1056 HAL_SYS_RELEASE_RESOURCE_DONE,
1057 HAL_SYS_PING_ACK_DONE,
1058 HAL_SYS_PC_PREP_DONE,
1059 HAL_SYS_IDLE,
1060 HAL_SYS_DEBUG,
1061 HAL_SYS_WATCHDOG_TIMEOUT,
1062 HAL_SYS_ERROR,
1063 /* SESSION COMMANDS_DONE */
1064 HAL_SESSION_EVENT_CHANGE,
1065 HAL_SESSION_LOAD_RESOURCE_DONE,
1066 HAL_SESSION_INIT_DONE,
1067 HAL_SESSION_END_DONE,
1068 HAL_SESSION_ABORT_DONE,
1069 HAL_SESSION_START_DONE,
1070 HAL_SESSION_STOP_DONE,
1071 HAL_SESSION_ETB_DONE,
1072 HAL_SESSION_FTB_DONE,
1073 HAL_SESSION_FLUSH_DONE,
1074 HAL_SESSION_SUSPEND_DONE,
1075 HAL_SESSION_RESUME_DONE,
1076 HAL_SESSION_SET_PROP_DONE,
1077 HAL_SESSION_GET_PROP_DONE,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001078 HAL_SESSION_RELEASE_BUFFER_DONE,
1079 HAL_SESSION_RELEASE_RESOURCE_DONE,
1080 HAL_SESSION_PROPERTY_INFO,
1081 HAL_SESSION_ERROR,
1082 HAL_RESPONSE_UNUSED = 0x10000000,
1083};
1084
Praneeth Paladugu319e7922017-03-16 11:09:06 -07001085struct ubwc_cr_stats_info_type {
1086 u32 cr_stats_info0;
1087 u32 cr_stats_info1;
1088 u32 cr_stats_info2;
1089 u32 cr_stats_info3;
1090 u32 cr_stats_info4;
1091 u32 cr_stats_info5;
1092 u32 cr_stats_info6;
1093};
1094
1095struct recon_stats_type {
1096 u32 buffer_index;
1097 u32 complexity_number;
1098 struct ubwc_cr_stats_info_type ubwc_stats_info;
1099};
1100
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001101struct vidc_hal_ebd {
1102 u32 timestamp_hi;
1103 u32 timestamp_lo;
1104 u32 flags;
1105 enum vidc_status status;
1106 u32 mark_target;
1107 u32 mark_data;
1108 u32 stats;
1109 u32 offset;
1110 u32 alloc_len;
1111 u32 filled_len;
1112 enum hal_picture picture_type;
Praneeth Paladugu319e7922017-03-16 11:09:06 -07001113 struct recon_stats_type recon_stats;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001114 ion_phys_addr_t packet_buffer;
1115 ion_phys_addr_t extra_data_buffer;
1116};
1117
1118struct vidc_hal_fbd {
1119 u32 stream_id;
1120 u32 view_id;
1121 u32 timestamp_hi;
1122 u32 timestamp_lo;
1123 u32 flags1;
1124 u32 mark_target;
1125 u32 mark_data;
1126 u32 stats;
1127 u32 alloc_len1;
1128 u32 filled_len1;
1129 u32 offset1;
1130 u32 frame_width;
1131 u32 frame_height;
1132 u32 start_x_coord;
1133 u32 start_y_coord;
1134 u32 input_tag;
1135 u32 input_tag1;
1136 enum hal_picture picture_type;
1137 ion_phys_addr_t packet_buffer1;
1138 ion_phys_addr_t extra_data_buffer;
1139 u32 flags2;
1140 u32 alloc_len2;
1141 u32 filled_len2;
1142 u32 offset2;
1143 ion_phys_addr_t packet_buffer2;
1144 u32 flags3;
1145 u32 alloc_len3;
1146 u32 filled_len3;
1147 u32 offset3;
1148 ion_phys_addr_t packet_buffer3;
1149 enum hal_buffer buffer_type;
1150};
1151
1152struct msm_vidc_capability {
1153 enum hal_domain domain;
1154 enum hal_video_codec codec;
1155 struct hal_capability_supported width;
1156 struct hal_capability_supported height;
1157 struct hal_capability_supported mbs_per_frame;
1158 struct hal_capability_supported mbs_per_sec;
1159 struct hal_capability_supported frame_rate;
1160 struct hal_capability_supported scale_x;
1161 struct hal_capability_supported scale_y;
1162 struct hal_capability_supported bitrate;
1163 struct hal_capability_supported bframe;
1164 struct hal_capability_supported peakbitrate;
1165 struct hal_capability_supported hier_p;
1166 struct hal_capability_supported ltr_count;
1167 struct hal_capability_supported secure_output2_threshold;
1168 struct hal_capability_supported hier_b;
1169 struct hal_capability_supported lcu_size;
1170 struct hal_capability_supported hier_p_hybrid;
1171 struct hal_capability_supported mbs_per_sec_power_save;
Praneeth Paladugu520c7592017-01-26 13:53:14 -08001172 struct hal_capability_supported extradata;
1173 struct hal_capability_supported profile;
1174 struct hal_capability_supported level;
1175 struct hal_capability_supported i_qp;
1176 struct hal_capability_supported p_qp;
1177 struct hal_capability_supported b_qp;
1178 struct hal_capability_supported rc_modes;
1179 struct hal_capability_supported blur_width;
1180 struct hal_capability_supported blur_height;
1181 struct hal_capability_supported slice_delivery_mode;
1182 struct hal_capability_supported slice_bytes;
1183 struct hal_capability_supported slice_mbs;
1184 struct hal_capability_supported secure;
1185 struct hal_capability_supported max_num_b_frames;
1186 struct hal_capability_supported max_video_cores;
1187 struct hal_capability_supported max_work_modes;
1188 struct hal_capability_supported ubwc_cr_stats;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001189 struct hal_profile_level_supported profile_level;
1190 struct hal_uncompressed_format_supported uncomp_format;
1191 struct hal_interlace_format_supported HAL_format;
1192 struct hal_nal_stream_format_supported nal_stream_format;
1193 struct hal_intra_refresh intra_refresh;
1194 enum buffer_mode_type alloc_mode_out;
1195 enum buffer_mode_type alloc_mode_in;
1196 u32 pixelprocess_capabilities;
1197};
1198
1199struct vidc_hal_sys_init_done {
1200 u32 dec_codec_supported;
1201 u32 enc_codec_supported;
1202 u32 codec_count;
1203 struct msm_vidc_capability *capabilities;
1204 u32 max_sessions_supported;
1205};
1206
1207struct vidc_hal_session_init_done {
1208 struct msm_vidc_capability capability;
1209};
1210
1211struct msm_vidc_cb_cmd_done {
1212 u32 device_id;
1213 void *session_id;
1214 enum vidc_status status;
1215 u32 size;
1216 union {
1217 struct vidc_resource_hdr resource_hdr;
1218 struct vidc_buffer_addr_info buffer_addr_info;
1219 struct vidc_frame_plane_config frame_plane_config;
1220 struct vidc_uncompressed_frame_config uncompressed_frame_config;
1221 struct vidc_frame_data frame_data;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001222 struct vidc_hal_ebd ebd;
1223 struct vidc_hal_fbd fbd;
1224 struct vidc_hal_sys_init_done sys_init_done;
1225 struct vidc_hal_session_init_done session_init_done;
1226 struct hal_buffer_info buffer_info;
1227 union hal_get_property property;
1228 enum hal_flush flush_type;
1229 } data;
1230};
1231
Praneeth Paladugu520e9b22017-05-31 13:25:18 -07001232struct hal_index_extradata_input_crop_payload {
1233 u32 size;
1234 u32 version;
1235 u32 port_index;
1236 u32 left;
1237 u32 top;
1238 u32 width;
1239 u32 height;
1240};
1241
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001242struct msm_vidc_cb_event {
1243 u32 device_id;
1244 void *session_id;
1245 enum vidc_status status;
1246 u32 height;
1247 u32 width;
1248 enum msm_vidc_pixel_depth bit_depth;
1249 u32 hal_event_type;
1250 ion_phys_addr_t packet_buffer;
1251 ion_phys_addr_t extra_data_buffer;
1252 u32 pic_struct;
1253 u32 colour_space;
Chinmay Sawarkarb3c6ccb2017-02-23 18:01:32 -08001254 u32 profile;
1255 u32 level;
1256 u32 entropy_mode;
Praneeth Paladugu520e9b22017-05-31 13:25:18 -07001257 u32 capture_buf_count;
1258 struct hal_index_extradata_input_crop_payload crop_data;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001259};
1260
1261struct msm_vidc_cb_data_done {
1262 u32 device_id;
1263 void *session_id;
1264 enum vidc_status status;
1265 u32 size;
1266 u32 clnt_data;
1267 union {
1268 struct vidc_hal_ebd input_done;
1269 struct vidc_hal_fbd output_done;
1270 };
1271};
1272
1273struct msm_vidc_cb_info {
1274 enum hal_command_response response_type;
1275 union {
1276 struct msm_vidc_cb_cmd_done cmd;
1277 struct msm_vidc_cb_event event;
1278 struct msm_vidc_cb_data_done data;
1279 } response;
1280};
1281
1282enum msm_vidc_hfi_type {
1283 VIDC_HFI_VENUS,
1284};
1285
1286enum msm_vidc_thermal_level {
1287 VIDC_THERMAL_NORMAL = 0,
1288 VIDC_THERMAL_LOW,
1289 VIDC_THERMAL_HIGH,
1290 VIDC_THERMAL_CRITICAL
1291};
1292
1293enum vidc_vote_data_session {
1294 VIDC_BUS_VOTE_DATA_SESSION_INVALID = 0,
1295 /*
1296 * No declarations exist. Values generated by VIDC_VOTE_DATA_SESSION_VAL
1297 * describe the enumerations e.g.:
1298 *
1299 * enum vidc_bus_vote_data_session_type h264_decoder_session =
1300 * VIDC_VOTE_DATA_SESSION_VAL(HAL_VIDEO_CODEC_H264,
1301 * HAL_VIDEO_DOMAIN_DECODER);
1302 */
1303};
1304
1305/*
1306 * Careful modifying VIDC_VOTE_DATA_SESSION_VAL().
1307 *
1308 * This macro assigns two bits to each codec: the lower bit denoting the codec
1309 * type, and the higher bit denoting session type.
1310 */
1311static inline enum vidc_vote_data_session VIDC_VOTE_DATA_SESSION_VAL(
1312 enum hal_video_codec c, enum hal_domain d) {
1313 if (d != HAL_VIDEO_DOMAIN_ENCODER && d != HAL_VIDEO_DOMAIN_DECODER)
1314 return VIDC_BUS_VOTE_DATA_SESSION_INVALID;
1315
1316 return (1 << ilog2(c) * 2) | ((d - 1) << (ilog2(c) * 2 + 1));
1317}
1318
1319struct msm_vidc_gov_data {
1320 struct vidc_bus_vote_data *data;
1321 u32 data_count;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001322};
1323
1324enum msm_vidc_power_mode {
1325 VIDC_POWER_NORMAL = 0,
1326 VIDC_POWER_LOW,
1327 VIDC_POWER_TURBO
1328};
1329
1330struct vidc_bus_vote_data {
1331 enum hal_domain domain;
1332 enum hal_video_codec codec;
1333 enum hal_uncompressed_format color_formats[2];
1334 int num_formats; /* 1 = DPB-OPB unified; 2 = split */
Praneeth Paladugu319e7922017-03-16 11:09:06 -07001335 int input_height, input_width, fps;
1336 int output_height, output_width;
1337 int compression_ratio;
1338 int complexity_factor;
1339 unsigned int lcu_size;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001340 enum msm_vidc_power_mode power_mode;
Praneeth Paladugu319e7922017-03-16 11:09:06 -07001341 struct imem_ab_table *imem_ab_tbl;
1342 enum hal_work_mode work_mode;
1343 unsigned long bitrate;
1344 u32 imem_ab_tbl_size;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001345};
1346
1347struct vidc_clk_scale_data {
1348 enum vidc_vote_data_session session[VIDC_MAX_SESSIONS];
1349 enum msm_vidc_power_mode power_mode[VIDC_MAX_SESSIONS];
1350 u32 load[VIDC_MAX_SESSIONS];
1351 int num_sessions;
1352};
1353
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001354struct hal_cmd_sys_get_property_packet {
1355 u32 size;
1356 u32 packet_type;
1357 u32 num_properties;
1358 u32 rg_property_data[1];
1359};
1360
1361#define call_hfi_op(q, op, args...) \
1362 (((q) && (q)->op) ? ((q)->op(args)) : 0)
1363
1364struct hfi_device {
1365 void *hfi_device_data;
1366
1367 /*Add function pointers for all the hfi functions below*/
1368 int (*core_init)(void *device);
1369 int (*core_release)(void *device);
1370 int (*core_ping)(void *device);
1371 int (*core_trigger_ssr)(void *device, enum hal_ssr_trigger_type);
1372 int (*session_init)(void *device, void *session_id,
1373 enum hal_domain session_type, enum hal_video_codec codec_type,
1374 void **new_session);
1375 int (*session_end)(void *session);
1376 int (*session_abort)(void *session);
1377 int (*session_set_buffers)(void *sess,
1378 struct vidc_buffer_addr_info *buffer_info);
1379 int (*session_release_buffers)(void *sess,
1380 struct vidc_buffer_addr_info *buffer_info);
1381 int (*session_load_res)(void *sess);
1382 int (*session_release_res)(void *sess);
1383 int (*session_start)(void *sess);
1384 int (*session_continue)(void *sess);
1385 int (*session_stop)(void *sess);
1386 int (*session_etb)(void *sess, struct vidc_frame_data *input_frame);
1387 int (*session_ftb)(void *sess, struct vidc_frame_data *output_frame);
1388 int (*session_process_batch)(void *sess,
1389 int num_etbs, struct vidc_frame_data etbs[],
1390 int num_ftbs, struct vidc_frame_data ftbs[]);
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001391 int (*session_get_buf_req)(void *sess);
1392 int (*session_flush)(void *sess, enum hal_flush flush_mode);
1393 int (*session_set_property)(void *sess, enum hal_property ptype,
1394 void *pdata);
1395 int (*session_get_property)(void *sess, enum hal_property ptype);
Praneeth Paladugub71968b2015-08-19 20:47:57 -07001396 int (*scale_clocks)(void *dev, u32 freq);
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001397 int (*vote_bus)(void *dev, struct vidc_bus_vote_data *data,
1398 int num_data);
1399 int (*get_fw_info)(void *dev, struct hal_fw_info *fw_info);
1400 int (*session_clean)(void *sess);
1401 int (*get_core_capabilities)(void *dev);
1402 int (*suspend)(void *dev);
1403 int (*flush_debug_queue)(void *dev);
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001404 enum hal_default_properties (*get_default_properties)(void *dev);
1405};
1406
1407typedef void (*hfi_cmd_response_callback) (enum hal_command_response cmd,
1408 void *data);
1409typedef void (*msm_vidc_callback) (u32 response, void *callback);
1410
1411struct hfi_device *vidc_hfi_initialize(enum msm_vidc_hfi_type hfi_type,
1412 u32 device_id, struct msm_vidc_platform_resources *res,
1413 hfi_cmd_response_callback callback);
1414void vidc_hfi_deinitialize(enum msm_vidc_hfi_type hfi_type,
1415 struct hfi_device *hdev);
1416u32 vidc_get_hfi_domain(enum hal_domain hal_domain);
1417u32 vidc_get_hfi_codec(enum hal_video_codec hal_codec);
1418enum hal_domain vidc_get_hal_domain(u32 hfi_domain);
1419enum hal_video_codec vidc_get_hal_codec(u32 hfi_codec);
1420
1421#endif /*__VIDC_HFI_API_H__ */