blob: f92c680e393798904c0b98b982fc3dd5fe05ec7c [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
Felipe Balbi73815282015-01-27 13:48:14 -0600142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
Felipe Balbi8598bde2012-01-02 18:55:57 +0200144
145 return -ETIMEDOUT;
146}
147
John Youndca01192016-05-19 17:26:05 -0700148/**
149 * dwc3_ep_inc_trb() - Increment a TRB index.
150 * @index - Pointer to the TRB index to increment.
151 *
152 * The index should never point to the link TRB. After incrementing,
153 * if it is point to the link TRB, wrap around to the beginning. The
154 * link TRB is always at the last TRB entry.
155 */
156static void dwc3_ep_inc_trb(u8 *index)
157{
158 (*index)++;
159 if (*index == (DWC3_TRB_NUM - 1))
160 *index = 0;
161}
162
Felipe Balbief966b92016-04-05 13:09:51 +0300163static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200164{
John Youndca01192016-05-19 17:26:05 -0700165 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300166}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200167
Felipe Balbief966b92016-04-05 13:09:51 +0300168static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
169{
John Youndca01192016-05-19 17:26:05 -0700170 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200171}
172
Felipe Balbi72246da2011-08-19 18:10:58 +0300173void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
174 int status)
175{
176 struct dwc3 *dwc = dep->dwc;
Janusz Dziedzicd9a97dc2017-03-13 14:11:32 +0200177 unsigned int unmap_after_complete = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300178
Felipe Balbi737f1ae2016-08-11 12:24:27 +0300179 req->started = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300180 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200181 req->trb = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300182
183 if (req->request.status == -EINPROGRESS)
184 req->request.status = status;
185
Janusz Dziedzicd9a97dc2017-03-13 14:11:32 +0200186 /*
187 * NOTICE we don't want to unmap before calling ->complete() if we're
188 * dealing with a bounced ep0 request. If we unmap it here, we would end
189 * up overwritting the contents of req->buf and this could confuse the
190 * gadget driver.
191 */
192 if (dwc->ep0_bounced && dep->number <= 1) {
Pratyush Anand0416e492012-08-10 13:42:16 +0530193 dwc->ep0_bounced = false;
Janusz Dziedzicd9a97dc2017-03-13 14:11:32 +0200194 unmap_after_complete = true;
195 } else {
196 usb_gadget_unmap_request(&dwc->gadget,
197 &req->request, req->direction);
198 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300199
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500200 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300201
202 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200203 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300204 spin_lock(&dwc->lock);
Felipe Balbifc8bb912016-05-16 13:14:48 +0300205
Janusz Dziedzicd9a97dc2017-03-13 14:11:32 +0200206 if (unmap_after_complete)
207 usb_gadget_unmap_request(&dwc->gadget,
208 &req->request, req->direction);
209
Felipe Balbifc8bb912016-05-16 13:14:48 +0300210 if (dep->number > 1)
211 pm_runtime_put(dwc->dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300212}
213
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500214int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300215{
216 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300217 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300218 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300219 u32 reg;
220
221 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
222 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
223
224 do {
225 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
226 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300227 status = DWC3_DGCMD_STATUS(reg);
228 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300229 ret = -EINVAL;
230 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300231 }
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300232 } while (timeout--);
233
234 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300235 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300236 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300237 }
238
Felipe Balbi71f7e702016-05-23 14:16:19 +0300239 trace_dwc3_gadget_generic_cmd(cmd, param, status);
240
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300241 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300242}
243
Felipe Balbic36d8e92016-04-04 12:46:33 +0300244static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
245
Felipe Balbi2cd47182016-04-12 16:42:43 +0300246int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
247 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300248{
Felipe Balbi2cd47182016-04-12 16:42:43 +0300249 struct dwc3 *dwc = dep->dwc;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200250 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300251 u32 reg;
252
Felipe Balbi0933df12016-05-23 14:02:33 +0300253 int cmd_status = 0;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300254 int susphy = false;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300255 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300256
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300257 /*
258 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
259 * we're issuing an endpoint command, we must check if
260 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
261 *
262 * We will also set SUSPHY bit to what it was before returning as stated
263 * by the same section on Synopsys databook.
264 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300265 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
266 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
267 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
268 susphy = true;
269 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
270 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
271 }
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300272 }
273
Felipe Balbic36d8e92016-04-04 12:46:33 +0300274 if (cmd == DWC3_DEPCMD_STARTTRANSFER) {
275 int needs_wakeup;
276
277 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
278 dwc->link_state == DWC3_LINK_STATE_U2 ||
279 dwc->link_state == DWC3_LINK_STATE_U3);
280
281 if (unlikely(needs_wakeup)) {
282 ret = __dwc3_gadget_wakeup(dwc);
283 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
284 ret);
285 }
286 }
287
Felipe Balbi2eb88012016-04-12 16:53:39 +0300288 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
289 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
290 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300291
Felipe Balbi2eb88012016-04-12 16:53:39 +0300292 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd | DWC3_DEPCMD_CMDACT);
Felipe Balbi72246da2011-08-19 18:10:58 +0300293 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300294 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300295 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300296 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000297
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000298 switch (cmd_status) {
299 case 0:
300 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300301 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000302 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000303 ret = -EINVAL;
304 break;
305 case DEPEVT_TRANSFER_BUS_EXPIRY:
306 /*
307 * SW issues START TRANSFER command to
308 * isochronous ep with future frame interval. If
309 * future interval time has already passed when
310 * core receives the command, it will respond
311 * with an error status of 'Bus Expiry'.
312 *
313 * Instead of always returning -EINVAL, let's
314 * give a hint to the gadget driver that this is
315 * the case by returning -EAGAIN.
316 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000317 ret = -EAGAIN;
318 break;
319 default:
320 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
321 }
322
Felipe Balbic0ca3242016-04-04 09:11:51 +0300323 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300324 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300325 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300326
Felipe Balbif6bb2252016-05-23 13:53:34 +0300327 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300328 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300329 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300330 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300331
Felipe Balbi0933df12016-05-23 14:02:33 +0300332 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
333
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300334 if (unlikely(susphy)) {
335 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
336 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
337 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
338 }
339
Felipe Balbic0ca3242016-04-04 09:11:51 +0300340 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300341}
342
John Youn50c763f2016-05-31 17:49:56 -0700343static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
344{
345 struct dwc3 *dwc = dep->dwc;
346 struct dwc3_gadget_ep_cmd_params params;
347 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
348
349 /*
350 * As of core revision 2.60a the recommended programming model
351 * is to set the ClearPendIN bit when issuing a Clear Stall EP
352 * command for IN endpoints. This is to prevent an issue where
353 * some (non-compliant) hosts may not send ACK TPs for pending
354 * IN transfers due to a mishandled error condition. Synopsys
355 * STAR 9000614252.
356 */
Lu Baolu5e6c88d2016-09-09 12:51:27 +0800357 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A) &&
358 (dwc->gadget.speed >= USB_SPEED_SUPER))
John Youn50c763f2016-05-31 17:49:56 -0700359 cmd |= DWC3_DEPCMD_CLEARPENDIN;
360
361 memset(&params, 0, sizeof(params));
362
Felipe Balbi2cd47182016-04-12 16:42:43 +0300363 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700364}
365
Felipe Balbi72246da2011-08-19 18:10:58 +0300366static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200367 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300368{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300369 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300370
371 return dep->trb_pool_dma + offset;
372}
373
374static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
375{
376 struct dwc3 *dwc = dep->dwc;
377
378 if (dep->trb_pool)
379 return 0;
380
Felipe Balbi72246da2011-08-19 18:10:58 +0300381 dep->trb_pool = dma_alloc_coherent(dwc->dev,
382 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
383 &dep->trb_pool_dma, GFP_KERNEL);
384 if (!dep->trb_pool) {
385 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
386 dep->name);
387 return -ENOMEM;
388 }
389
390 return 0;
391}
392
393static void dwc3_free_trb_pool(struct dwc3_ep *dep)
394{
395 struct dwc3 *dwc = dep->dwc;
396
397 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
398 dep->trb_pool, dep->trb_pool_dma);
399
400 dep->trb_pool = NULL;
401 dep->trb_pool_dma = 0;
402}
403
John Younc4509602016-02-16 20:10:53 -0800404static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
405
406/**
407 * dwc3_gadget_start_config - Configure EP resources
408 * @dwc: pointer to our controller context structure
409 * @dep: endpoint that is being enabled
410 *
411 * The assignment of transfer resources cannot perfectly follow the
412 * data book due to the fact that the controller driver does not have
413 * all knowledge of the configuration in advance. It is given this
414 * information piecemeal by the composite gadget framework after every
415 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
416 * programming model in this scenario can cause errors. For two
417 * reasons:
418 *
419 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
420 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
421 * multiple interfaces.
422 *
423 * 2) The databook does not mention doing more DEPXFERCFG for new
424 * endpoint on alt setting (8.1.6).
425 *
426 * The following simplified method is used instead:
427 *
428 * All hardware endpoints can be assigned a transfer resource and this
429 * setting will stay persistent until either a core reset or
430 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
431 * do DEPXFERCFG for every hardware endpoint as well. We are
432 * guaranteed that there are as many transfer resources as endpoints.
433 *
434 * This function is called for each endpoint when it is being enabled
435 * but is triggered only when called for EP0-out, which always happens
436 * first, and which should only happen in one of the above conditions.
437 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300438static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
439{
440 struct dwc3_gadget_ep_cmd_params params;
441 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800442 int i;
443 int ret;
444
445 if (dep->number)
446 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300447
448 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800449 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbi72246da2011-08-19 18:10:58 +0300450
Felipe Balbi2cd47182016-04-12 16:42:43 +0300451 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800452 if (ret)
453 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300454
John Younc4509602016-02-16 20:10:53 -0800455 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
456 struct dwc3_ep *dep = dwc->eps[i];
457
458 if (!dep)
459 continue;
460
461 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
462 if (ret)
463 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300464 }
465
466 return 0;
467}
468
469static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200470 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300471 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300472 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300473{
474 struct dwc3_gadget_ep_cmd_params params;
475
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300476 if (dev_WARN_ONCE(dwc->dev, modify && restore,
477 "Can't modify and restore\n"))
478 return -EINVAL;
479
Felipe Balbi72246da2011-08-19 18:10:58 +0300480 memset(&params, 0x00, sizeof(params));
481
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300482 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900483 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
484
485 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800486 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300487 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300488 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900489 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300490
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300491 if (modify) {
492 params.param0 |= DWC3_DEPCFG_ACTION_MODIFY;
493 } else if (restore) {
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600494 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
495 params.param2 |= dep->saved_state;
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300496 } else {
497 params.param0 |= DWC3_DEPCFG_ACTION_INIT;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600498 }
499
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300500 if (usb_endpoint_xfer_control(desc))
501 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300502
503 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
504 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300505
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200506 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300507 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
508 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300509 dep->stream_capable = true;
510 }
511
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500512 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300513 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300514
515 /*
516 * We are doing 1:1 mapping for endpoints, meaning
517 * Physical Endpoints 2 maps to Logical Endpoint 2 and
518 * so on. We consider the direction bit as part of the physical
519 * endpoint number. So USB endpoint 0x81 is 0x03.
520 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300521 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300522
523 /*
524 * We must use the lower 16 TX FIFOs even though
525 * HW might have more
526 */
527 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300528 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300529
530 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300531 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300532 dep->interval = 1 << (desc->bInterval - 1);
533 }
534
Felipe Balbi2cd47182016-04-12 16:42:43 +0300535 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300536}
537
538static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
539{
540 struct dwc3_gadget_ep_cmd_params params;
541
542 memset(&params, 0x00, sizeof(params));
543
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300544 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300545
Felipe Balbi2cd47182016-04-12 16:42:43 +0300546 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
547 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300548}
549
550/**
551 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
552 * @dep: endpoint to be initialized
553 * @desc: USB Endpoint Descriptor
554 *
555 * Caller should take care of locking
556 */
557static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200558 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300559 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300560 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300561{
562 struct dwc3 *dwc = dep->dwc;
563 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300564 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300565
Felipe Balbi73815282015-01-27 13:48:14 -0600566 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
Felipe Balbiff62d6b2013-07-12 19:09:39 +0300567
Felipe Balbi72246da2011-08-19 18:10:58 +0300568 if (!(dep->flags & DWC3_EP_ENABLED)) {
569 ret = dwc3_gadget_start_config(dwc, dep);
570 if (ret)
571 return ret;
572 }
573
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300574 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, modify,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600575 restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300576 if (ret)
577 return ret;
578
579 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200580 struct dwc3_trb *trb_st_hw;
581 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300582
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200583 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200584 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300585 dep->type = usb_endpoint_type(desc);
586 dep->flags |= DWC3_EP_ENABLED;
587
588 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
589 reg |= DWC3_DALEPENA_EP(dep->number);
590 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
591
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300592 if (usb_endpoint_xfer_control(desc))
Felipe Balbi7ab373a2016-05-23 11:27:26 +0300593 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300594
John Youn0d257442016-05-19 17:26:08 -0700595 /* Initialize the TRB ring */
596 dep->trb_dequeue = 0;
597 dep->trb_enqueue = 0;
598 memset(dep->trb_pool, 0,
599 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
600
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300601 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300602 trb_st_hw = &dep->trb_pool[0];
603
Felipe Balbif6bafc62012-02-06 11:04:53 +0200604 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200605 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
606 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
607 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
608 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300609 }
610
611 return 0;
612}
613
Paul Zimmermanb992e682012-04-27 14:17:35 +0300614static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200615static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300616{
617 struct dwc3_request *req;
618
Felipe Balbi0e146022016-06-21 10:32:02 +0300619 dwc3_stop_active_transfer(dwc, dep->number, true);
Felipe Balbi69450c42016-05-30 13:37:02 +0300620
Felipe Balbi0e146022016-06-21 10:32:02 +0300621 /* - giveback all requests to gadget driver */
622 while (!list_empty(&dep->started_list)) {
623 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200624
Felipe Balbi0e146022016-06-21 10:32:02 +0300625 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200626 }
627
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200628 while (!list_empty(&dep->pending_list)) {
629 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300630
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200631 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300632 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300633}
634
635/**
636 * __dwc3_gadget_ep_disable - Disables a HW endpoint
637 * @dep: the endpoint to disable
638 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200639 * This function also removes requests which are currently processed ny the
640 * hardware and those which are not yet scheduled.
641 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300642 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300643static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
644{
645 struct dwc3 *dwc = dep->dwc;
646 u32 reg;
647
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500648 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
649
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200650 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300651
Felipe Balbi687ef982014-04-16 10:30:33 -0500652 /* make sure HW endpoint isn't stalled */
653 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500654 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500655
Felipe Balbi72246da2011-08-19 18:10:58 +0300656 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
657 reg &= ~DWC3_DALEPENA_EP(dep->number);
658 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
659
Felipe Balbi879631a2011-09-30 10:58:47 +0300660 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200661 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200662 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300663 dep->type = 0;
Felipe Balbi879631a2011-09-30 10:58:47 +0300664 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300665
666 return 0;
667}
668
669/* -------------------------------------------------------------------------- */
670
671static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
672 const struct usb_endpoint_descriptor *desc)
673{
674 return -EINVAL;
675}
676
677static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
678{
679 return -EINVAL;
680}
681
682/* -------------------------------------------------------------------------- */
683
684static int dwc3_gadget_ep_enable(struct usb_ep *ep,
685 const struct usb_endpoint_descriptor *desc)
686{
687 struct dwc3_ep *dep;
688 struct dwc3 *dwc;
689 unsigned long flags;
690 int ret;
691
692 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
693 pr_debug("dwc3: invalid parameters\n");
694 return -EINVAL;
695 }
696
697 if (!desc->wMaxPacketSize) {
698 pr_debug("dwc3: missing wMaxPacketSize\n");
699 return -EINVAL;
700 }
701
702 dep = to_dwc3_ep(ep);
703 dwc = dep->dwc;
704
Felipe Balbi95ca9612015-12-10 13:08:20 -0600705 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
706 "%s is already enabled\n",
707 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300708 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300709
Felipe Balbi72246da2011-08-19 18:10:58 +0300710 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600711 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300712 spin_unlock_irqrestore(&dwc->lock, flags);
713
714 return ret;
715}
716
717static int dwc3_gadget_ep_disable(struct usb_ep *ep)
718{
719 struct dwc3_ep *dep;
720 struct dwc3 *dwc;
721 unsigned long flags;
722 int ret;
723
724 if (!ep) {
725 pr_debug("dwc3: invalid parameters\n");
726 return -EINVAL;
727 }
728
729 dep = to_dwc3_ep(ep);
730 dwc = dep->dwc;
731
Felipe Balbi95ca9612015-12-10 13:08:20 -0600732 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
733 "%s is already disabled\n",
734 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300735 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300736
Felipe Balbi72246da2011-08-19 18:10:58 +0300737 spin_lock_irqsave(&dwc->lock, flags);
738 ret = __dwc3_gadget_ep_disable(dep);
739 spin_unlock_irqrestore(&dwc->lock, flags);
740
741 return ret;
742}
743
744static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
745 gfp_t gfp_flags)
746{
747 struct dwc3_request *req;
748 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300749
750 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900751 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300752 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300753
754 req->epnum = dep->number;
755 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300756
Felipe Balbi68d34c82016-05-30 13:34:58 +0300757 dep->allocated_requests++;
758
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500759 trace_dwc3_alloc_request(req);
760
Felipe Balbi72246da2011-08-19 18:10:58 +0300761 return &req->request;
762}
763
764static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
765 struct usb_request *request)
766{
767 struct dwc3_request *req = to_dwc3_request(request);
Felipe Balbi68d34c82016-05-30 13:34:58 +0300768 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300769
Felipe Balbi68d34c82016-05-30 13:34:58 +0300770 dep->allocated_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500771 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300772 kfree(req);
773}
774
Felipe Balbi2c78c022016-08-12 13:13:10 +0300775static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep);
776
Felipe Balbic71fc372011-11-22 11:37:34 +0200777/**
778 * dwc3_prepare_one_trb - setup one TRB from one request
779 * @dep: endpoint for which this request is prepared
780 * @req: dwc3_request pointer
781 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200782static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200783 struct dwc3_request *req, dma_addr_t dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300784 unsigned length, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200785{
Felipe Balbif6bafc62012-02-06 11:04:53 +0200786 struct dwc3_trb *trb;
Felipe Balbi3666b622016-09-22 11:01:01 +0300787 struct dwc3 *dwc = dep->dwc;
788 struct usb_gadget *gadget = &dwc->gadget;
789 enum usb_device_speed speed = gadget->speed;
Felipe Balbic71fc372011-11-22 11:37:34 +0200790
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300791 dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s",
Felipe Balbieeb720f2011-11-28 12:46:59 +0200792 dep->name, req, (unsigned long long) dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300793 length, chain ? " chain" : "");
Pratyush Anand915e2022013-01-14 15:59:35 +0530794
Felipe Balbi4faf7552016-04-05 13:14:31 +0300795 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbic71fc372011-11-22 11:37:34 +0200796
Felipe Balbieeb720f2011-11-28 12:46:59 +0200797 if (!req->trb) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200798 dwc3_gadget_move_started_request(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200799 req->trb = trb;
800 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbi4faf7552016-04-05 13:14:31 +0300801 req->first_trb_index = dep->trb_enqueue;
Felipe Balbia9c3ca52016-10-05 14:24:37 +0300802 dep->queued_requests++;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200803 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200804
Felipe Balbief966b92016-04-05 13:09:51 +0300805 dwc3_ep_inc_enq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530806
Felipe Balbif6bafc62012-02-06 11:04:53 +0200807 trb->size = DWC3_TRB_SIZE_LENGTH(length);
808 trb->bpl = lower_32_bits(dma);
809 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200810
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200811 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200812 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200813 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200814 break;
815
816 case USB_ENDPOINT_XFER_ISOC:
Felipe Balbi3666b622016-09-22 11:01:01 +0300817 if (!node) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530818 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi3666b622016-09-22 11:01:01 +0300819
820 if (speed == USB_SPEED_HIGH) {
821 struct usb_ep *ep = &dep->endpoint;
822 trb->size |= DWC3_TRB_SIZE_PCM1(ep->mult - 1);
823 }
824 } else {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530825 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbi3666b622016-09-22 11:01:01 +0300826 }
Felipe Balbica4d44e2016-03-10 13:53:27 +0200827
828 /* always enable Interrupt on Missed ISOC */
829 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200830 break;
831
832 case USB_ENDPOINT_XFER_BULK:
833 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200834 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200835 break;
836 default:
837 /*
838 * This is only possible with faulty memory because we
839 * checked it already :)
840 */
841 BUG();
842 }
843
Felipe Balbica4d44e2016-03-10 13:53:27 +0200844 /* always enable Continue on Short Packet */
845 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600846
Felipe Balbi2c78c022016-08-12 13:13:10 +0300847 if ((!req->request.no_interrupt && !chain) ||
848 (dwc3_calc_trbs_left(dep) == 0))
Felipe Balbica4d44e2016-03-10 13:53:27 +0200849 trb->ctrl |= DWC3_TRB_CTRL_IOC | DWC3_TRB_CTRL_ISP_IMI;
850
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530851 if (chain)
852 trb->ctrl |= DWC3_TRB_CTRL_CHN;
853
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200854 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200855 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
856
857 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500858
859 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200860}
861
John Youn361572b2016-05-19 17:26:17 -0700862/**
863 * dwc3_ep_prev_trb() - Returns the previous TRB in the ring
864 * @dep: The endpoint with the TRB ring
865 * @index: The index of the current TRB in the ring
866 *
867 * Returns the TRB prior to the one pointed to by the index. If the
868 * index is 0, we will wrap backwards, skip the link TRB, and return
869 * the one just before that.
870 */
871static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
872{
Felipe Balbi45438a02016-08-11 12:26:59 +0300873 u8 tmp = index;
John Youn361572b2016-05-19 17:26:17 -0700874
Felipe Balbi45438a02016-08-11 12:26:59 +0300875 if (!tmp)
876 tmp = DWC3_TRB_NUM - 1;
877
878 return &dep->trb_pool[tmp - 1];
John Youn361572b2016-05-19 17:26:17 -0700879}
880
Felipe Balbic4233572016-05-12 14:08:34 +0300881static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
882{
883 struct dwc3_trb *tmp;
John Youn32db3d92016-05-19 17:26:12 -0700884 u8 trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300885
886 /*
887 * If enqueue & dequeue are equal than it is either full or empty.
888 *
889 * One way to know for sure is if the TRB right before us has HWO bit
890 * set or not. If it has, then we're definitely full and can't fit any
891 * more transfers in our ring.
892 */
893 if (dep->trb_enqueue == dep->trb_dequeue) {
John Youn361572b2016-05-19 17:26:17 -0700894 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
895 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
896 return 0;
Felipe Balbic4233572016-05-12 14:08:34 +0300897
898 return DWC3_TRB_NUM - 1;
899 }
900
John Youn9d7aba72016-08-26 18:43:01 -0700901 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
John Youn3de2685f2016-05-23 11:32:45 -0700902 trbs_left &= (DWC3_TRB_NUM - 1);
John Youn32db3d92016-05-19 17:26:12 -0700903
John Youn9d7aba72016-08-26 18:43:01 -0700904 if (dep->trb_dequeue < dep->trb_enqueue)
905 trbs_left--;
906
John Youn32db3d92016-05-19 17:26:12 -0700907 return trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300908}
909
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300910static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300911 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300912{
Felipe Balbi1f512112016-08-12 13:17:27 +0300913 struct scatterlist *sg = req->sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300914 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300915 unsigned int length;
916 dma_addr_t dma;
917 int i;
918
Felipe Balbi1f512112016-08-12 13:17:27 +0300919 for_each_sg(sg, s, req->num_pending_sgs, i) {
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300920 unsigned chain = true;
921
922 length = sg_dma_len(s);
923 dma = sg_dma_address(s);
924
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300925 if (sg_is_last(s))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300926 chain = false;
927
928 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300929 chain, i);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300930
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300931 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300932 break;
933 }
934}
935
936static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300937 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300938{
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300939 unsigned int length;
940 dma_addr_t dma;
941
942 dma = req->request.dma;
943 length = req->request.length;
944
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300945 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300946 false, 0);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300947}
948
Felipe Balbi72246da2011-08-19 18:10:58 +0300949/*
950 * dwc3_prepare_trbs - setup TRBs from requests
951 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +0300952 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800953 * The function goes through the requests list and sets up TRBs for the
954 * transfers. The function returns once there are no more TRBs available or
955 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +0300956 */
Felipe Balbic4233572016-05-12 14:08:34 +0300957static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300958{
Felipe Balbi68e823e2011-11-28 12:25:01 +0200959 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +0300960
961 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
962
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300963 if (!dwc3_calc_trbs_left(dep))
John Youn89bc8562016-05-19 17:26:10 -0700964 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300965
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200966 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +0300967 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300968 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300969 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300970 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300971
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300972 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300973 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300974 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300975}
976
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300977static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
Felipe Balbi72246da2011-08-19 18:10:58 +0300978{
979 struct dwc3_gadget_ep_cmd_params params;
980 struct dwc3_request *req;
981 struct dwc3 *dwc = dep->dwc;
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300982 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +0300983 int ret;
984 u32 cmd;
985
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300986 starting = !(dep->flags & DWC3_EP_BUSY);
Felipe Balbi72246da2011-08-19 18:10:58 +0300987
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300988 dwc3_prepare_trbs(dep);
989 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300990 if (!req) {
991 dep->flags |= DWC3_EP_PENDING_REQUEST;
992 return 0;
993 }
994
995 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +0300996
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300997 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530998 params.param0 = upper_32_bits(req->trb_dma);
999 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001000 cmd = DWC3_DEPCMD_STARTTRANSFER |
1001 DWC3_DEPCMD_PARAM(cmd_param);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301002 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001003 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1004 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301005 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001006
Felipe Balbi2cd47182016-04-12 16:42:43 +03001007 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001008 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001009 /*
1010 * FIXME we need to iterate over the list of requests
1011 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -08001012 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +03001013 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001014 usb_gadget_unmap_request(&dwc->gadget, &req->request,
1015 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +03001016 list_del(&req->list);
1017 return ret;
1018 }
1019
1020 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001021
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001022 if (starting) {
Felipe Balbi2eb88012016-04-12 16:53:39 +03001023 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbib4996a82012-06-06 12:04:13 +03001024 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001025 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001026
Felipe Balbi72246da2011-08-19 18:10:58 +03001027 return 0;
1028}
1029
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301030static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1031 struct dwc3_ep *dep, u32 cur_uf)
1032{
1033 u32 uf;
1034
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001035 if (list_empty(&dep->pending_list)) {
Felipe Balbi73815282015-01-27 13:48:14 -06001036 dwc3_trace(trace_dwc3_gadget,
1037 "ISOC ep %s run out for requests",
1038 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301039 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301040 return;
1041 }
1042
1043 /* 4 micro frames in the future */
1044 uf = cur_uf + dep->interval * 4;
1045
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001046 __dwc3_gadget_kick_transfer(dep, uf);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301047}
1048
1049static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1050 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1051{
1052 u32 cur_uf, mask;
1053
1054 mask = ~(dep->interval - 1);
1055 cur_uf = event->parameters & mask;
1056
1057 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1058}
1059
Felipe Balbi72246da2011-08-19 18:10:58 +03001060static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1061{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001062 struct dwc3 *dwc = dep->dwc;
1063 int ret;
1064
Felipe Balbibb423982015-11-16 15:31:21 -06001065 if (!dep->endpoint.desc) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001066 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001067 "trying to queue request %p to disabled %s",
Felipe Balbibb423982015-11-16 15:31:21 -06001068 &req->request, dep->endpoint.name);
1069 return -ESHUTDOWN;
1070 }
1071
Felipe Balbi3272bad2017-05-17 15:57:45 +03001072 if (WARN(req->dep != dep, "request %pK belongs to '%s'\n",
Felipe Balbibb423982015-11-16 15:31:21 -06001073 &req->request, req->dep->name)) {
Felipe Balbi3272bad2017-05-17 15:57:45 +03001074 dwc3_trace(trace_dwc3_gadget, "request %pK belongs to '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001075 &req->request, req->dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001076 return -EINVAL;
1077 }
1078
Felipe Balbifc8bb912016-05-16 13:14:48 +03001079 pm_runtime_get(dwc->dev);
1080
Felipe Balbi72246da2011-08-19 18:10:58 +03001081 req->request.actual = 0;
1082 req->request.status = -EINPROGRESS;
1083 req->direction = dep->direction;
1084 req->epnum = dep->number;
1085
Felipe Balbife84f522015-09-01 09:01:38 -05001086 trace_dwc3_ep_queue(req);
1087
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001088 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1089 dep->direction);
1090 if (ret)
1091 return ret;
1092
Felipe Balbi1f512112016-08-12 13:17:27 +03001093 req->sg = req->request.sg;
1094 req->num_pending_sgs = req->request.num_mapped_sgs;
1095
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001096 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001097
Felipe Balbid889c232016-09-29 15:44:29 +03001098 /*
1099 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1100 * wait for a XferNotReady event so we will know what's the current
1101 * (micro-)frame number.
1102 *
1103 * Without this trick, we are very, very likely gonna get Bus Expiry
1104 * errors which will force us issue EndTransfer command.
1105 */
1106 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1107 if ((dep->flags & DWC3_EP_PENDING_REQUEST) &&
1108 list_empty(&dep->started_list)) {
Felipe Balbi08a36b52016-08-11 14:27:52 +03001109 dwc3_stop_active_transfer(dwc, dep->number, true);
1110 dep->flags = DWC3_EP_ENABLED;
1111 }
1112 return 0;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001113 }
1114
Felipe Balbi594e1212016-08-24 14:38:10 +03001115 if (!dwc3_calc_trbs_left(dep))
1116 return 0;
Felipe Balbib997ada2012-07-26 13:26:50 +03001117
Felipe Balbi08a36b52016-08-11 14:27:52 +03001118 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbia8f32812015-09-16 10:40:07 -05001119 if (ret && ret != -EBUSY)
Felipe Balbiec5e7952015-11-16 16:04:13 -06001120 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001121 "%s: failed to kick transfers",
Felipe Balbia8f32812015-09-16 10:40:07 -05001122 dep->name);
1123 if (ret == -EBUSY)
1124 ret = 0;
1125
1126 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001127}
1128
Felipe Balbi04c03d12015-12-02 10:06:45 -06001129static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1130 struct usb_request *request)
1131{
1132 dwc3_gadget_ep_free_request(ep, request);
1133}
1134
1135static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1136{
1137 struct dwc3_request *req;
1138 struct usb_request *request;
1139 struct usb_ep *ep = &dep->endpoint;
1140
Felipe Balbi60cfb372016-05-24 13:45:17 +03001141 dwc3_trace(trace_dwc3_gadget, "queueing ZLP");
Felipe Balbi04c03d12015-12-02 10:06:45 -06001142 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1143 if (!request)
1144 return -ENOMEM;
1145
1146 request->length = 0;
1147 request->buf = dwc->zlp_buf;
1148 request->complete = __dwc3_gadget_ep_zlp_complete;
1149
1150 req = to_dwc3_request(request);
1151
1152 return __dwc3_gadget_ep_queue(dep, req);
1153}
1154
Felipe Balbi72246da2011-08-19 18:10:58 +03001155static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1156 gfp_t gfp_flags)
1157{
1158 struct dwc3_request *req = to_dwc3_request(request);
1159 struct dwc3_ep *dep = to_dwc3_ep(ep);
1160 struct dwc3 *dwc = dep->dwc;
1161
1162 unsigned long flags;
1163
1164 int ret;
1165
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001166 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001167 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi04c03d12015-12-02 10:06:45 -06001168
1169 /*
1170 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1171 * setting request->zero, instead of doing magic, we will just queue an
1172 * extra usb_request ourselves so that it gets handled the same way as
1173 * any other request.
1174 */
John Yound92618982015-12-22 12:23:20 -08001175 if (ret == 0 && request->zero && request->length &&
1176 (request->length % ep->maxpacket == 0))
Felipe Balbi04c03d12015-12-02 10:06:45 -06001177 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1178
Felipe Balbi72246da2011-08-19 18:10:58 +03001179 spin_unlock_irqrestore(&dwc->lock, flags);
1180
1181 return ret;
1182}
1183
1184static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1185 struct usb_request *request)
1186{
1187 struct dwc3_request *req = to_dwc3_request(request);
1188 struct dwc3_request *r = NULL;
1189
1190 struct dwc3_ep *dep = to_dwc3_ep(ep);
1191 struct dwc3 *dwc = dep->dwc;
1192
1193 unsigned long flags;
1194 int ret = 0;
1195
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001196 trace_dwc3_ep_dequeue(req);
1197
Felipe Balbi72246da2011-08-19 18:10:58 +03001198 spin_lock_irqsave(&dwc->lock, flags);
1199
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001200 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001201 if (r == req)
1202 break;
1203 }
1204
1205 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001206 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001207 if (r == req)
1208 break;
1209 }
1210 if (r == req) {
1211 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001212 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301213 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001214 }
Felipe Balbi3272bad2017-05-17 15:57:45 +03001215 dev_err(dwc->dev, "request %pK was not queued to %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001216 request, ep->name);
1217 ret = -EINVAL;
1218 goto out0;
1219 }
1220
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301221out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001222 /* giveback the request */
1223 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1224
1225out0:
1226 spin_unlock_irqrestore(&dwc->lock, flags);
1227
1228 return ret;
1229}
1230
Felipe Balbi7a608552014-09-24 14:19:52 -05001231int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001232{
1233 struct dwc3_gadget_ep_cmd_params params;
1234 struct dwc3 *dwc = dep->dwc;
1235 int ret;
1236
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001237 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1238 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1239 return -EINVAL;
1240 }
1241
Felipe Balbi72246da2011-08-19 18:10:58 +03001242 memset(&params, 0x00, sizeof(params));
1243
1244 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001245 struct dwc3_trb *trb;
1246
1247 unsigned transfer_in_flight;
1248 unsigned started;
1249
Felipe Balbi3ccf60e2017-01-19 13:38:42 +02001250 if (dep->flags & DWC3_EP_STALL)
1251 return 0;
1252
Felipe Balbi69450c42016-05-30 13:37:02 +03001253 if (dep->number > 1)
1254 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1255 else
1256 trb = &dwc->ep0_trb[dep->trb_enqueue];
1257
1258 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1259 started = !list_empty(&dep->started_list);
1260
1261 if (!protocol && ((dep->direction && transfer_in_flight) ||
1262 (!dep->direction && started))) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001263 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi052ba52ef2016-04-05 15:05:05 +03001264 "%s: pending request, cannot halt",
Felipe Balbi7a608552014-09-24 14:19:52 -05001265 dep->name);
1266 return -EAGAIN;
1267 }
1268
Felipe Balbi2cd47182016-04-12 16:42:43 +03001269 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1270 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001271 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001272 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001273 dep->name);
1274 else
1275 dep->flags |= DWC3_EP_STALL;
1276 } else {
Felipe Balbi3ccf60e2017-01-19 13:38:42 +02001277 if (!(dep->flags & DWC3_EP_STALL))
1278 return 0;
Felipe Balbi2cd47182016-04-12 16:42:43 +03001279
John Youn50c763f2016-05-31 17:49:56 -07001280 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001281 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001282 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001283 dep->name);
1284 else
Alan Sterna535d812013-11-01 12:05:12 -04001285 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001286 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001287
Felipe Balbi72246da2011-08-19 18:10:58 +03001288 return ret;
1289}
1290
1291static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1292{
1293 struct dwc3_ep *dep = to_dwc3_ep(ep);
1294 struct dwc3 *dwc = dep->dwc;
1295
1296 unsigned long flags;
1297
1298 int ret;
1299
1300 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001301 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001302 spin_unlock_irqrestore(&dwc->lock, flags);
1303
1304 return ret;
1305}
1306
1307static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1308{
1309 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001310 struct dwc3 *dwc = dep->dwc;
1311 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001312 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001313
Paul Zimmerman249a4562012-02-24 17:32:16 -08001314 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001315 dep->flags |= DWC3_EP_WEDGE;
1316
Pratyush Anand08f0d962012-06-25 22:40:43 +05301317 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001318 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301319 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001320 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001321 spin_unlock_irqrestore(&dwc->lock, flags);
1322
1323 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001324}
1325
1326/* -------------------------------------------------------------------------- */
1327
1328static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1329 .bLength = USB_DT_ENDPOINT_SIZE,
1330 .bDescriptorType = USB_DT_ENDPOINT,
1331 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1332};
1333
1334static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1335 .enable = dwc3_gadget_ep0_enable,
1336 .disable = dwc3_gadget_ep0_disable,
1337 .alloc_request = dwc3_gadget_ep_alloc_request,
1338 .free_request = dwc3_gadget_ep_free_request,
1339 .queue = dwc3_gadget_ep0_queue,
1340 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301341 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001342 .set_wedge = dwc3_gadget_ep_set_wedge,
1343};
1344
1345static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1346 .enable = dwc3_gadget_ep_enable,
1347 .disable = dwc3_gadget_ep_disable,
1348 .alloc_request = dwc3_gadget_ep_alloc_request,
1349 .free_request = dwc3_gadget_ep_free_request,
1350 .queue = dwc3_gadget_ep_queue,
1351 .dequeue = dwc3_gadget_ep_dequeue,
1352 .set_halt = dwc3_gadget_ep_set_halt,
1353 .set_wedge = dwc3_gadget_ep_set_wedge,
1354};
1355
1356/* -------------------------------------------------------------------------- */
1357
1358static int dwc3_gadget_get_frame(struct usb_gadget *g)
1359{
1360 struct dwc3 *dwc = gadget_to_dwc(g);
1361 u32 reg;
1362
1363 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1364 return DWC3_DSTS_SOFFN(reg);
1365}
1366
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001367static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001368{
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001369 int retries;
Felipe Balbi72246da2011-08-19 18:10:58 +03001370
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001371 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001372 u32 reg;
1373
Felipe Balbi72246da2011-08-19 18:10:58 +03001374 u8 link_state;
1375 u8 speed;
1376
Felipe Balbi72246da2011-08-19 18:10:58 +03001377 /*
1378 * According to the Databook Remote wakeup request should
1379 * be issued only when the device is in early suspend state.
1380 *
1381 * We can check that via USB Link State bits in DSTS register.
1382 */
1383 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1384
1385 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001386 if ((speed == DWC3_DSTS_SUPERSPEED) ||
1387 (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001388 dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed");
Felipe Balbi6b742892016-05-13 10:19:42 +03001389 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001390 }
1391
1392 link_state = DWC3_DSTS_USBLNKST(reg);
1393
1394 switch (link_state) {
1395 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1396 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1397 break;
1398 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06001399 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001400 "can't wakeup from '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001401 dwc3_gadget_link_string(link_state));
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001402 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001403 }
1404
Felipe Balbi8598bde2012-01-02 18:55:57 +02001405 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1406 if (ret < 0) {
1407 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001408 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001409 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001410
Paul Zimmerman802fde92012-04-27 13:10:52 +03001411 /* Recent versions do this automatically */
1412 if (dwc->revision < DWC3_REVISION_194A) {
1413 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001414 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001415 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1416 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1417 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001418
Paul Zimmerman1d046792012-02-15 18:56:56 -08001419 /* poll until Link State changes to ON */
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001420 retries = 20000;
Felipe Balbi72246da2011-08-19 18:10:58 +03001421
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001422 while (retries--) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001423 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1424
1425 /* in HS, means ON */
1426 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1427 break;
1428 }
1429
1430 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1431 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001432 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001433 }
1434
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001435 return 0;
1436}
1437
1438static int dwc3_gadget_wakeup(struct usb_gadget *g)
1439{
1440 struct dwc3 *dwc = gadget_to_dwc(g);
1441 unsigned long flags;
1442 int ret;
1443
1444 spin_lock_irqsave(&dwc->lock, flags);
1445 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001446 spin_unlock_irqrestore(&dwc->lock, flags);
1447
1448 return ret;
1449}
1450
1451static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1452 int is_selfpowered)
1453{
1454 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001455 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001456
Paul Zimmerman249a4562012-02-24 17:32:16 -08001457 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001458 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001459 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001460
1461 return 0;
1462}
1463
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001464static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001465{
1466 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001467 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001468
Felipe Balbifc8bb912016-05-16 13:14:48 +03001469 if (pm_runtime_suspended(dwc->dev))
1470 return 0;
1471
Felipe Balbi72246da2011-08-19 18:10:58 +03001472 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001473 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001474 if (dwc->revision <= DWC3_REVISION_187A) {
1475 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1476 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1477 }
1478
1479 if (dwc->revision >= DWC3_REVISION_194A)
1480 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1481 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001482
1483 if (dwc->has_hibernation)
1484 reg |= DWC3_DCTL_KEEP_CONNECT;
1485
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001486 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001487 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001488 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001489
1490 if (dwc->has_hibernation && !suspend)
1491 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1492
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001493 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001494 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001495
1496 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1497
1498 do {
1499 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001500 reg &= DWC3_DSTS_DEVCTRLHLT;
1501 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001502
1503 if (!timeout)
1504 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001505
Felipe Balbi73815282015-01-27 13:48:14 -06001506 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
Felipe Balbi72246da2011-08-19 18:10:58 +03001507 dwc->gadget_driver
1508 ? dwc->gadget_driver->function : "no-function",
1509 is_on ? "connect" : "disconnect");
Pratyush Anand6f17f742012-07-02 10:21:55 +05301510
1511 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001512}
1513
1514static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1515{
1516 struct dwc3 *dwc = gadget_to_dwc(g);
1517 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301518 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001519
1520 is_on = !!is_on;
1521
1522 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001523 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001524 spin_unlock_irqrestore(&dwc->lock, flags);
1525
Pratyush Anand6f17f742012-07-02 10:21:55 +05301526 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001527}
1528
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001529static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1530{
1531 u32 reg;
1532
1533 /* Enable all but Start and End of Frame IRQs */
1534 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1535 DWC3_DEVTEN_EVNTOVERFLOWEN |
1536 DWC3_DEVTEN_CMDCMPLTEN |
1537 DWC3_DEVTEN_ERRTICERREN |
1538 DWC3_DEVTEN_WKUPEVTEN |
1539 DWC3_DEVTEN_ULSTCNGEN |
1540 DWC3_DEVTEN_CONNECTDONEEN |
1541 DWC3_DEVTEN_USBRSTEN |
1542 DWC3_DEVTEN_DISCONNEVTEN);
1543
1544 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1545}
1546
1547static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1548{
1549 /* mask all interrupts */
1550 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1551}
1552
1553static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001554static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001555
Felipe Balbi4e994722016-05-13 14:09:59 +03001556/**
1557 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
1558 * dwc: pointer to our context structure
1559 *
1560 * The following looks like complex but it's actually very simple. In order to
1561 * calculate the number of packets we can burst at once on OUT transfers, we're
1562 * gonna use RxFIFO size.
1563 *
1564 * To calculate RxFIFO size we need two numbers:
1565 * MDWIDTH = size, in bits, of the internal memory bus
1566 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1567 *
1568 * Given these two numbers, the formula is simple:
1569 *
1570 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1571 *
1572 * 24 bytes is for 3x SETUP packets
1573 * 16 bytes is a clock domain crossing tolerance
1574 *
1575 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1576 */
1577static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1578{
1579 u32 ram2_depth;
1580 u32 mdwidth;
1581 u32 nump;
1582 u32 reg;
1583
1584 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1585 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1586
1587 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1588 nump = min_t(u32, nump, 16);
1589
1590 /* update NumP */
1591 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1592 reg &= ~DWC3_DCFG_NUMP_MASK;
1593 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1594 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1595}
1596
Felipe Balbid7be2952016-05-04 15:49:37 +03001597static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001598{
Felipe Balbi72246da2011-08-19 18:10:58 +03001599 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001600 int ret = 0;
1601 u32 reg;
1602
Felipe Balbi72246da2011-08-19 18:10:58 +03001603 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1604 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001605
1606 /**
1607 * WORKAROUND: DWC3 revision < 2.20a have an issue
1608 * which would cause metastability state on Run/Stop
1609 * bit if we try to force the IP to USB2-only mode.
1610 *
1611 * Because of that, we cannot configure the IP to any
1612 * speed other than the SuperSpeed
1613 *
1614 * Refers to:
1615 *
1616 * STAR#9000525659: Clock Domain Crossing on DCTL in
1617 * USB 2.0 Mode
1618 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001619 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001620 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001621 } else {
1622 switch (dwc->maximum_speed) {
1623 case USB_SPEED_LOW:
John Youn2da9ad72016-05-20 16:34:26 -07001624 reg |= DWC3_DCFG_LOWSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001625 break;
1626 case USB_SPEED_FULL:
Roger Quadros5e3c2922017-01-03 14:32:09 +02001627 reg |= DWC3_DCFG_FULLSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001628 break;
1629 case USB_SPEED_HIGH:
John Youn2da9ad72016-05-20 16:34:26 -07001630 reg |= DWC3_DCFG_HIGHSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001631 break;
John Youn75808622016-02-05 17:09:13 -08001632 case USB_SPEED_SUPER_PLUS:
John Youn2da9ad72016-05-20 16:34:26 -07001633 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
John Youn75808622016-02-05 17:09:13 -08001634 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001635 default:
John Youn77966eb2016-02-19 17:31:01 -08001636 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1637 dwc->maximum_speed);
1638 /* fall through */
1639 case USB_SPEED_SUPER:
1640 reg |= DWC3_DCFG_SUPERSPEED;
1641 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001642 }
1643 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001644 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1645
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001646 /*
1647 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1648 * field instead of letting dwc3 itself calculate that automatically.
1649 *
1650 * This way, we maximize the chances that we'll be able to get several
1651 * bursts of data without going through any sort of endpoint throttling.
1652 */
1653 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1654 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1655 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1656
Felipe Balbi4e994722016-05-13 14:09:59 +03001657 dwc3_gadget_setup_nump(dwc);
1658
Felipe Balbi72246da2011-08-19 18:10:58 +03001659 /* Start with SuperSpeed Default */
1660 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1661
1662 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001663 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1664 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001665 if (ret) {
1666 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001667 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001668 }
1669
1670 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001671 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1672 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001673 if (ret) {
1674 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001675 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001676 }
1677
1678 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001679 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001680 dwc3_ep0_out_start(dwc);
1681
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001682 dwc3_gadget_enable_irq(dwc);
1683
Felipe Balbid7be2952016-05-04 15:49:37 +03001684 return 0;
1685
1686err1:
1687 __dwc3_gadget_ep_disable(dwc->eps[0]);
1688
1689err0:
1690 return ret;
1691}
1692
1693static int dwc3_gadget_start(struct usb_gadget *g,
1694 struct usb_gadget_driver *driver)
1695{
1696 struct dwc3 *dwc = gadget_to_dwc(g);
1697 unsigned long flags;
1698 int ret = 0;
1699 int irq;
1700
Roger Quadros9522def2016-06-10 14:48:38 +03001701 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03001702 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1703 IRQF_SHARED, "dwc3", dwc->ev_buf);
1704 if (ret) {
1705 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1706 irq, ret);
1707 goto err0;
1708 }
1709
1710 spin_lock_irqsave(&dwc->lock, flags);
1711 if (dwc->gadget_driver) {
1712 dev_err(dwc->dev, "%s is already bound to %s\n",
1713 dwc->gadget.name,
1714 dwc->gadget_driver->driver.name);
1715 ret = -EBUSY;
1716 goto err1;
1717 }
1718
1719 dwc->gadget_driver = driver;
1720
Felipe Balbifc8bb912016-05-16 13:14:48 +03001721 if (pm_runtime_active(dwc->dev))
1722 __dwc3_gadget_start(dwc);
1723
Felipe Balbi72246da2011-08-19 18:10:58 +03001724 spin_unlock_irqrestore(&dwc->lock, flags);
1725
1726 return 0;
1727
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001728err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001729 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001730 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001731
1732err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001733 return ret;
1734}
1735
Felipe Balbid7be2952016-05-04 15:49:37 +03001736static void __dwc3_gadget_stop(struct dwc3 *dwc)
1737{
Baolin Wangda1410b2016-06-20 16:19:48 +08001738 if (pm_runtime_suspended(dwc->dev))
1739 return;
1740
Felipe Balbid7be2952016-05-04 15:49:37 +03001741 dwc3_gadget_disable_irq(dwc);
1742 __dwc3_gadget_ep_disable(dwc->eps[0]);
1743 __dwc3_gadget_ep_disable(dwc->eps[1]);
1744}
1745
Felipe Balbi22835b82014-10-17 12:05:12 -05001746static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03001747{
1748 struct dwc3 *dwc = gadget_to_dwc(g);
1749 unsigned long flags;
1750
1751 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001752 __dwc3_gadget_stop(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001753 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001754 spin_unlock_irqrestore(&dwc->lock, flags);
1755
Felipe Balbi3f308d12016-05-16 14:17:06 +03001756 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001757
Felipe Balbi72246da2011-08-19 18:10:58 +03001758 return 0;
1759}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001760
Felipe Balbi72246da2011-08-19 18:10:58 +03001761static const struct usb_gadget_ops dwc3_gadget_ops = {
1762 .get_frame = dwc3_gadget_get_frame,
1763 .wakeup = dwc3_gadget_wakeup,
1764 .set_selfpowered = dwc3_gadget_set_selfpowered,
1765 .pullup = dwc3_gadget_pullup,
1766 .udc_start = dwc3_gadget_start,
1767 .udc_stop = dwc3_gadget_stop,
1768};
1769
1770/* -------------------------------------------------------------------------- */
1771
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001772static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1773 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001774{
1775 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001776 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001777
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001778 for (i = 0; i < num; i++) {
John Yound07fa662016-05-23 11:32:43 -07001779 u8 epnum = (i << 1) | (direction ? 1 : 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03001780
Felipe Balbi72246da2011-08-19 18:10:58 +03001781 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001782 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001783 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03001784
1785 dep->dwc = dwc;
1786 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001787 dep->direction = !!direction;
Felipe Balbi2eb88012016-04-12 16:53:39 +03001788 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
Felipe Balbi72246da2011-08-19 18:10:58 +03001789 dwc->eps[epnum] = dep;
1790
1791 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1792 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001793
Felipe Balbi72246da2011-08-19 18:10:58 +03001794 dep->endpoint.name = dep->name;
Felipe Balbi74674cb2016-04-13 16:44:39 +03001795 spin_lock_init(&dep->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001796
Felipe Balbi73815282015-01-27 13:48:14 -06001797 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
Felipe Balbi653df352013-07-12 19:11:57 +03001798
Felipe Balbi72246da2011-08-19 18:10:58 +03001799 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001800 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301801 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001802 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1803 if (!epnum)
1804 dwc->gadget.ep0 = &dep->endpoint;
1805 } else {
1806 int ret;
1807
Robert Baldygae117e742013-12-13 12:23:38 +01001808 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001809 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001810 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1811 list_add_tail(&dep->endpoint.ep_list,
1812 &dwc->gadget.ep_list);
1813
1814 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001815 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001816 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001817 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001818
Robert Baldygaa474d3b2015-07-31 16:00:19 +02001819 if (epnum == 0 || epnum == 1) {
1820 dep->endpoint.caps.type_control = true;
1821 } else {
1822 dep->endpoint.caps.type_iso = true;
1823 dep->endpoint.caps.type_bulk = true;
1824 dep->endpoint.caps.type_int = true;
1825 }
1826
1827 dep->endpoint.caps.dir_in = !!direction;
1828 dep->endpoint.caps.dir_out = !direction;
1829
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001830 INIT_LIST_HEAD(&dep->pending_list);
1831 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001832 }
1833
1834 return 0;
1835}
1836
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001837static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1838{
1839 int ret;
1840
1841 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1842
1843 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1844 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001845 dwc3_trace(trace_dwc3_gadget,
1846 "failed to allocate OUT endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001847 return ret;
1848 }
1849
1850 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1851 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001852 dwc3_trace(trace_dwc3_gadget,
1853 "failed to allocate IN endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001854 return ret;
1855 }
1856
1857 return 0;
1858}
1859
Felipe Balbi72246da2011-08-19 18:10:58 +03001860static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1861{
1862 struct dwc3_ep *dep;
1863 u8 epnum;
1864
1865 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1866 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001867 if (!dep)
1868 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301869 /*
1870 * Physical endpoints 0 and 1 are special; they form the
1871 * bi-directional USB endpoint 0.
1872 *
1873 * For those two physical endpoints, we don't allocate a TRB
1874 * pool nor do we add them the endpoints list. Due to that, we
1875 * shouldn't do these two operations otherwise we would end up
1876 * with all sorts of bugs when removing dwc3.ko.
1877 */
1878 if (epnum != 0 && epnum != 1) {
1879 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001880 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301881 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001882
1883 kfree(dep);
1884 }
1885}
1886
Felipe Balbi72246da2011-08-19 18:10:58 +03001887/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02001888
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301889static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1890 struct dwc3_request *req, struct dwc3_trb *trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001891 const struct dwc3_event_depevt *event, int status,
1892 int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301893{
1894 unsigned int count;
1895 unsigned int s_pkt = 0;
1896 unsigned int trb_status;
1897
Felipe Balbidc55c672016-08-12 13:20:32 +03001898 dwc3_ep_inc_deq(dep);
Felipe Balbia9c3ca52016-10-05 14:24:37 +03001899
1900 if (req->trb == trb)
1901 dep->queued_requests--;
1902
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001903 trace_dwc3_complete_trb(dep, trb);
1904
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001905 /*
1906 * If we're in the middle of series of chained TRBs and we
1907 * receive a short transfer along the way, DWC3 will skip
1908 * through all TRBs including the last TRB in the chain (the
1909 * where CHN bit is zero. DWC3 will also avoid clearing HWO
1910 * bit and SW has to do it manually.
1911 *
1912 * We're going to do that here to avoid problems of HW trying
1913 * to use bogus TRBs for transfers.
1914 */
1915 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
1916 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1917
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301918 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
Felipe Balbia0ad85a2016-08-10 18:07:46 +03001919 return 1;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001920
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301921 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbidc55c672016-08-12 13:20:32 +03001922 req->request.actual += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301923
1924 if (dep->direction) {
1925 if (count) {
1926 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1927 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001928 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001929 "%s: incomplete IN transfer",
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301930 dep->name);
1931 /*
1932 * If missed isoc occurred and there is
1933 * no request queued then issue END
1934 * TRANSFER, so that core generates
1935 * next xfernotready and we will issue
1936 * a fresh START TRANSFER.
1937 * If there are still queued request
1938 * then wait, do not issue either END
1939 * or UPDATE TRANSFER, just attach next
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001940 * request in pending_list during
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301941 * giveback.If any future queued request
1942 * is successfully transferred then we
1943 * will issue UPDATE TRANSFER for all
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001944 * request in the pending_list.
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301945 */
1946 dep->flags |= DWC3_EP_MISSED_ISOC;
1947 } else {
1948 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1949 dep->name);
1950 status = -ECONNRESET;
1951 }
1952 } else {
1953 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1954 }
1955 } else {
1956 if (count && (event->status & DEPEVT_STATUS_SHORT))
1957 s_pkt = 1;
1958 }
1959
Felipe Balbi7c705df2016-08-10 12:35:30 +03001960 if (s_pkt && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301961 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03001962
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301963 if ((event->status & DEPEVT_STATUS_IOC) &&
1964 (trb->ctrl & DWC3_TRB_CTRL_IOC))
1965 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03001966
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301967 return 0;
1968}
1969
Felipe Balbi72246da2011-08-19 18:10:58 +03001970static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
1971 const struct dwc3_event_depevt *event, int status)
1972{
Felipe Balbi31162af2016-08-11 14:38:37 +03001973 struct dwc3_request *req, *n;
Felipe Balbif6bafc62012-02-06 11:04:53 +02001974 struct dwc3_trb *trb;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02001975 bool ioc = false;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301976 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001977
Felipe Balbi31162af2016-08-11 14:38:37 +03001978 list_for_each_entry_safe(req, n, &dep->started_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03001979 unsigned length;
1980 unsigned actual;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001981 int chain;
1982
Felipe Balbi1f512112016-08-12 13:17:27 +03001983 length = req->request.length;
1984 chain = req->num_pending_sgs > 0;
Felipe Balbi31162af2016-08-11 14:38:37 +03001985 if (chain) {
Felipe Balbi1f512112016-08-12 13:17:27 +03001986 struct scatterlist *sg = req->sg;
Felipe Balbi31162af2016-08-11 14:38:37 +03001987 struct scatterlist *s;
Felipe Balbi1f512112016-08-12 13:17:27 +03001988 unsigned int pending = req->num_pending_sgs;
Felipe Balbi31162af2016-08-11 14:38:37 +03001989 unsigned int i;
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06001990
Felipe Balbi1f512112016-08-12 13:17:27 +03001991 for_each_sg(sg, s, pending, i) {
Felipe Balbi31162af2016-08-11 14:38:37 +03001992 trb = &dep->trb_pool[dep->trb_dequeue];
Felipe Balbic7de5732016-07-29 03:17:58 +03001993
Felipe Balbi1f512112016-08-12 13:17:27 +03001994 req->sg = sg_next(s);
1995 req->num_pending_sgs--;
1996
Felipe Balbi31162af2016-08-11 14:38:37 +03001997 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
1998 event, status, chain);
Felipe Balbi1f512112016-08-12 13:17:27 +03001999 if (ret)
2000 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03002001 }
2002 } else {
Felipe Balbi737f1ae2016-08-11 12:24:27 +03002003 trb = &dep->trb_pool[dep->trb_dequeue];
Ville Syrjäläd115d702015-08-31 19:48:28 +03002004 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002005 event, status, chain);
Felipe Balbi31162af2016-08-11 14:38:37 +03002006 }
Ville Syrjäläd115d702015-08-31 19:48:28 +03002007
Felipe Balbic7de5732016-07-29 03:17:58 +03002008 /*
2009 * We assume here we will always receive the entire data block
2010 * which we should receive. Meaning, if we program RX to
2011 * receive 4K but we receive only 2K, we assume that's all we
2012 * should receive and we simply bounce the request back to the
2013 * gadget driver for further processing.
2014 */
Felipe Balbi1f512112016-08-12 13:17:27 +03002015 actual = length - req->request.actual;
2016 req->request.actual = actual;
2017
2018 if (ret && chain && (actual < length) && req->num_pending_sgs)
2019 return __dwc3_gadget_kick_transfer(dep, 0);
2020
Ville Syrjäläd115d702015-08-31 19:48:28 +03002021 dwc3_gadget_giveback(dep, req, status);
2022
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002023 if (ret) {
2024 if ((event->status & DEPEVT_STATUS_IOC) &&
2025 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2026 ioc = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002027 break;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002028 }
Felipe Balbi31162af2016-08-11 14:38:37 +03002029 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002030
Felipe Balbi4cb42212016-05-18 12:37:21 +03002031 /*
2032 * Our endpoint might get disabled by another thread during
2033 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2034 * early on so DWC3_EP_BUSY flag gets cleared
2035 */
2036 if (!dep->endpoint.desc)
2037 return 1;
2038
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302039 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002040 list_empty(&dep->started_list)) {
2041 if (list_empty(&dep->pending_list)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302042 /*
2043 * If there is no entry in request list then do
2044 * not issue END TRANSFER now. Just set PENDING
2045 * flag, so that END TRANSFER is issued when an
2046 * entry is added into request list.
2047 */
2048 dep->flags = DWC3_EP_PENDING_REQUEST;
2049 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03002050 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302051 dep->flags = DWC3_EP_ENABLED;
2052 }
Pratyush Anand7efea862013-01-14 15:59:32 +05302053 return 1;
2054 }
2055
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002056 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && ioc)
2057 return 0;
2058
Felipe Balbi72246da2011-08-19 18:10:58 +03002059 return 1;
2060}
2061
2062static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09002063 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002064{
2065 unsigned status = 0;
2066 int clean_busy;
Felipe Balbie18b7972015-05-29 10:06:38 -05002067 u32 is_xfer_complete;
2068
2069 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
Felipe Balbi72246da2011-08-19 18:10:58 +03002070
2071 if (event->status & DEPEVT_STATUS_BUSERR)
2072 status = -ECONNRESET;
2073
Paul Zimmerman1d046792012-02-15 18:56:56 -08002074 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Felipe Balbi4cb42212016-05-18 12:37:21 +03002075 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
Felipe Balbie18b7972015-05-29 10:06:38 -05002076 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
Felipe Balbi72246da2011-08-19 18:10:58 +03002077 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03002078
2079 /*
2080 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2081 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2082 */
2083 if (dwc->revision < DWC3_REVISION_183A) {
2084 u32 reg;
2085 int i;
2086
2087 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002088 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002089
2090 if (!(dep->flags & DWC3_EP_ENABLED))
2091 continue;
2092
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002093 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002094 return;
2095 }
2096
2097 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2098 reg |= dwc->u1u2;
2099 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2100
2101 dwc->u1u2 = 0;
2102 }
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002103
Felipe Balbi4cb42212016-05-18 12:37:21 +03002104 /*
2105 * Our endpoint might get disabled by another thread during
2106 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2107 * early on so DWC3_EP_BUSY flag gets cleared
2108 */
2109 if (!dep->endpoint.desc)
2110 return;
2111
Felipe Balbie6e709b2015-09-28 15:16:56 -05002112 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002113 int ret;
2114
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002115 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002116 if (!ret || ret == -EBUSY)
2117 return;
2118 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002119}
2120
Felipe Balbi72246da2011-08-19 18:10:58 +03002121static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2122 const struct dwc3_event_depevt *event)
2123{
2124 struct dwc3_ep *dep;
2125 u8 epnum = event->endpoint_number;
2126
2127 dep = dwc->eps[epnum];
2128
Felipe Balbi3336abb2012-06-06 09:19:35 +03002129 if (!(dep->flags & DWC3_EP_ENABLED))
2130 return;
2131
Felipe Balbi72246da2011-08-19 18:10:58 +03002132 if (epnum == 0 || epnum == 1) {
2133 dwc3_ep0_interrupt(dwc, event);
2134 return;
2135 }
2136
2137 switch (event->endpoint_event) {
2138 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03002139 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08002140
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002141 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06002142 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002143 "%s is an Isochronous endpoint",
Felipe Balbi72246da2011-08-19 18:10:58 +03002144 dep->name);
2145 return;
2146 }
2147
Jingoo Han029d97f2014-07-04 15:00:51 +09002148 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002149 break;
2150 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09002151 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002152 break;
2153 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002154 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002155 dwc3_gadget_start_isoc(dwc, dep, event);
2156 } else {
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002157 int active;
Felipe Balbi72246da2011-08-19 18:10:58 +03002158 int ret;
2159
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002160 active = event->status & DEPEVT_STATUS_TRANSFER_ACTIVE;
2161
Felipe Balbi73815282015-01-27 13:48:14 -06002162 dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002163 dep->name, active ? "Transfer Active"
Felipe Balbi72246da2011-08-19 18:10:58 +03002164 : "Transfer Not Active");
2165
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002166 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002167 if (!ret || ret == -EBUSY)
2168 return;
2169
Felipe Balbiec5e7952015-11-16 16:04:13 -06002170 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002171 "%s: failed to kick transfers",
Felipe Balbi72246da2011-08-19 18:10:58 +03002172 dep->name);
2173 }
2174
2175 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002176 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002177 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002178 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2179 dep->name);
2180 return;
2181 }
2182
2183 switch (event->status) {
2184 case DEPEVT_STREAMEVT_FOUND:
Felipe Balbi73815282015-01-27 13:48:14 -06002185 dwc3_trace(trace_dwc3_gadget,
2186 "Stream %d found and started",
Felipe Balbi879631a2011-09-30 10:58:47 +03002187 event->parameters);
2188
2189 break;
2190 case DEPEVT_STREAMEVT_NOTFOUND:
2191 /* FALLTHROUGH */
2192 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06002193 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002194 "unable to find suitable stream");
Felipe Balbi879631a2011-09-30 10:58:47 +03002195 }
2196 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002197 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi60cfb372016-05-24 13:45:17 +03002198 dwc3_trace(trace_dwc3_gadget, "%s FIFO Overrun", dep->name);
Felipe Balbi72246da2011-08-19 18:10:58 +03002199 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002200 case DWC3_DEPEVT_EPCMDCMPLT:
Felipe Balbi73815282015-01-27 13:48:14 -06002201 dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002202 break;
2203 }
2204}
2205
2206static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2207{
2208 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2209 spin_unlock(&dwc->lock);
2210 dwc->gadget_driver->disconnect(&dwc->gadget);
2211 spin_lock(&dwc->lock);
2212 }
2213}
2214
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002215static void dwc3_suspend_gadget(struct dwc3 *dwc)
2216{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002217 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002218 spin_unlock(&dwc->lock);
2219 dwc->gadget_driver->suspend(&dwc->gadget);
2220 spin_lock(&dwc->lock);
2221 }
2222}
2223
2224static void dwc3_resume_gadget(struct dwc3 *dwc)
2225{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002226 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002227 spin_unlock(&dwc->lock);
2228 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002229 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002230 }
2231}
2232
2233static void dwc3_reset_gadget(struct dwc3 *dwc)
2234{
2235 if (!dwc->gadget_driver)
2236 return;
2237
2238 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2239 spin_unlock(&dwc->lock);
2240 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002241 spin_lock(&dwc->lock);
2242 }
2243}
2244
Paul Zimmermanb992e682012-04-27 14:17:35 +03002245static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002246{
2247 struct dwc3_ep *dep;
2248 struct dwc3_gadget_ep_cmd_params params;
2249 u32 cmd;
2250 int ret;
2251
2252 dep = dwc->eps[epnum];
2253
Felipe Balbib4996a82012-06-06 12:04:13 +03002254 if (!dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302255 return;
2256
Pratyush Anand57911502012-07-06 15:19:10 +05302257 /*
2258 * NOTICE: We are violating what the Databook says about the
2259 * EndTransfer command. Ideally we would _always_ wait for the
2260 * EndTransfer Command Completion IRQ, but that's causing too
2261 * much trouble synchronizing between us and gadget driver.
2262 *
2263 * We have discussed this with the IP Provider and it was
2264 * suggested to giveback all requests here, but give HW some
2265 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002266 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302267 *
2268 * Note also that a similar handling was tested by Synopsys
2269 * (thanks a lot Paul) and nothing bad has come out of it.
2270 * In short, what we're doing is:
2271 *
2272 * - Issue EndTransfer WITH CMDIOC bit set
2273 * - Wait 100us
John Youn06281d42016-08-22 15:39:13 -07002274 *
2275 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2276 * supports a mode to work around the above limitation. The
2277 * software can poll the CMDACT bit in the DEPCMD register
2278 * after issuing a EndTransfer command. This mode is enabled
2279 * by writing GUCTL2[14]. This polling is already done in the
2280 * dwc3_send_gadget_ep_cmd() function so if the mode is
2281 * enabled, the EndTransfer command will have completed upon
2282 * returning from this function and we don't need to delay for
2283 * 100us.
2284 *
2285 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05302286 */
2287
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302288 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002289 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2290 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002291 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302292 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002293 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302294 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002295 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002296 dep->flags &= ~DWC3_EP_BUSY;
John Youn06281d42016-08-22 15:39:13 -07002297
2298 if (dwc3_is_usb31(dwc) || dwc->revision < DWC3_REVISION_310A)
2299 udelay(100);
Felipe Balbi72246da2011-08-19 18:10:58 +03002300}
2301
2302static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2303{
2304 u32 epnum;
2305
2306 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2307 struct dwc3_ep *dep;
2308
2309 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002310 if (!dep)
2311 continue;
2312
Felipe Balbi72246da2011-08-19 18:10:58 +03002313 if (!(dep->flags & DWC3_EP_ENABLED))
2314 continue;
2315
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02002316 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002317 }
2318}
2319
2320static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2321{
2322 u32 epnum;
2323
2324 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2325 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002326 int ret;
2327
2328 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002329 if (!dep)
2330 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002331
2332 if (!(dep->flags & DWC3_EP_STALL))
2333 continue;
2334
2335 dep->flags &= ~DWC3_EP_STALL;
2336
John Youn50c763f2016-05-31 17:49:56 -07002337 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002338 WARN_ON_ONCE(ret);
2339 }
2340}
2341
2342static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2343{
Felipe Balbic4430a22012-05-24 10:30:01 +03002344 int reg;
2345
Felipe Balbi72246da2011-08-19 18:10:58 +03002346 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2347 reg &= ~DWC3_DCTL_INITU1ENA;
2348 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2349
2350 reg &= ~DWC3_DCTL_INITU2ENA;
2351 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002352
Felipe Balbi72246da2011-08-19 18:10:58 +03002353 dwc3_disconnect_gadget(dwc);
2354
2355 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002356 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002357 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002358
2359 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002360}
2361
Felipe Balbi72246da2011-08-19 18:10:58 +03002362static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2363{
2364 u32 reg;
2365
Felipe Balbifc8bb912016-05-16 13:14:48 +03002366 dwc->connected = true;
2367
Felipe Balbidf62df52011-10-14 15:11:49 +03002368 /*
2369 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2370 * would cause a missing Disconnect Event if there's a
2371 * pending Setup Packet in the FIFO.
2372 *
2373 * There's no suggested workaround on the official Bug
2374 * report, which states that "unless the driver/application
2375 * is doing any special handling of a disconnect event,
2376 * there is no functional issue".
2377 *
2378 * Unfortunately, it turns out that we _do_ some special
2379 * handling of a disconnect event, namely complete all
2380 * pending transfers, notify gadget driver of the
2381 * disconnection, and so on.
2382 *
2383 * Our suggested workaround is to follow the Disconnect
2384 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002385 * flag. Such flag gets set whenever we have a SETUP_PENDING
2386 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002387 * same endpoint.
2388 *
2389 * Refers to:
2390 *
2391 * STAR#9000466709: RTL: Device : Disconnect event not
2392 * generated if setup packet pending in FIFO
2393 */
2394 if (dwc->revision < DWC3_REVISION_188A) {
2395 if (dwc->setup_packet_pending)
2396 dwc3_gadget_disconnect_interrupt(dwc);
2397 }
2398
Felipe Balbi8e744752014-11-06 14:27:53 +08002399 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002400
2401 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2402 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2403 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002404 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002405
2406 dwc3_stop_active_transfers(dwc);
2407 dwc3_clear_stall_all_ep(dwc);
2408
2409 /* Reset device address to zero */
2410 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2411 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2412 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002413}
2414
2415static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2416{
2417 u32 reg;
2418 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2419
2420 /*
2421 * We change the clock only at SS but I dunno why I would want to do
2422 * this. Maybe it becomes part of the power saving plan.
2423 */
2424
John Younee5cd412016-02-05 17:08:45 -08002425 if ((speed != DWC3_DSTS_SUPERSPEED) &&
2426 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi72246da2011-08-19 18:10:58 +03002427 return;
2428
2429 /*
2430 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2431 * each time on Connect Done.
2432 */
2433 if (!usb30_clock)
2434 return;
2435
2436 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2437 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2438 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2439}
2440
Felipe Balbi72246da2011-08-19 18:10:58 +03002441static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2442{
Felipe Balbi72246da2011-08-19 18:10:58 +03002443 struct dwc3_ep *dep;
2444 int ret;
2445 u32 reg;
2446 u8 speed;
2447
Felipe Balbi72246da2011-08-19 18:10:58 +03002448 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2449 speed = reg & DWC3_DSTS_CONNECTSPD;
2450 dwc->speed = speed;
2451
2452 dwc3_update_ram_clk_sel(dwc, speed);
2453
2454 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002455 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002456 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2457 dwc->gadget.ep0->maxpacket = 512;
2458 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2459 break;
John Youn2da9ad72016-05-20 16:34:26 -07002460 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002461 /*
2462 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2463 * would cause a missing USB3 Reset event.
2464 *
2465 * In such situations, we should force a USB3 Reset
2466 * event by calling our dwc3_gadget_reset_interrupt()
2467 * routine.
2468 *
2469 * Refers to:
2470 *
2471 * STAR#9000483510: RTL: SS : USB3 reset event may
2472 * not be generated always when the link enters poll
2473 */
2474 if (dwc->revision < DWC3_REVISION_190A)
2475 dwc3_gadget_reset_interrupt(dwc);
2476
Felipe Balbi72246da2011-08-19 18:10:58 +03002477 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2478 dwc->gadget.ep0->maxpacket = 512;
2479 dwc->gadget.speed = USB_SPEED_SUPER;
2480 break;
John Youn2da9ad72016-05-20 16:34:26 -07002481 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002482 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2483 dwc->gadget.ep0->maxpacket = 64;
2484 dwc->gadget.speed = USB_SPEED_HIGH;
2485 break;
Roger Quadros5e3c2922017-01-03 14:32:09 +02002486 case DWC3_DSTS_FULLSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002487 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2488 dwc->gadget.ep0->maxpacket = 64;
2489 dwc->gadget.speed = USB_SPEED_FULL;
2490 break;
John Youn2da9ad72016-05-20 16:34:26 -07002491 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002492 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2493 dwc->gadget.ep0->maxpacket = 8;
2494 dwc->gadget.speed = USB_SPEED_LOW;
2495 break;
2496 }
2497
Pratyush Anand2b758352013-01-14 15:59:31 +05302498 /* Enable USB2 LPM Capability */
2499
John Younee5cd412016-02-05 17:08:45 -08002500 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002501 (speed != DWC3_DSTS_SUPERSPEED) &&
2502 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302503 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2504 reg |= DWC3_DCFG_LPM_CAP;
2505 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2506
2507 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2508 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2509
Huang Rui460d0982014-10-31 11:11:18 +08002510 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302511
Huang Rui80caf7d2014-10-28 19:54:26 +08002512 /*
2513 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2514 * DCFG.LPMCap is set, core responses with an ACK and the
2515 * BESL value in the LPM token is less than or equal to LPM
2516 * NYET threshold.
2517 */
2518 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2519 && dwc->has_lpm_erratum,
2520 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2521
2522 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2523 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2524
Pratyush Anand2b758352013-01-14 15:59:31 +05302525 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002526 } else {
2527 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2528 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2529 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302530 }
2531
Felipe Balbi72246da2011-08-19 18:10:58 +03002532 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002533 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2534 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002535 if (ret) {
2536 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2537 return;
2538 }
2539
2540 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002541 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2542 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002543 if (ret) {
2544 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2545 return;
2546 }
2547
2548 /*
2549 * Configure PHY via GUSB3PIPECTLn if required.
2550 *
2551 * Update GTXFIFOSIZn
2552 *
2553 * In both cases reset values should be sufficient.
2554 */
2555}
2556
2557static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2558{
Felipe Balbi72246da2011-08-19 18:10:58 +03002559 /*
2560 * TODO take core out of low power mode when that's
2561 * implemented.
2562 */
2563
Jiebing Liad14d4e2014-12-11 13:26:29 +08002564 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2565 spin_unlock(&dwc->lock);
2566 dwc->gadget_driver->resume(&dwc->gadget);
2567 spin_lock(&dwc->lock);
2568 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002569}
2570
2571static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2572 unsigned int evtinfo)
2573{
Felipe Balbifae2b902011-10-14 13:00:30 +03002574 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002575 unsigned int pwropt;
2576
2577 /*
2578 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2579 * Hibernation mode enabled which would show up when device detects
2580 * host-initiated U3 exit.
2581 *
2582 * In that case, device will generate a Link State Change Interrupt
2583 * from U3 to RESUME which is only necessary if Hibernation is
2584 * configured in.
2585 *
2586 * There are no functional changes due to such spurious event and we
2587 * just need to ignore it.
2588 *
2589 * Refers to:
2590 *
2591 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2592 * operational mode
2593 */
2594 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2595 if ((dwc->revision < DWC3_REVISION_250A) &&
2596 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2597 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2598 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi73815282015-01-27 13:48:14 -06002599 dwc3_trace(trace_dwc3_gadget,
2600 "ignoring transition U3 -> Resume");
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002601 return;
2602 }
2603 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002604
2605 /*
2606 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2607 * on the link partner, the USB session might do multiple entry/exit
2608 * of low power states before a transfer takes place.
2609 *
2610 * Due to this problem, we might experience lower throughput. The
2611 * suggested workaround is to disable DCTL[12:9] bits if we're
2612 * transitioning from U1/U2 to U0 and enable those bits again
2613 * after a transfer completes and there are no pending transfers
2614 * on any of the enabled endpoints.
2615 *
2616 * This is the first half of that workaround.
2617 *
2618 * Refers to:
2619 *
2620 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2621 * core send LGO_Ux entering U0
2622 */
2623 if (dwc->revision < DWC3_REVISION_183A) {
2624 if (next == DWC3_LINK_STATE_U0) {
2625 u32 u1u2;
2626 u32 reg;
2627
2628 switch (dwc->link_state) {
2629 case DWC3_LINK_STATE_U1:
2630 case DWC3_LINK_STATE_U2:
2631 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2632 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2633 | DWC3_DCTL_ACCEPTU2ENA
2634 | DWC3_DCTL_INITU1ENA
2635 | DWC3_DCTL_ACCEPTU1ENA);
2636
2637 if (!dwc->u1u2)
2638 dwc->u1u2 = reg & u1u2;
2639
2640 reg &= ~u1u2;
2641
2642 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2643 break;
2644 default:
2645 /* do nothing */
2646 break;
2647 }
2648 }
2649 }
2650
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002651 switch (next) {
2652 case DWC3_LINK_STATE_U1:
2653 if (dwc->speed == USB_SPEED_SUPER)
2654 dwc3_suspend_gadget(dwc);
2655 break;
2656 case DWC3_LINK_STATE_U2:
2657 case DWC3_LINK_STATE_U3:
2658 dwc3_suspend_gadget(dwc);
2659 break;
2660 case DWC3_LINK_STATE_RESUME:
2661 dwc3_resume_gadget(dwc);
2662 break;
2663 default:
2664 /* do nothing */
2665 break;
2666 }
2667
Felipe Balbie57ebc12014-04-22 13:20:12 -05002668 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002669}
2670
Baolin Wang72704f82016-05-16 16:43:53 +08002671static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
2672 unsigned int evtinfo)
2673{
2674 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2675
2676 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
2677 dwc3_suspend_gadget(dwc);
2678
2679 dwc->link_state = next;
2680}
2681
Felipe Balbie1dadd32014-02-25 14:47:54 -06002682static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2683 unsigned int evtinfo)
2684{
2685 unsigned int is_ss = evtinfo & BIT(4);
2686
2687 /**
2688 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2689 * have a known issue which can cause USB CV TD.9.23 to fail
2690 * randomly.
2691 *
2692 * Because of this issue, core could generate bogus hibernation
2693 * events which SW needs to ignore.
2694 *
2695 * Refers to:
2696 *
2697 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2698 * Device Fallback from SuperSpeed
2699 */
2700 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2701 return;
2702
2703 /* enter hibernation here */
2704}
2705
Felipe Balbi72246da2011-08-19 18:10:58 +03002706static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2707 const struct dwc3_event_devt *event)
2708{
2709 switch (event->type) {
2710 case DWC3_DEVICE_EVENT_DISCONNECT:
2711 dwc3_gadget_disconnect_interrupt(dwc);
2712 break;
2713 case DWC3_DEVICE_EVENT_RESET:
2714 dwc3_gadget_reset_interrupt(dwc);
2715 break;
2716 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2717 dwc3_gadget_conndone_interrupt(dwc);
2718 break;
2719 case DWC3_DEVICE_EVENT_WAKEUP:
2720 dwc3_gadget_wakeup_interrupt(dwc);
2721 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002722 case DWC3_DEVICE_EVENT_HIBER_REQ:
2723 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2724 "unexpected hibernation event\n"))
2725 break;
2726
2727 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2728 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002729 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2730 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2731 break;
2732 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08002733 /* It changed to be suspend event for version 2.30a and above */
2734 if (dwc->revision < DWC3_REVISION_230A) {
2735 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
2736 } else {
2737 dwc3_trace(trace_dwc3_gadget, "U3/L1-L2 Suspend Event");
2738
2739 /*
2740 * Ignore suspend event until the gadget enters into
2741 * USB_STATE_CONFIGURED state.
2742 */
2743 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
2744 dwc3_gadget_suspend_interrupt(dwc,
2745 event->event_info);
2746 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002747 break;
2748 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi73815282015-01-27 13:48:14 -06002749 dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
Felipe Balbi72246da2011-08-19 18:10:58 +03002750 break;
2751 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi73815282015-01-27 13:48:14 -06002752 dwc3_trace(trace_dwc3_gadget, "Erratic Error");
Felipe Balbi72246da2011-08-19 18:10:58 +03002753 break;
2754 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi73815282015-01-27 13:48:14 -06002755 dwc3_trace(trace_dwc3_gadget, "Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002756 break;
2757 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi73815282015-01-27 13:48:14 -06002758 dwc3_trace(trace_dwc3_gadget, "Overflow");
Felipe Balbi72246da2011-08-19 18:10:58 +03002759 break;
2760 default:
Felipe Balbie9f2aa872015-01-27 13:49:28 -06002761 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03002762 }
2763}
2764
2765static void dwc3_process_event_entry(struct dwc3 *dwc,
2766 const union dwc3_event *event)
2767{
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002768 trace_dwc3_event(event->raw);
2769
Felipe Balbi72246da2011-08-19 18:10:58 +03002770 /* Endpoint IRQ, handle it and return early */
2771 if (event->type.is_devspec == 0) {
2772 /* depevt */
2773 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2774 }
2775
2776 switch (event->type.type) {
2777 case DWC3_EVENT_TYPE_DEV:
2778 dwc3_gadget_interrupt(dwc, &event->devt);
2779 break;
2780 /* REVISIT what to do with Carkit and I2C events ? */
2781 default:
2782 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2783 }
2784}
2785
Felipe Balbidea520a2016-03-30 09:39:34 +03002786static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03002787{
Felipe Balbidea520a2016-03-30 09:39:34 +03002788 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03002789 irqreturn_t ret = IRQ_NONE;
2790 int left;
2791 u32 reg;
2792
Felipe Balbif42f2442013-06-12 21:25:08 +03002793 left = evt->count;
2794
2795 if (!(evt->flags & DWC3_EVENT_PENDING))
2796 return IRQ_NONE;
2797
2798 while (left > 0) {
2799 union dwc3_event event;
2800
2801 event.raw = *(u32 *) (evt->buf + evt->lpos);
2802
2803 dwc3_process_event_entry(dwc, &event);
2804
2805 /*
2806 * FIXME we wrap around correctly to the next entry as
2807 * almost all entries are 4 bytes in size. There is one
2808 * entry which has 12 bytes which is a regular entry
2809 * followed by 8 bytes data. ATM I don't know how
2810 * things are organized if we get next to the a
2811 * boundary so I worry about that once we try to handle
2812 * that.
2813 */
2814 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2815 left -= 4;
2816
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002817 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
Felipe Balbif42f2442013-06-12 21:25:08 +03002818 }
2819
2820 evt->count = 0;
2821 evt->flags &= ~DWC3_EVENT_PENDING;
2822 ret = IRQ_HANDLED;
2823
2824 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002825 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03002826 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002827 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03002828
2829 return ret;
2830}
2831
Felipe Balbidea520a2016-03-30 09:39:34 +03002832static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03002833{
Felipe Balbidea520a2016-03-30 09:39:34 +03002834 struct dwc3_event_buffer *evt = _evt;
2835 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b42015-10-12 13:25:44 -05002836 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03002837 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03002838
Felipe Balbie5f68b42015-10-12 13:25:44 -05002839 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03002840 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b42015-10-12 13:25:44 -05002841 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03002842
2843 return ret;
2844}
2845
Felipe Balbidea520a2016-03-30 09:39:34 +03002846static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002847{
Felipe Balbidea520a2016-03-30 09:39:34 +03002848 struct dwc3 *dwc = evt->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002849 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002850 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002851
Felipe Balbifc8bb912016-05-16 13:14:48 +03002852 if (pm_runtime_suspended(dwc->dev)) {
2853 pm_runtime_get(dwc->dev);
2854 disable_irq_nosync(dwc->irq_gadget);
2855 dwc->pending_events = true;
2856 return IRQ_HANDLED;
2857 }
2858
Thinh Nguyenff9177b2017-05-11 17:26:47 -07002859 /*
2860 * With PCIe legacy interrupt, test shows that top-half irq handler can
2861 * be called again after HW interrupt deassertion. Check if bottom-half
2862 * irq event handler completes before caching new event to prevent
2863 * losing events.
2864 */
2865 if (evt->flags & DWC3_EVENT_PENDING)
2866 return IRQ_HANDLED;
2867
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002868 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03002869 count &= DWC3_GEVNTCOUNT_MASK;
2870 if (!count)
2871 return IRQ_NONE;
2872
Felipe Balbib15a7622011-06-30 16:57:15 +03002873 evt->count = count;
2874 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002875
Felipe Balbie8adfc32013-06-12 21:11:14 +03002876 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002877 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03002878 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002879 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03002880
Felipe Balbib15a7622011-06-30 16:57:15 +03002881 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002882}
2883
Felipe Balbidea520a2016-03-30 09:39:34 +03002884static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002885{
Felipe Balbidea520a2016-03-30 09:39:34 +03002886 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002887
Felipe Balbidea520a2016-03-30 09:39:34 +03002888 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03002889}
2890
2891/**
2892 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002893 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002894 *
2895 * Returns 0 on success otherwise negative errno.
2896 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002897int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002898{
Roger Quadros9522def2016-06-10 14:48:38 +03002899 int ret, irq;
2900 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
2901
2902 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
2903 if (irq == -EPROBE_DEFER)
2904 return irq;
2905
2906 if (irq <= 0) {
2907 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
2908 if (irq == -EPROBE_DEFER)
2909 return irq;
2910
2911 if (irq <= 0) {
2912 irq = platform_get_irq(dwc3_pdev, 0);
2913 if (irq <= 0) {
2914 if (irq != -EPROBE_DEFER) {
2915 dev_err(dwc->dev,
2916 "missing peripheral IRQ\n");
2917 }
2918 if (!irq)
2919 irq = -EINVAL;
2920 return irq;
2921 }
2922 }
2923 }
2924
2925 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03002926
2927 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2928 &dwc->ctrl_req_addr, GFP_KERNEL);
2929 if (!dwc->ctrl_req) {
2930 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2931 ret = -ENOMEM;
2932 goto err0;
2933 }
2934
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +05302935 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03002936 &dwc->ep0_trb_addr, GFP_KERNEL);
2937 if (!dwc->ep0_trb) {
2938 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2939 ret = -ENOMEM;
2940 goto err1;
2941 }
2942
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002943 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03002944 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002945 ret = -ENOMEM;
2946 goto err2;
2947 }
2948
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002949 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002950 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2951 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002952 if (!dwc->ep0_bounce) {
2953 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2954 ret = -ENOMEM;
2955 goto err3;
2956 }
2957
Felipe Balbi04c03d12015-12-02 10:06:45 -06002958 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
2959 if (!dwc->zlp_buf) {
2960 ret = -ENOMEM;
2961 goto err4;
2962 }
2963
Felipe Balbi72246da2011-08-19 18:10:58 +03002964 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03002965 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02002966 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002967 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08002968 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03002969
2970 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002971 * FIXME We might be setting max_speed to <SUPER, however versions
2972 * <2.20a of dwc3 have an issue with metastability (documented
2973 * elsewhere in this driver) which tells us we can't set max speed to
2974 * anything lower than SUPER.
2975 *
2976 * Because gadget.max_speed is only used by composite.c and function
2977 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
2978 * to happen so we avoid sending SuperSpeed Capability descriptor
2979 * together with our BOS descriptor as that could confuse host into
2980 * thinking we can handle super speed.
2981 *
2982 * Note that, in fact, we won't even support GetBOS requests when speed
2983 * is less than super speed because we don't have means, yet, to tell
2984 * composite.c that we are USB 2.0 + LPM ECN.
2985 */
2986 if (dwc->revision < DWC3_REVISION_220A)
2987 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002988 "Changing max_speed on rev %08x",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002989 dwc->revision);
2990
2991 dwc->gadget.max_speed = dwc->maximum_speed;
2992
2993 /*
David Cohena4b9d942013-12-09 15:55:38 -08002994 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2995 * on ep out.
2996 */
2997 dwc->gadget.quirk_ep_out_aligned_size = true;
2998
2999 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03003000 * REVISIT: Here we should clear all pending IRQs to be
3001 * sure we're starting from a well known location.
3002 */
3003
3004 ret = dwc3_gadget_init_endpoints(dwc);
3005 if (ret)
Felipe Balbi04c03d12015-12-02 10:06:45 -06003006 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003007
Felipe Balbi72246da2011-08-19 18:10:58 +03003008 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
3009 if (ret) {
3010 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi04c03d12015-12-02 10:06:45 -06003011 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003012 }
3013
3014 return 0;
3015
Felipe Balbi04c03d12015-12-02 10:06:45 -06003016err5:
3017 kfree(dwc->zlp_buf);
3018
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003019err4:
David Cohene1f80462013-09-11 17:42:47 -07003020 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003021 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3022 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003023
Felipe Balbi72246da2011-08-19 18:10:58 +03003024err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003025 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003026
3027err2:
Christophe JAILLET51fbc7c2016-10-07 22:12:39 +02003028 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003029 dwc->ep0_trb, dwc->ep0_trb_addr);
3030
3031err1:
3032 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3033 dwc->ctrl_req, dwc->ctrl_req_addr);
3034
3035err0:
3036 return ret;
3037}
3038
Felipe Balbi7415f172012-04-30 14:56:33 +03003039/* -------------------------------------------------------------------------- */
3040
Felipe Balbi72246da2011-08-19 18:10:58 +03003041void dwc3_gadget_exit(struct dwc3 *dwc)
3042{
Felipe Balbi72246da2011-08-19 18:10:58 +03003043 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003044
Felipe Balbi72246da2011-08-19 18:10:58 +03003045 dwc3_gadget_free_endpoints(dwc);
3046
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003047 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3048 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003049
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003050 kfree(dwc->setup_buf);
Felipe Balbi04c03d12015-12-02 10:06:45 -06003051 kfree(dwc->zlp_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003052
Christophe JAILLET51fbc7c2016-10-07 22:12:39 +02003053 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003054 dwc->ep0_trb, dwc->ep0_trb_addr);
3055
3056 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3057 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003058}
Felipe Balbi7415f172012-04-30 14:56:33 +03003059
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003060int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003061{
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003062 int ret;
3063
Roger Quadros9772b472016-04-12 11:33:29 +03003064 if (!dwc->gadget_driver)
3065 return 0;
3066
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003067 ret = dwc3_gadget_run_stop(dwc, false, false);
3068 if (ret < 0)
3069 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03003070
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003071 dwc3_disconnect_gadget(dwc);
3072 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003073
3074 return 0;
3075}
3076
3077int dwc3_gadget_resume(struct dwc3 *dwc)
3078{
Felipe Balbi7415f172012-04-30 14:56:33 +03003079 int ret;
3080
Roger Quadros9772b472016-04-12 11:33:29 +03003081 if (!dwc->gadget_driver)
3082 return 0;
3083
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003084 ret = __dwc3_gadget_start(dwc);
3085 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003086 goto err0;
3087
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003088 ret = dwc3_gadget_run_stop(dwc, true, false);
3089 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003090 goto err1;
3091
Felipe Balbi7415f172012-04-30 14:56:33 +03003092 return 0;
3093
3094err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003095 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003096
3097err0:
3098 return ret;
3099}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003100
3101void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3102{
3103 if (dwc->pending_events) {
3104 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3105 dwc->pending_events = false;
3106 enable_irq(dwc->irq_gadget);
3107 }
3108}