blob: d00d52c9de3e0228c34aeebb0ec86d4b280220f9 [file] [log] [blame]
Catalin Marinasbbe88882007-05-08 22:27:46 +01001/*
2 * linux/arch/arm/mm/proc-v7.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This is the "shell" of the ARMv7 processor support.
11 */
Tim Abbott991da172009-04-27 14:02:22 -040012#include <linux/init.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010013#include <linux/linkage.h>
14#include <asm/assembler.h>
15#include <asm/asm-offsets.h>
Russell King5ec94072008-09-07 19:15:31 +010016#include <asm/hwcap.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010017#include <asm/pgtable-hwdef.h>
18#include <asm/pgtable.h>
Vladimir Murzinf271b772016-08-18 16:28:24 +010019#include <asm/memory.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010020
21#include "proc-macros.S"
22
Catalin Marinas1b6ba462011-11-22 17:30:29 +000023#ifdef CONFIG_ARM_LPAE
24#include "proc-v7-3level.S"
25#else
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +000026#include "proc-v7-2level.S"
Catalin Marinas1b6ba462011-11-22 17:30:29 +000027#endif
Jon Callan73b63ef2008-11-06 13:23:09 +000028
Catalin Marinasbbe88882007-05-08 22:27:46 +010029ENTRY(cpu_v7_proc_init)
Russell King6ebbf2c2014-06-30 16:29:12 +010030 ret lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010031ENDPROC(cpu_v7_proc_init)
Catalin Marinasbbe88882007-05-08 22:27:46 +010032
33ENTRY(cpu_v7_proc_fin)
Tony Lindgren1f667c62010-01-19 17:01:33 +010034 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
35 bic r0, r0, #0x1000 @ ...i............
36 bic r0, r0, #0x0006 @ .............ca.
37 mcr p15, 0, r0, c1, c0, 0 @ disable caches
Russell King6ebbf2c2014-06-30 16:29:12 +010038 ret lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010039ENDPROC(cpu_v7_proc_fin)
Catalin Marinasbbe88882007-05-08 22:27:46 +010040
41/*
42 * cpu_v7_reset(loc)
43 *
44 * Perform a soft reset of the system. Put the CPU into the
45 * same state as it would be if it had been reset, and branch
46 * to what would be the reset vector.
47 *
48 * - loc - location to jump to for soft reset
Will Deaconf4daf062011-06-06 12:27:34 +010049 *
50 * This code must be executed using a flat identity mapping with
51 * caches disabled.
Catalin Marinasbbe88882007-05-08 22:27:46 +010052 */
53 .align 5
Will Deacon1a4baaf2011-11-15 13:25:04 +000054 .pushsection .idmap.text, "ax"
Catalin Marinasbbe88882007-05-08 22:27:46 +010055ENTRY(cpu_v7_reset)
Will Deaconf4daf062011-06-06 12:27:34 +010056 mrc p15, 0, r1, c1, c0, 0 @ ctrl register
57 bic r1, r1, #0x1 @ ...............m
Will Deacon0f81bb62011-08-26 16:34:51 +010058 THUMB( bic r1, r1, #1 << 30 ) @ SCTLR.TE (Thumb exceptions)
Will Deaconf4daf062011-06-06 12:27:34 +010059 mcr p15, 0, r1, c1, c0, 0 @ disable MMU
60 isb
Dave Martin153cd8e2012-10-16 11:54:00 +010061 bx r0
Catalin Marinas93ed3972008-08-28 11:22:32 +010062ENDPROC(cpu_v7_reset)
Will Deacon1a4baaf2011-11-15 13:25:04 +000063 .popsection
Catalin Marinasbbe88882007-05-08 22:27:46 +010064
65/*
66 * cpu_v7_do_idle()
67 *
68 * Idle the processor (eg, wait for interrupt).
69 *
70 * IRQs are already disabled.
71 */
72ENTRY(cpu_v7_do_idle)
Catalin Marinas8553cb62008-11-10 14:14:11 +000073 dsb @ WFI may enter a low-power mode
Catalin Marinas000b5022008-10-03 11:09:10 +010074 wfi
Russell King6ebbf2c2014-06-30 16:29:12 +010075 ret lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010076ENDPROC(cpu_v7_do_idle)
Catalin Marinasbbe88882007-05-08 22:27:46 +010077
78ENTRY(cpu_v7_dcache_clean_area)
Will Deaconbf3f0f32013-07-15 14:26:19 +010079 ALT_SMP(W(nop)) @ MP extensions imply L1 PTW
80 ALT_UP_B(1f)
Russell King6ebbf2c2014-06-30 16:29:12 +010081 ret lr
Will Deaconbf3f0f32013-07-15 14:26:19 +0100821: dcache_line_size r2, r3
832: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
Catalin Marinasbbe88882007-05-08 22:27:46 +010084 add r0, r0, r2
85 subs r1, r1, r2
Will Deaconbf3f0f32013-07-15 14:26:19 +010086 bhi 2b
Will Deacon6abdd492013-05-13 12:01:12 +010087 dsb ishst
Russell King6ebbf2c2014-06-30 16:29:12 +010088 ret lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010089ENDPROC(cpu_v7_dcache_clean_area)
Catalin Marinasbbe88882007-05-08 22:27:46 +010090
Dave Martin78a8f3c2011-06-23 17:26:19 +010091 string cpu_v7_name, "ARMv7 Processor"
Catalin Marinasbbe88882007-05-08 22:27:46 +010092 .align
93
Russell Kingf6b0fa02011-02-06 15:48:39 +000094/* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
95.globl cpu_v7_suspend_size
Mahesh Sivasubramanianf3db3f42013-11-08 23:25:20 +010096.equ cpu_v7_suspend_size, 4 * 9
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +020097#ifdef CONFIG_ARM_CPU_SUSPEND
Russell Kingf6b0fa02011-02-06 15:48:39 +000098ENTRY(cpu_v7_do_suspend)
Anson Huangfa0708b2015-12-07 10:09:19 +010099 stmfd sp!, {r4 - r11, lr}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000100 mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
Russell King1aede682011-08-28 10:30:34 +0100101 mrc p15, 0, r5, c13, c0, 3 @ User r/o thread ID
102 stmia r0!, {r4 - r5}
Will Deaconaa1aadc2012-02-23 13:51:38 +0000103#ifdef CONFIG_MMU
Russell Kingf6b0fa02011-02-06 15:48:39 +0000104 mrc p15, 0, r6, c3, c0, 0 @ Domain ID
Mahesh Sivasubramanianf3db3f42013-11-08 23:25:20 +0100105#ifdef CONFIG_ARM_LPAE
106 mrrc p15, 1, r5, r7, c2 @ TTB 1
107#else
Russell Kingde8e71c2011-08-27 22:39:09 +0100108 mrc p15, 0, r7, c2, c0, 1 @ TTB 1
Mahesh Sivasubramanianf3db3f42013-11-08 23:25:20 +0100109#endif
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000110 mrc p15, 0, r11, c2, c0, 2 @ TTB control register
Will Deaconaa1aadc2012-02-23 13:51:38 +0000111#endif
Russell Kingde8e71c2011-08-27 22:39:09 +0100112 mrc p15, 0, r8, c1, c0, 0 @ Control register
113 mrc p15, 0, r9, c1, c0, 1 @ Auxiliary control register
114 mrc p15, 0, r10, c1, c0, 2 @ Co-processor access control
Mahesh Sivasubramanianf3db3f42013-11-08 23:25:20 +0100115 stmia r0, {r5 - r11}
Anson Huangfa0708b2015-12-07 10:09:19 +0100116 ldmfd sp!, {r4 - r11, pc}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000117ENDPROC(cpu_v7_do_suspend)
118
119ENTRY(cpu_v7_do_resume)
120 mov ip, #0
Russell Kingf6b0fa02011-02-06 15:48:39 +0000121 mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
Russell King1aede682011-08-28 10:30:34 +0100122 mcr p15, 0, ip, c13, c0, 1 @ set reserved context ID
123 ldmia r0!, {r4 - r5}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000124 mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
Russell King1aede682011-08-28 10:30:34 +0100125 mcr p15, 0, r5, c13, c0, 3 @ User r/o thread ID
Mahesh Sivasubramanianf3db3f42013-11-08 23:25:20 +0100126 ldmia r0, {r5 - r11}
Will Deaconaa1aadc2012-02-23 13:51:38 +0000127#ifdef CONFIG_MMU
128 mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
Russell Kingf6b0fa02011-02-06 15:48:39 +0000129 mcr p15, 0, r6, c3, c0, 0 @ Domain ID
Mahesh Sivasubramanianf3db3f42013-11-08 23:25:20 +0100130#ifdef CONFIG_ARM_LPAE
131 mcrr p15, 0, r1, ip, c2 @ TTB 0
132 mcrr p15, 1, r5, r7, c2 @ TTB 1
133#else
Russell Kingde8e71c2011-08-27 22:39:09 +0100134 ALT_SMP(orr r1, r1, #TTB_FLAGS_SMP)
135 ALT_UP(orr r1, r1, #TTB_FLAGS_UP)
136 mcr p15, 0, r1, c2, c0, 0 @ TTB 0
137 mcr p15, 0, r7, c2, c0, 1 @ TTB 1
Mahesh Sivasubramanianf3db3f42013-11-08 23:25:20 +0100138#endif
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000139 mcr p15, 0, r11, c2, c0, 2 @ TTB control register
Russell Kingf6b0fa02011-02-06 15:48:39 +0000140 ldr r4, =PRRR @ PRRR
141 ldr r5, =NMRR @ NMRR
142 mcr p15, 0, r4, c10, c2, 0 @ write PRRR
143 mcr p15, 0, r5, c10, c2, 1 @ write NMRR
Will Deaconaa1aadc2012-02-23 13:51:38 +0000144#endif /* CONFIG_MMU */
145 mrc p15, 0, r4, c1, c0, 1 @ Read Auxiliary control register
146 teq r4, r9 @ Is it already set?
147 mcrne p15, 0, r9, c1, c0, 1 @ No, so write it
148 mcr p15, 0, r10, c1, c0, 2 @ Co-processor access control
Russell Kingf6b0fa02011-02-06 15:48:39 +0000149 isb
Russell Kingf35235a2011-08-27 00:37:38 +0100150 dsb
Russell Kingde8e71c2011-08-27 22:39:09 +0100151 mov r0, r8 @ control register
Russell Kingf6b0fa02011-02-06 15:48:39 +0000152 b cpu_resume_mmu
153ENDPROC(cpu_v7_do_resume)
Russell Kingf6b0fa02011-02-06 15:48:39 +0000154#endif
155
Shawn Guoddd0c532014-07-16 07:40:53 +0100156/*
Russell Kinga6d746782015-04-07 15:35:24 +0100157 * Cortex-A8
158 */
159 globl_equ cpu_ca8_proc_init, cpu_v7_proc_init
160 globl_equ cpu_ca8_proc_fin, cpu_v7_proc_fin
161 globl_equ cpu_ca8_reset, cpu_v7_reset
162 globl_equ cpu_ca8_do_idle, cpu_v7_do_idle
163 globl_equ cpu_ca8_dcache_clean_area, cpu_v7_dcache_clean_area
164 globl_equ cpu_ca8_set_pte_ext, cpu_v7_set_pte_ext
165 globl_equ cpu_ca8_suspend_size, cpu_v7_suspend_size
166#ifdef CONFIG_ARM_CPU_SUSPEND
167 globl_equ cpu_ca8_do_suspend, cpu_v7_do_suspend
168 globl_equ cpu_ca8_do_resume, cpu_v7_do_resume
169#endif
170
171/*
Shawn Guoddd0c532014-07-16 07:40:53 +0100172 * Cortex-A9 processor functions
173 */
174 globl_equ cpu_ca9mp_proc_init, cpu_v7_proc_init
175 globl_equ cpu_ca9mp_proc_fin, cpu_v7_proc_fin
176 globl_equ cpu_ca9mp_reset, cpu_v7_reset
177 globl_equ cpu_ca9mp_do_idle, cpu_v7_do_idle
178 globl_equ cpu_ca9mp_dcache_clean_area, cpu_v7_dcache_clean_area
179 globl_equ cpu_ca9mp_switch_mm, cpu_v7_switch_mm
180 globl_equ cpu_ca9mp_set_pte_ext, cpu_v7_set_pte_ext
181.globl cpu_ca9mp_suspend_size
182.equ cpu_ca9mp_suspend_size, cpu_v7_suspend_size + 4 * 2
183#ifdef CONFIG_ARM_CPU_SUSPEND
184ENTRY(cpu_ca9mp_do_suspend)
185 stmfd sp!, {r4 - r5}
186 mrc p15, 0, r4, c15, c0, 1 @ Diagnostic register
187 mrc p15, 0, r5, c15, c0, 0 @ Power register
188 stmia r0!, {r4 - r5}
189 ldmfd sp!, {r4 - r5}
190 b cpu_v7_do_suspend
191ENDPROC(cpu_ca9mp_do_suspend)
192
193ENTRY(cpu_ca9mp_do_resume)
194 ldmia r0!, {r4 - r5}
195 mrc p15, 0, r10, c15, c0, 1 @ Read Diagnostic register
196 teq r4, r10 @ Already restored?
197 mcrne p15, 0, r4, c15, c0, 1 @ No, so restore it
198 mrc p15, 0, r10, c15, c0, 0 @ Read Power register
199 teq r5, r10 @ Already restored?
200 mcrne p15, 0, r5, c15, c0, 0 @ No, so restore it
201 b cpu_v7_do_resume
202ENDPROC(cpu_ca9mp_do_resume)
203#endif
204
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100205#ifdef CONFIG_CPU_PJ4B
206 globl_equ cpu_pj4b_switch_mm, cpu_v7_switch_mm
207 globl_equ cpu_pj4b_set_pte_ext, cpu_v7_set_pte_ext
208 globl_equ cpu_pj4b_proc_init, cpu_v7_proc_init
209 globl_equ cpu_pj4b_proc_fin, cpu_v7_proc_fin
210 globl_equ cpu_pj4b_reset, cpu_v7_reset
211#ifdef CONFIG_PJ4B_ERRATA_4742
212ENTRY(cpu_pj4b_do_idle)
213 dsb @ WFI may enter a low-power mode
214 wfi
215 dsb @barrier
Russell King6ebbf2c2014-06-30 16:29:12 +0100216 ret lr
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100217ENDPROC(cpu_pj4b_do_idle)
218#else
219 globl_equ cpu_pj4b_do_idle, cpu_v7_do_idle
220#endif
221 globl_equ cpu_pj4b_dcache_clean_area, cpu_v7_dcache_clean_area
Gregory CLEMENT16c79a32014-03-28 12:21:16 +0100222#ifdef CONFIG_ARM_CPU_SUSPEND
223ENTRY(cpu_pj4b_do_suspend)
224 stmfd sp!, {r6 - r10}
225 mrc p15, 1, r6, c15, c1, 0 @ save CP15 - extra features
226 mrc p15, 1, r7, c15, c2, 0 @ save CP15 - Aux Func Modes Ctrl 0
227 mrc p15, 1, r8, c15, c1, 2 @ save CP15 - Aux Debug Modes Ctrl 2
228 mrc p15, 1, r9, c15, c1, 1 @ save CP15 - Aux Debug Modes Ctrl 1
229 mrc p15, 0, r10, c9, c14, 0 @ save CP15 - PMC
230 stmia r0!, {r6 - r10}
231 ldmfd sp!, {r6 - r10}
232 b cpu_v7_do_suspend
233ENDPROC(cpu_pj4b_do_suspend)
234
235ENTRY(cpu_pj4b_do_resume)
236 ldmia r0!, {r6 - r10}
Shawn Guo7ca791c2014-07-03 09:56:59 +0100237 mcr p15, 1, r6, c15, c1, 0 @ restore CP15 - extra features
238 mcr p15, 1, r7, c15, c2, 0 @ restore CP15 - Aux Func Modes Ctrl 0
239 mcr p15, 1, r8, c15, c1, 2 @ restore CP15 - Aux Debug Modes Ctrl 2
240 mcr p15, 1, r9, c15, c1, 1 @ restore CP15 - Aux Debug Modes Ctrl 1
241 mcr p15, 0, r10, c9, c14, 0 @ restore CP15 - PMC
Gregory CLEMENT16c79a32014-03-28 12:21:16 +0100242 b cpu_v7_do_resume
243ENDPROC(cpu_pj4b_do_resume)
244#endif
245.globl cpu_pj4b_suspend_size
Shawn Guo7ca791c2014-07-03 09:56:59 +0100246.equ cpu_pj4b_suspend_size, cpu_v7_suspend_size + 4 * 5
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100247
248#endif
249
Catalin Marinasbbe88882007-05-08 22:27:46 +0100250/*
251 * __v7_setup
252 *
253 * Initialise TLB, Caches, and MMU state ready to switch the MMU
254 * on. Return in r0 the new CP15 C1 control register setting.
255 *
Russell Kingc76f2382015-04-04 21:46:35 +0100256 * r1, r2, r4, r5, r9, r13 must be preserved - r13 is not a stack
Russell King17e7bf82015-04-04 21:34:33 +0100257 * r4: TTBR0 (low word)
258 * r5: TTBR0 (high word if LPAE)
259 * r8: TTBR1
260 * r9: Main ID register
261 *
Catalin Marinasbbe88882007-05-08 22:27:46 +0100262 * This should be able to cover all ARMv7 cores.
263 *
264 * It is assumed that:
265 * - cache type register is implemented
266 */
Pawel Moll15eb1692011-05-20 14:39:29 +0100267__v7_ca5mp_setup:
Daniel Walker14eff182010-09-17 16:42:10 +0100268__v7_ca9mp_setup:
Jonathan Austinc90ad5c2012-03-15 14:27:07 +0000269__v7_cr7mp_setup:
270 mov r10, #(1 << 0) @ Cache/TLB ops broadcasting
Will Deacon7665d9d2011-01-12 17:10:45 +0000271 b 1f
Pawel Mollb4244732011-12-09 20:00:39 +0100272__v7_ca7mp_setup:
Jonathan Austinddb2ff72014-01-13 12:10:57 +0100273__v7_ca12mp_setup:
Will Deacon7665d9d2011-01-12 17:10:45 +0000274__v7_ca15mp_setup:
Marc Carinoc51e78e2014-07-23 00:31:43 +0100275__v7_b15mp_setup:
Will Deaconcd000cf2014-05-02 17:06:02 +0100276__v7_ca17mp_setup:
Will Deacon7665d9d2011-01-12 17:10:45 +0000277 mov r10, #0
Nicolas Pitreb563d062015-12-04 21:36:40 +01002781: adr r0, __v7_setup_stack_ptr
279 ldr r12, [r0]
280 add r12, r12, r0 @ the local stack
281 stmia r12, {r1-r6, lr} @ v7_invalidate_l1 touches r0-r6
Russell Kingbac51ad2015-07-09 00:30:24 +0100282 bl v7_invalidate_l1
Nicolas Pitreb563d062015-12-04 21:36:40 +0100283 ldmia r12, {r1-r6, lr}
Jon Callan73b63ef2008-11-06 13:23:09 +0000284#ifdef CONFIG_SMP
Russell King0fc03d42016-03-29 11:08:22 +0100285 orr r10, r10, #(1 << 6) @ Enable SMP/nAMP mode
Russell Kingf00ec482010-09-04 10:47:48 +0100286 ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
Russell King0fc03d42016-03-29 11:08:22 +0100287 ALT_UP(mov r0, r10) @ fake it for UP
288 orr r10, r10, r0 @ Set required bits
289 teq r10, r0 @ Were they already set?
290 mcrne p15, 0, r10, c1, c0, 1 @ No, update register
Jon Callan73b63ef2008-11-06 13:23:09 +0000291#endif
Russell Kingbac51ad2015-07-09 00:30:24 +0100292 b __v7_setup_cont
Gregory CLEMENTde490192012-10-03 11:58:07 +0200293
Russell Kingc76f2382015-04-04 21:46:35 +0100294/*
295 * Errata:
296 * r0, r10 available for use
297 * r1, r2, r4, r5, r9, r13: must be preserved
298 * r3: contains MIDR rX number in bits 23-20
299 * r6: contains MIDR rXpY as 8-bit XY number
300 * r9: MIDR
301 */
Russell King17e7bf82015-04-04 21:34:33 +0100302__ca8_errata:
303#if defined(CONFIG_ARM_ERRATA_430973) && !defined(CONFIG_ARCH_MULTIPLATFORM)
304 teq r3, #0x00100000 @ only present in r1p*
Russell Kingc76f2382015-04-04 21:46:35 +0100305 mrceq p15, 0, r0, c1, c0, 1 @ read aux control register
306 orreq r0, r0, #(1 << 6) @ set IBE to 1
307 mcreq p15, 0, r0, c1, c0, 1 @ write aux control register
Russell King17e7bf82015-04-04 21:34:33 +0100308#endif
309#ifdef CONFIG_ARM_ERRATA_458693
310 teq r6, #0x20 @ only present in r2p0
Russell Kingc76f2382015-04-04 21:46:35 +0100311 mrceq p15, 0, r0, c1, c0, 1 @ read aux control register
312 orreq r0, r0, #(1 << 5) @ set L1NEON to 1
313 orreq r0, r0, #(1 << 9) @ set PLDNOP to 1
314 mcreq p15, 0, r0, c1, c0, 1 @ write aux control register
Russell King17e7bf82015-04-04 21:34:33 +0100315#endif
316#ifdef CONFIG_ARM_ERRATA_460075
317 teq r6, #0x20 @ only present in r2p0
Russell Kingc76f2382015-04-04 21:46:35 +0100318 mrceq p15, 1, r0, c9, c0, 2 @ read L2 cache aux ctrl register
319 tsteq r0, #1 << 22
320 orreq r0, r0, #(1 << 22) @ set the Write Allocate disable bit
321 mcreq p15, 1, r0, c9, c0, 2 @ write the L2 cache aux ctrl register
Russell King17e7bf82015-04-04 21:34:33 +0100322#endif
323 b __errata_finish
324
325__ca9_errata:
326#ifdef CONFIG_ARM_ERRATA_742230
327 cmp r6, #0x22 @ only present up to r2p2
Russell Kingc76f2382015-04-04 21:46:35 +0100328 mrcle p15, 0, r0, c15, c0, 1 @ read diagnostic register
329 orrle r0, r0, #1 << 4 @ set bit #4
330 mcrle p15, 0, r0, c15, c0, 1 @ write diagnostic register
Russell King17e7bf82015-04-04 21:34:33 +0100331#endif
332#ifdef CONFIG_ARM_ERRATA_742231
333 teq r6, #0x20 @ present in r2p0
334 teqne r6, #0x21 @ present in r2p1
335 teqne r6, #0x22 @ present in r2p2
Russell Kingc76f2382015-04-04 21:46:35 +0100336 mrceq p15, 0, r0, c15, c0, 1 @ read diagnostic register
337 orreq r0, r0, #1 << 12 @ set bit #12
338 orreq r0, r0, #1 << 22 @ set bit #22
339 mcreq p15, 0, r0, c15, c0, 1 @ write diagnostic register
Russell King17e7bf82015-04-04 21:34:33 +0100340#endif
341#ifdef CONFIG_ARM_ERRATA_743622
342 teq r3, #0x00200000 @ only present in r2p*
Russell Kingc76f2382015-04-04 21:46:35 +0100343 mrceq p15, 0, r0, c15, c0, 1 @ read diagnostic register
344 orreq r0, r0, #1 << 6 @ set bit #6
345 mcreq p15, 0, r0, c15, c0, 1 @ write diagnostic register
Russell King17e7bf82015-04-04 21:34:33 +0100346#endif
347#if defined(CONFIG_ARM_ERRATA_751472) && defined(CONFIG_SMP)
348 ALT_SMP(cmp r6, #0x30) @ present prior to r3p0
349 ALT_UP_B(1f)
Russell Kingc76f2382015-04-04 21:46:35 +0100350 mrclt p15, 0, r0, c15, c0, 1 @ read diagnostic register
351 orrlt r0, r0, #1 << 11 @ set bit #11
352 mcrlt p15, 0, r0, c15, c0, 1 @ write diagnostic register
Russell King17e7bf82015-04-04 21:34:33 +01003531:
354#endif
355 b __errata_finish
356
357__ca15_errata:
358#ifdef CONFIG_ARM_ERRATA_773022
359 cmp r6, #0x4 @ only present up to r0p4
Russell Kingc76f2382015-04-04 21:46:35 +0100360 mrcle p15, 0, r0, c1, c0, 1 @ read aux control register
361 orrle r0, r0, #1 << 1 @ disable loop buffer
362 mcrle p15, 0, r0, c1, c0, 1 @ write aux control register
Russell King17e7bf82015-04-04 21:34:33 +0100363#endif
364 b __errata_finish
365
Doug Anderson62c0f4a2016-04-07 00:25:00 +0100366__ca12_errata:
367#ifdef CONFIG_ARM_ERRATA_818325_852422
368 mrc p15, 0, r10, c15, c0, 1 @ read diagnostic register
369 orr r10, r10, #1 << 12 @ set bit #12
370 mcr p15, 0, r10, c15, c0, 1 @ write diagnostic register
371#endif
Doug Anderson416bcf22016-04-07 00:26:05 +0100372#ifdef CONFIG_ARM_ERRATA_821420
373 mrc p15, 0, r10, c15, c0, 2 @ read internal feature reg
374 orr r10, r10, #1 << 1 @ set bit #1
375 mcr p15, 0, r10, c15, c0, 2 @ write internal feature reg
376#endif
Doug Anderson9f6f9352016-04-07 00:27:26 +0100377#ifdef CONFIG_ARM_ERRATA_825619
378 mrc p15, 0, r10, c15, c0, 1 @ read diagnostic register
379 orr r10, r10, #1 << 24 @ set bit #24
380 mcr p15, 0, r10, c15, c0, 1 @ write diagnostic register
381#endif
Doug Anderson62c0f4a2016-04-07 00:25:00 +0100382 b __errata_finish
383
384__ca17_errata:
Doug Anderson9f6f9352016-04-07 00:27:26 +0100385#ifdef CONFIG_ARM_ERRATA_852421
386 cmp r6, #0x12 @ only present up to r1p2
387 mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
388 orrle r10, r10, #1 << 24 @ set bit #24
389 mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
390#endif
Doug Anderson62c0f4a2016-04-07 00:25:00 +0100391#ifdef CONFIG_ARM_ERRATA_852423
392 cmp r6, #0x12 @ only present up to r1p2
393 mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
394 orrle r10, r10, #1 << 12 @ set bit #12
395 mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
396#endif
397 b __errata_finish
398
Gregory CLEMENTde490192012-10-03 11:58:07 +0200399__v7_pj4b_setup:
400#ifdef CONFIG_CPU_PJ4B
401
402/* Auxiliary Debug Modes Control 1 Register */
403#define PJ4B_STATIC_BP (1 << 2) /* Enable Static BP */
404#define PJ4B_INTER_PARITY (1 << 8) /* Disable Internal Parity Handling */
Gregory CLEMENTde490192012-10-03 11:58:07 +0200405#define PJ4B_CLEAN_LINE (1 << 16) /* Disable data transfer for clean line */
406
407/* Auxiliary Debug Modes Control 2 Register */
408#define PJ4B_FAST_LDR (1 << 23) /* Disable fast LDR */
409#define PJ4B_SNOOP_DATA (1 << 25) /* Do not interleave write and snoop data */
410#define PJ4B_CWF (1 << 27) /* Disable Critical Word First feature */
411#define PJ4B_OUTSDNG_NC (1 << 29) /* Disable outstanding non cacheable rqst */
412#define PJ4B_L1_REP_RR (1 << 30) /* L1 replacement - Strict round robin */
413#define PJ4B_AUX_DBG_CTRL2 (PJ4B_SNOOP_DATA | PJ4B_CWF |\
414 PJ4B_OUTSDNG_NC | PJ4B_L1_REP_RR)
415
416/* Auxiliary Functional Modes Control Register 0 */
417#define PJ4B_SMP_CFB (1 << 1) /* Set SMP mode. Join the coherency fabric */
418#define PJ4B_L1_PAR_CHK (1 << 2) /* Support L1 parity checking */
419#define PJ4B_BROADCAST_CACHE (1 << 8) /* Broadcast Cache and TLB maintenance */
420
421/* Auxiliary Debug Modes Control 0 Register */
422#define PJ4B_WFI_WFE (1 << 22) /* WFI/WFE - serve the DVM and back to idle */
423
424 /* Auxiliary Debug Modes Control 1 Register */
425 mrc p15, 1, r0, c15, c1, 1
426 orr r0, r0, #PJ4B_CLEAN_LINE
Gregory CLEMENTde490192012-10-03 11:58:07 +0200427 orr r0, r0, #PJ4B_INTER_PARITY
428 bic r0, r0, #PJ4B_STATIC_BP
429 mcr p15, 1, r0, c15, c1, 1
430
431 /* Auxiliary Debug Modes Control 2 Register */
432 mrc p15, 1, r0, c15, c1, 2
433 bic r0, r0, #PJ4B_FAST_LDR
434 orr r0, r0, #PJ4B_AUX_DBG_CTRL2
435 mcr p15, 1, r0, c15, c1, 2
436
437 /* Auxiliary Functional Modes Control Register 0 */
438 mrc p15, 1, r0, c15, c2, 0
439#ifdef CONFIG_SMP
440 orr r0, r0, #PJ4B_SMP_CFB
441#endif
442 orr r0, r0, #PJ4B_L1_PAR_CHK
443 orr r0, r0, #PJ4B_BROADCAST_CACHE
444 mcr p15, 1, r0, c15, c2, 0
445
446 /* Auxiliary Debug Modes Control 0 Register */
447 mrc p15, 1, r0, c15, c1, 0
448 orr r0, r0, #PJ4B_WFI_WFE
449 mcr p15, 1, r0, c15, c1, 0
450
451#endif /* CONFIG_CPU_PJ4B */
452
Daniel Walker14eff182010-09-17 16:42:10 +0100453__v7_setup:
Nicolas Pitreb563d062015-12-04 21:36:40 +0100454 adr r0, __v7_setup_stack_ptr
455 ldr r12, [r0]
456 add r12, r12, r0 @ the local stack
457 stmia r12, {r1-r6, lr} @ v7_invalidate_l1 touches r0-r6
Russell King02b4e272015-05-19 17:06:44 +0100458 bl v7_invalidate_l1
Nicolas Pitreb563d062015-12-04 21:36:40 +0100459 ldmia r12, {r1-r6, lr}
Russell King1946d6e2009-06-01 12:50:33 +0100460
Russell Kingbac51ad2015-07-09 00:30:24 +0100461__v7_setup_cont:
Russell Kingc76f2382015-04-04 21:46:35 +0100462 and r0, r9, #0xff000000 @ ARM?
463 teq r0, #0x41000000
Russell King17e7bf82015-04-04 21:34:33 +0100464 bne __errata_finish
Russell King44194962015-04-04 21:36:35 +0100465 and r3, r9, #0x00f00000 @ variant
466 and r6, r9, #0x0000000f @ revision
Russell Kingb2c3e382015-04-04 20:09:46 +0100467 orr r6, r6, r3, lsr #20-4 @ combine variant and revision
Russell King44194962015-04-04 21:36:35 +0100468 ubfx r0, r9, #4, #12 @ primary part number
Russell King1946d6e2009-06-01 12:50:33 +0100469
Will Deacon64918482010-09-14 09:50:03 +0100470 /* Cortex-A8 Errata */
471 ldr r10, =0x00000c08 @ Cortex-A8 primary part number
472 teq r0, r10
Russell King17e7bf82015-04-04 21:34:33 +0100473 beq __ca8_errata
Russell King1946d6e2009-06-01 12:50:33 +0100474
Will Deacon9f050272010-09-14 09:51:43 +0100475 /* Cortex-A9 Errata */
Russell King17e7bf82015-04-04 21:34:33 +0100476 ldr r10, =0x00000c09 @ Cortex-A9 primary part number
Will Deacon9f050272010-09-14 09:51:43 +0100477 teq r0, r10
Russell King17e7bf82015-04-04 21:34:33 +0100478 beq __ca9_errata
Will Deacon9f050272010-09-14 09:51:43 +0100479
Doug Anderson62c0f4a2016-04-07 00:25:00 +0100480 /* Cortex-A12 Errata */
481 ldr r10, =0x00000c0d @ Cortex-A12 primary part number
482 teq r0, r10
483 beq __ca12_errata
484
485 /* Cortex-A17 Errata */
486 ldr r10, =0x00000c0e @ Cortex-A17 primary part number
487 teq r0, r10
488 beq __ca17_errata
489
Will Deacon84b65042013-08-20 17:29:55 +0100490 /* Cortex-A15 Errata */
Russell King17e7bf82015-04-04 21:34:33 +0100491 ldr r10, =0x00000c0f @ Cortex-A15 primary part number
Will Deacon84b65042013-08-20 17:29:55 +0100492 teq r0, r10
Russell King17e7bf82015-04-04 21:34:33 +0100493 beq __ca15_errata
Will Deacon84b65042013-08-20 17:29:55 +0100494
Russell King17e7bf82015-04-04 21:34:33 +0100495__errata_finish:
496 mov r10, #0
Catalin Marinasbbe88882007-05-08 22:27:46 +0100497 mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100498#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100499 mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
Russell Kingb2c3e382015-04-04 20:09:46 +0100500 v7_ttb_setup r10, r4, r5, r8, r3 @ TTBCR, TTBRx setup
501 ldr r3, =PRRR @ PRRR
Russell Kingf6b0fa02011-02-06 15:48:39 +0000502 ldr r6, =NMRR @ NMRR
Russell Kingb2c3e382015-04-04 20:09:46 +0100503 mcr p15, 0, r3, c10, c2, 0 @ write PRRR
Russell King3f69c0c2008-09-15 17:23:10 +0100504 mcr p15, 0, r6, c10, c2, 1 @ write NMRR
Catalin Marinasbdaaaec2009-07-24 12:35:06 +0100505#endif
Will Deaconbae0ca22014-02-07 19:12:20 +0100506 dsb @ Complete invalidations
Jonathan Austin078c0452012-04-12 17:45:25 +0100507#ifndef CONFIG_ARM_THUMBEE
508 mrc p15, 0, r0, c0, c1, 0 @ read ID_PFR0 for ThumbEE
509 and r0, r0, #(0xf << 12) @ ThumbEE enabled field
510 teq r0, #(1 << 12) @ check if ThumbEE is present
511 bne 1f
Russell Kingb2c3e382015-04-04 20:09:46 +0100512 mov r3, #0
513 mcr p14, 6, r3, c1, c0, 0 @ Initialize TEEHBR to 0
Jonathan Austin078c0452012-04-12 17:45:25 +0100514 mrc p14, 6, r0, c0, c0, 0 @ load TEECR
515 orr r0, r0, #1 @ set the 1st bit in order to
516 mcr p14, 6, r0, c0, c0, 0 @ stop userspace TEEHBR access
5171:
518#endif
Russell Kingb2c3e382015-04-04 20:09:46 +0100519 adr r3, v7_crval
520 ldmia r3, {r3, r6}
Ben Dooks457c2402013-02-12 18:59:57 +0000521 ARM_BE8(orr r6, r6, #1 << 25) @ big-endian page tables
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100522#ifdef CONFIG_SWP_EMULATE
Russell Kingb2c3e382015-04-04 20:09:46 +0100523 orr r3, r3, #(1 << 10) @ set SW bit in "clear"
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100524 bic r6, r6, #(1 << 10) @ clear it in "mmuset"
525#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100526 mrc p15, 0, r0, c1, c0, 0 @ read control register
Russell Kingb2c3e382015-04-04 20:09:46 +0100527 bic r0, r0, r3 @ clear bits them
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100528 orr r0, r0, r6 @ set them
Catalin Marinas347c8b72009-07-24 12:32:56 +0100529 THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
Russell King6ebbf2c2014-06-30 16:29:12 +0100530 ret lr @ return to head.S:__ret
Catalin Marinasbbe88882007-05-08 22:27:46 +0100531
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +0000532 .align 2
Nicolas Pitreb563d062015-12-04 21:36:40 +0100533__v7_setup_stack_ptr:
Russell King8ff97fa2016-02-16 17:33:56 +0000534 .word PHYS_RELATIVE(__v7_setup_stack, .)
Nicolas Pitreb563d062015-12-04 21:36:40 +0100535ENDPROC(__v7_setup)
536
537 .bss
538 .align 2
Catalin Marinasbbe88882007-05-08 22:27:46 +0100539__v7_setup_stack:
Nicolas Pitreb563d062015-12-04 21:36:40 +0100540 .space 4 * 7 @ 7 registers
Catalin Marinasbbe88882007-05-08 22:27:46 +0100541
Russell King5085f3f2010-10-01 15:37:05 +0100542 __INITDATA
543
Dave Martin78a8f3c2011-06-23 17:26:19 +0100544 @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
545 define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
Russell Kinga6d746782015-04-07 15:35:24 +0100546#ifndef CONFIG_ARM_LPAE
547 define_processor_functions ca8, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
Shawn Guoddd0c532014-07-16 07:40:53 +0100548 define_processor_functions ca9mp, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
Russell Kinga6d746782015-04-07 15:35:24 +0100549#endif
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100550#ifdef CONFIG_CPU_PJ4B
551 define_processor_functions pj4b, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
552#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100553
Russell King5085f3f2010-10-01 15:37:05 +0100554 .section ".rodata"
555
Dave Martin78a8f3c2011-06-23 17:26:19 +0100556 string cpu_arch_name, "armv7"
557 string cpu_elf_name, "v7"
Catalin Marinasbbe88882007-05-08 22:27:46 +0100558 .align
559
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100560 .section ".proc.info.init", #alloc
Catalin Marinasbbe88882007-05-08 22:27:46 +0100561
Pawel Molldc939cd2011-05-20 14:39:28 +0100562 /*
563 * Standard v7 proc info content
564 */
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100565.macro __v7_proc name, initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0, proc_fns = v7_processor_functions
Pawel Molldc939cd2011-05-20 14:39:28 +0100566 ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000567 PMD_SECT_AF | PMD_FLAGS_SMP | \mm_mmuflags)
Pawel Molldc939cd2011-05-20 14:39:28 +0100568 ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000569 PMD_SECT_AF | PMD_FLAGS_UP | \mm_mmuflags)
570 .long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | \
571 PMD_SECT_AP_READ | PMD_SECT_AF | \io_mmuflags
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100572 initfn \initfunc, \name
Daniel Walker14eff182010-09-17 16:42:10 +0100573 .long cpu_arch_name
574 .long cpu_elf_name
Pawel Molldc939cd2011-05-20 14:39:28 +0100575 .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \
576 HWCAP_EDSP | HWCAP_TLS | \hwcaps
Daniel Walker14eff182010-09-17 16:42:10 +0100577 .long cpu_v7_name
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100578 .long \proc_fns
Daniel Walker14eff182010-09-17 16:42:10 +0100579 .long v7wbi_tlb_fns
580 .long v6_user_fns
581 .long v7_cache_fns
Pawel Molldc939cd2011-05-20 14:39:28 +0100582.endm
583
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000584#ifndef CONFIG_ARM_LPAE
Pawel Molldc939cd2011-05-20 14:39:28 +0100585 /*
Pawel Moll15eb1692011-05-20 14:39:29 +0100586 * ARM Ltd. Cortex A5 processor.
587 */
588 .type __v7_ca5mp_proc_info, #object
589__v7_ca5mp_proc_info:
590 .long 0x410fc050
591 .long 0xff0ffff0
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100592 __v7_proc __v7_ca5mp_proc_info, __v7_ca5mp_setup
Pawel Moll15eb1692011-05-20 14:39:29 +0100593 .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info
594
595 /*
Pawel Molldc939cd2011-05-20 14:39:28 +0100596 * ARM Ltd. Cortex A9 processor.
597 */
598 .type __v7_ca9mp_proc_info, #object
599__v7_ca9mp_proc_info:
600 .long 0x410fc090
601 .long 0xff0ffff0
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100602 __v7_proc __v7_ca9mp_proc_info, __v7_ca9mp_setup, proc_fns = ca9mp_processor_functions
Daniel Walker14eff182010-09-17 16:42:10 +0100603 .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
Gregory CLEMENTde490192012-10-03 11:58:07 +0200604
Russell Kinga6d746782015-04-07 15:35:24 +0100605 /*
606 * ARM Ltd. Cortex A8 processor.
607 */
608 .type __v7_ca8_proc_info, #object
609__v7_ca8_proc_info:
610 .long 0x410fc080
611 .long 0xff0ffff0
612 __v7_proc __v7_ca8_proc_info, __v7_setup, proc_fns = ca8_processor_functions
613 .size __v7_ca8_proc_info, . - __v7_ca8_proc_info
614
Gregory CLEMENTb361d612013-04-09 13:37:20 +0100615#endif /* CONFIG_ARM_LPAE */
616
Gregory CLEMENTde490192012-10-03 11:58:07 +0200617 /*
618 * Marvell PJ4B processor.
619 */
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100620#ifdef CONFIG_CPU_PJ4B
Gregory CLEMENTde490192012-10-03 11:58:07 +0200621 .type __v7_pj4b_proc_info, #object
622__v7_pj4b_proc_info:
Gregory CLEMENT049be072013-06-10 18:05:51 +0100623 .long 0x560f5800
624 .long 0xff0fff00
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100625 __v7_proc __v7_pj4b_proc_info, __v7_pj4b_setup, proc_fns = pj4b_processor_functions
Gregory CLEMENTde490192012-10-03 11:58:07 +0200626 .size __v7_pj4b_proc_info, . - __v7_pj4b_proc_info
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100627#endif
Daniel Walker14eff182010-09-17 16:42:10 +0100628
Catalin Marinasbbe88882007-05-08 22:27:46 +0100629 /*
Jonathan Austinc90ad5c2012-03-15 14:27:07 +0000630 * ARM Ltd. Cortex R7 processor.
631 */
632 .type __v7_cr7mp_proc_info, #object
633__v7_cr7mp_proc_info:
634 .long 0x410fc170
635 .long 0xff0ffff0
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100636 __v7_proc __v7_cr7mp_proc_info, __v7_cr7mp_setup
Jonathan Austinc90ad5c2012-03-15 14:27:07 +0000637 .size __v7_cr7mp_proc_info, . - __v7_cr7mp_proc_info
638
639 /*
Will Deacon868dbf92012-01-20 12:01:14 +0100640 * ARM Ltd. Cortex A7 processor.
641 */
642 .type __v7_ca7mp_proc_info, #object
643__v7_ca7mp_proc_info:
644 .long 0x410fc070
645 .long 0xff0ffff0
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100646 __v7_proc __v7_ca7mp_proc_info, __v7_ca7mp_setup
Will Deacon868dbf92012-01-20 12:01:14 +0100647 .size __v7_ca7mp_proc_info, . - __v7_ca7mp_proc_info
648
649 /*
Jonathan Austinddb2ff72014-01-13 12:10:57 +0100650 * ARM Ltd. Cortex A12 processor.
651 */
652 .type __v7_ca12mp_proc_info, #object
653__v7_ca12mp_proc_info:
654 .long 0x410fc0d0
655 .long 0xff0ffff0
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100656 __v7_proc __v7_ca12mp_proc_info, __v7_ca12mp_setup
Jonathan Austinddb2ff72014-01-13 12:10:57 +0100657 .size __v7_ca12mp_proc_info, . - __v7_ca12mp_proc_info
658
659 /*
Will Deacon7665d9d2011-01-12 17:10:45 +0000660 * ARM Ltd. Cortex A15 processor.
661 */
662 .type __v7_ca15mp_proc_info, #object
663__v7_ca15mp_proc_info:
664 .long 0x410fc0f0
665 .long 0xff0ffff0
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100666 __v7_proc __v7_ca15mp_proc_info, __v7_ca15mp_setup
Will Deacon7665d9d2011-01-12 17:10:45 +0000667 .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info
668
669 /*
Marc Carinoc51e78e2014-07-23 00:31:43 +0100670 * Broadcom Corporation Brahma-B15 processor.
671 */
672 .type __v7_b15mp_proc_info, #object
673__v7_b15mp_proc_info:
674 .long 0x420f00f0
675 .long 0xff0ffff0
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100676 __v7_proc __v7_b15mp_proc_info, __v7_b15mp_setup
Marc Carinoc51e78e2014-07-23 00:31:43 +0100677 .size __v7_b15mp_proc_info, . - __v7_b15mp_proc_info
678
679 /*
Will Deaconcd000cf2014-05-02 17:06:02 +0100680 * ARM Ltd. Cortex A17 processor.
681 */
682 .type __v7_ca17mp_proc_info, #object
683__v7_ca17mp_proc_info:
684 .long 0x410fc0e0
685 .long 0xff0ffff0
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100686 __v7_proc __v7_ca17mp_proc_info, __v7_ca17mp_setup
Will Deaconcd000cf2014-05-02 17:06:02 +0100687 .size __v7_ca17mp_proc_info, . - __v7_ca17mp_proc_info
688
689 /*
Stepan Moskovchenko120ecfa2013-03-18 19:44:16 +0100690 * Qualcomm Inc. Krait processors.
691 */
692 .type __krait_proc_info, #object
693__krait_proc_info:
694 .long 0x510f0400 @ Required ID value
695 .long 0xff0ffc00 @ Mask for ID
696 /*
697 * Some Krait processors don't indicate support for SDIV and UDIV
698 * instructions in the ARM instruction set, even though they actually
Stephen Boyd6f0f2a92014-11-10 21:56:40 +0100699 * do support them. They also don't indicate support for fused multiply
700 * instructions even though they actually do support them.
Stepan Moskovchenko120ecfa2013-03-18 19:44:16 +0100701 */
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100702 __v7_proc __krait_proc_info, __v7_setup, hwcaps = HWCAP_IDIV | HWCAP_VFPv4
Stepan Moskovchenko120ecfa2013-03-18 19:44:16 +0100703 .size __krait_proc_info, . - __krait_proc_info
704
705 /*
Catalin Marinasbbe88882007-05-08 22:27:46 +0100706 * Match any ARMv7 processor core.
707 */
708 .type __v7_proc_info, #object
709__v7_proc_info:
710 .long 0x000f0000 @ Required ID value
711 .long 0x000f0000 @ Mask for ID
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100712 __v7_proc __v7_proc_info, __v7_setup
Catalin Marinasbbe88882007-05-08 22:27:46 +0100713 .size __v7_proc_info, . - __v7_proc_info