blob: aa9088c26931ae349c0bc6fbfece5fe0b10edfb9 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_PROCESSOR_H
2#define _ASM_X86_PROCESSOR_H
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +01003
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01004#include <asm/processor-flags.h>
5
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +01006/* Forward declaration, a strange C thing */
7struct task_struct;
8struct mm_struct;
9
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010010#include <asm/vm86.h>
11#include <asm/math_emu.h>
12#include <asm/segment.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010013#include <asm/types.h>
14#include <asm/sigcontext.h>
15#include <asm/current.h>
16#include <asm/cpufeature.h>
17#include <asm/system.h>
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +010018#include <asm/page.h>
Jeremy Fitzhardinge54321d92009-02-11 10:20:05 -080019#include <asm/pgtable_types.h>
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +010020#include <asm/percpu.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010021#include <asm/msr.h>
22#include <asm/desc_defs.h>
Andi Kleenbd616432008-01-30 13:32:38 +010023#include <asm/nops.h>
Ingo Molnar4d46a892008-02-21 04:24:40 +010024
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010025#include <linux/personality.h>
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010026#include <linux/cpumask.h>
27#include <linux/cache.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010028#include <linux/threads.h>
Peter Zijlstra5cbc19a2009-09-02 11:49:52 +020029#include <linux/math64.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010030#include <linux/init.h>
Peter Zijlstrafaa46022010-03-25 14:51:50 +010031#include <linux/err.h>
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +010032
K.Prasadb332828c2009-06-01 23:43:10 +053033#define HBP_NUM 4
Glauber de Oliveira Costa0ccb8ac2008-01-30 13:31:27 +010034/*
35 * Default implementation of macro that returns current
36 * instruction pointer ("program counter").
37 */
38static inline void *current_text_addr(void)
39{
40 void *pc;
Ingo Molnar4d46a892008-02-21 04:24:40 +010041
42 asm volatile("mov $1f, %0; 1:":"=r" (pc));
43
Glauber de Oliveira Costa0ccb8ac2008-01-30 13:31:27 +010044 return pc;
45}
46
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010047#ifdef CONFIG_X86_VSMP
Ingo Molnar4d46a892008-02-21 04:24:40 +010048# define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
49# define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010050#else
Ingo Molnar4d46a892008-02-21 04:24:40 +010051# define ARCH_MIN_TASKALIGN 16
52# define ARCH_MIN_MMSTRUCT_ALIGN 0
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010053#endif
54
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010055/*
56 * CPU type and hardware bug flags. Kept separately for each CPU.
57 * Members of this structure are referenced in head.S, so think twice
58 * before touching them. [mj]
59 */
60
61struct cpuinfo_x86 {
Ingo Molnar4d46a892008-02-21 04:24:40 +010062 __u8 x86; /* CPU family */
63 __u8 x86_vendor; /* CPU vendor */
64 __u8 x86_model;
65 __u8 x86_mask;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010066#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +010067 char wp_works_ok; /* It doesn't on 386's */
68
69 /* Problems on some 486Dx4's and old 386's: */
70 char hlt_works_ok;
71 char hard_math;
72 char rfu;
73 char fdiv_bug;
74 char f00f_bug;
75 char coma_bug;
76 char pad0;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010077#else
Ingo Molnar4d46a892008-02-21 04:24:40 +010078 /* Number of 4K pages in DTLB/ITLB combined(in pages): */
H. Peter Anvinb1882e62009-01-23 17:18:52 -080079 int x86_tlbsize;
Jan Beulich13c6c532009-03-12 12:37:34 +000080#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +010081 __u8 x86_virt_bits;
82 __u8 x86_phys_bits;
83 /* CPUID returned core id bits: */
84 __u8 x86_coreid_bits;
85 /* Max extended CPUID function supported: */
86 __u32 extended_cpuid_level;
Ingo Molnar4d46a892008-02-21 04:24:40 +010087 /* Maximum supported CPUID level, -1=no CPUID: */
88 int cpuid_level;
89 __u32 x86_capability[NCAPINTS];
90 char x86_vendor_id[16];
91 char x86_model_id[64];
92 /* in KB - valid for CPUS which support this call: */
93 int x86_cache_size;
94 int x86_cache_alignment; /* In bytes */
95 int x86_power;
96 unsigned long loops_per_jiffy;
Ingo Molnar4d46a892008-02-21 04:24:40 +010097 /* cpuid returned max cores value: */
98 u16 x86_max_cores;
99 u16 apicid;
Yinghai Lu01aaea12008-03-06 13:46:39 -0800100 u16 initial_apicid;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100101 u16 x86_clflush_size;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100102 /* number of cores as seen by the OS: */
103 u16 booted_cores;
104 /* Physical processor id: */
105 u16 phys_proc_id;
106 /* Core id: */
107 u16 cpu_core_id;
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200108 /* Compute unit id */
109 u8 compute_unit_id;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100110 /* Index into per_cpu list: */
111 u16 cpu_index;
Andi Kleen506ed6b2011-10-12 17:46:33 -0700112 u32 microcode;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100113} __attribute__((__aligned__(SMP_CACHE_BYTES)));
114
Ingo Molnar4d46a892008-02-21 04:24:40 +0100115#define X86_VENDOR_INTEL 0
116#define X86_VENDOR_CYRIX 1
117#define X86_VENDOR_AMD 2
118#define X86_VENDOR_UMC 3
Ingo Molnar4d46a892008-02-21 04:24:40 +0100119#define X86_VENDOR_CENTAUR 5
120#define X86_VENDOR_TRANSMETA 7
121#define X86_VENDOR_NSC 8
122#define X86_VENDOR_NUM 9
123
124#define X86_VENDOR_UNKNOWN 0xff
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100125
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100126/*
127 * capabilities of CPUs
128 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100129extern struct cpuinfo_x86 boot_cpu_data;
130extern struct cpuinfo_x86 new_cpu_data;
131
132extern struct tss_struct doublefault_tss;
Yinghai Lu3e0c3732009-05-09 23:47:42 -0700133extern __u32 cpu_caps_cleared[NCAPINTS];
134extern __u32 cpu_caps_set[NCAPINTS];
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100135
136#ifdef CONFIG_SMP
David Howells9b8de742009-04-21 23:00:24 +0100137DECLARE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100138#define cpu_data(cpu) per_cpu(cpu_info, cpu)
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100139#else
Tejun Heo7b543a52010-12-18 16:30:05 +0100140#define cpu_info boot_cpu_data
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100141#define cpu_data(cpu) boot_cpu_data
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100142#endif
143
Jaswinder Singh1c6c7272008-07-21 22:40:37 +0530144extern const struct seq_operations cpuinfo_op;
145
Glauber Costa3d3f4872008-03-03 14:12:48 -0300146static inline int hlt_works(int cpu)
147{
148#ifdef CONFIG_X86_32
149 return cpu_data(cpu).hlt_works_ok;
150#else
151 return 1;
152#endif
153}
154
Ingo Molnar4d46a892008-02-21 04:24:40 +0100155#define cache_line_size() (boot_cpu_data.x86_cache_alignment)
156
157extern void cpu_detect(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100158
Jaswinder Singh8fd329a2008-07-21 22:54:56 +0530159extern struct pt_regs *idle_regs(struct pt_regs *);
160
Yinghai Luf5803662008-06-21 03:24:19 -0700161extern void early_cpu_init(void);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100162extern void identify_boot_cpu(void);
163extern void identify_secondary_cpu(struct cpuinfo_x86 *);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100164extern void print_cpu_info(struct cpuinfo_x86 *);
165extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
166extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
167extern unsigned short num_cache_leaves;
168
Suresh Siddhabbb65d22008-08-23 17:47:10 +0200169extern void detect_extended_topology(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100170extern void detect_ht(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100171
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100172static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
Ingo Molnar4d46a892008-02-21 04:24:40 +0100173 unsigned int *ecx, unsigned int *edx)
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100174{
175 /* ecx is often an input as well as an output. */
Suresh Siddha45a94d72009-12-16 16:25:42 -0800176 asm volatile("cpuid"
Joe Perchescca2e6f2008-03-23 01:03:15 -0700177 : "=a" (*eax),
178 "=b" (*ebx),
179 "=c" (*ecx),
180 "=d" (*edx)
Andi Kleen506ed6b2011-10-12 17:46:33 -0700181 : "0" (*eax), "2" (*ecx)
182 : "memory");
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100183}
184
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +0100185static inline void load_cr3(pgd_t *pgdir)
186{
187 write_cr3(__pa(pgdir));
188}
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100189
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200190#ifdef CONFIG_X86_32
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100191/* This is the TSS defined by the hardware. */
192struct x86_hw_tss {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100193 unsigned short back_link, __blh;
194 unsigned long sp0;
195 unsigned short ss0, __ss0h;
196 unsigned long sp1;
197 /* ss1 caches MSR_IA32_SYSENTER_CS: */
198 unsigned short ss1, __ss1h;
199 unsigned long sp2;
200 unsigned short ss2, __ss2h;
201 unsigned long __cr3;
202 unsigned long ip;
203 unsigned long flags;
204 unsigned long ax;
205 unsigned long cx;
206 unsigned long dx;
207 unsigned long bx;
208 unsigned long sp;
209 unsigned long bp;
210 unsigned long si;
211 unsigned long di;
212 unsigned short es, __esh;
213 unsigned short cs, __csh;
214 unsigned short ss, __ssh;
215 unsigned short ds, __dsh;
216 unsigned short fs, __fsh;
217 unsigned short gs, __gsh;
218 unsigned short ldt, __ldth;
219 unsigned short trace;
220 unsigned short io_bitmap_base;
221
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100222} __attribute__((packed));
223#else
224struct x86_hw_tss {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100225 u32 reserved1;
226 u64 sp0;
227 u64 sp1;
228 u64 sp2;
229 u64 reserved2;
230 u64 ist[7];
231 u32 reserved3;
232 u32 reserved4;
233 u16 reserved5;
234 u16 io_bitmap_base;
235
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100236} __attribute__((packed)) ____cacheline_aligned;
237#endif
238
239/*
Ingo Molnar4d46a892008-02-21 04:24:40 +0100240 * IO-bitmap sizes:
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100241 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100242#define IO_BITMAP_BITS 65536
243#define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
244#define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
245#define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
246#define INVALID_IO_BITMAP_OFFSET 0x8000
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100247
248struct tss_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100249 /*
250 * The hardware state:
251 */
252 struct x86_hw_tss x86_tss;
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100253
254 /*
255 * The extra 1 is there because the CPU will access an
256 * additional byte beyond the end of the IO permission
257 * bitmap. The extra byte must be all 1 bits, and must
258 * be within the limit.
259 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100260 unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
Ingo Molnar4d46a892008-02-21 04:24:40 +0100261
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100262 /*
Ingo Molnar4d46a892008-02-21 04:24:40 +0100263 * .. and then another 0x100 bytes for the emergency kernel stack:
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100264 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100265 unsigned long stack[64];
266
Richard Kennedy84e65b02008-07-04 13:56:16 +0100267} ____cacheline_aligned;
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100268
David Howells9b8de742009-04-21 23:00:24 +0100269DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss);
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100270
Ingo Molnar4d46a892008-02-21 04:24:40 +0100271/*
272 * Save the original ist values for checking stack pointers during debugging
273 */
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100274struct orig_ist {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100275 unsigned long ist[7];
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100276};
277
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100278#define MXCSR_DEFAULT 0x1f80
279
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100280struct i387_fsave_struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100281 u32 cwd; /* FPU Control Word */
282 u32 swd; /* FPU Status Word */
283 u32 twd; /* FPU Tag Word */
284 u32 fip; /* FPU IP Offset */
285 u32 fcs; /* FPU IP Selector */
286 u32 foo; /* FPU Operand Pointer Offset */
287 u32 fos; /* FPU Operand Pointer Selector */
288
289 /* 8*10 bytes for each FP-reg = 80 bytes: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100290 u32 st_space[20];
Ingo Molnarca9cda22008-03-05 15:15:42 +0100291
292 /* Software status information [not touched by FSAVE ]: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100293 u32 status;
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100294};
295
296struct i387_fxsave_struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100297 u16 cwd; /* Control Word */
298 u16 swd; /* Status Word */
299 u16 twd; /* Tag Word */
300 u16 fop; /* Last Instruction Opcode */
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100301 union {
302 struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100303 u64 rip; /* Instruction Pointer */
304 u64 rdp; /* Data Pointer */
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100305 };
306 struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100307 u32 fip; /* FPU IP Offset */
308 u32 fcs; /* FPU IP Selector */
309 u32 foo; /* FPU Operand Offset */
310 u32 fos; /* FPU Operand Selector */
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100311 };
312 };
Ingo Molnarca9cda22008-03-05 15:15:42 +0100313 u32 mxcsr; /* MXCSR Register State */
314 u32 mxcsr_mask; /* MXCSR Mask */
315
316 /* 8*16 bytes for each FP-reg = 128 bytes: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100317 u32 st_space[32];
Ingo Molnarca9cda22008-03-05 15:15:42 +0100318
319 /* 16*16 bytes for each XMM-reg = 256 bytes: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100320 u32 xmm_space[64];
Ingo Molnarca9cda22008-03-05 15:15:42 +0100321
Suresh Siddhabdd8cab2008-07-29 10:29:24 -0700322 u32 padding[12];
323
324 union {
325 u32 padding1[12];
326 u32 sw_reserved[12];
327 };
Ingo Molnar4d46a892008-02-21 04:24:40 +0100328
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100329} __attribute__((aligned(16)));
330
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100331struct i387_soft_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100332 u32 cwd;
333 u32 swd;
334 u32 twd;
335 u32 fip;
336 u32 fcs;
337 u32 foo;
338 u32 fos;
339 /* 8*10 bytes for each FP-reg = 80 bytes: */
340 u32 st_space[20];
341 u8 ftop;
342 u8 changed;
343 u8 lookahead;
344 u8 no_update;
345 u8 rm;
346 u8 alimit;
Tejun Heoae6af412009-02-09 22:17:39 +0900347 struct math_emu_info *info;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100348 u32 entry_eip;
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100349};
350
Suresh Siddhaa30469e2009-04-10 15:21:24 -0700351struct ymmh_struct {
352 /* 16 * 16 bytes for each YMMH-reg = 256 bytes */
353 u32 ymmh_space[64];
354};
355
Suresh Siddhadc1e35c2008-07-29 10:29:19 -0700356struct xsave_hdr_struct {
357 u64 xstate_bv;
358 u64 reserved1[2];
359 u64 reserved2[5];
360} __attribute__((packed));
361
362struct xsave_struct {
363 struct i387_fxsave_struct i387;
364 struct xsave_hdr_struct xsave_hdr;
Suresh Siddhaa30469e2009-04-10 15:21:24 -0700365 struct ymmh_struct ymmh;
Suresh Siddhadc1e35c2008-07-29 10:29:19 -0700366 /* new processor state extensions will go here */
367} __attribute__ ((packed, aligned (64)));
368
Suresh Siddha61c46282008-03-10 15:28:04 -0700369union thread_xstate {
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100370 struct i387_fsave_struct fsave;
371 struct i387_fxsave_struct fxsave;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100372 struct i387_soft_struct soft;
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700373 struct xsave_struct xsave;
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100374};
375
Avi Kivity86603282010-05-06 11:45:46 +0300376struct fpu {
377 union thread_xstate *state;
378};
379
Glauber Costafe676202008-03-03 14:12:56 -0300380#ifdef CONFIG_X86_64
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100381DECLARE_PER_CPU(struct orig_ist, orig_ist);
Brian Gerst26f80bd2009-01-19 00:38:58 +0900382
Brian Gerst947e76c2009-01-19 12:21:28 +0900383union irq_stack_union {
384 char irq_stack[IRQ_STACK_SIZE];
385 /*
386 * GCC hardcodes the stack canary as %gs:40. Since the
387 * irq_stack is the object at %gs:0, we reserve the bottom
388 * 48 bytes of the irq stack for the canary.
389 */
390 struct {
391 char gs_base[40];
392 unsigned long stack_canary;
393 };
394};
395
David Howells9b8de742009-04-21 23:00:24 +0100396DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union);
Brian Gerst2add8e22009-02-08 09:58:39 -0500397DECLARE_INIT_PER_CPU(irq_stack_union);
398
Brian Gerst26f80bd2009-01-19 00:38:58 +0900399DECLARE_PER_CPU(char *, irq_stack_ptr);
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530400DECLARE_PER_CPU(unsigned int, irq_count);
401extern unsigned long kernel_eflags;
402extern asmlinkage void ignore_sysret(void);
Tejun Heo60a53172009-02-09 22:17:40 +0900403#else /* X86_64 */
404#ifdef CONFIG_CC_STACKPROTECTOR
Jeremy Fitzhardinge1ea0d142009-09-03 12:27:15 -0700405/*
406 * Make sure stack canary segment base is cached-aligned:
407 * "For Intel Atom processors, avoid non zero segment base address
408 * that is not aligned to cache line boundary at all cost."
409 * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
410 */
411struct stack_canary {
412 char __pad[20]; /* canary at %gs:20 */
413 unsigned long canary;
414};
Jeremy Fitzhardinge53f82452009-09-03 14:31:44 -0700415DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200416#endif
Tejun Heo60a53172009-02-09 22:17:40 +0900417#endif /* X86_64 */
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100418
Suresh Siddha61c46282008-03-10 15:28:04 -0700419extern unsigned int xstate_size;
Suresh Siddhaaa283f42008-03-10 15:28:05 -0700420extern void free_thread_xstate(struct task_struct *);
421extern struct kmem_cache *task_xstate_cachep;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100422
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200423struct perf_event;
424
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100425struct thread_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100426 /* Cached TLS descriptors: */
427 struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
428 unsigned long sp0;
429 unsigned long sp;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100430#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100431 unsigned long sysenter_cs;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100432#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100433 unsigned long usersp; /* Copy from PDA */
434 unsigned short es;
435 unsigned short ds;
436 unsigned short fsindex;
437 unsigned short gsindex;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100438#endif
Alexey Dobriyan0c235902009-05-04 03:30:15 +0400439#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100440 unsigned long ip;
Alexey Dobriyan0c235902009-05-04 03:30:15 +0400441#endif
Alexey Dobriyand756f4ad2009-05-04 03:29:52 +0400442#ifdef CONFIG_X86_64
Ingo Molnar4d46a892008-02-21 04:24:40 +0100443 unsigned long fs;
Alexey Dobriyand756f4ad2009-05-04 03:29:52 +0400444#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100445 unsigned long gs;
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200446 /* Save middle states of ptrace breakpoints */
447 struct perf_event *ptrace_bps[HBP_NUM];
448 /* Debug status used for traps, single steps, etc... */
449 unsigned long debugreg6;
Frederic Weisbecker326264a2010-02-18 18:24:18 +0100450 /* Keep track of the exact dr7 value set by the user */
451 unsigned long ptrace_dr7;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100452 /* Fault info: */
453 unsigned long cr2;
454 unsigned long trap_no;
455 unsigned long error_code;
Suresh Siddha61c46282008-03-10 15:28:04 -0700456 /* floating point and extended processor state */
Avi Kivity86603282010-05-06 11:45:46 +0300457 struct fpu fpu;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100458#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100459 /* Virtual 86 mode info */
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100460 struct vm86_struct __user *vm86_info;
461 unsigned long screen_bitmap;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100462 unsigned long v86flags;
463 unsigned long v86mask;
464 unsigned long saved_sp0;
465 unsigned int saved_fs;
466 unsigned int saved_gs;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100467#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100468 /* IO permissions: */
469 unsigned long *io_bitmap_ptr;
470 unsigned long iopl;
471 /* Max allowed port in the bitmap, in bytes: */
472 unsigned io_bitmap_max;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100473};
474
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100475static inline unsigned long native_get_debugreg(int regno)
476{
Ingo Molnar4d46a892008-02-21 04:24:40 +0100477 unsigned long val = 0; /* Damn you, gcc! */
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100478
479 switch (regno) {
480 case 0:
Joe Perchescca2e6f2008-03-23 01:03:15 -0700481 asm("mov %%db0, %0" :"=r" (val));
482 break;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100483 case 1:
Joe Perchescca2e6f2008-03-23 01:03:15 -0700484 asm("mov %%db1, %0" :"=r" (val));
485 break;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100486 case 2:
Joe Perchescca2e6f2008-03-23 01:03:15 -0700487 asm("mov %%db2, %0" :"=r" (val));
488 break;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100489 case 3:
Joe Perchescca2e6f2008-03-23 01:03:15 -0700490 asm("mov %%db3, %0" :"=r" (val));
491 break;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100492 case 6:
Joe Perchescca2e6f2008-03-23 01:03:15 -0700493 asm("mov %%db6, %0" :"=r" (val));
494 break;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100495 case 7:
Joe Perchescca2e6f2008-03-23 01:03:15 -0700496 asm("mov %%db7, %0" :"=r" (val));
497 break;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100498 default:
499 BUG();
500 }
501 return val;
502}
503
504static inline void native_set_debugreg(int regno, unsigned long value)
505{
506 switch (regno) {
507 case 0:
Ingo Molnar4d46a892008-02-21 04:24:40 +0100508 asm("mov %0, %%db0" ::"r" (value));
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100509 break;
510 case 1:
Ingo Molnar4d46a892008-02-21 04:24:40 +0100511 asm("mov %0, %%db1" ::"r" (value));
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100512 break;
513 case 2:
Ingo Molnar4d46a892008-02-21 04:24:40 +0100514 asm("mov %0, %%db2" ::"r" (value));
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100515 break;
516 case 3:
Ingo Molnar4d46a892008-02-21 04:24:40 +0100517 asm("mov %0, %%db3" ::"r" (value));
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100518 break;
519 case 6:
Ingo Molnar4d46a892008-02-21 04:24:40 +0100520 asm("mov %0, %%db6" ::"r" (value));
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100521 break;
522 case 7:
Ingo Molnar4d46a892008-02-21 04:24:40 +0100523 asm("mov %0, %%db7" ::"r" (value));
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100524 break;
525 default:
526 BUG();
527 }
528}
529
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100530/*
531 * Set IOPL bits in EFLAGS from given mask
532 */
533static inline void native_set_iopl_mask(unsigned mask)
534{
535#ifdef CONFIG_X86_32
536 unsigned int reg;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100537
Joe Perchescca2e6f2008-03-23 01:03:15 -0700538 asm volatile ("pushfl;"
539 "popl %0;"
540 "andl %1, %0;"
541 "orl %2, %0;"
542 "pushl %0;"
543 "popfl"
544 : "=&r" (reg)
545 : "i" (~X86_EFLAGS_IOPL), "r" (mask));
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100546#endif
547}
548
Ingo Molnar4d46a892008-02-21 04:24:40 +0100549static inline void
550native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100551{
552 tss->x86_tss.sp0 = thread->sp0;
553#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100554 /* Only happens when SEP is enabled, no need to test "SEP"arately: */
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100555 if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
556 tss->x86_tss.ss1 = thread->sysenter_cs;
557 wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
558 }
559#endif
560}
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100561
Glauber de Oliveira Costae801f862008-01-30 13:32:08 +0100562static inline void native_swapgs(void)
563{
564#ifdef CONFIG_X86_64
565 asm volatile("swapgs" ::: "memory");
566#endif
567}
568
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100569#ifdef CONFIG_PARAVIRT
570#include <asm/paravirt.h>
571#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100572#define __cpuid native_cpuid
573#define paravirt_enabled() 0
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100574
575/*
576 * These special macros can be used to get or set a debugging register
577 */
578#define get_debugreg(var, register) \
579 (var) = native_get_debugreg(register)
580#define set_debugreg(value, register) \
581 native_set_debugreg(register, value)
582
Joe Perchescca2e6f2008-03-23 01:03:15 -0700583static inline void load_sp0(struct tss_struct *tss,
584 struct thread_struct *thread)
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100585{
586 native_load_sp0(tss, thread);
587}
588
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100589#define set_iopl_mask native_set_iopl_mask
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100590#endif /* CONFIG_PARAVIRT */
591
592/*
593 * Save the cr4 feature set we're using (ie
594 * Pentium 4MB enable and PPro Global page
595 * enable), so that any CPU's that boot up
596 * after us can get the correct flags.
597 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100598extern unsigned long mmu_cr4_features;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100599
600static inline void set_in_cr4(unsigned long mask)
601{
Brian Gerst2df7a6e2010-09-03 21:17:08 -0400602 unsigned long cr4;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100603
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100604 mmu_cr4_features |= mask;
605 cr4 = read_cr4();
606 cr4 |= mask;
607 write_cr4(cr4);
608}
609
610static inline void clear_in_cr4(unsigned long mask)
611{
Brian Gerst2df7a6e2010-09-03 21:17:08 -0400612 unsigned long cr4;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100613
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100614 mmu_cr4_features &= ~mask;
615 cr4 = read_cr4();
616 cr4 &= ~mask;
617 write_cr4(cr4);
618}
619
Glauber de Oliveira Costafc87e902008-01-30 13:31:38 +0100620typedef struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100621 unsigned long seg;
Glauber de Oliveira Costafc87e902008-01-30 13:31:38 +0100622} mm_segment_t;
623
624
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100625/*
626 * create a kernel thread without removing it from tasklists
627 */
628extern int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);
629
630/* Free all resources held by a thread. */
631extern void release_thread(struct task_struct *);
632
Ingo Molnar4d46a892008-02-21 04:24:40 +0100633/* Prepare to copy thread state - unlazy all lazy state */
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100634extern void prepare_to_copy(struct task_struct *tsk);
635
636unsigned long get_wchan(struct task_struct *p);
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100637
638/*
639 * Generic CPUID function
640 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
641 * resulting in stale register contents being returned.
642 */
643static inline void cpuid(unsigned int op,
644 unsigned int *eax, unsigned int *ebx,
645 unsigned int *ecx, unsigned int *edx)
646{
647 *eax = op;
648 *ecx = 0;
649 __cpuid(eax, ebx, ecx, edx);
650}
651
652/* Some CPUID calls want 'count' to be placed in ecx */
653static inline void cpuid_count(unsigned int op, int count,
654 unsigned int *eax, unsigned int *ebx,
655 unsigned int *ecx, unsigned int *edx)
656{
657 *eax = op;
658 *ecx = count;
659 __cpuid(eax, ebx, ecx, edx);
660}
661
662/*
663 * CPUID functions returning a single datum
664 */
665static inline unsigned int cpuid_eax(unsigned int op)
666{
667 unsigned int eax, ebx, ecx, edx;
668
669 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100670
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100671 return eax;
672}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100673
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100674static inline unsigned int cpuid_ebx(unsigned int op)
675{
676 unsigned int eax, ebx, ecx, edx;
677
678 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100679
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100680 return ebx;
681}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100682
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100683static inline unsigned int cpuid_ecx(unsigned int op)
684{
685 unsigned int eax, ebx, ecx, edx;
686
687 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100688
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100689 return ecx;
690}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100691
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100692static inline unsigned int cpuid_edx(unsigned int op)
693{
694 unsigned int eax, ebx, ecx, edx;
695
696 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100697
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100698 return edx;
699}
700
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100701/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
702static inline void rep_nop(void)
703{
Joe Perchescca2e6f2008-03-23 01:03:15 -0700704 asm volatile("rep; nop" ::: "memory");
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100705}
706
Ingo Molnar4d46a892008-02-21 04:24:40 +0100707static inline void cpu_relax(void)
708{
709 rep_nop();
710}
711
Ben Hutchings5367b6882009-09-10 02:53:50 +0100712/* Stop speculative execution and prefetching of modified code. */
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100713static inline void sync_core(void)
714{
715 int tmp;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100716
Ben Hutchings5367b6882009-09-10 02:53:50 +0100717#if defined(CONFIG_M386) || defined(CONFIG_M486)
718 if (boot_cpu_data.x86 < 5)
719 /* There is no speculative execution.
720 * jmp is a barrier to prefetching. */
721 asm volatile("jmp 1f\n1:\n" ::: "memory");
722 else
723#endif
724 /* cpuid is a barrier to speculative execution.
725 * Prefetched instructions are automatically
726 * invalidated when modified. */
727 asm volatile("cpuid" : "=a" (tmp) : "0" (1)
728 : "ebx", "ecx", "edx", "memory");
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100729}
730
Joe Perchescca2e6f2008-03-23 01:03:15 -0700731static inline void __monitor(const void *eax, unsigned long ecx,
732 unsigned long edx)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100733{
Ingo Molnar4d46a892008-02-21 04:24:40 +0100734 /* "monitor %eax, %ecx, %edx;" */
Joe Perchescca2e6f2008-03-23 01:03:15 -0700735 asm volatile(".byte 0x0f, 0x01, 0xc8;"
736 :: "a" (eax), "c" (ecx), "d"(edx));
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100737}
738
739static inline void __mwait(unsigned long eax, unsigned long ecx)
740{
Ingo Molnar4d46a892008-02-21 04:24:40 +0100741 /* "mwait %eax, %ecx;" */
Joe Perchescca2e6f2008-03-23 01:03:15 -0700742 asm volatile(".byte 0x0f, 0x01, 0xc9;"
743 :: "a" (eax), "c" (ecx));
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100744}
745
746static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
747{
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200748 trace_hardirqs_on();
Ingo Molnar4d46a892008-02-21 04:24:40 +0100749 /* "mwait %eax, %ecx;" */
Joe Perchescca2e6f2008-03-23 01:03:15 -0700750 asm volatile("sti; .byte 0x0f, 0x01, 0xc9;"
751 :: "a" (eax), "c" (ecx));
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100752}
753
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100754extern void select_idle_routine(const struct cpuinfo_x86 *c);
Len Brown02c68a02011-04-01 16:59:53 -0400755extern void init_amd_e400_c1e_mask(void);
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100756
Ingo Molnar4d46a892008-02-21 04:24:40 +0100757extern unsigned long boot_option_idle_override;
Len Brown02c68a02011-04-01 16:59:53 -0400758extern bool amd_e400_c1e_detected;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100759
Thomas Renningerd1896042010-11-03 17:06:14 +0100760enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
761 IDLE_POLL, IDLE_FORCE_MWAIT};
762
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100763extern void enable_sep_cpu(void);
764extern int sysenter_setup(void);
765
Jan Kiszka29c84392010-05-20 21:04:29 -0500766extern void early_trap_init(void);
767
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100768/* Defined in head.S */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100769extern struct desc_ptr early_gdt_descr;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100770
771extern void cpu_set_gdt(int);
Brian Gerst552be872009-01-30 17:47:53 +0900772extern void switch_to_new_gdt(int);
Jeremy Fitzhardinge11e3a842009-01-30 17:47:54 +0900773extern void load_percpu_segment(int);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100774extern void cpu_init(void);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100775
Markus Metzgerc2724772008-12-11 13:49:59 +0100776static inline unsigned long get_debugctlmsr(void)
777{
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100778 unsigned long debugctlmsr = 0;
Markus Metzgerc2724772008-12-11 13:49:59 +0100779
780#ifndef CONFIG_X86_DEBUGCTLMSR
781 if (boot_cpu_data.x86 < 6)
782 return 0;
783#endif
784 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
785
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100786 return debugctlmsr;
Markus Metzgerc2724772008-12-11 13:49:59 +0100787}
788
Jan Beulich5b0e5082008-03-10 13:11:17 +0000789static inline void update_debugctlmsr(unsigned long debugctlmsr)
790{
791#ifndef CONFIG_X86_DEBUGCTLMSR
792 if (boot_cpu_data.x86 < 6)
793 return;
794#endif
795 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
796}
797
Ingo Molnar4d46a892008-02-21 04:24:40 +0100798/*
799 * from system description table in BIOS. Mostly for MCA use, but
800 * others may find it useful:
801 */
802extern unsigned int machine_id;
803extern unsigned int machine_submodel_id;
804extern unsigned int BIOS_revision;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100805
Ingo Molnar4d46a892008-02-21 04:24:40 +0100806/* Boot loader type from the setup header: */
807extern int bootloader_type;
H. Peter Anvin50312962009-05-07 16:54:11 -0700808extern int bootloader_version;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100809
Ingo Molnar4d46a892008-02-21 04:24:40 +0100810extern char ignore_fpu_irq;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100811
812#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
813#define ARCH_HAS_PREFETCHW
814#define ARCH_HAS_SPINLOCK_PREFETCH
815
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100816#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100817# define BASE_PREFETCH ASM_NOP4
818# define ARCH_HAS_PREFETCH
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100819#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100820# define BASE_PREFETCH "prefetcht0 (%1)"
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100821#endif
822
Ingo Molnar4d46a892008-02-21 04:24:40 +0100823/*
824 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
825 *
826 * It's not worth to care about 3dnow prefetches for the K6
827 * because they are microcoded there and very slow.
828 */
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100829static inline void prefetch(const void *x)
830{
831 alternative_input(BASE_PREFETCH,
832 "prefetchnta (%1)",
833 X86_FEATURE_XMM,
834 "r" (x));
835}
836
Ingo Molnar4d46a892008-02-21 04:24:40 +0100837/*
838 * 3dnow prefetch to get an exclusive cache line.
839 * Useful for spinlocks to avoid one state transition in the
840 * cache coherency protocol:
841 */
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100842static inline void prefetchw(const void *x)
843{
844 alternative_input(BASE_PREFETCH,
845 "prefetchw (%1)",
846 X86_FEATURE_3DNOW,
847 "r" (x));
848}
849
Ingo Molnar4d46a892008-02-21 04:24:40 +0100850static inline void spin_lock_prefetch(const void *x)
851{
852 prefetchw(x);
853}
854
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100855#ifdef CONFIG_X86_32
856/*
857 * User space process size: 3GB (default).
858 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100859#define TASK_SIZE PAGE_OFFSET
Ingo Molnard9517342009-02-20 23:32:28 +0100860#define TASK_SIZE_MAX TASK_SIZE
Ingo Molnar4d46a892008-02-21 04:24:40 +0100861#define STACK_TOP TASK_SIZE
862#define STACK_TOP_MAX STACK_TOP
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100863
Ingo Molnar4d46a892008-02-21 04:24:40 +0100864#define INIT_THREAD { \
865 .sp0 = sizeof(init_stack) + (long)&init_stack, \
866 .vm86_info = NULL, \
867 .sysenter_cs = __KERNEL_CS, \
868 .io_bitmap_ptr = NULL, \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100869}
870
871/*
872 * Note that the .io_bitmap member must be extra-big. This is because
873 * the CPU will access an additional byte beyond the end of the IO
874 * permission bitmap. The extra byte must be all 1 bits, and must
875 * be within the limit.
876 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100877#define INIT_TSS { \
878 .x86_tss = { \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100879 .sp0 = sizeof(init_stack) + (long)&init_stack, \
Ingo Molnar4d46a892008-02-21 04:24:40 +0100880 .ss0 = __KERNEL_DS, \
881 .ss1 = __KERNEL_CS, \
882 .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \
883 }, \
884 .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100885}
886
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100887extern unsigned long thread_saved_pc(struct task_struct *tsk);
888
889#define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
890#define KSTK_TOP(info) \
891({ \
892 unsigned long *__ptr = (unsigned long *)(info); \
893 (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
894})
895
896/*
897 * The below -8 is to reserve 8 bytes on top of the ring0 stack.
898 * This is necessary to guarantee that the entire "struct pt_regs"
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400899 * is accessible even if the CPU haven't stored the SS/ESP registers
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100900 * on the stack (interrupt gate does not save these registers
901 * when switching to the same priv ring).
902 * Therefore beware: accessing the ss/esp fields of the
903 * "struct pt_regs" is possible, but they may contain the
904 * completely wrong values.
905 */
906#define task_pt_regs(task) \
907({ \
908 struct pt_regs *__regs__; \
909 __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
910 __regs__ - 1; \
911})
912
Ingo Molnar4d46a892008-02-21 04:24:40 +0100913#define KSTK_ESP(task) (task_pt_regs(task)->sp)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100914
915#else
916/*
917 * User space process size. 47bits minus one guard page.
918 */
Ingo Molnard9517342009-02-20 23:32:28 +0100919#define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100920
921/* This decides where the kernel will search for a free chunk of vm
922 * space during mmap's.
923 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100924#define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
925 0xc0000000 : 0xFFFFe000)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100926
Ingo Molnar4d46a892008-02-21 04:24:40 +0100927#define TASK_SIZE (test_thread_flag(TIF_IA32) ? \
Ingo Molnard9517342009-02-20 23:32:28 +0100928 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
Ingo Molnar4d46a892008-02-21 04:24:40 +0100929#define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_IA32)) ? \
Ingo Molnard9517342009-02-20 23:32:28 +0100930 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100931
David Howells922a70d2008-02-08 04:19:26 -0800932#define STACK_TOP TASK_SIZE
Ingo Molnard9517342009-02-20 23:32:28 +0100933#define STACK_TOP_MAX TASK_SIZE_MAX
David Howells922a70d2008-02-08 04:19:26 -0800934
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100935#define INIT_THREAD { \
936 .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
937}
938
939#define INIT_TSS { \
940 .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
941}
942
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100943/*
944 * Return saved PC of a blocked thread.
945 * What is this good for? it will be always the scheduler or ret_from_fork.
946 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100947#define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100948
Ingo Molnar4d46a892008-02-21 04:24:40 +0100949#define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
Stefani Seibold89240ba2009-11-03 10:22:40 +0100950extern unsigned long KSTK_ESP(struct task_struct *task);
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100951#endif /* CONFIG_X86_64 */
952
Ingo Molnar513ad842008-02-21 05:18:40 +0100953extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
954 unsigned long new_sp);
955
Ingo Molnar4d46a892008-02-21 04:24:40 +0100956/*
957 * This decides where the kernel will search for a free chunk of vm
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100958 * space during mmap's.
959 */
960#define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
961
Ingo Molnar4d46a892008-02-21 04:24:40 +0100962#define KSTK_EIP(task) (task_pt_regs(task)->ip)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100963
Erik Bosman529e25f2008-04-14 00:24:18 +0200964/* Get/set a process' ability to use the timestamp counter instruction */
965#define GET_TSC_CTL(adr) get_tsc_mode((adr))
966#define SET_TSC_CTL(val) set_tsc_mode((val))
967
968extern int get_tsc_mode(unsigned long adr);
969extern int set_tsc_mode(unsigned int val);
970
Andreas Herrmann6a812692009-09-16 11:33:40 +0200971extern int amd_get_nb_id(int cpu);
972
Peter Zijlstra5cbc19a2009-09-02 11:49:52 +0200973struct aperfmperf {
974 u64 aperf, mperf;
975};
976
977static inline void get_aperfmperf(struct aperfmperf *am)
978{
979 WARN_ON_ONCE(!boot_cpu_has(X86_FEATURE_APERFMPERF));
980
981 rdmsrl(MSR_IA32_APERF, am->aperf);
982 rdmsrl(MSR_IA32_MPERF, am->mperf);
983}
984
985#define APERFMPERF_SHIFT 10
986
987static inline
988unsigned long calc_aperfmperf_ratio(struct aperfmperf *old,
989 struct aperfmperf *new)
990{
991 u64 aperf = new->aperf - old->aperf;
992 u64 mperf = new->mperf - old->mperf;
993 unsigned long ratio = aperf;
994
995 mperf >>= APERFMPERF_SHIFT;
996 if (mperf)
997 ratio = div64_u64(aperf, mperf);
998
999 return ratio;
1000}
1001
Hans Rosenfeldd78d6712010-07-28 19:09:30 +02001002/*
1003 * AMD errata checking
1004 */
1005#ifdef CONFIG_CPU_SUP_AMD
Hans Rosenfeld1be85a62010-07-28 19:09:32 +02001006extern const int amd_erratum_383[];
Hans Rosenfeld9d8888c2010-07-28 19:09:31 +02001007extern const int amd_erratum_400[];
Hans Rosenfeldd78d6712010-07-28 19:09:30 +02001008extern bool cpu_has_amd_erratum(const int *);
1009
1010#define AMD_LEGACY_ERRATUM(...) { -1, __VA_ARGS__, 0 }
1011#define AMD_OSVW_ERRATUM(osvw_id, ...) { osvw_id, __VA_ARGS__, 0 }
1012#define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
1013 ((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
1014#define AMD_MODEL_RANGE_FAMILY(range) (((range) >> 24) & 0xff)
1015#define AMD_MODEL_RANGE_START(range) (((range) >> 12) & 0xfff)
1016#define AMD_MODEL_RANGE_END(range) ((range) & 0xfff)
1017
1018#else
1019#define cpu_has_amd_erratum(x) (false)
1020#endif /* CONFIG_CPU_SUP_AMD */
1021
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001022#endif /* _ASM_X86_PROCESSOR_H */