blob: 0be51f998ff99689f451e2757613af234b316471 [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
35#include <linux/interval_tree.h>
36#include <linux/hashtable.h>
37#include <linux/fence.h>
38
39#include <ttm/ttm_bo_api.h>
40#include <ttm/ttm_bo_driver.h>
41#include <ttm/ttm_placement.h>
42#include <ttm/ttm_module.h>
43#include <ttm/ttm_execbuf_util.h>
44
Chunming Zhoud03846a2015-07-28 14:20:03 -040045#include <drm/drmP.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040046#include <drm/drm_gem.h>
Chunming Zhou7e5a5472015-04-24 17:37:30 +080047#include <drm/amdgpu_drm.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040048
yanyang15fc3aee2015-05-22 14:39:35 -040049#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040050#include "amdgpu_mode.h"
51#include "amdgpu_ih.h"
52#include "amdgpu_irq.h"
53#include "amdgpu_ucode.h"
54#include "amdgpu_gds.h"
55
Alex Deucherb80d8472015-08-16 22:55:02 -040056#include "gpu_scheduler.h"
57
Alex Deucher97b2e202015-04-20 16:51:00 -040058/*
59 * Modules parameters.
60 */
61extern int amdgpu_modeset;
62extern int amdgpu_vram_limit;
63extern int amdgpu_gart_size;
64extern int amdgpu_benchmarking;
65extern int amdgpu_testing;
66extern int amdgpu_audio;
67extern int amdgpu_disp_priority;
68extern int amdgpu_hw_i2c;
69extern int amdgpu_pcie_gen2;
70extern int amdgpu_msi;
71extern int amdgpu_lockup_timeout;
72extern int amdgpu_dpm;
73extern int amdgpu_smc_load_fw;
74extern int amdgpu_aspm;
75extern int amdgpu_runtime_pm;
76extern int amdgpu_hard_reset;
77extern unsigned amdgpu_ip_block_mask;
78extern int amdgpu_bapm;
79extern int amdgpu_deep_color;
80extern int amdgpu_vm_size;
81extern int amdgpu_vm_block_size;
Alex Deucherb80d8472015-08-16 22:55:02 -040082extern int amdgpu_enable_scheduler;
Jammy Zhou1333f722015-07-30 16:36:58 +080083extern int amdgpu_sched_jobs;
Jammy Zhou4afcb302015-07-30 16:44:05 +080084extern int amdgpu_sched_hw_submission;
Alex Deucher97b2e202015-04-20 16:51:00 -040085
Chunming Zhou4b559c92015-07-21 15:53:04 +080086#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
Alex Deucher97b2e202015-04-20 16:51:00 -040087#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
88#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
89/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
90#define AMDGPU_IB_POOL_SIZE 16
91#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
92#define AMDGPUFB_CONN_LIMIT 4
93#define AMDGPU_BIOS_NUM_SCRATCH 8
94
Alex Deucher97b2e202015-04-20 16:51:00 -040095/* max number of rings */
96#define AMDGPU_MAX_RINGS 16
97#define AMDGPU_MAX_GFX_RINGS 1
98#define AMDGPU_MAX_COMPUTE_RINGS 8
99#define AMDGPU_MAX_VCE_RINGS 2
100
Jammy Zhou36f523a2015-09-01 12:54:27 +0800101/* max number of IP instances */
102#define AMDGPU_MAX_SDMA_INSTANCES 2
103
Alex Deucher97b2e202015-04-20 16:51:00 -0400104/* number of hw syncs before falling back on blocking */
105#define AMDGPU_NUM_SYNCS 4
106
107/* hardcode that limit for now */
108#define AMDGPU_VA_RESERVED_SIZE (8 << 20)
109
110/* hard reset data */
111#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
112
113/* reset flags */
114#define AMDGPU_RESET_GFX (1 << 0)
115#define AMDGPU_RESET_COMPUTE (1 << 1)
116#define AMDGPU_RESET_DMA (1 << 2)
117#define AMDGPU_RESET_CP (1 << 3)
118#define AMDGPU_RESET_GRBM (1 << 4)
119#define AMDGPU_RESET_DMA1 (1 << 5)
120#define AMDGPU_RESET_RLC (1 << 6)
121#define AMDGPU_RESET_SEM (1 << 7)
122#define AMDGPU_RESET_IH (1 << 8)
123#define AMDGPU_RESET_VMC (1 << 9)
124#define AMDGPU_RESET_MC (1 << 10)
125#define AMDGPU_RESET_DISPLAY (1 << 11)
126#define AMDGPU_RESET_UVD (1 << 12)
127#define AMDGPU_RESET_VCE (1 << 13)
128#define AMDGPU_RESET_VCE1 (1 << 14)
129
130/* CG block flags */
131#define AMDGPU_CG_BLOCK_GFX (1 << 0)
132#define AMDGPU_CG_BLOCK_MC (1 << 1)
133#define AMDGPU_CG_BLOCK_SDMA (1 << 2)
134#define AMDGPU_CG_BLOCK_UVD (1 << 3)
135#define AMDGPU_CG_BLOCK_VCE (1 << 4)
136#define AMDGPU_CG_BLOCK_HDP (1 << 5)
137#define AMDGPU_CG_BLOCK_BIF (1 << 6)
138
139/* CG flags */
140#define AMDGPU_CG_SUPPORT_GFX_MGCG (1 << 0)
141#define AMDGPU_CG_SUPPORT_GFX_MGLS (1 << 1)
142#define AMDGPU_CG_SUPPORT_GFX_CGCG (1 << 2)
143#define AMDGPU_CG_SUPPORT_GFX_CGLS (1 << 3)
144#define AMDGPU_CG_SUPPORT_GFX_CGTS (1 << 4)
145#define AMDGPU_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
146#define AMDGPU_CG_SUPPORT_GFX_CP_LS (1 << 6)
147#define AMDGPU_CG_SUPPORT_GFX_RLC_LS (1 << 7)
148#define AMDGPU_CG_SUPPORT_MC_LS (1 << 8)
149#define AMDGPU_CG_SUPPORT_MC_MGCG (1 << 9)
150#define AMDGPU_CG_SUPPORT_SDMA_LS (1 << 10)
151#define AMDGPU_CG_SUPPORT_SDMA_MGCG (1 << 11)
152#define AMDGPU_CG_SUPPORT_BIF_LS (1 << 12)
153#define AMDGPU_CG_SUPPORT_UVD_MGCG (1 << 13)
154#define AMDGPU_CG_SUPPORT_VCE_MGCG (1 << 14)
155#define AMDGPU_CG_SUPPORT_HDP_LS (1 << 15)
156#define AMDGPU_CG_SUPPORT_HDP_MGCG (1 << 16)
157
158/* PG flags */
159#define AMDGPU_PG_SUPPORT_GFX_PG (1 << 0)
160#define AMDGPU_PG_SUPPORT_GFX_SMG (1 << 1)
161#define AMDGPU_PG_SUPPORT_GFX_DMG (1 << 2)
162#define AMDGPU_PG_SUPPORT_UVD (1 << 3)
163#define AMDGPU_PG_SUPPORT_VCE (1 << 4)
164#define AMDGPU_PG_SUPPORT_CP (1 << 5)
165#define AMDGPU_PG_SUPPORT_GDS (1 << 6)
166#define AMDGPU_PG_SUPPORT_RLC_SMU_HS (1 << 7)
167#define AMDGPU_PG_SUPPORT_SDMA (1 << 8)
168#define AMDGPU_PG_SUPPORT_ACP (1 << 9)
169#define AMDGPU_PG_SUPPORT_SAMU (1 << 10)
170
171/* GFX current status */
172#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
173#define AMDGPU_GFX_SAFE_MODE 0x00000001L
174#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
175#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
176#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
177
178/* max cursor sizes (in pixels) */
179#define CIK_CURSOR_WIDTH 128
180#define CIK_CURSOR_HEIGHT 128
181
182struct amdgpu_device;
183struct amdgpu_fence;
184struct amdgpu_ib;
185struct amdgpu_vm;
186struct amdgpu_ring;
187struct amdgpu_semaphore;
188struct amdgpu_cs_parser;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800189struct amdgpu_job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400190struct amdgpu_irq_src;
Alex Deucher0b492a42015-08-16 22:48:26 -0400191struct amdgpu_fpriv;
Alex Deucher97b2e202015-04-20 16:51:00 -0400192
193enum amdgpu_cp_irq {
194 AMDGPU_CP_IRQ_GFX_EOP = 0,
195 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
196 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
197 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
198 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
199 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
200 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
201 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
202 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
203
204 AMDGPU_CP_IRQ_LAST
205};
206
207enum amdgpu_sdma_irq {
208 AMDGPU_SDMA_IRQ_TRAP0 = 0,
209 AMDGPU_SDMA_IRQ_TRAP1,
210
211 AMDGPU_SDMA_IRQ_LAST
212};
213
214enum amdgpu_thermal_irq {
215 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
216 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
217
218 AMDGPU_THERMAL_IRQ_LAST
219};
220
Alex Deucher97b2e202015-04-20 16:51:00 -0400221int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400222 enum amd_ip_block_type block_type,
223 enum amd_clockgating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400224int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400225 enum amd_ip_block_type block_type,
226 enum amd_powergating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400227
228struct amdgpu_ip_block_version {
yanyang15fc3aee2015-05-22 14:39:35 -0400229 enum amd_ip_block_type type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400230 u32 major;
231 u32 minor;
232 u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400233 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400234};
235
236int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400237 enum amd_ip_block_type type,
Alex Deucher97b2e202015-04-20 16:51:00 -0400238 u32 major, u32 minor);
239
240const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
241 struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400242 enum amd_ip_block_type type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400243
244/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
245struct amdgpu_buffer_funcs {
246 /* maximum bytes in a single operation */
247 uint32_t copy_max_bytes;
248
249 /* number of dw to reserve per operation */
250 unsigned copy_num_dw;
251
252 /* used for buffer migration */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800253 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400254 /* src addr in bytes */
255 uint64_t src_offset,
256 /* dst addr in bytes */
257 uint64_t dst_offset,
258 /* number of byte to transfer */
259 uint32_t byte_count);
260
261 /* maximum bytes in a single operation */
262 uint32_t fill_max_bytes;
263
264 /* number of dw to reserve per operation */
265 unsigned fill_num_dw;
266
267 /* used for buffer clearing */
Chunming Zhou6e7a3842015-08-27 13:46:09 +0800268 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400269 /* value to write to memory */
270 uint32_t src_data,
271 /* dst addr in bytes */
272 uint64_t dst_offset,
273 /* number of byte to fill */
274 uint32_t byte_count);
275};
276
277/* provided by hw blocks that can write ptes, e.g., sdma */
278struct amdgpu_vm_pte_funcs {
279 /* copy pte entries from GART */
280 void (*copy_pte)(struct amdgpu_ib *ib,
281 uint64_t pe, uint64_t src,
282 unsigned count);
283 /* write pte one entry at a time with addr mapping */
284 void (*write_pte)(struct amdgpu_ib *ib,
285 uint64_t pe,
286 uint64_t addr, unsigned count,
287 uint32_t incr, uint32_t flags);
288 /* for linear pte/pde updates without addr mapping */
289 void (*set_pte_pde)(struct amdgpu_ib *ib,
290 uint64_t pe,
291 uint64_t addr, unsigned count,
292 uint32_t incr, uint32_t flags);
293 /* pad the indirect buffer to the necessary number of dw */
294 void (*pad_ib)(struct amdgpu_ib *ib);
295};
296
297/* provided by the gmc block */
298struct amdgpu_gart_funcs {
299 /* flush the vm tlb via mmio */
300 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
301 uint32_t vmid);
302 /* write pte/pde updates using the cpu */
303 int (*set_pte_pde)(struct amdgpu_device *adev,
304 void *cpu_pt_addr, /* cpu addr of page table */
305 uint32_t gpu_page_idx, /* pte/pde to update */
306 uint64_t addr, /* addr to write into pte/pde */
307 uint32_t flags); /* access flags */
308};
309
310/* provided by the ih block */
311struct amdgpu_ih_funcs {
312 /* ring read/write ptr handling, called from interrupt context */
313 u32 (*get_wptr)(struct amdgpu_device *adev);
314 void (*decode_iv)(struct amdgpu_device *adev,
315 struct amdgpu_iv_entry *entry);
316 void (*set_rptr)(struct amdgpu_device *adev);
317};
318
319/* provided by hw blocks that expose a ring buffer for commands */
320struct amdgpu_ring_funcs {
321 /* ring read/write ptr handling */
322 u32 (*get_rptr)(struct amdgpu_ring *ring);
323 u32 (*get_wptr)(struct amdgpu_ring *ring);
324 void (*set_wptr)(struct amdgpu_ring *ring);
325 /* validating and patching of IBs */
326 int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
327 /* command emit functions */
328 void (*emit_ib)(struct amdgpu_ring *ring,
329 struct amdgpu_ib *ib);
330 void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
Chunming Zhou890ee232015-06-01 14:35:03 +0800331 uint64_t seq, unsigned flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400332 bool (*emit_semaphore)(struct amdgpu_ring *ring,
333 struct amdgpu_semaphore *semaphore,
334 bool emit_wait);
335 void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
336 uint64_t pd_addr);
Christian Königd2edb072015-05-11 14:10:34 +0200337 void (*emit_hdp_flush)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400338 void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
339 uint32_t gds_base, uint32_t gds_size,
340 uint32_t gws_base, uint32_t gws_size,
341 uint32_t oa_base, uint32_t oa_size);
342 /* testing functions */
343 int (*test_ring)(struct amdgpu_ring *ring);
344 int (*test_ib)(struct amdgpu_ring *ring);
345 bool (*is_lockup)(struct amdgpu_ring *ring);
346};
347
348/*
349 * BIOS.
350 */
351bool amdgpu_get_bios(struct amdgpu_device *adev);
352bool amdgpu_read_bios(struct amdgpu_device *adev);
353
354/*
355 * Dummy page
356 */
357struct amdgpu_dummy_page {
358 struct page *page;
359 dma_addr_t addr;
360};
361int amdgpu_dummy_page_init(struct amdgpu_device *adev);
362void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
363
364
365/*
366 * Clocks
367 */
368
369#define AMDGPU_MAX_PPLL 3
370
371struct amdgpu_clock {
372 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
373 struct amdgpu_pll spll;
374 struct amdgpu_pll mpll;
375 /* 10 Khz units */
376 uint32_t default_mclk;
377 uint32_t default_sclk;
378 uint32_t default_dispclk;
379 uint32_t current_dispclk;
380 uint32_t dp_extclk;
381 uint32_t max_pixel_clock;
382};
383
384/*
385 * Fences.
386 */
387struct amdgpu_fence_driver {
388 struct amdgpu_ring *ring;
389 uint64_t gpu_addr;
390 volatile uint32_t *cpu_addr;
391 /* sync_seq is protected by ring emission lock */
392 uint64_t sync_seq[AMDGPU_MAX_RINGS];
393 atomic64_t last_seq;
394 bool initialized;
Alex Deucher97b2e202015-04-20 16:51:00 -0400395 struct amdgpu_irq_src *irq_src;
396 unsigned irq_type;
397 struct delayed_work lockup_work;
monk.liu7f06c232015-07-30 18:28:12 +0800398 wait_queue_head_t fence_queue;
Alex Deucher97b2e202015-04-20 16:51:00 -0400399};
400
401/* some special values for the owner field */
402#define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
403#define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
404#define AMDGPU_FENCE_OWNER_MOVE ((void*)2ul)
405
Chunming Zhou890ee232015-06-01 14:35:03 +0800406#define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
407#define AMDGPU_FENCE_FLAG_INT (1 << 1)
408
Alex Deucher97b2e202015-04-20 16:51:00 -0400409struct amdgpu_fence {
410 struct fence base;
Chunming Zhou4cef9262015-08-05 19:52:14 +0800411
Alex Deucher97b2e202015-04-20 16:51:00 -0400412 /* RB, DMA, etc. */
413 struct amdgpu_ring *ring;
414 uint64_t seq;
415
416 /* filp or special value for fence creator */
417 void *owner;
418
419 wait_queue_t fence_wake;
420};
421
422struct amdgpu_user_fence {
423 /* write-back bo */
424 struct amdgpu_bo *bo;
425 /* write-back address offset to bo start */
426 uint32_t offset;
427};
428
429int amdgpu_fence_driver_init(struct amdgpu_device *adev);
430void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
431void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
432
433void amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring);
434int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
435 struct amdgpu_irq_src *irq_src,
436 unsigned irq_type);
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400437void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
438void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400439int amdgpu_fence_emit(struct amdgpu_ring *ring, void *owner,
440 struct amdgpu_fence **fence);
441void amdgpu_fence_process(struct amdgpu_ring *ring);
442int amdgpu_fence_wait_next(struct amdgpu_ring *ring);
443int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
444unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
445
Christian König8221d702015-09-02 12:14:57 -0400446signed long amdgpu_fence_wait_any(struct amdgpu_device *adev,
447 struct fence **array,
448 uint32_t count,
449 bool intr,
450 signed long t);
Alex Deucher97b2e202015-04-20 16:51:00 -0400451struct amdgpu_fence *amdgpu_fence_ref(struct amdgpu_fence *fence);
452void amdgpu_fence_unref(struct amdgpu_fence **fence);
453
454bool amdgpu_fence_need_sync(struct amdgpu_fence *fence,
455 struct amdgpu_ring *ring);
456void amdgpu_fence_note_sync(struct amdgpu_fence *fence,
457 struct amdgpu_ring *ring);
458
459static inline struct amdgpu_fence *amdgpu_fence_later(struct amdgpu_fence *a,
460 struct amdgpu_fence *b)
461{
462 if (!a) {
463 return b;
464 }
465
466 if (!b) {
467 return a;
468 }
469
470 BUG_ON(a->ring != b->ring);
471
472 if (a->seq > b->seq) {
473 return a;
474 } else {
475 return b;
476 }
477}
478
479static inline bool amdgpu_fence_is_earlier(struct amdgpu_fence *a,
480 struct amdgpu_fence *b)
481{
482 if (!a) {
483 return false;
484 }
485
486 if (!b) {
487 return true;
488 }
489
490 BUG_ON(a->ring != b->ring);
491
492 return a->seq < b->seq;
493}
494
monk.liu332dfe92015-07-30 15:19:05 +0800495int amdgpu_user_fence_emit(struct amdgpu_ring *ring, struct amdgpu_user_fence *user,
Alex Deucher97b2e202015-04-20 16:51:00 -0400496 void *owner, struct amdgpu_fence **fence);
497
498/*
499 * TTM.
500 */
501struct amdgpu_mman {
502 struct ttm_bo_global_ref bo_global_ref;
503 struct drm_global_reference mem_global_ref;
504 struct ttm_bo_device bdev;
505 bool mem_global_referenced;
506 bool initialized;
507
508#if defined(CONFIG_DEBUG_FS)
509 struct dentry *vram;
510 struct dentry *gtt;
511#endif
512
513 /* buffer handling */
514 const struct amdgpu_buffer_funcs *buffer_funcs;
515 struct amdgpu_ring *buffer_funcs_ring;
516};
517
518int amdgpu_copy_buffer(struct amdgpu_ring *ring,
519 uint64_t src_offset,
520 uint64_t dst_offset,
521 uint32_t byte_count,
522 struct reservation_object *resv,
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800523 struct fence **fence);
Alex Deucher97b2e202015-04-20 16:51:00 -0400524int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
525
526struct amdgpu_bo_list_entry {
527 struct amdgpu_bo *robj;
528 struct ttm_validate_buffer tv;
529 struct amdgpu_bo_va *bo_va;
530 unsigned prefered_domains;
531 unsigned allowed_domains;
532 uint32_t priority;
533};
534
535struct amdgpu_bo_va_mapping {
536 struct list_head list;
537 struct interval_tree_node it;
538 uint64_t offset;
539 uint32_t flags;
540};
541
542/* bo virtual addresses in a specific vm */
543struct amdgpu_bo_va {
544 /* protected by bo being reserved */
545 struct list_head bo_list;
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800546 struct fence *last_pt_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400547 unsigned ref_count;
548
Christian König7fc11952015-07-30 11:53:42 +0200549 /* protected by vm mutex and spinlock */
Alex Deucher97b2e202015-04-20 16:51:00 -0400550 struct list_head vm_status;
551
Christian König7fc11952015-07-30 11:53:42 +0200552 /* mappings for this bo_va */
553 struct list_head invalids;
554 struct list_head valids;
555
Alex Deucher97b2e202015-04-20 16:51:00 -0400556 /* constant after initialization */
557 struct amdgpu_vm *vm;
558 struct amdgpu_bo *bo;
559};
560
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800561#define AMDGPU_GEM_DOMAIN_MAX 0x3
562
Alex Deucher97b2e202015-04-20 16:51:00 -0400563struct amdgpu_bo {
564 /* Protected by gem.mutex */
565 struct list_head list;
566 /* Protected by tbo.reserved */
567 u32 initial_domain;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800568 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Alex Deucher97b2e202015-04-20 16:51:00 -0400569 struct ttm_placement placement;
570 struct ttm_buffer_object tbo;
571 struct ttm_bo_kmap_obj kmap;
572 u64 flags;
573 unsigned pin_count;
574 void *kptr;
575 u64 tiling_flags;
576 u64 metadata_flags;
577 void *metadata;
578 u32 metadata_size;
579 /* list of all virtual address to which this bo
580 * is associated to
581 */
582 struct list_head va;
583 /* Constant after initialization */
584 struct amdgpu_device *adev;
585 struct drm_gem_object gem_base;
586
587 struct ttm_bo_kmap_obj dma_buf_vmap;
588 pid_t pid;
589 struct amdgpu_mn *mn;
590 struct list_head mn_list;
591};
592#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
593
594void amdgpu_gem_object_free(struct drm_gem_object *obj);
595int amdgpu_gem_object_open(struct drm_gem_object *obj,
596 struct drm_file *file_priv);
597void amdgpu_gem_object_close(struct drm_gem_object *obj,
598 struct drm_file *file_priv);
599unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
600struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
601struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
602 struct dma_buf_attachment *attach,
603 struct sg_table *sg);
604struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
605 struct drm_gem_object *gobj,
606 int flags);
607int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
608void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
609struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
610void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
611void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
612int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
613
614/* sub-allocation manager, it has to be protected by another lock.
615 * By conception this is an helper for other part of the driver
616 * like the indirect buffer or semaphore, which both have their
617 * locking.
618 *
619 * Principe is simple, we keep a list of sub allocation in offset
620 * order (first entry has offset == 0, last entry has the highest
621 * offset).
622 *
623 * When allocating new object we first check if there is room at
624 * the end total_size - (last_object_offset + last_object_size) >=
625 * alloc_size. If so we allocate new object there.
626 *
627 * When there is not enough room at the end, we start waiting for
628 * each sub object until we reach object_offset+object_size >=
629 * alloc_size, this object then become the sub object we return.
630 *
631 * Alignment can't be bigger than page size.
632 *
633 * Hole are not considered for allocation to keep things simple.
634 * Assumption is that there won't be hole (all object on same
635 * alignment).
636 */
637struct amdgpu_sa_manager {
638 wait_queue_head_t wq;
639 struct amdgpu_bo *bo;
640 struct list_head *hole;
641 struct list_head flist[AMDGPU_MAX_RINGS];
642 struct list_head olist;
643 unsigned size;
644 uint64_t gpu_addr;
645 void *cpu_ptr;
646 uint32_t domain;
647 uint32_t align;
648};
649
650struct amdgpu_sa_bo;
651
652/* sub-allocation buffer */
653struct amdgpu_sa_bo {
654 struct list_head olist;
655 struct list_head flist;
656 struct amdgpu_sa_manager *manager;
657 unsigned soffset;
658 unsigned eoffset;
Chunming Zhou4ce98912015-08-19 16:41:19 +0800659 struct fence *fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400660};
661
662/*
663 * GEM objects.
664 */
665struct amdgpu_gem {
666 struct mutex mutex;
667 struct list_head objects;
668};
669
670int amdgpu_gem_init(struct amdgpu_device *adev);
671void amdgpu_gem_fini(struct amdgpu_device *adev);
672int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
673 int alignment, u32 initial_domain,
674 u64 flags, bool kernel,
675 struct drm_gem_object **obj);
676
677int amdgpu_mode_dumb_create(struct drm_file *file_priv,
678 struct drm_device *dev,
679 struct drm_mode_create_dumb *args);
680int amdgpu_mode_dumb_mmap(struct drm_file *filp,
681 struct drm_device *dev,
682 uint32_t handle, uint64_t *offset_p);
683
684/*
685 * Semaphores.
686 */
687struct amdgpu_semaphore {
688 struct amdgpu_sa_bo *sa_bo;
689 signed waiters;
690 uint64_t gpu_addr;
691};
692
693int amdgpu_semaphore_create(struct amdgpu_device *adev,
694 struct amdgpu_semaphore **semaphore);
695bool amdgpu_semaphore_emit_signal(struct amdgpu_ring *ring,
696 struct amdgpu_semaphore *semaphore);
697bool amdgpu_semaphore_emit_wait(struct amdgpu_ring *ring,
698 struct amdgpu_semaphore *semaphore);
699void amdgpu_semaphore_free(struct amdgpu_device *adev,
700 struct amdgpu_semaphore **semaphore,
Chunming Zhou4ce98912015-08-19 16:41:19 +0800701 struct fence *fence);
Alex Deucher97b2e202015-04-20 16:51:00 -0400702
703/*
704 * Synchronization
705 */
706struct amdgpu_sync {
707 struct amdgpu_semaphore *semaphores[AMDGPU_NUM_SYNCS];
708 struct amdgpu_fence *sync_to[AMDGPU_MAX_RINGS];
Christian Königf91b3a62015-08-20 14:47:40 +0800709 DECLARE_HASHTABLE(fences, 4);
Chunming Zhou3c623382015-08-20 18:33:59 +0800710 struct fence *last_vm_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400711};
712
713void amdgpu_sync_create(struct amdgpu_sync *sync);
Christian König91e1a522015-07-06 22:06:40 +0200714int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
715 struct fence *f);
Alex Deucher97b2e202015-04-20 16:51:00 -0400716int amdgpu_sync_resv(struct amdgpu_device *adev,
717 struct amdgpu_sync *sync,
718 struct reservation_object *resv,
719 void *owner);
720int amdgpu_sync_rings(struct amdgpu_sync *sync,
721 struct amdgpu_ring *ring);
Christian Könige61235d2015-08-25 11:05:36 +0200722struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
Christian Königf91b3a62015-08-20 14:47:40 +0800723int amdgpu_sync_wait(struct amdgpu_sync *sync);
Alex Deucher97b2e202015-04-20 16:51:00 -0400724void amdgpu_sync_free(struct amdgpu_device *adev, struct amdgpu_sync *sync,
Chunming Zhou4ce98912015-08-19 16:41:19 +0800725 struct fence *fence);
Alex Deucher97b2e202015-04-20 16:51:00 -0400726
727/*
728 * GART structures, functions & helpers
729 */
730struct amdgpu_mc;
731
732#define AMDGPU_GPU_PAGE_SIZE 4096
733#define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
734#define AMDGPU_GPU_PAGE_SHIFT 12
735#define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
736
737struct amdgpu_gart {
738 dma_addr_t table_addr;
739 struct amdgpu_bo *robj;
740 void *ptr;
741 unsigned num_gpu_pages;
742 unsigned num_cpu_pages;
743 unsigned table_size;
744 struct page **pages;
745 dma_addr_t *pages_addr;
746 bool ready;
747 const struct amdgpu_gart_funcs *gart_funcs;
748};
749
750int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
751void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
752int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
753void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
754int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
755void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
756int amdgpu_gart_init(struct amdgpu_device *adev);
757void amdgpu_gart_fini(struct amdgpu_device *adev);
758void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
759 int pages);
760int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
761 int pages, struct page **pagelist,
762 dma_addr_t *dma_addr, uint32_t flags);
763
764/*
765 * GPU MC structures, functions & helpers
766 */
767struct amdgpu_mc {
768 resource_size_t aper_size;
769 resource_size_t aper_base;
770 resource_size_t agp_base;
771 /* for some chips with <= 32MB we need to lie
772 * about vram size near mc fb location */
773 u64 mc_vram_size;
774 u64 visible_vram_size;
775 u64 gtt_size;
776 u64 gtt_start;
777 u64 gtt_end;
778 u64 vram_start;
779 u64 vram_end;
780 unsigned vram_width;
781 u64 real_vram_size;
782 int vram_mtrr;
783 u64 gtt_base_align;
784 u64 mc_mask;
785 const struct firmware *fw; /* MC firmware */
786 uint32_t fw_version;
787 struct amdgpu_irq_src vm_fault;
Ken Wang81c59f52015-06-03 21:02:01 +0800788 uint32_t vram_type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400789};
790
791/*
792 * GPU doorbell structures, functions & helpers
793 */
794typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
795{
796 AMDGPU_DOORBELL_KIQ = 0x000,
797 AMDGPU_DOORBELL_HIQ = 0x001,
798 AMDGPU_DOORBELL_DIQ = 0x002,
799 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
800 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
801 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
802 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
803 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
804 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
805 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
806 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
807 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
808 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
809 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
810 AMDGPU_DOORBELL_IH = 0x1E8,
811 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
812 AMDGPU_DOORBELL_INVALID = 0xFFFF
813} AMDGPU_DOORBELL_ASSIGNMENT;
814
815struct amdgpu_doorbell {
816 /* doorbell mmio */
817 resource_size_t base;
818 resource_size_t size;
819 u32 __iomem *ptr;
820 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
821};
822
823void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
824 phys_addr_t *aperture_base,
825 size_t *aperture_size,
826 size_t *start_offset);
827
828/*
829 * IRQS.
830 */
831
832struct amdgpu_flip_work {
833 struct work_struct flip_work;
834 struct work_struct unpin_work;
835 struct amdgpu_device *adev;
836 int crtc_id;
837 uint64_t base;
838 struct drm_pending_vblank_event *event;
839 struct amdgpu_bo *old_rbo;
Christian König1ffd2652015-08-11 17:29:52 +0200840 struct fence *excl;
841 unsigned shared_count;
842 struct fence **shared;
Alex Deucher97b2e202015-04-20 16:51:00 -0400843};
844
845
846/*
847 * CP & rings.
848 */
849
850struct amdgpu_ib {
851 struct amdgpu_sa_bo *sa_bo;
852 uint32_t length_dw;
853 uint64_t gpu_addr;
854 uint32_t *ptr;
855 struct amdgpu_ring *ring;
856 struct amdgpu_fence *fence;
857 struct amdgpu_user_fence *user;
858 struct amdgpu_vm *vm;
Christian König3cb485f2015-05-11 15:34:59 +0200859 struct amdgpu_ctx *ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400860 struct amdgpu_sync sync;
Alex Deucher97b2e202015-04-20 16:51:00 -0400861 uint32_t gds_base, gds_size;
862 uint32_t gws_base, gws_size;
863 uint32_t oa_base, oa_size;
Jammy Zhoude807f82015-05-11 23:41:41 +0800864 uint32_t flags;
Christian König5430a3f2015-07-21 18:02:21 +0200865 /* resulting sequence number */
866 uint64_t sequence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400867};
868
869enum amdgpu_ring_type {
870 AMDGPU_RING_TYPE_GFX,
871 AMDGPU_RING_TYPE_COMPUTE,
872 AMDGPU_RING_TYPE_SDMA,
873 AMDGPU_RING_TYPE_UVD,
874 AMDGPU_RING_TYPE_VCE
875};
876
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800877extern struct amd_sched_backend_ops amdgpu_sched_ops;
878
Chunming Zhou3c704e92015-07-29 10:33:14 +0800879int amdgpu_sched_ib_submit_kernel_helper(struct amdgpu_device *adev,
880 struct amdgpu_ring *ring,
881 struct amdgpu_ib *ibs,
882 unsigned num_ibs,
Chunming Zhoubb977d32015-08-18 15:16:40 +0800883 int (*free_job)(struct amdgpu_job *),
Chunming Zhou17635522015-08-03 11:43:19 +0800884 void *owner,
885 struct fence **fence);
Chunming Zhou3c704e92015-07-29 10:33:14 +0800886
Alex Deucher97b2e202015-04-20 16:51:00 -0400887struct amdgpu_ring {
888 struct amdgpu_device *adev;
889 const struct amdgpu_ring_funcs *funcs;
890 struct amdgpu_fence_driver fence_drv;
Alex Deucherb80d8472015-08-16 22:55:02 -0400891 struct amd_gpu_scheduler *scheduler;
Alex Deucher97b2e202015-04-20 16:51:00 -0400892
Chunming Zhou176e1ab2015-07-24 10:49:47 +0800893 spinlock_t fence_lock;
Alex Deucher97b2e202015-04-20 16:51:00 -0400894 struct mutex *ring_lock;
895 struct amdgpu_bo *ring_obj;
896 volatile uint32_t *ring;
897 unsigned rptr_offs;
898 u64 next_rptr_gpu_addr;
899 volatile u32 *next_rptr_cpu_addr;
900 unsigned wptr;
901 unsigned wptr_old;
902 unsigned ring_size;
903 unsigned ring_free_dw;
904 int count_dw;
905 atomic_t last_rptr;
906 atomic64_t last_activity;
907 uint64_t gpu_addr;
908 uint32_t align_mask;
909 uint32_t ptr_mask;
910 bool ready;
911 u32 nop;
912 u32 idx;
913 u64 last_semaphore_signal_addr;
914 u64 last_semaphore_wait_addr;
915 u32 me;
916 u32 pipe;
917 u32 queue;
918 struct amdgpu_bo *mqd_obj;
919 u32 doorbell_index;
920 bool use_doorbell;
921 unsigned wptr_offs;
922 unsigned next_rptr_offs;
923 unsigned fence_offs;
Christian König3cb485f2015-05-11 15:34:59 +0200924 struct amdgpu_ctx *current_ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400925 enum amdgpu_ring_type type;
926 char name[16];
Chunming Zhou4274f5d2015-07-21 16:04:39 +0800927 bool is_pte_ring;
Alex Deucher97b2e202015-04-20 16:51:00 -0400928};
929
930/*
931 * VM
932 */
933
934/* maximum number of VMIDs */
935#define AMDGPU_NUM_VM 16
936
937/* number of entries in page table */
938#define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
939
940/* PTBs (Page Table Blocks) need to be aligned to 32K */
941#define AMDGPU_VM_PTB_ALIGN_SIZE 32768
942#define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
943#define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
944
945#define AMDGPU_PTE_VALID (1 << 0)
946#define AMDGPU_PTE_SYSTEM (1 << 1)
947#define AMDGPU_PTE_SNOOPED (1 << 2)
948
949/* VI only */
950#define AMDGPU_PTE_EXECUTABLE (1 << 4)
951
952#define AMDGPU_PTE_READABLE (1 << 5)
953#define AMDGPU_PTE_WRITEABLE (1 << 6)
954
955/* PTE (Page Table Entry) fragment field for different page sizes */
956#define AMDGPU_PTE_FRAG_4KB (0 << 7)
957#define AMDGPU_PTE_FRAG_64KB (4 << 7)
958#define AMDGPU_LOG2_PAGES_PER_FRAG 4
959
960struct amdgpu_vm_pt {
961 struct amdgpu_bo *bo;
962 uint64_t addr;
963};
964
965struct amdgpu_vm_id {
966 unsigned id;
967 uint64_t pd_gpu_addr;
968 /* last flushed PD/PT update */
Chunming Zhou3c623382015-08-20 18:33:59 +0800969 struct fence *flushed_updates;
Alex Deucher97b2e202015-04-20 16:51:00 -0400970 /* last use of vmid */
971 struct amdgpu_fence *last_id_use;
972};
973
974struct amdgpu_vm {
975 struct mutex mutex;
976
977 struct rb_root va;
978
Christian König7fc11952015-07-30 11:53:42 +0200979 /* protecting invalidated */
Alex Deucher97b2e202015-04-20 16:51:00 -0400980 spinlock_t status_lock;
981
982 /* BOs moved, but not yet updated in the PT */
983 struct list_head invalidated;
984
Christian König7fc11952015-07-30 11:53:42 +0200985 /* BOs cleared in the PT because of a move */
986 struct list_head cleared;
987
988 /* BO mappings freed, but not yet updated in the PT */
Alex Deucher97b2e202015-04-20 16:51:00 -0400989 struct list_head freed;
990
991 /* contains the page directory */
992 struct amdgpu_bo *page_directory;
993 unsigned max_pde_used;
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +0200994 struct fence *page_directory_fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400995
996 /* array of page tables, one for each page directory entry */
997 struct amdgpu_vm_pt *page_tables;
998
999 /* for id and flush management per ring */
1000 struct amdgpu_vm_id ids[AMDGPU_MAX_RINGS];
1001};
1002
1003struct amdgpu_vm_manager {
1004 struct amdgpu_fence *active[AMDGPU_NUM_VM];
1005 uint32_t max_pfn;
1006 /* number of VMIDs */
1007 unsigned nvm;
1008 /* vram base address for page table entry */
1009 u64 vram_base_offset;
1010 /* is vm enabled? */
1011 bool enabled;
1012 /* for hw to save the PD addr on suspend/resume */
1013 uint32_t saved_table_addr[AMDGPU_NUM_VM];
1014 /* vm pte handling */
1015 const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
1016 struct amdgpu_ring *vm_pte_funcs_ring;
1017};
1018
1019/*
1020 * context related structures
1021 */
1022
Christian König21c16bf2015-07-07 17:24:49 +02001023#define AMDGPU_CTX_MAX_CS_PENDING 16
1024
1025struct amdgpu_ctx_ring {
Christian König91404fb2015-08-05 18:33:21 +02001026 uint64_t sequence;
1027 struct fence *fences[AMDGPU_CTX_MAX_CS_PENDING];
1028 struct amd_sched_entity entity;
Christian König21c16bf2015-07-07 17:24:49 +02001029};
1030
Alex Deucher97b2e202015-04-20 16:51:00 -04001031struct amdgpu_ctx {
Alex Deucher0b492a42015-08-16 22:48:26 -04001032 struct kref refcount;
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +08001033 struct amdgpu_device *adev;
Alex Deucher0b492a42015-08-16 22:48:26 -04001034 unsigned reset_counter;
Christian König21c16bf2015-07-07 17:24:49 +02001035 spinlock_t ring_lock;
1036 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001037};
1038
1039struct amdgpu_ctx_mgr {
Alex Deucher0b492a42015-08-16 22:48:26 -04001040 struct amdgpu_device *adev;
1041 struct mutex lock;
1042 /* protected by lock */
1043 struct idr ctx_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -04001044};
1045
Christian König47f38502015-08-04 17:51:05 +02001046int amdgpu_ctx_init(struct amdgpu_device *adev, bool kernel,
1047 struct amdgpu_ctx *ctx);
1048void amdgpu_ctx_fini(struct amdgpu_ctx *ctx);
Alex Deucher0b492a42015-08-16 22:48:26 -04001049
Alex Deucher0b492a42015-08-16 22:48:26 -04001050struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
1051int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
1052
Christian König21c16bf2015-07-07 17:24:49 +02001053uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
Christian Königce882e62015-08-19 15:00:55 +02001054 struct fence *fence);
Christian König21c16bf2015-07-07 17:24:49 +02001055struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
1056 struct amdgpu_ring *ring, uint64_t seq);
1057
Alex Deucher0b492a42015-08-16 22:48:26 -04001058int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
1059 struct drm_file *filp);
1060
Christian Königefd4ccb2015-08-04 16:20:31 +02001061void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
1062void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
Alex Deucher0b492a42015-08-16 22:48:26 -04001063
Alex Deucher97b2e202015-04-20 16:51:00 -04001064/*
1065 * file private structure
1066 */
1067
1068struct amdgpu_fpriv {
1069 struct amdgpu_vm vm;
1070 struct mutex bo_list_lock;
1071 struct idr bo_list_handles;
Alex Deucher0b492a42015-08-16 22:48:26 -04001072 struct amdgpu_ctx_mgr ctx_mgr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001073};
1074
1075/*
1076 * residency list
1077 */
1078
1079struct amdgpu_bo_list {
1080 struct mutex lock;
1081 struct amdgpu_bo *gds_obj;
1082 struct amdgpu_bo *gws_obj;
1083 struct amdgpu_bo *oa_obj;
1084 bool has_userptr;
1085 unsigned num_entries;
1086 struct amdgpu_bo_list_entry *array;
1087};
1088
1089struct amdgpu_bo_list *
1090amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
1091void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
1092void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
1093
1094/*
1095 * GFX stuff
1096 */
1097#include "clearstate_defs.h"
1098
1099struct amdgpu_rlc {
1100 /* for power gating */
1101 struct amdgpu_bo *save_restore_obj;
1102 uint64_t save_restore_gpu_addr;
1103 volatile uint32_t *sr_ptr;
1104 const u32 *reg_list;
1105 u32 reg_list_size;
1106 /* for clear state */
1107 struct amdgpu_bo *clear_state_obj;
1108 uint64_t clear_state_gpu_addr;
1109 volatile uint32_t *cs_ptr;
1110 const struct cs_section_def *cs_data;
1111 u32 clear_state_size;
1112 /* for cp tables */
1113 struct amdgpu_bo *cp_table_obj;
1114 uint64_t cp_table_gpu_addr;
1115 volatile uint32_t *cp_table_ptr;
1116 u32 cp_table_size;
1117};
1118
1119struct amdgpu_mec {
1120 struct amdgpu_bo *hpd_eop_obj;
1121 u64 hpd_eop_gpu_addr;
1122 u32 num_pipe;
1123 u32 num_mec;
1124 u32 num_queue;
1125};
1126
1127/*
1128 * GPU scratch registers structures, functions & helpers
1129 */
1130struct amdgpu_scratch {
1131 unsigned num_reg;
1132 uint32_t reg_base;
1133 bool free[32];
1134 uint32_t reg[32];
1135};
1136
1137/*
1138 * GFX configurations
1139 */
1140struct amdgpu_gca_config {
1141 unsigned max_shader_engines;
1142 unsigned max_tile_pipes;
1143 unsigned max_cu_per_sh;
1144 unsigned max_sh_per_se;
1145 unsigned max_backends_per_se;
1146 unsigned max_texture_channel_caches;
1147 unsigned max_gprs;
1148 unsigned max_gs_threads;
1149 unsigned max_hw_contexts;
1150 unsigned sc_prim_fifo_size_frontend;
1151 unsigned sc_prim_fifo_size_backend;
1152 unsigned sc_hiz_tile_fifo_size;
1153 unsigned sc_earlyz_tile_fifo_size;
1154
1155 unsigned num_tile_pipes;
1156 unsigned backend_enable_mask;
1157 unsigned mem_max_burst_length_bytes;
1158 unsigned mem_row_size_in_kb;
1159 unsigned shader_engine_tile_size;
1160 unsigned num_gpus;
1161 unsigned multi_gpu_tile_size;
1162 unsigned mc_arb_ramcfg;
1163 unsigned gb_addr_config;
1164
1165 uint32_t tile_mode_array[32];
1166 uint32_t macrotile_mode_array[16];
1167};
1168
1169struct amdgpu_gfx {
1170 struct mutex gpu_clock_mutex;
1171 struct amdgpu_gca_config config;
1172 struct amdgpu_rlc rlc;
1173 struct amdgpu_mec mec;
1174 struct amdgpu_scratch scratch;
1175 const struct firmware *me_fw; /* ME firmware */
1176 uint32_t me_fw_version;
1177 const struct firmware *pfp_fw; /* PFP firmware */
1178 uint32_t pfp_fw_version;
1179 const struct firmware *ce_fw; /* CE firmware */
1180 uint32_t ce_fw_version;
1181 const struct firmware *rlc_fw; /* RLC firmware */
1182 uint32_t rlc_fw_version;
1183 const struct firmware *mec_fw; /* MEC firmware */
1184 uint32_t mec_fw_version;
1185 const struct firmware *mec2_fw; /* MEC2 firmware */
1186 uint32_t mec2_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +08001187 uint32_t me_feature_version;
1188 uint32_t ce_feature_version;
1189 uint32_t pfp_feature_version;
Jammy Zhou351643d2015-08-04 10:43:50 +08001190 uint32_t rlc_feature_version;
1191 uint32_t mec_feature_version;
1192 uint32_t mec2_feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001193 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1194 unsigned num_gfx_rings;
1195 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1196 unsigned num_compute_rings;
1197 struct amdgpu_irq_src eop_irq;
1198 struct amdgpu_irq_src priv_reg_irq;
1199 struct amdgpu_irq_src priv_inst_irq;
1200 /* gfx status */
1201 uint32_t gfx_current_status;
1202 /* sync signal for const engine */
1203 unsigned ce_sync_offs;
Ken Wanga101a892015-06-03 17:47:54 +08001204 /* ce ram size*/
1205 unsigned ce_ram_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04001206};
1207
1208int amdgpu_ib_get(struct amdgpu_ring *ring, struct amdgpu_vm *vm,
1209 unsigned size, struct amdgpu_ib *ib);
1210void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib);
1211int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs,
1212 struct amdgpu_ib *ib, void *owner);
1213int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1214void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1215int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
1216/* Ring access between begin & end cannot sleep */
1217void amdgpu_ring_free_size(struct amdgpu_ring *ring);
1218int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
1219int amdgpu_ring_lock(struct amdgpu_ring *ring, unsigned ndw);
1220void amdgpu_ring_commit(struct amdgpu_ring *ring);
1221void amdgpu_ring_unlock_commit(struct amdgpu_ring *ring);
1222void amdgpu_ring_undo(struct amdgpu_ring *ring);
1223void amdgpu_ring_unlock_undo(struct amdgpu_ring *ring);
1224void amdgpu_ring_lockup_update(struct amdgpu_ring *ring);
1225bool amdgpu_ring_test_lockup(struct amdgpu_ring *ring);
1226unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
1227 uint32_t **data);
1228int amdgpu_ring_restore(struct amdgpu_ring *ring,
1229 unsigned size, uint32_t *data);
1230int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
1231 unsigned ring_size, u32 nop, u32 align_mask,
1232 struct amdgpu_irq_src *irq_src, unsigned irq_type,
1233 enum amdgpu_ring_type ring_type);
1234void amdgpu_ring_fini(struct amdgpu_ring *ring);
1235
1236/*
1237 * CS.
1238 */
1239struct amdgpu_cs_chunk {
1240 uint32_t chunk_id;
1241 uint32_t length_dw;
1242 uint32_t *kdata;
1243 void __user *user_ptr;
1244};
1245
1246struct amdgpu_cs_parser {
1247 struct amdgpu_device *adev;
1248 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +02001249 struct amdgpu_ctx *ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -04001250 struct amdgpu_bo_list *bo_list;
1251 /* chunks */
1252 unsigned nchunks;
1253 struct amdgpu_cs_chunk *chunks;
1254 /* relocations */
1255 struct amdgpu_bo_list_entry *vm_bos;
Alex Deucher97b2e202015-04-20 16:51:00 -04001256 struct list_head validated;
1257
1258 struct amdgpu_ib *ibs;
1259 uint32_t num_ibs;
1260
1261 struct ww_acquire_ctx ticket;
1262
1263 /* user fence */
1264 struct amdgpu_user_fence uf;
1265};
1266
Chunming Zhoubb977d32015-08-18 15:16:40 +08001267struct amdgpu_job {
1268 struct amd_sched_job base;
1269 struct amdgpu_device *adev;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001270 struct amdgpu_ib *ibs;
1271 uint32_t num_ibs;
1272 struct mutex job_lock;
1273 struct amdgpu_user_fence uf;
1274 int (*free_job)(struct amdgpu_job *sched_job);
1275};
1276
Alex Deucher97b2e202015-04-20 16:51:00 -04001277static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p, uint32_t ib_idx, int idx)
1278{
1279 return p->ibs[ib_idx].ptr[idx];
1280}
1281
1282/*
1283 * Writeback
1284 */
1285#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1286
1287struct amdgpu_wb {
1288 struct amdgpu_bo *wb_obj;
1289 volatile uint32_t *wb;
1290 uint64_t gpu_addr;
1291 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1292 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1293};
1294
1295int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1296void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1297
1298/**
1299 * struct amdgpu_pm - power management datas
1300 * It keeps track of various data needed to take powermanagement decision.
1301 */
1302
1303enum amdgpu_pm_state_type {
1304 /* not used for dpm */
1305 POWER_STATE_TYPE_DEFAULT,
1306 POWER_STATE_TYPE_POWERSAVE,
1307 /* user selectable states */
1308 POWER_STATE_TYPE_BATTERY,
1309 POWER_STATE_TYPE_BALANCED,
1310 POWER_STATE_TYPE_PERFORMANCE,
1311 /* internal states */
1312 POWER_STATE_TYPE_INTERNAL_UVD,
1313 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1314 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1315 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1316 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1317 POWER_STATE_TYPE_INTERNAL_BOOT,
1318 POWER_STATE_TYPE_INTERNAL_THERMAL,
1319 POWER_STATE_TYPE_INTERNAL_ACPI,
1320 POWER_STATE_TYPE_INTERNAL_ULV,
1321 POWER_STATE_TYPE_INTERNAL_3DPERF,
1322};
1323
1324enum amdgpu_int_thermal_type {
1325 THERMAL_TYPE_NONE,
1326 THERMAL_TYPE_EXTERNAL,
1327 THERMAL_TYPE_EXTERNAL_GPIO,
1328 THERMAL_TYPE_RV6XX,
1329 THERMAL_TYPE_RV770,
1330 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1331 THERMAL_TYPE_EVERGREEN,
1332 THERMAL_TYPE_SUMO,
1333 THERMAL_TYPE_NI,
1334 THERMAL_TYPE_SI,
1335 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1336 THERMAL_TYPE_CI,
1337 THERMAL_TYPE_KV,
1338};
1339
1340enum amdgpu_dpm_auto_throttle_src {
1341 AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
1342 AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1343};
1344
1345enum amdgpu_dpm_event_src {
1346 AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
1347 AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
1348 AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
1349 AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1350 AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1351};
1352
1353#define AMDGPU_MAX_VCE_LEVELS 6
1354
1355enum amdgpu_vce_level {
1356 AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1357 AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1358 AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1359 AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1360 AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1361 AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1362};
1363
1364struct amdgpu_ps {
1365 u32 caps; /* vbios flags */
1366 u32 class; /* vbios flags */
1367 u32 class2; /* vbios flags */
1368 /* UVD clocks */
1369 u32 vclk;
1370 u32 dclk;
1371 /* VCE clocks */
1372 u32 evclk;
1373 u32 ecclk;
1374 bool vce_active;
1375 enum amdgpu_vce_level vce_level;
1376 /* asic priv */
1377 void *ps_priv;
1378};
1379
1380struct amdgpu_dpm_thermal {
1381 /* thermal interrupt work */
1382 struct work_struct work;
1383 /* low temperature threshold */
1384 int min_temp;
1385 /* high temperature threshold */
1386 int max_temp;
1387 /* was last interrupt low to high or high to low */
1388 bool high_to_low;
1389 /* interrupt source */
1390 struct amdgpu_irq_src irq;
1391};
1392
1393enum amdgpu_clk_action
1394{
1395 AMDGPU_SCLK_UP = 1,
1396 AMDGPU_SCLK_DOWN
1397};
1398
1399struct amdgpu_blacklist_clocks
1400{
1401 u32 sclk;
1402 u32 mclk;
1403 enum amdgpu_clk_action action;
1404};
1405
1406struct amdgpu_clock_and_voltage_limits {
1407 u32 sclk;
1408 u32 mclk;
1409 u16 vddc;
1410 u16 vddci;
1411};
1412
1413struct amdgpu_clock_array {
1414 u32 count;
1415 u32 *values;
1416};
1417
1418struct amdgpu_clock_voltage_dependency_entry {
1419 u32 clk;
1420 u16 v;
1421};
1422
1423struct amdgpu_clock_voltage_dependency_table {
1424 u32 count;
1425 struct amdgpu_clock_voltage_dependency_entry *entries;
1426};
1427
1428union amdgpu_cac_leakage_entry {
1429 struct {
1430 u16 vddc;
1431 u32 leakage;
1432 };
1433 struct {
1434 u16 vddc1;
1435 u16 vddc2;
1436 u16 vddc3;
1437 };
1438};
1439
1440struct amdgpu_cac_leakage_table {
1441 u32 count;
1442 union amdgpu_cac_leakage_entry *entries;
1443};
1444
1445struct amdgpu_phase_shedding_limits_entry {
1446 u16 voltage;
1447 u32 sclk;
1448 u32 mclk;
1449};
1450
1451struct amdgpu_phase_shedding_limits_table {
1452 u32 count;
1453 struct amdgpu_phase_shedding_limits_entry *entries;
1454};
1455
1456struct amdgpu_uvd_clock_voltage_dependency_entry {
1457 u32 vclk;
1458 u32 dclk;
1459 u16 v;
1460};
1461
1462struct amdgpu_uvd_clock_voltage_dependency_table {
1463 u8 count;
1464 struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
1465};
1466
1467struct amdgpu_vce_clock_voltage_dependency_entry {
1468 u32 ecclk;
1469 u32 evclk;
1470 u16 v;
1471};
1472
1473struct amdgpu_vce_clock_voltage_dependency_table {
1474 u8 count;
1475 struct amdgpu_vce_clock_voltage_dependency_entry *entries;
1476};
1477
1478struct amdgpu_ppm_table {
1479 u8 ppm_design;
1480 u16 cpu_core_number;
1481 u32 platform_tdp;
1482 u32 small_ac_platform_tdp;
1483 u32 platform_tdc;
1484 u32 small_ac_platform_tdc;
1485 u32 apu_tdp;
1486 u32 dgpu_tdp;
1487 u32 dgpu_ulv_power;
1488 u32 tj_max;
1489};
1490
1491struct amdgpu_cac_tdp_table {
1492 u16 tdp;
1493 u16 configurable_tdp;
1494 u16 tdc;
1495 u16 battery_power_limit;
1496 u16 small_power_limit;
1497 u16 low_cac_leakage;
1498 u16 high_cac_leakage;
1499 u16 maximum_power_delivery_limit;
1500};
1501
1502struct amdgpu_dpm_dynamic_state {
1503 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
1504 struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
1505 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
1506 struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
1507 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1508 struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
1509 struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
1510 struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1511 struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
1512 struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
1513 struct amdgpu_clock_array valid_sclk_values;
1514 struct amdgpu_clock_array valid_mclk_values;
1515 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
1516 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
1517 u32 mclk_sclk_ratio;
1518 u32 sclk_mclk_delta;
1519 u16 vddc_vddci_delta;
1520 u16 min_vddc_for_pcie_gen2;
1521 struct amdgpu_cac_leakage_table cac_leakage_table;
1522 struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
1523 struct amdgpu_ppm_table *ppm_table;
1524 struct amdgpu_cac_tdp_table *cac_tdp_table;
1525};
1526
1527struct amdgpu_dpm_fan {
1528 u16 t_min;
1529 u16 t_med;
1530 u16 t_high;
1531 u16 pwm_min;
1532 u16 pwm_med;
1533 u16 pwm_high;
1534 u8 t_hyst;
1535 u32 cycle_delay;
1536 u16 t_max;
1537 u8 control_mode;
1538 u16 default_max_fan_pwm;
1539 u16 default_fan_output_sensitivity;
1540 u16 fan_output_sensitivity;
1541 bool ucode_fan_control;
1542};
1543
1544enum amdgpu_pcie_gen {
1545 AMDGPU_PCIE_GEN1 = 0,
1546 AMDGPU_PCIE_GEN2 = 1,
1547 AMDGPU_PCIE_GEN3 = 2,
1548 AMDGPU_PCIE_GEN_INVALID = 0xffff
1549};
1550
1551enum amdgpu_dpm_forced_level {
1552 AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
1553 AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
1554 AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
1555};
1556
1557struct amdgpu_vce_state {
1558 /* vce clocks */
1559 u32 evclk;
1560 u32 ecclk;
1561 /* gpu clocks */
1562 u32 sclk;
1563 u32 mclk;
1564 u8 clk_idx;
1565 u8 pstate;
1566};
1567
1568struct amdgpu_dpm_funcs {
1569 int (*get_temperature)(struct amdgpu_device *adev);
1570 int (*pre_set_power_state)(struct amdgpu_device *adev);
1571 int (*set_power_state)(struct amdgpu_device *adev);
1572 void (*post_set_power_state)(struct amdgpu_device *adev);
1573 void (*display_configuration_changed)(struct amdgpu_device *adev);
1574 u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
1575 u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
1576 void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
1577 void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
1578 int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
1579 bool (*vblank_too_short)(struct amdgpu_device *adev);
1580 void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
Sonny Jiangb7a07762015-05-28 15:47:53 -04001581 void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
Alex Deucher97b2e202015-04-20 16:51:00 -04001582 void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
1583 void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
1584 u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
1585 int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
1586 int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
1587};
1588
1589struct amdgpu_dpm {
1590 struct amdgpu_ps *ps;
1591 /* number of valid power states */
1592 int num_ps;
1593 /* current power state that is active */
1594 struct amdgpu_ps *current_ps;
1595 /* requested power state */
1596 struct amdgpu_ps *requested_ps;
1597 /* boot up power state */
1598 struct amdgpu_ps *boot_ps;
1599 /* default uvd power state */
1600 struct amdgpu_ps *uvd_ps;
1601 /* vce requirements */
1602 struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
1603 enum amdgpu_vce_level vce_level;
1604 enum amdgpu_pm_state_type state;
1605 enum amdgpu_pm_state_type user_state;
1606 u32 platform_caps;
1607 u32 voltage_response_time;
1608 u32 backbias_response_time;
1609 void *priv;
1610 u32 new_active_crtcs;
1611 int new_active_crtc_count;
1612 u32 current_active_crtcs;
1613 int current_active_crtc_count;
1614 struct amdgpu_dpm_dynamic_state dyn_state;
1615 struct amdgpu_dpm_fan fan;
1616 u32 tdp_limit;
1617 u32 near_tdp_limit;
1618 u32 near_tdp_limit_adjusted;
1619 u32 sq_ramping_threshold;
1620 u32 cac_leakage;
1621 u16 tdp_od_limit;
1622 u32 tdp_adjustment;
1623 u16 load_line_slope;
1624 bool power_control;
1625 bool ac_power;
1626 /* special states active */
1627 bool thermal_active;
1628 bool uvd_active;
1629 bool vce_active;
1630 /* thermal handling */
1631 struct amdgpu_dpm_thermal thermal;
1632 /* forced levels */
1633 enum amdgpu_dpm_forced_level forced_level;
1634};
1635
1636struct amdgpu_pm {
1637 struct mutex mutex;
Alex Deucher97b2e202015-04-20 16:51:00 -04001638 u32 current_sclk;
1639 u32 current_mclk;
1640 u32 default_sclk;
1641 u32 default_mclk;
1642 struct amdgpu_i2c_chan *i2c_bus;
1643 /* internal thermal controller on rv6xx+ */
1644 enum amdgpu_int_thermal_type int_thermal_type;
1645 struct device *int_hwmon_dev;
1646 /* fan control parameters */
1647 bool no_fan;
1648 u8 fan_pulses_per_revolution;
1649 u8 fan_min_rpm;
1650 u8 fan_max_rpm;
1651 /* dpm */
1652 bool dpm_enabled;
1653 struct amdgpu_dpm dpm;
1654 const struct firmware *fw; /* SMC firmware */
1655 uint32_t fw_version;
1656 const struct amdgpu_dpm_funcs *funcs;
1657};
1658
1659/*
1660 * UVD
1661 */
1662#define AMDGPU_MAX_UVD_HANDLES 10
1663#define AMDGPU_UVD_STACK_SIZE (1024*1024)
1664#define AMDGPU_UVD_HEAP_SIZE (1024*1024)
1665#define AMDGPU_UVD_FIRMWARE_OFFSET 256
1666
1667struct amdgpu_uvd {
1668 struct amdgpu_bo *vcpu_bo;
1669 void *cpu_addr;
1670 uint64_t gpu_addr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001671 atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
1672 struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
1673 struct delayed_work idle_work;
1674 const struct firmware *fw; /* UVD firmware */
1675 struct amdgpu_ring ring;
1676 struct amdgpu_irq_src irq;
1677 bool address_64_bit;
1678};
1679
1680/*
1681 * VCE
1682 */
1683#define AMDGPU_MAX_VCE_HANDLES 16
Alex Deucher97b2e202015-04-20 16:51:00 -04001684#define AMDGPU_VCE_FIRMWARE_OFFSET 256
1685
Alex Deucher6a585772015-07-10 14:16:24 -04001686#define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
1687#define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
1688
Alex Deucher97b2e202015-04-20 16:51:00 -04001689struct amdgpu_vce {
1690 struct amdgpu_bo *vcpu_bo;
1691 uint64_t gpu_addr;
1692 unsigned fw_version;
1693 unsigned fb_version;
1694 atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
1695 struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
Christian Königf1689ec2015-06-11 20:56:18 +02001696 uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
Alex Deucher97b2e202015-04-20 16:51:00 -04001697 struct delayed_work idle_work;
1698 const struct firmware *fw; /* VCE firmware */
1699 struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
1700 struct amdgpu_irq_src irq;
Alex Deucher6a585772015-07-10 14:16:24 -04001701 unsigned harvest_config;
Alex Deucher97b2e202015-04-20 16:51:00 -04001702};
1703
1704/*
1705 * SDMA
1706 */
1707struct amdgpu_sdma {
1708 /* SDMA firmware */
1709 const struct firmware *fw;
1710 uint32_t fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +08001711 uint32_t feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001712
1713 struct amdgpu_ring ring;
Jammy Zhou18111de2015-08-31 14:06:39 +08001714 bool burst_nop;
Alex Deucher97b2e202015-04-20 16:51:00 -04001715};
1716
1717/*
1718 * Firmware
1719 */
1720struct amdgpu_firmware {
1721 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
1722 bool smu_load;
1723 struct amdgpu_bo *fw_buf;
1724 unsigned int fw_size;
1725};
1726
1727/*
1728 * Benchmarking
1729 */
1730void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1731
1732
1733/*
1734 * Testing
1735 */
1736void amdgpu_test_moves(struct amdgpu_device *adev);
1737void amdgpu_test_ring_sync(struct amdgpu_device *adev,
1738 struct amdgpu_ring *cpA,
1739 struct amdgpu_ring *cpB);
1740void amdgpu_test_syncing(struct amdgpu_device *adev);
1741
1742/*
1743 * MMU Notifier
1744 */
1745#if defined(CONFIG_MMU_NOTIFIER)
1746int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1747void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1748#else
1749static int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
1750{
1751 return -ENODEV;
1752}
1753static void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
1754#endif
1755
1756/*
1757 * Debugfs
1758 */
1759struct amdgpu_debugfs {
1760 struct drm_info_list *files;
1761 unsigned num_files;
1762};
1763
1764int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
1765 struct drm_info_list *files,
1766 unsigned nfiles);
1767int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1768
1769#if defined(CONFIG_DEBUG_FS)
1770int amdgpu_debugfs_init(struct drm_minor *minor);
1771void amdgpu_debugfs_cleanup(struct drm_minor *minor);
1772#endif
1773
1774/*
1775 * amdgpu smumgr functions
1776 */
1777struct amdgpu_smumgr_funcs {
1778 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1779 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1780 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1781};
1782
1783/*
1784 * amdgpu smumgr
1785 */
1786struct amdgpu_smumgr {
1787 struct amdgpu_bo *toc_buf;
1788 struct amdgpu_bo *smu_buf;
1789 /* asic priv smu data */
1790 void *priv;
1791 spinlock_t smu_lock;
1792 /* smumgr functions */
1793 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1794 /* ucode loading complete flag */
1795 uint32_t fw_flags;
1796};
1797
1798/*
1799 * ASIC specific register table accessible by UMD
1800 */
1801struct amdgpu_allowed_register_entry {
1802 uint32_t reg_offset;
1803 bool untouched;
1804 bool grbm_indexed;
1805};
1806
1807struct amdgpu_cu_info {
1808 uint32_t number; /* total active CU number */
1809 uint32_t ao_cu_mask;
1810 uint32_t bitmap[4][4];
1811};
1812
1813
1814/*
1815 * ASIC specific functions.
1816 */
1817struct amdgpu_asic_funcs {
1818 bool (*read_disabled_bios)(struct amdgpu_device *adev);
1819 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1820 u32 sh_num, u32 reg_offset, u32 *value);
1821 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1822 int (*reset)(struct amdgpu_device *adev);
1823 /* wait for mc_idle */
1824 int (*wait_for_mc_idle)(struct amdgpu_device *adev);
1825 /* get the reference clock */
1826 u32 (*get_xclk)(struct amdgpu_device *adev);
1827 /* get the gpu clock counter */
1828 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
1829 int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
1830 /* MM block clocks */
1831 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1832 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
1833};
1834
1835/*
1836 * IOCTL.
1837 */
1838int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1839 struct drm_file *filp);
1840int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1841 struct drm_file *filp);
1842
1843int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1844 struct drm_file *filp);
1845int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1846 struct drm_file *filp);
1847int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1848 struct drm_file *filp);
1849int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1850 struct drm_file *filp);
1851int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1852 struct drm_file *filp);
1853int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1854 struct drm_file *filp);
1855int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1856int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1857
1858int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1859 struct drm_file *filp);
1860
1861/* VRAM scratch page for HDP bug, default vram page */
1862struct amdgpu_vram_scratch {
1863 struct amdgpu_bo *robj;
1864 volatile uint32_t *ptr;
1865 u64 gpu_addr;
1866};
1867
1868/*
1869 * ACPI
1870 */
1871struct amdgpu_atif_notification_cfg {
1872 bool enabled;
1873 int command_code;
1874};
1875
1876struct amdgpu_atif_notifications {
1877 bool display_switch;
1878 bool expansion_mode_change;
1879 bool thermal_state;
1880 bool forced_power_state;
1881 bool system_power_state;
1882 bool display_conf_change;
1883 bool px_gfx_switch;
1884 bool brightness_change;
1885 bool dgpu_display_event;
1886};
1887
1888struct amdgpu_atif_functions {
1889 bool system_params;
1890 bool sbios_requests;
1891 bool select_active_disp;
1892 bool lid_state;
1893 bool get_tv_standard;
1894 bool set_tv_standard;
1895 bool get_panel_expansion_mode;
1896 bool set_panel_expansion_mode;
1897 bool temperature_change;
1898 bool graphics_device_types;
1899};
1900
1901struct amdgpu_atif {
1902 struct amdgpu_atif_notifications notifications;
1903 struct amdgpu_atif_functions functions;
1904 struct amdgpu_atif_notification_cfg notification_cfg;
1905 struct amdgpu_encoder *encoder_for_bl;
1906};
1907
1908struct amdgpu_atcs_functions {
1909 bool get_ext_state;
1910 bool pcie_perf_req;
1911 bool pcie_dev_rdy;
1912 bool pcie_bus_width;
1913};
1914
1915struct amdgpu_atcs {
1916 struct amdgpu_atcs_functions functions;
1917};
1918
Alex Deucher97b2e202015-04-20 16:51:00 -04001919/*
Chunming Zhoud03846a2015-07-28 14:20:03 -04001920 * CGS
1921 */
1922void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1923void amdgpu_cgs_destroy_device(void *cgs_device);
1924
1925
1926/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001927 * Core structure, functions and helpers.
1928 */
1929typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1930typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1931
1932typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1933typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1934
Alex Deucher8faf0e02015-07-28 11:50:31 -04001935struct amdgpu_ip_block_status {
1936 bool valid;
1937 bool sw;
1938 bool hw;
1939};
1940
Alex Deucher97b2e202015-04-20 16:51:00 -04001941struct amdgpu_device {
1942 struct device *dev;
1943 struct drm_device *ddev;
1944 struct pci_dev *pdev;
1945 struct rw_semaphore exclusive_lock;
1946
1947 /* ASIC */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001948 enum amd_asic_type asic_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001949 uint32_t family;
1950 uint32_t rev_id;
1951 uint32_t external_rev_id;
1952 unsigned long flags;
1953 int usec_timeout;
1954 const struct amdgpu_asic_funcs *asic_funcs;
1955 bool shutdown;
1956 bool suspend;
1957 bool need_dma32;
1958 bool accel_working;
1959 bool needs_reset;
1960 struct work_struct reset_work;
1961 struct notifier_block acpi_nb;
1962 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1963 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
1964 unsigned debugfs_count;
1965#if defined(CONFIG_DEBUG_FS)
1966 struct dentry *debugfs_regs;
1967#endif
1968 struct amdgpu_atif atif;
1969 struct amdgpu_atcs atcs;
1970 struct mutex srbm_mutex;
1971 /* GRBM index mutex. Protects concurrent access to GRBM index */
1972 struct mutex grbm_idx_mutex;
1973 struct dev_pm_domain vga_pm_domain;
1974 bool have_disp_power_ref;
1975
1976 /* BIOS */
1977 uint8_t *bios;
1978 bool is_atom_bios;
1979 uint16_t bios_header_start;
1980 struct amdgpu_bo *stollen_vga_memory;
1981 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1982
1983 /* Register/doorbell mmio */
1984 resource_size_t rmmio_base;
1985 resource_size_t rmmio_size;
1986 void __iomem *rmmio;
1987 /* protects concurrent MM_INDEX/DATA based register access */
1988 spinlock_t mmio_idx_lock;
1989 /* protects concurrent SMC based register access */
1990 spinlock_t smc_idx_lock;
1991 amdgpu_rreg_t smc_rreg;
1992 amdgpu_wreg_t smc_wreg;
1993 /* protects concurrent PCIE register access */
1994 spinlock_t pcie_idx_lock;
1995 amdgpu_rreg_t pcie_rreg;
1996 amdgpu_wreg_t pcie_wreg;
1997 /* protects concurrent UVD register access */
1998 spinlock_t uvd_ctx_idx_lock;
1999 amdgpu_rreg_t uvd_ctx_rreg;
2000 amdgpu_wreg_t uvd_ctx_wreg;
2001 /* protects concurrent DIDT register access */
2002 spinlock_t didt_idx_lock;
2003 amdgpu_rreg_t didt_rreg;
2004 amdgpu_wreg_t didt_wreg;
2005 /* protects concurrent ENDPOINT (audio) register access */
2006 spinlock_t audio_endpt_idx_lock;
2007 amdgpu_block_rreg_t audio_endpt_rreg;
2008 amdgpu_block_wreg_t audio_endpt_wreg;
2009 void __iomem *rio_mem;
2010 resource_size_t rio_mem_size;
2011 struct amdgpu_doorbell doorbell;
2012
2013 /* clock/pll info */
2014 struct amdgpu_clock clock;
2015
2016 /* MC */
2017 struct amdgpu_mc mc;
2018 struct amdgpu_gart gart;
2019 struct amdgpu_dummy_page dummy_page;
2020 struct amdgpu_vm_manager vm_manager;
2021
2022 /* memory management */
2023 struct amdgpu_mman mman;
2024 struct amdgpu_gem gem;
2025 struct amdgpu_vram_scratch vram_scratch;
2026 struct amdgpu_wb wb;
2027 atomic64_t vram_usage;
2028 atomic64_t vram_vis_usage;
2029 atomic64_t gtt_usage;
2030 atomic64_t num_bytes_moved;
Marek Olšákd94aed52015-05-05 21:13:49 +02002031 atomic_t gpu_reset_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04002032
2033 /* display */
2034 struct amdgpu_mode_info mode_info;
2035 struct work_struct hotplug_work;
2036 struct amdgpu_irq_src crtc_irq;
2037 struct amdgpu_irq_src pageflip_irq;
2038 struct amdgpu_irq_src hpd_irq;
2039
2040 /* rings */
Alex Deucher97b2e202015-04-20 16:51:00 -04002041 unsigned fence_context;
2042 struct mutex ring_lock;
2043 unsigned num_rings;
2044 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
2045 bool ib_pool_ready;
2046 struct amdgpu_sa_manager ring_tmp_bo;
2047
2048 /* interrupts */
2049 struct amdgpu_irq irq;
2050
2051 /* dpm */
2052 struct amdgpu_pm pm;
2053 u32 cg_flags;
2054 u32 pg_flags;
2055
2056 /* amdgpu smumgr */
2057 struct amdgpu_smumgr smu;
2058
2059 /* gfx */
2060 struct amdgpu_gfx gfx;
2061
2062 /* sdma */
Jammy Zhou36f523a2015-09-01 12:54:27 +08002063 struct amdgpu_sdma sdma[AMDGPU_MAX_SDMA_INSTANCES];
Alex Deucher97b2e202015-04-20 16:51:00 -04002064 struct amdgpu_irq_src sdma_trap_irq;
2065 struct amdgpu_irq_src sdma_illegal_inst_irq;
2066
2067 /* uvd */
2068 bool has_uvd;
2069 struct amdgpu_uvd uvd;
2070
2071 /* vce */
2072 struct amdgpu_vce vce;
2073
2074 /* firmwares */
2075 struct amdgpu_firmware firmware;
2076
2077 /* GDS */
2078 struct amdgpu_gds gds;
2079
2080 const struct amdgpu_ip_block_version *ip_blocks;
2081 int num_ip_blocks;
Alex Deucher8faf0e02015-07-28 11:50:31 -04002082 struct amdgpu_ip_block_status *ip_block_status;
Alex Deucher97b2e202015-04-20 16:51:00 -04002083 struct mutex mn_lock;
2084 DECLARE_HASHTABLE(mn_hash, 7);
2085
2086 /* tracking pinned memory */
2087 u64 vram_pin_size;
2088 u64 gart_pin_size;
Oded Gabbay130e0372015-06-12 21:35:14 +03002089
2090 /* amdkfd interface */
2091 struct kfd_dev *kfd;
Chunming Zhou23ca0e42015-07-06 13:42:58 +08002092
2093 /* kernel conext for IB submission */
Christian König47f38502015-08-04 17:51:05 +02002094 struct amdgpu_ctx kernel_ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -04002095};
2096
2097bool amdgpu_device_is_px(struct drm_device *dev);
2098int amdgpu_device_init(struct amdgpu_device *adev,
2099 struct drm_device *ddev,
2100 struct pci_dev *pdev,
2101 uint32_t flags);
2102void amdgpu_device_fini(struct amdgpu_device *adev);
2103int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
2104
2105uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
2106 bool always_indirect);
2107void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
2108 bool always_indirect);
2109u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
2110void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
2111
2112u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
2113void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
2114
2115/*
2116 * Cast helper
2117 */
2118extern const struct fence_ops amdgpu_fence_ops;
2119static inline struct amdgpu_fence *to_amdgpu_fence(struct fence *f)
2120{
2121 struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
2122
2123 if (__f->base.ops == &amdgpu_fence_ops)
2124 return __f;
2125
2126 return NULL;
2127}
2128
2129/*
2130 * Registers read & write functions.
2131 */
2132#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
2133#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
2134#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
2135#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
2136#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
2137#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2138#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2139#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
2140#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
2141#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
2142#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
2143#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
2144#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
2145#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
2146#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
2147#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
2148#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
2149#define WREG32_P(reg, val, mask) \
2150 do { \
2151 uint32_t tmp_ = RREG32(reg); \
2152 tmp_ &= (mask); \
2153 tmp_ |= ((val) & ~(mask)); \
2154 WREG32(reg, tmp_); \
2155 } while (0)
2156#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2157#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2158#define WREG32_PLL_P(reg, val, mask) \
2159 do { \
2160 uint32_t tmp_ = RREG32_PLL(reg); \
2161 tmp_ &= (mask); \
2162 tmp_ |= ((val) & ~(mask)); \
2163 WREG32_PLL(reg, tmp_); \
2164 } while (0)
2165#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
2166#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
2167#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
2168
2169#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
2170#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
2171
2172#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
2173#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
2174
2175#define REG_SET_FIELD(orig_val, reg, field, field_val) \
2176 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
2177 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
2178
2179#define REG_GET_FIELD(value, reg, field) \
2180 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
2181
2182/*
2183 * BIOS helpers.
2184 */
2185#define RBIOS8(i) (adev->bios[i])
2186#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2187#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2188
2189/*
2190 * RING helpers.
2191 */
2192static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
2193{
2194 if (ring->count_dw <= 0)
Jammy Zhou86c2b792015-05-13 22:52:42 +08002195 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
Alex Deucher97b2e202015-04-20 16:51:00 -04002196 ring->ring[ring->wptr++] = v;
2197 ring->wptr &= ring->ptr_mask;
2198 ring->count_dw--;
2199 ring->ring_free_dw--;
2200}
2201
2202/*
2203 * ASICs macro.
2204 */
2205#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
2206#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
2207#define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
2208#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
2209#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
2210#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
2211#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
2212#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
2213#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
2214#define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
2215#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
2216#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
2217#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
2218#define amdgpu_vm_write_pte(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (addr), (count), (incr), (flags)))
2219#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
2220#define amdgpu_vm_pad_ib(adev, ib) ((adev)->vm_manager.vm_pte_funcs->pad_ib((ib)))
2221#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
2222#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
2223#define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
2224#define amdgpu_ring_is_lockup(r) (r)->funcs->is_lockup((r))
2225#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
2226#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
2227#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
2228#define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
2229#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
Chunming Zhou890ee232015-06-01 14:35:03 +08002230#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04002231#define amdgpu_ring_emit_semaphore(r, semaphore, emit_wait) (r)->funcs->emit_semaphore((r), (semaphore), (emit_wait))
2232#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02002233#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04002234#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
2235#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
2236#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
2237#define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
2238#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
2239#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
2240#define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
2241#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
2242#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
2243#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
2244#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
2245#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
2246#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
2247#define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
2248#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
2249#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
2250#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
2251#define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
2252#define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08002253#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
Chunming Zhou6e7a3842015-08-27 13:46:09 +08002254#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
Alex Deucher97b2e202015-04-20 16:51:00 -04002255#define amdgpu_dpm_get_temperature(adev) (adev)->pm.funcs->get_temperature((adev))
2256#define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
2257#define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
2258#define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
2259#define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
2260#define amdgpu_dpm_get_sclk(adev, l) (adev)->pm.funcs->get_sclk((adev), (l))
2261#define amdgpu_dpm_get_mclk(adev, l) (adev)->pm.funcs->get_mclk((adev), (l))
2262#define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
2263#define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m))
2264#define amdgpu_dpm_force_performance_level(adev, l) (adev)->pm.funcs->force_performance_level((adev), (l))
2265#define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
2266#define amdgpu_dpm_powergate_uvd(adev, g) (adev)->pm.funcs->powergate_uvd((adev), (g))
Sonny Jiangb7a07762015-05-28 15:47:53 -04002267#define amdgpu_dpm_powergate_vce(adev, g) (adev)->pm.funcs->powergate_vce((adev), (g))
Alex Deucher97b2e202015-04-20 16:51:00 -04002268#define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
2269#define amdgpu_dpm_set_fan_control_mode(adev, m) (adev)->pm.funcs->set_fan_control_mode((adev), (m))
2270#define amdgpu_dpm_get_fan_control_mode(adev) (adev)->pm.funcs->get_fan_control_mode((adev))
2271#define amdgpu_dpm_set_fan_speed_percent(adev, s) (adev)->pm.funcs->set_fan_speed_percent((adev), (s))
2272#define amdgpu_dpm_get_fan_speed_percent(adev, s) (adev)->pm.funcs->get_fan_speed_percent((adev), (s))
2273
2274#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
2275
2276/* Common functions */
2277int amdgpu_gpu_reset(struct amdgpu_device *adev);
2278void amdgpu_pci_config_reset(struct amdgpu_device *adev);
2279bool amdgpu_card_posted(struct amdgpu_device *adev);
2280void amdgpu_update_display_priority(struct amdgpu_device *adev);
2281bool amdgpu_boot_test_post_card(struct amdgpu_device *adev);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08002282struct amdgpu_cs_parser *amdgpu_cs_parser_create(struct amdgpu_device *adev,
2283 struct drm_file *filp,
2284 struct amdgpu_ctx *ctx,
2285 struct amdgpu_ib *ibs,
2286 uint32_t num_ibs);
2287
Alex Deucher97b2e202015-04-20 16:51:00 -04002288int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
2289int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
2290 u32 ip_instance, u32 ring,
2291 struct amdgpu_ring **out_ring);
2292void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
2293bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
2294int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2295 uint32_t flags);
2296bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
2297bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
2298uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
2299 struct ttm_mem_reg *mem);
2300void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
2301void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
2302void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
2303void amdgpu_program_register_sequence(struct amdgpu_device *adev,
2304 const u32 *registers,
2305 const u32 array_size);
2306
2307bool amdgpu_device_is_px(struct drm_device *dev);
2308/* atpx handler */
2309#if defined(CONFIG_VGA_SWITCHEROO)
2310void amdgpu_register_atpx_handler(void);
2311void amdgpu_unregister_atpx_handler(void);
2312#else
2313static inline void amdgpu_register_atpx_handler(void) {}
2314static inline void amdgpu_unregister_atpx_handler(void) {}
2315#endif
2316
2317/*
2318 * KMS
2319 */
2320extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
2321extern int amdgpu_max_kms_ioctl;
2322
2323int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
2324int amdgpu_driver_unload_kms(struct drm_device *dev);
2325void amdgpu_driver_lastclose_kms(struct drm_device *dev);
2326int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
2327void amdgpu_driver_postclose_kms(struct drm_device *dev,
2328 struct drm_file *file_priv);
2329void amdgpu_driver_preclose_kms(struct drm_device *dev,
2330 struct drm_file *file_priv);
2331int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
2332int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
2333u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, int crtc);
2334int amdgpu_enable_vblank_kms(struct drm_device *dev, int crtc);
2335void amdgpu_disable_vblank_kms(struct drm_device *dev, int crtc);
2336int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
2337 int *max_error,
2338 struct timeval *vblank_time,
2339 unsigned flags);
2340long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
2341 unsigned long arg);
2342
2343/*
2344 * vm
2345 */
2346int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
2347void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
2348struct amdgpu_bo_list_entry *amdgpu_vm_get_bos(struct amdgpu_device *adev,
2349 struct amdgpu_vm *vm,
2350 struct list_head *head);
Christian König7f8a5292015-07-20 16:09:40 +02002351int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
2352 struct amdgpu_sync *sync);
Alex Deucher97b2e202015-04-20 16:51:00 -04002353void amdgpu_vm_flush(struct amdgpu_ring *ring,
2354 struct amdgpu_vm *vm,
Chunming Zhou3c623382015-08-20 18:33:59 +08002355 struct fence *updates);
Alex Deucher97b2e202015-04-20 16:51:00 -04002356void amdgpu_vm_fence(struct amdgpu_device *adev,
2357 struct amdgpu_vm *vm,
2358 struct amdgpu_fence *fence);
2359uint64_t amdgpu_vm_map_gart(struct amdgpu_device *adev, uint64_t addr);
2360int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
2361 struct amdgpu_vm *vm);
2362int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
2363 struct amdgpu_vm *vm);
2364int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
monk.liucfe2c972015-05-26 15:01:54 +08002365 struct amdgpu_vm *vm, struct amdgpu_sync *sync);
Alex Deucher97b2e202015-04-20 16:51:00 -04002366int amdgpu_vm_bo_update(struct amdgpu_device *adev,
2367 struct amdgpu_bo_va *bo_va,
2368 struct ttm_mem_reg *mem);
2369void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2370 struct amdgpu_bo *bo);
2371struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
2372 struct amdgpu_bo *bo);
2373struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
2374 struct amdgpu_vm *vm,
2375 struct amdgpu_bo *bo);
2376int amdgpu_vm_bo_map(struct amdgpu_device *adev,
2377 struct amdgpu_bo_va *bo_va,
2378 uint64_t addr, uint64_t offset,
2379 uint64_t size, uint32_t flags);
2380int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
2381 struct amdgpu_bo_va *bo_va,
2382 uint64_t addr);
2383void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
2384 struct amdgpu_bo_va *bo_va);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08002385int amdgpu_vm_free_job(struct amdgpu_job *job);
Alex Deucher97b2e202015-04-20 16:51:00 -04002386/*
2387 * functions used by amdgpu_encoder.c
2388 */
2389struct amdgpu_afmt_acr {
2390 u32 clock;
2391
2392 int n_32khz;
2393 int cts_32khz;
2394
2395 int n_44_1khz;
2396 int cts_44_1khz;
2397
2398 int n_48khz;
2399 int cts_48khz;
2400
2401};
2402
2403struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
2404
2405/* amdgpu_acpi.c */
2406#if defined(CONFIG_ACPI)
2407int amdgpu_acpi_init(struct amdgpu_device *adev);
2408void amdgpu_acpi_fini(struct amdgpu_device *adev);
2409bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
2410int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
2411 u8 perf_req, bool advertise);
2412int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
2413#else
2414static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
2415static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
2416#endif
2417
2418struct amdgpu_bo_va_mapping *
2419amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
2420 uint64_t addr, struct amdgpu_bo **bo);
2421
2422#include "amdgpu_object.h"
2423
2424#endif