blob: 4fab3b2e8736f433b92c192ada2e7e9b0eb9451f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Carsten Langgaard, carstenl@mips.com
3 * Copyright (C) 1999,2000 MIPS Technologies, Inc. All rights reserved.
4 *
5 * This program is free software; you can distribute it and/or modify it
6 * under the terms of the GNU General Public License (Version 2) as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
12 * for more details.
13 *
14 * You should have received a copy of the GNU General Public License along
15 * with this program; if not, write to the Free Software Foundation, Inc.,
16 * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
17 *
18 * Setting up the clock on the MIPS boards.
19 */
20
21#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/init.h>
23#include <linux/kernel_stat.h>
24#include <linux/sched.h>
25#include <linux/spinlock.h>
26#include <linux/interrupt.h>
27#include <linux/time.h>
28#include <linux/timex.h>
29#include <linux/mc146818rtc.h>
30
31#include <asm/mipsregs.h>
Ralf Baechle41c594a2006-04-05 09:45:45 +010032#include <asm/mipsmtregs.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000033#include <asm/hardirq.h>
Ralf Baechled865bea2007-10-11 23:46:10 +010034#include <asm/i8253.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000035#include <asm/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <asm/div64.h>
37#include <asm/cpu.h>
38#include <asm/time.h>
39#include <asm/mc146818-time.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000040#include <asm/msc01_ic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
42#include <asm/mips-boards/generic.h>
43#include <asm/mips-boards/prom.h>
Maciej W. Rozyckifc095a92006-09-12 19:12:18 +010044
45#ifdef CONFIG_MIPS_ATLAS
46#include <asm/mips-boards/atlasint.h>
47#endif
48#ifdef CONFIG_MIPS_MALTA
Ralf Baechlee01402b2005-07-14 15:57:16 +000049#include <asm/mips-boards/maltaint.h>
Maciej W. Rozyckifc095a92006-09-12 19:12:18 +010050#endif
Atsushi Nemotof75f3692007-01-08 01:27:40 +090051#ifdef CONFIG_MIPS_SEAD
52#include <asm/mips-boards/seadint.h>
53#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
55unsigned long cpu_khz;
56
Ralf Baechlee01402b2005-07-14 15:57:16 +000057static int mips_cpu_timer_irq;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +010058extern int cp0_perfcount_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Ralf Baechle937a8012006-10-07 19:44:33 +010060static void mips_timer_dispatch(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070061{
Ralf Baechle937a8012006-10-07 19:44:33 +010062 do_IRQ(mips_cpu_timer_irq);
Ralf Baechlee01402b2005-07-14 15:57:16 +000063}
64
Chris Dearmanffe9ee42007-05-24 22:24:20 +010065static void mips_perf_dispatch(void)
66{
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +010067 do_IRQ(cp0_perfcount_irq);
Chris Dearmanffe9ee42007-05-24 22:24:20 +010068}
69
Ralf Baechle41c594a2006-04-05 09:45:45 +010070/*
Ralf Baechle224dc502006-10-21 02:05:20 +010071 * Estimate CPU frequency. Sets mips_hpt_frequency as a side-effect
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 */
73static unsigned int __init estimate_cpu_frequency(void)
74{
75 unsigned int prid = read_c0_prid() & 0xffff00;
76 unsigned int count;
77
Ralf Baechle41c594a2006-04-05 09:45:45 +010078#if defined(CONFIG_MIPS_SEAD) || defined(CONFIG_MIPS_SIM)
Linus Torvalds1da177e2005-04-16 15:20:36 -070079 /*
80 * The SEAD board doesn't have a real time clock, so we can't
81 * really calculate the timer frequency
82 * For now we hardwire the SEAD board frequency to 12MHz.
83 */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -070084
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 if ((prid == (PRID_COMP_MIPS | PRID_IMP_20KC)) ||
86 (prid == (PRID_COMP_MIPS | PRID_IMP_25KF)))
87 count = 12000000;
88 else
89 count = 6000000;
90#endif
91#if defined(CONFIG_MIPS_ATLAS) || defined(CONFIG_MIPS_MALTA)
Ralf Baechlee79f55a2006-10-31 19:53:15 +000092 unsigned long flags;
Ralf Baechle70e46f42006-10-31 18:33:09 +000093 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
95 local_irq_save(flags);
96
97 /* Start counter exactly on falling edge of update flag */
98 while (CMOS_READ(RTC_REG_A) & RTC_UIP);
99 while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));
100
101 /* Start r4k counter. */
Ralf Baechle70e46f42006-10-31 18:33:09 +0000102 start = read_c0_count();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103
104 /* Read counter exactly on falling edge of update flag */
105 while (CMOS_READ(RTC_REG_A) & RTC_UIP);
106 while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));
107
Ralf Baechle70e46f42006-10-31 18:33:09 +0000108 count = read_c0_count() - start;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
110 /* restore interrupts */
111 local_irq_restore(flags);
112#endif
113
114 mips_hpt_frequency = count;
115 if ((prid != (PRID_COMP_MIPS | PRID_IMP_20KC)) &&
116 (prid != (PRID_COMP_MIPS | PRID_IMP_25KF)))
117 count *= 2;
118
119 count += 5000; /* round */
120 count -= count%10000;
121
122 return count;
123}
124
Ralf Baechle4b550482007-10-11 23:46:08 +0100125unsigned long read_persistent_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126{
127 return mc146818_get_cmos_time();
128}
129
Ralf Baechle4b550482007-10-11 23:46:08 +0100130void __init plat_time_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131{
Ralf Baechleece22462006-07-09 22:27:23 +0100132 unsigned int est_freq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 /* Set Data mode - binary. */
135 CMOS_WRITE(CMOS_READ(RTC_CONTROL) | RTC_DM_BINARY, RTC_CONTROL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136
137 est_freq = estimate_cpu_frequency ();
138
139 printk("CPU frequency %d.%02d MHz\n", est_freq/1000000,
140 (est_freq%1000000)*100/1000000);
141
142 cpu_khz = est_freq / 1000;
Ralf Baechle79894c72007-05-16 17:54:08 +0200143
144 mips_scroll_message();
Ralf Baechled865bea2007-10-11 23:46:10 +0100145#ifdef CONFIG_I8253 /* Only Malta has a PIT */
146 setup_pit_timer();
147#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148}
149
Ralf Baechle7bcf7712007-10-11 23:46:09 +0100150//static irqreturn_t mips_perf_interrupt(int irq, void *dev_id)
151//{
152// return perf_irq();
153//}
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100154
Ralf Baechle7bcf7712007-10-11 23:46:09 +0100155//static struct irqaction perf_irqaction = {
156// .handler = mips_perf_interrupt,
157// .flags = IRQF_DISABLED | IRQF_PERCPU,
158// .name = "performance",
159//};
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100160
Ralf Baechle91a2fcc2007-10-11 23:46:09 +0100161void __init plat_perf_setup(void)
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100162{
Ralf Baechle7bcf7712007-10-11 23:46:09 +0100163// struct irqaction *irq = &perf_irqaction;
Ralf Baechle91a2fcc2007-10-11 23:46:09 +0100164
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +0100165 cp0_perfcount_irq = -1;
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100166
167#ifdef MSC01E_INT_BASE
168 if (cpu_has_veic) {
169 set_vi_handler (MSC01E_INT_PERFCTR, mips_perf_dispatch);
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +0100170 cp0_perfcount_irq = MSC01E_INT_BASE + MSC01E_INT_PERFCTR;
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100171 } else
172#endif
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +0100173 if (cp0_perfcount_irq >= 0) {
174 if (cpu_has_vint)
175 set_vi_handler(cp0_perfcount_irq, mips_perf_dispatch);
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100176#ifdef CONFIG_SMP
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +0100177 set_irq_handler(cp0_perfcount_irq, handle_percpu_irq);
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100178#endif
179 }
180}
181
Ralf Baechle54d0a212006-07-09 21:38:56 +0100182void __init plat_timer_setup(struct irqaction *irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183{
Chris Dearman7b4f4ec2007-05-24 22:46:25 +0100184#ifdef MSC01E_INT_BASE
Ralf Baechlee01402b2005-07-14 15:57:16 +0000185 if (cpu_has_veic) {
186 set_vi_handler (MSC01E_INT_CPUCTR, mips_timer_dispatch);
187 mips_cpu_timer_irq = MSC01E_INT_BASE + MSC01E_INT_CPUCTR;
Ralf Baechlee01402b2005-07-14 15:57:16 +0000188 }
Chris Dearman7b4f4ec2007-05-24 22:46:25 +0100189 else
190#endif
191 {
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100192 if (cpu_has_vint)
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +0100193 set_vi_handler(cp0_compare_irq, mips_timer_dispatch);
194 mips_cpu_timer_irq = MIPS_CPU_IRQ_BASE + cp0_compare_irq;
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100195 }
Ralf Baechlee01402b2005-07-14 15:57:16 +0000196
Ralf Baechle41c594a2006-04-05 09:45:45 +0100197#ifdef CONFIG_MIPS_MT_SMTC
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +0100198 setup_irq_smtc(mips_cpu_timer_irq, irq, 0x100 << cp0_compare_irq);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100199#else
Ralf Baechlee01402b2005-07-14 15:57:16 +0000200 setup_irq(mips_cpu_timer_irq, irq);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100201#endif /* CONFIG_MIPS_MT_SMTC */
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000202#ifdef CONFIG_SMP
Atsushi Nemoto14178362006-11-14 01:13:18 +0900203 set_irq_handler(mips_cpu_timer_irq, handle_percpu_irq);
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000204#endif
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100205
Ralf Baechle91a2fcc2007-10-11 23:46:09 +0100206 plat_perf_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207}