blob: ddbcd8c109e0d820e339b144d8fad912a37296ad [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
Jesse Barnes585fb112008-07-29 11:54:06 -070030/*
31 * The Bridge device's PCI config space has information about the
32 * fb aperture size and the amount of pre-reserved memory.
Daniel Vetter95375b72010-09-24 20:54:39 +020033 * This is all handled in the intel-gtt.ko module. i915.ko only
34 * cares about the vga bit for the vga rbiter.
Jesse Barnes585fb112008-07-29 11:54:06 -070035 */
36#define INTEL_GMCH_CTRL 0x52
Dave Airlie28d52042009-09-21 14:33:58 +100037#define INTEL_GMCH_VGA_DISABLE (1 << 1)
Zhenyu Wang14bc4902009-11-11 01:25:25 +080038
Jesse Barnes585fb112008-07-29 11:54:06 -070039/* PCI config space */
40
41#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070042#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070043#define GC_CLOCK_133_200 (0 << 0)
44#define GC_CLOCK_100_200 (1 << 0)
45#define GC_CLOCK_100_133 (2 << 0)
46#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080047#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070048#define GCFGC 0xf0 /* 915+ only */
49#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
50#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
51#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
52#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070053#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
54#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
55#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
56#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
57#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
58#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
60#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
61#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
62#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
63#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
64#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
65#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
66#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
67#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
68#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070072#define LBB 0xf4
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070073
74/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070075#define I965_GDRST 0xc0 /* PCI config register */
76#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070077#define GRDOM_FULL (0<<2)
78#define GRDOM_RENDER (1<<2)
79#define GRDOM_MEDIA (3<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -070080
81/* VGA stuff */
82
83#define VGA_ST01_MDA 0x3ba
84#define VGA_ST01_CGA 0x3da
85
86#define VGA_MSR_WRITE 0x3c2
87#define VGA_MSR_READ 0x3cc
88#define VGA_MSR_MEM_EN (1<<1)
89#define VGA_MSR_CGA_MODE (1<<0)
90
91#define VGA_SR_INDEX 0x3c4
92#define VGA_SR_DATA 0x3c5
93
94#define VGA_AR_INDEX 0x3c0
95#define VGA_AR_VID_EN (1<<5)
96#define VGA_AR_DATA_WRITE 0x3c0
97#define VGA_AR_DATA_READ 0x3c1
98
99#define VGA_GR_INDEX 0x3ce
100#define VGA_GR_DATA 0x3cf
101/* GR05 */
102#define VGA_GR_MEM_READ_MODE_SHIFT 3
103#define VGA_GR_MEM_READ_MODE_PLANE 1
104/* GR06 */
105#define VGA_GR_MEM_MODE_MASK 0xc
106#define VGA_GR_MEM_MODE_SHIFT 2
107#define VGA_GR_MEM_A0000_AFFFF 0
108#define VGA_GR_MEM_A0000_BFFFF 1
109#define VGA_GR_MEM_B0000_B7FFF 2
110#define VGA_GR_MEM_B0000_BFFFF 3
111
112#define VGA_DACMASK 0x3c6
113#define VGA_DACRX 0x3c7
114#define VGA_DACWX 0x3c8
115#define VGA_DACDATA 0x3c9
116
117#define VGA_CR_INDEX_MDA 0x3b4
118#define VGA_CR_DATA_MDA 0x3b5
119#define VGA_CR_INDEX_CGA 0x3d4
120#define VGA_CR_DATA_CGA 0x3d5
121
122/*
123 * Memory interface instructions used by the kernel
124 */
125#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
126
127#define MI_NOOP MI_INSTR(0, 0)
128#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
129#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200130#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700131#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
132#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
133#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
134#define MI_FLUSH MI_INSTR(0x04, 0)
135#define MI_READ_FLUSH (1 << 0)
136#define MI_EXE_FLUSH (1 << 1)
137#define MI_NO_WRITE_FLUSH (1 << 2)
138#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
139#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800140#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Jesse Barnes585fb112008-07-29 11:54:06 -0700141#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
142#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200143#define MI_OVERLAY_FLIP MI_INSTR(0x11,0)
144#define MI_OVERLAY_CONTINUE (0x0<<21)
145#define MI_OVERLAY_ON (0x1<<21)
146#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700147#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500148#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700149#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500150#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800151#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
152#define MI_MM_SPACE_GTT (1<<8)
153#define MI_MM_SPACE_PHYSICAL (0<<8)
154#define MI_SAVE_EXT_STATE_EN (1<<3)
155#define MI_RESTORE_EXT_STATE_EN (1<<2)
156#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700157#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
158#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
159#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
160#define MI_STORE_DWORD_INDEX_SHIFT 2
161#define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100162#define MI_FLUSH_DW MI_INSTR(0x26, 2) /* for GEN6 */
Jesse Barnes585fb112008-07-29 11:54:06 -0700163#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
164#define MI_BATCH_NON_SECURE (1)
165#define MI_BATCH_NON_SECURE_I965 (1<<8)
166#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700167/*
168 * 3D instructions used by the kernel
169 */
170#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
171
172#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
173#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
174#define SC_UPDATE_SCISSOR (0x1<<1)
175#define SC_ENABLE_MASK (0x1<<0)
176#define SC_ENABLE (0x1<<0)
177#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
178#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
179#define SCI_YMIN_MASK (0xffff<<16)
180#define SCI_XMIN_MASK (0xffff<<0)
181#define SCI_YMAX_MASK (0xffff<<16)
182#define SCI_XMAX_MASK (0xffff<<0)
183#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
184#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
185#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
186#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
187#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
188#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
189#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
190#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
191#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
192#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
193#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
194#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
195#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
196#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
197#define BLT_DEPTH_8 (0<<24)
198#define BLT_DEPTH_16_565 (1<<24)
199#define BLT_DEPTH_16_1555 (2<<24)
200#define BLT_DEPTH_32 (3<<24)
201#define BLT_ROP_GXCOPY (0xcc<<16)
202#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
203#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
204#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
205#define ASYNC_FLIP (1<<22)
206#define DISPLAY_PLANE_A (0<<20)
207#define DISPLAY_PLANE_B (1<<20)
Jesse Barnese552eb72010-04-21 11:39:23 -0700208#define GFX_OP_PIPE_CONTROL ((0x3<<29)|(0x3<<27)|(0x2<<24)|2)
209#define PIPE_CONTROL_QW_WRITE (1<<14)
210#define PIPE_CONTROL_DEPTH_STALL (1<<13)
211#define PIPE_CONTROL_WC_FLUSH (1<<12)
212#define PIPE_CONTROL_IS_FLUSH (1<<11) /* MBZ on Ironlake */
213#define PIPE_CONTROL_TC_FLUSH (1<<10) /* GM45+ only */
214#define PIPE_CONTROL_ISP_DIS (1<<9)
215#define PIPE_CONTROL_NOTIFY (1<<8)
216#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
217#define PIPE_CONTROL_STALL_EN (1<<1) /* in addr word, Ironlake+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700218
219/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800220 * Fence registers
221 */
222#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700223#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800224#define I830_FENCE_START_MASK 0x07f80000
225#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800226#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800227#define I830_FENCE_PITCH_SHIFT 4
228#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200229#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700230#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200231#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800232
233#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800234#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800235
236#define FENCE_REG_965_0 0x03000
237#define I965_FENCE_PITCH_SHIFT 2
238#define I965_FENCE_TILING_Y_SHIFT 1
239#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200240#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800241
Eric Anholt4e901fd2009-10-26 16:44:17 -0700242#define FENCE_REG_SANDYBRIDGE_0 0x100000
243#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
244
Jesse Barnesde151cf2008-11-12 10:03:55 -0800245/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700246 * Instruction and interrupt control regs
247 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700248#define PGTBL_ER 0x02024
Jesse Barnes585fb112008-07-29 11:54:06 -0700249#define PRB0_TAIL 0x02030
250#define PRB0_HEAD 0x02034
251#define PRB0_START 0x02038
252#define PRB0_CTL 0x0203c
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200253#define RENDER_RING_BASE 0x02000
254#define BSD_RING_BASE 0x04000
255#define GEN6_BSD_RING_BASE 0x12000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200256#define RING_TAIL(base) ((base)+0x30)
257#define RING_HEAD(base) ((base)+0x34)
258#define RING_START(base) ((base)+0x38)
259#define RING_CTL(base) ((base)+0x3c)
260#define RING_HWS_PGA(base) ((base)+0x80)
261#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
262#define RING_ACTHD(base) ((base)+0x74)
Jesse Barnes585fb112008-07-29 11:54:06 -0700263#define TAIL_ADDR 0x001FFFF8
264#define HEAD_WRAP_COUNT 0xFFE00000
265#define HEAD_WRAP_ONE 0x00200000
266#define HEAD_ADDR 0x001FFFFC
267#define RING_NR_PAGES 0x001FF000
268#define RING_REPORT_MASK 0x00000006
269#define RING_REPORT_64K 0x00000002
270#define RING_REPORT_128K 0x00000004
271#define RING_NO_REPORT 0x00000000
272#define RING_VALID_MASK 0x00000001
273#define RING_VALID 0x00000001
274#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100275#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
276#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Jesse Barnes585fb112008-07-29 11:54:06 -0700277#define PRB1_TAIL 0x02040 /* 915+ only */
278#define PRB1_HEAD 0x02044 /* 915+ only */
279#define PRB1_START 0x02048 /* 915+ only */
280#define PRB1_CTL 0x0204c /* 915+ only */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700281#define IPEIR_I965 0x02064
282#define IPEHR_I965 0x02068
283#define INSTDONE_I965 0x0206c
284#define INSTPS 0x02070 /* 965+ only */
285#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700286#define ACTHD_I965 0x02074
287#define HWS_PGA 0x02080
288#define HWS_ADDRESS_MASK 0xfffff000
289#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700290#define PWRCTXA 0x2088 /* 965GM+ only */
291#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700292#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700293#define IPEHR 0x0208c
294#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700295#define NOPID 0x02094
296#define HWSTAM 0x02098
Eric Anholt71cf39b2010-03-08 23:41:55 -0800297
298#define MI_MODE 0x0209c
299# define VS_TIMER_DISPATCH (1 << 6)
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800300# define MI_FLUSH_ENABLE (1 << 11)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800301
Jesse Barnes585fb112008-07-29 11:54:06 -0700302#define SCPD0 0x0209c /* 915+ only */
303#define IER 0x020a0
304#define IIR 0x020a4
305#define IMR 0x020a8
306#define ISR 0x020ac
307#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
308#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
309#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800310#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Jesse Barnes585fb112008-07-29 11:54:06 -0700311#define I915_HWB_OOM_INTERRUPT (1<<13)
312#define I915_SYNC_STATUS_INTERRUPT (1<<12)
313#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
314#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
315#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
316#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
317#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
318#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
319#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
320#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
321#define I915_DEBUG_INTERRUPT (1<<2)
322#define I915_USER_INTERRUPT (1<<1)
323#define I915_ASLE_INTERRUPT (1<<0)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800324#define I915_BSD_USER_INTERRUPT (1<<25)
Jesse Barnes585fb112008-07-29 11:54:06 -0700325#define EIR 0x020b0
326#define EMR 0x020b4
327#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700328#define GM45_ERROR_PAGE_TABLE (1<<5)
329#define GM45_ERROR_MEM_PRIV (1<<4)
330#define I915_ERROR_PAGE_TABLE (1<<4)
331#define GM45_ERROR_CP_PRIV (1<<3)
332#define I915_ERROR_MEMORY_REFRESH (1<<1)
333#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700334#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800335#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700336#define ACTHD 0x020c8
337#define FW_BLC 0x020d8
Shaohua Li7662c8b2009-06-26 11:23:55 +0800338#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700339#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800340#define FW_BLC_SELF_EN_MASK (1<<31)
341#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
342#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800343#define MM_BURST_LENGTH 0x00700000
344#define MM_FIFO_WATERMARK 0x0001F000
345#define LM_BURST_LENGTH 0x00000700
346#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700347#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -0700348#define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
349
350/* Make render/texture TLB fetches lower priorty than associated data
351 * fetches. This is not turned on by default
352 */
353#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
354
355/* Isoch request wait on GTT enable (Display A/B/C streams).
356 * Make isoch requests stall on the TLB update. May cause
357 * display underruns (test mode only)
358 */
359#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
360
361/* Block grant count for isoch requests when block count is
362 * set to a finite value.
363 */
364#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
365#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
366#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
367#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
368#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
369
370/* Enable render writes to complete in C2/C3/C4 power states.
371 * If this isn't enabled, render writes are prevented in low
372 * power states. That seems bad to me.
373 */
374#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
375
376/* This acknowledges an async flip immediately instead
377 * of waiting for 2TLB fetches.
378 */
379#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
380
381/* Enables non-sequential data reads through arbiter
382 */
383#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
384
385/* Disable FSB snooping of cacheable write cycles from binner/render
386 * command stream
387 */
388#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
389
390/* Arbiter time slice for non-isoch streams */
391#define MI_ARB_TIME_SLICE_MASK (7 << 5)
392#define MI_ARB_TIME_SLICE_1 (0 << 5)
393#define MI_ARB_TIME_SLICE_2 (1 << 5)
394#define MI_ARB_TIME_SLICE_4 (2 << 5)
395#define MI_ARB_TIME_SLICE_6 (3 << 5)
396#define MI_ARB_TIME_SLICE_8 (4 << 5)
397#define MI_ARB_TIME_SLICE_10 (5 << 5)
398#define MI_ARB_TIME_SLICE_14 (6 << 5)
399#define MI_ARB_TIME_SLICE_16 (7 << 5)
400
401/* Low priority grace period page size */
402#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
403#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
404
405/* Disable display A/B trickle feed */
406#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
407
408/* Set display plane priority */
409#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
410#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
411
Jesse Barnes585fb112008-07-29 11:54:06 -0700412#define CACHE_MODE_0 0x02120 /* 915+ only */
413#define CM0_MASK_SHIFT 16
414#define CM0_IZ_OPT_DISABLE (1<<6)
415#define CM0_ZR_OPT_DISABLE (1<<5)
416#define CM0_DEPTH_EVICT_DISABLE (1<<4)
417#define CM0_COLOR_EVICT_DISABLE (1<<3)
418#define CM0_DEPTH_WRITE_DISABLE (1<<1)
419#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Chris Wilson9df30792010-02-18 10:24:56 +0000420#define BB_ADDR 0x02140 /* 8 bytes */
Jesse Barnes585fb112008-07-29 11:54:06 -0700421#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700422#define ECOSKPD 0x021d0
423#define ECO_GATING_CX_ONLY (1<<3)
424#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700425
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800426/* GEN6 interrupt control */
427#define GEN6_RENDER_HWSTAM 0x2098
428#define GEN6_RENDER_IMR 0x20a8
429#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
430#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
Nicolas Kaiser7aa69d22010-06-08 21:18:06 +0200431#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800432#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
433#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
434#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
435#define GEN6_RENDER_SYNC_STATUS (1 << 2)
436#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
437#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
438
439#define GEN6_BLITTER_HWSTAM 0x22098
440#define GEN6_BLITTER_IMR 0x220a8
441#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
442#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
443#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
444#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100445
446#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
447#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
448#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
449#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
450#define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
451
452#define GEN6_BSD_IMR 0x120a8
453#define GEN6_BSD_IMR_USER_INTERRUPT (1 << 12)
454
455#define GEN6_BSD_RNCID 0x12198
456
457/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700458 * Framebuffer compression (915+ only)
459 */
460
461#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
462#define FBC_LL_BASE 0x03204 /* 4k page aligned */
463#define FBC_CONTROL 0x03208
464#define FBC_CTL_EN (1<<31)
465#define FBC_CTL_PERIODIC (1<<30)
466#define FBC_CTL_INTERVAL_SHIFT (16)
467#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +0200468#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700469#define FBC_CTL_STRIDE_SHIFT (5)
470#define FBC_CTL_FENCENO (1<<0)
471#define FBC_COMMAND 0x0320c
472#define FBC_CMD_COMPRESS (1<<0)
473#define FBC_STATUS 0x03210
474#define FBC_STAT_COMPRESSING (1<<31)
475#define FBC_STAT_COMPRESSED (1<<30)
476#define FBC_STAT_MODIFIED (1<<29)
477#define FBC_STAT_CURRENT_LINE (1<<0)
478#define FBC_CONTROL2 0x03214
479#define FBC_CTL_FENCE_DBL (0<<4)
480#define FBC_CTL_IDLE_IMM (0<<2)
481#define FBC_CTL_IDLE_FULL (1<<2)
482#define FBC_CTL_IDLE_LINE (2<<2)
483#define FBC_CTL_IDLE_DEBUG (3<<2)
484#define FBC_CTL_CPU_FENCE (1<<1)
485#define FBC_CTL_PLANEA (0<<0)
486#define FBC_CTL_PLANEB (1<<0)
487#define FBC_FENCE_OFF 0x0321b
Jesse Barnes80824002009-09-10 15:28:06 -0700488#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -0700489
490#define FBC_LL_SIZE (1536)
491
Jesse Barnes74dff282009-09-14 15:39:40 -0700492/* Framebuffer compression for GM45+ */
493#define DPFC_CB_BASE 0x3200
494#define DPFC_CONTROL 0x3208
495#define DPFC_CTL_EN (1<<31)
496#define DPFC_CTL_PLANEA (0<<30)
497#define DPFC_CTL_PLANEB (1<<30)
498#define DPFC_CTL_FENCE_EN (1<<29)
499#define DPFC_SR_EN (1<<10)
500#define DPFC_CTL_LIMIT_1X (0<<6)
501#define DPFC_CTL_LIMIT_2X (1<<6)
502#define DPFC_CTL_LIMIT_4X (2<<6)
503#define DPFC_RECOMP_CTL 0x320c
504#define DPFC_RECOMP_STALL_EN (1<<27)
505#define DPFC_RECOMP_STALL_WM_SHIFT (16)
506#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
507#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
508#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
509#define DPFC_STATUS 0x3210
510#define DPFC_INVAL_SEG_SHIFT (16)
511#define DPFC_INVAL_SEG_MASK (0x07ff0000)
512#define DPFC_COMP_SEG_SHIFT (0)
513#define DPFC_COMP_SEG_MASK (0x000003ff)
514#define DPFC_STATUS2 0x3214
515#define DPFC_FENCE_YOFF 0x3218
516#define DPFC_CHICKEN 0x3224
517#define DPFC_HT_MODIFY (1<<31)
518
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800519/* Framebuffer compression for Ironlake */
520#define ILK_DPFC_CB_BASE 0x43200
521#define ILK_DPFC_CONTROL 0x43208
522/* The bit 28-8 is reserved */
523#define DPFC_RESERVED (0x1FFFFF00)
524#define ILK_DPFC_RECOMP_CTL 0x4320c
525#define ILK_DPFC_STATUS 0x43210
526#define ILK_DPFC_FENCE_YOFF 0x43218
527#define ILK_DPFC_CHICKEN 0x43224
528#define ILK_FBC_RT_BASE 0x2128
529#define ILK_FBC_RT_VALID (1<<0)
530
531#define ILK_DISPLAY_CHICKEN1 0x42000
532#define ILK_FBCQ_DIS (1<<22)
533
Jesse Barnes585fb112008-07-29 11:54:06 -0700534/*
535 * GPIO regs
536 */
537#define GPIOA 0x5010
538#define GPIOB 0x5014
539#define GPIOC 0x5018
540#define GPIOD 0x501c
541#define GPIOE 0x5020
542#define GPIOF 0x5024
543#define GPIOG 0x5028
544#define GPIOH 0x502c
545# define GPIO_CLOCK_DIR_MASK (1 << 0)
546# define GPIO_CLOCK_DIR_IN (0 << 1)
547# define GPIO_CLOCK_DIR_OUT (1 << 1)
548# define GPIO_CLOCK_VAL_MASK (1 << 2)
549# define GPIO_CLOCK_VAL_OUT (1 << 3)
550# define GPIO_CLOCK_VAL_IN (1 << 4)
551# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
552# define GPIO_DATA_DIR_MASK (1 << 8)
553# define GPIO_DATA_DIR_IN (0 << 9)
554# define GPIO_DATA_DIR_OUT (1 << 9)
555# define GPIO_DATA_VAL_MASK (1 << 10)
556# define GPIO_DATA_VAL_OUT (1 << 11)
557# define GPIO_DATA_VAL_IN (1 << 12)
558# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
559
Chris Wilsonf899fc62010-07-20 15:44:45 -0700560#define GMBUS0 0x5100 /* clock/port select */
561#define GMBUS_RATE_100KHZ (0<<8)
562#define GMBUS_RATE_50KHZ (1<<8)
563#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
564#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
565#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
566#define GMBUS_PORT_DISABLED 0
567#define GMBUS_PORT_SSC 1
568#define GMBUS_PORT_VGADDC 2
569#define GMBUS_PORT_PANEL 3
570#define GMBUS_PORT_DPC 4 /* HDMIC */
571#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
572 /* 6 reserved */
573#define GMBUS_PORT_DPD 7 /* HDMID */
574#define GMBUS_NUM_PORTS 8
575#define GMBUS1 0x5104 /* command/status */
576#define GMBUS_SW_CLR_INT (1<<31)
577#define GMBUS_SW_RDY (1<<30)
578#define GMBUS_ENT (1<<29) /* enable timeout */
579#define GMBUS_CYCLE_NONE (0<<25)
580#define GMBUS_CYCLE_WAIT (1<<25)
581#define GMBUS_CYCLE_INDEX (2<<25)
582#define GMBUS_CYCLE_STOP (4<<25)
583#define GMBUS_BYTE_COUNT_SHIFT 16
584#define GMBUS_SLAVE_INDEX_SHIFT 8
585#define GMBUS_SLAVE_ADDR_SHIFT 1
586#define GMBUS_SLAVE_READ (1<<0)
587#define GMBUS_SLAVE_WRITE (0<<0)
588#define GMBUS2 0x5108 /* status */
589#define GMBUS_INUSE (1<<15)
590#define GMBUS_HW_WAIT_PHASE (1<<14)
591#define GMBUS_STALL_TIMEOUT (1<<13)
592#define GMBUS_INT (1<<12)
593#define GMBUS_HW_RDY (1<<11)
594#define GMBUS_SATOER (1<<10)
595#define GMBUS_ACTIVE (1<<9)
596#define GMBUS3 0x510c /* data buffer bytes 3-0 */
597#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
598#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
599#define GMBUS_NAK_EN (1<<3)
600#define GMBUS_IDLE_EN (1<<2)
601#define GMBUS_HW_WAIT_EN (1<<1)
602#define GMBUS_HW_RDY_EN (1<<0)
603#define GMBUS5 0x5120 /* byte index */
604#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -0800605
Jesse Barnes585fb112008-07-29 11:54:06 -0700606/*
607 * Clock control & power management
608 */
609
610#define VGA0 0x6000
611#define VGA1 0x6004
612#define VGA_PD 0x6010
613#define VGA0_PD_P2_DIV_4 (1 << 7)
614#define VGA0_PD_P1_DIV_2 (1 << 5)
615#define VGA0_PD_P1_SHIFT 0
616#define VGA0_PD_P1_MASK (0x1f << 0)
617#define VGA1_PD_P2_DIV_4 (1 << 15)
618#define VGA1_PD_P1_DIV_2 (1 << 13)
619#define VGA1_PD_P1_SHIFT 8
620#define VGA1_PD_P1_MASK (0x1f << 8)
621#define DPLL_A 0x06014
622#define DPLL_B 0x06018
Chris Wilson5eddb702010-09-11 13:48:45 +0100623#define DPLL(pipe) _PIPE(pipe, DPLL_A, DPLL_B)
Jesse Barnes585fb112008-07-29 11:54:06 -0700624#define DPLL_VCO_ENABLE (1 << 31)
625#define DPLL_DVO_HIGH_SPEED (1 << 30)
626#define DPLL_SYNCLOCK_ENABLE (1 << 29)
627#define DPLL_VGA_MODE_DIS (1 << 28)
628#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
629#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
630#define DPLL_MODE_MASK (3 << 26)
631#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
632#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
633#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
634#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
635#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
636#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500637#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnes585fb112008-07-29 11:54:06 -0700638
Jesse Barnes585fb112008-07-29 11:54:06 -0700639#define SRX_INDEX 0x3c4
640#define SRX_DATA 0x3c5
641#define SR01 1
642#define SR01_SCREEN_OFF (1<<5)
643
644#define PPCR 0x61204
645#define PPCR_ON (1<<0)
646
647#define DVOB 0x61140
648#define DVOB_ON (1<<31)
649#define DVOC 0x61160
650#define DVOC_ON (1<<31)
651#define LVDS 0x61180
652#define LVDS_ON (1<<31)
653
654#define ADPA 0x61100
655#define ADPA_DPMS_MASK (~(3<<10))
656#define ADPA_DPMS_ON (0<<10)
657#define ADPA_DPMS_SUSPEND (1<<10)
658#define ADPA_DPMS_STANDBY (2<<10)
659#define ADPA_DPMS_OFF (3<<10)
660
Jesse Barnes585fb112008-07-29 11:54:06 -0700661/* Scratch pad debug 0 reg:
662 */
663#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
664/*
665 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
666 * this field (only one bit may be set).
667 */
668#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
669#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500670#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -0700671/* i830, required in DVO non-gang */
672#define PLL_P2_DIVIDE_BY_4 (1 << 23)
673#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
674#define PLL_REF_INPUT_DREFCLK (0 << 13)
675#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
676#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
677#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
678#define PLL_REF_INPUT_MASK (3 << 13)
679#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500680/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +0800681# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
682# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
683# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
684# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
685# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
686
Jesse Barnes585fb112008-07-29 11:54:06 -0700687/*
688 * Parallel to Serial Load Pulse phase selection.
689 * Selects the phase for the 10X DPLL clock for the PCIe
690 * digital display port. The range is 4 to 13; 10 or more
691 * is just a flip delay. The default is 6
692 */
693#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
694#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
695/*
696 * SDVO multiplier for 945G/GM. Not used on 965.
697 */
698#define SDVO_MULTIPLIER_MASK 0x000000ff
699#define SDVO_MULTIPLIER_SHIFT_HIRES 4
700#define SDVO_MULTIPLIER_SHIFT_VGA 0
701#define DPLL_A_MD 0x0601c /* 965+ only */
702/*
703 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
704 *
705 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
706 */
707#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
708#define DPLL_MD_UDI_DIVIDER_SHIFT 24
709/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
710#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
711#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
712/*
713 * SDVO/UDI pixel multiplier.
714 *
715 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
716 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
717 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
718 * dummy bytes in the datastream at an increased clock rate, with both sides of
719 * the link knowing how many bytes are fill.
720 *
721 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
722 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
723 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
724 * through an SDVO command.
725 *
726 * This register field has values of multiplication factor minus 1, with
727 * a maximum multiplier of 5 for SDVO.
728 */
729#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
730#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
731/*
732 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
733 * This best be set to the default value (3) or the CRT won't work. No,
734 * I don't entirely understand what this does...
735 */
736#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
737#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
738#define DPLL_B_MD 0x06020 /* 965+ only */
Chris Wilson5eddb702010-09-11 13:48:45 +0100739#define DPLL_MD(pipe) _PIPE(pipe, DPLL_A_MD, DPLL_B_MD)
Jesse Barnes585fb112008-07-29 11:54:06 -0700740#define FPA0 0x06040
741#define FPA1 0x06044
742#define FPB0 0x06048
743#define FPB1 0x0604c
Chris Wilson5eddb702010-09-11 13:48:45 +0100744#define FP0(pipe) _PIPE(pipe, FPA0, FPB0)
745#define FP1(pipe) _PIPE(pipe, FPA1, FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -0700746#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500747#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -0700748#define FP_N_DIV_SHIFT 16
749#define FP_M1_DIV_MASK 0x00003f00
750#define FP_M1_DIV_SHIFT 8
751#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500752#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -0700753#define FP_M2_DIV_SHIFT 0
754#define DPLL_TEST 0x606c
755#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
756#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
757#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
758#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
759#define DPLLB_TEST_N_BYPASS (1 << 19)
760#define DPLLB_TEST_M_BYPASS (1 << 18)
761#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
762#define DPLLA_TEST_N_BYPASS (1 << 3)
763#define DPLLA_TEST_M_BYPASS (1 << 2)
764#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
765#define D_STATE 0x6104
Jesse Barnes652c3932009-08-17 13:31:43 -0700766#define DSTATE_PLL_D3_OFF (1<<3)
767#define DSTATE_GFX_CLOCK_GATING (1<<1)
768#define DSTATE_DOT_CLOCK_GATING (1<<0)
769#define DSPCLK_GATE_D 0x6200
770# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
771# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
772# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
773# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
774# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
775# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
776# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
777# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
778# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
779# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
780# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
781# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
782# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
783# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
784# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
785# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
786# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
787# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
788# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
789# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
790# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
791# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
792# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
793# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
794# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
795# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
796# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
797# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
798/**
799 * This bit must be set on the 830 to prevent hangs when turning off the
800 * overlay scaler.
801 */
802# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
803# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
804# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
805# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
806# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
807
808#define RENCLK_GATE_D1 0x6204
809# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
810# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
811# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
812# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
813# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
814# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
815# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
816# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
817# define MAG_CLOCK_GATE_DISABLE (1 << 5)
818/** This bit must be unset on 855,865 */
819# define MECI_CLOCK_GATE_DISABLE (1 << 4)
820# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
821# define MEC_CLOCK_GATE_DISABLE (1 << 2)
822# define MECO_CLOCK_GATE_DISABLE (1 << 1)
823/** This bit must be set on 855,865. */
824# define SV_CLOCK_GATE_DISABLE (1 << 0)
825# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
826# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
827# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
828# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
829# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
830# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
831# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
832# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
833# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
834# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
835# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
836# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
837# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
838# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
839# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
840# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
841# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
842
843# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
844/** This bit must always be set on 965G/965GM */
845# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
846# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
847# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
848# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
849# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
850# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
851/** This bit must always be set on 965G */
852# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
853# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
854# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
855# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
856# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
857# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
858# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
859# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
860# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
861# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
862# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
863# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
864# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
865# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
866# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
867# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
868# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
869# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
870# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
871
872#define RENCLK_GATE_D2 0x6208
873#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
874#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
875#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
876#define RAMCLK_GATE_D 0x6210 /* CRL only */
877#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700878
879/*
880 * Palette regs
881 */
882
883#define PALETTE_A 0x0a000
884#define PALETTE_B 0x0a800
885
Eric Anholt673a3942008-07-30 12:06:12 -0700886/* MCH MMIO space */
887
888/*
889 * MCHBAR mirror.
890 *
891 * This mirrors the MCHBAR MMIO space whose location is determined by
892 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
893 * every way. It is not accessible from the CP register read instructions.
894 *
895 */
896#define MCHBAR_MIRROR_BASE 0x10000
897
898/** 915-945 and GM965 MCH register controlling DRAM channel access */
899#define DCC 0x10200
900#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
901#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
902#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
903#define DCC_ADDRESSING_MODE_MASK (3 << 0)
904#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -0800905#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -0700906
Li Peng95534262010-05-18 18:58:44 +0800907/** Pineview MCH register contains DDR3 setting */
908#define CSHRDDR3CTL 0x101a8
909#define CSHRDDR3CTL_DDR3 (1 << 2)
910
Eric Anholt673a3942008-07-30 12:06:12 -0700911/** 965 MCH register controlling DRAM channel configuration */
912#define C0DRB3 0x10206
913#define C1DRB3 0x10606
914
Keith Packardb11248d2009-06-11 22:28:56 -0700915/* Clocking configuration register */
916#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +0800917#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -0700918#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
919#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
920#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
921#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
922#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800923/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -0700924#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800925#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -0700926#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +0800927#define CLKCFG_MEM_533 (1 << 4)
928#define CLKCFG_MEM_667 (2 << 4)
929#define CLKCFG_MEM_800 (3 << 4)
930#define CLKCFG_MEM_MASK (7 << 4)
931
Jesse Barnesea056c12010-09-10 10:02:13 -0700932#define TSC1 0x11001
933#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -0700934#define TR1 0x11006
935#define TSFS 0x11020
936#define TSFS_SLOPE_MASK 0x0000ff00
937#define TSFS_SLOPE_SHIFT 8
938#define TSFS_INTR_MASK 0x000000ff
939
Jesse Barnesf97108d2010-01-29 11:27:07 -0800940#define CRSTANDVID 0x11100
941#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
942#define PXVFREQ_PX_MASK 0x7f000000
943#define PXVFREQ_PX_SHIFT 24
944#define VIDFREQ_BASE 0x11110
945#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
946#define VIDFREQ2 0x11114
947#define VIDFREQ3 0x11118
948#define VIDFREQ4 0x1111c
949#define VIDFREQ_P0_MASK 0x1f000000
950#define VIDFREQ_P0_SHIFT 24
951#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
952#define VIDFREQ_P0_CSCLK_SHIFT 20
953#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
954#define VIDFREQ_P0_CRCLK_SHIFT 16
955#define VIDFREQ_P1_MASK 0x00001f00
956#define VIDFREQ_P1_SHIFT 8
957#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
958#define VIDFREQ_P1_CSCLK_SHIFT 4
959#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
960#define INTTOEXT_BASE_ILK 0x11300
961#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
962#define INTTOEXT_MAP3_SHIFT 24
963#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
964#define INTTOEXT_MAP2_SHIFT 16
965#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
966#define INTTOEXT_MAP1_SHIFT 8
967#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
968#define INTTOEXT_MAP0_SHIFT 0
969#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
970#define MEMSWCTL 0x11170 /* Ironlake only */
971#define MEMCTL_CMD_MASK 0xe000
972#define MEMCTL_CMD_SHIFT 13
973#define MEMCTL_CMD_RCLK_OFF 0
974#define MEMCTL_CMD_RCLK_ON 1
975#define MEMCTL_CMD_CHFREQ 2
976#define MEMCTL_CMD_CHVID 3
977#define MEMCTL_CMD_VMMOFF 4
978#define MEMCTL_CMD_VMMON 5
979#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
980 when command complete */
981#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
982#define MEMCTL_FREQ_SHIFT 8
983#define MEMCTL_SFCAVM (1<<7)
984#define MEMCTL_TGT_VID_MASK 0x007f
985#define MEMIHYST 0x1117c
986#define MEMINTREN 0x11180 /* 16 bits */
987#define MEMINT_RSEXIT_EN (1<<8)
988#define MEMINT_CX_SUPR_EN (1<<7)
989#define MEMINT_CONT_BUSY_EN (1<<6)
990#define MEMINT_AVG_BUSY_EN (1<<5)
991#define MEMINT_EVAL_CHG_EN (1<<4)
992#define MEMINT_MON_IDLE_EN (1<<3)
993#define MEMINT_UP_EVAL_EN (1<<2)
994#define MEMINT_DOWN_EVAL_EN (1<<1)
995#define MEMINT_SW_CMD_EN (1<<0)
996#define MEMINTRSTR 0x11182 /* 16 bits */
997#define MEM_RSEXIT_MASK 0xc000
998#define MEM_RSEXIT_SHIFT 14
999#define MEM_CONT_BUSY_MASK 0x3000
1000#define MEM_CONT_BUSY_SHIFT 12
1001#define MEM_AVG_BUSY_MASK 0x0c00
1002#define MEM_AVG_BUSY_SHIFT 10
1003#define MEM_EVAL_CHG_MASK 0x0300
1004#define MEM_EVAL_BUSY_SHIFT 8
1005#define MEM_MON_IDLE_MASK 0x00c0
1006#define MEM_MON_IDLE_SHIFT 6
1007#define MEM_UP_EVAL_MASK 0x0030
1008#define MEM_UP_EVAL_SHIFT 4
1009#define MEM_DOWN_EVAL_MASK 0x000c
1010#define MEM_DOWN_EVAL_SHIFT 2
1011#define MEM_SW_CMD_MASK 0x0003
1012#define MEM_INT_STEER_GFX 0
1013#define MEM_INT_STEER_CMR 1
1014#define MEM_INT_STEER_SMI 2
1015#define MEM_INT_STEER_SCI 3
1016#define MEMINTRSTS 0x11184
1017#define MEMINT_RSEXIT (1<<7)
1018#define MEMINT_CONT_BUSY (1<<6)
1019#define MEMINT_AVG_BUSY (1<<5)
1020#define MEMINT_EVAL_CHG (1<<4)
1021#define MEMINT_MON_IDLE (1<<3)
1022#define MEMINT_UP_EVAL (1<<2)
1023#define MEMINT_DOWN_EVAL (1<<1)
1024#define MEMINT_SW_CMD (1<<0)
1025#define MEMMODECTL 0x11190
1026#define MEMMODE_BOOST_EN (1<<31)
1027#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1028#define MEMMODE_BOOST_FREQ_SHIFT 24
1029#define MEMMODE_IDLE_MODE_MASK 0x00030000
1030#define MEMMODE_IDLE_MODE_SHIFT 16
1031#define MEMMODE_IDLE_MODE_EVAL 0
1032#define MEMMODE_IDLE_MODE_CONT 1
1033#define MEMMODE_HWIDLE_EN (1<<15)
1034#define MEMMODE_SWMODE_EN (1<<14)
1035#define MEMMODE_RCLK_GATE (1<<13)
1036#define MEMMODE_HW_UPDATE (1<<12)
1037#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1038#define MEMMODE_FSTART_SHIFT 8
1039#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1040#define MEMMODE_FMAX_SHIFT 4
1041#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1042#define RCBMAXAVG 0x1119c
1043#define MEMSWCTL2 0x1119e /* Cantiga only */
1044#define SWMEMCMD_RENDER_OFF (0 << 13)
1045#define SWMEMCMD_RENDER_ON (1 << 13)
1046#define SWMEMCMD_SWFREQ (2 << 13)
1047#define SWMEMCMD_TARVID (3 << 13)
1048#define SWMEMCMD_VRM_OFF (4 << 13)
1049#define SWMEMCMD_VRM_ON (5 << 13)
1050#define CMDSTS (1<<12)
1051#define SFCAVM (1<<11)
1052#define SWFREQ_MASK 0x0380 /* P0-7 */
1053#define SWFREQ_SHIFT 7
1054#define TARVID_MASK 0x001f
1055#define MEMSTAT_CTG 0x111a0
1056#define RCBMINAVG 0x111a0
1057#define RCUPEI 0x111b0
1058#define RCDNEI 0x111b4
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001059#define MCHBAR_RENDER_STANDBY 0x111b8
Jesse Barnes97f5ab62009-10-08 10:16:48 -07001060#define RCX_SW_EXIT (1<<23)
1061#define RSX_STATUS_MASK 0x00700000
Jesse Barnesf97108d2010-01-29 11:27:07 -08001062#define VIDCTL 0x111c0
1063#define VIDSTS 0x111c8
1064#define VIDSTART 0x111cc /* 8 bits */
1065#define MEMSTAT_ILK 0x111f8
1066#define MEMSTAT_VID_MASK 0x7f00
1067#define MEMSTAT_VID_SHIFT 8
1068#define MEMSTAT_PSTATE_MASK 0x00f8
1069#define MEMSTAT_PSTATE_SHIFT 3
1070#define MEMSTAT_MON_ACTV (1<<2)
1071#define MEMSTAT_SRC_CTL_MASK 0x0003
1072#define MEMSTAT_SRC_CTL_CORE 0
1073#define MEMSTAT_SRC_CTL_TRB 1
1074#define MEMSTAT_SRC_CTL_THM 2
1075#define MEMSTAT_SRC_CTL_STDBY 3
1076#define RCPREVBSYTUPAVG 0x113b8
1077#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001078#define PMMISC 0x11214
1079#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001080#define SDEW 0x1124c
1081#define CSIEW0 0x11250
1082#define CSIEW1 0x11254
1083#define CSIEW2 0x11258
1084#define PEW 0x1125c
1085#define DEW 0x11270
1086#define MCHAFE 0x112c0
1087#define CSIEC 0x112e0
1088#define DMIEC 0x112e4
1089#define DDREC 0x112e8
1090#define PEG0EC 0x112ec
1091#define PEG1EC 0x112f0
1092#define GFXEC 0x112f4
1093#define RPPREVBSYTUPAVG 0x113b8
1094#define RPPREVBSYTDNAVG 0x113bc
1095#define ECR 0x11600
1096#define ECR_GPFE (1<<31)
1097#define ECR_IMONE (1<<30)
1098#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1099#define OGW0 0x11608
1100#define OGW1 0x1160c
1101#define EG0 0x11610
1102#define EG1 0x11614
1103#define EG2 0x11618
1104#define EG3 0x1161c
1105#define EG4 0x11620
1106#define EG5 0x11624
1107#define EG6 0x11628
1108#define EG7 0x1162c
1109#define PXW 0x11664
1110#define PXWL 0x11680
1111#define LCFUSE02 0x116c0
1112#define LCFUSE_HIV_MASK 0x000000ff
1113#define CSIPLL0 0x12c10
1114#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001115#define PEG_BAND_GAP_DATA 0x14d68
1116
Jesse Barnes585fb112008-07-29 11:54:06 -07001117/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001118 * Logical Context regs
1119 */
1120#define CCID 0x2180
1121#define CCID_EN (1<<0)
1122/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001123 * Overlay regs
1124 */
1125
1126#define OVADD 0x30000
1127#define DOVSTA 0x30008
1128#define OC_BUF (0x3<<20)
1129#define OGAMC5 0x30010
1130#define OGAMC4 0x30014
1131#define OGAMC3 0x30018
1132#define OGAMC2 0x3001c
1133#define OGAMC1 0x30020
1134#define OGAMC0 0x30024
1135
1136/*
1137 * Display engine regs
1138 */
1139
1140/* Pipe A timing regs */
1141#define HTOTAL_A 0x60000
1142#define HBLANK_A 0x60004
1143#define HSYNC_A 0x60008
1144#define VTOTAL_A 0x6000c
1145#define VBLANK_A 0x60010
1146#define VSYNC_A 0x60014
1147#define PIPEASRC 0x6001c
1148#define BCLRPAT_A 0x60020
1149
1150/* Pipe B timing regs */
1151#define HTOTAL_B 0x61000
1152#define HBLANK_B 0x61004
1153#define HSYNC_B 0x61008
1154#define VTOTAL_B 0x6100c
1155#define VBLANK_B 0x61010
1156#define VSYNC_B 0x61014
1157#define PIPEBSRC 0x6101c
1158#define BCLRPAT_B 0x61020
1159
Chris Wilson5eddb702010-09-11 13:48:45 +01001160#define HTOTAL(pipe) _PIPE(pipe, HTOTAL_A, HTOTAL_B)
1161#define HBLANK(pipe) _PIPE(pipe, HBLANK_A, HBLANK_B)
1162#define HSYNC(pipe) _PIPE(pipe, HSYNC_A, HSYNC_B)
1163#define VTOTAL(pipe) _PIPE(pipe, VTOTAL_A, VTOTAL_B)
1164#define VBLANK(pipe) _PIPE(pipe, VBLANK_A, VBLANK_B)
1165#define VSYNC(pipe) _PIPE(pipe, VSYNC_A, VSYNC_B)
1166#define PIPESRC(pipe) _PIPE(pipe, PIPEASRC, PIPEBSRC)
1167#define BCLRPAT(pipe) _PIPE(pipe, BCLRPAT_A, BCLRPAT_B)
1168
Jesse Barnes585fb112008-07-29 11:54:06 -07001169/* VGA port control */
1170#define ADPA 0x61100
1171#define ADPA_DAC_ENABLE (1<<31)
1172#define ADPA_DAC_DISABLE 0
1173#define ADPA_PIPE_SELECT_MASK (1<<30)
1174#define ADPA_PIPE_A_SELECT 0
1175#define ADPA_PIPE_B_SELECT (1<<30)
1176#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1177#define ADPA_SETS_HVPOLARITY 0
1178#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1179#define ADPA_VSYNC_CNTL_ENABLE 0
1180#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1181#define ADPA_HSYNC_CNTL_ENABLE 0
1182#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1183#define ADPA_VSYNC_ACTIVE_LOW 0
1184#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1185#define ADPA_HSYNC_ACTIVE_LOW 0
1186#define ADPA_DPMS_MASK (~(3<<10))
1187#define ADPA_DPMS_ON (0<<10)
1188#define ADPA_DPMS_SUSPEND (1<<10)
1189#define ADPA_DPMS_STANDBY (2<<10)
1190#define ADPA_DPMS_OFF (3<<10)
1191
1192/* Hotplug control (945+ only) */
1193#define PORT_HOTPLUG_EN 0x61110
Eric Anholt7d573822009-01-02 13:33:00 -08001194#define HDMIB_HOTPLUG_INT_EN (1 << 29)
Keith Packard040d87f2009-05-30 20:42:33 -07001195#define DPB_HOTPLUG_INT_EN (1 << 29)
Eric Anholt7d573822009-01-02 13:33:00 -08001196#define HDMIC_HOTPLUG_INT_EN (1 << 28)
Keith Packard040d87f2009-05-30 20:42:33 -07001197#define DPC_HOTPLUG_INT_EN (1 << 28)
Eric Anholt7d573822009-01-02 13:33:00 -08001198#define HDMID_HOTPLUG_INT_EN (1 << 27)
Keith Packard040d87f2009-05-30 20:42:33 -07001199#define DPD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001200#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1201#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1202#define TV_HOTPLUG_INT_EN (1 << 18)
1203#define CRT_HOTPLUG_INT_EN (1 << 9)
1204#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08001205#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1206/* must use period 64 on GM45 according to docs */
1207#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1208#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1209#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1210#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1211#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1212#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1213#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1214#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1215#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1216#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1217#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1218#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001219
1220#define PORT_HOTPLUG_STAT 0x61114
Eric Anholt7d573822009-01-02 13:33:00 -08001221#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
Keith Packard040d87f2009-05-30 20:42:33 -07001222#define DPB_HOTPLUG_INT_STATUS (1 << 29)
Eric Anholt7d573822009-01-02 13:33:00 -08001223#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
Keith Packard040d87f2009-05-30 20:42:33 -07001224#define DPC_HOTPLUG_INT_STATUS (1 << 28)
Eric Anholt7d573822009-01-02 13:33:00 -08001225#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
Keith Packard040d87f2009-05-30 20:42:33 -07001226#define DPD_HOTPLUG_INT_STATUS (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001227#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1228#define TV_HOTPLUG_INT_STATUS (1 << 10)
1229#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1230#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1231#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1232#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1233#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1234#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1235
1236/* SDVO port control */
1237#define SDVOB 0x61140
1238#define SDVOC 0x61160
1239#define SDVO_ENABLE (1 << 31)
1240#define SDVO_PIPE_B_SELECT (1 << 30)
1241#define SDVO_STALL_SELECT (1 << 29)
1242#define SDVO_INTERRUPT_ENABLE (1 << 26)
1243/**
1244 * 915G/GM SDVO pixel multiplier.
1245 *
1246 * Programmed value is multiplier - 1, up to 5x.
1247 *
1248 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1249 */
1250#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1251#define SDVO_PORT_MULTIPLY_SHIFT 23
1252#define SDVO_PHASE_SELECT_MASK (15 << 19)
1253#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1254#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1255#define SDVOC_GANG_MODE (1 << 16)
Eric Anholt7d573822009-01-02 13:33:00 -08001256#define SDVO_ENCODING_SDVO (0x0 << 10)
1257#define SDVO_ENCODING_HDMI (0x2 << 10)
1258/** Requird for HDMI operation */
1259#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
Jesse Barnes585fb112008-07-29 11:54:06 -07001260#define SDVO_BORDER_ENABLE (1 << 7)
Eric Anholt7d573822009-01-02 13:33:00 -08001261#define SDVO_AUDIO_ENABLE (1 << 6)
1262/** New with 965, default is to be set */
1263#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1264/** New with 965, default is to be set */
1265#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07001266#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1267#define SDVO_DETECTED (1 << 2)
1268/* Bits to be preserved when writing */
1269#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1270#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1271
1272/* DVO port control */
1273#define DVOA 0x61120
1274#define DVOB 0x61140
1275#define DVOC 0x61160
1276#define DVO_ENABLE (1 << 31)
1277#define DVO_PIPE_B_SELECT (1 << 30)
1278#define DVO_PIPE_STALL_UNUSED (0 << 28)
1279#define DVO_PIPE_STALL (1 << 28)
1280#define DVO_PIPE_STALL_TV (2 << 28)
1281#define DVO_PIPE_STALL_MASK (3 << 28)
1282#define DVO_USE_VGA_SYNC (1 << 15)
1283#define DVO_DATA_ORDER_I740 (0 << 14)
1284#define DVO_DATA_ORDER_FP (1 << 14)
1285#define DVO_VSYNC_DISABLE (1 << 11)
1286#define DVO_HSYNC_DISABLE (1 << 10)
1287#define DVO_VSYNC_TRISTATE (1 << 9)
1288#define DVO_HSYNC_TRISTATE (1 << 8)
1289#define DVO_BORDER_ENABLE (1 << 7)
1290#define DVO_DATA_ORDER_GBRG (1 << 6)
1291#define DVO_DATA_ORDER_RGGB (0 << 6)
1292#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1293#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1294#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1295#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1296#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1297#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1298#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1299#define DVO_PRESERVE_MASK (0x7<<24)
1300#define DVOA_SRCDIM 0x61124
1301#define DVOB_SRCDIM 0x61144
1302#define DVOC_SRCDIM 0x61164
1303#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1304#define DVO_SRCDIM_VERTICAL_SHIFT 0
1305
1306/* LVDS port control */
1307#define LVDS 0x61180
1308/*
1309 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1310 * the DPLL semantics change when the LVDS is assigned to that pipe.
1311 */
1312#define LVDS_PORT_EN (1 << 31)
1313/* Selects pipe B for LVDS data. Must be set on pre-965. */
1314#define LVDS_PIPEB_SELECT (1 << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08001315/* LVDS dithering flag on 965/g4x platform */
1316#define LVDS_ENABLE_DITHER (1 << 25)
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08001317/* Enable border for unscaled (or aspect-scaled) display */
1318#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07001319/*
1320 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1321 * pixel.
1322 */
1323#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1324#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1325#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1326/*
1327 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1328 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1329 * on.
1330 */
1331#define LVDS_A3_POWER_MASK (3 << 6)
1332#define LVDS_A3_POWER_DOWN (0 << 6)
1333#define LVDS_A3_POWER_UP (3 << 6)
1334/*
1335 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1336 * is set.
1337 */
1338#define LVDS_CLKB_POWER_MASK (3 << 4)
1339#define LVDS_CLKB_POWER_DOWN (0 << 4)
1340#define LVDS_CLKB_POWER_UP (3 << 4)
1341/*
1342 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1343 * setting for whether we are in dual-channel mode. The B3 pair will
1344 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1345 */
1346#define LVDS_B0B3_POWER_MASK (3 << 2)
1347#define LVDS_B0B3_POWER_DOWN (0 << 2)
1348#define LVDS_B0B3_POWER_UP (3 << 2)
1349
1350/* Panel power sequencing */
1351#define PP_STATUS 0x61200
1352#define PP_ON (1 << 31)
1353/*
1354 * Indicates that all dependencies of the panel are on:
1355 *
1356 * - PLL enabled
1357 * - pipe enabled
1358 * - LVDS/DVOB/DVOC on
1359 */
1360#define PP_READY (1 << 30)
1361#define PP_SEQUENCE_NONE (0 << 28)
1362#define PP_SEQUENCE_ON (1 << 28)
1363#define PP_SEQUENCE_OFF (2 << 28)
1364#define PP_SEQUENCE_MASK 0x30000000
1365#define PP_CONTROL 0x61204
1366#define POWER_TARGET_ON (1 << 0)
1367#define PP_ON_DELAYS 0x61208
1368#define PP_OFF_DELAYS 0x6120c
1369#define PP_DIVISOR 0x61210
1370
1371/* Panel fitting */
1372#define PFIT_CONTROL 0x61230
1373#define PFIT_ENABLE (1 << 31)
1374#define PFIT_PIPE_MASK (3 << 29)
1375#define PFIT_PIPE_SHIFT 29
1376#define VERT_INTERP_DISABLE (0 << 10)
1377#define VERT_INTERP_BILINEAR (1 << 10)
1378#define VERT_INTERP_MASK (3 << 10)
1379#define VERT_AUTO_SCALE (1 << 9)
1380#define HORIZ_INTERP_DISABLE (0 << 6)
1381#define HORIZ_INTERP_BILINEAR (1 << 6)
1382#define HORIZ_INTERP_MASK (3 << 6)
1383#define HORIZ_AUTO_SCALE (1 << 5)
1384#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001385#define PFIT_FILTER_FUZZY (0 << 24)
1386#define PFIT_SCALING_AUTO (0 << 26)
1387#define PFIT_SCALING_PROGRAMMED (1 << 26)
1388#define PFIT_SCALING_PILLAR (2 << 26)
1389#define PFIT_SCALING_LETTER (3 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07001390#define PFIT_PGM_RATIOS 0x61234
1391#define PFIT_VERT_SCALE_MASK 0xfff00000
1392#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001393/* Pre-965 */
1394#define PFIT_VERT_SCALE_SHIFT 20
1395#define PFIT_VERT_SCALE_MASK 0xfff00000
1396#define PFIT_HORIZ_SCALE_SHIFT 4
1397#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1398/* 965+ */
1399#define PFIT_VERT_SCALE_SHIFT_965 16
1400#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1401#define PFIT_HORIZ_SCALE_SHIFT_965 0
1402#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1403
Jesse Barnes585fb112008-07-29 11:54:06 -07001404#define PFIT_AUTO_RATIOS 0x61238
1405
1406/* Backlight control */
1407#define BLC_PWM_CTL 0x61254
1408#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1409#define BLC_PWM_CTL2 0x61250 /* 965+ only */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001410#define BLM_COMBINATION_MODE (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001411/*
1412 * This is the most significant 15 bits of the number of backlight cycles in a
1413 * complete cycle of the modulated backlight control.
1414 *
1415 * The actual value is this field multiplied by two.
1416 */
1417#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1418#define BLM_LEGACY_MODE (1 << 16)
1419/*
1420 * This is the number of cycles out of the backlight modulation cycle for which
1421 * the backlight is on.
1422 *
1423 * This field must be no greater than the number of cycles in the complete
1424 * backlight modulation cycle.
1425 */
1426#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1427#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1428
Jesse Barnes0eb96d62009-10-14 12:33:41 -07001429#define BLC_HIST_CTL 0x61260
1430
Jesse Barnes585fb112008-07-29 11:54:06 -07001431/* TV port control */
1432#define TV_CTL 0x68000
1433/** Enables the TV encoder */
1434# define TV_ENC_ENABLE (1 << 31)
1435/** Sources the TV encoder input from pipe B instead of A. */
1436# define TV_ENC_PIPEB_SELECT (1 << 30)
1437/** Outputs composite video (DAC A only) */
1438# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1439/** Outputs SVideo video (DAC B/C) */
1440# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1441/** Outputs Component video (DAC A/B/C) */
1442# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1443/** Outputs Composite and SVideo (DAC A/B/C) */
1444# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1445# define TV_TRILEVEL_SYNC (1 << 21)
1446/** Enables slow sync generation (945GM only) */
1447# define TV_SLOW_SYNC (1 << 20)
1448/** Selects 4x oversampling for 480i and 576p */
1449# define TV_OVERSAMPLE_4X (0 << 18)
1450/** Selects 2x oversampling for 720p and 1080i */
1451# define TV_OVERSAMPLE_2X (1 << 18)
1452/** Selects no oversampling for 1080p */
1453# define TV_OVERSAMPLE_NONE (2 << 18)
1454/** Selects 8x oversampling */
1455# define TV_OVERSAMPLE_8X (3 << 18)
1456/** Selects progressive mode rather than interlaced */
1457# define TV_PROGRESSIVE (1 << 17)
1458/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1459# define TV_PAL_BURST (1 << 16)
1460/** Field for setting delay of Y compared to C */
1461# define TV_YC_SKEW_MASK (7 << 12)
1462/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1463# define TV_ENC_SDP_FIX (1 << 11)
1464/**
1465 * Enables a fix for the 915GM only.
1466 *
1467 * Not sure what it does.
1468 */
1469# define TV_ENC_C0_FIX (1 << 10)
1470/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08001471# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001472# define TV_FUSE_STATE_MASK (3 << 4)
1473/** Read-only state that reports all features enabled */
1474# define TV_FUSE_STATE_ENABLED (0 << 4)
1475/** Read-only state that reports that Macrovision is disabled in hardware*/
1476# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1477/** Read-only state that reports that TV-out is disabled in hardware. */
1478# define TV_FUSE_STATE_DISABLED (2 << 4)
1479/** Normal operation */
1480# define TV_TEST_MODE_NORMAL (0 << 0)
1481/** Encoder test pattern 1 - combo pattern */
1482# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1483/** Encoder test pattern 2 - full screen vertical 75% color bars */
1484# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1485/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1486# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1487/** Encoder test pattern 4 - random noise */
1488# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1489/** Encoder test pattern 5 - linear color ramps */
1490# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1491/**
1492 * This test mode forces the DACs to 50% of full output.
1493 *
1494 * This is used for load detection in combination with TVDAC_SENSE_MASK
1495 */
1496# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1497# define TV_TEST_MODE_MASK (7 << 0)
1498
1499#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01001500# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07001501/**
1502 * Reports that DAC state change logic has reported change (RO).
1503 *
1504 * This gets cleared when TV_DAC_STATE_EN is cleared
1505*/
1506# define TVDAC_STATE_CHG (1 << 31)
1507# define TVDAC_SENSE_MASK (7 << 28)
1508/** Reports that DAC A voltage is above the detect threshold */
1509# define TVDAC_A_SENSE (1 << 30)
1510/** Reports that DAC B voltage is above the detect threshold */
1511# define TVDAC_B_SENSE (1 << 29)
1512/** Reports that DAC C voltage is above the detect threshold */
1513# define TVDAC_C_SENSE (1 << 28)
1514/**
1515 * Enables DAC state detection logic, for load-based TV detection.
1516 *
1517 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1518 * to off, for load detection to work.
1519 */
1520# define TVDAC_STATE_CHG_EN (1 << 27)
1521/** Sets the DAC A sense value to high */
1522# define TVDAC_A_SENSE_CTL (1 << 26)
1523/** Sets the DAC B sense value to high */
1524# define TVDAC_B_SENSE_CTL (1 << 25)
1525/** Sets the DAC C sense value to high */
1526# define TVDAC_C_SENSE_CTL (1 << 24)
1527/** Overrides the ENC_ENABLE and DAC voltage levels */
1528# define DAC_CTL_OVERRIDE (1 << 7)
1529/** Sets the slew rate. Must be preserved in software */
1530# define ENC_TVDAC_SLEW_FAST (1 << 6)
1531# define DAC_A_1_3_V (0 << 4)
1532# define DAC_A_1_1_V (1 << 4)
1533# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08001534# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07001535# define DAC_B_1_3_V (0 << 2)
1536# define DAC_B_1_1_V (1 << 2)
1537# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08001538# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001539# define DAC_C_1_3_V (0 << 0)
1540# define DAC_C_1_1_V (1 << 0)
1541# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08001542# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001543
1544/**
1545 * CSC coefficients are stored in a floating point format with 9 bits of
1546 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1547 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1548 * -1 (0x3) being the only legal negative value.
1549 */
1550#define TV_CSC_Y 0x68010
1551# define TV_RY_MASK 0x07ff0000
1552# define TV_RY_SHIFT 16
1553# define TV_GY_MASK 0x00000fff
1554# define TV_GY_SHIFT 0
1555
1556#define TV_CSC_Y2 0x68014
1557# define TV_BY_MASK 0x07ff0000
1558# define TV_BY_SHIFT 16
1559/**
1560 * Y attenuation for component video.
1561 *
1562 * Stored in 1.9 fixed point.
1563 */
1564# define TV_AY_MASK 0x000003ff
1565# define TV_AY_SHIFT 0
1566
1567#define TV_CSC_U 0x68018
1568# define TV_RU_MASK 0x07ff0000
1569# define TV_RU_SHIFT 16
1570# define TV_GU_MASK 0x000007ff
1571# define TV_GU_SHIFT 0
1572
1573#define TV_CSC_U2 0x6801c
1574# define TV_BU_MASK 0x07ff0000
1575# define TV_BU_SHIFT 16
1576/**
1577 * U attenuation for component video.
1578 *
1579 * Stored in 1.9 fixed point.
1580 */
1581# define TV_AU_MASK 0x000003ff
1582# define TV_AU_SHIFT 0
1583
1584#define TV_CSC_V 0x68020
1585# define TV_RV_MASK 0x0fff0000
1586# define TV_RV_SHIFT 16
1587# define TV_GV_MASK 0x000007ff
1588# define TV_GV_SHIFT 0
1589
1590#define TV_CSC_V2 0x68024
1591# define TV_BV_MASK 0x07ff0000
1592# define TV_BV_SHIFT 16
1593/**
1594 * V attenuation for component video.
1595 *
1596 * Stored in 1.9 fixed point.
1597 */
1598# define TV_AV_MASK 0x000007ff
1599# define TV_AV_SHIFT 0
1600
1601#define TV_CLR_KNOBS 0x68028
1602/** 2s-complement brightness adjustment */
1603# define TV_BRIGHTNESS_MASK 0xff000000
1604# define TV_BRIGHTNESS_SHIFT 24
1605/** Contrast adjustment, as a 2.6 unsigned floating point number */
1606# define TV_CONTRAST_MASK 0x00ff0000
1607# define TV_CONTRAST_SHIFT 16
1608/** Saturation adjustment, as a 2.6 unsigned floating point number */
1609# define TV_SATURATION_MASK 0x0000ff00
1610# define TV_SATURATION_SHIFT 8
1611/** Hue adjustment, as an integer phase angle in degrees */
1612# define TV_HUE_MASK 0x000000ff
1613# define TV_HUE_SHIFT 0
1614
1615#define TV_CLR_LEVEL 0x6802c
1616/** Controls the DAC level for black */
1617# define TV_BLACK_LEVEL_MASK 0x01ff0000
1618# define TV_BLACK_LEVEL_SHIFT 16
1619/** Controls the DAC level for blanking */
1620# define TV_BLANK_LEVEL_MASK 0x000001ff
1621# define TV_BLANK_LEVEL_SHIFT 0
1622
1623#define TV_H_CTL_1 0x68030
1624/** Number of pixels in the hsync. */
1625# define TV_HSYNC_END_MASK 0x1fff0000
1626# define TV_HSYNC_END_SHIFT 16
1627/** Total number of pixels minus one in the line (display and blanking). */
1628# define TV_HTOTAL_MASK 0x00001fff
1629# define TV_HTOTAL_SHIFT 0
1630
1631#define TV_H_CTL_2 0x68034
1632/** Enables the colorburst (needed for non-component color) */
1633# define TV_BURST_ENA (1 << 31)
1634/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1635# define TV_HBURST_START_SHIFT 16
1636# define TV_HBURST_START_MASK 0x1fff0000
1637/** Length of the colorburst */
1638# define TV_HBURST_LEN_SHIFT 0
1639# define TV_HBURST_LEN_MASK 0x0001fff
1640
1641#define TV_H_CTL_3 0x68038
1642/** End of hblank, measured in pixels minus one from start of hsync */
1643# define TV_HBLANK_END_SHIFT 16
1644# define TV_HBLANK_END_MASK 0x1fff0000
1645/** Start of hblank, measured in pixels minus one from start of hsync */
1646# define TV_HBLANK_START_SHIFT 0
1647# define TV_HBLANK_START_MASK 0x0001fff
1648
1649#define TV_V_CTL_1 0x6803c
1650/** XXX */
1651# define TV_NBR_END_SHIFT 16
1652# define TV_NBR_END_MASK 0x07ff0000
1653/** XXX */
1654# define TV_VI_END_F1_SHIFT 8
1655# define TV_VI_END_F1_MASK 0x00003f00
1656/** XXX */
1657# define TV_VI_END_F2_SHIFT 0
1658# define TV_VI_END_F2_MASK 0x0000003f
1659
1660#define TV_V_CTL_2 0x68040
1661/** Length of vsync, in half lines */
1662# define TV_VSYNC_LEN_MASK 0x07ff0000
1663# define TV_VSYNC_LEN_SHIFT 16
1664/** Offset of the start of vsync in field 1, measured in one less than the
1665 * number of half lines.
1666 */
1667# define TV_VSYNC_START_F1_MASK 0x00007f00
1668# define TV_VSYNC_START_F1_SHIFT 8
1669/**
1670 * Offset of the start of vsync in field 2, measured in one less than the
1671 * number of half lines.
1672 */
1673# define TV_VSYNC_START_F2_MASK 0x0000007f
1674# define TV_VSYNC_START_F2_SHIFT 0
1675
1676#define TV_V_CTL_3 0x68044
1677/** Enables generation of the equalization signal */
1678# define TV_EQUAL_ENA (1 << 31)
1679/** Length of vsync, in half lines */
1680# define TV_VEQ_LEN_MASK 0x007f0000
1681# define TV_VEQ_LEN_SHIFT 16
1682/** Offset of the start of equalization in field 1, measured in one less than
1683 * the number of half lines.
1684 */
1685# define TV_VEQ_START_F1_MASK 0x0007f00
1686# define TV_VEQ_START_F1_SHIFT 8
1687/**
1688 * Offset of the start of equalization in field 2, measured in one less than
1689 * the number of half lines.
1690 */
1691# define TV_VEQ_START_F2_MASK 0x000007f
1692# define TV_VEQ_START_F2_SHIFT 0
1693
1694#define TV_V_CTL_4 0x68048
1695/**
1696 * Offset to start of vertical colorburst, measured in one less than the
1697 * number of lines from vertical start.
1698 */
1699# define TV_VBURST_START_F1_MASK 0x003f0000
1700# define TV_VBURST_START_F1_SHIFT 16
1701/**
1702 * Offset to the end of vertical colorburst, measured in one less than the
1703 * number of lines from the start of NBR.
1704 */
1705# define TV_VBURST_END_F1_MASK 0x000000ff
1706# define TV_VBURST_END_F1_SHIFT 0
1707
1708#define TV_V_CTL_5 0x6804c
1709/**
1710 * Offset to start of vertical colorburst, measured in one less than the
1711 * number of lines from vertical start.
1712 */
1713# define TV_VBURST_START_F2_MASK 0x003f0000
1714# define TV_VBURST_START_F2_SHIFT 16
1715/**
1716 * Offset to the end of vertical colorburst, measured in one less than the
1717 * number of lines from the start of NBR.
1718 */
1719# define TV_VBURST_END_F2_MASK 0x000000ff
1720# define TV_VBURST_END_F2_SHIFT 0
1721
1722#define TV_V_CTL_6 0x68050
1723/**
1724 * Offset to start of vertical colorburst, measured in one less than the
1725 * number of lines from vertical start.
1726 */
1727# define TV_VBURST_START_F3_MASK 0x003f0000
1728# define TV_VBURST_START_F3_SHIFT 16
1729/**
1730 * Offset to the end of vertical colorburst, measured in one less than the
1731 * number of lines from the start of NBR.
1732 */
1733# define TV_VBURST_END_F3_MASK 0x000000ff
1734# define TV_VBURST_END_F3_SHIFT 0
1735
1736#define TV_V_CTL_7 0x68054
1737/**
1738 * Offset to start of vertical colorburst, measured in one less than the
1739 * number of lines from vertical start.
1740 */
1741# define TV_VBURST_START_F4_MASK 0x003f0000
1742# define TV_VBURST_START_F4_SHIFT 16
1743/**
1744 * Offset to the end of vertical colorburst, measured in one less than the
1745 * number of lines from the start of NBR.
1746 */
1747# define TV_VBURST_END_F4_MASK 0x000000ff
1748# define TV_VBURST_END_F4_SHIFT 0
1749
1750#define TV_SC_CTL_1 0x68060
1751/** Turns on the first subcarrier phase generation DDA */
1752# define TV_SC_DDA1_EN (1 << 31)
1753/** Turns on the first subcarrier phase generation DDA */
1754# define TV_SC_DDA2_EN (1 << 30)
1755/** Turns on the first subcarrier phase generation DDA */
1756# define TV_SC_DDA3_EN (1 << 29)
1757/** Sets the subcarrier DDA to reset frequency every other field */
1758# define TV_SC_RESET_EVERY_2 (0 << 24)
1759/** Sets the subcarrier DDA to reset frequency every fourth field */
1760# define TV_SC_RESET_EVERY_4 (1 << 24)
1761/** Sets the subcarrier DDA to reset frequency every eighth field */
1762# define TV_SC_RESET_EVERY_8 (2 << 24)
1763/** Sets the subcarrier DDA to never reset the frequency */
1764# define TV_SC_RESET_NEVER (3 << 24)
1765/** Sets the peak amplitude of the colorburst.*/
1766# define TV_BURST_LEVEL_MASK 0x00ff0000
1767# define TV_BURST_LEVEL_SHIFT 16
1768/** Sets the increment of the first subcarrier phase generation DDA */
1769# define TV_SCDDA1_INC_MASK 0x00000fff
1770# define TV_SCDDA1_INC_SHIFT 0
1771
1772#define TV_SC_CTL_2 0x68064
1773/** Sets the rollover for the second subcarrier phase generation DDA */
1774# define TV_SCDDA2_SIZE_MASK 0x7fff0000
1775# define TV_SCDDA2_SIZE_SHIFT 16
1776/** Sets the increent of the second subcarrier phase generation DDA */
1777# define TV_SCDDA2_INC_MASK 0x00007fff
1778# define TV_SCDDA2_INC_SHIFT 0
1779
1780#define TV_SC_CTL_3 0x68068
1781/** Sets the rollover for the third subcarrier phase generation DDA */
1782# define TV_SCDDA3_SIZE_MASK 0x7fff0000
1783# define TV_SCDDA3_SIZE_SHIFT 16
1784/** Sets the increent of the third subcarrier phase generation DDA */
1785# define TV_SCDDA3_INC_MASK 0x00007fff
1786# define TV_SCDDA3_INC_SHIFT 0
1787
1788#define TV_WIN_POS 0x68070
1789/** X coordinate of the display from the start of horizontal active */
1790# define TV_XPOS_MASK 0x1fff0000
1791# define TV_XPOS_SHIFT 16
1792/** Y coordinate of the display from the start of vertical active (NBR) */
1793# define TV_YPOS_MASK 0x00000fff
1794# define TV_YPOS_SHIFT 0
1795
1796#define TV_WIN_SIZE 0x68074
1797/** Horizontal size of the display window, measured in pixels*/
1798# define TV_XSIZE_MASK 0x1fff0000
1799# define TV_XSIZE_SHIFT 16
1800/**
1801 * Vertical size of the display window, measured in pixels.
1802 *
1803 * Must be even for interlaced modes.
1804 */
1805# define TV_YSIZE_MASK 0x00000fff
1806# define TV_YSIZE_SHIFT 0
1807
1808#define TV_FILTER_CTL_1 0x68080
1809/**
1810 * Enables automatic scaling calculation.
1811 *
1812 * If set, the rest of the registers are ignored, and the calculated values can
1813 * be read back from the register.
1814 */
1815# define TV_AUTO_SCALE (1 << 31)
1816/**
1817 * Disables the vertical filter.
1818 *
1819 * This is required on modes more than 1024 pixels wide */
1820# define TV_V_FILTER_BYPASS (1 << 29)
1821/** Enables adaptive vertical filtering */
1822# define TV_VADAPT (1 << 28)
1823# define TV_VADAPT_MODE_MASK (3 << 26)
1824/** Selects the least adaptive vertical filtering mode */
1825# define TV_VADAPT_MODE_LEAST (0 << 26)
1826/** Selects the moderately adaptive vertical filtering mode */
1827# define TV_VADAPT_MODE_MODERATE (1 << 26)
1828/** Selects the most adaptive vertical filtering mode */
1829# define TV_VADAPT_MODE_MOST (3 << 26)
1830/**
1831 * Sets the horizontal scaling factor.
1832 *
1833 * This should be the fractional part of the horizontal scaling factor divided
1834 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
1835 *
1836 * (src width - 1) / ((oversample * dest width) - 1)
1837 */
1838# define TV_HSCALE_FRAC_MASK 0x00003fff
1839# define TV_HSCALE_FRAC_SHIFT 0
1840
1841#define TV_FILTER_CTL_2 0x68084
1842/**
1843 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1844 *
1845 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
1846 */
1847# define TV_VSCALE_INT_MASK 0x00038000
1848# define TV_VSCALE_INT_SHIFT 15
1849/**
1850 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1851 *
1852 * \sa TV_VSCALE_INT_MASK
1853 */
1854# define TV_VSCALE_FRAC_MASK 0x00007fff
1855# define TV_VSCALE_FRAC_SHIFT 0
1856
1857#define TV_FILTER_CTL_3 0x68088
1858/**
1859 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1860 *
1861 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
1862 *
1863 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1864 */
1865# define TV_VSCALE_IP_INT_MASK 0x00038000
1866# define TV_VSCALE_IP_INT_SHIFT 15
1867/**
1868 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1869 *
1870 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1871 *
1872 * \sa TV_VSCALE_IP_INT_MASK
1873 */
1874# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
1875# define TV_VSCALE_IP_FRAC_SHIFT 0
1876
1877#define TV_CC_CONTROL 0x68090
1878# define TV_CC_ENABLE (1 << 31)
1879/**
1880 * Specifies which field to send the CC data in.
1881 *
1882 * CC data is usually sent in field 0.
1883 */
1884# define TV_CC_FID_MASK (1 << 27)
1885# define TV_CC_FID_SHIFT 27
1886/** Sets the horizontal position of the CC data. Usually 135. */
1887# define TV_CC_HOFF_MASK 0x03ff0000
1888# define TV_CC_HOFF_SHIFT 16
1889/** Sets the vertical position of the CC data. Usually 21 */
1890# define TV_CC_LINE_MASK 0x0000003f
1891# define TV_CC_LINE_SHIFT 0
1892
1893#define TV_CC_DATA 0x68094
1894# define TV_CC_RDY (1 << 31)
1895/** Second word of CC data to be transmitted. */
1896# define TV_CC_DATA_2_MASK 0x007f0000
1897# define TV_CC_DATA_2_SHIFT 16
1898/** First word of CC data to be transmitted. */
1899# define TV_CC_DATA_1_MASK 0x0000007f
1900# define TV_CC_DATA_1_SHIFT 0
1901
1902#define TV_H_LUMA_0 0x68100
1903#define TV_H_LUMA_59 0x681ec
1904#define TV_H_CHROMA_0 0x68200
1905#define TV_H_CHROMA_59 0x682ec
1906#define TV_V_LUMA_0 0x68300
1907#define TV_V_LUMA_42 0x683a8
1908#define TV_V_CHROMA_0 0x68400
1909#define TV_V_CHROMA_42 0x684a8
1910
Keith Packard040d87f2009-05-30 20:42:33 -07001911/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001912#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07001913#define DP_B 0x64100
1914#define DP_C 0x64200
1915#define DP_D 0x64300
1916
1917#define DP_PORT_EN (1 << 31)
1918#define DP_PIPEB_SELECT (1 << 30)
1919
1920/* Link training mode - select a suitable mode for each stage */
1921#define DP_LINK_TRAIN_PAT_1 (0 << 28)
1922#define DP_LINK_TRAIN_PAT_2 (1 << 28)
1923#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
1924#define DP_LINK_TRAIN_OFF (3 << 28)
1925#define DP_LINK_TRAIN_MASK (3 << 28)
1926#define DP_LINK_TRAIN_SHIFT 28
1927
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001928/* CPT Link training mode */
1929#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
1930#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
1931#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
1932#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
1933#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
1934#define DP_LINK_TRAIN_SHIFT_CPT 8
1935
Keith Packard040d87f2009-05-30 20:42:33 -07001936/* Signal voltages. These are mostly controlled by the other end */
1937#define DP_VOLTAGE_0_4 (0 << 25)
1938#define DP_VOLTAGE_0_6 (1 << 25)
1939#define DP_VOLTAGE_0_8 (2 << 25)
1940#define DP_VOLTAGE_1_2 (3 << 25)
1941#define DP_VOLTAGE_MASK (7 << 25)
1942#define DP_VOLTAGE_SHIFT 25
1943
1944/* Signal pre-emphasis levels, like voltages, the other end tells us what
1945 * they want
1946 */
1947#define DP_PRE_EMPHASIS_0 (0 << 22)
1948#define DP_PRE_EMPHASIS_3_5 (1 << 22)
1949#define DP_PRE_EMPHASIS_6 (2 << 22)
1950#define DP_PRE_EMPHASIS_9_5 (3 << 22)
1951#define DP_PRE_EMPHASIS_MASK (7 << 22)
1952#define DP_PRE_EMPHASIS_SHIFT 22
1953
1954/* How many wires to use. I guess 3 was too hard */
1955#define DP_PORT_WIDTH_1 (0 << 19)
1956#define DP_PORT_WIDTH_2 (1 << 19)
1957#define DP_PORT_WIDTH_4 (3 << 19)
1958#define DP_PORT_WIDTH_MASK (7 << 19)
1959
1960/* Mystic DPCD version 1.1 special mode */
1961#define DP_ENHANCED_FRAMING (1 << 18)
1962
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001963/* eDP */
1964#define DP_PLL_FREQ_270MHZ (0 << 16)
1965#define DP_PLL_FREQ_160MHZ (1 << 16)
1966#define DP_PLL_FREQ_MASK (3 << 16)
1967
Keith Packard040d87f2009-05-30 20:42:33 -07001968/** locked once port is enabled */
1969#define DP_PORT_REVERSAL (1 << 15)
1970
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001971/* eDP */
1972#define DP_PLL_ENABLE (1 << 14)
1973
Keith Packard040d87f2009-05-30 20:42:33 -07001974/** sends the clock on lane 15 of the PEG for debug */
1975#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
1976
1977#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001978#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07001979
1980/** limit RGB values to avoid confusing TVs */
1981#define DP_COLOR_RANGE_16_235 (1 << 8)
1982
1983/** Turn on the audio link */
1984#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
1985
1986/** vs and hs sync polarity */
1987#define DP_SYNC_VS_HIGH (1 << 4)
1988#define DP_SYNC_HS_HIGH (1 << 3)
1989
1990/** A fantasy */
1991#define DP_DETECTED (1 << 2)
1992
1993/** The aux channel provides a way to talk to the
1994 * signal sink for DDC etc. Max packet size supported
1995 * is 20 bytes in each direction, hence the 5 fixed
1996 * data registers
1997 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001998#define DPA_AUX_CH_CTL 0x64010
1999#define DPA_AUX_CH_DATA1 0x64014
2000#define DPA_AUX_CH_DATA2 0x64018
2001#define DPA_AUX_CH_DATA3 0x6401c
2002#define DPA_AUX_CH_DATA4 0x64020
2003#define DPA_AUX_CH_DATA5 0x64024
2004
Keith Packard040d87f2009-05-30 20:42:33 -07002005#define DPB_AUX_CH_CTL 0x64110
2006#define DPB_AUX_CH_DATA1 0x64114
2007#define DPB_AUX_CH_DATA2 0x64118
2008#define DPB_AUX_CH_DATA3 0x6411c
2009#define DPB_AUX_CH_DATA4 0x64120
2010#define DPB_AUX_CH_DATA5 0x64124
2011
2012#define DPC_AUX_CH_CTL 0x64210
2013#define DPC_AUX_CH_DATA1 0x64214
2014#define DPC_AUX_CH_DATA2 0x64218
2015#define DPC_AUX_CH_DATA3 0x6421c
2016#define DPC_AUX_CH_DATA4 0x64220
2017#define DPC_AUX_CH_DATA5 0x64224
2018
2019#define DPD_AUX_CH_CTL 0x64310
2020#define DPD_AUX_CH_DATA1 0x64314
2021#define DPD_AUX_CH_DATA2 0x64318
2022#define DPD_AUX_CH_DATA3 0x6431c
2023#define DPD_AUX_CH_DATA4 0x64320
2024#define DPD_AUX_CH_DATA5 0x64324
2025
2026#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2027#define DP_AUX_CH_CTL_DONE (1 << 30)
2028#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2029#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2030#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2031#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2032#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2033#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2034#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2035#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2036#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2037#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2038#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2039#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2040#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2041#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2042#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2043#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2044#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2045#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2046#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2047
2048/*
2049 * Computing GMCH M and N values for the Display Port link
2050 *
2051 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2052 *
2053 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2054 *
2055 * The GMCH value is used internally
2056 *
2057 * bytes_per_pixel is the number of bytes coming out of the plane,
2058 * which is after the LUTs, so we want the bytes for our color format.
2059 * For our current usage, this is always 3, one byte for R, G and B.
2060 */
2061#define PIPEA_GMCH_DATA_M 0x70050
2062#define PIPEB_GMCH_DATA_M 0x71050
2063
2064/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2065#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2066#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2067
2068#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2069
2070#define PIPEA_GMCH_DATA_N 0x70054
2071#define PIPEB_GMCH_DATA_N 0x71054
2072#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2073
2074/*
2075 * Computing Link M and N values for the Display Port link
2076 *
2077 * Link M / N = pixel_clock / ls_clk
2078 *
2079 * (the DP spec calls pixel_clock the 'strm_clk')
2080 *
2081 * The Link value is transmitted in the Main Stream
2082 * Attributes and VB-ID.
2083 */
2084
2085#define PIPEA_DP_LINK_M 0x70060
2086#define PIPEB_DP_LINK_M 0x71060
2087#define PIPEA_DP_LINK_M_MASK (0xffffff)
2088
2089#define PIPEA_DP_LINK_N 0x70064
2090#define PIPEB_DP_LINK_N 0x71064
2091#define PIPEA_DP_LINK_N_MASK (0xffffff)
2092
Jesse Barnes585fb112008-07-29 11:54:06 -07002093/* Display & cursor control */
2094
2095/* Pipe A */
2096#define PIPEADSL 0x70000
Jesse Barnes9d0498a2010-08-18 13:20:54 -07002097#define DSL_LINEMASK 0x00000fff
Jesse Barnes585fb112008-07-29 11:54:06 -07002098#define PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01002099#define PIPECONF_ENABLE (1<<31)
2100#define PIPECONF_DISABLE 0
2101#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002102#define I965_PIPECONF_ACTIVE (1<<30)
Chris Wilson5eddb702010-09-11 13:48:45 +01002103#define PIPECONF_SINGLE_WIDE 0
2104#define PIPECONF_PIPE_UNLOCKED 0
2105#define PIPECONF_PIPE_LOCKED (1<<25)
2106#define PIPECONF_PALETTE 0
2107#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07002108#define PIPECONF_FORCE_BORDER (1<<25)
2109#define PIPECONF_PROGRESSIVE (0 << 21)
2110#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2111#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
Jesse Barnes652c3932009-08-17 13:31:43 -07002112#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07002113#define PIPECONF_BPP_MASK (0x000000e0)
2114#define PIPECONF_BPP_8 (0<<5)
2115#define PIPECONF_BPP_10 (1<<5)
2116#define PIPECONF_BPP_6 (2<<5)
2117#define PIPECONF_BPP_12 (3<<5)
2118#define PIPECONF_DITHER_EN (1<<4)
2119#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2120#define PIPECONF_DITHER_TYPE_SP (0<<2)
2121#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2122#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2123#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002124#define PIPEASTAT 0x70024
2125#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
2126#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2127#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2128#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
2129#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2130#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2131#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2132#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
2133#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2134#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2135#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2136#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2137#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2138#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
2139#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
2140#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2141#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2142#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
2143#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2144#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2145#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2146#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2147#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2148#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2149#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2150#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2151#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2152#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2153#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
Zhenyu Wang58a27472009-09-25 08:01:28 +00002154#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
2155#define PIPE_8BPC (0 << 5)
2156#define PIPE_10BPC (1 << 5)
2157#define PIPE_6BPC (2 << 5)
2158#define PIPE_12BPC (3 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -07002159
Chris Wilson5eddb702010-09-11 13:48:45 +01002160#define PIPECONF(pipe) _PIPE(pipe, PIPEACONF, PIPEBCONF)
2161
Jesse Barnes585fb112008-07-29 11:54:06 -07002162#define DSPARB 0x70030
2163#define DSPARB_CSTART_MASK (0x7f << 7)
2164#define DSPARB_CSTART_SHIFT 7
2165#define DSPARB_BSTART_MASK (0x7f)
2166#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08002167#define DSPARB_BEND_SHIFT 9 /* on 855 */
2168#define DSPARB_AEND_SHIFT 0
2169
2170#define DSPFW1 0x70034
Jesse Barnes0e442c62009-10-19 10:09:33 +09002171#define DSPFW_SR_SHIFT 23
Zhao Yakuid4294342010-03-22 22:45:36 +08002172#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002173#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08002174#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002175#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002176#define DSPFW_PLANEB_MASK (0x7f<<8)
2177#define DSPFW_PLANEA_MASK (0x7f)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002178#define DSPFW2 0x70038
Jesse Barnes0e442c62009-10-19 10:09:33 +09002179#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00002180#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002181#define DSPFW_PLANEC_MASK (0x7f)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002182#define DSPFW3 0x7003c
Jesse Barnes0e442c62009-10-19 10:09:33 +09002183#define DSPFW_HPLL_SR_EN (1<<31)
2184#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002185#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08002186#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2187#define DSPFW_HPLL_CURSOR_SHIFT 16
2188#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2189#define DSPFW_HPLL_SR_MASK (0x1ff)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002190
2191/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09002192#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08002193#define I915_FIFO_LINE_SIZE 64
2194#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09002195
2196#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08002197#define I965_FIFO_SIZE 512
2198#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08002199#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002200#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002201#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09002202
2203#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08002204#define I915_MAX_WM 0x3f
2205
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002206#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2207#define PINEVIEW_FIFO_LINE_SIZE 64
2208#define PINEVIEW_MAX_WM 0x1ff
2209#define PINEVIEW_DFT_WM 0x3f
2210#define PINEVIEW_DFT_HPLLOFF_WM 0
2211#define PINEVIEW_GUARD_WM 10
2212#define PINEVIEW_CURSOR_FIFO 64
2213#define PINEVIEW_CURSOR_MAX_WM 0x3f
2214#define PINEVIEW_CURSOR_DFT_WM 0
2215#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08002216
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002217#define I965_CURSOR_FIFO 64
2218#define I965_CURSOR_MAX_WM 32
2219#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002220
2221/* define the Watermark register on Ironlake */
2222#define WM0_PIPEA_ILK 0x45100
2223#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2224#define WM0_PIPE_PLANE_SHIFT 16
2225#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2226#define WM0_PIPE_SPRITE_SHIFT 8
2227#define WM0_PIPE_CURSOR_MASK (0x1f)
2228
2229#define WM0_PIPEB_ILK 0x45104
2230#define WM1_LP_ILK 0x45108
2231#define WM1_LP_SR_EN (1<<31)
2232#define WM1_LP_LATENCY_SHIFT 24
2233#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01002234#define WM1_LP_FBC_MASK (0xf<<20)
2235#define WM1_LP_FBC_SHIFT 20
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002236#define WM1_LP_SR_MASK (0x1ff<<8)
2237#define WM1_LP_SR_SHIFT 8
2238#define WM1_LP_CURSOR_MASK (0x3f)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07002239#define WM2_LP_ILK 0x4510c
2240#define WM2_LP_EN (1<<31)
2241#define WM3_LP_ILK 0x45110
2242#define WM3_LP_EN (1<<31)
2243#define WM1S_LP_ILK 0x45120
2244#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002245
2246/* Memory latency timer register */
2247#define MLTR_ILK 0x11222
2248/* the unit of memory self-refresh latency time is 0.5us */
2249#define ILK_SRLT_MASK 0x3f
2250
2251/* define the fifo size on Ironlake */
2252#define ILK_DISPLAY_FIFO 128
2253#define ILK_DISPLAY_MAXWM 64
2254#define ILK_DISPLAY_DFTWM 8
Zhao Yakuic936f442010-06-12 14:32:26 +08002255#define ILK_CURSOR_FIFO 32
2256#define ILK_CURSOR_MAXWM 16
2257#define ILK_CURSOR_DFTWM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002258
2259#define ILK_DISPLAY_SR_FIFO 512
2260#define ILK_DISPLAY_MAX_SRWM 0x1ff
2261#define ILK_DISPLAY_DFT_SRWM 0x3f
2262#define ILK_CURSOR_SR_FIFO 64
2263#define ILK_CURSOR_MAX_SRWM 0x3f
2264#define ILK_CURSOR_DFT_SRWM 8
2265
2266#define ILK_FIFO_LINE_SIZE 64
2267
Jesse Barnes585fb112008-07-29 11:54:06 -07002268/*
2269 * The two pipe frame counter registers are not synchronized, so
2270 * reading a stable value is somewhat tricky. The following code
2271 * should work:
2272 *
2273 * do {
2274 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2275 * PIPE_FRAME_HIGH_SHIFT;
2276 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2277 * PIPE_FRAME_LOW_SHIFT);
2278 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2279 * PIPE_FRAME_HIGH_SHIFT);
2280 * } while (high1 != high2);
2281 * frame = (high1 << 8) | low1;
2282 */
2283#define PIPEAFRAMEHIGH 0x70040
2284#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2285#define PIPE_FRAME_HIGH_SHIFT 0
2286#define PIPEAFRAMEPIXEL 0x70044
2287#define PIPE_FRAME_LOW_MASK 0xff000000
2288#define PIPE_FRAME_LOW_SHIFT 24
2289#define PIPE_PIXEL_MASK 0x00ffffff
2290#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002291/* GM45+ just has to be different */
2292#define PIPEA_FRMCOUNT_GM45 0x70040
2293#define PIPEA_FLIPCOUNT_GM45 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07002294
2295/* Cursor A & B regs */
2296#define CURACNTR 0x70080
Jesse Barnes14b60392009-05-20 16:47:08 -04002297/* Old style CUR*CNTR flags (desktop 8xx) */
2298#define CURSOR_ENABLE 0x80000000
2299#define CURSOR_GAMMA_ENABLE 0x40000000
2300#define CURSOR_STRIDE_MASK 0x30000000
2301#define CURSOR_FORMAT_SHIFT 24
2302#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2303#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2304#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2305#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2306#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2307#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2308/* New style CUR*CNTR flags */
2309#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07002310#define CURSOR_MODE_DISABLE 0x00
2311#define CURSOR_MODE_64_32B_AX 0x07
2312#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b60392009-05-20 16:47:08 -04002313#define MCURSOR_PIPE_SELECT (1 << 28)
2314#define MCURSOR_PIPE_A 0x00
2315#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07002316#define MCURSOR_GAMMA_ENABLE (1 << 26)
2317#define CURABASE 0x70084
2318#define CURAPOS 0x70088
2319#define CURSOR_POS_MASK 0x007FF
2320#define CURSOR_POS_SIGN 0x8000
2321#define CURSOR_X_SHIFT 0
2322#define CURSOR_Y_SHIFT 16
Jesse Barnes14b60392009-05-20 16:47:08 -04002323#define CURSIZE 0x700a0
Jesse Barnes585fb112008-07-29 11:54:06 -07002324#define CURBCNTR 0x700c0
2325#define CURBBASE 0x700c4
2326#define CURBPOS 0x700c8
2327
2328/* Display A control */
2329#define DSPACNTR 0x70180
2330#define DISPLAY_PLANE_ENABLE (1<<31)
2331#define DISPLAY_PLANE_DISABLE 0
2332#define DISPPLANE_GAMMA_ENABLE (1<<30)
2333#define DISPPLANE_GAMMA_DISABLE 0
2334#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2335#define DISPPLANE_8BPP (0x2<<26)
2336#define DISPPLANE_15_16BPP (0x4<<26)
2337#define DISPPLANE_16BPP (0x5<<26)
2338#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2339#define DISPPLANE_32BPP (0x7<<26)
Kristian Høgsberga4f45cf2009-10-19 14:35:30 -04002340#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002341#define DISPPLANE_STEREO_ENABLE (1<<25)
2342#define DISPPLANE_STEREO_DISABLE 0
2343#define DISPPLANE_SEL_PIPE_MASK (1<<24)
2344#define DISPPLANE_SEL_PIPE_A 0
2345#define DISPPLANE_SEL_PIPE_B (1<<24)
2346#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2347#define DISPPLANE_SRC_KEY_DISABLE 0
2348#define DISPPLANE_LINE_DOUBLE (1<<20)
2349#define DISPPLANE_NO_LINE_DOUBLE 0
2350#define DISPPLANE_STEREO_POLARITY_FIRST 0
2351#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002352#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07002353#define DISPPLANE_TILED (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002354#define DSPAADDR 0x70184
2355#define DSPASTRIDE 0x70188
2356#define DSPAPOS 0x7018C /* reserved */
2357#define DSPASIZE 0x70190
2358#define DSPASURF 0x7019C /* 965+ only */
2359#define DSPATILEOFF 0x701A4 /* 965+ only */
2360
Chris Wilson5eddb702010-09-11 13:48:45 +01002361#define DSPCNTR(plane) _PIPE(plane, DSPACNTR, DSPBCNTR)
2362#define DSPADDR(plane) _PIPE(plane, DSPAADDR, DSPBADDR)
2363#define DSPSTRIDE(plane) _PIPE(plane, DSPASTRIDE, DSPBSTRIDE)
2364#define DSPPOS(plane) _PIPE(plane, DSPAPOS, DSPBPOS)
2365#define DSPSIZE(plane) _PIPE(plane, DSPASIZE, DSPBSIZE)
2366#define DSPSURF(plane) _PIPE(plane, DSPASURF, DSPBSURF)
2367#define DSPTILEOFF(plane) _PIPE(plane, DSPATILEOFF, DSPBTILEOFF)
2368
Jesse Barnes585fb112008-07-29 11:54:06 -07002369/* VBIOS flags */
2370#define SWF00 0x71410
2371#define SWF01 0x71414
2372#define SWF02 0x71418
2373#define SWF03 0x7141c
2374#define SWF04 0x71420
2375#define SWF05 0x71424
2376#define SWF06 0x71428
2377#define SWF10 0x70410
2378#define SWF11 0x70414
2379#define SWF14 0x71420
2380#define SWF30 0x72414
2381#define SWF31 0x72418
2382#define SWF32 0x7241c
2383
2384/* Pipe B */
2385#define PIPEBDSL 0x71000
2386#define PIPEBCONF 0x71008
2387#define PIPEBSTAT 0x71024
2388#define PIPEBFRAMEHIGH 0x71040
2389#define PIPEBFRAMEPIXEL 0x71044
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002390#define PIPEB_FRMCOUNT_GM45 0x71040
2391#define PIPEB_FLIPCOUNT_GM45 0x71044
2392
Jesse Barnes585fb112008-07-29 11:54:06 -07002393
2394/* Display B control */
2395#define DSPBCNTR 0x71180
2396#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2397#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2398#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2399#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
2400#define DSPBADDR 0x71184
2401#define DSPBSTRIDE 0x71188
2402#define DSPBPOS 0x7118C
2403#define DSPBSIZE 0x71190
2404#define DSPBSURF 0x7119C
2405#define DSPBTILEOFF 0x711A4
2406
2407/* VBIOS regs */
2408#define VGACNTRL 0x71400
2409# define VGA_DISP_DISABLE (1 << 31)
2410# define VGA_2X_MODE (1 << 30)
2411# define VGA_PIPE_B_SELECT (1 << 29)
2412
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002413/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002414
2415#define CPU_VGACNTRL 0x41000
2416
2417#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
2418#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
2419#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
2420#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
2421#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
2422#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
2423#define DIGITAL_PORTA_NO_DETECT (0 << 0)
2424#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
2425#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
2426
2427/* refresh rate hardware control */
2428#define RR_HW_CTL 0x45300
2429#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
2430#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
2431
2432#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01002433#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08002434#define FDI_PLL_BIOS_1 0x46004
2435#define FDI_PLL_BIOS_2 0x46008
2436#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
2437#define DISPLAY_PORT_PLL_BIOS_1 0x46010
2438#define DISPLAY_PORT_PLL_BIOS_2 0x46014
2439
Eric Anholt8956c8b2010-03-18 13:21:14 -07002440#define PCH_DSPCLK_GATE_D 0x42020
2441# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
2442# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
2443
2444#define PCH_3DCGDIS0 0x46020
2445# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
2446# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
2447
Zhenyu Wangb9055052009-06-05 15:38:38 +08002448#define FDI_PLL_FREQ_CTL 0x46030
2449#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
2450#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
2451#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
2452
2453
2454#define PIPEA_DATA_M1 0x60030
2455#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
2456#define TU_SIZE_MASK 0x7e000000
Chris Wilson5eddb702010-09-11 13:48:45 +01002457#define PIPE_DATA_M1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08002458#define PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01002459#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08002460
2461#define PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01002462#define PIPE_DATA_M2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08002463#define PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01002464#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08002465
2466#define PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01002467#define PIPE_LINK_M1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08002468#define PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01002469#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08002470
2471#define PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01002472#define PIPE_LINK_M2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08002473#define PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01002474#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08002475
2476/* PIPEB timing regs are same start from 0x61000 */
2477
2478#define PIPEB_DATA_M1 0x61030
Zhenyu Wangb9055052009-06-05 15:38:38 +08002479#define PIPEB_DATA_N1 0x61034
Zhenyu Wangb9055052009-06-05 15:38:38 +08002480
2481#define PIPEB_DATA_M2 0x61038
Zhenyu Wangb9055052009-06-05 15:38:38 +08002482#define PIPEB_DATA_N2 0x6103c
Zhenyu Wangb9055052009-06-05 15:38:38 +08002483
2484#define PIPEB_LINK_M1 0x61040
Zhenyu Wangb9055052009-06-05 15:38:38 +08002485#define PIPEB_LINK_N1 0x61044
Zhenyu Wangb9055052009-06-05 15:38:38 +08002486
2487#define PIPEB_LINK_M2 0x61048
Zhenyu Wangb9055052009-06-05 15:38:38 +08002488#define PIPEB_LINK_N2 0x6104c
Chris Wilson5eddb702010-09-11 13:48:45 +01002489
2490#define PIPE_DATA_M1(pipe) _PIPE(pipe, PIPEA_DATA_M1, PIPEB_DATA_M1)
2491#define PIPE_DATA_N1(pipe) _PIPE(pipe, PIPEA_DATA_N1, PIPEB_DATA_N1)
2492#define PIPE_DATA_M2(pipe) _PIPE(pipe, PIPEA_DATA_M2, PIPEB_DATA_M2)
2493#define PIPE_DATA_N2(pipe) _PIPE(pipe, PIPEA_DATA_N2, PIPEB_DATA_N2)
2494#define PIPE_LINK_M1(pipe) _PIPE(pipe, PIPEA_LINK_M1, PIPEB_LINK_M1)
2495#define PIPE_LINK_N1(pipe) _PIPE(pipe, PIPEA_LINK_N1, PIPEB_LINK_N1)
2496#define PIPE_LINK_M2(pipe) _PIPE(pipe, PIPEA_LINK_M2, PIPEB_LINK_M2)
2497#define PIPE_LINK_N2(pipe) _PIPE(pipe, PIPEA_LINK_N2, PIPEB_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002498
2499/* CPU panel fitter */
2500#define PFA_CTL_1 0x68080
2501#define PFB_CTL_1 0x68880
2502#define PF_ENABLE (1<<31)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08002503#define PF_FILTER_MASK (3<<23)
2504#define PF_FILTER_PROGRAMMED (0<<23)
2505#define PF_FILTER_MED_3x3 (1<<23)
2506#define PF_FILTER_EDGE_ENHANCE (2<<23)
2507#define PF_FILTER_EDGE_SOFTEN (3<<23)
Zhenyu Wang249c0e62009-07-24 01:00:29 +08002508#define PFA_WIN_SZ 0x68074
2509#define PFB_WIN_SZ 0x68874
Zhenyu Wang8dd81a32009-09-19 14:54:09 +08002510#define PFA_WIN_POS 0x68070
2511#define PFB_WIN_POS 0x68870
Zhenyu Wangb9055052009-06-05 15:38:38 +08002512
2513/* legacy palette */
2514#define LGC_PALETTE_A 0x4a000
2515#define LGC_PALETTE_B 0x4a800
2516
2517/* interrupts */
2518#define DE_MASTER_IRQ_CONTROL (1 << 31)
2519#define DE_SPRITEB_FLIP_DONE (1 << 29)
2520#define DE_SPRITEA_FLIP_DONE (1 << 28)
2521#define DE_PLANEB_FLIP_DONE (1 << 27)
2522#define DE_PLANEA_FLIP_DONE (1 << 26)
2523#define DE_PCU_EVENT (1 << 25)
2524#define DE_GTT_FAULT (1 << 24)
2525#define DE_POISON (1 << 23)
2526#define DE_PERFORM_COUNTER (1 << 22)
2527#define DE_PCH_EVENT (1 << 21)
2528#define DE_AUX_CHANNEL_A (1 << 20)
2529#define DE_DP_A_HOTPLUG (1 << 19)
2530#define DE_GSE (1 << 18)
2531#define DE_PIPEB_VBLANK (1 << 15)
2532#define DE_PIPEB_EVEN_FIELD (1 << 14)
2533#define DE_PIPEB_ODD_FIELD (1 << 13)
2534#define DE_PIPEB_LINE_COMPARE (1 << 12)
2535#define DE_PIPEB_VSYNC (1 << 11)
2536#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
2537#define DE_PIPEA_VBLANK (1 << 7)
2538#define DE_PIPEA_EVEN_FIELD (1 << 6)
2539#define DE_PIPEA_ODD_FIELD (1 << 5)
2540#define DE_PIPEA_LINE_COMPARE (1 << 4)
2541#define DE_PIPEA_VSYNC (1 << 3)
2542#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
2543
2544#define DEISR 0x44000
2545#define DEIMR 0x44004
2546#define DEIIR 0x44008
2547#define DEIER 0x4400c
2548
2549/* GT interrupt */
Jesse Barnese552eb72010-04-21 11:39:23 -07002550#define GT_PIPE_NOTIFY (1 << 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002551#define GT_SYNC_STATUS (1 << 2)
2552#define GT_USER_INTERRUPT (1 << 0)
Zou Nan haid1b851f2010-05-21 09:08:57 +08002553#define GT_BSD_USER_INTERRUPT (1 << 5)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002554#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002555
2556#define GTISR 0x44010
2557#define GTIMR 0x44014
2558#define GTIIR 0x44018
2559#define GTIER 0x4401c
2560
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002561#define ILK_DISPLAY_CHICKEN2 0x42004
2562#define ILK_DPARB_GATE (1<<22)
2563#define ILK_VSDPFD_FULL (1<<21)
2564#define ILK_DSPCLK_GATE 0x42020
2565#define ILK_DPARB_CLK_GATE (1<<5)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002566/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
2567#define ILK_CLK_FBC (1<<7)
2568#define ILK_DPFC_DIS1 (1<<8)
2569#define ILK_DPFC_DIS2 (1<<9)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002570
Zhenyu Wang553bd142009-09-02 10:57:52 +08002571#define DISP_ARB_CTL 0x45000
2572#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002573#define DISP_FBC_WM_DIS (1<<15)
Zhenyu Wang553bd142009-09-02 10:57:52 +08002574
Zhenyu Wangb9055052009-06-05 15:38:38 +08002575/* PCH */
2576
2577/* south display engine interrupt */
2578#define SDE_CRT_HOTPLUG (1 << 11)
2579#define SDE_PORTD_HOTPLUG (1 << 10)
2580#define SDE_PORTC_HOTPLUG (1 << 9)
2581#define SDE_PORTB_HOTPLUG (1 << 8)
2582#define SDE_SDVOB_HOTPLUG (1 << 6)
Zhenyu Wangc6501562009-11-03 18:57:21 +00002583#define SDE_HOTPLUG_MASK (0xf << 8)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002584/* CPT */
2585#define SDE_CRT_HOTPLUG_CPT (1 << 19)
2586#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
2587#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
2588#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002589
2590#define SDEISR 0xc4000
2591#define SDEIMR 0xc4004
2592#define SDEIIR 0xc4008
2593#define SDEIER 0xc400c
2594
2595/* digital port hotplug */
2596#define PCH_PORT_HOTPLUG 0xc4030
2597#define PORTD_HOTPLUG_ENABLE (1 << 20)
2598#define PORTD_PULSE_DURATION_2ms (0)
2599#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
2600#define PORTD_PULSE_DURATION_6ms (2 << 18)
2601#define PORTD_PULSE_DURATION_100ms (3 << 18)
2602#define PORTD_HOTPLUG_NO_DETECT (0)
2603#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
2604#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
2605#define PORTC_HOTPLUG_ENABLE (1 << 12)
2606#define PORTC_PULSE_DURATION_2ms (0)
2607#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
2608#define PORTC_PULSE_DURATION_6ms (2 << 10)
2609#define PORTC_PULSE_DURATION_100ms (3 << 10)
2610#define PORTC_HOTPLUG_NO_DETECT (0)
2611#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
2612#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
2613#define PORTB_HOTPLUG_ENABLE (1 << 4)
2614#define PORTB_PULSE_DURATION_2ms (0)
2615#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
2616#define PORTB_PULSE_DURATION_6ms (2 << 2)
2617#define PORTB_PULSE_DURATION_100ms (3 << 2)
2618#define PORTB_HOTPLUG_NO_DETECT (0)
2619#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
2620#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
2621
2622#define PCH_GPIOA 0xc5010
2623#define PCH_GPIOB 0xc5014
2624#define PCH_GPIOC 0xc5018
2625#define PCH_GPIOD 0xc501c
2626#define PCH_GPIOE 0xc5020
2627#define PCH_GPIOF 0xc5024
2628
Eric Anholtf0217c42009-12-01 11:56:30 -08002629#define PCH_GMBUS0 0xc5100
2630#define PCH_GMBUS1 0xc5104
2631#define PCH_GMBUS2 0xc5108
2632#define PCH_GMBUS3 0xc510c
2633#define PCH_GMBUS4 0xc5110
2634#define PCH_GMBUS5 0xc5120
2635
Zhenyu Wangb9055052009-06-05 15:38:38 +08002636#define PCH_DPLL_A 0xc6014
2637#define PCH_DPLL_B 0xc6018
Chris Wilson5eddb702010-09-11 13:48:45 +01002638#define PCH_DPLL(pipe) _PIPE(pipe, PCH_DPLL_A, PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002639
2640#define PCH_FPA0 0xc6040
2641#define PCH_FPA1 0xc6044
2642#define PCH_FPB0 0xc6048
2643#define PCH_FPB1 0xc604c
Chris Wilson5eddb702010-09-11 13:48:45 +01002644#define PCH_FP0(pipe) _PIPE(pipe, PCH_FPA0, PCH_FPB0)
2645#define PCH_FP1(pipe) _PIPE(pipe, PCH_FPA1, PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002646
2647#define PCH_DPLL_TEST 0xc606c
2648
2649#define PCH_DREF_CONTROL 0xC6200
2650#define DREF_CONTROL_MASK 0x7fc3
2651#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
2652#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
2653#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
2654#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
2655#define DREF_SSC_SOURCE_DISABLE (0<<11)
2656#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08002657#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002658#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
2659#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
2660#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08002661#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002662#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
2663#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
2664#define DREF_SSC4_DOWNSPREAD (0<<6)
2665#define DREF_SSC4_CENTERSPREAD (1<<6)
2666#define DREF_SSC1_DISABLE (0<<1)
2667#define DREF_SSC1_ENABLE (1<<1)
2668#define DREF_SSC4_DISABLE (0)
2669#define DREF_SSC4_ENABLE (1)
2670
2671#define PCH_RAWCLK_FREQ 0xc6204
2672#define FDL_TP1_TIMER_SHIFT 12
2673#define FDL_TP1_TIMER_MASK (3<<12)
2674#define FDL_TP2_TIMER_SHIFT 10
2675#define FDL_TP2_TIMER_MASK (3<<10)
2676#define RAWCLK_FREQ_MASK 0x3ff
2677
2678#define PCH_DPLL_TMR_CFG 0xc6208
2679
2680#define PCH_SSC4_PARMS 0xc6210
2681#define PCH_SSC4_AUX_PARMS 0xc6214
2682
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002683#define PCH_DPLL_SEL 0xc7000
2684#define TRANSA_DPLL_ENABLE (1<<3)
2685#define TRANSA_DPLLB_SEL (1<<0)
2686#define TRANSA_DPLLA_SEL 0
2687#define TRANSB_DPLL_ENABLE (1<<7)
2688#define TRANSB_DPLLB_SEL (1<<4)
2689#define TRANSB_DPLLA_SEL (0)
2690#define TRANSC_DPLL_ENABLE (1<<11)
2691#define TRANSC_DPLLB_SEL (1<<8)
2692#define TRANSC_DPLLA_SEL (0)
2693
Zhenyu Wangb9055052009-06-05 15:38:38 +08002694/* transcoder */
2695
2696#define TRANS_HTOTAL_A 0xe0000
2697#define TRANS_HTOTAL_SHIFT 16
2698#define TRANS_HACTIVE_SHIFT 0
2699#define TRANS_HBLANK_A 0xe0004
2700#define TRANS_HBLANK_END_SHIFT 16
2701#define TRANS_HBLANK_START_SHIFT 0
2702#define TRANS_HSYNC_A 0xe0008
2703#define TRANS_HSYNC_END_SHIFT 16
2704#define TRANS_HSYNC_START_SHIFT 0
2705#define TRANS_VTOTAL_A 0xe000c
2706#define TRANS_VTOTAL_SHIFT 16
2707#define TRANS_VACTIVE_SHIFT 0
2708#define TRANS_VBLANK_A 0xe0010
2709#define TRANS_VBLANK_END_SHIFT 16
2710#define TRANS_VBLANK_START_SHIFT 0
2711#define TRANS_VSYNC_A 0xe0014
2712#define TRANS_VSYNC_END_SHIFT 16
2713#define TRANS_VSYNC_START_SHIFT 0
2714
2715#define TRANSA_DATA_M1 0xe0030
2716#define TRANSA_DATA_N1 0xe0034
2717#define TRANSA_DATA_M2 0xe0038
2718#define TRANSA_DATA_N2 0xe003c
2719#define TRANSA_DP_LINK_M1 0xe0040
2720#define TRANSA_DP_LINK_N1 0xe0044
2721#define TRANSA_DP_LINK_M2 0xe0048
2722#define TRANSA_DP_LINK_N2 0xe004c
2723
2724#define TRANS_HTOTAL_B 0xe1000
2725#define TRANS_HBLANK_B 0xe1004
2726#define TRANS_HSYNC_B 0xe1008
2727#define TRANS_VTOTAL_B 0xe100c
2728#define TRANS_VBLANK_B 0xe1010
2729#define TRANS_VSYNC_B 0xe1014
2730
Chris Wilson5eddb702010-09-11 13:48:45 +01002731#define TRANS_HTOTAL(pipe) _PIPE(pipe, TRANS_HTOTAL_A, TRANS_HTOTAL_B)
2732#define TRANS_HBLANK(pipe) _PIPE(pipe, TRANS_HBLANK_A, TRANS_HBLANK_B)
2733#define TRANS_HSYNC(pipe) _PIPE(pipe, TRANS_HSYNC_A, TRANS_HSYNC_B)
2734#define TRANS_VTOTAL(pipe) _PIPE(pipe, TRANS_VTOTAL_A, TRANS_VTOTAL_B)
2735#define TRANS_VBLANK(pipe) _PIPE(pipe, TRANS_VBLANK_A, TRANS_VBLANK_B)
2736#define TRANS_VSYNC(pipe) _PIPE(pipe, TRANS_VSYNC_A, TRANS_VSYNC_B)
2737
Zhenyu Wangb9055052009-06-05 15:38:38 +08002738#define TRANSB_DATA_M1 0xe1030
2739#define TRANSB_DATA_N1 0xe1034
2740#define TRANSB_DATA_M2 0xe1038
2741#define TRANSB_DATA_N2 0xe103c
2742#define TRANSB_DP_LINK_M1 0xe1040
2743#define TRANSB_DP_LINK_N1 0xe1044
2744#define TRANSB_DP_LINK_M2 0xe1048
2745#define TRANSB_DP_LINK_N2 0xe104c
2746
2747#define TRANSACONF 0xf0008
2748#define TRANSBCONF 0xf1008
Chris Wilson5eddb702010-09-11 13:48:45 +01002749#define TRANSCONF(plane) _PIPE(plane, TRANSACONF, TRANSBCONF)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002750#define TRANS_DISABLE (0<<31)
2751#define TRANS_ENABLE (1<<31)
2752#define TRANS_STATE_MASK (1<<30)
2753#define TRANS_STATE_DISABLE (0<<30)
2754#define TRANS_STATE_ENABLE (1<<30)
2755#define TRANS_FSYNC_DELAY_HB1 (0<<27)
2756#define TRANS_FSYNC_DELAY_HB2 (1<<27)
2757#define TRANS_FSYNC_DELAY_HB3 (2<<27)
2758#define TRANS_FSYNC_DELAY_HB4 (3<<27)
2759#define TRANS_DP_AUDIO_ONLY (1<<26)
2760#define TRANS_DP_VIDEO_AUDIO (0<<26)
2761#define TRANS_PROGRESSIVE (0<<21)
2762#define TRANS_8BPC (0<<5)
2763#define TRANS_10BPC (1<<5)
2764#define TRANS_6BPC (2<<5)
2765#define TRANS_12BPC (3<<5)
2766
2767#define FDI_RXA_CHICKEN 0xc200c
2768#define FDI_RXB_CHICKEN 0xc2010
2769#define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
2770
2771/* CPU: FDI_TX */
2772#define FDI_TXA_CTL 0x60100
2773#define FDI_TXB_CTL 0x61100
Chris Wilson5eddb702010-09-11 13:48:45 +01002774#define FDI_TX_CTL(pipe) _PIPE(pipe, FDI_TXA_CTL, FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002775#define FDI_TX_DISABLE (0<<31)
2776#define FDI_TX_ENABLE (1<<31)
2777#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
2778#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
2779#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
2780#define FDI_LINK_TRAIN_NONE (3<<28)
2781#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
2782#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
2783#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
2784#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
2785#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
2786#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
2787#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
2788#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002789/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
2790 SNB has different settings. */
2791/* SNB A-stepping */
2792#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
2793#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
2794#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
2795#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
2796/* SNB B-stepping */
2797#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
2798#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
2799#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
2800#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
2801#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002802#define FDI_DP_PORT_WIDTH_X1 (0<<19)
2803#define FDI_DP_PORT_WIDTH_X2 (1<<19)
2804#define FDI_DP_PORT_WIDTH_X3 (2<<19)
2805#define FDI_DP_PORT_WIDTH_X4 (3<<19)
2806#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002807/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002808#define FDI_TX_PLL_ENABLE (1<<14)
2809/* both Tx and Rx */
2810#define FDI_SCRAMBLING_ENABLE (0<<7)
2811#define FDI_SCRAMBLING_DISABLE (1<<7)
2812
2813/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
2814#define FDI_RXA_CTL 0xf000c
2815#define FDI_RXB_CTL 0xf100c
Chris Wilson5eddb702010-09-11 13:48:45 +01002816#define FDI_RX_CTL(pipe) _PIPE(pipe, FDI_RXA_CTL, FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002817#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002818/* train, dp width same as FDI_TX */
2819#define FDI_DP_PORT_WIDTH_X8 (7<<19)
2820#define FDI_8BPC (0<<16)
2821#define FDI_10BPC (1<<16)
2822#define FDI_6BPC (2<<16)
2823#define FDI_12BPC (3<<16)
2824#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
2825#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
2826#define FDI_RX_PLL_ENABLE (1<<13)
2827#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
2828#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
2829#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
2830#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
2831#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01002832#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002833/* CPT */
2834#define FDI_AUTO_TRAINING (1<<10)
2835#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
2836#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
2837#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
2838#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
2839#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002840
2841#define FDI_RXA_MISC 0xf0010
2842#define FDI_RXB_MISC 0xf1010
2843#define FDI_RXA_TUSIZE1 0xf0030
2844#define FDI_RXA_TUSIZE2 0xf0038
2845#define FDI_RXB_TUSIZE1 0xf1030
2846#define FDI_RXB_TUSIZE2 0xf1038
Chris Wilson5eddb702010-09-11 13:48:45 +01002847#define FDI_RX_MISC(pipe) _PIPE(pipe, FDI_RXA_MISC, FDI_RXB_MISC)
2848#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, FDI_RXA_TUSIZE1, FDI_RXB_TUSIZE1)
2849#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, FDI_RXA_TUSIZE2, FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002850
2851/* FDI_RX interrupt register format */
2852#define FDI_RX_INTER_LANE_ALIGN (1<<10)
2853#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
2854#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
2855#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
2856#define FDI_RX_FS_CODE_ERR (1<<6)
2857#define FDI_RX_FE_CODE_ERR (1<<5)
2858#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
2859#define FDI_RX_HDCP_LINK_FAIL (1<<3)
2860#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
2861#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
2862#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
2863
2864#define FDI_RXA_IIR 0xf0014
2865#define FDI_RXA_IMR 0xf0018
2866#define FDI_RXB_IIR 0xf1014
2867#define FDI_RXB_IMR 0xf1018
Chris Wilson5eddb702010-09-11 13:48:45 +01002868#define FDI_RX_IIR(pipe) _PIPE(pipe, FDI_RXA_IIR, FDI_RXB_IIR)
2869#define FDI_RX_IMR(pipe) _PIPE(pipe, FDI_RXA_IMR, FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002870
2871#define FDI_PLL_CTL_1 0xfe000
2872#define FDI_PLL_CTL_2 0xfe004
2873
2874/* CRT */
2875#define PCH_ADPA 0xe1100
2876#define ADPA_TRANS_SELECT_MASK (1<<30)
2877#define ADPA_TRANS_A_SELECT 0
2878#define ADPA_TRANS_B_SELECT (1<<30)
2879#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2880#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2881#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2882#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2883#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2884#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2885#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2886#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2887#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2888#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2889#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2890#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2891#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2892#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2893#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2894#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2895#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2896#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2897#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2898
2899/* or SDVOB */
2900#define HDMIB 0xe1140
2901#define PORT_ENABLE (1 << 31)
2902#define TRANSCODER_A (0)
2903#define TRANSCODER_B (1 << 30)
2904#define COLOR_FORMAT_8bpc (0)
2905#define COLOR_FORMAT_12bpc (3 << 26)
2906#define SDVOB_HOTPLUG_ENABLE (1 << 23)
2907#define SDVO_ENCODING (0)
2908#define TMDS_ENCODING (2 << 10)
2909#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
Zhenyu Wang467b2002010-05-12 11:02:14 +08002910/* CPT */
2911#define HDMI_MODE_SELECT (1 << 9)
2912#define DVI_MODE_SELECT (0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002913#define SDVOB_BORDER_ENABLE (1 << 7)
2914#define AUDIO_ENABLE (1 << 6)
2915#define VSYNC_ACTIVE_HIGH (1 << 4)
2916#define HSYNC_ACTIVE_HIGH (1 << 3)
2917#define PORT_DETECTED (1 << 2)
2918
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002919/* PCH SDVOB multiplex with HDMIB */
2920#define PCH_SDVOB HDMIB
2921
Zhenyu Wangb9055052009-06-05 15:38:38 +08002922#define HDMIC 0xe1150
2923#define HDMID 0xe1160
2924
2925#define PCH_LVDS 0xe1180
2926#define LVDS_DETECTED (1 << 1)
2927
2928#define BLC_PWM_CPU_CTL2 0x48250
2929#define PWM_ENABLE (1 << 31)
2930#define PWM_PIPE_A (0 << 29)
2931#define PWM_PIPE_B (1 << 29)
2932#define BLC_PWM_CPU_CTL 0x48254
2933
2934#define BLC_PWM_PCH_CTL1 0xc8250
2935#define PWM_PCH_ENABLE (1 << 31)
2936#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
2937#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
2938#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
2939#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
2940
2941#define BLC_PWM_PCH_CTL2 0xc8254
2942
2943#define PCH_PP_STATUS 0xc7200
2944#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07002945#define PANEL_UNLOCK_REGS (0xabcd << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002946#define EDP_FORCE_VDD (1 << 3)
2947#define EDP_BLC_ENABLE (1 << 2)
2948#define PANEL_POWER_RESET (1 << 1)
2949#define PANEL_POWER_OFF (0 << 0)
2950#define PANEL_POWER_ON (1 << 0)
2951#define PCH_PP_ON_DELAYS 0xc7208
2952#define EDP_PANEL (1 << 30)
2953#define PCH_PP_OFF_DELAYS 0xc720c
2954#define PCH_PP_DIVISOR 0xc7210
2955
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002956#define PCH_DP_B 0xe4100
2957#define PCH_DPB_AUX_CH_CTL 0xe4110
2958#define PCH_DPB_AUX_CH_DATA1 0xe4114
2959#define PCH_DPB_AUX_CH_DATA2 0xe4118
2960#define PCH_DPB_AUX_CH_DATA3 0xe411c
2961#define PCH_DPB_AUX_CH_DATA4 0xe4120
2962#define PCH_DPB_AUX_CH_DATA5 0xe4124
2963
2964#define PCH_DP_C 0xe4200
2965#define PCH_DPC_AUX_CH_CTL 0xe4210
2966#define PCH_DPC_AUX_CH_DATA1 0xe4214
2967#define PCH_DPC_AUX_CH_DATA2 0xe4218
2968#define PCH_DPC_AUX_CH_DATA3 0xe421c
2969#define PCH_DPC_AUX_CH_DATA4 0xe4220
2970#define PCH_DPC_AUX_CH_DATA5 0xe4224
2971
2972#define PCH_DP_D 0xe4300
2973#define PCH_DPD_AUX_CH_CTL 0xe4310
2974#define PCH_DPD_AUX_CH_DATA1 0xe4314
2975#define PCH_DPD_AUX_CH_DATA2 0xe4318
2976#define PCH_DPD_AUX_CH_DATA3 0xe431c
2977#define PCH_DPD_AUX_CH_DATA4 0xe4320
2978#define PCH_DPD_AUX_CH_DATA5 0xe4324
2979
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002980/* CPT */
2981#define PORT_TRANS_A_SEL_CPT 0
2982#define PORT_TRANS_B_SEL_CPT (1<<29)
2983#define PORT_TRANS_C_SEL_CPT (2<<29)
2984#define PORT_TRANS_SEL_MASK (3<<29)
2985
2986#define TRANS_DP_CTL_A 0xe0300
2987#define TRANS_DP_CTL_B 0xe1300
2988#define TRANS_DP_CTL_C 0xe2300
Chris Wilson5eddb702010-09-11 13:48:45 +01002989#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002990#define TRANS_DP_OUTPUT_ENABLE (1<<31)
2991#define TRANS_DP_PORT_SEL_B (0<<29)
2992#define TRANS_DP_PORT_SEL_C (1<<29)
2993#define TRANS_DP_PORT_SEL_D (2<<29)
2994#define TRANS_DP_PORT_SEL_MASK (3<<29)
2995#define TRANS_DP_AUDIO_ONLY (1<<26)
2996#define TRANS_DP_ENH_FRAMING (1<<18)
2997#define TRANS_DP_8BPC (0<<9)
2998#define TRANS_DP_10BPC (1<<9)
2999#define TRANS_DP_6BPC (2<<9)
3000#define TRANS_DP_12BPC (3<<9)
3001#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3002#define TRANS_DP_VSYNC_ACTIVE_LOW 0
3003#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3004#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01003005#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003006
3007/* SNB eDP training params */
3008/* SNB A-stepping */
3009#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3010#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3011#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3012#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3013/* SNB B-stepping */
3014#define EDP_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3015#define EDP_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3016#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3017#define EDP_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3018#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3019
Jesse Barnes585fb112008-07-29 11:54:06 -07003020#endif /* _I915_REG_H_ */