blob: 2cae38a572477229d7f0872b9f4c6187dcb2a7ac [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Jesse Barnes585fb112008-07-29 11:54:06 -070028/*
29 * The Bridge device's PCI config space has information about the
30 * fb aperture size and the amount of pre-reserved memory.
31 */
32#define INTEL_GMCH_CTRL 0x52
Dave Airlie28d52042009-09-21 14:33:58 +100033#define INTEL_GMCH_VGA_DISABLE (1 << 1)
Jesse Barnes585fb112008-07-29 11:54:06 -070034#define INTEL_GMCH_ENABLED 0x4
35#define INTEL_GMCH_MEM_MASK 0x1
36#define INTEL_GMCH_MEM_64M 0x1
37#define INTEL_GMCH_MEM_128M 0
38
Eric Anholt241fa852009-01-02 18:05:51 -080039#define INTEL_GMCH_GMS_MASK (0xf << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070040#define INTEL_855_GMCH_GMS_DISABLED (0x0 << 4)
41#define INTEL_855_GMCH_GMS_STOLEN_1M (0x1 << 4)
42#define INTEL_855_GMCH_GMS_STOLEN_4M (0x2 << 4)
43#define INTEL_855_GMCH_GMS_STOLEN_8M (0x3 << 4)
44#define INTEL_855_GMCH_GMS_STOLEN_16M (0x4 << 4)
45#define INTEL_855_GMCH_GMS_STOLEN_32M (0x5 << 4)
46
47#define INTEL_915G_GMCH_GMS_STOLEN_48M (0x6 << 4)
48#define INTEL_915G_GMCH_GMS_STOLEN_64M (0x7 << 4)
Eric Anholt241fa852009-01-02 18:05:51 -080049#define INTEL_GMCH_GMS_STOLEN_128M (0x8 << 4)
50#define INTEL_GMCH_GMS_STOLEN_256M (0x9 << 4)
51#define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
52#define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
53#define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
54#define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070055
Zhenyu Wang14bc4902009-11-11 01:25:25 +080056#define SNB_GMCH_CTRL 0x50
57#define SNB_GMCH_GMS_STOLEN_MASK 0xF8
58#define SNB_GMCH_GMS_STOLEN_32M (1 << 3)
59#define SNB_GMCH_GMS_STOLEN_64M (2 << 3)
60#define SNB_GMCH_GMS_STOLEN_96M (3 << 3)
61#define SNB_GMCH_GMS_STOLEN_128M (4 << 3)
62#define SNB_GMCH_GMS_STOLEN_160M (5 << 3)
63#define SNB_GMCH_GMS_STOLEN_192M (6 << 3)
64#define SNB_GMCH_GMS_STOLEN_224M (7 << 3)
65#define SNB_GMCH_GMS_STOLEN_256M (8 << 3)
66#define SNB_GMCH_GMS_STOLEN_288M (9 << 3)
67#define SNB_GMCH_GMS_STOLEN_320M (0xa << 3)
68#define SNB_GMCH_GMS_STOLEN_352M (0xb << 3)
69#define SNB_GMCH_GMS_STOLEN_384M (0xc << 3)
70#define SNB_GMCH_GMS_STOLEN_416M (0xd << 3)
71#define SNB_GMCH_GMS_STOLEN_448M (0xe << 3)
72#define SNB_GMCH_GMS_STOLEN_480M (0xf << 3)
73#define SNB_GMCH_GMS_STOLEN_512M (0x10 << 3)
74
Jesse Barnes585fb112008-07-29 11:54:06 -070075/* PCI config space */
76
77#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070078#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070079#define GC_CLOCK_133_200 (0 << 0)
80#define GC_CLOCK_100_200 (1 << 0)
81#define GC_CLOCK_100_133 (2 << 0)
82#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080083#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070084#define GCFGC 0xf0 /* 915+ only */
85#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
86#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
87#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
88#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070089#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
90#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
91#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
92#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
93#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
94#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
95#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
96#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
97#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
98#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
99#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
100#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
101#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
102#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
103#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
104#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
105#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
106#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
107#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700108#define LBB 0xf4
Ben Gamari11ed50e2009-09-14 17:48:45 -0400109#define GDRST 0xc0
110#define GDRST_FULL (0<<2)
111#define GDRST_RENDER (1<<2)
112#define GDRST_MEDIA (3<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700113
114/* VGA stuff */
115
116#define VGA_ST01_MDA 0x3ba
117#define VGA_ST01_CGA 0x3da
118
119#define VGA_MSR_WRITE 0x3c2
120#define VGA_MSR_READ 0x3cc
121#define VGA_MSR_MEM_EN (1<<1)
122#define VGA_MSR_CGA_MODE (1<<0)
123
124#define VGA_SR_INDEX 0x3c4
125#define VGA_SR_DATA 0x3c5
126
127#define VGA_AR_INDEX 0x3c0
128#define VGA_AR_VID_EN (1<<5)
129#define VGA_AR_DATA_WRITE 0x3c0
130#define VGA_AR_DATA_READ 0x3c1
131
132#define VGA_GR_INDEX 0x3ce
133#define VGA_GR_DATA 0x3cf
134/* GR05 */
135#define VGA_GR_MEM_READ_MODE_SHIFT 3
136#define VGA_GR_MEM_READ_MODE_PLANE 1
137/* GR06 */
138#define VGA_GR_MEM_MODE_MASK 0xc
139#define VGA_GR_MEM_MODE_SHIFT 2
140#define VGA_GR_MEM_A0000_AFFFF 0
141#define VGA_GR_MEM_A0000_BFFFF 1
142#define VGA_GR_MEM_B0000_B7FFF 2
143#define VGA_GR_MEM_B0000_BFFFF 3
144
145#define VGA_DACMASK 0x3c6
146#define VGA_DACRX 0x3c7
147#define VGA_DACWX 0x3c8
148#define VGA_DACDATA 0x3c9
149
150#define VGA_CR_INDEX_MDA 0x3b4
151#define VGA_CR_DATA_MDA 0x3b5
152#define VGA_CR_INDEX_CGA 0x3d4
153#define VGA_CR_DATA_CGA 0x3d5
154
155/*
156 * Memory interface instructions used by the kernel
157 */
158#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
159
160#define MI_NOOP MI_INSTR(0, 0)
161#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
162#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200163#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700164#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
165#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
166#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
167#define MI_FLUSH MI_INSTR(0x04, 0)
168#define MI_READ_FLUSH (1 << 0)
169#define MI_EXE_FLUSH (1 << 1)
170#define MI_NO_WRITE_FLUSH (1 << 2)
171#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
172#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
173#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
174#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200175#define MI_OVERLAY_FLIP MI_INSTR(0x11,0)
176#define MI_OVERLAY_CONTINUE (0x0<<21)
177#define MI_OVERLAY_ON (0x1<<21)
178#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700179#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500180#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700181#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500182#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -0700183#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
184#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
185#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
186#define MI_STORE_DWORD_INDEX_SHIFT 2
187#define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
188#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
189#define MI_BATCH_NON_SECURE (1)
190#define MI_BATCH_NON_SECURE_I965 (1<<8)
191#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
192
193/*
194 * 3D instructions used by the kernel
195 */
196#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
197
198#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
199#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
200#define SC_UPDATE_SCISSOR (0x1<<1)
201#define SC_ENABLE_MASK (0x1<<0)
202#define SC_ENABLE (0x1<<0)
203#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
204#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
205#define SCI_YMIN_MASK (0xffff<<16)
206#define SCI_XMIN_MASK (0xffff<<0)
207#define SCI_YMAX_MASK (0xffff<<16)
208#define SCI_XMAX_MASK (0xffff<<0)
209#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
210#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
211#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
212#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
213#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
214#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
215#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
216#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
217#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
218#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
219#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
220#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
221#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
222#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
223#define BLT_DEPTH_8 (0<<24)
224#define BLT_DEPTH_16_565 (1<<24)
225#define BLT_DEPTH_16_1555 (2<<24)
226#define BLT_DEPTH_32 (3<<24)
227#define BLT_ROP_GXCOPY (0xcc<<16)
228#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
229#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
230#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
231#define ASYNC_FLIP (1<<22)
232#define DISPLAY_PLANE_A (0<<20)
233#define DISPLAY_PLANE_B (1<<20)
Jesse Barnese552eb72010-04-21 11:39:23 -0700234#define GFX_OP_PIPE_CONTROL ((0x3<<29)|(0x3<<27)|(0x2<<24)|2)
235#define PIPE_CONTROL_QW_WRITE (1<<14)
236#define PIPE_CONTROL_DEPTH_STALL (1<<13)
237#define PIPE_CONTROL_WC_FLUSH (1<<12)
238#define PIPE_CONTROL_IS_FLUSH (1<<11) /* MBZ on Ironlake */
239#define PIPE_CONTROL_TC_FLUSH (1<<10) /* GM45+ only */
240#define PIPE_CONTROL_ISP_DIS (1<<9)
241#define PIPE_CONTROL_NOTIFY (1<<8)
242#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
243#define PIPE_CONTROL_STALL_EN (1<<1) /* in addr word, Ironlake+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700244
245/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800246 * Fence registers
247 */
248#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700249#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800250#define I830_FENCE_START_MASK 0x07f80000
251#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800252#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800253#define I830_FENCE_PITCH_SHIFT 4
254#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200255#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700256#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200257#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800258
259#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800260#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800261
262#define FENCE_REG_965_0 0x03000
263#define I965_FENCE_PITCH_SHIFT 2
264#define I965_FENCE_TILING_Y_SHIFT 1
265#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200266#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800267
Eric Anholt4e901fd2009-10-26 16:44:17 -0700268#define FENCE_REG_SANDYBRIDGE_0 0x100000
269#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
270
Jesse Barnesde151cf2008-11-12 10:03:55 -0800271/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700272 * Instruction and interrupt control regs
273 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700274#define PGTBL_ER 0x02024
Jesse Barnes585fb112008-07-29 11:54:06 -0700275#define PRB0_TAIL 0x02030
276#define PRB0_HEAD 0x02034
277#define PRB0_START 0x02038
278#define PRB0_CTL 0x0203c
279#define TAIL_ADDR 0x001FFFF8
280#define HEAD_WRAP_COUNT 0xFFE00000
281#define HEAD_WRAP_ONE 0x00200000
282#define HEAD_ADDR 0x001FFFFC
283#define RING_NR_PAGES 0x001FF000
284#define RING_REPORT_MASK 0x00000006
285#define RING_REPORT_64K 0x00000002
286#define RING_REPORT_128K 0x00000004
287#define RING_NO_REPORT 0x00000000
288#define RING_VALID_MASK 0x00000001
289#define RING_VALID 0x00000001
290#define RING_INVALID 0x00000000
291#define PRB1_TAIL 0x02040 /* 915+ only */
292#define PRB1_HEAD 0x02044 /* 915+ only */
293#define PRB1_START 0x02048 /* 915+ only */
294#define PRB1_CTL 0x0204c /* 915+ only */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700295#define IPEIR_I965 0x02064
296#define IPEHR_I965 0x02068
297#define INSTDONE_I965 0x0206c
298#define INSTPS 0x02070 /* 965+ only */
299#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700300#define ACTHD_I965 0x02074
301#define HWS_PGA 0x02080
Eric Anholtf6e450a2009-11-02 12:08:22 -0800302#define HWS_PGA_GEN6 0x04080
Jesse Barnes585fb112008-07-29 11:54:06 -0700303#define HWS_ADDRESS_MASK 0xfffff000
304#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700305#define PWRCTXA 0x2088 /* 965GM+ only */
306#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700307#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700308#define IPEHR 0x0208c
309#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700310#define NOPID 0x02094
311#define HWSTAM 0x02098
Eric Anholt71cf39b2010-03-08 23:41:55 -0800312
313#define MI_MODE 0x0209c
314# define VS_TIMER_DISPATCH (1 << 6)
315
Jesse Barnes585fb112008-07-29 11:54:06 -0700316#define SCPD0 0x0209c /* 915+ only */
317#define IER 0x020a0
318#define IIR 0x020a4
319#define IMR 0x020a8
320#define ISR 0x020ac
321#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
322#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
323#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800324#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Jesse Barnes585fb112008-07-29 11:54:06 -0700325#define I915_HWB_OOM_INTERRUPT (1<<13)
326#define I915_SYNC_STATUS_INTERRUPT (1<<12)
327#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
328#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
329#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
330#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
331#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
332#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
333#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
334#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
335#define I915_DEBUG_INTERRUPT (1<<2)
336#define I915_USER_INTERRUPT (1<<1)
337#define I915_ASLE_INTERRUPT (1<<0)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800338#define I915_BSD_USER_INTERRUPT (1<<25)
Jesse Barnes585fb112008-07-29 11:54:06 -0700339#define EIR 0x020b0
340#define EMR 0x020b4
341#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700342#define GM45_ERROR_PAGE_TABLE (1<<5)
343#define GM45_ERROR_MEM_PRIV (1<<4)
344#define I915_ERROR_PAGE_TABLE (1<<4)
345#define GM45_ERROR_CP_PRIV (1<<3)
346#define I915_ERROR_MEMORY_REFRESH (1<<1)
347#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700348#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800349#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700350#define ACTHD 0x020c8
351#define FW_BLC 0x020d8
Shaohua Li7662c8b2009-06-26 11:23:55 +0800352#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700353#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800354#define FW_BLC_SELF_EN_MASK (1<<31)
355#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
356#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800357#define MM_BURST_LENGTH 0x00700000
358#define MM_FIFO_WATERMARK 0x0001F000
359#define LM_BURST_LENGTH 0x00000700
360#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700361#define MI_ARB_STATE 0x020e4 /* 915+ only */
362#define CACHE_MODE_0 0x02120 /* 915+ only */
363#define CM0_MASK_SHIFT 16
364#define CM0_IZ_OPT_DISABLE (1<<6)
365#define CM0_ZR_OPT_DISABLE (1<<5)
366#define CM0_DEPTH_EVICT_DISABLE (1<<4)
367#define CM0_COLOR_EVICT_DISABLE (1<<3)
368#define CM0_DEPTH_WRITE_DISABLE (1<<1)
369#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Chris Wilson9df30792010-02-18 10:24:56 +0000370#define BB_ADDR 0x02140 /* 8 bytes */
Jesse Barnes585fb112008-07-29 11:54:06 -0700371#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700372#define ECOSKPD 0x021d0
373#define ECO_GATING_CX_ONLY (1<<3)
374#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700375
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800376/* GEN6 interrupt control */
377#define GEN6_RENDER_HWSTAM 0x2098
378#define GEN6_RENDER_IMR 0x20a8
379#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
380#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
381#define GEN6_RENDER TIMEOUT_COUNTER_EXPIRED (1 << 6)
382#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
383#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
384#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
385#define GEN6_RENDER_SYNC_STATUS (1 << 2)
386#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
387#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
388
389#define GEN6_BLITTER_HWSTAM 0x22098
390#define GEN6_BLITTER_IMR 0x220a8
391#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
392#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
393#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
394#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800395/*
396 * BSD (bit stream decoder instruction and interrupt control register defines
397 * (G4X and Ironlake only)
398 */
399
400#define BSD_RING_TAIL 0x04030
401#define BSD_RING_HEAD 0x04034
402#define BSD_RING_START 0x04038
403#define BSD_RING_CTL 0x0403c
404#define BSD_RING_ACTHD 0x04074
405#define BSD_HWS_PGA 0x04080
Jesse Barnesde151cf2008-11-12 10:03:55 -0800406
Jesse Barnes585fb112008-07-29 11:54:06 -0700407/*
408 * Framebuffer compression (915+ only)
409 */
410
411#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
412#define FBC_LL_BASE 0x03204 /* 4k page aligned */
413#define FBC_CONTROL 0x03208
414#define FBC_CTL_EN (1<<31)
415#define FBC_CTL_PERIODIC (1<<30)
416#define FBC_CTL_INTERVAL_SHIFT (16)
417#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +0200418#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700419#define FBC_CTL_STRIDE_SHIFT (5)
420#define FBC_CTL_FENCENO (1<<0)
421#define FBC_COMMAND 0x0320c
422#define FBC_CMD_COMPRESS (1<<0)
423#define FBC_STATUS 0x03210
424#define FBC_STAT_COMPRESSING (1<<31)
425#define FBC_STAT_COMPRESSED (1<<30)
426#define FBC_STAT_MODIFIED (1<<29)
427#define FBC_STAT_CURRENT_LINE (1<<0)
428#define FBC_CONTROL2 0x03214
429#define FBC_CTL_FENCE_DBL (0<<4)
430#define FBC_CTL_IDLE_IMM (0<<2)
431#define FBC_CTL_IDLE_FULL (1<<2)
432#define FBC_CTL_IDLE_LINE (2<<2)
433#define FBC_CTL_IDLE_DEBUG (3<<2)
434#define FBC_CTL_CPU_FENCE (1<<1)
435#define FBC_CTL_PLANEA (0<<0)
436#define FBC_CTL_PLANEB (1<<0)
437#define FBC_FENCE_OFF 0x0321b
Jesse Barnes80824002009-09-10 15:28:06 -0700438#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -0700439
440#define FBC_LL_SIZE (1536)
441
Jesse Barnes74dff282009-09-14 15:39:40 -0700442/* Framebuffer compression for GM45+ */
443#define DPFC_CB_BASE 0x3200
444#define DPFC_CONTROL 0x3208
445#define DPFC_CTL_EN (1<<31)
446#define DPFC_CTL_PLANEA (0<<30)
447#define DPFC_CTL_PLANEB (1<<30)
448#define DPFC_CTL_FENCE_EN (1<<29)
449#define DPFC_SR_EN (1<<10)
450#define DPFC_CTL_LIMIT_1X (0<<6)
451#define DPFC_CTL_LIMIT_2X (1<<6)
452#define DPFC_CTL_LIMIT_4X (2<<6)
453#define DPFC_RECOMP_CTL 0x320c
454#define DPFC_RECOMP_STALL_EN (1<<27)
455#define DPFC_RECOMP_STALL_WM_SHIFT (16)
456#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
457#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
458#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
459#define DPFC_STATUS 0x3210
460#define DPFC_INVAL_SEG_SHIFT (16)
461#define DPFC_INVAL_SEG_MASK (0x07ff0000)
462#define DPFC_COMP_SEG_SHIFT (0)
463#define DPFC_COMP_SEG_MASK (0x000003ff)
464#define DPFC_STATUS2 0x3214
465#define DPFC_FENCE_YOFF 0x3218
466#define DPFC_CHICKEN 0x3224
467#define DPFC_HT_MODIFY (1<<31)
468
Jesse Barnes585fb112008-07-29 11:54:06 -0700469/*
470 * GPIO regs
471 */
472#define GPIOA 0x5010
473#define GPIOB 0x5014
474#define GPIOC 0x5018
475#define GPIOD 0x501c
476#define GPIOE 0x5020
477#define GPIOF 0x5024
478#define GPIOG 0x5028
479#define GPIOH 0x502c
480# define GPIO_CLOCK_DIR_MASK (1 << 0)
481# define GPIO_CLOCK_DIR_IN (0 << 1)
482# define GPIO_CLOCK_DIR_OUT (1 << 1)
483# define GPIO_CLOCK_VAL_MASK (1 << 2)
484# define GPIO_CLOCK_VAL_OUT (1 << 3)
485# define GPIO_CLOCK_VAL_IN (1 << 4)
486# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
487# define GPIO_DATA_DIR_MASK (1 << 8)
488# define GPIO_DATA_DIR_IN (0 << 9)
489# define GPIO_DATA_DIR_OUT (1 << 9)
490# define GPIO_DATA_VAL_MASK (1 << 10)
491# define GPIO_DATA_VAL_OUT (1 << 11)
492# define GPIO_DATA_VAL_IN (1 << 12)
493# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
494
Eric Anholtf0217c42009-12-01 11:56:30 -0800495#define GMBUS0 0x5100
496#define GMBUS1 0x5104
497#define GMBUS2 0x5108
498#define GMBUS3 0x510c
499#define GMBUS4 0x5110
500#define GMBUS5 0x5120
501
Jesse Barnes585fb112008-07-29 11:54:06 -0700502/*
503 * Clock control & power management
504 */
505
506#define VGA0 0x6000
507#define VGA1 0x6004
508#define VGA_PD 0x6010
509#define VGA0_PD_P2_DIV_4 (1 << 7)
510#define VGA0_PD_P1_DIV_2 (1 << 5)
511#define VGA0_PD_P1_SHIFT 0
512#define VGA0_PD_P1_MASK (0x1f << 0)
513#define VGA1_PD_P2_DIV_4 (1 << 15)
514#define VGA1_PD_P1_DIV_2 (1 << 13)
515#define VGA1_PD_P1_SHIFT 8
516#define VGA1_PD_P1_MASK (0x1f << 8)
517#define DPLL_A 0x06014
518#define DPLL_B 0x06018
519#define DPLL_VCO_ENABLE (1 << 31)
520#define DPLL_DVO_HIGH_SPEED (1 << 30)
521#define DPLL_SYNCLOCK_ENABLE (1 << 29)
522#define DPLL_VGA_MODE_DIS (1 << 28)
523#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
524#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
525#define DPLL_MODE_MASK (3 << 26)
526#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
527#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
528#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
529#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
530#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
531#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500532#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnes585fb112008-07-29 11:54:06 -0700533
534#define I915_FIFO_UNDERRUN_STATUS (1UL<<31)
535#define I915_CRC_ERROR_ENABLE (1UL<<29)
536#define I915_CRC_DONE_ENABLE (1UL<<28)
537#define I915_GMBUS_EVENT_ENABLE (1UL<<27)
538#define I915_VSYNC_INTERRUPT_ENABLE (1UL<<25)
539#define I915_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
540#define I915_DPST_EVENT_ENABLE (1UL<<23)
541#define I915_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
542#define I915_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
543#define I915_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
544#define I915_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
545#define I915_VBLANK_INTERRUPT_ENABLE (1UL<<17)
546#define I915_OVERLAY_UPDATED_ENABLE (1UL<<16)
547#define I915_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
548#define I915_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
549#define I915_GMBUS_INTERRUPT_STATUS (1UL<<11)
550#define I915_VSYNC_INTERRUPT_STATUS (1UL<<9)
551#define I915_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
552#define I915_DPST_EVENT_STATUS (1UL<<7)
553#define I915_LEGACY_BLC_EVENT_STATUS (1UL<<6)
554#define I915_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
555#define I915_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
556#define I915_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
557#define I915_VBLANK_INTERRUPT_STATUS (1UL<<1)
558#define I915_OVERLAY_UPDATED_STATUS (1UL<<0)
559
560#define SRX_INDEX 0x3c4
561#define SRX_DATA 0x3c5
562#define SR01 1
563#define SR01_SCREEN_OFF (1<<5)
564
565#define PPCR 0x61204
566#define PPCR_ON (1<<0)
567
568#define DVOB 0x61140
569#define DVOB_ON (1<<31)
570#define DVOC 0x61160
571#define DVOC_ON (1<<31)
572#define LVDS 0x61180
573#define LVDS_ON (1<<31)
574
575#define ADPA 0x61100
576#define ADPA_DPMS_MASK (~(3<<10))
577#define ADPA_DPMS_ON (0<<10)
578#define ADPA_DPMS_SUSPEND (1<<10)
579#define ADPA_DPMS_STANDBY (2<<10)
580#define ADPA_DPMS_OFF (3<<10)
581
582#define RING_TAIL 0x00
583#define TAIL_ADDR 0x001FFFF8
584#define RING_HEAD 0x04
585#define HEAD_WRAP_COUNT 0xFFE00000
586#define HEAD_WRAP_ONE 0x00200000
587#define HEAD_ADDR 0x001FFFFC
588#define RING_START 0x08
589#define START_ADDR 0xFFFFF000
590#define RING_LEN 0x0C
591#define RING_NR_PAGES 0x001FF000
592#define RING_REPORT_MASK 0x00000006
593#define RING_REPORT_64K 0x00000002
594#define RING_REPORT_128K 0x00000004
595#define RING_NO_REPORT 0x00000000
596#define RING_VALID_MASK 0x00000001
597#define RING_VALID 0x00000001
598#define RING_INVALID 0x00000000
599
600/* Scratch pad debug 0 reg:
601 */
602#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
603/*
604 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
605 * this field (only one bit may be set).
606 */
607#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
608#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500609#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -0700610/* i830, required in DVO non-gang */
611#define PLL_P2_DIVIDE_BY_4 (1 << 23)
612#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
613#define PLL_REF_INPUT_DREFCLK (0 << 13)
614#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
615#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
616#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
617#define PLL_REF_INPUT_MASK (3 << 13)
618#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500619/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +0800620# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
621# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
622# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
623# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
624# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
625
Jesse Barnes585fb112008-07-29 11:54:06 -0700626/*
627 * Parallel to Serial Load Pulse phase selection.
628 * Selects the phase for the 10X DPLL clock for the PCIe
629 * digital display port. The range is 4 to 13; 10 or more
630 * is just a flip delay. The default is 6
631 */
632#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
633#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
634/*
635 * SDVO multiplier for 945G/GM. Not used on 965.
636 */
637#define SDVO_MULTIPLIER_MASK 0x000000ff
638#define SDVO_MULTIPLIER_SHIFT_HIRES 4
639#define SDVO_MULTIPLIER_SHIFT_VGA 0
640#define DPLL_A_MD 0x0601c /* 965+ only */
641/*
642 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
643 *
644 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
645 */
646#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
647#define DPLL_MD_UDI_DIVIDER_SHIFT 24
648/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
649#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
650#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
651/*
652 * SDVO/UDI pixel multiplier.
653 *
654 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
655 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
656 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
657 * dummy bytes in the datastream at an increased clock rate, with both sides of
658 * the link knowing how many bytes are fill.
659 *
660 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
661 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
662 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
663 * through an SDVO command.
664 *
665 * This register field has values of multiplication factor minus 1, with
666 * a maximum multiplier of 5 for SDVO.
667 */
668#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
669#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
670/*
671 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
672 * This best be set to the default value (3) or the CRT won't work. No,
673 * I don't entirely understand what this does...
674 */
675#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
676#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
677#define DPLL_B_MD 0x06020 /* 965+ only */
678#define FPA0 0x06040
679#define FPA1 0x06044
680#define FPB0 0x06048
681#define FPB1 0x0604c
682#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500683#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -0700684#define FP_N_DIV_SHIFT 16
685#define FP_M1_DIV_MASK 0x00003f00
686#define FP_M1_DIV_SHIFT 8
687#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500688#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -0700689#define FP_M2_DIV_SHIFT 0
690#define DPLL_TEST 0x606c
691#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
692#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
693#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
694#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
695#define DPLLB_TEST_N_BYPASS (1 << 19)
696#define DPLLB_TEST_M_BYPASS (1 << 18)
697#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
698#define DPLLA_TEST_N_BYPASS (1 << 3)
699#define DPLLA_TEST_M_BYPASS (1 << 2)
700#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
701#define D_STATE 0x6104
Jesse Barnes652c3932009-08-17 13:31:43 -0700702#define DSTATE_PLL_D3_OFF (1<<3)
703#define DSTATE_GFX_CLOCK_GATING (1<<1)
704#define DSTATE_DOT_CLOCK_GATING (1<<0)
705#define DSPCLK_GATE_D 0x6200
706# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
707# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
708# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
709# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
710# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
711# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
712# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
713# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
714# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
715# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
716# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
717# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
718# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
719# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
720# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
721# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
722# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
723# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
724# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
725# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
726# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
727# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
728# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
729# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
730# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
731# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
732# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
733# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
734/**
735 * This bit must be set on the 830 to prevent hangs when turning off the
736 * overlay scaler.
737 */
738# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
739# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
740# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
741# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
742# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
743
744#define RENCLK_GATE_D1 0x6204
745# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
746# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
747# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
748# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
749# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
750# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
751# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
752# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
753# define MAG_CLOCK_GATE_DISABLE (1 << 5)
754/** This bit must be unset on 855,865 */
755# define MECI_CLOCK_GATE_DISABLE (1 << 4)
756# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
757# define MEC_CLOCK_GATE_DISABLE (1 << 2)
758# define MECO_CLOCK_GATE_DISABLE (1 << 1)
759/** This bit must be set on 855,865. */
760# define SV_CLOCK_GATE_DISABLE (1 << 0)
761# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
762# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
763# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
764# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
765# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
766# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
767# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
768# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
769# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
770# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
771# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
772# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
773# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
774# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
775# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
776# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
777# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
778
779# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
780/** This bit must always be set on 965G/965GM */
781# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
782# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
783# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
784# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
785# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
786# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
787/** This bit must always be set on 965G */
788# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
789# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
790# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
791# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
792# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
793# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
794# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
795# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
796# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
797# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
798# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
799# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
800# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
801# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
802# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
803# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
804# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
805# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
806# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
807
808#define RENCLK_GATE_D2 0x6208
809#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
810#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
811#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
812#define RAMCLK_GATE_D 0x6210 /* CRL only */
813#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700814
815/*
816 * Palette regs
817 */
818
819#define PALETTE_A 0x0a000
820#define PALETTE_B 0x0a800
821
Eric Anholt673a3942008-07-30 12:06:12 -0700822/* MCH MMIO space */
823
824/*
825 * MCHBAR mirror.
826 *
827 * This mirrors the MCHBAR MMIO space whose location is determined by
828 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
829 * every way. It is not accessible from the CP register read instructions.
830 *
831 */
832#define MCHBAR_MIRROR_BASE 0x10000
833
834/** 915-945 and GM965 MCH register controlling DRAM channel access */
835#define DCC 0x10200
836#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
837#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
838#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
839#define DCC_ADDRESSING_MODE_MASK (3 << 0)
840#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -0800841#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -0700842
Li Peng95534262010-05-18 18:58:44 +0800843/** Pineview MCH register contains DDR3 setting */
844#define CSHRDDR3CTL 0x101a8
845#define CSHRDDR3CTL_DDR3 (1 << 2)
846
Eric Anholt673a3942008-07-30 12:06:12 -0700847/** 965 MCH register controlling DRAM channel configuration */
848#define C0DRB3 0x10206
849#define C1DRB3 0x10606
850
Keith Packardb11248d2009-06-11 22:28:56 -0700851/* Clocking configuration register */
852#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +0800853#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -0700854#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
855#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
856#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
857#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
858#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800859/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -0700860#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800861#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -0700862#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +0800863#define CLKCFG_MEM_533 (1 << 4)
864#define CLKCFG_MEM_667 (2 << 4)
865#define CLKCFG_MEM_800 (3 << 4)
866#define CLKCFG_MEM_MASK (7 << 4)
867
Jesse Barnes7648fa92010-05-20 14:28:11 -0700868#define TR1 0x11006
869#define TSFS 0x11020
870#define TSFS_SLOPE_MASK 0x0000ff00
871#define TSFS_SLOPE_SHIFT 8
872#define TSFS_INTR_MASK 0x000000ff
873
Jesse Barnesf97108d2010-01-29 11:27:07 -0800874#define CRSTANDVID 0x11100
875#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
876#define PXVFREQ_PX_MASK 0x7f000000
877#define PXVFREQ_PX_SHIFT 24
878#define VIDFREQ_BASE 0x11110
879#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
880#define VIDFREQ2 0x11114
881#define VIDFREQ3 0x11118
882#define VIDFREQ4 0x1111c
883#define VIDFREQ_P0_MASK 0x1f000000
884#define VIDFREQ_P0_SHIFT 24
885#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
886#define VIDFREQ_P0_CSCLK_SHIFT 20
887#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
888#define VIDFREQ_P0_CRCLK_SHIFT 16
889#define VIDFREQ_P1_MASK 0x00001f00
890#define VIDFREQ_P1_SHIFT 8
891#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
892#define VIDFREQ_P1_CSCLK_SHIFT 4
893#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
894#define INTTOEXT_BASE_ILK 0x11300
895#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
896#define INTTOEXT_MAP3_SHIFT 24
897#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
898#define INTTOEXT_MAP2_SHIFT 16
899#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
900#define INTTOEXT_MAP1_SHIFT 8
901#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
902#define INTTOEXT_MAP0_SHIFT 0
903#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
904#define MEMSWCTL 0x11170 /* Ironlake only */
905#define MEMCTL_CMD_MASK 0xe000
906#define MEMCTL_CMD_SHIFT 13
907#define MEMCTL_CMD_RCLK_OFF 0
908#define MEMCTL_CMD_RCLK_ON 1
909#define MEMCTL_CMD_CHFREQ 2
910#define MEMCTL_CMD_CHVID 3
911#define MEMCTL_CMD_VMMOFF 4
912#define MEMCTL_CMD_VMMON 5
913#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
914 when command complete */
915#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
916#define MEMCTL_FREQ_SHIFT 8
917#define MEMCTL_SFCAVM (1<<7)
918#define MEMCTL_TGT_VID_MASK 0x007f
919#define MEMIHYST 0x1117c
920#define MEMINTREN 0x11180 /* 16 bits */
921#define MEMINT_RSEXIT_EN (1<<8)
922#define MEMINT_CX_SUPR_EN (1<<7)
923#define MEMINT_CONT_BUSY_EN (1<<6)
924#define MEMINT_AVG_BUSY_EN (1<<5)
925#define MEMINT_EVAL_CHG_EN (1<<4)
926#define MEMINT_MON_IDLE_EN (1<<3)
927#define MEMINT_UP_EVAL_EN (1<<2)
928#define MEMINT_DOWN_EVAL_EN (1<<1)
929#define MEMINT_SW_CMD_EN (1<<0)
930#define MEMINTRSTR 0x11182 /* 16 bits */
931#define MEM_RSEXIT_MASK 0xc000
932#define MEM_RSEXIT_SHIFT 14
933#define MEM_CONT_BUSY_MASK 0x3000
934#define MEM_CONT_BUSY_SHIFT 12
935#define MEM_AVG_BUSY_MASK 0x0c00
936#define MEM_AVG_BUSY_SHIFT 10
937#define MEM_EVAL_CHG_MASK 0x0300
938#define MEM_EVAL_BUSY_SHIFT 8
939#define MEM_MON_IDLE_MASK 0x00c0
940#define MEM_MON_IDLE_SHIFT 6
941#define MEM_UP_EVAL_MASK 0x0030
942#define MEM_UP_EVAL_SHIFT 4
943#define MEM_DOWN_EVAL_MASK 0x000c
944#define MEM_DOWN_EVAL_SHIFT 2
945#define MEM_SW_CMD_MASK 0x0003
946#define MEM_INT_STEER_GFX 0
947#define MEM_INT_STEER_CMR 1
948#define MEM_INT_STEER_SMI 2
949#define MEM_INT_STEER_SCI 3
950#define MEMINTRSTS 0x11184
951#define MEMINT_RSEXIT (1<<7)
952#define MEMINT_CONT_BUSY (1<<6)
953#define MEMINT_AVG_BUSY (1<<5)
954#define MEMINT_EVAL_CHG (1<<4)
955#define MEMINT_MON_IDLE (1<<3)
956#define MEMINT_UP_EVAL (1<<2)
957#define MEMINT_DOWN_EVAL (1<<1)
958#define MEMINT_SW_CMD (1<<0)
959#define MEMMODECTL 0x11190
960#define MEMMODE_BOOST_EN (1<<31)
961#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
962#define MEMMODE_BOOST_FREQ_SHIFT 24
963#define MEMMODE_IDLE_MODE_MASK 0x00030000
964#define MEMMODE_IDLE_MODE_SHIFT 16
965#define MEMMODE_IDLE_MODE_EVAL 0
966#define MEMMODE_IDLE_MODE_CONT 1
967#define MEMMODE_HWIDLE_EN (1<<15)
968#define MEMMODE_SWMODE_EN (1<<14)
969#define MEMMODE_RCLK_GATE (1<<13)
970#define MEMMODE_HW_UPDATE (1<<12)
971#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
972#define MEMMODE_FSTART_SHIFT 8
973#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
974#define MEMMODE_FMAX_SHIFT 4
975#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
976#define RCBMAXAVG 0x1119c
977#define MEMSWCTL2 0x1119e /* Cantiga only */
978#define SWMEMCMD_RENDER_OFF (0 << 13)
979#define SWMEMCMD_RENDER_ON (1 << 13)
980#define SWMEMCMD_SWFREQ (2 << 13)
981#define SWMEMCMD_TARVID (3 << 13)
982#define SWMEMCMD_VRM_OFF (4 << 13)
983#define SWMEMCMD_VRM_ON (5 << 13)
984#define CMDSTS (1<<12)
985#define SFCAVM (1<<11)
986#define SWFREQ_MASK 0x0380 /* P0-7 */
987#define SWFREQ_SHIFT 7
988#define TARVID_MASK 0x001f
989#define MEMSTAT_CTG 0x111a0
990#define RCBMINAVG 0x111a0
991#define RCUPEI 0x111b0
992#define RCDNEI 0x111b4
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000993#define MCHBAR_RENDER_STANDBY 0x111b8
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700994#define RCX_SW_EXIT (1<<23)
995#define RSX_STATUS_MASK 0x00700000
Jesse Barnesf97108d2010-01-29 11:27:07 -0800996#define VIDCTL 0x111c0
997#define VIDSTS 0x111c8
998#define VIDSTART 0x111cc /* 8 bits */
999#define MEMSTAT_ILK 0x111f8
1000#define MEMSTAT_VID_MASK 0x7f00
1001#define MEMSTAT_VID_SHIFT 8
1002#define MEMSTAT_PSTATE_MASK 0x00f8
1003#define MEMSTAT_PSTATE_SHIFT 3
1004#define MEMSTAT_MON_ACTV (1<<2)
1005#define MEMSTAT_SRC_CTL_MASK 0x0003
1006#define MEMSTAT_SRC_CTL_CORE 0
1007#define MEMSTAT_SRC_CTL_TRB 1
1008#define MEMSTAT_SRC_CTL_THM 2
1009#define MEMSTAT_SRC_CTL_STDBY 3
1010#define RCPREVBSYTUPAVG 0x113b8
1011#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnes7648fa92010-05-20 14:28:11 -07001012#define SDEW 0x1124c
1013#define CSIEW0 0x11250
1014#define CSIEW1 0x11254
1015#define CSIEW2 0x11258
1016#define PEW 0x1125c
1017#define DEW 0x11270
1018#define MCHAFE 0x112c0
1019#define CSIEC 0x112e0
1020#define DMIEC 0x112e4
1021#define DDREC 0x112e8
1022#define PEG0EC 0x112ec
1023#define PEG1EC 0x112f0
1024#define GFXEC 0x112f4
1025#define RPPREVBSYTUPAVG 0x113b8
1026#define RPPREVBSYTDNAVG 0x113bc
1027#define ECR 0x11600
1028#define ECR_GPFE (1<<31)
1029#define ECR_IMONE (1<<30)
1030#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1031#define OGW0 0x11608
1032#define OGW1 0x1160c
1033#define EG0 0x11610
1034#define EG1 0x11614
1035#define EG2 0x11618
1036#define EG3 0x1161c
1037#define EG4 0x11620
1038#define EG5 0x11624
1039#define EG6 0x11628
1040#define EG7 0x1162c
1041#define PXW 0x11664
1042#define PXWL 0x11680
1043#define LCFUSE02 0x116c0
1044#define LCFUSE_HIV_MASK 0x000000ff
1045#define CSIPLL0 0x12c10
1046#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001047#define PEG_BAND_GAP_DATA 0x14d68
1048
Jesse Barnes585fb112008-07-29 11:54:06 -07001049/*
1050 * Overlay regs
1051 */
1052
1053#define OVADD 0x30000
1054#define DOVSTA 0x30008
1055#define OC_BUF (0x3<<20)
1056#define OGAMC5 0x30010
1057#define OGAMC4 0x30014
1058#define OGAMC3 0x30018
1059#define OGAMC2 0x3001c
1060#define OGAMC1 0x30020
1061#define OGAMC0 0x30024
1062
1063/*
1064 * Display engine regs
1065 */
1066
1067/* Pipe A timing regs */
1068#define HTOTAL_A 0x60000
1069#define HBLANK_A 0x60004
1070#define HSYNC_A 0x60008
1071#define VTOTAL_A 0x6000c
1072#define VBLANK_A 0x60010
1073#define VSYNC_A 0x60014
1074#define PIPEASRC 0x6001c
1075#define BCLRPAT_A 0x60020
1076
1077/* Pipe B timing regs */
1078#define HTOTAL_B 0x61000
1079#define HBLANK_B 0x61004
1080#define HSYNC_B 0x61008
1081#define VTOTAL_B 0x6100c
1082#define VBLANK_B 0x61010
1083#define VSYNC_B 0x61014
1084#define PIPEBSRC 0x6101c
1085#define BCLRPAT_B 0x61020
1086
1087/* VGA port control */
1088#define ADPA 0x61100
1089#define ADPA_DAC_ENABLE (1<<31)
1090#define ADPA_DAC_DISABLE 0
1091#define ADPA_PIPE_SELECT_MASK (1<<30)
1092#define ADPA_PIPE_A_SELECT 0
1093#define ADPA_PIPE_B_SELECT (1<<30)
1094#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1095#define ADPA_SETS_HVPOLARITY 0
1096#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1097#define ADPA_VSYNC_CNTL_ENABLE 0
1098#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1099#define ADPA_HSYNC_CNTL_ENABLE 0
1100#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1101#define ADPA_VSYNC_ACTIVE_LOW 0
1102#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1103#define ADPA_HSYNC_ACTIVE_LOW 0
1104#define ADPA_DPMS_MASK (~(3<<10))
1105#define ADPA_DPMS_ON (0<<10)
1106#define ADPA_DPMS_SUSPEND (1<<10)
1107#define ADPA_DPMS_STANDBY (2<<10)
1108#define ADPA_DPMS_OFF (3<<10)
1109
1110/* Hotplug control (945+ only) */
1111#define PORT_HOTPLUG_EN 0x61110
Eric Anholt7d573822009-01-02 13:33:00 -08001112#define HDMIB_HOTPLUG_INT_EN (1 << 29)
Keith Packard040d87f2009-05-30 20:42:33 -07001113#define DPB_HOTPLUG_INT_EN (1 << 29)
Eric Anholt7d573822009-01-02 13:33:00 -08001114#define HDMIC_HOTPLUG_INT_EN (1 << 28)
Keith Packard040d87f2009-05-30 20:42:33 -07001115#define DPC_HOTPLUG_INT_EN (1 << 28)
Eric Anholt7d573822009-01-02 13:33:00 -08001116#define HDMID_HOTPLUG_INT_EN (1 << 27)
Keith Packard040d87f2009-05-30 20:42:33 -07001117#define DPD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001118#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1119#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1120#define TV_HOTPLUG_INT_EN (1 << 18)
1121#define CRT_HOTPLUG_INT_EN (1 << 9)
1122#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08001123#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1124/* must use period 64 on GM45 according to docs */
1125#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1126#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1127#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1128#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1129#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1130#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1131#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1132#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1133#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1134#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1135#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1136#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
1137#define CRT_HOTPLUG_MASK (0x3fc) /* Bits 9-2 */
Jesse Barnes585fb112008-07-29 11:54:06 -07001138
1139#define PORT_HOTPLUG_STAT 0x61114
Eric Anholt7d573822009-01-02 13:33:00 -08001140#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
Keith Packard040d87f2009-05-30 20:42:33 -07001141#define DPB_HOTPLUG_INT_STATUS (1 << 29)
Eric Anholt7d573822009-01-02 13:33:00 -08001142#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
Keith Packard040d87f2009-05-30 20:42:33 -07001143#define DPC_HOTPLUG_INT_STATUS (1 << 28)
Eric Anholt7d573822009-01-02 13:33:00 -08001144#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
Keith Packard040d87f2009-05-30 20:42:33 -07001145#define DPD_HOTPLUG_INT_STATUS (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001146#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1147#define TV_HOTPLUG_INT_STATUS (1 << 10)
1148#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1149#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1150#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1151#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1152#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1153#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1154
1155/* SDVO port control */
1156#define SDVOB 0x61140
1157#define SDVOC 0x61160
1158#define SDVO_ENABLE (1 << 31)
1159#define SDVO_PIPE_B_SELECT (1 << 30)
1160#define SDVO_STALL_SELECT (1 << 29)
1161#define SDVO_INTERRUPT_ENABLE (1 << 26)
1162/**
1163 * 915G/GM SDVO pixel multiplier.
1164 *
1165 * Programmed value is multiplier - 1, up to 5x.
1166 *
1167 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1168 */
1169#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1170#define SDVO_PORT_MULTIPLY_SHIFT 23
1171#define SDVO_PHASE_SELECT_MASK (15 << 19)
1172#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1173#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1174#define SDVOC_GANG_MODE (1 << 16)
Eric Anholt7d573822009-01-02 13:33:00 -08001175#define SDVO_ENCODING_SDVO (0x0 << 10)
1176#define SDVO_ENCODING_HDMI (0x2 << 10)
1177/** Requird for HDMI operation */
1178#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
Jesse Barnes585fb112008-07-29 11:54:06 -07001179#define SDVO_BORDER_ENABLE (1 << 7)
Eric Anholt7d573822009-01-02 13:33:00 -08001180#define SDVO_AUDIO_ENABLE (1 << 6)
1181/** New with 965, default is to be set */
1182#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1183/** New with 965, default is to be set */
1184#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07001185#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1186#define SDVO_DETECTED (1 << 2)
1187/* Bits to be preserved when writing */
1188#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1189#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1190
1191/* DVO port control */
1192#define DVOA 0x61120
1193#define DVOB 0x61140
1194#define DVOC 0x61160
1195#define DVO_ENABLE (1 << 31)
1196#define DVO_PIPE_B_SELECT (1 << 30)
1197#define DVO_PIPE_STALL_UNUSED (0 << 28)
1198#define DVO_PIPE_STALL (1 << 28)
1199#define DVO_PIPE_STALL_TV (2 << 28)
1200#define DVO_PIPE_STALL_MASK (3 << 28)
1201#define DVO_USE_VGA_SYNC (1 << 15)
1202#define DVO_DATA_ORDER_I740 (0 << 14)
1203#define DVO_DATA_ORDER_FP (1 << 14)
1204#define DVO_VSYNC_DISABLE (1 << 11)
1205#define DVO_HSYNC_DISABLE (1 << 10)
1206#define DVO_VSYNC_TRISTATE (1 << 9)
1207#define DVO_HSYNC_TRISTATE (1 << 8)
1208#define DVO_BORDER_ENABLE (1 << 7)
1209#define DVO_DATA_ORDER_GBRG (1 << 6)
1210#define DVO_DATA_ORDER_RGGB (0 << 6)
1211#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1212#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1213#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1214#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1215#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1216#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1217#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1218#define DVO_PRESERVE_MASK (0x7<<24)
1219#define DVOA_SRCDIM 0x61124
1220#define DVOB_SRCDIM 0x61144
1221#define DVOC_SRCDIM 0x61164
1222#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1223#define DVO_SRCDIM_VERTICAL_SHIFT 0
1224
1225/* LVDS port control */
1226#define LVDS 0x61180
1227/*
1228 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1229 * the DPLL semantics change when the LVDS is assigned to that pipe.
1230 */
1231#define LVDS_PORT_EN (1 << 31)
1232/* Selects pipe B for LVDS data. Must be set on pre-965. */
1233#define LVDS_PIPEB_SELECT (1 << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08001234/* LVDS dithering flag on 965/g4x platform */
1235#define LVDS_ENABLE_DITHER (1 << 25)
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08001236/* Enable border for unscaled (or aspect-scaled) display */
1237#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07001238/*
1239 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1240 * pixel.
1241 */
1242#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1243#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1244#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1245/*
1246 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1247 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1248 * on.
1249 */
1250#define LVDS_A3_POWER_MASK (3 << 6)
1251#define LVDS_A3_POWER_DOWN (0 << 6)
1252#define LVDS_A3_POWER_UP (3 << 6)
1253/*
1254 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1255 * is set.
1256 */
1257#define LVDS_CLKB_POWER_MASK (3 << 4)
1258#define LVDS_CLKB_POWER_DOWN (0 << 4)
1259#define LVDS_CLKB_POWER_UP (3 << 4)
1260/*
1261 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1262 * setting for whether we are in dual-channel mode. The B3 pair will
1263 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1264 */
1265#define LVDS_B0B3_POWER_MASK (3 << 2)
1266#define LVDS_B0B3_POWER_DOWN (0 << 2)
1267#define LVDS_B0B3_POWER_UP (3 << 2)
1268
1269/* Panel power sequencing */
1270#define PP_STATUS 0x61200
1271#define PP_ON (1 << 31)
1272/*
1273 * Indicates that all dependencies of the panel are on:
1274 *
1275 * - PLL enabled
1276 * - pipe enabled
1277 * - LVDS/DVOB/DVOC on
1278 */
1279#define PP_READY (1 << 30)
1280#define PP_SEQUENCE_NONE (0 << 28)
1281#define PP_SEQUENCE_ON (1 << 28)
1282#define PP_SEQUENCE_OFF (2 << 28)
1283#define PP_SEQUENCE_MASK 0x30000000
1284#define PP_CONTROL 0x61204
1285#define POWER_TARGET_ON (1 << 0)
1286#define PP_ON_DELAYS 0x61208
1287#define PP_OFF_DELAYS 0x6120c
1288#define PP_DIVISOR 0x61210
1289
1290/* Panel fitting */
1291#define PFIT_CONTROL 0x61230
1292#define PFIT_ENABLE (1 << 31)
1293#define PFIT_PIPE_MASK (3 << 29)
1294#define PFIT_PIPE_SHIFT 29
1295#define VERT_INTERP_DISABLE (0 << 10)
1296#define VERT_INTERP_BILINEAR (1 << 10)
1297#define VERT_INTERP_MASK (3 << 10)
1298#define VERT_AUTO_SCALE (1 << 9)
1299#define HORIZ_INTERP_DISABLE (0 << 6)
1300#define HORIZ_INTERP_BILINEAR (1 << 6)
1301#define HORIZ_INTERP_MASK (3 << 6)
1302#define HORIZ_AUTO_SCALE (1 << 5)
1303#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001304#define PFIT_FILTER_FUZZY (0 << 24)
1305#define PFIT_SCALING_AUTO (0 << 26)
1306#define PFIT_SCALING_PROGRAMMED (1 << 26)
1307#define PFIT_SCALING_PILLAR (2 << 26)
1308#define PFIT_SCALING_LETTER (3 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07001309#define PFIT_PGM_RATIOS 0x61234
1310#define PFIT_VERT_SCALE_MASK 0xfff00000
1311#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001312/* Pre-965 */
1313#define PFIT_VERT_SCALE_SHIFT 20
1314#define PFIT_VERT_SCALE_MASK 0xfff00000
1315#define PFIT_HORIZ_SCALE_SHIFT 4
1316#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1317/* 965+ */
1318#define PFIT_VERT_SCALE_SHIFT_965 16
1319#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1320#define PFIT_HORIZ_SCALE_SHIFT_965 0
1321#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1322
Jesse Barnes585fb112008-07-29 11:54:06 -07001323#define PFIT_AUTO_RATIOS 0x61238
1324
1325/* Backlight control */
1326#define BLC_PWM_CTL 0x61254
1327#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1328#define BLC_PWM_CTL2 0x61250 /* 965+ only */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001329#define BLM_COMBINATION_MODE (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001330/*
1331 * This is the most significant 15 bits of the number of backlight cycles in a
1332 * complete cycle of the modulated backlight control.
1333 *
1334 * The actual value is this field multiplied by two.
1335 */
1336#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1337#define BLM_LEGACY_MODE (1 << 16)
1338/*
1339 * This is the number of cycles out of the backlight modulation cycle for which
1340 * the backlight is on.
1341 *
1342 * This field must be no greater than the number of cycles in the complete
1343 * backlight modulation cycle.
1344 */
1345#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1346#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1347
Jesse Barnes0eb96d62009-10-14 12:33:41 -07001348#define BLC_HIST_CTL 0x61260
1349
Jesse Barnes585fb112008-07-29 11:54:06 -07001350/* TV port control */
1351#define TV_CTL 0x68000
1352/** Enables the TV encoder */
1353# define TV_ENC_ENABLE (1 << 31)
1354/** Sources the TV encoder input from pipe B instead of A. */
1355# define TV_ENC_PIPEB_SELECT (1 << 30)
1356/** Outputs composite video (DAC A only) */
1357# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1358/** Outputs SVideo video (DAC B/C) */
1359# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1360/** Outputs Component video (DAC A/B/C) */
1361# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1362/** Outputs Composite and SVideo (DAC A/B/C) */
1363# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1364# define TV_TRILEVEL_SYNC (1 << 21)
1365/** Enables slow sync generation (945GM only) */
1366# define TV_SLOW_SYNC (1 << 20)
1367/** Selects 4x oversampling for 480i and 576p */
1368# define TV_OVERSAMPLE_4X (0 << 18)
1369/** Selects 2x oversampling for 720p and 1080i */
1370# define TV_OVERSAMPLE_2X (1 << 18)
1371/** Selects no oversampling for 1080p */
1372# define TV_OVERSAMPLE_NONE (2 << 18)
1373/** Selects 8x oversampling */
1374# define TV_OVERSAMPLE_8X (3 << 18)
1375/** Selects progressive mode rather than interlaced */
1376# define TV_PROGRESSIVE (1 << 17)
1377/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1378# define TV_PAL_BURST (1 << 16)
1379/** Field for setting delay of Y compared to C */
1380# define TV_YC_SKEW_MASK (7 << 12)
1381/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1382# define TV_ENC_SDP_FIX (1 << 11)
1383/**
1384 * Enables a fix for the 915GM only.
1385 *
1386 * Not sure what it does.
1387 */
1388# define TV_ENC_C0_FIX (1 << 10)
1389/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08001390# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001391# define TV_FUSE_STATE_MASK (3 << 4)
1392/** Read-only state that reports all features enabled */
1393# define TV_FUSE_STATE_ENABLED (0 << 4)
1394/** Read-only state that reports that Macrovision is disabled in hardware*/
1395# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1396/** Read-only state that reports that TV-out is disabled in hardware. */
1397# define TV_FUSE_STATE_DISABLED (2 << 4)
1398/** Normal operation */
1399# define TV_TEST_MODE_NORMAL (0 << 0)
1400/** Encoder test pattern 1 - combo pattern */
1401# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1402/** Encoder test pattern 2 - full screen vertical 75% color bars */
1403# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1404/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1405# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1406/** Encoder test pattern 4 - random noise */
1407# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1408/** Encoder test pattern 5 - linear color ramps */
1409# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1410/**
1411 * This test mode forces the DACs to 50% of full output.
1412 *
1413 * This is used for load detection in combination with TVDAC_SENSE_MASK
1414 */
1415# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1416# define TV_TEST_MODE_MASK (7 << 0)
1417
1418#define TV_DAC 0x68004
1419/**
1420 * Reports that DAC state change logic has reported change (RO).
1421 *
1422 * This gets cleared when TV_DAC_STATE_EN is cleared
1423*/
1424# define TVDAC_STATE_CHG (1 << 31)
1425# define TVDAC_SENSE_MASK (7 << 28)
1426/** Reports that DAC A voltage is above the detect threshold */
1427# define TVDAC_A_SENSE (1 << 30)
1428/** Reports that DAC B voltage is above the detect threshold */
1429# define TVDAC_B_SENSE (1 << 29)
1430/** Reports that DAC C voltage is above the detect threshold */
1431# define TVDAC_C_SENSE (1 << 28)
1432/**
1433 * Enables DAC state detection logic, for load-based TV detection.
1434 *
1435 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1436 * to off, for load detection to work.
1437 */
1438# define TVDAC_STATE_CHG_EN (1 << 27)
1439/** Sets the DAC A sense value to high */
1440# define TVDAC_A_SENSE_CTL (1 << 26)
1441/** Sets the DAC B sense value to high */
1442# define TVDAC_B_SENSE_CTL (1 << 25)
1443/** Sets the DAC C sense value to high */
1444# define TVDAC_C_SENSE_CTL (1 << 24)
1445/** Overrides the ENC_ENABLE and DAC voltage levels */
1446# define DAC_CTL_OVERRIDE (1 << 7)
1447/** Sets the slew rate. Must be preserved in software */
1448# define ENC_TVDAC_SLEW_FAST (1 << 6)
1449# define DAC_A_1_3_V (0 << 4)
1450# define DAC_A_1_1_V (1 << 4)
1451# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08001452# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07001453# define DAC_B_1_3_V (0 << 2)
1454# define DAC_B_1_1_V (1 << 2)
1455# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08001456# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001457# define DAC_C_1_3_V (0 << 0)
1458# define DAC_C_1_1_V (1 << 0)
1459# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08001460# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001461
1462/**
1463 * CSC coefficients are stored in a floating point format with 9 bits of
1464 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1465 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1466 * -1 (0x3) being the only legal negative value.
1467 */
1468#define TV_CSC_Y 0x68010
1469# define TV_RY_MASK 0x07ff0000
1470# define TV_RY_SHIFT 16
1471# define TV_GY_MASK 0x00000fff
1472# define TV_GY_SHIFT 0
1473
1474#define TV_CSC_Y2 0x68014
1475# define TV_BY_MASK 0x07ff0000
1476# define TV_BY_SHIFT 16
1477/**
1478 * Y attenuation for component video.
1479 *
1480 * Stored in 1.9 fixed point.
1481 */
1482# define TV_AY_MASK 0x000003ff
1483# define TV_AY_SHIFT 0
1484
1485#define TV_CSC_U 0x68018
1486# define TV_RU_MASK 0x07ff0000
1487# define TV_RU_SHIFT 16
1488# define TV_GU_MASK 0x000007ff
1489# define TV_GU_SHIFT 0
1490
1491#define TV_CSC_U2 0x6801c
1492# define TV_BU_MASK 0x07ff0000
1493# define TV_BU_SHIFT 16
1494/**
1495 * U attenuation for component video.
1496 *
1497 * Stored in 1.9 fixed point.
1498 */
1499# define TV_AU_MASK 0x000003ff
1500# define TV_AU_SHIFT 0
1501
1502#define TV_CSC_V 0x68020
1503# define TV_RV_MASK 0x0fff0000
1504# define TV_RV_SHIFT 16
1505# define TV_GV_MASK 0x000007ff
1506# define TV_GV_SHIFT 0
1507
1508#define TV_CSC_V2 0x68024
1509# define TV_BV_MASK 0x07ff0000
1510# define TV_BV_SHIFT 16
1511/**
1512 * V attenuation for component video.
1513 *
1514 * Stored in 1.9 fixed point.
1515 */
1516# define TV_AV_MASK 0x000007ff
1517# define TV_AV_SHIFT 0
1518
1519#define TV_CLR_KNOBS 0x68028
1520/** 2s-complement brightness adjustment */
1521# define TV_BRIGHTNESS_MASK 0xff000000
1522# define TV_BRIGHTNESS_SHIFT 24
1523/** Contrast adjustment, as a 2.6 unsigned floating point number */
1524# define TV_CONTRAST_MASK 0x00ff0000
1525# define TV_CONTRAST_SHIFT 16
1526/** Saturation adjustment, as a 2.6 unsigned floating point number */
1527# define TV_SATURATION_MASK 0x0000ff00
1528# define TV_SATURATION_SHIFT 8
1529/** Hue adjustment, as an integer phase angle in degrees */
1530# define TV_HUE_MASK 0x000000ff
1531# define TV_HUE_SHIFT 0
1532
1533#define TV_CLR_LEVEL 0x6802c
1534/** Controls the DAC level for black */
1535# define TV_BLACK_LEVEL_MASK 0x01ff0000
1536# define TV_BLACK_LEVEL_SHIFT 16
1537/** Controls the DAC level for blanking */
1538# define TV_BLANK_LEVEL_MASK 0x000001ff
1539# define TV_BLANK_LEVEL_SHIFT 0
1540
1541#define TV_H_CTL_1 0x68030
1542/** Number of pixels in the hsync. */
1543# define TV_HSYNC_END_MASK 0x1fff0000
1544# define TV_HSYNC_END_SHIFT 16
1545/** Total number of pixels minus one in the line (display and blanking). */
1546# define TV_HTOTAL_MASK 0x00001fff
1547# define TV_HTOTAL_SHIFT 0
1548
1549#define TV_H_CTL_2 0x68034
1550/** Enables the colorburst (needed for non-component color) */
1551# define TV_BURST_ENA (1 << 31)
1552/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1553# define TV_HBURST_START_SHIFT 16
1554# define TV_HBURST_START_MASK 0x1fff0000
1555/** Length of the colorburst */
1556# define TV_HBURST_LEN_SHIFT 0
1557# define TV_HBURST_LEN_MASK 0x0001fff
1558
1559#define TV_H_CTL_3 0x68038
1560/** End of hblank, measured in pixels minus one from start of hsync */
1561# define TV_HBLANK_END_SHIFT 16
1562# define TV_HBLANK_END_MASK 0x1fff0000
1563/** Start of hblank, measured in pixels minus one from start of hsync */
1564# define TV_HBLANK_START_SHIFT 0
1565# define TV_HBLANK_START_MASK 0x0001fff
1566
1567#define TV_V_CTL_1 0x6803c
1568/** XXX */
1569# define TV_NBR_END_SHIFT 16
1570# define TV_NBR_END_MASK 0x07ff0000
1571/** XXX */
1572# define TV_VI_END_F1_SHIFT 8
1573# define TV_VI_END_F1_MASK 0x00003f00
1574/** XXX */
1575# define TV_VI_END_F2_SHIFT 0
1576# define TV_VI_END_F2_MASK 0x0000003f
1577
1578#define TV_V_CTL_2 0x68040
1579/** Length of vsync, in half lines */
1580# define TV_VSYNC_LEN_MASK 0x07ff0000
1581# define TV_VSYNC_LEN_SHIFT 16
1582/** Offset of the start of vsync in field 1, measured in one less than the
1583 * number of half lines.
1584 */
1585# define TV_VSYNC_START_F1_MASK 0x00007f00
1586# define TV_VSYNC_START_F1_SHIFT 8
1587/**
1588 * Offset of the start of vsync in field 2, measured in one less than the
1589 * number of half lines.
1590 */
1591# define TV_VSYNC_START_F2_MASK 0x0000007f
1592# define TV_VSYNC_START_F2_SHIFT 0
1593
1594#define TV_V_CTL_3 0x68044
1595/** Enables generation of the equalization signal */
1596# define TV_EQUAL_ENA (1 << 31)
1597/** Length of vsync, in half lines */
1598# define TV_VEQ_LEN_MASK 0x007f0000
1599# define TV_VEQ_LEN_SHIFT 16
1600/** Offset of the start of equalization in field 1, measured in one less than
1601 * the number of half lines.
1602 */
1603# define TV_VEQ_START_F1_MASK 0x0007f00
1604# define TV_VEQ_START_F1_SHIFT 8
1605/**
1606 * Offset of the start of equalization in field 2, measured in one less than
1607 * the number of half lines.
1608 */
1609# define TV_VEQ_START_F2_MASK 0x000007f
1610# define TV_VEQ_START_F2_SHIFT 0
1611
1612#define TV_V_CTL_4 0x68048
1613/**
1614 * Offset to start of vertical colorburst, measured in one less than the
1615 * number of lines from vertical start.
1616 */
1617# define TV_VBURST_START_F1_MASK 0x003f0000
1618# define TV_VBURST_START_F1_SHIFT 16
1619/**
1620 * Offset to the end of vertical colorburst, measured in one less than the
1621 * number of lines from the start of NBR.
1622 */
1623# define TV_VBURST_END_F1_MASK 0x000000ff
1624# define TV_VBURST_END_F1_SHIFT 0
1625
1626#define TV_V_CTL_5 0x6804c
1627/**
1628 * Offset to start of vertical colorburst, measured in one less than the
1629 * number of lines from vertical start.
1630 */
1631# define TV_VBURST_START_F2_MASK 0x003f0000
1632# define TV_VBURST_START_F2_SHIFT 16
1633/**
1634 * Offset to the end of vertical colorburst, measured in one less than the
1635 * number of lines from the start of NBR.
1636 */
1637# define TV_VBURST_END_F2_MASK 0x000000ff
1638# define TV_VBURST_END_F2_SHIFT 0
1639
1640#define TV_V_CTL_6 0x68050
1641/**
1642 * Offset to start of vertical colorburst, measured in one less than the
1643 * number of lines from vertical start.
1644 */
1645# define TV_VBURST_START_F3_MASK 0x003f0000
1646# define TV_VBURST_START_F3_SHIFT 16
1647/**
1648 * Offset to the end of vertical colorburst, measured in one less than the
1649 * number of lines from the start of NBR.
1650 */
1651# define TV_VBURST_END_F3_MASK 0x000000ff
1652# define TV_VBURST_END_F3_SHIFT 0
1653
1654#define TV_V_CTL_7 0x68054
1655/**
1656 * Offset to start of vertical colorburst, measured in one less than the
1657 * number of lines from vertical start.
1658 */
1659# define TV_VBURST_START_F4_MASK 0x003f0000
1660# define TV_VBURST_START_F4_SHIFT 16
1661/**
1662 * Offset to the end of vertical colorburst, measured in one less than the
1663 * number of lines from the start of NBR.
1664 */
1665# define TV_VBURST_END_F4_MASK 0x000000ff
1666# define TV_VBURST_END_F4_SHIFT 0
1667
1668#define TV_SC_CTL_1 0x68060
1669/** Turns on the first subcarrier phase generation DDA */
1670# define TV_SC_DDA1_EN (1 << 31)
1671/** Turns on the first subcarrier phase generation DDA */
1672# define TV_SC_DDA2_EN (1 << 30)
1673/** Turns on the first subcarrier phase generation DDA */
1674# define TV_SC_DDA3_EN (1 << 29)
1675/** Sets the subcarrier DDA to reset frequency every other field */
1676# define TV_SC_RESET_EVERY_2 (0 << 24)
1677/** Sets the subcarrier DDA to reset frequency every fourth field */
1678# define TV_SC_RESET_EVERY_4 (1 << 24)
1679/** Sets the subcarrier DDA to reset frequency every eighth field */
1680# define TV_SC_RESET_EVERY_8 (2 << 24)
1681/** Sets the subcarrier DDA to never reset the frequency */
1682# define TV_SC_RESET_NEVER (3 << 24)
1683/** Sets the peak amplitude of the colorburst.*/
1684# define TV_BURST_LEVEL_MASK 0x00ff0000
1685# define TV_BURST_LEVEL_SHIFT 16
1686/** Sets the increment of the first subcarrier phase generation DDA */
1687# define TV_SCDDA1_INC_MASK 0x00000fff
1688# define TV_SCDDA1_INC_SHIFT 0
1689
1690#define TV_SC_CTL_2 0x68064
1691/** Sets the rollover for the second subcarrier phase generation DDA */
1692# define TV_SCDDA2_SIZE_MASK 0x7fff0000
1693# define TV_SCDDA2_SIZE_SHIFT 16
1694/** Sets the increent of the second subcarrier phase generation DDA */
1695# define TV_SCDDA2_INC_MASK 0x00007fff
1696# define TV_SCDDA2_INC_SHIFT 0
1697
1698#define TV_SC_CTL_3 0x68068
1699/** Sets the rollover for the third subcarrier phase generation DDA */
1700# define TV_SCDDA3_SIZE_MASK 0x7fff0000
1701# define TV_SCDDA3_SIZE_SHIFT 16
1702/** Sets the increent of the third subcarrier phase generation DDA */
1703# define TV_SCDDA3_INC_MASK 0x00007fff
1704# define TV_SCDDA3_INC_SHIFT 0
1705
1706#define TV_WIN_POS 0x68070
1707/** X coordinate of the display from the start of horizontal active */
1708# define TV_XPOS_MASK 0x1fff0000
1709# define TV_XPOS_SHIFT 16
1710/** Y coordinate of the display from the start of vertical active (NBR) */
1711# define TV_YPOS_MASK 0x00000fff
1712# define TV_YPOS_SHIFT 0
1713
1714#define TV_WIN_SIZE 0x68074
1715/** Horizontal size of the display window, measured in pixels*/
1716# define TV_XSIZE_MASK 0x1fff0000
1717# define TV_XSIZE_SHIFT 16
1718/**
1719 * Vertical size of the display window, measured in pixels.
1720 *
1721 * Must be even for interlaced modes.
1722 */
1723# define TV_YSIZE_MASK 0x00000fff
1724# define TV_YSIZE_SHIFT 0
1725
1726#define TV_FILTER_CTL_1 0x68080
1727/**
1728 * Enables automatic scaling calculation.
1729 *
1730 * If set, the rest of the registers are ignored, and the calculated values can
1731 * be read back from the register.
1732 */
1733# define TV_AUTO_SCALE (1 << 31)
1734/**
1735 * Disables the vertical filter.
1736 *
1737 * This is required on modes more than 1024 pixels wide */
1738# define TV_V_FILTER_BYPASS (1 << 29)
1739/** Enables adaptive vertical filtering */
1740# define TV_VADAPT (1 << 28)
1741# define TV_VADAPT_MODE_MASK (3 << 26)
1742/** Selects the least adaptive vertical filtering mode */
1743# define TV_VADAPT_MODE_LEAST (0 << 26)
1744/** Selects the moderately adaptive vertical filtering mode */
1745# define TV_VADAPT_MODE_MODERATE (1 << 26)
1746/** Selects the most adaptive vertical filtering mode */
1747# define TV_VADAPT_MODE_MOST (3 << 26)
1748/**
1749 * Sets the horizontal scaling factor.
1750 *
1751 * This should be the fractional part of the horizontal scaling factor divided
1752 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
1753 *
1754 * (src width - 1) / ((oversample * dest width) - 1)
1755 */
1756# define TV_HSCALE_FRAC_MASK 0x00003fff
1757# define TV_HSCALE_FRAC_SHIFT 0
1758
1759#define TV_FILTER_CTL_2 0x68084
1760/**
1761 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1762 *
1763 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
1764 */
1765# define TV_VSCALE_INT_MASK 0x00038000
1766# define TV_VSCALE_INT_SHIFT 15
1767/**
1768 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1769 *
1770 * \sa TV_VSCALE_INT_MASK
1771 */
1772# define TV_VSCALE_FRAC_MASK 0x00007fff
1773# define TV_VSCALE_FRAC_SHIFT 0
1774
1775#define TV_FILTER_CTL_3 0x68088
1776/**
1777 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1778 *
1779 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
1780 *
1781 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1782 */
1783# define TV_VSCALE_IP_INT_MASK 0x00038000
1784# define TV_VSCALE_IP_INT_SHIFT 15
1785/**
1786 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1787 *
1788 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1789 *
1790 * \sa TV_VSCALE_IP_INT_MASK
1791 */
1792# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
1793# define TV_VSCALE_IP_FRAC_SHIFT 0
1794
1795#define TV_CC_CONTROL 0x68090
1796# define TV_CC_ENABLE (1 << 31)
1797/**
1798 * Specifies which field to send the CC data in.
1799 *
1800 * CC data is usually sent in field 0.
1801 */
1802# define TV_CC_FID_MASK (1 << 27)
1803# define TV_CC_FID_SHIFT 27
1804/** Sets the horizontal position of the CC data. Usually 135. */
1805# define TV_CC_HOFF_MASK 0x03ff0000
1806# define TV_CC_HOFF_SHIFT 16
1807/** Sets the vertical position of the CC data. Usually 21 */
1808# define TV_CC_LINE_MASK 0x0000003f
1809# define TV_CC_LINE_SHIFT 0
1810
1811#define TV_CC_DATA 0x68094
1812# define TV_CC_RDY (1 << 31)
1813/** Second word of CC data to be transmitted. */
1814# define TV_CC_DATA_2_MASK 0x007f0000
1815# define TV_CC_DATA_2_SHIFT 16
1816/** First word of CC data to be transmitted. */
1817# define TV_CC_DATA_1_MASK 0x0000007f
1818# define TV_CC_DATA_1_SHIFT 0
1819
1820#define TV_H_LUMA_0 0x68100
1821#define TV_H_LUMA_59 0x681ec
1822#define TV_H_CHROMA_0 0x68200
1823#define TV_H_CHROMA_59 0x682ec
1824#define TV_V_LUMA_0 0x68300
1825#define TV_V_LUMA_42 0x683a8
1826#define TV_V_CHROMA_0 0x68400
1827#define TV_V_CHROMA_42 0x684a8
1828
Keith Packard040d87f2009-05-30 20:42:33 -07001829/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001830#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07001831#define DP_B 0x64100
1832#define DP_C 0x64200
1833#define DP_D 0x64300
1834
1835#define DP_PORT_EN (1 << 31)
1836#define DP_PIPEB_SELECT (1 << 30)
1837
1838/* Link training mode - select a suitable mode for each stage */
1839#define DP_LINK_TRAIN_PAT_1 (0 << 28)
1840#define DP_LINK_TRAIN_PAT_2 (1 << 28)
1841#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
1842#define DP_LINK_TRAIN_OFF (3 << 28)
1843#define DP_LINK_TRAIN_MASK (3 << 28)
1844#define DP_LINK_TRAIN_SHIFT 28
1845
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001846/* CPT Link training mode */
1847#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
1848#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
1849#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
1850#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
1851#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
1852#define DP_LINK_TRAIN_SHIFT_CPT 8
1853
Keith Packard040d87f2009-05-30 20:42:33 -07001854/* Signal voltages. These are mostly controlled by the other end */
1855#define DP_VOLTAGE_0_4 (0 << 25)
1856#define DP_VOLTAGE_0_6 (1 << 25)
1857#define DP_VOLTAGE_0_8 (2 << 25)
1858#define DP_VOLTAGE_1_2 (3 << 25)
1859#define DP_VOLTAGE_MASK (7 << 25)
1860#define DP_VOLTAGE_SHIFT 25
1861
1862/* Signal pre-emphasis levels, like voltages, the other end tells us what
1863 * they want
1864 */
1865#define DP_PRE_EMPHASIS_0 (0 << 22)
1866#define DP_PRE_EMPHASIS_3_5 (1 << 22)
1867#define DP_PRE_EMPHASIS_6 (2 << 22)
1868#define DP_PRE_EMPHASIS_9_5 (3 << 22)
1869#define DP_PRE_EMPHASIS_MASK (7 << 22)
1870#define DP_PRE_EMPHASIS_SHIFT 22
1871
1872/* How many wires to use. I guess 3 was too hard */
1873#define DP_PORT_WIDTH_1 (0 << 19)
1874#define DP_PORT_WIDTH_2 (1 << 19)
1875#define DP_PORT_WIDTH_4 (3 << 19)
1876#define DP_PORT_WIDTH_MASK (7 << 19)
1877
1878/* Mystic DPCD version 1.1 special mode */
1879#define DP_ENHANCED_FRAMING (1 << 18)
1880
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001881/* eDP */
1882#define DP_PLL_FREQ_270MHZ (0 << 16)
1883#define DP_PLL_FREQ_160MHZ (1 << 16)
1884#define DP_PLL_FREQ_MASK (3 << 16)
1885
Keith Packard040d87f2009-05-30 20:42:33 -07001886/** locked once port is enabled */
1887#define DP_PORT_REVERSAL (1 << 15)
1888
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001889/* eDP */
1890#define DP_PLL_ENABLE (1 << 14)
1891
Keith Packard040d87f2009-05-30 20:42:33 -07001892/** sends the clock on lane 15 of the PEG for debug */
1893#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
1894
1895#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001896#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07001897
1898/** limit RGB values to avoid confusing TVs */
1899#define DP_COLOR_RANGE_16_235 (1 << 8)
1900
1901/** Turn on the audio link */
1902#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
1903
1904/** vs and hs sync polarity */
1905#define DP_SYNC_VS_HIGH (1 << 4)
1906#define DP_SYNC_HS_HIGH (1 << 3)
1907
1908/** A fantasy */
1909#define DP_DETECTED (1 << 2)
1910
1911/** The aux channel provides a way to talk to the
1912 * signal sink for DDC etc. Max packet size supported
1913 * is 20 bytes in each direction, hence the 5 fixed
1914 * data registers
1915 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001916#define DPA_AUX_CH_CTL 0x64010
1917#define DPA_AUX_CH_DATA1 0x64014
1918#define DPA_AUX_CH_DATA2 0x64018
1919#define DPA_AUX_CH_DATA3 0x6401c
1920#define DPA_AUX_CH_DATA4 0x64020
1921#define DPA_AUX_CH_DATA5 0x64024
1922
Keith Packard040d87f2009-05-30 20:42:33 -07001923#define DPB_AUX_CH_CTL 0x64110
1924#define DPB_AUX_CH_DATA1 0x64114
1925#define DPB_AUX_CH_DATA2 0x64118
1926#define DPB_AUX_CH_DATA3 0x6411c
1927#define DPB_AUX_CH_DATA4 0x64120
1928#define DPB_AUX_CH_DATA5 0x64124
1929
1930#define DPC_AUX_CH_CTL 0x64210
1931#define DPC_AUX_CH_DATA1 0x64214
1932#define DPC_AUX_CH_DATA2 0x64218
1933#define DPC_AUX_CH_DATA3 0x6421c
1934#define DPC_AUX_CH_DATA4 0x64220
1935#define DPC_AUX_CH_DATA5 0x64224
1936
1937#define DPD_AUX_CH_CTL 0x64310
1938#define DPD_AUX_CH_DATA1 0x64314
1939#define DPD_AUX_CH_DATA2 0x64318
1940#define DPD_AUX_CH_DATA3 0x6431c
1941#define DPD_AUX_CH_DATA4 0x64320
1942#define DPD_AUX_CH_DATA5 0x64324
1943
1944#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
1945#define DP_AUX_CH_CTL_DONE (1 << 30)
1946#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
1947#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
1948#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
1949#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
1950#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
1951#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
1952#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
1953#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
1954#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
1955#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
1956#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
1957#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
1958#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
1959#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
1960#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
1961#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
1962#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
1963#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
1964#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
1965
1966/*
1967 * Computing GMCH M and N values for the Display Port link
1968 *
1969 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
1970 *
1971 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
1972 *
1973 * The GMCH value is used internally
1974 *
1975 * bytes_per_pixel is the number of bytes coming out of the plane,
1976 * which is after the LUTs, so we want the bytes for our color format.
1977 * For our current usage, this is always 3, one byte for R, G and B.
1978 */
1979#define PIPEA_GMCH_DATA_M 0x70050
1980#define PIPEB_GMCH_DATA_M 0x71050
1981
1982/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
1983#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
1984#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
1985
1986#define PIPE_GMCH_DATA_M_MASK (0xffffff)
1987
1988#define PIPEA_GMCH_DATA_N 0x70054
1989#define PIPEB_GMCH_DATA_N 0x71054
1990#define PIPE_GMCH_DATA_N_MASK (0xffffff)
1991
1992/*
1993 * Computing Link M and N values for the Display Port link
1994 *
1995 * Link M / N = pixel_clock / ls_clk
1996 *
1997 * (the DP spec calls pixel_clock the 'strm_clk')
1998 *
1999 * The Link value is transmitted in the Main Stream
2000 * Attributes and VB-ID.
2001 */
2002
2003#define PIPEA_DP_LINK_M 0x70060
2004#define PIPEB_DP_LINK_M 0x71060
2005#define PIPEA_DP_LINK_M_MASK (0xffffff)
2006
2007#define PIPEA_DP_LINK_N 0x70064
2008#define PIPEB_DP_LINK_N 0x71064
2009#define PIPEA_DP_LINK_N_MASK (0xffffff)
2010
Jesse Barnes585fb112008-07-29 11:54:06 -07002011/* Display & cursor control */
2012
Zhao Yakui898822c2010-01-04 16:29:30 +08002013/* dithering flag on Ironlake */
Adam Jackson0a31a442010-04-19 15:57:25 -04002014#define PIPE_ENABLE_DITHER (1 << 4)
2015#define PIPE_DITHER_TYPE_MASK (3 << 2)
2016#define PIPE_DITHER_TYPE_SPATIAL (0 << 2)
2017#define PIPE_DITHER_TYPE_ST01 (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002018/* Pipe A */
2019#define PIPEADSL 0x70000
2020#define PIPEACONF 0x70008
2021#define PIPEACONF_ENABLE (1<<31)
2022#define PIPEACONF_DISABLE 0
2023#define PIPEACONF_DOUBLE_WIDE (1<<30)
2024#define I965_PIPECONF_ACTIVE (1<<30)
2025#define PIPEACONF_SINGLE_WIDE 0
2026#define PIPEACONF_PIPE_UNLOCKED 0
2027#define PIPEACONF_PIPE_LOCKED (1<<25)
2028#define PIPEACONF_PALETTE 0
2029#define PIPEACONF_GAMMA (1<<24)
2030#define PIPECONF_FORCE_BORDER (1<<25)
2031#define PIPECONF_PROGRESSIVE (0 << 21)
2032#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2033#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
Jesse Barnes652c3932009-08-17 13:31:43 -07002034#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002035#define PIPEASTAT 0x70024
2036#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
2037#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2038#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2039#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
2040#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2041#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2042#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2043#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
2044#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2045#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2046#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2047#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2048#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2049#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
2050#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
2051#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2052#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2053#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
2054#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2055#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2056#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2057#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2058#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2059#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2060#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2061#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2062#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2063#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2064#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
Zhenyu Wang58a27472009-09-25 08:01:28 +00002065#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
2066#define PIPE_8BPC (0 << 5)
2067#define PIPE_10BPC (1 << 5)
2068#define PIPE_6BPC (2 << 5)
2069#define PIPE_12BPC (3 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -07002070
2071#define DSPARB 0x70030
2072#define DSPARB_CSTART_MASK (0x7f << 7)
2073#define DSPARB_CSTART_SHIFT 7
2074#define DSPARB_BSTART_MASK (0x7f)
2075#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08002076#define DSPARB_BEND_SHIFT 9 /* on 855 */
2077#define DSPARB_AEND_SHIFT 0
2078
2079#define DSPFW1 0x70034
Jesse Barnes0e442c62009-10-19 10:09:33 +09002080#define DSPFW_SR_SHIFT 23
Zhao Yakuid4294342010-03-22 22:45:36 +08002081#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002082#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08002083#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002084#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002085#define DSPFW_PLANEB_MASK (0x7f<<8)
2086#define DSPFW_PLANEA_MASK (0x7f)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002087#define DSPFW2 0x70038
Jesse Barnes0e442c62009-10-19 10:09:33 +09002088#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00002089#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002090#define DSPFW_PLANEC_MASK (0x7f)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002091#define DSPFW3 0x7003c
Jesse Barnes0e442c62009-10-19 10:09:33 +09002092#define DSPFW_HPLL_SR_EN (1<<31)
2093#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002094#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08002095#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2096#define DSPFW_HPLL_CURSOR_SHIFT 16
2097#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2098#define DSPFW_HPLL_SR_MASK (0x1ff)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002099
2100/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09002101#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08002102#define I915_FIFO_LINE_SIZE 64
2103#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09002104
2105#define G4X_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08002106#define I945_FIFO_SIZE 127 /* 945 & 965 */
2107#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002108#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002109#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09002110
2111#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08002112#define I915_MAX_WM 0x3f
2113
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002114#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2115#define PINEVIEW_FIFO_LINE_SIZE 64
2116#define PINEVIEW_MAX_WM 0x1ff
2117#define PINEVIEW_DFT_WM 0x3f
2118#define PINEVIEW_DFT_HPLLOFF_WM 0
2119#define PINEVIEW_GUARD_WM 10
2120#define PINEVIEW_CURSOR_FIFO 64
2121#define PINEVIEW_CURSOR_MAX_WM 0x3f
2122#define PINEVIEW_CURSOR_DFT_WM 0
2123#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08002124
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002125
2126/* define the Watermark register on Ironlake */
2127#define WM0_PIPEA_ILK 0x45100
2128#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2129#define WM0_PIPE_PLANE_SHIFT 16
2130#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2131#define WM0_PIPE_SPRITE_SHIFT 8
2132#define WM0_PIPE_CURSOR_MASK (0x1f)
2133
2134#define WM0_PIPEB_ILK 0x45104
2135#define WM1_LP_ILK 0x45108
2136#define WM1_LP_SR_EN (1<<31)
2137#define WM1_LP_LATENCY_SHIFT 24
2138#define WM1_LP_LATENCY_MASK (0x7f<<24)
2139#define WM1_LP_SR_MASK (0x1ff<<8)
2140#define WM1_LP_SR_SHIFT 8
2141#define WM1_LP_CURSOR_MASK (0x3f)
2142
2143/* Memory latency timer register */
2144#define MLTR_ILK 0x11222
2145/* the unit of memory self-refresh latency time is 0.5us */
2146#define ILK_SRLT_MASK 0x3f
2147
2148/* define the fifo size on Ironlake */
2149#define ILK_DISPLAY_FIFO 128
2150#define ILK_DISPLAY_MAXWM 64
2151#define ILK_DISPLAY_DFTWM 8
2152
2153#define ILK_DISPLAY_SR_FIFO 512
2154#define ILK_DISPLAY_MAX_SRWM 0x1ff
2155#define ILK_DISPLAY_DFT_SRWM 0x3f
2156#define ILK_CURSOR_SR_FIFO 64
2157#define ILK_CURSOR_MAX_SRWM 0x3f
2158#define ILK_CURSOR_DFT_SRWM 8
2159
2160#define ILK_FIFO_LINE_SIZE 64
2161
Jesse Barnes585fb112008-07-29 11:54:06 -07002162/*
2163 * The two pipe frame counter registers are not synchronized, so
2164 * reading a stable value is somewhat tricky. The following code
2165 * should work:
2166 *
2167 * do {
2168 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2169 * PIPE_FRAME_HIGH_SHIFT;
2170 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2171 * PIPE_FRAME_LOW_SHIFT);
2172 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2173 * PIPE_FRAME_HIGH_SHIFT);
2174 * } while (high1 != high2);
2175 * frame = (high1 << 8) | low1;
2176 */
2177#define PIPEAFRAMEHIGH 0x70040
2178#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2179#define PIPE_FRAME_HIGH_SHIFT 0
2180#define PIPEAFRAMEPIXEL 0x70044
2181#define PIPE_FRAME_LOW_MASK 0xff000000
2182#define PIPE_FRAME_LOW_SHIFT 24
2183#define PIPE_PIXEL_MASK 0x00ffffff
2184#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002185/* GM45+ just has to be different */
2186#define PIPEA_FRMCOUNT_GM45 0x70040
2187#define PIPEA_FLIPCOUNT_GM45 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07002188
2189/* Cursor A & B regs */
2190#define CURACNTR 0x70080
Jesse Barnes14b60392009-05-20 16:47:08 -04002191/* Old style CUR*CNTR flags (desktop 8xx) */
2192#define CURSOR_ENABLE 0x80000000
2193#define CURSOR_GAMMA_ENABLE 0x40000000
2194#define CURSOR_STRIDE_MASK 0x30000000
2195#define CURSOR_FORMAT_SHIFT 24
2196#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2197#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2198#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2199#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2200#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2201#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2202/* New style CUR*CNTR flags */
2203#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07002204#define CURSOR_MODE_DISABLE 0x00
2205#define CURSOR_MODE_64_32B_AX 0x07
2206#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b60392009-05-20 16:47:08 -04002207#define MCURSOR_PIPE_SELECT (1 << 28)
2208#define MCURSOR_PIPE_A 0x00
2209#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07002210#define MCURSOR_GAMMA_ENABLE (1 << 26)
2211#define CURABASE 0x70084
2212#define CURAPOS 0x70088
2213#define CURSOR_POS_MASK 0x007FF
2214#define CURSOR_POS_SIGN 0x8000
2215#define CURSOR_X_SHIFT 0
2216#define CURSOR_Y_SHIFT 16
Jesse Barnes14b60392009-05-20 16:47:08 -04002217#define CURSIZE 0x700a0
Jesse Barnes585fb112008-07-29 11:54:06 -07002218#define CURBCNTR 0x700c0
2219#define CURBBASE 0x700c4
2220#define CURBPOS 0x700c8
2221
2222/* Display A control */
2223#define DSPACNTR 0x70180
2224#define DISPLAY_PLANE_ENABLE (1<<31)
2225#define DISPLAY_PLANE_DISABLE 0
2226#define DISPPLANE_GAMMA_ENABLE (1<<30)
2227#define DISPPLANE_GAMMA_DISABLE 0
2228#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2229#define DISPPLANE_8BPP (0x2<<26)
2230#define DISPPLANE_15_16BPP (0x4<<26)
2231#define DISPPLANE_16BPP (0x5<<26)
2232#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2233#define DISPPLANE_32BPP (0x7<<26)
Kristian Høgsberga4f45cf2009-10-19 14:35:30 -04002234#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002235#define DISPPLANE_STEREO_ENABLE (1<<25)
2236#define DISPPLANE_STEREO_DISABLE 0
2237#define DISPPLANE_SEL_PIPE_MASK (1<<24)
2238#define DISPPLANE_SEL_PIPE_A 0
2239#define DISPPLANE_SEL_PIPE_B (1<<24)
2240#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2241#define DISPPLANE_SRC_KEY_DISABLE 0
2242#define DISPPLANE_LINE_DOUBLE (1<<20)
2243#define DISPPLANE_NO_LINE_DOUBLE 0
2244#define DISPPLANE_STEREO_POLARITY_FIRST 0
2245#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002246#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07002247#define DISPPLANE_TILED (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002248#define DSPAADDR 0x70184
2249#define DSPASTRIDE 0x70188
2250#define DSPAPOS 0x7018C /* reserved */
2251#define DSPASIZE 0x70190
2252#define DSPASURF 0x7019C /* 965+ only */
2253#define DSPATILEOFF 0x701A4 /* 965+ only */
2254
2255/* VBIOS flags */
2256#define SWF00 0x71410
2257#define SWF01 0x71414
2258#define SWF02 0x71418
2259#define SWF03 0x7141c
2260#define SWF04 0x71420
2261#define SWF05 0x71424
2262#define SWF06 0x71428
2263#define SWF10 0x70410
2264#define SWF11 0x70414
2265#define SWF14 0x71420
2266#define SWF30 0x72414
2267#define SWF31 0x72418
2268#define SWF32 0x7241c
2269
2270/* Pipe B */
2271#define PIPEBDSL 0x71000
2272#define PIPEBCONF 0x71008
2273#define PIPEBSTAT 0x71024
2274#define PIPEBFRAMEHIGH 0x71040
2275#define PIPEBFRAMEPIXEL 0x71044
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002276#define PIPEB_FRMCOUNT_GM45 0x71040
2277#define PIPEB_FLIPCOUNT_GM45 0x71044
2278
Jesse Barnes585fb112008-07-29 11:54:06 -07002279
2280/* Display B control */
2281#define DSPBCNTR 0x71180
2282#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2283#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2284#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2285#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
2286#define DSPBADDR 0x71184
2287#define DSPBSTRIDE 0x71188
2288#define DSPBPOS 0x7118C
2289#define DSPBSIZE 0x71190
2290#define DSPBSURF 0x7119C
2291#define DSPBTILEOFF 0x711A4
2292
2293/* VBIOS regs */
2294#define VGACNTRL 0x71400
2295# define VGA_DISP_DISABLE (1 << 31)
2296# define VGA_2X_MODE (1 << 30)
2297# define VGA_PIPE_B_SELECT (1 << 29)
2298
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002299/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002300
2301#define CPU_VGACNTRL 0x41000
2302
2303#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
2304#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
2305#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
2306#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
2307#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
2308#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
2309#define DIGITAL_PORTA_NO_DETECT (0 << 0)
2310#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
2311#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
2312
2313/* refresh rate hardware control */
2314#define RR_HW_CTL 0x45300
2315#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
2316#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
2317
2318#define FDI_PLL_BIOS_0 0x46000
2319#define FDI_PLL_BIOS_1 0x46004
2320#define FDI_PLL_BIOS_2 0x46008
2321#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
2322#define DISPLAY_PORT_PLL_BIOS_1 0x46010
2323#define DISPLAY_PORT_PLL_BIOS_2 0x46014
2324
Eric Anholt8956c8b2010-03-18 13:21:14 -07002325#define PCH_DSPCLK_GATE_D 0x42020
2326# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
2327# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
2328
2329#define PCH_3DCGDIS0 0x46020
2330# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
2331# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
2332
Zhenyu Wangb9055052009-06-05 15:38:38 +08002333#define FDI_PLL_FREQ_CTL 0x46030
2334#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
2335#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
2336#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
2337
2338
2339#define PIPEA_DATA_M1 0x60030
2340#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
2341#define TU_SIZE_MASK 0x7e000000
2342#define PIPEA_DATA_M1_OFFSET 0
2343#define PIPEA_DATA_N1 0x60034
2344#define PIPEA_DATA_N1_OFFSET 0
2345
2346#define PIPEA_DATA_M2 0x60038
2347#define PIPEA_DATA_M2_OFFSET 0
2348#define PIPEA_DATA_N2 0x6003c
2349#define PIPEA_DATA_N2_OFFSET 0
2350
2351#define PIPEA_LINK_M1 0x60040
2352#define PIPEA_LINK_M1_OFFSET 0
2353#define PIPEA_LINK_N1 0x60044
2354#define PIPEA_LINK_N1_OFFSET 0
2355
2356#define PIPEA_LINK_M2 0x60048
2357#define PIPEA_LINK_M2_OFFSET 0
2358#define PIPEA_LINK_N2 0x6004c
2359#define PIPEA_LINK_N2_OFFSET 0
2360
2361/* PIPEB timing regs are same start from 0x61000 */
2362
2363#define PIPEB_DATA_M1 0x61030
2364#define PIPEB_DATA_M1_OFFSET 0
2365#define PIPEB_DATA_N1 0x61034
2366#define PIPEB_DATA_N1_OFFSET 0
2367
2368#define PIPEB_DATA_M2 0x61038
2369#define PIPEB_DATA_M2_OFFSET 0
2370#define PIPEB_DATA_N2 0x6103c
2371#define PIPEB_DATA_N2_OFFSET 0
2372
2373#define PIPEB_LINK_M1 0x61040
2374#define PIPEB_LINK_M1_OFFSET 0
2375#define PIPEB_LINK_N1 0x61044
2376#define PIPEB_LINK_N1_OFFSET 0
2377
2378#define PIPEB_LINK_M2 0x61048
2379#define PIPEB_LINK_M2_OFFSET 0
2380#define PIPEB_LINK_N2 0x6104c
2381#define PIPEB_LINK_N2_OFFSET 0
2382
2383/* CPU panel fitter */
2384#define PFA_CTL_1 0x68080
2385#define PFB_CTL_1 0x68880
2386#define PF_ENABLE (1<<31)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08002387#define PF_FILTER_MASK (3<<23)
2388#define PF_FILTER_PROGRAMMED (0<<23)
2389#define PF_FILTER_MED_3x3 (1<<23)
2390#define PF_FILTER_EDGE_ENHANCE (2<<23)
2391#define PF_FILTER_EDGE_SOFTEN (3<<23)
Zhenyu Wang249c0e62009-07-24 01:00:29 +08002392#define PFA_WIN_SZ 0x68074
2393#define PFB_WIN_SZ 0x68874
Zhenyu Wang8dd81a32009-09-19 14:54:09 +08002394#define PFA_WIN_POS 0x68070
2395#define PFB_WIN_POS 0x68870
Zhenyu Wangb9055052009-06-05 15:38:38 +08002396
2397/* legacy palette */
2398#define LGC_PALETTE_A 0x4a000
2399#define LGC_PALETTE_B 0x4a800
2400
2401/* interrupts */
2402#define DE_MASTER_IRQ_CONTROL (1 << 31)
2403#define DE_SPRITEB_FLIP_DONE (1 << 29)
2404#define DE_SPRITEA_FLIP_DONE (1 << 28)
2405#define DE_PLANEB_FLIP_DONE (1 << 27)
2406#define DE_PLANEA_FLIP_DONE (1 << 26)
2407#define DE_PCU_EVENT (1 << 25)
2408#define DE_GTT_FAULT (1 << 24)
2409#define DE_POISON (1 << 23)
2410#define DE_PERFORM_COUNTER (1 << 22)
2411#define DE_PCH_EVENT (1 << 21)
2412#define DE_AUX_CHANNEL_A (1 << 20)
2413#define DE_DP_A_HOTPLUG (1 << 19)
2414#define DE_GSE (1 << 18)
2415#define DE_PIPEB_VBLANK (1 << 15)
2416#define DE_PIPEB_EVEN_FIELD (1 << 14)
2417#define DE_PIPEB_ODD_FIELD (1 << 13)
2418#define DE_PIPEB_LINE_COMPARE (1 << 12)
2419#define DE_PIPEB_VSYNC (1 << 11)
2420#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
2421#define DE_PIPEA_VBLANK (1 << 7)
2422#define DE_PIPEA_EVEN_FIELD (1 << 6)
2423#define DE_PIPEA_ODD_FIELD (1 << 5)
2424#define DE_PIPEA_LINE_COMPARE (1 << 4)
2425#define DE_PIPEA_VSYNC (1 << 3)
2426#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
2427
2428#define DEISR 0x44000
2429#define DEIMR 0x44004
2430#define DEIIR 0x44008
2431#define DEIER 0x4400c
2432
2433/* GT interrupt */
Jesse Barnese552eb72010-04-21 11:39:23 -07002434#define GT_PIPE_NOTIFY (1 << 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002435#define GT_SYNC_STATUS (1 << 2)
2436#define GT_USER_INTERRUPT (1 << 0)
Zou Nan haid1b851f2010-05-21 09:08:57 +08002437#define GT_BSD_USER_INTERRUPT (1 << 5)
2438
Zhenyu Wangb9055052009-06-05 15:38:38 +08002439
2440#define GTISR 0x44010
2441#define GTIMR 0x44014
2442#define GTIIR 0x44018
2443#define GTIER 0x4401c
2444
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002445#define ILK_DISPLAY_CHICKEN2 0x42004
2446#define ILK_DPARB_GATE (1<<22)
2447#define ILK_VSDPFD_FULL (1<<21)
2448#define ILK_DSPCLK_GATE 0x42020
2449#define ILK_DPARB_CLK_GATE (1<<5)
2450
Zhenyu Wang553bd142009-09-02 10:57:52 +08002451#define DISP_ARB_CTL 0x45000
2452#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002453#define DISP_FBC_WM_DIS (1<<15)
Zhenyu Wang553bd142009-09-02 10:57:52 +08002454
Zhenyu Wangb9055052009-06-05 15:38:38 +08002455/* PCH */
2456
2457/* south display engine interrupt */
2458#define SDE_CRT_HOTPLUG (1 << 11)
2459#define SDE_PORTD_HOTPLUG (1 << 10)
2460#define SDE_PORTC_HOTPLUG (1 << 9)
2461#define SDE_PORTB_HOTPLUG (1 << 8)
2462#define SDE_SDVOB_HOTPLUG (1 << 6)
Zhenyu Wangc6501562009-11-03 18:57:21 +00002463#define SDE_HOTPLUG_MASK (0xf << 8)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002464/* CPT */
2465#define SDE_CRT_HOTPLUG_CPT (1 << 19)
2466#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
2467#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
2468#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002469
2470#define SDEISR 0xc4000
2471#define SDEIMR 0xc4004
2472#define SDEIIR 0xc4008
2473#define SDEIER 0xc400c
2474
2475/* digital port hotplug */
2476#define PCH_PORT_HOTPLUG 0xc4030
2477#define PORTD_HOTPLUG_ENABLE (1 << 20)
2478#define PORTD_PULSE_DURATION_2ms (0)
2479#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
2480#define PORTD_PULSE_DURATION_6ms (2 << 18)
2481#define PORTD_PULSE_DURATION_100ms (3 << 18)
2482#define PORTD_HOTPLUG_NO_DETECT (0)
2483#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
2484#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
2485#define PORTC_HOTPLUG_ENABLE (1 << 12)
2486#define PORTC_PULSE_DURATION_2ms (0)
2487#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
2488#define PORTC_PULSE_DURATION_6ms (2 << 10)
2489#define PORTC_PULSE_DURATION_100ms (3 << 10)
2490#define PORTC_HOTPLUG_NO_DETECT (0)
2491#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
2492#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
2493#define PORTB_HOTPLUG_ENABLE (1 << 4)
2494#define PORTB_PULSE_DURATION_2ms (0)
2495#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
2496#define PORTB_PULSE_DURATION_6ms (2 << 2)
2497#define PORTB_PULSE_DURATION_100ms (3 << 2)
2498#define PORTB_HOTPLUG_NO_DETECT (0)
2499#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
2500#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
2501
2502#define PCH_GPIOA 0xc5010
2503#define PCH_GPIOB 0xc5014
2504#define PCH_GPIOC 0xc5018
2505#define PCH_GPIOD 0xc501c
2506#define PCH_GPIOE 0xc5020
2507#define PCH_GPIOF 0xc5024
2508
Eric Anholtf0217c42009-12-01 11:56:30 -08002509#define PCH_GMBUS0 0xc5100
2510#define PCH_GMBUS1 0xc5104
2511#define PCH_GMBUS2 0xc5108
2512#define PCH_GMBUS3 0xc510c
2513#define PCH_GMBUS4 0xc5110
2514#define PCH_GMBUS5 0xc5120
2515
Zhenyu Wangb9055052009-06-05 15:38:38 +08002516#define PCH_DPLL_A 0xc6014
2517#define PCH_DPLL_B 0xc6018
2518
2519#define PCH_FPA0 0xc6040
2520#define PCH_FPA1 0xc6044
2521#define PCH_FPB0 0xc6048
2522#define PCH_FPB1 0xc604c
2523
2524#define PCH_DPLL_TEST 0xc606c
2525
2526#define PCH_DREF_CONTROL 0xC6200
2527#define DREF_CONTROL_MASK 0x7fc3
2528#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
2529#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
2530#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
2531#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
2532#define DREF_SSC_SOURCE_DISABLE (0<<11)
2533#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08002534#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002535#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
2536#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
2537#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08002538#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002539#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
2540#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
2541#define DREF_SSC4_DOWNSPREAD (0<<6)
2542#define DREF_SSC4_CENTERSPREAD (1<<6)
2543#define DREF_SSC1_DISABLE (0<<1)
2544#define DREF_SSC1_ENABLE (1<<1)
2545#define DREF_SSC4_DISABLE (0)
2546#define DREF_SSC4_ENABLE (1)
2547
2548#define PCH_RAWCLK_FREQ 0xc6204
2549#define FDL_TP1_TIMER_SHIFT 12
2550#define FDL_TP1_TIMER_MASK (3<<12)
2551#define FDL_TP2_TIMER_SHIFT 10
2552#define FDL_TP2_TIMER_MASK (3<<10)
2553#define RAWCLK_FREQ_MASK 0x3ff
2554
2555#define PCH_DPLL_TMR_CFG 0xc6208
2556
2557#define PCH_SSC4_PARMS 0xc6210
2558#define PCH_SSC4_AUX_PARMS 0xc6214
2559
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002560#define PCH_DPLL_SEL 0xc7000
2561#define TRANSA_DPLL_ENABLE (1<<3)
2562#define TRANSA_DPLLB_SEL (1<<0)
2563#define TRANSA_DPLLA_SEL 0
2564#define TRANSB_DPLL_ENABLE (1<<7)
2565#define TRANSB_DPLLB_SEL (1<<4)
2566#define TRANSB_DPLLA_SEL (0)
2567#define TRANSC_DPLL_ENABLE (1<<11)
2568#define TRANSC_DPLLB_SEL (1<<8)
2569#define TRANSC_DPLLA_SEL (0)
2570
Zhenyu Wangb9055052009-06-05 15:38:38 +08002571/* transcoder */
2572
2573#define TRANS_HTOTAL_A 0xe0000
2574#define TRANS_HTOTAL_SHIFT 16
2575#define TRANS_HACTIVE_SHIFT 0
2576#define TRANS_HBLANK_A 0xe0004
2577#define TRANS_HBLANK_END_SHIFT 16
2578#define TRANS_HBLANK_START_SHIFT 0
2579#define TRANS_HSYNC_A 0xe0008
2580#define TRANS_HSYNC_END_SHIFT 16
2581#define TRANS_HSYNC_START_SHIFT 0
2582#define TRANS_VTOTAL_A 0xe000c
2583#define TRANS_VTOTAL_SHIFT 16
2584#define TRANS_VACTIVE_SHIFT 0
2585#define TRANS_VBLANK_A 0xe0010
2586#define TRANS_VBLANK_END_SHIFT 16
2587#define TRANS_VBLANK_START_SHIFT 0
2588#define TRANS_VSYNC_A 0xe0014
2589#define TRANS_VSYNC_END_SHIFT 16
2590#define TRANS_VSYNC_START_SHIFT 0
2591
2592#define TRANSA_DATA_M1 0xe0030
2593#define TRANSA_DATA_N1 0xe0034
2594#define TRANSA_DATA_M2 0xe0038
2595#define TRANSA_DATA_N2 0xe003c
2596#define TRANSA_DP_LINK_M1 0xe0040
2597#define TRANSA_DP_LINK_N1 0xe0044
2598#define TRANSA_DP_LINK_M2 0xe0048
2599#define TRANSA_DP_LINK_N2 0xe004c
2600
2601#define TRANS_HTOTAL_B 0xe1000
2602#define TRANS_HBLANK_B 0xe1004
2603#define TRANS_HSYNC_B 0xe1008
2604#define TRANS_VTOTAL_B 0xe100c
2605#define TRANS_VBLANK_B 0xe1010
2606#define TRANS_VSYNC_B 0xe1014
2607
2608#define TRANSB_DATA_M1 0xe1030
2609#define TRANSB_DATA_N1 0xe1034
2610#define TRANSB_DATA_M2 0xe1038
2611#define TRANSB_DATA_N2 0xe103c
2612#define TRANSB_DP_LINK_M1 0xe1040
2613#define TRANSB_DP_LINK_N1 0xe1044
2614#define TRANSB_DP_LINK_M2 0xe1048
2615#define TRANSB_DP_LINK_N2 0xe104c
2616
2617#define TRANSACONF 0xf0008
2618#define TRANSBCONF 0xf1008
2619#define TRANS_DISABLE (0<<31)
2620#define TRANS_ENABLE (1<<31)
2621#define TRANS_STATE_MASK (1<<30)
2622#define TRANS_STATE_DISABLE (0<<30)
2623#define TRANS_STATE_ENABLE (1<<30)
2624#define TRANS_FSYNC_DELAY_HB1 (0<<27)
2625#define TRANS_FSYNC_DELAY_HB2 (1<<27)
2626#define TRANS_FSYNC_DELAY_HB3 (2<<27)
2627#define TRANS_FSYNC_DELAY_HB4 (3<<27)
2628#define TRANS_DP_AUDIO_ONLY (1<<26)
2629#define TRANS_DP_VIDEO_AUDIO (0<<26)
2630#define TRANS_PROGRESSIVE (0<<21)
2631#define TRANS_8BPC (0<<5)
2632#define TRANS_10BPC (1<<5)
2633#define TRANS_6BPC (2<<5)
2634#define TRANS_12BPC (3<<5)
2635
2636#define FDI_RXA_CHICKEN 0xc200c
2637#define FDI_RXB_CHICKEN 0xc2010
2638#define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
2639
2640/* CPU: FDI_TX */
2641#define FDI_TXA_CTL 0x60100
2642#define FDI_TXB_CTL 0x61100
2643#define FDI_TX_DISABLE (0<<31)
2644#define FDI_TX_ENABLE (1<<31)
2645#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
2646#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
2647#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
2648#define FDI_LINK_TRAIN_NONE (3<<28)
2649#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
2650#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
2651#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
2652#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
2653#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
2654#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
2655#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
2656#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002657/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
2658 SNB has different settings. */
2659/* SNB A-stepping */
2660#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
2661#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
2662#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
2663#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
2664/* SNB B-stepping */
2665#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
2666#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
2667#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
2668#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
2669#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002670#define FDI_DP_PORT_WIDTH_X1 (0<<19)
2671#define FDI_DP_PORT_WIDTH_X2 (1<<19)
2672#define FDI_DP_PORT_WIDTH_X3 (2<<19)
2673#define FDI_DP_PORT_WIDTH_X4 (3<<19)
2674#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002675/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002676#define FDI_TX_PLL_ENABLE (1<<14)
2677/* both Tx and Rx */
2678#define FDI_SCRAMBLING_ENABLE (0<<7)
2679#define FDI_SCRAMBLING_DISABLE (1<<7)
2680
2681/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
2682#define FDI_RXA_CTL 0xf000c
2683#define FDI_RXB_CTL 0xf100c
2684#define FDI_RX_ENABLE (1<<31)
2685#define FDI_RX_DISABLE (0<<31)
2686/* train, dp width same as FDI_TX */
2687#define FDI_DP_PORT_WIDTH_X8 (7<<19)
2688#define FDI_8BPC (0<<16)
2689#define FDI_10BPC (1<<16)
2690#define FDI_6BPC (2<<16)
2691#define FDI_12BPC (3<<16)
2692#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
2693#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
2694#define FDI_RX_PLL_ENABLE (1<<13)
2695#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
2696#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
2697#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
2698#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
2699#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
2700#define FDI_SEL_RAWCLK (0<<4)
2701#define FDI_SEL_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002702/* CPT */
2703#define FDI_AUTO_TRAINING (1<<10)
2704#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
2705#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
2706#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
2707#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
2708#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002709
2710#define FDI_RXA_MISC 0xf0010
2711#define FDI_RXB_MISC 0xf1010
2712#define FDI_RXA_TUSIZE1 0xf0030
2713#define FDI_RXA_TUSIZE2 0xf0038
2714#define FDI_RXB_TUSIZE1 0xf1030
2715#define FDI_RXB_TUSIZE2 0xf1038
2716
2717/* FDI_RX interrupt register format */
2718#define FDI_RX_INTER_LANE_ALIGN (1<<10)
2719#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
2720#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
2721#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
2722#define FDI_RX_FS_CODE_ERR (1<<6)
2723#define FDI_RX_FE_CODE_ERR (1<<5)
2724#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
2725#define FDI_RX_HDCP_LINK_FAIL (1<<3)
2726#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
2727#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
2728#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
2729
2730#define FDI_RXA_IIR 0xf0014
2731#define FDI_RXA_IMR 0xf0018
2732#define FDI_RXB_IIR 0xf1014
2733#define FDI_RXB_IMR 0xf1018
2734
2735#define FDI_PLL_CTL_1 0xfe000
2736#define FDI_PLL_CTL_2 0xfe004
2737
2738/* CRT */
2739#define PCH_ADPA 0xe1100
2740#define ADPA_TRANS_SELECT_MASK (1<<30)
2741#define ADPA_TRANS_A_SELECT 0
2742#define ADPA_TRANS_B_SELECT (1<<30)
2743#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2744#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2745#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2746#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2747#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2748#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2749#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2750#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2751#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2752#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2753#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2754#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2755#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2756#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2757#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2758#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2759#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2760#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2761#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2762
2763/* or SDVOB */
2764#define HDMIB 0xe1140
2765#define PORT_ENABLE (1 << 31)
2766#define TRANSCODER_A (0)
2767#define TRANSCODER_B (1 << 30)
2768#define COLOR_FORMAT_8bpc (0)
2769#define COLOR_FORMAT_12bpc (3 << 26)
2770#define SDVOB_HOTPLUG_ENABLE (1 << 23)
2771#define SDVO_ENCODING (0)
2772#define TMDS_ENCODING (2 << 10)
2773#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
Zhenyu Wang467b2002010-05-12 11:02:14 +08002774/* CPT */
2775#define HDMI_MODE_SELECT (1 << 9)
2776#define DVI_MODE_SELECT (0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002777#define SDVOB_BORDER_ENABLE (1 << 7)
2778#define AUDIO_ENABLE (1 << 6)
2779#define VSYNC_ACTIVE_HIGH (1 << 4)
2780#define HSYNC_ACTIVE_HIGH (1 << 3)
2781#define PORT_DETECTED (1 << 2)
2782
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002783/* PCH SDVOB multiplex with HDMIB */
2784#define PCH_SDVOB HDMIB
2785
Zhenyu Wangb9055052009-06-05 15:38:38 +08002786#define HDMIC 0xe1150
2787#define HDMID 0xe1160
2788
2789#define PCH_LVDS 0xe1180
2790#define LVDS_DETECTED (1 << 1)
2791
2792#define BLC_PWM_CPU_CTL2 0x48250
2793#define PWM_ENABLE (1 << 31)
2794#define PWM_PIPE_A (0 << 29)
2795#define PWM_PIPE_B (1 << 29)
2796#define BLC_PWM_CPU_CTL 0x48254
2797
2798#define BLC_PWM_PCH_CTL1 0xc8250
2799#define PWM_PCH_ENABLE (1 << 31)
2800#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
2801#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
2802#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
2803#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
2804
2805#define BLC_PWM_PCH_CTL2 0xc8254
2806
2807#define PCH_PP_STATUS 0xc7200
2808#define PCH_PP_CONTROL 0xc7204
2809#define EDP_FORCE_VDD (1 << 3)
2810#define EDP_BLC_ENABLE (1 << 2)
2811#define PANEL_POWER_RESET (1 << 1)
2812#define PANEL_POWER_OFF (0 << 0)
2813#define PANEL_POWER_ON (1 << 0)
2814#define PCH_PP_ON_DELAYS 0xc7208
2815#define EDP_PANEL (1 << 30)
2816#define PCH_PP_OFF_DELAYS 0xc720c
2817#define PCH_PP_DIVISOR 0xc7210
2818
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002819#define PCH_DP_B 0xe4100
2820#define PCH_DPB_AUX_CH_CTL 0xe4110
2821#define PCH_DPB_AUX_CH_DATA1 0xe4114
2822#define PCH_DPB_AUX_CH_DATA2 0xe4118
2823#define PCH_DPB_AUX_CH_DATA3 0xe411c
2824#define PCH_DPB_AUX_CH_DATA4 0xe4120
2825#define PCH_DPB_AUX_CH_DATA5 0xe4124
2826
2827#define PCH_DP_C 0xe4200
2828#define PCH_DPC_AUX_CH_CTL 0xe4210
2829#define PCH_DPC_AUX_CH_DATA1 0xe4214
2830#define PCH_DPC_AUX_CH_DATA2 0xe4218
2831#define PCH_DPC_AUX_CH_DATA3 0xe421c
2832#define PCH_DPC_AUX_CH_DATA4 0xe4220
2833#define PCH_DPC_AUX_CH_DATA5 0xe4224
2834
2835#define PCH_DP_D 0xe4300
2836#define PCH_DPD_AUX_CH_CTL 0xe4310
2837#define PCH_DPD_AUX_CH_DATA1 0xe4314
2838#define PCH_DPD_AUX_CH_DATA2 0xe4318
2839#define PCH_DPD_AUX_CH_DATA3 0xe431c
2840#define PCH_DPD_AUX_CH_DATA4 0xe4320
2841#define PCH_DPD_AUX_CH_DATA5 0xe4324
2842
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002843/* CPT */
2844#define PORT_TRANS_A_SEL_CPT 0
2845#define PORT_TRANS_B_SEL_CPT (1<<29)
2846#define PORT_TRANS_C_SEL_CPT (2<<29)
2847#define PORT_TRANS_SEL_MASK (3<<29)
2848
2849#define TRANS_DP_CTL_A 0xe0300
2850#define TRANS_DP_CTL_B 0xe1300
2851#define TRANS_DP_CTL_C 0xe2300
2852#define TRANS_DP_OUTPUT_ENABLE (1<<31)
2853#define TRANS_DP_PORT_SEL_B (0<<29)
2854#define TRANS_DP_PORT_SEL_C (1<<29)
2855#define TRANS_DP_PORT_SEL_D (2<<29)
2856#define TRANS_DP_PORT_SEL_MASK (3<<29)
2857#define TRANS_DP_AUDIO_ONLY (1<<26)
2858#define TRANS_DP_ENH_FRAMING (1<<18)
2859#define TRANS_DP_8BPC (0<<9)
2860#define TRANS_DP_10BPC (1<<9)
2861#define TRANS_DP_6BPC (2<<9)
2862#define TRANS_DP_12BPC (3<<9)
2863#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
2864#define TRANS_DP_VSYNC_ACTIVE_LOW 0
2865#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
2866#define TRANS_DP_HSYNC_ACTIVE_LOW 0
2867
2868/* SNB eDP training params */
2869/* SNB A-stepping */
2870#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
2871#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
2872#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
2873#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
2874/* SNB B-stepping */
2875#define EDP_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
2876#define EDP_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
2877#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
2878#define EDP_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
2879#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
2880
Jesse Barnes585fb112008-07-29 11:54:06 -07002881#endif /* _I915_REG_H_ */