blob: d9e7c4023677180d7b05ea4c3dbd35135f9ff8c0 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2007 Dave Airlied
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24/*
25 * Authors: Dave Airlied <airlied@linux.ie>
26 * Ben Skeggs <darktama@iinet.net.au>
27 * Jeremy Kolb <jkolb@brandeis.edu>
28 */
29
Ben Skeggsebb945a2012-07-20 08:17:34 +100030#include <core/engine.h>
Chris Metcalf3e2b7562013-02-01 13:44:33 -050031#include <linux/swiotlb.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100032
Ben Skeggsebb945a2012-07-20 08:17:34 +100033#include <subdev/fb.h>
34#include <subdev/vm.h>
35#include <subdev/bar.h>
36
37#include "nouveau_drm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100038#include "nouveau_dma.h"
Ben Skeggsd375e7d52012-04-30 13:30:00 +100039#include "nouveau_fence.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100040
Ben Skeggsebb945a2012-07-20 08:17:34 +100041#include "nouveau_bo.h"
42#include "nouveau_ttm.h"
43#include "nouveau_gem.h"
Maarten Maathuisa5106042009-12-26 21:46:36 +010044
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100045/*
46 * NV10-NV40 tiling helpers
47 */
48
49static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100050nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
51 u32 addr, u32 size, u32 pitch, u32 flags)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100052{
Ben Skeggs77145f12012-07-31 16:16:21 +100053 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +100054 int i = reg - drm->tile.reg;
55 struct nouveau_fb *pfb = nouveau_fb(drm->device);
56 struct nouveau_fb_tile *tile = &pfb->tile.region[i];
57 struct nouveau_engine *engine;
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100058
Ben Skeggsebb945a2012-07-20 08:17:34 +100059 nouveau_fence_unref(&reg->fence);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100060
61 if (tile->pitch)
Ben Skeggsebb945a2012-07-20 08:17:34 +100062 pfb->tile.fini(pfb, i, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100063
64 if (pitch)
Ben Skeggsebb945a2012-07-20 08:17:34 +100065 pfb->tile.init(pfb, i, addr, size, pitch, flags, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100066
Ben Skeggsebb945a2012-07-20 08:17:34 +100067 pfb->tile.prog(pfb, i, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100068
Ben Skeggsebb945a2012-07-20 08:17:34 +100069 if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_GR)))
70 engine->tile_prog(engine, i);
71 if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_MPEG)))
72 engine->tile_prog(engine, i);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100073}
74
Ben Skeggsebb945a2012-07-20 08:17:34 +100075static struct nouveau_drm_tile *
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100076nv10_bo_get_tile_region(struct drm_device *dev, int i)
77{
Ben Skeggs77145f12012-07-31 16:16:21 +100078 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +100079 struct nouveau_drm_tile *tile = &drm->tile.reg[i];
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100080
Ben Skeggsebb945a2012-07-20 08:17:34 +100081 spin_lock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100082
83 if (!tile->used &&
84 (!tile->fence || nouveau_fence_done(tile->fence)))
85 tile->used = true;
86 else
87 tile = NULL;
88
Ben Skeggsebb945a2012-07-20 08:17:34 +100089 spin_unlock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100090 return tile;
91}
92
93static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100094nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
95 struct nouveau_fence *fence)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100096{
Ben Skeggs77145f12012-07-31 16:16:21 +100097 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100098
99 if (tile) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000100 spin_lock(&drm->tile.lock);
Ben Skeggs5d216f62013-11-13 10:23:46 +1000101 tile->fence = nouveau_fence_ref(fence);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000102 tile->used = false;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000103 spin_unlock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000104 }
105}
106
Ben Skeggsebb945a2012-07-20 08:17:34 +1000107static struct nouveau_drm_tile *
108nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
109 u32 size, u32 pitch, u32 flags)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000110{
Ben Skeggs77145f12012-07-31 16:16:21 +1000111 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000112 struct nouveau_fb *pfb = nouveau_fb(drm->device);
113 struct nouveau_drm_tile *tile, *found = NULL;
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000114 int i;
115
Ben Skeggsebb945a2012-07-20 08:17:34 +1000116 for (i = 0; i < pfb->tile.regions; i++) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000117 tile = nv10_bo_get_tile_region(dev, i);
118
119 if (pitch && !found) {
120 found = tile;
121 continue;
122
Ben Skeggsebb945a2012-07-20 08:17:34 +1000123 } else if (tile && pfb->tile.region[i].pitch) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000124 /* Kill an unused tile region. */
125 nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
126 }
127
128 nv10_bo_put_tile_region(dev, tile, NULL);
129 }
130
131 if (found)
132 nv10_bo_update_tile_region(dev, found, addr, size,
133 pitch, flags);
134 return found;
135}
136
Ben Skeggs6ee73862009-12-11 19:24:15 +1000137static void
138nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
139{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000140 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
141 struct drm_device *dev = drm->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000142 struct nouveau_bo *nvbo = nouveau_bo(bo);
143
David Herrmann55fb74a2013-10-02 10:15:17 +0200144 if (unlikely(nvbo->gem.filp))
Ben Skeggs6ee73862009-12-11 19:24:15 +1000145 DRM_ERROR("bo %p still attached to GEM object\n", bo);
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200146 WARN_ON(nvbo->pin_refcnt > 0);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000147 nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000148 kfree(nvbo);
149}
150
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100151static void
Ben Skeggsdb5c8e22011-02-10 13:41:01 +1000152nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
Ben Skeggsf91bac52011-06-06 14:15:46 +1000153 int *align, int *size)
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100154{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000155 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
156 struct nouveau_device *device = nv_device(drm->device);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100157
Ben Skeggsebb945a2012-07-20 08:17:34 +1000158 if (device->card_type < NV_50) {
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000159 if (nvbo->tile_mode) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000160 if (device->chipset >= 0x40) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100161 *align = 65536;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000162 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100163
Ben Skeggsebb945a2012-07-20 08:17:34 +1000164 } else if (device->chipset >= 0x30) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100165 *align = 32768;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000166 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100167
Ben Skeggsebb945a2012-07-20 08:17:34 +1000168 } else if (device->chipset >= 0x20) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100169 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000170 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100171
Ben Skeggsebb945a2012-07-20 08:17:34 +1000172 } else if (device->chipset >= 0x10) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100173 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000174 *size = roundup(*size, 32 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100175 }
176 }
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000177 } else {
Ben Skeggsf91bac52011-06-06 14:15:46 +1000178 *size = roundup(*size, (1 << nvbo->page_shift));
179 *align = max((1 << nvbo->page_shift), *align);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100180 }
181
Maarten Maathuis1c7059e2009-12-25 18:51:17 +0100182 *size = roundup(*size, PAGE_SIZE);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100183}
184
Ben Skeggs6ee73862009-12-11 19:24:15 +1000185int
Ben Skeggs7375c952011-06-07 14:21:29 +1000186nouveau_bo_new(struct drm_device *dev, int size, int align,
187 uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
Dave Airlie22b33e82012-04-02 11:53:06 +0100188 struct sg_table *sg,
Ben Skeggs7375c952011-06-07 14:21:29 +1000189 struct nouveau_bo **pnvbo)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000190{
Ben Skeggs77145f12012-07-31 16:16:21 +1000191 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000192 struct nouveau_bo *nvbo;
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500193 size_t acc_size;
Ben Skeggsf91bac52011-06-06 14:15:46 +1000194 int ret;
Dave Airlie22b33e82012-04-02 11:53:06 +0100195 int type = ttm_bo_type_device;
Maarten Lankhorst35095f72013-07-27 10:17:12 +0200196 int lpg_shift = 12;
197 int max_size;
198
Ben Skeggs3ee6f5b2014-08-10 04:10:20 +1000199 if (drm->client.vm)
200 lpg_shift = drm->client.vm->vmm->lpg_shift;
Maarten Lankhorst35095f72013-07-27 10:17:12 +0200201 max_size = INT_MAX & ~((1 << lpg_shift) - 1);
Maarten Lankhorst0108bc82013-07-07 10:40:19 +0200202
203 if (size <= 0 || size > max_size) {
204 nv_warn(drm, "skipped size %x\n", (u32)size);
205 return -EINVAL;
206 }
Dave Airlie22b33e82012-04-02 11:53:06 +0100207
208 if (sg)
209 type = ttm_bo_type_sg;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000210
211 nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
212 if (!nvbo)
213 return -ENOMEM;
214 INIT_LIST_HEAD(&nvbo->head);
215 INIT_LIST_HEAD(&nvbo->entry);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000216 INIT_LIST_HEAD(&nvbo->vma_list);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000217 nvbo->tile_mode = tile_mode;
218 nvbo->tile_flags = tile_flags;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000219 nvbo->bo.bdev = &drm->ttm.bdev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000220
Ben Skeggsf91bac52011-06-06 14:15:46 +1000221 nvbo->page_shift = 12;
Ben Skeggs3ee6f5b2014-08-10 04:10:20 +1000222 if (drm->client.vm) {
Ben Skeggsf91bac52011-06-06 14:15:46 +1000223 if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
Ben Skeggs3ee6f5b2014-08-10 04:10:20 +1000224 nvbo->page_shift = drm->client.vm->vmm->lpg_shift;
Ben Skeggsf91bac52011-06-06 14:15:46 +1000225 }
226
227 nouveau_bo_fixup_align(nvbo, flags, &align, &size);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000228 nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
229 nouveau_bo_placement_set(nvbo, flags, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000230
Ben Skeggsebb945a2012-07-20 08:17:34 +1000231 acc_size = ttm_bo_dma_acc_size(&drm->ttm.bdev, size,
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500232 sizeof(struct nouveau_bo));
233
Ben Skeggsebb945a2012-07-20 08:17:34 +1000234 ret = ttm_bo_init(&drm->ttm.bdev, &nvbo->bo, size,
Dave Airlie22b33e82012-04-02 11:53:06 +0100235 type, &nvbo->placement,
Marcin Slusarz0b91c4a2012-11-06 21:49:51 +0000236 align >> PAGE_SHIFT, false, NULL, acc_size, sg,
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000237 nouveau_bo_del_ttm);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000238 if (ret) {
239 /* ttm will call nouveau_bo_del_ttm if it fails.. */
240 return ret;
241 }
242
Ben Skeggs6ee73862009-12-11 19:24:15 +1000243 *pnvbo = nvbo;
244 return 0;
245}
246
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100247static void
248set_placement_list(uint32_t *pl, unsigned *n, uint32_t type, uint32_t flags)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000249{
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100250 *n = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000251
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100252 if (type & TTM_PL_FLAG_VRAM)
253 pl[(*n)++] = TTM_PL_FLAG_VRAM | flags;
254 if (type & TTM_PL_FLAG_TT)
255 pl[(*n)++] = TTM_PL_FLAG_TT | flags;
256 if (type & TTM_PL_FLAG_SYSTEM)
257 pl[(*n)++] = TTM_PL_FLAG_SYSTEM | flags;
258}
Ben Skeggs37cb3e082009-12-16 16:22:42 +1000259
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200260static void
261set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
262{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000263 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
264 struct nouveau_fb *pfb = nouveau_fb(drm->device);
Ben Skeggsdceef5d2013-03-04 13:01:21 +1000265 u32 vram_pages = pfb->ram->size >> PAGE_SHIFT;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200266
Ilia Mirkin4a0ff752013-09-05 04:45:02 -0400267 if ((nv_device(drm->device)->card_type == NV_10 ||
268 nv_device(drm->device)->card_type == NV_11) &&
Francisco Jerez812f2192011-02-03 01:49:33 +0100269 nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
Francisco Jerez4beb1162011-11-06 21:21:28 +0100270 nvbo->bo.mem.num_pages < vram_pages / 4) {
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200271 /*
272 * Make sure that the color and depth buffers are handled
273 * by independent memory controller units. Up to a 9x
274 * speed up when alpha-blending and depth-test are enabled
275 * at the same time.
276 */
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200277 if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
278 nvbo->placement.fpfn = vram_pages / 2;
279 nvbo->placement.lpfn = ~0;
280 } else {
281 nvbo->placement.fpfn = 0;
282 nvbo->placement.lpfn = vram_pages / 2;
283 }
284 }
285}
286
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100287void
288nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
289{
290 struct ttm_placement *pl = &nvbo->placement;
291 uint32_t flags = TTM_PL_MASK_CACHING |
292 (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
293
294 pl->placement = nvbo->placements;
295 set_placement_list(nvbo->placements, &pl->num_placement,
296 type, flags);
297
298 pl->busy_placement = nvbo->busy_placements;
299 set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
300 type | busy, flags);
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200301
302 set_placement_range(nvbo, type);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000303}
304
305int
306nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype)
307{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000308 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000309 struct ttm_buffer_object *bo = &nvbo->bo;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100310 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000311
Thierry Redingee3939e2014-07-21 13:15:51 +0200312 ret = ttm_bo_reserve(bo, false, false, false, NULL);
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100313 if (ret)
314 goto out;
315
Ben Skeggs6ee73862009-12-11 19:24:15 +1000316 if (nvbo->pin_refcnt && !(memtype & (1 << bo->mem.mem_type))) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000317 NV_ERROR(drm, "bo %p pinned elsewhere: 0x%08x vs 0x%08x\n", bo,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000318 1 << bo->mem.mem_type, memtype);
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100319 ret = -EINVAL;
320 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000321 }
322
323 if (nvbo->pin_refcnt++)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000324 goto out;
325
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100326 nouveau_bo_placement_set(nvbo, memtype, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000327
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000328 ret = nouveau_bo_validate(nvbo, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000329 if (ret == 0) {
330 switch (bo->mem.mem_type) {
331 case TTM_PL_VRAM:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000332 drm->gem.vram_available -= bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000333 break;
334 case TTM_PL_TT:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000335 drm->gem.gart_available -= bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000336 break;
337 default:
338 break;
339 }
340 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000341out:
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100342 ttm_bo_unreserve(bo);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000343 return ret;
344}
345
346int
347nouveau_bo_unpin(struct nouveau_bo *nvbo)
348{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000349 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000350 struct ttm_buffer_object *bo = &nvbo->bo;
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200351 int ret, ref;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000352
Thierry Redingee3939e2014-07-21 13:15:51 +0200353 ret = ttm_bo_reserve(bo, false, false, false, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000354 if (ret)
355 return ret;
356
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200357 ref = --nvbo->pin_refcnt;
358 WARN_ON_ONCE(ref < 0);
359 if (ref)
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100360 goto out;
361
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100362 nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000363
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000364 ret = nouveau_bo_validate(nvbo, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000365 if (ret == 0) {
366 switch (bo->mem.mem_type) {
367 case TTM_PL_VRAM:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000368 drm->gem.vram_available += bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000369 break;
370 case TTM_PL_TT:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000371 drm->gem.gart_available += bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000372 break;
373 default:
374 break;
375 }
376 }
377
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100378out:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000379 ttm_bo_unreserve(bo);
380 return ret;
381}
382
383int
384nouveau_bo_map(struct nouveau_bo *nvbo)
385{
386 int ret;
387
Thierry Redingee3939e2014-07-21 13:15:51 +0200388 ret = ttm_bo_reserve(&nvbo->bo, false, false, false, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000389 if (ret)
390 return ret;
391
392 ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
393 ttm_bo_unreserve(&nvbo->bo);
394 return ret;
395}
396
397void
398nouveau_bo_unmap(struct nouveau_bo *nvbo)
399{
Ben Skeggs9d59e8a2010-08-27 13:04:41 +1000400 if (nvbo)
401 ttm_bo_kunmap(&nvbo->kmap);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000402}
403
Ben Skeggs7a45d762010-11-22 08:50:27 +1000404int
405nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000406 bool no_wait_gpu)
Ben Skeggs7a45d762010-11-22 08:50:27 +1000407{
408 int ret;
409
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000410 ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement,
411 interruptible, no_wait_gpu);
Ben Skeggs7a45d762010-11-22 08:50:27 +1000412 if (ret)
413 return ret;
414
415 return 0;
416}
417
Ben Skeggs6ee73862009-12-11 19:24:15 +1000418u16
419nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index)
420{
421 bool is_iomem;
422 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
423 mem = &mem[index];
424 if (is_iomem)
425 return ioread16_native((void __force __iomem *)mem);
426 else
427 return *mem;
428}
429
430void
431nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
432{
433 bool is_iomem;
434 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
435 mem = &mem[index];
436 if (is_iomem)
437 iowrite16_native(val, (void __force __iomem *)mem);
438 else
439 *mem = val;
440}
441
442u32
443nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
444{
445 bool is_iomem;
446 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
447 mem = &mem[index];
448 if (is_iomem)
449 return ioread32_native((void __force __iomem *)mem);
450 else
451 return *mem;
452}
453
454void
455nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
456{
457 bool is_iomem;
458 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
459 mem = &mem[index];
460 if (is_iomem)
461 iowrite32_native(val, (void __force __iomem *)mem);
462 else
463 *mem = val;
464}
465
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400466static struct ttm_tt *
Ben Skeggsebb945a2012-07-20 08:17:34 +1000467nouveau_ttm_tt_create(struct ttm_bo_device *bdev, unsigned long size,
468 uint32_t page_flags, struct page *dummy_read)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000469{
Max Filippovdf1b4b92012-10-14 01:58:26 +0400470#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +1000471 struct nouveau_drm *drm = nouveau_bdev(bdev);
472 struct drm_device *dev = drm->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000473
Ben Skeggsebb945a2012-07-20 08:17:34 +1000474 if (drm->agp.stat == ENABLED) {
475 return ttm_agp_tt_create(bdev, dev->agp->bridge, size,
476 page_flags, dummy_read);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000477 }
Max Filippovdf1b4b92012-10-14 01:58:26 +0400478#endif
Ben Skeggs6ee73862009-12-11 19:24:15 +1000479
Ben Skeggsebb945a2012-07-20 08:17:34 +1000480 return nouveau_sgdma_create_ttm(bdev, size, page_flags, dummy_read);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000481}
482
483static int
484nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
485{
486 /* We'll do this from user space. */
487 return 0;
488}
489
490static int
491nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
492 struct ttm_mem_type_manager *man)
493{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000494 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000495
496 switch (type) {
497 case TTM_PL_SYSTEM:
498 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
499 man->available_caching = TTM_PL_MASK_CACHING;
500 man->default_caching = TTM_PL_FLAG_CACHED;
501 break;
502 case TTM_PL_VRAM:
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900503 man->flags = TTM_MEMTYPE_FLAG_FIXED |
504 TTM_MEMTYPE_FLAG_MAPPABLE;
505 man->available_caching = TTM_PL_FLAG_UNCACHED |
506 TTM_PL_FLAG_WC;
507 man->default_caching = TTM_PL_FLAG_WC;
508
Ben Skeggsebb945a2012-07-20 08:17:34 +1000509 if (nv_device(drm->device)->card_type >= NV_50) {
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900510 /* Some BARs do not support being ioremapped WC */
511 if (nouveau_bar(drm->device)->iomap_uncached) {
512 man->available_caching = TTM_PL_FLAG_UNCACHED;
513 man->default_caching = TTM_PL_FLAG_UNCACHED;
514 }
515
Ben Skeggs573a2a32010-08-25 15:26:04 +1000516 man->func = &nouveau_vram_manager;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000517 man->io_reserve_fastpath = false;
518 man->use_io_reserve_lru = true;
519 } else {
Ben Skeggs573a2a32010-08-25 15:26:04 +1000520 man->func = &ttm_bo_manager_func;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000521 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000522 break;
523 case TTM_PL_TT:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000524 if (nv_device(drm->device)->card_type >= NV_50)
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000525 man->func = &nouveau_gart_manager;
526 else
Ben Skeggsebb945a2012-07-20 08:17:34 +1000527 if (drm->agp.stat != ENABLED)
Ben Skeggs3863c9b2012-07-14 19:09:17 +1000528 man->func = &nv04_gart_manager;
529 else
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000530 man->func = &ttm_bo_manager_func;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000531
532 if (drm->agp.stat == ENABLED) {
Jerome Glissef32f02f2010-04-09 14:39:25 +0200533 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
Francisco Jereza3d487e2010-11-20 22:11:22 +0100534 man->available_caching = TTM_PL_FLAG_UNCACHED |
535 TTM_PL_FLAG_WC;
536 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000537 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000538 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
539 TTM_MEMTYPE_FLAG_CMA;
540 man->available_caching = TTM_PL_MASK_CACHING;
541 man->default_caching = TTM_PL_FLAG_CACHED;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000542 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000543
Ben Skeggs6ee73862009-12-11 19:24:15 +1000544 break;
545 default:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000546 return -EINVAL;
547 }
548 return 0;
549}
550
551static void
552nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
553{
554 struct nouveau_bo *nvbo = nouveau_bo(bo);
555
556 switch (bo->mem.mem_type) {
Francisco Jerez22fbd532009-12-11 18:40:17 +0100557 case TTM_PL_VRAM:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100558 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
559 TTM_PL_FLAG_SYSTEM);
Francisco Jerez22fbd532009-12-11 18:40:17 +0100560 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000561 default:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100562 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000563 break;
564 }
Francisco Jerez22fbd532009-12-11 18:40:17 +0100565
566 *pl = nvbo->placement;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000567}
568
569
Ben Skeggs6ee73862009-12-11 19:24:15 +1000570static int
Ben Skeggs49981042012-08-06 19:38:25 +1000571nve0_bo_move_init(struct nouveau_channel *chan, u32 handle)
572{
573 int ret = RING_SPACE(chan, 2);
574 if (ret == 0) {
575 BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
Ben Skeggs00fc6f62013-07-09 14:20:15 +1000576 OUT_RING (chan, handle & 0x0000ffff);
Ben Skeggs49981042012-08-06 19:38:25 +1000577 FIRE_RING (chan);
578 }
579 return ret;
580}
581
582static int
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000583nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
584 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
585{
586 struct nouveau_mem *node = old_mem->mm_node;
587 int ret = RING_SPACE(chan, 10);
588 if (ret == 0) {
Ben Skeggs6d597022012-04-01 21:09:13 +1000589 BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000590 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
591 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
592 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
593 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
594 OUT_RING (chan, PAGE_SIZE);
595 OUT_RING (chan, PAGE_SIZE);
596 OUT_RING (chan, PAGE_SIZE);
597 OUT_RING (chan, new_mem->num_pages);
Ben Skeggs6d597022012-04-01 21:09:13 +1000598 BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000599 }
600 return ret;
601}
602
603static int
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000604nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle)
605{
606 int ret = RING_SPACE(chan, 2);
607 if (ret == 0) {
608 BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
609 OUT_RING (chan, handle);
610 }
611 return ret;
612}
613
614static int
Ben Skeggs1a460982012-05-04 15:17:28 +1000615nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
616 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
617{
618 struct nouveau_mem *node = old_mem->mm_node;
619 u64 src_offset = node->vma[0].offset;
620 u64 dst_offset = node->vma[1].offset;
621 u32 page_count = new_mem->num_pages;
622 int ret;
623
624 page_count = new_mem->num_pages;
625 while (page_count) {
626 int line_count = (page_count > 8191) ? 8191 : page_count;
627
628 ret = RING_SPACE(chan, 11);
629 if (ret)
630 return ret;
631
632 BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8);
633 OUT_RING (chan, upper_32_bits(src_offset));
634 OUT_RING (chan, lower_32_bits(src_offset));
635 OUT_RING (chan, upper_32_bits(dst_offset));
636 OUT_RING (chan, lower_32_bits(dst_offset));
637 OUT_RING (chan, PAGE_SIZE);
638 OUT_RING (chan, PAGE_SIZE);
639 OUT_RING (chan, PAGE_SIZE);
640 OUT_RING (chan, line_count);
641 BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
642 OUT_RING (chan, 0x00000110);
643
644 page_count -= line_count;
645 src_offset += (PAGE_SIZE * line_count);
646 dst_offset += (PAGE_SIZE * line_count);
647 }
648
649 return 0;
650}
651
652static int
Ben Skeggs183720b2010-12-09 15:17:10 +1000653nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
654 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
655{
Ben Skeggsd2f966662011-06-06 20:54:42 +1000656 struct nouveau_mem *node = old_mem->mm_node;
657 u64 src_offset = node->vma[0].offset;
658 u64 dst_offset = node->vma[1].offset;
Ben Skeggs183720b2010-12-09 15:17:10 +1000659 u32 page_count = new_mem->num_pages;
660 int ret;
661
Ben Skeggs183720b2010-12-09 15:17:10 +1000662 page_count = new_mem->num_pages;
663 while (page_count) {
664 int line_count = (page_count > 2047) ? 2047 : page_count;
665
666 ret = RING_SPACE(chan, 12);
667 if (ret)
668 return ret;
669
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000670 BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2);
Ben Skeggs183720b2010-12-09 15:17:10 +1000671 OUT_RING (chan, upper_32_bits(dst_offset));
672 OUT_RING (chan, lower_32_bits(dst_offset));
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000673 BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6);
Ben Skeggs183720b2010-12-09 15:17:10 +1000674 OUT_RING (chan, upper_32_bits(src_offset));
675 OUT_RING (chan, lower_32_bits(src_offset));
676 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
677 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
678 OUT_RING (chan, PAGE_SIZE); /* line_length */
679 OUT_RING (chan, line_count);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000680 BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
Ben Skeggs183720b2010-12-09 15:17:10 +1000681 OUT_RING (chan, 0x00100110);
682
683 page_count -= line_count;
684 src_offset += (PAGE_SIZE * line_count);
685 dst_offset += (PAGE_SIZE * line_count);
686 }
687
688 return 0;
689}
690
691static int
Ben Skeggsfdf53242012-05-04 15:15:12 +1000692nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
693 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
694{
695 struct nouveau_mem *node = old_mem->mm_node;
696 u64 src_offset = node->vma[0].offset;
697 u64 dst_offset = node->vma[1].offset;
698 u32 page_count = new_mem->num_pages;
699 int ret;
700
701 page_count = new_mem->num_pages;
702 while (page_count) {
703 int line_count = (page_count > 8191) ? 8191 : page_count;
704
705 ret = RING_SPACE(chan, 11);
706 if (ret)
707 return ret;
708
709 BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
710 OUT_RING (chan, upper_32_bits(src_offset));
711 OUT_RING (chan, lower_32_bits(src_offset));
712 OUT_RING (chan, upper_32_bits(dst_offset));
713 OUT_RING (chan, lower_32_bits(dst_offset));
714 OUT_RING (chan, PAGE_SIZE);
715 OUT_RING (chan, PAGE_SIZE);
716 OUT_RING (chan, PAGE_SIZE);
717 OUT_RING (chan, line_count);
718 BEGIN_NV04(chan, NvSubCopy, 0x0300, 1);
719 OUT_RING (chan, 0x00000110);
720
721 page_count -= line_count;
722 src_offset += (PAGE_SIZE * line_count);
723 dst_offset += (PAGE_SIZE * line_count);
724 }
725
726 return 0;
727}
728
729static int
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000730nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
731 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
732{
733 struct nouveau_mem *node = old_mem->mm_node;
734 int ret = RING_SPACE(chan, 7);
735 if (ret == 0) {
736 BEGIN_NV04(chan, NvSubCopy, 0x0320, 6);
737 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
738 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
739 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
740 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
741 OUT_RING (chan, 0x00000000 /* COPY */);
742 OUT_RING (chan, new_mem->num_pages << PAGE_SHIFT);
743 }
744 return ret;
745}
746
747static int
Ben Skeggs4c193d22012-05-04 14:21:15 +1000748nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
749 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
750{
751 struct nouveau_mem *node = old_mem->mm_node;
752 int ret = RING_SPACE(chan, 7);
753 if (ret == 0) {
754 BEGIN_NV04(chan, NvSubCopy, 0x0304, 6);
755 OUT_RING (chan, new_mem->num_pages << PAGE_SHIFT);
756 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
757 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
758 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
759 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
760 OUT_RING (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */);
761 }
762 return ret;
763}
764
765static int
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000766nv50_bo_move_init(struct nouveau_channel *chan, u32 handle)
767{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000768 int ret = RING_SPACE(chan, 6);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000769 if (ret == 0) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000770 BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
771 OUT_RING (chan, handle);
772 BEGIN_NV04(chan, NvSubCopy, 0x0180, 3);
773 OUT_RING (chan, NvNotify0);
774 OUT_RING (chan, NvDmaFB);
775 OUT_RING (chan, NvDmaFB);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000776 }
777
778 return ret;
779}
780
781static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000782nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
783 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000784{
Ben Skeggsd2f966662011-06-06 20:54:42 +1000785 struct nouveau_mem *node = old_mem->mm_node;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000786 u64 length = (new_mem->num_pages << PAGE_SHIFT);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000787 u64 src_offset = node->vma[0].offset;
788 u64 dst_offset = node->vma[1].offset;
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100789 int src_tiled = !!node->memtype;
790 int dst_tiled = !!((struct nouveau_mem *)new_mem->mm_node)->memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000791 int ret;
792
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000793 while (length) {
794 u32 amount, stride, height;
795
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100796 ret = RING_SPACE(chan, 18 + 6 * (src_tiled + dst_tiled));
797 if (ret)
798 return ret;
799
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000800 amount = min(length, (u64)(4 * 1024 * 1024));
801 stride = 16 * 4;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000802 height = amount / stride;
803
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100804 if (src_tiled) {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000805 BEGIN_NV04(chan, NvSubCopy, 0x0200, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000806 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000807 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000808 OUT_RING (chan, stride);
809 OUT_RING (chan, height);
810 OUT_RING (chan, 1);
811 OUT_RING (chan, 0);
812 OUT_RING (chan, 0);
813 } else {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000814 BEGIN_NV04(chan, NvSubCopy, 0x0200, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000815 OUT_RING (chan, 1);
816 }
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100817 if (dst_tiled) {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000818 BEGIN_NV04(chan, NvSubCopy, 0x021c, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000819 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000820 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000821 OUT_RING (chan, stride);
822 OUT_RING (chan, height);
823 OUT_RING (chan, 1);
824 OUT_RING (chan, 0);
825 OUT_RING (chan, 0);
826 } else {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000827 BEGIN_NV04(chan, NvSubCopy, 0x021c, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000828 OUT_RING (chan, 1);
829 }
830
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000831 BEGIN_NV04(chan, NvSubCopy, 0x0238, 2);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000832 OUT_RING (chan, upper_32_bits(src_offset));
833 OUT_RING (chan, upper_32_bits(dst_offset));
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000834 BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000835 OUT_RING (chan, lower_32_bits(src_offset));
836 OUT_RING (chan, lower_32_bits(dst_offset));
837 OUT_RING (chan, stride);
838 OUT_RING (chan, stride);
839 OUT_RING (chan, stride);
840 OUT_RING (chan, height);
841 OUT_RING (chan, 0x00000101);
842 OUT_RING (chan, 0x00000000);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000843 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000844 OUT_RING (chan, 0);
845
846 length -= amount;
847 src_offset += amount;
848 dst_offset += amount;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000849 }
850
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000851 return 0;
852}
853
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000854static int
855nv04_bo_move_init(struct nouveau_channel *chan, u32 handle)
856{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000857 int ret = RING_SPACE(chan, 4);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000858 if (ret == 0) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000859 BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
860 OUT_RING (chan, handle);
861 BEGIN_NV04(chan, NvSubCopy, 0x0180, 1);
862 OUT_RING (chan, NvNotify0);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000863 }
864
865 return ret;
866}
867
Ben Skeggsa6704782011-02-16 09:10:20 +1000868static inline uint32_t
869nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
870 struct nouveau_channel *chan, struct ttm_mem_reg *mem)
871{
872 if (mem->mem_type == TTM_PL_TT)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000873 return NvDmaTT;
874 return NvDmaFB;
Ben Skeggsa6704782011-02-16 09:10:20 +1000875}
876
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000877static int
878nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
879 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
880{
Ben Skeggsd961db72010-08-05 10:48:18 +1000881 u32 src_offset = old_mem->start << PAGE_SHIFT;
882 u32 dst_offset = new_mem->start << PAGE_SHIFT;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000883 u32 page_count = new_mem->num_pages;
884 int ret;
885
886 ret = RING_SPACE(chan, 3);
887 if (ret)
888 return ret;
889
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000890 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000891 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
892 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));
893
Ben Skeggs6ee73862009-12-11 19:24:15 +1000894 page_count = new_mem->num_pages;
895 while (page_count) {
896 int line_count = (page_count > 2047) ? 2047 : page_count;
897
Ben Skeggs6ee73862009-12-11 19:24:15 +1000898 ret = RING_SPACE(chan, 11);
899 if (ret)
900 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000901
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000902 BEGIN_NV04(chan, NvSubCopy,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000903 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000904 OUT_RING (chan, src_offset);
905 OUT_RING (chan, dst_offset);
906 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
907 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
908 OUT_RING (chan, PAGE_SIZE); /* line_length */
909 OUT_RING (chan, line_count);
910 OUT_RING (chan, 0x00000101);
911 OUT_RING (chan, 0x00000000);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000912 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000913 OUT_RING (chan, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000914
915 page_count -= line_count;
916 src_offset += (PAGE_SIZE * line_count);
917 dst_offset += (PAGE_SIZE * line_count);
918 }
919
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000920 return 0;
921}
922
923static int
Ben Skeggs3c57d852013-11-22 10:35:25 +1000924nouveau_bo_move_prep(struct nouveau_drm *drm, struct ttm_buffer_object *bo,
925 struct ttm_mem_reg *mem)
Ben Skeggsd2f966662011-06-06 20:54:42 +1000926{
Ben Skeggs3c57d852013-11-22 10:35:25 +1000927 struct nouveau_mem *old_node = bo->mem.mm_node;
928 struct nouveau_mem *new_node = mem->mm_node;
929 u64 size = (u64)mem->num_pages << PAGE_SHIFT;
Ben Skeggsd2f966662011-06-06 20:54:42 +1000930 int ret;
931
Ben Skeggs3ee6f5b2014-08-10 04:10:20 +1000932 ret = nouveau_vm_get(drm->client.vm, size, old_node->page_shift,
Ben Skeggs3c57d852013-11-22 10:35:25 +1000933 NV_MEM_ACCESS_RW, &old_node->vma[0]);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000934 if (ret)
935 return ret;
936
Ben Skeggs3ee6f5b2014-08-10 04:10:20 +1000937 ret = nouveau_vm_get(drm->client.vm, size, new_node->page_shift,
Ben Skeggs3c57d852013-11-22 10:35:25 +1000938 NV_MEM_ACCESS_RW, &old_node->vma[1]);
939 if (ret) {
940 nouveau_vm_put(&old_node->vma[0]);
941 return ret;
942 }
943
944 nouveau_vm_map(&old_node->vma[0], old_node);
945 nouveau_vm_map(&old_node->vma[1], new_node);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000946 return 0;
947}
948
949static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000950nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000951 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000952{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000953 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Dave Jones1934a2a2013-09-17 17:26:34 -0400954 struct nouveau_channel *chan = drm->ttm.chan;
Ben Skeggs35b81412013-11-22 10:39:57 +1000955 struct nouveau_fence *fence;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000956 int ret;
957
Ben Skeggsd2f966662011-06-06 20:54:42 +1000958 /* create temporary vmas for the transfer and attach them to the
959 * old nouveau_mem node, these will get cleaned up after ttm has
960 * destroyed the ttm_mem_reg
Ben Skeggs3425df42011-02-10 11:22:12 +1000961 */
Ben Skeggsebb945a2012-07-20 08:17:34 +1000962 if (nv_device(drm->device)->card_type >= NV_50) {
Ben Skeggs3c57d852013-11-22 10:35:25 +1000963 ret = nouveau_bo_move_prep(drm, bo, new_mem);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000964 if (ret)
Ben Skeggs3c57d852013-11-22 10:35:25 +1000965 return ret;
Ben Skeggs3425df42011-02-10 11:22:12 +1000966 }
967
Ben Skeggs3c57d852013-11-22 10:35:25 +1000968 mutex_lock_nested(&chan->cli->mutex, SINGLE_DEPTH_NESTING);
Ben Skeggs35b81412013-11-22 10:39:57 +1000969 ret = nouveau_fence_sync(bo->sync_obj, chan);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000970 if (ret == 0) {
Ben Skeggs35b81412013-11-22 10:39:57 +1000971 ret = drm->ttm.move(chan, bo, &bo->mem, new_mem);
972 if (ret == 0) {
973 ret = nouveau_fence_new(chan, false, &fence);
974 if (ret == 0) {
975 ret = ttm_bo_move_accel_cleanup(bo, fence,
976 evict,
977 no_wait_gpu,
978 new_mem);
979 nouveau_fence_unref(&fence);
980 }
981 }
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000982 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000983 mutex_unlock(&chan->cli->mutex);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000984 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000985}
986
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000987void
Ben Skeggs49981042012-08-06 19:38:25 +1000988nouveau_bo_move_init(struct nouveau_drm *drm)
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000989{
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000990 static const struct {
991 const char *name;
Ben Skeggs1a460982012-05-04 15:17:28 +1000992 int engine;
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000993 u32 oclass;
994 int (*exec)(struct nouveau_channel *,
995 struct ttm_buffer_object *,
996 struct ttm_mem_reg *, struct ttm_mem_reg *);
997 int (*init)(struct nouveau_channel *, u32 handle);
998 } _methods[] = {
Ben Skeggs00fc6f62013-07-09 14:20:15 +1000999 { "COPY", 4, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
Ben Skeggs49981042012-08-06 19:38:25 +10001000 { "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs1a460982012-05-04 15:17:28 +10001001 { "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
1002 { "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
1003 { "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
1004 { "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
1005 { "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
1006 { "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
1007 { "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
Ben Skeggs5490e5d2012-05-04 14:34:16 +10001008 {},
Ben Skeggs1a460982012-05-04 15:17:28 +10001009 { "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init },
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001010 }, *mthd = _methods;
1011 const char *name = "CPU";
1012 int ret;
1013
1014 do {
Ben Skeggsebb945a2012-07-20 08:17:34 +10001015 struct nouveau_object *object;
Ben Skeggs49981042012-08-06 19:38:25 +10001016 struct nouveau_channel *chan;
Ben Skeggs1a460982012-05-04 15:17:28 +10001017 u32 handle = (mthd->engine << 16) | mthd->oclass;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001018
Ben Skeggs00fc6f62013-07-09 14:20:15 +10001019 if (mthd->engine)
Ben Skeggs49981042012-08-06 19:38:25 +10001020 chan = drm->cechan;
1021 else
1022 chan = drm->channel;
1023 if (chan == NULL)
1024 continue;
1025
1026 ret = nouveau_object_new(nv_object(drm), chan->handle, handle,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001027 mthd->oclass, NULL, 0, &object);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001028 if (ret == 0) {
Ben Skeggs1a460982012-05-04 15:17:28 +10001029 ret = mthd->init(chan, handle);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001030 if (ret) {
Ben Skeggs49981042012-08-06 19:38:25 +10001031 nouveau_object_del(nv_object(drm),
Ben Skeggsebb945a2012-07-20 08:17:34 +10001032 chan->handle, handle);
1033 continue;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001034 }
Ben Skeggsebb945a2012-07-20 08:17:34 +10001035
1036 drm->ttm.move = mthd->exec;
Ben Skeggs1bb3f6a2013-07-08 10:40:35 +10001037 drm->ttm.chan = chan;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001038 name = mthd->name;
1039 break;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001040 }
1041 } while ((++mthd)->exec);
1042
Ben Skeggsebb945a2012-07-20 08:17:34 +10001043 NV_INFO(drm, "MM: using %s for buffer copies\n", name);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001044}
1045
Ben Skeggs6ee73862009-12-11 19:24:15 +10001046static int
1047nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001048 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001049{
1050 u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
1051 struct ttm_placement placement;
1052 struct ttm_mem_reg tmp_mem;
1053 int ret;
1054
1055 placement.fpfn = placement.lpfn = 0;
1056 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +01001057 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001058
1059 tmp_mem = *new_mem;
1060 tmp_mem.mm_node = NULL;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001061 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001062 if (ret)
1063 return ret;
1064
1065 ret = ttm_tt_bind(bo->ttm, &tmp_mem);
1066 if (ret)
1067 goto out;
1068
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001069 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001070 if (ret)
1071 goto out;
1072
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001073 ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001074out:
Ben Skeggs42311ff2010-08-04 12:07:08 +10001075 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001076 return ret;
1077}
1078
1079static int
1080nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001081 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001082{
1083 u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
1084 struct ttm_placement placement;
1085 struct ttm_mem_reg tmp_mem;
1086 int ret;
1087
1088 placement.fpfn = placement.lpfn = 0;
1089 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +01001090 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001091
1092 tmp_mem = *new_mem;
1093 tmp_mem.mm_node = NULL;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001094 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001095 if (ret)
1096 return ret;
1097
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001098 ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001099 if (ret)
1100 goto out;
1101
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001102 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001103 if (ret)
1104 goto out;
1105
1106out:
Ben Skeggs42311ff2010-08-04 12:07:08 +10001107 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001108 return ret;
1109}
1110
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001111static void
1112nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem)
1113{
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001114 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001115 struct nouveau_vma *vma;
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001116
Ben Skeggs9f1feed2012-01-25 15:34:22 +10001117 /* ttm can now (stupidly) pass the driver bos it didn't create... */
1118 if (bo->destroy != nouveau_bo_del_ttm)
1119 return;
1120
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001121 list_for_each_entry(vma, &nvbo->vma_list, head) {
Ben Skeggs2e2cfbe2013-11-15 11:56:49 +10001122 if (new_mem && new_mem->mem_type != TTM_PL_SYSTEM &&
1123 (new_mem->mem_type == TTM_PL_VRAM ||
1124 nvbo->page_shift != vma->vm->vmm->lpg_shift)) {
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001125 nouveau_vm_map(vma, new_mem->mm_node);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001126 } else {
1127 nouveau_vm_unmap(vma);
1128 }
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001129 }
1130}
1131
Ben Skeggs6ee73862009-12-11 19:24:15 +10001132static int
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001133nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001134 struct nouveau_drm_tile **new_tile)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001135{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001136 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1137 struct drm_device *dev = drm->dev;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001138 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001139 u64 offset = new_mem->start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001140
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001141 *new_tile = NULL;
1142 if (new_mem->mem_type != TTM_PL_VRAM)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001143 return 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001144
Ben Skeggsebb945a2012-07-20 08:17:34 +10001145 if (nv_device(drm->device)->card_type >= NV_10) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +10001146 *new_tile = nv10_bo_set_tiling(dev, offset, new_mem->size,
Francisco Jereza5cf68b2010-10-24 16:14:41 +02001147 nvbo->tile_mode,
1148 nvbo->tile_flags);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001149 }
1150
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001151 return 0;
1152}
Ben Skeggs6ee73862009-12-11 19:24:15 +10001153
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001154static void
1155nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001156 struct nouveau_drm_tile *new_tile,
1157 struct nouveau_drm_tile **old_tile)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001158{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001159 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1160 struct drm_device *dev = drm->dev;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001161
Ben Skeggsbc9e7b92012-07-19 17:54:21 +10001162 nv10_bo_put_tile_region(dev, *old_tile, bo->sync_obj);
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001163 *old_tile = new_tile;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001164}
1165
1166static int
1167nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001168 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001169{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001170 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001171 struct nouveau_bo *nvbo = nouveau_bo(bo);
1172 struct ttm_mem_reg *old_mem = &bo->mem;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001173 struct nouveau_drm_tile *new_tile = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001174 int ret = 0;
1175
Ben Skeggsebb945a2012-07-20 08:17:34 +10001176 if (nv_device(drm->device)->card_type < NV_50) {
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001177 ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
1178 if (ret)
1179 return ret;
1180 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001181
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001182 /* Fake bo copy. */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001183 if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
1184 BUG_ON(bo->mem.mm_node != NULL);
1185 bo->mem = *new_mem;
1186 new_mem->mm_node = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001187 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001188 }
1189
Ben Skeggscef9e992013-11-22 10:52:54 +10001190 /* Hardware assisted copy. */
1191 if (drm->ttm.move) {
1192 if (new_mem->mem_type == TTM_PL_SYSTEM)
1193 ret = nouveau_bo_move_flipd(bo, evict, intr,
1194 no_wait_gpu, new_mem);
1195 else if (old_mem->mem_type == TTM_PL_SYSTEM)
1196 ret = nouveau_bo_move_flips(bo, evict, intr,
1197 no_wait_gpu, new_mem);
1198 else
1199 ret = nouveau_bo_move_m2mf(bo, evict, intr,
1200 no_wait_gpu, new_mem);
1201 if (!ret)
1202 goto out;
Ben Skeggsb8a6a802010-08-27 11:55:43 +10001203 }
1204
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001205 /* Fallback to software copy. */
Ben Skeggscef9e992013-11-22 10:52:54 +10001206 spin_lock(&bo->bdev->fence_lock);
1207 ret = ttm_bo_wait(bo, true, intr, no_wait_gpu);
1208 spin_unlock(&bo->bdev->fence_lock);
1209 if (ret == 0)
1210 ret = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001211
1212out:
Ben Skeggsebb945a2012-07-20 08:17:34 +10001213 if (nv_device(drm->device)->card_type < NV_50) {
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001214 if (ret)
1215 nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
1216 else
1217 nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
1218 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001219
1220 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001221}
1222
1223static int
1224nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
1225{
David Herrmannacb46522013-08-25 18:28:59 +02001226 struct nouveau_bo *nvbo = nouveau_bo(bo);
1227
David Herrmann55fb74a2013-10-02 10:15:17 +02001228 return drm_vma_node_verify_access(&nvbo->gem.vma_node, filp);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001229}
1230
Jerome Glissef32f02f2010-04-09 14:39:25 +02001231static int
1232nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
1233{
1234 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
Ben Skeggsebb945a2012-07-20 08:17:34 +10001235 struct nouveau_drm *drm = nouveau_bdev(bdev);
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001236 struct nouveau_mem *node = mem->mm_node;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001237 struct drm_device *dev = drm->dev;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001238 int ret;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001239
1240 mem->bus.addr = NULL;
1241 mem->bus.offset = 0;
1242 mem->bus.size = mem->num_pages << PAGE_SHIFT;
1243 mem->bus.base = 0;
1244 mem->bus.is_iomem = false;
1245 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
1246 return -EINVAL;
1247 switch (mem->mem_type) {
1248 case TTM_PL_SYSTEM:
1249 /* System memory */
1250 return 0;
1251 case TTM_PL_TT:
1252#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +10001253 if (drm->agp.stat == ENABLED) {
Ben Skeggsd961db72010-08-05 10:48:18 +10001254 mem->bus.offset = mem->start << PAGE_SHIFT;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001255 mem->bus.base = drm->agp.base;
Aaro Koskineneda85d62012-12-31 03:34:59 +02001256 mem->bus.is_iomem = !dev->agp->cant_use_aperture;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001257 }
1258#endif
Ilia Mirkin34d59502014-02-15 23:27:01 -05001259 if (nv_device(drm->device)->card_type < NV_50 || !node->memtype)
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001260 /* untiled */
1261 break;
1262 /* fallthrough, tiled memory */
Jerome Glissef32f02f2010-04-09 14:39:25 +02001263 case TTM_PL_VRAM:
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001264 mem->bus.offset = mem->start << PAGE_SHIFT;
Alexandre Courbot420b9462014-02-17 15:17:26 +09001265 mem->bus.base = nv_device_resource_start(nouveau_dev(dev), 1);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001266 mem->bus.is_iomem = true;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001267 if (nv_device(drm->device)->card_type >= NV_50) {
1268 struct nouveau_bar *bar = nouveau_bar(drm->device);
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001269
Ben Skeggsebb945a2012-07-20 08:17:34 +10001270 ret = bar->umap(bar, node, NV_MEM_ACCESS_RW,
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001271 &node->bar_vma);
1272 if (ret)
1273 return ret;
1274
1275 mem->bus.offset = node->bar_vma.offset;
1276 }
Jerome Glissef32f02f2010-04-09 14:39:25 +02001277 break;
1278 default:
1279 return -EINVAL;
1280 }
1281 return 0;
1282}
1283
1284static void
1285nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
1286{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001287 struct nouveau_drm *drm = nouveau_bdev(bdev);
1288 struct nouveau_bar *bar = nouveau_bar(drm->device);
Ben Skeggsd5f42392011-02-10 12:22:52 +10001289 struct nouveau_mem *node = mem->mm_node;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001290
Ben Skeggsd5f42392011-02-10 12:22:52 +10001291 if (!node->bar_vma.node)
Ben Skeggsf869ef82010-11-15 11:53:16 +10001292 return;
1293
Ben Skeggsebb945a2012-07-20 08:17:34 +10001294 bar->unmap(bar, &node->bar_vma);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001295}
1296
1297static int
1298nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
1299{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001300 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Ben Skeggse1429b42010-09-10 11:12:25 +10001301 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001302 struct nouveau_device *device = nv_device(drm->device);
Alexandre Courbot420b9462014-02-17 15:17:26 +09001303 u32 mappable = nv_device_resource_len(device, 1) >> PAGE_SHIFT;
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001304 int ret;
Ben Skeggse1429b42010-09-10 11:12:25 +10001305
1306 /* as long as the bo isn't in vram, and isn't tiled, we've got
1307 * nothing to do here.
1308 */
1309 if (bo->mem.mem_type != TTM_PL_VRAM) {
Ben Skeggsebb945a2012-07-20 08:17:34 +10001310 if (nv_device(drm->device)->card_type < NV_50 ||
Francisco Jerezf13b3262010-10-10 06:01:08 +02001311 !nouveau_bo_tile_layout(nvbo))
Ben Skeggse1429b42010-09-10 11:12:25 +10001312 return 0;
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001313
1314 if (bo->mem.mem_type == TTM_PL_SYSTEM) {
1315 nouveau_bo_placement_set(nvbo, TTM_PL_TT, 0);
1316
1317 ret = nouveau_bo_validate(nvbo, false, false);
1318 if (ret)
1319 return ret;
1320 }
1321 return 0;
Ben Skeggse1429b42010-09-10 11:12:25 +10001322 }
1323
1324 /* make sure bo is in mappable vram */
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001325 if (nv_device(drm->device)->card_type >= NV_50 ||
1326 bo->mem.start + bo->mem.num_pages < mappable)
Ben Skeggse1429b42010-09-10 11:12:25 +10001327 return 0;
1328
1329
1330 nvbo->placement.fpfn = 0;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001331 nvbo->placement.lpfn = mappable;
Dave Airliec2848152012-05-18 15:31:12 +01001332 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001333 return nouveau_bo_validate(nvbo, false, false);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001334}
1335
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001336static int
1337nouveau_ttm_tt_populate(struct ttm_tt *ttm)
1338{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001339 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001340 struct nouveau_drm *drm;
Alexandre Courbot420b9462014-02-17 15:17:26 +09001341 struct nouveau_device *device;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001342 struct drm_device *dev;
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001343 struct device *pdev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001344 unsigned i;
1345 int r;
Dave Airlie22b33e82012-04-02 11:53:06 +01001346 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001347
1348 if (ttm->state != tt_unpopulated)
1349 return 0;
1350
Dave Airlie22b33e82012-04-02 11:53:06 +01001351 if (slave && ttm->sg) {
1352 /* make userspace faulting work */
1353 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1354 ttm_dma->dma_address, ttm->num_pages);
1355 ttm->state = tt_unbound;
1356 return 0;
1357 }
1358
Ben Skeggsebb945a2012-07-20 08:17:34 +10001359 drm = nouveau_bdev(ttm->bdev);
Alexandre Courbot420b9462014-02-17 15:17:26 +09001360 device = nv_device(drm->device);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001361 dev = drm->dev;
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001362 pdev = nv_device_base(device);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001363
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001364#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +10001365 if (drm->agp.stat == ENABLED) {
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001366 return ttm_agp_tt_populate(ttm);
1367 }
1368#endif
1369
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001370#ifdef CONFIG_SWIOTLB
1371 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001372 return ttm_dma_populate((void *)ttm, dev->dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001373 }
1374#endif
1375
1376 r = ttm_pool_populate(ttm);
1377 if (r) {
1378 return r;
1379 }
1380
1381 for (i = 0; i < ttm->num_pages; i++) {
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001382 dma_addr_t addr;
1383
1384 addr = dma_map_page(pdev, ttm->pages[i], 0, PAGE_SIZE,
1385 DMA_BIDIRECTIONAL);
1386
1387 if (dma_mapping_error(pdev, addr)) {
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001388 while (--i) {
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001389 dma_unmap_page(pdev, ttm_dma->dma_address[i],
1390 PAGE_SIZE, DMA_BIDIRECTIONAL);
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001391 ttm_dma->dma_address[i] = 0;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001392 }
1393 ttm_pool_unpopulate(ttm);
1394 return -EFAULT;
1395 }
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001396
1397 ttm_dma->dma_address[i] = addr;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001398 }
1399 return 0;
1400}
1401
1402static void
1403nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
1404{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001405 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001406 struct nouveau_drm *drm;
Alexandre Courbot420b9462014-02-17 15:17:26 +09001407 struct nouveau_device *device;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001408 struct drm_device *dev;
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001409 struct device *pdev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001410 unsigned i;
Dave Airlie22b33e82012-04-02 11:53:06 +01001411 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1412
1413 if (slave)
1414 return;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001415
Ben Skeggsebb945a2012-07-20 08:17:34 +10001416 drm = nouveau_bdev(ttm->bdev);
Alexandre Courbot420b9462014-02-17 15:17:26 +09001417 device = nv_device(drm->device);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001418 dev = drm->dev;
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001419 pdev = nv_device_base(device);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001420
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001421#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +10001422 if (drm->agp.stat == ENABLED) {
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001423 ttm_agp_tt_unpopulate(ttm);
1424 return;
1425 }
1426#endif
1427
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001428#ifdef CONFIG_SWIOTLB
1429 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001430 ttm_dma_unpopulate((void *)ttm, dev->dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001431 return;
1432 }
1433#endif
1434
1435 for (i = 0; i < ttm->num_pages; i++) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001436 if (ttm_dma->dma_address[i]) {
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001437 dma_unmap_page(pdev, ttm_dma->dma_address[i], PAGE_SIZE,
1438 DMA_BIDIRECTIONAL);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001439 }
1440 }
1441
1442 ttm_pool_unpopulate(ttm);
1443}
1444
Ben Skeggs875ac342012-04-30 12:51:48 +10001445void
1446nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence)
1447{
Ben Skeggs5d216f62013-11-13 10:23:46 +10001448 struct nouveau_fence *new_fence = nouveau_fence_ref(fence);
Ben Skeggs875ac342012-04-30 12:51:48 +10001449 struct nouveau_fence *old_fence = NULL;
1450
Ben Skeggs875ac342012-04-30 12:51:48 +10001451 spin_lock(&nvbo->bo.bdev->fence_lock);
1452 old_fence = nvbo->bo.sync_obj;
Ben Skeggs5d216f62013-11-13 10:23:46 +10001453 nvbo->bo.sync_obj = new_fence;
Ben Skeggs875ac342012-04-30 12:51:48 +10001454 spin_unlock(&nvbo->bo.bdev->fence_lock);
1455
1456 nouveau_fence_unref(&old_fence);
1457}
1458
1459static void
1460nouveau_bo_fence_unref(void **sync_obj)
1461{
1462 nouveau_fence_unref((struct nouveau_fence **)sync_obj);
1463}
1464
1465static void *
1466nouveau_bo_fence_ref(void *sync_obj)
1467{
1468 return nouveau_fence_ref(sync_obj);
1469}
1470
1471static bool
Maarten Lankhorstdedfdff2012-10-12 15:04:00 +00001472nouveau_bo_fence_signalled(void *sync_obj)
Ben Skeggs875ac342012-04-30 12:51:48 +10001473{
Ben Skeggsd375e7d52012-04-30 13:30:00 +10001474 return nouveau_fence_done(sync_obj);
Ben Skeggs875ac342012-04-30 12:51:48 +10001475}
1476
1477static int
Maarten Lankhorstdedfdff2012-10-12 15:04:00 +00001478nouveau_bo_fence_wait(void *sync_obj, bool lazy, bool intr)
Ben Skeggs875ac342012-04-30 12:51:48 +10001479{
1480 return nouveau_fence_wait(sync_obj, lazy, intr);
1481}
1482
1483static int
Maarten Lankhorstdedfdff2012-10-12 15:04:00 +00001484nouveau_bo_fence_flush(void *sync_obj)
Ben Skeggs875ac342012-04-30 12:51:48 +10001485{
1486 return 0;
1487}
1488
Ben Skeggs6ee73862009-12-11 19:24:15 +10001489struct ttm_bo_driver nouveau_bo_driver = {
Jerome Glisse649bf3c2011-11-01 20:46:13 -04001490 .ttm_tt_create = &nouveau_ttm_tt_create,
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001491 .ttm_tt_populate = &nouveau_ttm_tt_populate,
1492 .ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001493 .invalidate_caches = nouveau_bo_invalidate_caches,
1494 .init_mem_type = nouveau_bo_init_mem_type,
1495 .evict_flags = nouveau_bo_evict_flags,
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001496 .move_notify = nouveau_bo_move_ntfy,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001497 .move = nouveau_bo_move,
1498 .verify_access = nouveau_bo_verify_access,
Ben Skeggs875ac342012-04-30 12:51:48 +10001499 .sync_obj_signaled = nouveau_bo_fence_signalled,
1500 .sync_obj_wait = nouveau_bo_fence_wait,
1501 .sync_obj_flush = nouveau_bo_fence_flush,
1502 .sync_obj_unref = nouveau_bo_fence_unref,
1503 .sync_obj_ref = nouveau_bo_fence_ref,
Jerome Glissef32f02f2010-04-09 14:39:25 +02001504 .fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
1505 .io_mem_reserve = &nouveau_ttm_io_mem_reserve,
1506 .io_mem_free = &nouveau_ttm_io_mem_free,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001507};
1508
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001509struct nouveau_vma *
1510nouveau_bo_vma_find(struct nouveau_bo *nvbo, struct nouveau_vm *vm)
1511{
1512 struct nouveau_vma *vma;
1513 list_for_each_entry(vma, &nvbo->vma_list, head) {
1514 if (vma->vm == vm)
1515 return vma;
1516 }
1517
1518 return NULL;
1519}
1520
1521int
1522nouveau_bo_vma_add(struct nouveau_bo *nvbo, struct nouveau_vm *vm,
1523 struct nouveau_vma *vma)
1524{
1525 const u32 size = nvbo->bo.mem.num_pages << PAGE_SHIFT;
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001526 int ret;
1527
1528 ret = nouveau_vm_get(vm, size, nvbo->page_shift,
1529 NV_MEM_ACCESS_RW, vma);
1530 if (ret)
1531 return ret;
1532
Ben Skeggs2e2cfbe2013-11-15 11:56:49 +10001533 if ( nvbo->bo.mem.mem_type != TTM_PL_SYSTEM &&
1534 (nvbo->bo.mem.mem_type == TTM_PL_VRAM ||
1535 nvbo->page_shift != vma->vm->vmm->lpg_shift))
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001536 nouveau_vm_map(vma, nvbo->bo.mem.mm_node);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001537
1538 list_add_tail(&vma->head, &nvbo->vma_list);
Ben Skeggs2fd3db62011-06-07 15:25:12 +10001539 vma->refcount = 1;
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001540 return 0;
1541}
1542
1543void
1544nouveau_bo_vma_del(struct nouveau_bo *nvbo, struct nouveau_vma *vma)
1545{
1546 if (vma->node) {
Ben Skeggsc4c70442013-05-07 09:48:30 +10001547 if (nvbo->bo.mem.mem_type != TTM_PL_SYSTEM)
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001548 nouveau_vm_unmap(vma);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001549 nouveau_vm_put(vma);
1550 list_del(&vma->head);
1551 }
1552}