blob: 8449d6b581782cff62428d9ef34f1bdc038eba9e [file] [log] [blame]
Ben Hutchings94e61082008-03-05 16:52:39 +00001#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07002#include <linux/pci.h>
3#include <linux/module.h>
Al Virof6a57032006-10-18 01:47:25 -04004#include <linux/sched.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +09005#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07006#include <linux/ioport.h>
Matthew Wilcox7ea7e982006-10-19 09:41:28 -06007#include <linux/wait.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008
Adrian Bunk48b19142005-11-06 01:45:08 +01009#include "pci.h"
10
Linus Torvalds1da177e2005-04-16 15:20:36 -070011/*
12 * This interrupt-safe spinlock protects all accesses to PCI
13 * configuration space.
14 */
15
Jan Kiszkaa2e27782011-11-04 09:46:00 +010016DEFINE_RAW_SPINLOCK(pci_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
18/*
19 * Wrappers for all PCI configuration access functions. They just check
20 * alignment, do locking and call the low-level functions pointed to
21 * by pci_dev->ops.
22 */
23
24#define PCI_byte_BAD 0
25#define PCI_word_BAD (pos & 1)
26#define PCI_dword_BAD (pos & 3)
27
Bogicevic Sasaff3ce482015-12-27 13:21:11 -080028#define PCI_OP_READ(size, type, len) \
Linus Torvalds1da177e2005-04-16 15:20:36 -070029int pci_bus_read_config_##size \
30 (struct pci_bus *bus, unsigned int devfn, int pos, type *value) \
31{ \
32 int res; \
33 unsigned long flags; \
34 u32 data = 0; \
35 if (PCI_##size##_BAD) return PCIBIOS_BAD_REGISTER_NUMBER; \
Thomas Gleixner511dd982010-02-17 14:35:19 +000036 raw_spin_lock_irqsave(&pci_lock, flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -070037 res = bus->ops->read(bus, devfn, pos, len, &data); \
38 *value = (type)data; \
Thomas Gleixner511dd982010-02-17 14:35:19 +000039 raw_spin_unlock_irqrestore(&pci_lock, flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -070040 return res; \
41}
42
Bogicevic Sasaff3ce482015-12-27 13:21:11 -080043#define PCI_OP_WRITE(size, type, len) \
Linus Torvalds1da177e2005-04-16 15:20:36 -070044int pci_bus_write_config_##size \
45 (struct pci_bus *bus, unsigned int devfn, int pos, type value) \
46{ \
47 int res; \
48 unsigned long flags; \
49 if (PCI_##size##_BAD) return PCIBIOS_BAD_REGISTER_NUMBER; \
Thomas Gleixner511dd982010-02-17 14:35:19 +000050 raw_spin_lock_irqsave(&pci_lock, flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -070051 res = bus->ops->write(bus, devfn, pos, len, value); \
Thomas Gleixner511dd982010-02-17 14:35:19 +000052 raw_spin_unlock_irqrestore(&pci_lock, flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 return res; \
54}
55
56PCI_OP_READ(byte, u8, 1)
57PCI_OP_READ(word, u16, 2)
58PCI_OP_READ(dword, u32, 4)
59PCI_OP_WRITE(byte, u8, 1)
60PCI_OP_WRITE(word, u16, 2)
61PCI_OP_WRITE(dword, u32, 4)
62
63EXPORT_SYMBOL(pci_bus_read_config_byte);
64EXPORT_SYMBOL(pci_bus_read_config_word);
65EXPORT_SYMBOL(pci_bus_read_config_dword);
66EXPORT_SYMBOL(pci_bus_write_config_byte);
67EXPORT_SYMBOL(pci_bus_write_config_word);
68EXPORT_SYMBOL(pci_bus_write_config_dword);
Brian Kinge04b0ea2005-09-27 01:21:55 -070069
Rob Herring1f94a942015-01-09 20:34:39 -060070int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
71 int where, int size, u32 *val)
72{
73 void __iomem *addr;
74
75 addr = bus->ops->map_bus(bus, devfn, where);
76 if (!addr) {
77 *val = ~0;
78 return PCIBIOS_DEVICE_NOT_FOUND;
79 }
80
81 if (size == 1)
82 *val = readb(addr);
83 else if (size == 2)
84 *val = readw(addr);
85 else
86 *val = readl(addr);
87
88 return PCIBIOS_SUCCESSFUL;
89}
90EXPORT_SYMBOL_GPL(pci_generic_config_read);
91
92int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
93 int where, int size, u32 val)
94{
95 void __iomem *addr;
96
97 addr = bus->ops->map_bus(bus, devfn, where);
98 if (!addr)
99 return PCIBIOS_DEVICE_NOT_FOUND;
100
101 if (size == 1)
102 writeb(val, addr);
103 else if (size == 2)
104 writew(val, addr);
105 else
106 writel(val, addr);
107
108 return PCIBIOS_SUCCESSFUL;
109}
110EXPORT_SYMBOL_GPL(pci_generic_config_write);
111
112int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
113 int where, int size, u32 *val)
114{
115 void __iomem *addr;
116
117 addr = bus->ops->map_bus(bus, devfn, where & ~0x3);
118 if (!addr) {
119 *val = ~0;
120 return PCIBIOS_DEVICE_NOT_FOUND;
121 }
122
123 *val = readl(addr);
124
125 if (size <= 2)
126 *val = (*val >> (8 * (where & 3))) & ((1 << (size * 8)) - 1);
127
128 return PCIBIOS_SUCCESSFUL;
129}
130EXPORT_SYMBOL_GPL(pci_generic_config_read32);
131
132int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
133 int where, int size, u32 val)
134{
135 void __iomem *addr;
136 u32 mask, tmp;
137
138 addr = bus->ops->map_bus(bus, devfn, where & ~0x3);
139 if (!addr)
140 return PCIBIOS_DEVICE_NOT_FOUND;
141
142 if (size == 4) {
143 writel(val, addr);
144 return PCIBIOS_SUCCESSFUL;
145 } else {
146 mask = ~(((1 << (size * 8)) - 1) << ((where & 0x3) * 8));
147 }
148
149 tmp = readl(addr) & mask;
150 tmp |= val << ((where & 0x3) * 8);
151 writel(tmp, addr);
152
153 return PCIBIOS_SUCCESSFUL;
154}
155EXPORT_SYMBOL_GPL(pci_generic_config_write32);
156
Huang Yinga72b46c2009-04-24 10:45:17 +0800157/**
158 * pci_bus_set_ops - Set raw operations of pci bus
159 * @bus: pci bus struct
160 * @ops: new raw operations
161 *
162 * Return previous raw operations
163 */
164struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops)
165{
166 struct pci_ops *old_ops;
167 unsigned long flags;
168
Thomas Gleixner511dd982010-02-17 14:35:19 +0000169 raw_spin_lock_irqsave(&pci_lock, flags);
Huang Yinga72b46c2009-04-24 10:45:17 +0800170 old_ops = bus->ops;
171 bus->ops = ops;
Thomas Gleixner511dd982010-02-17 14:35:19 +0000172 raw_spin_unlock_irqrestore(&pci_lock, flags);
Huang Yinga72b46c2009-04-24 10:45:17 +0800173 return old_ops;
174}
175EXPORT_SYMBOL(pci_bus_set_ops);
Stephen Hemminger287d19c2008-12-18 09:17:16 -0800176
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600177/*
178 * The following routines are to prevent the user from accessing PCI config
179 * space when it's unsafe to do so. Some devices require this during BIST and
180 * we're required to prevent it during D-state transitions.
181 *
182 * We have a bit per device to indicate it's blocked and a global wait queue
183 * for callers to sleep on until devices are unblocked.
184 */
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100185static DECLARE_WAIT_QUEUE_HEAD(pci_cfg_wait);
Brian Kinge04b0ea2005-09-27 01:21:55 -0700186
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100187static noinline void pci_wait_cfg(struct pci_dev *dev)
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600188{
189 DECLARE_WAITQUEUE(wait, current);
190
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100191 __add_wait_queue(&pci_cfg_wait, &wait);
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600192 do {
193 set_current_state(TASK_UNINTERRUPTIBLE);
Thomas Gleixner511dd982010-02-17 14:35:19 +0000194 raw_spin_unlock_irq(&pci_lock);
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600195 schedule();
Thomas Gleixner511dd982010-02-17 14:35:19 +0000196 raw_spin_lock_irq(&pci_lock);
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100197 } while (dev->block_cfg_access);
198 __remove_wait_queue(&pci_cfg_wait, &wait);
Brian Kinge04b0ea2005-09-27 01:21:55 -0700199}
200
Greg Thelen34e32072011-04-17 08:20:32 -0700201/* Returns 0 on success, negative values indicate error. */
Bogicevic Sasaff3ce482015-12-27 13:21:11 -0800202#define PCI_USER_READ_CONFIG(size, type) \
Brian Kinge04b0ea2005-09-27 01:21:55 -0700203int pci_user_read_config_##size \
204 (struct pci_dev *dev, int pos, type *val) \
205{ \
Gavin Shand97ffe22014-05-21 15:23:30 +1000206 int ret = PCIBIOS_SUCCESSFUL; \
Brian Kinge04b0ea2005-09-27 01:21:55 -0700207 u32 data = -1; \
Greg Thelen34e32072011-04-17 08:20:32 -0700208 if (PCI_##size##_BAD) \
209 return -EINVAL; \
Thomas Gleixner511dd982010-02-17 14:35:19 +0000210 raw_spin_lock_irq(&pci_lock); \
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100211 if (unlikely(dev->block_cfg_access)) \
212 pci_wait_cfg(dev); \
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600213 ret = dev->bus->ops->read(dev->bus, dev->devfn, \
Brian Kinge04b0ea2005-09-27 01:21:55 -0700214 pos, sizeof(type), &data); \
Thomas Gleixner511dd982010-02-17 14:35:19 +0000215 raw_spin_unlock_irq(&pci_lock); \
Brian Kinge04b0ea2005-09-27 01:21:55 -0700216 *val = (type)data; \
Gavin Shand97ffe22014-05-21 15:23:30 +1000217 return pcibios_err_to_errno(ret); \
Alex Williamsonc63587d2012-06-11 05:27:19 +0000218} \
219EXPORT_SYMBOL_GPL(pci_user_read_config_##size);
Brian Kinge04b0ea2005-09-27 01:21:55 -0700220
Greg Thelen34e32072011-04-17 08:20:32 -0700221/* Returns 0 on success, negative values indicate error. */
Bogicevic Sasaff3ce482015-12-27 13:21:11 -0800222#define PCI_USER_WRITE_CONFIG(size, type) \
Brian Kinge04b0ea2005-09-27 01:21:55 -0700223int pci_user_write_config_##size \
224 (struct pci_dev *dev, int pos, type val) \
225{ \
Gavin Shand97ffe22014-05-21 15:23:30 +1000226 int ret = PCIBIOS_SUCCESSFUL; \
Greg Thelen34e32072011-04-17 08:20:32 -0700227 if (PCI_##size##_BAD) \
228 return -EINVAL; \
Thomas Gleixner511dd982010-02-17 14:35:19 +0000229 raw_spin_lock_irq(&pci_lock); \
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100230 if (unlikely(dev->block_cfg_access)) \
231 pci_wait_cfg(dev); \
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600232 ret = dev->bus->ops->write(dev->bus, dev->devfn, \
Brian Kinge04b0ea2005-09-27 01:21:55 -0700233 pos, sizeof(type), val); \
Thomas Gleixner511dd982010-02-17 14:35:19 +0000234 raw_spin_unlock_irq(&pci_lock); \
Gavin Shand97ffe22014-05-21 15:23:30 +1000235 return pcibios_err_to_errno(ret); \
Alex Williamsonc63587d2012-06-11 05:27:19 +0000236} \
237EXPORT_SYMBOL_GPL(pci_user_write_config_##size);
Brian Kinge04b0ea2005-09-27 01:21:55 -0700238
239PCI_USER_READ_CONFIG(byte, u8)
240PCI_USER_READ_CONFIG(word, u16)
241PCI_USER_READ_CONFIG(dword, u32)
242PCI_USER_WRITE_CONFIG(byte, u8)
243PCI_USER_WRITE_CONFIG(word, u16)
244PCI_USER_WRITE_CONFIG(dword, u32)
245
Ben Hutchings94e61082008-03-05 16:52:39 +0000246/* VPD access through PCI 2.2+ VPD capability */
247
Bjorn Helgaasfc0a4072016-02-22 13:57:50 -0600248/**
249 * pci_read_vpd - Read one entry from Vital Product Data
250 * @dev: pci device struct
251 * @pos: offset in vpd space
252 * @count: number of bytes to read
253 * @buf: pointer to where to store result
254 */
255ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf)
256{
257 if (!dev->vpd || !dev->vpd->ops)
258 return -ENODEV;
259 return dev->vpd->ops->read(dev, pos, count, buf);
260}
261EXPORT_SYMBOL(pci_read_vpd);
262
263/**
264 * pci_write_vpd - Write entry to Vital Product Data
265 * @dev: pci device struct
266 * @pos: offset in vpd space
267 * @count: number of bytes to write
268 * @buf: buffer containing write data
269 */
270ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf)
271{
272 if (!dev->vpd || !dev->vpd->ops)
273 return -ENODEV;
274 return dev->vpd->ops->write(dev, pos, count, buf);
275}
276EXPORT_SYMBOL(pci_write_vpd);
277
Bjorn Helgaasf1cd93f2016-02-22 13:58:37 -0600278#define PCI_VPD_MAX_SIZE (PCI_VPD_ADDR_MASK + 1)
Ben Hutchings94e61082008-03-05 16:52:39 +0000279
Hannes Reinecke104daa72016-02-15 09:42:01 +0100280/**
281 * pci_vpd_size - determine actual size of Vital Product Data
282 * @dev: pci device struct
283 * @old_size: current assumed size, also maximum allowed size
284 */
Bjorn Helgaasf1cd93f2016-02-22 13:58:37 -0600285static size_t pci_vpd_size(struct pci_dev *dev, size_t old_size)
Hannes Reinecke104daa72016-02-15 09:42:01 +0100286{
287 size_t off = 0;
288 unsigned char header[1+2]; /* 1 byte tag, 2 bytes length */
289
290 while (off < old_size &&
291 pci_read_vpd(dev, off, 1, header) == 1) {
292 unsigned char tag;
293
294 if (header[0] & PCI_VPD_LRDT) {
295 /* Large Resource Data Type Tag */
296 tag = pci_vpd_lrdt_tag(header);
297 /* Only read length from known tag items */
298 if ((tag == PCI_VPD_LTIN_ID_STRING) ||
299 (tag == PCI_VPD_LTIN_RO_DATA) ||
300 (tag == PCI_VPD_LTIN_RW_DATA)) {
301 if (pci_read_vpd(dev, off+1, 2,
302 &header[1]) != 2) {
303 dev_warn(&dev->dev,
304 "invalid large VPD tag %02x size at offset %zu",
305 tag, off + 1);
306 return 0;
307 }
308 off += PCI_VPD_LRDT_TAG_SIZE +
309 pci_vpd_lrdt_size(header);
310 }
311 } else {
312 /* Short Resource Data Type Tag */
313 off += PCI_VPD_SRDT_TAG_SIZE +
314 pci_vpd_srdt_size(header);
315 tag = pci_vpd_srdt_tag(header);
316 }
317
318 if (tag == PCI_VPD_STIN_END) /* End tag descriptor */
319 return off;
320
321 if ((tag != PCI_VPD_LTIN_ID_STRING) &&
322 (tag != PCI_VPD_LTIN_RO_DATA) &&
323 (tag != PCI_VPD_LTIN_RW_DATA)) {
324 dev_warn(&dev->dev,
325 "invalid %s VPD tag %02x at offset %zu",
326 (header[0] & PCI_VPD_LRDT) ? "large" : "short",
327 tag, off);
328 return 0;
329 }
330 }
331 return 0;
332}
333
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800334/*
335 * Wait for last operation to complete.
336 * This code has to spin since there is no other notification from the PCI
337 * hardware. Since the VPD is often implemented by serial attachment to an
338 * EEPROM, it may take many milliseconds to complete.
Greg Thelen34e32072011-04-17 08:20:32 -0700339 *
340 * Returns 0 on success, negative values indicate error.
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800341 */
Bjorn Helgaasf1cd93f2016-02-22 13:58:37 -0600342static int pci_vpd_wait(struct pci_dev *dev)
Ben Hutchings94e61082008-03-05 16:52:39 +0000343{
Bjorn Helgaas408641e2016-02-22 14:09:52 -0600344 struct pci_vpd *vpd = dev->vpd;
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800345 unsigned long timeout = jiffies + HZ/20 + 2;
346 u16 status;
Ben Hutchings94e61082008-03-05 16:52:39 +0000347 int ret;
348
349 if (!vpd->busy)
350 return 0;
351
Ben Hutchings94e61082008-03-05 16:52:39 +0000352 for (;;) {
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800353 ret = pci_user_read_config_word(dev, vpd->cap + PCI_VPD_ADDR,
Ben Hutchings94e61082008-03-05 16:52:39 +0000354 &status);
Greg Thelen34e32072011-04-17 08:20:32 -0700355 if (ret < 0)
Ben Hutchings94e61082008-03-05 16:52:39 +0000356 return ret;
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800357
358 if ((status & PCI_VPD_ADDR_F) == vpd->flag) {
Bjorn Helgaasc5563882016-02-22 14:04:07 -0600359 vpd->busy = 0;
Ben Hutchings94e61082008-03-05 16:52:39 +0000360 return 0;
361 }
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800362
Prarit Bhargava50307182010-05-17 14:25:14 -0400363 if (time_after(jiffies, timeout)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400364 dev_printk(KERN_DEBUG, &dev->dev, "vpd r/w failed. This is likely a firmware bug on this device. Contact the card vendor for a firmware update\n");
Ben Hutchings94e61082008-03-05 16:52:39 +0000365 return -ETIMEDOUT;
Prarit Bhargava50307182010-05-17 14:25:14 -0400366 }
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800367 if (fatal_signal_pending(current))
368 return -EINTR;
369 if (!cond_resched())
370 udelay(10);
Ben Hutchings94e61082008-03-05 16:52:39 +0000371 }
372}
373
Bjorn Helgaasf1cd93f2016-02-22 13:58:37 -0600374static ssize_t pci_vpd_read(struct pci_dev *dev, loff_t pos, size_t count,
375 void *arg)
Ben Hutchings94e61082008-03-05 16:52:39 +0000376{
Bjorn Helgaas408641e2016-02-22 14:09:52 -0600377 struct pci_vpd *vpd = dev->vpd;
Stephen Hemminger287d19c2008-12-18 09:17:16 -0800378 int ret;
379 loff_t end = pos + count;
380 u8 *buf = arg;
Ben Hutchings94e61082008-03-05 16:52:39 +0000381
Hannes Reinecke104daa72016-02-15 09:42:01 +0100382 if (pos < 0)
Ben Hutchings94e61082008-03-05 16:52:39 +0000383 return -EINVAL;
Ben Hutchings94e61082008-03-05 16:52:39 +0000384
Hannes Reinecke104daa72016-02-15 09:42:01 +0100385 if (!vpd->valid) {
386 vpd->valid = 1;
Bjorn Helgaas408641e2016-02-22 14:09:52 -0600387 vpd->len = pci_vpd_size(dev, vpd->len);
Hannes Reinecke104daa72016-02-15 09:42:01 +0100388 }
389
Bjorn Helgaas408641e2016-02-22 14:09:52 -0600390 if (vpd->len == 0)
Hannes Reinecke104daa72016-02-15 09:42:01 +0100391 return -EIO;
392
Bjorn Helgaas408641e2016-02-22 14:09:52 -0600393 if (pos > vpd->len)
Hannes Reinecke104daa72016-02-15 09:42:01 +0100394 return 0;
395
Bjorn Helgaas408641e2016-02-22 14:09:52 -0600396 if (end > vpd->len) {
397 end = vpd->len;
Hannes Reinecke104daa72016-02-15 09:42:01 +0100398 count = end - pos;
399 }
400
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800401 if (mutex_lock_killable(&vpd->lock))
402 return -EINTR;
403
Bjorn Helgaasf1cd93f2016-02-22 13:58:37 -0600404 ret = pci_vpd_wait(dev);
Ben Hutchings94e61082008-03-05 16:52:39 +0000405 if (ret < 0)
406 goto out;
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800407
Stephen Hemminger287d19c2008-12-18 09:17:16 -0800408 while (pos < end) {
409 u32 val;
410 unsigned int i, skip;
411
412 ret = pci_user_write_config_word(dev, vpd->cap + PCI_VPD_ADDR,
413 pos & ~3);
414 if (ret < 0)
415 break;
Bjorn Helgaasc5563882016-02-22 14:04:07 -0600416 vpd->busy = 1;
Stephen Hemminger287d19c2008-12-18 09:17:16 -0800417 vpd->flag = PCI_VPD_ADDR_F;
Bjorn Helgaasf1cd93f2016-02-22 13:58:37 -0600418 ret = pci_vpd_wait(dev);
Stephen Hemminger287d19c2008-12-18 09:17:16 -0800419 if (ret < 0)
420 break;
421
422 ret = pci_user_read_config_dword(dev, vpd->cap + PCI_VPD_DATA, &val);
423 if (ret < 0)
424 break;
425
426 skip = pos & 3;
427 for (i = 0; i < sizeof(u32); i++) {
428 if (i >= skip) {
429 *buf++ = val;
430 if (++pos == end)
431 break;
432 }
433 val >>= 8;
434 }
435 }
Ben Hutchings94e61082008-03-05 16:52:39 +0000436out:
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800437 mutex_unlock(&vpd->lock);
Stephen Hemminger287d19c2008-12-18 09:17:16 -0800438 return ret ? ret : count;
Ben Hutchings94e61082008-03-05 16:52:39 +0000439}
440
Bjorn Helgaasf1cd93f2016-02-22 13:58:37 -0600441static ssize_t pci_vpd_write(struct pci_dev *dev, loff_t pos, size_t count,
442 const void *arg)
Ben Hutchings94e61082008-03-05 16:52:39 +0000443{
Bjorn Helgaas408641e2016-02-22 14:09:52 -0600444 struct pci_vpd *vpd = dev->vpd;
Stephen Hemminger287d19c2008-12-18 09:17:16 -0800445 const u8 *buf = arg;
446 loff_t end = pos + count;
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800447 int ret = 0;
Ben Hutchings94e61082008-03-05 16:52:39 +0000448
Hannes Reinecke104daa72016-02-15 09:42:01 +0100449 if (pos < 0 || (pos & 3) || (count & 3))
450 return -EINVAL;
451
452 if (!vpd->valid) {
453 vpd->valid = 1;
Bjorn Helgaas408641e2016-02-22 14:09:52 -0600454 vpd->len = pci_vpd_size(dev, vpd->len);
Hannes Reinecke104daa72016-02-15 09:42:01 +0100455 }
456
Bjorn Helgaas408641e2016-02-22 14:09:52 -0600457 if (vpd->len == 0)
Hannes Reinecke104daa72016-02-15 09:42:01 +0100458 return -EIO;
459
Bjorn Helgaas408641e2016-02-22 14:09:52 -0600460 if (end > vpd->len)
Ben Hutchings94e61082008-03-05 16:52:39 +0000461 return -EINVAL;
462
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800463 if (mutex_lock_killable(&vpd->lock))
464 return -EINTR;
Stephen Hemminger287d19c2008-12-18 09:17:16 -0800465
Bjorn Helgaasf1cd93f2016-02-22 13:58:37 -0600466 ret = pci_vpd_wait(dev);
Ben Hutchings94e61082008-03-05 16:52:39 +0000467 if (ret < 0)
468 goto out;
Stephen Hemminger287d19c2008-12-18 09:17:16 -0800469
470 while (pos < end) {
471 u32 val;
472
473 val = *buf++;
474 val |= *buf++ << 8;
475 val |= *buf++ << 16;
476 val |= *buf++ << 24;
477
478 ret = pci_user_write_config_dword(dev, vpd->cap + PCI_VPD_DATA, val);
479 if (ret < 0)
480 break;
481 ret = pci_user_write_config_word(dev, vpd->cap + PCI_VPD_ADDR,
482 pos | PCI_VPD_ADDR_F);
483 if (ret < 0)
484 break;
485
Bjorn Helgaasc5563882016-02-22 14:04:07 -0600486 vpd->busy = 1;
Stephen Hemminger287d19c2008-12-18 09:17:16 -0800487 vpd->flag = 0;
Bjorn Helgaasf1cd93f2016-02-22 13:58:37 -0600488 ret = pci_vpd_wait(dev);
Greg Thelend97ecd82011-04-17 08:22:21 -0700489 if (ret < 0)
490 break;
Stephen Hemminger287d19c2008-12-18 09:17:16 -0800491
492 pos += sizeof(u32);
493 }
Ben Hutchings94e61082008-03-05 16:52:39 +0000494out:
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800495 mutex_unlock(&vpd->lock);
Stephen Hemminger287d19c2008-12-18 09:17:16 -0800496 return ret ? ret : count;
Ben Hutchings94e61082008-03-05 16:52:39 +0000497}
498
Bjorn Helgaasf1cd93f2016-02-22 13:58:37 -0600499static const struct pci_vpd_ops pci_vpd_ops = {
500 .read = pci_vpd_read,
501 .write = pci_vpd_write,
Ben Hutchings94e61082008-03-05 16:52:39 +0000502};
503
Mark Rustad932c4352015-07-13 11:40:02 -0700504static ssize_t pci_vpd_f0_read(struct pci_dev *dev, loff_t pos, size_t count,
505 void *arg)
506{
Alex Williamson9d924072015-09-15 11:17:21 -0600507 struct pci_dev *tdev = pci_get_slot(dev->bus,
508 PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
Mark Rustad932c4352015-07-13 11:40:02 -0700509 ssize_t ret;
510
511 if (!tdev)
512 return -ENODEV;
513
514 ret = pci_read_vpd(tdev, pos, count, arg);
515 pci_dev_put(tdev);
516 return ret;
517}
518
519static ssize_t pci_vpd_f0_write(struct pci_dev *dev, loff_t pos, size_t count,
520 const void *arg)
521{
Alex Williamson9d924072015-09-15 11:17:21 -0600522 struct pci_dev *tdev = pci_get_slot(dev->bus,
523 PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
Mark Rustad932c4352015-07-13 11:40:02 -0700524 ssize_t ret;
525
526 if (!tdev)
527 return -ENODEV;
528
529 ret = pci_write_vpd(tdev, pos, count, arg);
530 pci_dev_put(tdev);
531 return ret;
532}
533
534static const struct pci_vpd_ops pci_vpd_f0_ops = {
535 .read = pci_vpd_f0_read,
536 .write = pci_vpd_f0_write,
Mark Rustad932c4352015-07-13 11:40:02 -0700537};
538
Bjorn Helgaasf1cd93f2016-02-22 13:58:37 -0600539int pci_vpd_init(struct pci_dev *dev)
Ben Hutchings94e61082008-03-05 16:52:39 +0000540{
Bjorn Helgaas408641e2016-02-22 14:09:52 -0600541 struct pci_vpd *vpd;
Ben Hutchings94e61082008-03-05 16:52:39 +0000542 u8 cap;
543
544 cap = pci_find_capability(dev, PCI_CAP_ID_VPD);
545 if (!cap)
546 return -ENODEV;
Mark Rustad932c4352015-07-13 11:40:02 -0700547
Ben Hutchings94e61082008-03-05 16:52:39 +0000548 vpd = kzalloc(sizeof(*vpd), GFP_ATOMIC);
549 if (!vpd)
550 return -ENOMEM;
551
Bjorn Helgaas408641e2016-02-22 14:09:52 -0600552 vpd->len = PCI_VPD_MAX_SIZE;
Mark Rustad932c4352015-07-13 11:40:02 -0700553 if (dev->dev_flags & PCI_DEV_FLAGS_VPD_REF_F0)
Bjorn Helgaas408641e2016-02-22 14:09:52 -0600554 vpd->ops = &pci_vpd_f0_ops;
Mark Rustad932c4352015-07-13 11:40:02 -0700555 else
Bjorn Helgaas408641e2016-02-22 14:09:52 -0600556 vpd->ops = &pci_vpd_ops;
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800557 mutex_init(&vpd->lock);
Ben Hutchings94e61082008-03-05 16:52:39 +0000558 vpd->cap = cap;
Bjorn Helgaasc5563882016-02-22 14:04:07 -0600559 vpd->busy = 0;
Hannes Reinecke104daa72016-02-15 09:42:01 +0100560 vpd->valid = 0;
Bjorn Helgaas408641e2016-02-22 14:09:52 -0600561 dev->vpd = vpd;
Ben Hutchings94e61082008-03-05 16:52:39 +0000562 return 0;
563}
564
Bjorn Helgaas64379072016-02-22 13:58:06 -0600565void pci_vpd_release(struct pci_dev *dev)
566{
Bjorn Helgaas408641e2016-02-22 14:09:52 -0600567 kfree(dev->vpd);
Bjorn Helgaas64379072016-02-22 13:58:06 -0600568}
569
Brian Kinge04b0ea2005-09-27 01:21:55 -0700570/**
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100571 * pci_cfg_access_lock - Lock PCI config reads/writes
Brian Kinge04b0ea2005-09-27 01:21:55 -0700572 * @dev: pci device struct
573 *
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100574 * When access is locked, any userspace reads or writes to config
575 * space and concurrent lock requests will sleep until access is
576 * allowed via pci_cfg_access_unlocked again.
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600577 */
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100578void pci_cfg_access_lock(struct pci_dev *dev)
Brian Kinge04b0ea2005-09-27 01:21:55 -0700579{
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100580 might_sleep();
Brian Kinge04b0ea2005-09-27 01:21:55 -0700581
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100582 raw_spin_lock_irq(&pci_lock);
583 if (dev->block_cfg_access)
584 pci_wait_cfg(dev);
585 dev->block_cfg_access = 1;
586 raw_spin_unlock_irq(&pci_lock);
Brian Kinge04b0ea2005-09-27 01:21:55 -0700587}
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100588EXPORT_SYMBOL_GPL(pci_cfg_access_lock);
Brian Kinge04b0ea2005-09-27 01:21:55 -0700589
590/**
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100591 * pci_cfg_access_trylock - try to lock PCI config reads/writes
Brian Kinge04b0ea2005-09-27 01:21:55 -0700592 * @dev: pci device struct
593 *
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100594 * Same as pci_cfg_access_lock, but will return 0 if access is
595 * already locked, 1 otherwise. This function can be used from
596 * atomic contexts.
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600597 */
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100598bool pci_cfg_access_trylock(struct pci_dev *dev)
599{
600 unsigned long flags;
601 bool locked = true;
602
603 raw_spin_lock_irqsave(&pci_lock, flags);
604 if (dev->block_cfg_access)
605 locked = false;
606 else
607 dev->block_cfg_access = 1;
608 raw_spin_unlock_irqrestore(&pci_lock, flags);
609
610 return locked;
611}
612EXPORT_SYMBOL_GPL(pci_cfg_access_trylock);
613
614/**
615 * pci_cfg_access_unlock - Unlock PCI config reads/writes
616 * @dev: pci device struct
617 *
618 * This function allows PCI config accesses to resume.
619 */
620void pci_cfg_access_unlock(struct pci_dev *dev)
Brian Kinge04b0ea2005-09-27 01:21:55 -0700621{
622 unsigned long flags;
623
Thomas Gleixner511dd982010-02-17 14:35:19 +0000624 raw_spin_lock_irqsave(&pci_lock, flags);
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600625
626 /* This indicates a problem in the caller, but we don't need
627 * to kill them, unlike a double-block above. */
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100628 WARN_ON(!dev->block_cfg_access);
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600629
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100630 dev->block_cfg_access = 0;
631 wake_up_all(&pci_cfg_wait);
Thomas Gleixner511dd982010-02-17 14:35:19 +0000632 raw_spin_unlock_irqrestore(&pci_lock, flags);
Brian Kinge04b0ea2005-09-27 01:21:55 -0700633}
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100634EXPORT_SYMBOL_GPL(pci_cfg_access_unlock);
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800635
636static inline int pcie_cap_version(const struct pci_dev *dev)
637{
Myron Stowe1c531d82013-01-25 17:55:45 -0700638 return pcie_caps_reg(dev) & PCI_EXP_FLAGS_VERS;
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800639}
640
Bjorn Helgaasffb4d602015-06-24 16:05:54 -0500641static bool pcie_downstream_port(const struct pci_dev *dev)
642{
643 int type = pci_pcie_type(dev);
644
645 return type == PCI_EXP_TYPE_ROOT_PORT ||
646 type == PCI_EXP_TYPE_DOWNSTREAM;
647}
648
Yinghai Lu7a1562d2014-11-11 12:09:46 -0800649bool pcie_cap_has_lnkctl(const struct pci_dev *dev)
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800650{
651 int type = pci_pcie_type(dev);
652
Bjorn Helgaasc8b303d2013-08-28 11:33:53 -0600653 return type == PCI_EXP_TYPE_ENDPOINT ||
Bjorn Helgaasd3694d42013-08-27 09:54:40 -0600654 type == PCI_EXP_TYPE_LEG_END ||
655 type == PCI_EXP_TYPE_ROOT_PORT ||
656 type == PCI_EXP_TYPE_UPSTREAM ||
657 type == PCI_EXP_TYPE_DOWNSTREAM ||
658 type == PCI_EXP_TYPE_PCI_BRIDGE ||
659 type == PCI_EXP_TYPE_PCIE_BRIDGE;
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800660}
661
662static inline bool pcie_cap_has_sltctl(const struct pci_dev *dev)
663{
Bjorn Helgaasffb4d602015-06-24 16:05:54 -0500664 return pcie_downstream_port(dev) &&
Bjorn Helgaas6d3a1742013-08-28 12:01:03 -0600665 pcie_caps_reg(dev) & PCI_EXP_FLAGS_SLOT;
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800666}
667
668static inline bool pcie_cap_has_rtctl(const struct pci_dev *dev)
669{
670 int type = pci_pcie_type(dev);
671
Bjorn Helgaasc8b303d2013-08-28 11:33:53 -0600672 return type == PCI_EXP_TYPE_ROOT_PORT ||
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800673 type == PCI_EXP_TYPE_RC_EC;
674}
675
676static bool pcie_capability_reg_implemented(struct pci_dev *dev, int pos)
677{
678 if (!pci_is_pcie(dev))
679 return false;
680
681 switch (pos) {
Alex Williamson969daa32013-02-14 11:35:42 -0700682 case PCI_EXP_FLAGS:
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800683 return true;
684 case PCI_EXP_DEVCAP:
685 case PCI_EXP_DEVCTL:
686 case PCI_EXP_DEVSTA:
Bjorn Helgaasfed24512013-08-28 12:03:42 -0600687 return true;
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800688 case PCI_EXP_LNKCAP:
689 case PCI_EXP_LNKCTL:
690 case PCI_EXP_LNKSTA:
691 return pcie_cap_has_lnkctl(dev);
692 case PCI_EXP_SLTCAP:
693 case PCI_EXP_SLTCTL:
694 case PCI_EXP_SLTSTA:
695 return pcie_cap_has_sltctl(dev);
696 case PCI_EXP_RTCTL:
697 case PCI_EXP_RTCAP:
698 case PCI_EXP_RTSTA:
699 return pcie_cap_has_rtctl(dev);
700 case PCI_EXP_DEVCAP2:
701 case PCI_EXP_DEVCTL2:
702 case PCI_EXP_LNKCAP2:
703 case PCI_EXP_LNKCTL2:
704 case PCI_EXP_LNKSTA2:
705 return pcie_cap_version(dev) > 1;
706 default:
707 return false;
708 }
709}
710
711/*
712 * Note that these accessor functions are only for the "PCI Express
713 * Capability" (see PCIe spec r3.0, sec 7.8). They do not apply to the
714 * other "PCI Express Extended Capabilities" (AER, VC, ACS, MFVC, etc.)
715 */
716int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val)
717{
718 int ret;
719
720 *val = 0;
721 if (pos & 1)
722 return -EINVAL;
723
724 if (pcie_capability_reg_implemented(dev, pos)) {
725 ret = pci_read_config_word(dev, pci_pcie_cap(dev) + pos, val);
726 /*
727 * Reset *val to 0 if pci_read_config_word() fails, it may
728 * have been written as 0xFFFF if hardware error happens
729 * during pci_read_config_word().
730 */
731 if (ret)
732 *val = 0;
733 return ret;
734 }
735
736 /*
737 * For Functions that do not implement the Slot Capabilities,
738 * Slot Status, and Slot Control registers, these spaces must
739 * be hardwired to 0b, with the exception of the Presence Detect
740 * State bit in the Slot Status register of Downstream Ports,
741 * which must be hardwired to 1b. (PCIe Base Spec 3.0, sec 7.8)
742 */
Bjorn Helgaasffb4d602015-06-24 16:05:54 -0500743 if (pci_is_pcie(dev) && pcie_downstream_port(dev) &&
744 pos == PCI_EXP_SLTSTA)
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800745 *val = PCI_EXP_SLTSTA_PDS;
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800746
747 return 0;
748}
749EXPORT_SYMBOL(pcie_capability_read_word);
750
751int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val)
752{
753 int ret;
754
755 *val = 0;
756 if (pos & 3)
757 return -EINVAL;
758
759 if (pcie_capability_reg_implemented(dev, pos)) {
760 ret = pci_read_config_dword(dev, pci_pcie_cap(dev) + pos, val);
761 /*
762 * Reset *val to 0 if pci_read_config_dword() fails, it may
763 * have been written as 0xFFFFFFFF if hardware error happens
764 * during pci_read_config_dword().
765 */
766 if (ret)
767 *val = 0;
768 return ret;
769 }
770
Bjorn Helgaasffb4d602015-06-24 16:05:54 -0500771 if (pci_is_pcie(dev) && pcie_downstream_port(dev) &&
772 pos == PCI_EXP_SLTSTA)
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800773 *val = PCI_EXP_SLTSTA_PDS;
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800774
775 return 0;
776}
777EXPORT_SYMBOL(pcie_capability_read_dword);
778
779int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val)
780{
781 if (pos & 1)
782 return -EINVAL;
783
784 if (!pcie_capability_reg_implemented(dev, pos))
785 return 0;
786
787 return pci_write_config_word(dev, pci_pcie_cap(dev) + pos, val);
788}
789EXPORT_SYMBOL(pcie_capability_write_word);
790
791int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val)
792{
793 if (pos & 3)
794 return -EINVAL;
795
796 if (!pcie_capability_reg_implemented(dev, pos))
797 return 0;
798
799 return pci_write_config_dword(dev, pci_pcie_cap(dev) + pos, val);
800}
801EXPORT_SYMBOL(pcie_capability_write_dword);
802
803int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
804 u16 clear, u16 set)
805{
806 int ret;
807 u16 val;
808
809 ret = pcie_capability_read_word(dev, pos, &val);
810 if (!ret) {
811 val &= ~clear;
812 val |= set;
813 ret = pcie_capability_write_word(dev, pos, val);
814 }
815
816 return ret;
817}
818EXPORT_SYMBOL(pcie_capability_clear_and_set_word);
819
820int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
821 u32 clear, u32 set)
822{
823 int ret;
824 u32 val;
825
826 ret = pcie_capability_read_dword(dev, pos, &val);
827 if (!ret) {
828 val &= ~clear;
829 val |= set;
830 ret = pcie_capability_write_dword(dev, pos, val);
831 }
832
833 return ret;
834}
835EXPORT_SYMBOL(pcie_capability_clear_and_set_dword);