blob: 62b283f3b330f841bf0028e0b4a9bcea210a96ab [file] [log] [blame]
Benoit Cousson55d2cb02010-05-12 17:54:36 +02001/*
2 * Hardware modules present on the OMAP44xx chips
3 *
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06004 * Copyright (C) 2009-2012 Texas Instruments, Inc.
Benoit Cousson55d2cb02010-05-12 17:54:36 +02005 * Copyright (C) 2009-2010 Nokia Corporation
6 *
7 * Paul Walmsley
8 * Benoit Cousson
9 *
10 * This file is automatically generated from the OMAP hardware databases.
11 * We respectfully ask that any modifications to this file be coordinated
12 * with the public linux-omap@vger.kernel.org mailing list and the
13 * authors above to ensure that the autogeneration scripts are kept
14 * up-to-date with the file contents.
15 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
19 */
20
21#include <linux/io.h>
22
23#include <plat/omap_hwmod.h>
24#include <plat/cpu.h>
Avinash.H.M6d3c55f2011-07-10 05:27:16 -060025#include <plat/i2c.h>
Benoit Cousson9780a9c2010-12-07 16:26:57 -080026#include <plat/gpio.h>
Benoit Cousson531ce0d2010-12-20 18:27:19 -080027#include <plat/dma.h>
Benoit Cousson905a74d2011-02-18 14:01:06 +010028#include <plat/mcspi.h>
Kishon Vijay Abraham Icb7e9de2011-02-24 15:16:50 +053029#include <plat/mcbsp.h>
Kishore Kadiyala6ab89462011-03-01 13:12:56 -080030#include <plat/mmc.h>
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +053031#include <plat/dmtimer.h>
Tomi Valkeinen13662dc2011-11-08 03:16:13 -070032#include <plat/common.h>
Benoit Cousson55d2cb02010-05-12 17:54:36 +020033
34#include "omap_hwmod_common_data.h"
35
Shweta Gulaticea6b942012-02-29 23:33:37 +010036#include "smartreflex.h"
Paul Walmsleyd198b512010-12-21 15:30:54 -070037#include "cm1_44xx.h"
38#include "cm2_44xx.h"
39#include "prm44xx.h"
Benoit Cousson55d2cb02010-05-12 17:54:36 +020040#include "prm-regbits-44xx.h"
Paul Walmsleyff2516f2010-12-21 15:39:15 -070041#include "wd_timer.h"
Benoit Cousson55d2cb02010-05-12 17:54:36 +020042
43/* Base offset for all OMAP4 interrupts external to MPUSS */
44#define OMAP44XX_IRQ_GIC_START 32
45
46/* Base offset for all OMAP4 dma requests */
Paul Walmsley844a3b62012-04-19 04:04:33 -060047#define OMAP44XX_DMA_REQ_START 1
Benoit Cousson55d2cb02010-05-12 17:54:36 +020048
49/*
Paul Walmsley844a3b62012-04-19 04:04:33 -060050 * IP blocks
Benoit Cousson55d2cb02010-05-12 17:54:36 +020051 */
52
53/*
Paul Walmsley42b9e382012-04-19 13:33:54 -060054 * 'c2c_target_fw' class
55 * instance(s): c2c_target_fw
56 */
57static struct omap_hwmod_class omap44xx_c2c_target_fw_hwmod_class = {
58 .name = "c2c_target_fw",
59};
60
61/* c2c_target_fw */
62static struct omap_hwmod omap44xx_c2c_target_fw_hwmod = {
63 .name = "c2c_target_fw",
64 .class = &omap44xx_c2c_target_fw_hwmod_class,
65 .clkdm_name = "d2d_clkdm",
66 .prcm = {
67 .omap4 = {
68 .clkctrl_offs = OMAP4_CM_D2D_SAD2D_FW_CLKCTRL_OFFSET,
69 .context_offs = OMAP4_RM_D2D_SAD2D_FW_CONTEXT_OFFSET,
70 },
71 },
72};
73
74/*
Benoit Cousson55d2cb02010-05-12 17:54:36 +020075 * 'dmm' class
76 * instance(s): dmm
77 */
78static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +000079 .name = "dmm",
Benoit Cousson55d2cb02010-05-12 17:54:36 +020080};
81
Benoit Cousson7e69ed92011-07-09 19:14:28 -060082/* dmm */
83static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
84 { .irq = 113 + OMAP44XX_IRQ_GIC_START },
85 { .irq = -1 }
86};
87
Benoit Cousson55d2cb02010-05-12 17:54:36 +020088static struct omap_hwmod omap44xx_dmm_hwmod = {
89 .name = "dmm",
90 .class = &omap44xx_dmm_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -060091 .clkdm_name = "l3_emif_clkdm",
Paul Walmsley844a3b62012-04-19 04:04:33 -060092 .mpu_irqs = omap44xx_dmm_irqs,
Benoit Coussond0f06312011-07-10 05:56:30 -060093 .prcm = {
94 .omap4 = {
95 .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -060096 .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
Benoit Coussond0f06312011-07-10 05:56:30 -060097 },
98 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +020099};
100
101/*
102 * 'emif_fw' class
103 * instance(s): emif_fw
104 */
105static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +0000106 .name = "emif_fw",
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200107};
108
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600109/* emif_fw */
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200110static struct omap_hwmod omap44xx_emif_fw_hwmod = {
111 .name = "emif_fw",
112 .class = &omap44xx_emif_fw_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600113 .clkdm_name = "l3_emif_clkdm",
Benoit Coussond0f06312011-07-10 05:56:30 -0600114 .prcm = {
115 .omap4 = {
116 .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600117 .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
Benoit Coussond0f06312011-07-10 05:56:30 -0600118 },
119 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200120};
121
122/*
123 * 'l3' class
124 * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
125 */
126static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +0000127 .name = "l3",
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200128};
129
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600130/* l3_instr */
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200131static struct omap_hwmod omap44xx_l3_instr_hwmod = {
132 .name = "l3_instr",
133 .class = &omap44xx_l3_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600134 .clkdm_name = "l3_instr_clkdm",
Benoit Coussond0f06312011-07-10 05:56:30 -0600135 .prcm = {
136 .omap4 = {
137 .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600138 .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -0600139 .modulemode = MODULEMODE_HWCTRL,
Benoit Coussond0f06312011-07-10 05:56:30 -0600140 },
141 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200142};
143
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600144/* l3_main_1 */
Benoit Cousson9b4021b2011-07-09 19:14:27 -0600145static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
146 { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
147 { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
148 { .irq = -1 }
149};
150
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200151static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
152 .name = "l3_main_1",
153 .class = &omap44xx_l3_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600154 .clkdm_name = "l3_1_clkdm",
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600155 .mpu_irqs = omap44xx_l3_main_1_irqs,
Benoit Coussond0f06312011-07-10 05:56:30 -0600156 .prcm = {
157 .omap4 = {
158 .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600159 .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
Benoit Coussond0f06312011-07-10 05:56:30 -0600160 },
161 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200162};
163
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600164/* l3_main_2 */
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200165static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
166 .name = "l3_main_2",
167 .class = &omap44xx_l3_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600168 .clkdm_name = "l3_2_clkdm",
Benoit Coussond0f06312011-07-10 05:56:30 -0600169 .prcm = {
170 .omap4 = {
171 .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600172 .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
Benoit Coussond0f06312011-07-10 05:56:30 -0600173 },
174 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200175};
176
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600177/* l3_main_3 */
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200178static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
179 .name = "l3_main_3",
180 .class = &omap44xx_l3_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600181 .clkdm_name = "l3_instr_clkdm",
Benoit Coussond0f06312011-07-10 05:56:30 -0600182 .prcm = {
183 .omap4 = {
184 .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600185 .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -0600186 .modulemode = MODULEMODE_HWCTRL,
Benoit Coussond0f06312011-07-10 05:56:30 -0600187 },
188 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200189};
190
191/*
192 * 'l4' class
193 * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
194 */
195static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +0000196 .name = "l4",
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200197};
198
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600199/* l4_abe */
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200200static struct omap_hwmod omap44xx_l4_abe_hwmod = {
201 .name = "l4_abe",
202 .class = &omap44xx_l4_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600203 .clkdm_name = "abe_clkdm",
Benoit Coussond0f06312011-07-10 05:56:30 -0600204 .prcm = {
205 .omap4 = {
206 .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
207 },
208 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200209};
210
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600211/* l4_cfg */
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200212static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
213 .name = "l4_cfg",
214 .class = &omap44xx_l4_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600215 .clkdm_name = "l4_cfg_clkdm",
Benoit Coussond0f06312011-07-10 05:56:30 -0600216 .prcm = {
217 .omap4 = {
218 .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600219 .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
Benoit Coussond0f06312011-07-10 05:56:30 -0600220 },
221 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200222};
223
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600224/* l4_per */
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200225static struct omap_hwmod omap44xx_l4_per_hwmod = {
226 .name = "l4_per",
227 .class = &omap44xx_l4_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600228 .clkdm_name = "l4_per_clkdm",
Benoit Coussond0f06312011-07-10 05:56:30 -0600229 .prcm = {
230 .omap4 = {
231 .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600232 .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
Benoit Coussond0f06312011-07-10 05:56:30 -0600233 },
234 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200235};
236
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600237/* l4_wkup */
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200238static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
239 .name = "l4_wkup",
240 .class = &omap44xx_l4_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600241 .clkdm_name = "l4_wkup_clkdm",
Benoit Coussond0f06312011-07-10 05:56:30 -0600242 .prcm = {
243 .omap4 = {
244 .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600245 .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
Benoit Coussond0f06312011-07-10 05:56:30 -0600246 },
247 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200248};
249
250/*
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700251 * 'mpu_bus' class
252 * instance(s): mpu_private
253 */
254static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +0000255 .name = "mpu_bus",
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700256};
257
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600258/* mpu_private */
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700259static struct omap_hwmod omap44xx_mpu_private_hwmod = {
260 .name = "mpu_private",
261 .class = &omap44xx_mpu_bus_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600262 .clkdm_name = "mpuss_clkdm",
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700263};
264
265/*
266 * Modules omap_hwmod structures
267 *
268 * The following IPs are excluded for the moment because:
269 * - They do not need an explicit SW control using omap_hwmod API.
270 * - They still need to be validated with the driver
271 * properly adapted to omap_hwmod / omap_device
272 *
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700273 * cm_core
274 * cm_core_aon
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700275 * ctrl_module_core
276 * ctrl_module_pad_core
277 * ctrl_module_pad_wkup
278 * ctrl_module_wkup
279 * debugss
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700280 * efuse_ctrl_cust
281 * efuse_ctrl_std
Benoit Cousson00fe6102011-07-09 19:14:28 -0600282 * mpu_c0
283 * mpu_c1
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700284 * ocmc_ram
285 * ocp2scp_usb_phy
286 * ocp_wp_noc
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700287 * prcm_mpu
288 * prm
289 * scrm
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700290 * usb_host_fs
291 * usb_host_hs
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700292 * usb_phy_cm
293 * usb_tll_hs
294 * usim
295 */
296
297/*
Benoit Cousson407a6882011-02-15 22:39:48 +0100298 * 'aess' class
299 * audio engine sub system
300 */
301
302static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
303 .rev_offs = 0x0000,
304 .sysc_offs = 0x0010,
305 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
306 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
Benoit Coussonc614ebf2011-07-01 22:54:01 +0200307 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
308 MSTANDBY_SMART_WKUP),
Benoit Cousson407a6882011-02-15 22:39:48 +0100309 .sysc_fields = &omap_hwmod_sysc_type2,
310};
311
312static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
313 .name = "aess",
314 .sysc = &omap44xx_aess_sysc,
315};
316
317/* aess */
318static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
319 { .irq = 99 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -0600320 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +0100321};
322
323static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
324 { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
325 { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
326 { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
327 { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
328 { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
329 { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
330 { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
331 { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -0600332 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +0100333};
334
Benoit Cousson407a6882011-02-15 22:39:48 +0100335static struct omap_hwmod omap44xx_aess_hwmod = {
336 .name = "aess",
337 .class = &omap44xx_aess_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600338 .clkdm_name = "abe_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +0100339 .mpu_irqs = omap44xx_aess_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +0100340 .sdma_reqs = omap44xx_aess_sdma_reqs,
Benoit Cousson407a6882011-02-15 22:39:48 +0100341 .main_clk = "aess_fck",
Benoit Cousson00fe6102011-07-09 19:14:28 -0600342 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +0100343 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600344 .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600345 .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -0600346 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +0100347 },
348 },
Benoit Cousson407a6882011-02-15 22:39:48 +0100349};
350
351/*
Paul Walmsley42b9e382012-04-19 13:33:54 -0600352 * 'c2c' class
353 * chip 2 chip interface used to plug the ape soc (omap) with an external modem
354 * soc
355 */
356
357static struct omap_hwmod_class omap44xx_c2c_hwmod_class = {
358 .name = "c2c",
359};
360
361/* c2c */
362static struct omap_hwmod_irq_info omap44xx_c2c_irqs[] = {
363 { .irq = 88 + OMAP44XX_IRQ_GIC_START },
364 { .irq = -1 }
365};
366
367static struct omap_hwmod_dma_info omap44xx_c2c_sdma_reqs[] = {
368 { .dma_req = 68 + OMAP44XX_DMA_REQ_START },
369 { .dma_req = -1 }
370};
371
372static struct omap_hwmod omap44xx_c2c_hwmod = {
373 .name = "c2c",
374 .class = &omap44xx_c2c_hwmod_class,
375 .clkdm_name = "d2d_clkdm",
376 .mpu_irqs = omap44xx_c2c_irqs,
377 .sdma_reqs = omap44xx_c2c_sdma_reqs,
378 .prcm = {
379 .omap4 = {
380 .clkctrl_offs = OMAP4_CM_D2D_SAD2D_CLKCTRL_OFFSET,
381 .context_offs = OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET,
382 },
383 },
384};
385
386/*
Benoit Cousson407a6882011-02-15 22:39:48 +0100387 * 'counter' class
388 * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
389 */
390
391static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
392 .rev_offs = 0x0000,
393 .sysc_offs = 0x0004,
394 .sysc_flags = SYSC_HAS_SIDLEMODE,
395 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
396 SIDLE_SMART_WKUP),
397 .sysc_fields = &omap_hwmod_sysc_type1,
398};
399
400static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
401 .name = "counter",
402 .sysc = &omap44xx_counter_sysc,
403};
404
405/* counter_32k */
Benoit Cousson407a6882011-02-15 22:39:48 +0100406static struct omap_hwmod omap44xx_counter_32k_hwmod = {
407 .name = "counter_32k",
408 .class = &omap44xx_counter_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600409 .clkdm_name = "l4_wkup_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +0100410 .flags = HWMOD_SWSUP_SIDLE,
411 .main_clk = "sys_32k_ck",
Benoit Cousson00fe6102011-07-09 19:14:28 -0600412 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +0100413 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600414 .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600415 .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
Benoit Cousson407a6882011-02-15 22:39:48 +0100416 },
417 },
Benoit Cousson407a6882011-02-15 22:39:48 +0100418};
419
420/*
Benoit Coussond7cf5f32010-12-23 22:30:31 +0000421 * 'dma' class
422 * dma controller for data exchange between memory to memory (i.e. internal or
423 * external memory) and gp peripherals to memory or memory to gp peripherals
424 */
425
426static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
427 .rev_offs = 0x0000,
428 .sysc_offs = 0x002c,
429 .syss_offs = 0x0028,
430 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
431 SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
432 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
433 SYSS_HAS_RESET_STATUS),
434 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
435 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
436 .sysc_fields = &omap_hwmod_sysc_type1,
437};
438
439static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
440 .name = "dma",
441 .sysc = &omap44xx_dma_sysc,
442};
443
444/* dma dev_attr */
445static struct omap_dma_dev_attr dma_dev_attr = {
446 .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
447 IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
448 .lch_count = 32,
449};
450
451/* dma_system */
452static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
453 { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
454 { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
455 { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
456 { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -0600457 { .irq = -1 }
Benoit Coussond7cf5f32010-12-23 22:30:31 +0000458};
459
Benoit Coussond7cf5f32010-12-23 22:30:31 +0000460static struct omap_hwmod omap44xx_dma_system_hwmod = {
461 .name = "dma_system",
462 .class = &omap44xx_dma_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600463 .clkdm_name = "l3_dma_clkdm",
Benoit Coussond7cf5f32010-12-23 22:30:31 +0000464 .mpu_irqs = omap44xx_dma_system_irqs,
Benoit Coussond7cf5f32010-12-23 22:30:31 +0000465 .main_clk = "l3_div_ck",
466 .prcm = {
467 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600468 .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600469 .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
Benoit Coussond7cf5f32010-12-23 22:30:31 +0000470 },
471 },
472 .dev_attr = &dma_dev_attr,
Benoit Coussond7cf5f32010-12-23 22:30:31 +0000473};
474
475/*
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000476 * 'dmic' class
477 * digital microphone controller
478 */
479
480static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
481 .rev_offs = 0x0000,
482 .sysc_offs = 0x0010,
483 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
484 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
485 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
486 SIDLE_SMART_WKUP),
487 .sysc_fields = &omap_hwmod_sysc_type2,
488};
489
490static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
491 .name = "dmic",
492 .sysc = &omap44xx_dmic_sysc,
493};
494
495/* dmic */
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000496static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
497 { .irq = 114 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -0600498 { .irq = -1 }
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000499};
500
501static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
502 { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -0600503 { .dma_req = -1 }
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000504};
505
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000506static struct omap_hwmod omap44xx_dmic_hwmod = {
507 .name = "dmic",
508 .class = &omap44xx_dmic_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600509 .clkdm_name = "abe_clkdm",
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000510 .mpu_irqs = omap44xx_dmic_irqs,
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000511 .sdma_reqs = omap44xx_dmic_sdma_reqs,
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000512 .main_clk = "dmic_fck",
Benoit Cousson00fe6102011-07-09 19:14:28 -0600513 .prcm = {
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000514 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600515 .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600516 .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -0600517 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000518 },
519 },
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000520};
521
522/*
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700523 * 'dsp' class
524 * dsp sub-system
525 */
526
527static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +0000528 .name = "dsp",
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700529};
530
531/* dsp */
532static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
533 { .irq = 28 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -0600534 { .irq = -1 }
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700535};
536
537static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700538 { .name = "dsp", .rst_shift = 0 },
Paul Walmsleyf2f57362012-04-18 19:10:02 -0600539 { .name = "mmu_cache", .rst_shift = 1 },
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700540};
541
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700542static struct omap_hwmod omap44xx_dsp_hwmod = {
543 .name = "dsp",
544 .class = &omap44xx_dsp_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600545 .clkdm_name = "tesla_clkdm",
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700546 .mpu_irqs = omap44xx_dsp_irqs,
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700547 .rst_lines = omap44xx_dsp_resets,
548 .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
549 .main_clk = "dsp_fck",
550 .prcm = {
551 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600552 .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
Benoit Coussoneaac3292011-07-10 05:56:31 -0600553 .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600554 .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -0600555 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700556 },
557 },
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700558};
559
560/*
Benoit Coussond63bd742011-01-27 11:17:03 +0000561 * 'dss' class
562 * display sub-system
563 */
564
565static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
566 .rev_offs = 0x0000,
567 .syss_offs = 0x0014,
568 .sysc_flags = SYSS_HAS_RESET_STATUS,
569};
570
571static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
572 .name = "dss",
573 .sysc = &omap44xx_dss_sysc,
Tomi Valkeinen13662dc2011-11-08 03:16:13 -0700574 .reset = omap_dss_reset,
Benoit Coussond63bd742011-01-27 11:17:03 +0000575};
576
577/* dss */
Benoit Coussond63bd742011-01-27 11:17:03 +0000578static struct omap_hwmod_opt_clk dss_opt_clks[] = {
579 { .role = "sys_clk", .clk = "dss_sys_clk" },
580 { .role = "tv_clk", .clk = "dss_tv_clk" },
Tomi Valkeinen4d0698d2011-11-08 03:16:12 -0700581 { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
Benoit Coussond63bd742011-01-27 11:17:03 +0000582};
583
584static struct omap_hwmod omap44xx_dss_hwmod = {
585 .name = "dss_core",
Tomi Valkeinen37ad0852011-11-08 03:16:11 -0700586 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Benoit Coussond63bd742011-01-27 11:17:03 +0000587 .class = &omap44xx_dss_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600588 .clkdm_name = "l3_dss_clkdm",
Tomi Valkeinenda7cdfa2011-07-09 20:39:45 -0600589 .main_clk = "dss_dss_clk",
Benoit Coussond63bd742011-01-27 11:17:03 +0000590 .prcm = {
591 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600592 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600593 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
Benoit Coussond63bd742011-01-27 11:17:03 +0000594 },
595 },
596 .opt_clks = dss_opt_clks,
597 .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
Benoit Coussond63bd742011-01-27 11:17:03 +0000598};
599
600/*
601 * 'dispc' class
602 * display controller
603 */
604
605static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
606 .rev_offs = 0x0000,
607 .sysc_offs = 0x0010,
608 .syss_offs = 0x0014,
609 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
610 SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
611 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
612 SYSS_HAS_RESET_STATUS),
613 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
614 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
615 .sysc_fields = &omap_hwmod_sysc_type1,
616};
617
618static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
619 .name = "dispc",
620 .sysc = &omap44xx_dispc_sysc,
621};
622
623/* dss_dispc */
Benoit Coussond63bd742011-01-27 11:17:03 +0000624static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
625 { .irq = 25 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -0600626 { .irq = -1 }
Benoit Coussond63bd742011-01-27 11:17:03 +0000627};
628
629static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
630 { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -0600631 { .dma_req = -1 }
Benoit Coussond63bd742011-01-27 11:17:03 +0000632};
633
Archit Tanejab923d402011-10-06 18:04:08 -0600634static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
635 .manager_count = 3,
636 .has_framedonetv_irq = 1
637};
638
Benoit Coussond63bd742011-01-27 11:17:03 +0000639static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
640 .name = "dss_dispc",
641 .class = &omap44xx_dispc_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600642 .clkdm_name = "l3_dss_clkdm",
Benoit Coussond63bd742011-01-27 11:17:03 +0000643 .mpu_irqs = omap44xx_dss_dispc_irqs,
Benoit Coussond63bd742011-01-27 11:17:03 +0000644 .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
Tomi Valkeinenda7cdfa2011-07-09 20:39:45 -0600645 .main_clk = "dss_dss_clk",
Benoit Coussond63bd742011-01-27 11:17:03 +0000646 .prcm = {
647 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600648 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600649 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
Benoit Coussond63bd742011-01-27 11:17:03 +0000650 },
651 },
Archit Tanejab923d402011-10-06 18:04:08 -0600652 .dev_attr = &omap44xx_dss_dispc_dev_attr
Benoit Coussond63bd742011-01-27 11:17:03 +0000653};
654
655/*
656 * 'dsi' class
657 * display serial interface controller
658 */
659
660static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
661 .rev_offs = 0x0000,
662 .sysc_offs = 0x0010,
663 .syss_offs = 0x0014,
664 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
665 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
666 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
667 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
668 .sysc_fields = &omap_hwmod_sysc_type1,
669};
670
671static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
672 .name = "dsi",
673 .sysc = &omap44xx_dsi_sysc,
674};
675
676/* dss_dsi1 */
Benoit Coussond63bd742011-01-27 11:17:03 +0000677static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
678 { .irq = 53 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -0600679 { .irq = -1 }
Benoit Coussond63bd742011-01-27 11:17:03 +0000680};
681
682static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
683 { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -0600684 { .dma_req = -1 }
Benoit Coussond63bd742011-01-27 11:17:03 +0000685};
686
Tomi Valkeinen3a23aaf2011-07-09 20:39:44 -0600687static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
688 { .role = "sys_clk", .clk = "dss_sys_clk" },
689};
690
Benoit Coussond63bd742011-01-27 11:17:03 +0000691static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
692 .name = "dss_dsi1",
693 .class = &omap44xx_dsi_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600694 .clkdm_name = "l3_dss_clkdm",
Benoit Coussond63bd742011-01-27 11:17:03 +0000695 .mpu_irqs = omap44xx_dss_dsi1_irqs,
Benoit Coussond63bd742011-01-27 11:17:03 +0000696 .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
Tomi Valkeinenda7cdfa2011-07-09 20:39:45 -0600697 .main_clk = "dss_dss_clk",
Benoit Coussond63bd742011-01-27 11:17:03 +0000698 .prcm = {
699 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600700 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600701 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
Benoit Coussond63bd742011-01-27 11:17:03 +0000702 },
703 },
Tomi Valkeinen3a23aaf2011-07-09 20:39:44 -0600704 .opt_clks = dss_dsi1_opt_clks,
705 .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
Benoit Coussond63bd742011-01-27 11:17:03 +0000706};
707
708/* dss_dsi2 */
Benoit Coussond63bd742011-01-27 11:17:03 +0000709static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
710 { .irq = 84 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -0600711 { .irq = -1 }
Benoit Coussond63bd742011-01-27 11:17:03 +0000712};
713
714static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
715 { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -0600716 { .dma_req = -1 }
Benoit Coussond63bd742011-01-27 11:17:03 +0000717};
718
Tomi Valkeinen3a23aaf2011-07-09 20:39:44 -0600719static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
720 { .role = "sys_clk", .clk = "dss_sys_clk" },
721};
722
Benoit Coussond63bd742011-01-27 11:17:03 +0000723static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
724 .name = "dss_dsi2",
725 .class = &omap44xx_dsi_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600726 .clkdm_name = "l3_dss_clkdm",
Benoit Coussond63bd742011-01-27 11:17:03 +0000727 .mpu_irqs = omap44xx_dss_dsi2_irqs,
Benoit Coussond63bd742011-01-27 11:17:03 +0000728 .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
Tomi Valkeinenda7cdfa2011-07-09 20:39:45 -0600729 .main_clk = "dss_dss_clk",
Benoit Coussond63bd742011-01-27 11:17:03 +0000730 .prcm = {
731 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600732 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600733 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
Benoit Coussond63bd742011-01-27 11:17:03 +0000734 },
735 },
Tomi Valkeinen3a23aaf2011-07-09 20:39:44 -0600736 .opt_clks = dss_dsi2_opt_clks,
737 .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
Benoit Coussond63bd742011-01-27 11:17:03 +0000738};
739
740/*
741 * 'hdmi' class
742 * hdmi controller
743 */
744
745static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
746 .rev_offs = 0x0000,
747 .sysc_offs = 0x0010,
748 .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
749 SYSC_HAS_SOFTRESET),
750 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
751 SIDLE_SMART_WKUP),
752 .sysc_fields = &omap_hwmod_sysc_type2,
753};
754
755static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
756 .name = "hdmi",
757 .sysc = &omap44xx_hdmi_sysc,
758};
759
760/* dss_hdmi */
Benoit Coussond63bd742011-01-27 11:17:03 +0000761static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
762 { .irq = 101 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -0600763 { .irq = -1 }
Benoit Coussond63bd742011-01-27 11:17:03 +0000764};
765
766static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
767 { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -0600768 { .dma_req = -1 }
Benoit Coussond63bd742011-01-27 11:17:03 +0000769};
770
Tomi Valkeinen3a23aaf2011-07-09 20:39:44 -0600771static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
772 { .role = "sys_clk", .clk = "dss_sys_clk" },
773};
774
Benoit Coussond63bd742011-01-27 11:17:03 +0000775static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
776 .name = "dss_hdmi",
777 .class = &omap44xx_hdmi_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600778 .clkdm_name = "l3_dss_clkdm",
Benoit Coussond63bd742011-01-27 11:17:03 +0000779 .mpu_irqs = omap44xx_dss_hdmi_irqs,
Benoit Coussond63bd742011-01-27 11:17:03 +0000780 .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
Tomi Valkeinen4d0698d2011-11-08 03:16:12 -0700781 .main_clk = "dss_48mhz_clk",
Benoit Coussond63bd742011-01-27 11:17:03 +0000782 .prcm = {
783 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600784 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600785 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
Benoit Coussond63bd742011-01-27 11:17:03 +0000786 },
787 },
Tomi Valkeinen3a23aaf2011-07-09 20:39:44 -0600788 .opt_clks = dss_hdmi_opt_clks,
789 .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
Benoit Coussond63bd742011-01-27 11:17:03 +0000790};
791
792/*
793 * 'rfbi' class
794 * remote frame buffer interface
795 */
796
797static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
798 .rev_offs = 0x0000,
799 .sysc_offs = 0x0010,
800 .syss_offs = 0x0014,
801 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
802 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
803 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
804 .sysc_fields = &omap_hwmod_sysc_type1,
805};
806
807static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
808 .name = "rfbi",
809 .sysc = &omap44xx_rfbi_sysc,
810};
811
812/* dss_rfbi */
Benoit Coussond63bd742011-01-27 11:17:03 +0000813static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
814 { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -0600815 { .dma_req = -1 }
Benoit Coussond63bd742011-01-27 11:17:03 +0000816};
817
Tomi Valkeinen3a23aaf2011-07-09 20:39:44 -0600818static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
819 { .role = "ick", .clk = "dss_fck" },
820};
821
Benoit Coussond63bd742011-01-27 11:17:03 +0000822static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
823 .name = "dss_rfbi",
824 .class = &omap44xx_rfbi_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600825 .clkdm_name = "l3_dss_clkdm",
Benoit Coussond63bd742011-01-27 11:17:03 +0000826 .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
Tomi Valkeinenda7cdfa2011-07-09 20:39:45 -0600827 .main_clk = "dss_dss_clk",
Benoit Coussond63bd742011-01-27 11:17:03 +0000828 .prcm = {
829 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600830 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600831 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
Benoit Coussond63bd742011-01-27 11:17:03 +0000832 },
833 },
Tomi Valkeinen3a23aaf2011-07-09 20:39:44 -0600834 .opt_clks = dss_rfbi_opt_clks,
835 .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
Benoit Coussond63bd742011-01-27 11:17:03 +0000836};
837
838/*
839 * 'venc' class
840 * video encoder
841 */
842
843static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
844 .name = "venc",
845};
846
847/* dss_venc */
Benoit Coussond63bd742011-01-27 11:17:03 +0000848static struct omap_hwmod omap44xx_dss_venc_hwmod = {
849 .name = "dss_venc",
850 .class = &omap44xx_venc_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600851 .clkdm_name = "l3_dss_clkdm",
Tomi Valkeinen4d0698d2011-11-08 03:16:12 -0700852 .main_clk = "dss_tv_clk",
Benoit Coussond63bd742011-01-27 11:17:03 +0000853 .prcm = {
854 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600855 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600856 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
Benoit Coussond63bd742011-01-27 11:17:03 +0000857 },
858 },
Benoit Coussond63bd742011-01-27 11:17:03 +0000859};
860
861/*
Paul Walmsley42b9e382012-04-19 13:33:54 -0600862 * 'elm' class
863 * bch error location module
864 */
865
866static struct omap_hwmod_class_sysconfig omap44xx_elm_sysc = {
867 .rev_offs = 0x0000,
868 .sysc_offs = 0x0010,
869 .syss_offs = 0x0014,
870 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
871 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
872 SYSS_HAS_RESET_STATUS),
873 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
874 .sysc_fields = &omap_hwmod_sysc_type1,
875};
876
877static struct omap_hwmod_class omap44xx_elm_hwmod_class = {
878 .name = "elm",
879 .sysc = &omap44xx_elm_sysc,
880};
881
882/* elm */
883static struct omap_hwmod_irq_info omap44xx_elm_irqs[] = {
884 { .irq = 4 + OMAP44XX_IRQ_GIC_START },
885 { .irq = -1 }
886};
887
888static struct omap_hwmod omap44xx_elm_hwmod = {
889 .name = "elm",
890 .class = &omap44xx_elm_hwmod_class,
891 .clkdm_name = "l4_per_clkdm",
892 .mpu_irqs = omap44xx_elm_irqs,
893 .prcm = {
894 .omap4 = {
895 .clkctrl_offs = OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET,
896 .context_offs = OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET,
897 },
898 },
899};
900
901/*
Paul Walmsleybf30f952012-04-19 13:33:52 -0600902 * 'emif' class
903 * external memory interface no1
904 */
905
906static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {
907 .rev_offs = 0x0000,
908};
909
910static struct omap_hwmod_class omap44xx_emif_hwmod_class = {
911 .name = "emif",
912 .sysc = &omap44xx_emif_sysc,
913};
914
915/* emif1 */
916static struct omap_hwmod_irq_info omap44xx_emif1_irqs[] = {
917 { .irq = 110 + OMAP44XX_IRQ_GIC_START },
918 { .irq = -1 }
919};
920
921static struct omap_hwmod omap44xx_emif1_hwmod = {
922 .name = "emif1",
923 .class = &omap44xx_emif_hwmod_class,
924 .clkdm_name = "l3_emif_clkdm",
925 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
926 .mpu_irqs = omap44xx_emif1_irqs,
927 .main_clk = "ddrphy_ck",
928 .prcm = {
929 .omap4 = {
930 .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,
931 .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,
932 .modulemode = MODULEMODE_HWCTRL,
933 },
934 },
935};
936
937/* emif2 */
938static struct omap_hwmod_irq_info omap44xx_emif2_irqs[] = {
939 { .irq = 111 + OMAP44XX_IRQ_GIC_START },
940 { .irq = -1 }
941};
942
943static struct omap_hwmod omap44xx_emif2_hwmod = {
944 .name = "emif2",
945 .class = &omap44xx_emif_hwmod_class,
946 .clkdm_name = "l3_emif_clkdm",
947 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
948 .mpu_irqs = omap44xx_emif2_irqs,
949 .main_clk = "ddrphy_ck",
950 .prcm = {
951 .omap4 = {
952 .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,
953 .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,
954 .modulemode = MODULEMODE_HWCTRL,
955 },
956 },
957};
958
959/*
Ming Leib050f682012-04-19 13:33:50 -0600960 * 'fdif' class
961 * face detection hw accelerator module
962 */
963
964static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
965 .rev_offs = 0x0000,
966 .sysc_offs = 0x0010,
967 /*
968 * FDIF needs 100 OCP clk cycles delay after a softreset before
969 * accessing sysconfig again.
970 * The lowest frequency at the moment for L3 bus is 100 MHz, so
971 * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
972 *
973 * TODO: Indicate errata when available.
974 */
975 .srst_udelay = 2,
976 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
977 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
978 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
979 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
980 .sysc_fields = &omap_hwmod_sysc_type2,
981};
982
983static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
984 .name = "fdif",
985 .sysc = &omap44xx_fdif_sysc,
986};
987
988/* fdif */
989static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
990 { .irq = 69 + OMAP44XX_IRQ_GIC_START },
991 { .irq = -1 }
992};
993
994static struct omap_hwmod omap44xx_fdif_hwmod = {
995 .name = "fdif",
996 .class = &omap44xx_fdif_hwmod_class,
997 .clkdm_name = "iss_clkdm",
998 .mpu_irqs = omap44xx_fdif_irqs,
999 .main_clk = "fdif_fck",
1000 .prcm = {
1001 .omap4 = {
1002 .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
1003 .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
1004 .modulemode = MODULEMODE_SWCTRL,
1005 },
1006 },
1007};
1008
1009/*
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001010 * 'gpio' class
1011 * general purpose io module
1012 */
1013
1014static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
1015 .rev_offs = 0x0000,
1016 .sysc_offs = 0x0010,
1017 .syss_offs = 0x0114,
Benoit Cousson0cfe8752010-12-21 21:08:33 -07001018 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
1019 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
1020 SYSS_HAS_RESET_STATUS),
Benoit Cousson7cffa6b2010-12-21 21:31:28 -07001021 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1022 SIDLE_SMART_WKUP),
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001023 .sysc_fields = &omap_hwmod_sysc_type1,
1024};
1025
1026static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +00001027 .name = "gpio",
1028 .sysc = &omap44xx_gpio_sysc,
1029 .rev = 2,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001030};
1031
1032/* gpio dev_attr */
1033static struct omap_gpio_dev_attr gpio_dev_attr = {
Benoit Coussonfe134712010-12-23 22:30:32 +00001034 .bank_width = 32,
1035 .dbck_flag = true,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001036};
1037
1038/* gpio1 */
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001039static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
1040 { .irq = 29 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001041 { .irq = -1 }
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001042};
1043
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001044static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
Benoit Coussonb399bca2010-12-21 21:08:34 -07001045 { .role = "dbclk", .clk = "gpio1_dbclk" },
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001046};
1047
1048static struct omap_hwmod omap44xx_gpio1_hwmod = {
1049 .name = "gpio1",
1050 .class = &omap44xx_gpio_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001051 .clkdm_name = "l4_wkup_clkdm",
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001052 .mpu_irqs = omap44xx_gpio1_irqs,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001053 .main_clk = "gpio1_ick",
1054 .prcm = {
1055 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001056 .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001057 .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001058 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001059 },
1060 },
1061 .opt_clks = gpio1_opt_clks,
1062 .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
1063 .dev_attr = &gpio_dev_attr,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001064};
1065
1066/* gpio2 */
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001067static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
1068 { .irq = 30 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001069 { .irq = -1 }
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001070};
1071
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001072static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
Benoit Coussonb399bca2010-12-21 21:08:34 -07001073 { .role = "dbclk", .clk = "gpio2_dbclk" },
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001074};
1075
1076static struct omap_hwmod omap44xx_gpio2_hwmod = {
1077 .name = "gpio2",
1078 .class = &omap44xx_gpio_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001079 .clkdm_name = "l4_per_clkdm",
Benoit Coussonb399bca2010-12-21 21:08:34 -07001080 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001081 .mpu_irqs = omap44xx_gpio2_irqs,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001082 .main_clk = "gpio2_ick",
1083 .prcm = {
1084 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001085 .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001086 .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001087 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001088 },
1089 },
1090 .opt_clks = gpio2_opt_clks,
1091 .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
1092 .dev_attr = &gpio_dev_attr,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001093};
1094
1095/* gpio3 */
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001096static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
1097 { .irq = 31 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001098 { .irq = -1 }
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001099};
1100
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001101static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
Benoit Coussonb399bca2010-12-21 21:08:34 -07001102 { .role = "dbclk", .clk = "gpio3_dbclk" },
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001103};
1104
1105static struct omap_hwmod omap44xx_gpio3_hwmod = {
1106 .name = "gpio3",
1107 .class = &omap44xx_gpio_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001108 .clkdm_name = "l4_per_clkdm",
Benoit Coussonb399bca2010-12-21 21:08:34 -07001109 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001110 .mpu_irqs = omap44xx_gpio3_irqs,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001111 .main_clk = "gpio3_ick",
1112 .prcm = {
1113 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001114 .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001115 .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001116 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001117 },
1118 },
1119 .opt_clks = gpio3_opt_clks,
1120 .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
1121 .dev_attr = &gpio_dev_attr,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001122};
1123
1124/* gpio4 */
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001125static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
1126 { .irq = 32 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001127 { .irq = -1 }
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001128};
1129
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001130static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
Benoit Coussonb399bca2010-12-21 21:08:34 -07001131 { .role = "dbclk", .clk = "gpio4_dbclk" },
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001132};
1133
1134static struct omap_hwmod omap44xx_gpio4_hwmod = {
1135 .name = "gpio4",
1136 .class = &omap44xx_gpio_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001137 .clkdm_name = "l4_per_clkdm",
Benoit Coussonb399bca2010-12-21 21:08:34 -07001138 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001139 .mpu_irqs = omap44xx_gpio4_irqs,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001140 .main_clk = "gpio4_ick",
1141 .prcm = {
1142 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001143 .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001144 .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001145 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001146 },
1147 },
1148 .opt_clks = gpio4_opt_clks,
1149 .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
1150 .dev_attr = &gpio_dev_attr,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001151};
1152
1153/* gpio5 */
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001154static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
1155 { .irq = 33 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001156 { .irq = -1 }
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001157};
1158
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001159static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
Benoit Coussonb399bca2010-12-21 21:08:34 -07001160 { .role = "dbclk", .clk = "gpio5_dbclk" },
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001161};
1162
1163static struct omap_hwmod omap44xx_gpio5_hwmod = {
1164 .name = "gpio5",
1165 .class = &omap44xx_gpio_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001166 .clkdm_name = "l4_per_clkdm",
Benoit Coussonb399bca2010-12-21 21:08:34 -07001167 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001168 .mpu_irqs = omap44xx_gpio5_irqs,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001169 .main_clk = "gpio5_ick",
1170 .prcm = {
1171 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001172 .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001173 .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001174 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001175 },
1176 },
1177 .opt_clks = gpio5_opt_clks,
1178 .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
1179 .dev_attr = &gpio_dev_attr,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001180};
1181
1182/* gpio6 */
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001183static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
1184 { .irq = 34 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001185 { .irq = -1 }
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001186};
1187
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001188static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
Benoit Coussonb399bca2010-12-21 21:08:34 -07001189 { .role = "dbclk", .clk = "gpio6_dbclk" },
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001190};
1191
1192static struct omap_hwmod omap44xx_gpio6_hwmod = {
1193 .name = "gpio6",
1194 .class = &omap44xx_gpio_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001195 .clkdm_name = "l4_per_clkdm",
Benoit Coussonb399bca2010-12-21 21:08:34 -07001196 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001197 .mpu_irqs = omap44xx_gpio6_irqs,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001198 .main_clk = "gpio6_ick",
1199 .prcm = {
1200 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001201 .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001202 .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001203 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001204 },
1205 },
1206 .opt_clks = gpio6_opt_clks,
1207 .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
1208 .dev_attr = &gpio_dev_attr,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001209};
1210
1211/*
Benoît Coussoneb42b5d2012-04-19 13:33:51 -06001212 * 'gpmc' class
1213 * general purpose memory controller
1214 */
1215
1216static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
1217 .rev_offs = 0x0000,
1218 .sysc_offs = 0x0010,
1219 .syss_offs = 0x0014,
1220 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
1221 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
1222 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1223 .sysc_fields = &omap_hwmod_sysc_type1,
1224};
1225
1226static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
1227 .name = "gpmc",
1228 .sysc = &omap44xx_gpmc_sysc,
1229};
1230
1231/* gpmc */
1232static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {
1233 { .irq = 20 + OMAP44XX_IRQ_GIC_START },
1234 { .irq = -1 }
1235};
1236
1237static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {
1238 { .dma_req = 3 + OMAP44XX_DMA_REQ_START },
1239 { .dma_req = -1 }
1240};
1241
1242static struct omap_hwmod omap44xx_gpmc_hwmod = {
1243 .name = "gpmc",
1244 .class = &omap44xx_gpmc_hwmod_class,
1245 .clkdm_name = "l3_2_clkdm",
1246 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
1247 .mpu_irqs = omap44xx_gpmc_irqs,
1248 .sdma_reqs = omap44xx_gpmc_sdma_reqs,
1249 .prcm = {
1250 .omap4 = {
1251 .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
1252 .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
1253 .modulemode = MODULEMODE_HWCTRL,
1254 },
1255 },
1256};
1257
1258/*
Paul Walmsley9def3902012-04-19 13:33:53 -06001259 * 'gpu' class
1260 * 2d/3d graphics accelerator
1261 */
1262
1263static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = {
1264 .rev_offs = 0x1fc00,
1265 .sysc_offs = 0x1fc10,
1266 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
1267 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1268 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
1269 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
1270 .sysc_fields = &omap_hwmod_sysc_type2,
1271};
1272
1273static struct omap_hwmod_class omap44xx_gpu_hwmod_class = {
1274 .name = "gpu",
1275 .sysc = &omap44xx_gpu_sysc,
1276};
1277
1278/* gpu */
1279static struct omap_hwmod_irq_info omap44xx_gpu_irqs[] = {
1280 { .irq = 21 + OMAP44XX_IRQ_GIC_START },
1281 { .irq = -1 }
1282};
1283
1284static struct omap_hwmod omap44xx_gpu_hwmod = {
1285 .name = "gpu",
1286 .class = &omap44xx_gpu_hwmod_class,
1287 .clkdm_name = "l3_gfx_clkdm",
1288 .mpu_irqs = omap44xx_gpu_irqs,
1289 .main_clk = "gpu_fck",
1290 .prcm = {
1291 .omap4 = {
1292 .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET,
1293 .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET,
1294 .modulemode = MODULEMODE_SWCTRL,
1295 },
1296 },
1297};
1298
1299/*
Paul Walmsleya091c082012-04-19 13:33:50 -06001300 * 'hdq1w' class
1301 * hdq / 1-wire serial interface controller
1302 */
1303
1304static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
1305 .rev_offs = 0x0000,
1306 .sysc_offs = 0x0014,
1307 .syss_offs = 0x0018,
1308 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
1309 SYSS_HAS_RESET_STATUS),
1310 .sysc_fields = &omap_hwmod_sysc_type1,
1311};
1312
1313static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
1314 .name = "hdq1w",
1315 .sysc = &omap44xx_hdq1w_sysc,
1316};
1317
1318/* hdq1w */
1319static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
1320 { .irq = 58 + OMAP44XX_IRQ_GIC_START },
1321 { .irq = -1 }
1322};
1323
1324static struct omap_hwmod omap44xx_hdq1w_hwmod = {
1325 .name = "hdq1w",
1326 .class = &omap44xx_hdq1w_hwmod_class,
1327 .clkdm_name = "l4_per_clkdm",
1328 .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
1329 .mpu_irqs = omap44xx_hdq1w_irqs,
1330 .main_clk = "hdq1w_fck",
1331 .prcm = {
1332 .omap4 = {
1333 .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
1334 .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
1335 .modulemode = MODULEMODE_SWCTRL,
1336 },
1337 },
1338};
1339
1340/*
Benoit Cousson407a6882011-02-15 22:39:48 +01001341 * 'hsi' class
1342 * mipi high-speed synchronous serial interface (multichannel and full-duplex
1343 * serial if)
1344 */
1345
1346static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
1347 .rev_offs = 0x0000,
1348 .sysc_offs = 0x0010,
1349 .syss_offs = 0x0014,
1350 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
1351 SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
1352 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
1353 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1354 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
Benoit Coussonc614ebf2011-07-01 22:54:01 +02001355 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
Benoit Cousson407a6882011-02-15 22:39:48 +01001356 .sysc_fields = &omap_hwmod_sysc_type1,
1357};
1358
1359static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
1360 .name = "hsi",
1361 .sysc = &omap44xx_hsi_sysc,
1362};
1363
1364/* hsi */
1365static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
1366 { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
1367 { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
1368 { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001369 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01001370};
1371
Benoit Cousson407a6882011-02-15 22:39:48 +01001372static struct omap_hwmod omap44xx_hsi_hwmod = {
1373 .name = "hsi",
1374 .class = &omap44xx_hsi_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001375 .clkdm_name = "l3_init_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +01001376 .mpu_irqs = omap44xx_hsi_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01001377 .main_clk = "hsi_fck",
Benoit Cousson00fe6102011-07-09 19:14:28 -06001378 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01001379 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001380 .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001381 .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001382 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01001383 },
1384 },
Benoit Cousson407a6882011-02-15 22:39:48 +01001385};
1386
1387/*
Benoit Coussonf7764712010-09-21 19:37:14 +05301388 * 'i2c' class
1389 * multimaster high-speed i2c controller
1390 */
1391
1392static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
1393 .sysc_offs = 0x0010,
1394 .syss_offs = 0x0090,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001395 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
1396 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
Benoit Cousson0cfe8752010-12-21 21:08:33 -07001397 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
Benoit Cousson7cffa6b2010-12-21 21:31:28 -07001398 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1399 SIDLE_SMART_WKUP),
Shubhrajyoti D3e47dc62011-12-13 16:25:54 +05301400 .clockact = CLOCKACT_TEST_ICLK,
Benoit Coussonf7764712010-09-21 19:37:14 +05301401 .sysc_fields = &omap_hwmod_sysc_type1,
1402};
1403
1404static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +00001405 .name = "i2c",
1406 .sysc = &omap44xx_i2c_sysc,
Andy Greendb791a72011-07-10 05:27:15 -06001407 .rev = OMAP_I2C_IP_VERSION_2,
Avinash.H.M6d3c55f2011-07-10 05:27:16 -06001408 .reset = &omap_i2c_reset,
Benoit Coussonf7764712010-09-21 19:37:14 +05301409};
1410
Andy Green4d4441a2011-07-10 05:27:16 -06001411static struct omap_i2c_dev_attr i2c_dev_attr = {
1412 .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
1413};
1414
Benoit Coussonf7764712010-09-21 19:37:14 +05301415/* i2c1 */
Benoit Coussonf7764712010-09-21 19:37:14 +05301416static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
1417 { .irq = 56 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001418 { .irq = -1 }
Benoit Coussonf7764712010-09-21 19:37:14 +05301419};
1420
1421static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
1422 { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
1423 { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06001424 { .dma_req = -1 }
Benoit Coussonf7764712010-09-21 19:37:14 +05301425};
1426
Benoit Coussonf7764712010-09-21 19:37:14 +05301427static struct omap_hwmod omap44xx_i2c1_hwmod = {
1428 .name = "i2c1",
1429 .class = &omap44xx_i2c_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001430 .clkdm_name = "l4_per_clkdm",
Shubhrajyoti D3e47dc62011-12-13 16:25:54 +05301431 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
Benoit Coussonf7764712010-09-21 19:37:14 +05301432 .mpu_irqs = omap44xx_i2c1_irqs,
Benoit Coussonf7764712010-09-21 19:37:14 +05301433 .sdma_reqs = omap44xx_i2c1_sdma_reqs,
Benoit Coussonf7764712010-09-21 19:37:14 +05301434 .main_clk = "i2c1_fck",
1435 .prcm = {
1436 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001437 .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001438 .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001439 .modulemode = MODULEMODE_SWCTRL,
Benoit Coussonf7764712010-09-21 19:37:14 +05301440 },
1441 },
Andy Green4d4441a2011-07-10 05:27:16 -06001442 .dev_attr = &i2c_dev_attr,
Benoit Coussonf7764712010-09-21 19:37:14 +05301443};
1444
1445/* i2c2 */
Benoit Coussonf7764712010-09-21 19:37:14 +05301446static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
1447 { .irq = 57 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001448 { .irq = -1 }
Benoit Coussonf7764712010-09-21 19:37:14 +05301449};
1450
1451static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
1452 { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
1453 { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06001454 { .dma_req = -1 }
Benoit Coussonf7764712010-09-21 19:37:14 +05301455};
1456
Benoit Coussonf7764712010-09-21 19:37:14 +05301457static struct omap_hwmod omap44xx_i2c2_hwmod = {
1458 .name = "i2c2",
1459 .class = &omap44xx_i2c_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001460 .clkdm_name = "l4_per_clkdm",
Shubhrajyoti D3e47dc62011-12-13 16:25:54 +05301461 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
Benoit Coussonf7764712010-09-21 19:37:14 +05301462 .mpu_irqs = omap44xx_i2c2_irqs,
Benoit Coussonf7764712010-09-21 19:37:14 +05301463 .sdma_reqs = omap44xx_i2c2_sdma_reqs,
Benoit Coussonf7764712010-09-21 19:37:14 +05301464 .main_clk = "i2c2_fck",
1465 .prcm = {
1466 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001467 .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001468 .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001469 .modulemode = MODULEMODE_SWCTRL,
Benoit Coussonf7764712010-09-21 19:37:14 +05301470 },
1471 },
Andy Green4d4441a2011-07-10 05:27:16 -06001472 .dev_attr = &i2c_dev_attr,
Benoit Coussonf7764712010-09-21 19:37:14 +05301473};
1474
1475/* i2c3 */
Benoit Coussonf7764712010-09-21 19:37:14 +05301476static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
1477 { .irq = 61 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001478 { .irq = -1 }
Benoit Coussonf7764712010-09-21 19:37:14 +05301479};
1480
1481static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
1482 { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
1483 { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06001484 { .dma_req = -1 }
Benoit Coussonf7764712010-09-21 19:37:14 +05301485};
1486
Benoit Coussonf7764712010-09-21 19:37:14 +05301487static struct omap_hwmod omap44xx_i2c3_hwmod = {
1488 .name = "i2c3",
1489 .class = &omap44xx_i2c_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001490 .clkdm_name = "l4_per_clkdm",
Shubhrajyoti D3e47dc62011-12-13 16:25:54 +05301491 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
Benoit Coussonf7764712010-09-21 19:37:14 +05301492 .mpu_irqs = omap44xx_i2c3_irqs,
Benoit Coussonf7764712010-09-21 19:37:14 +05301493 .sdma_reqs = omap44xx_i2c3_sdma_reqs,
Benoit Coussonf7764712010-09-21 19:37:14 +05301494 .main_clk = "i2c3_fck",
1495 .prcm = {
1496 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001497 .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001498 .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001499 .modulemode = MODULEMODE_SWCTRL,
Benoit Coussonf7764712010-09-21 19:37:14 +05301500 },
1501 },
Andy Green4d4441a2011-07-10 05:27:16 -06001502 .dev_attr = &i2c_dev_attr,
Benoit Coussonf7764712010-09-21 19:37:14 +05301503};
1504
1505/* i2c4 */
Benoit Coussonf7764712010-09-21 19:37:14 +05301506static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
1507 { .irq = 62 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001508 { .irq = -1 }
Benoit Coussonf7764712010-09-21 19:37:14 +05301509};
1510
1511static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
1512 { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
1513 { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06001514 { .dma_req = -1 }
Benoit Coussonf7764712010-09-21 19:37:14 +05301515};
1516
Benoit Coussonf7764712010-09-21 19:37:14 +05301517static struct omap_hwmod omap44xx_i2c4_hwmod = {
1518 .name = "i2c4",
1519 .class = &omap44xx_i2c_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001520 .clkdm_name = "l4_per_clkdm",
Shubhrajyoti D3e47dc62011-12-13 16:25:54 +05301521 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
Benoit Coussonf7764712010-09-21 19:37:14 +05301522 .mpu_irqs = omap44xx_i2c4_irqs,
Benoit Coussonf7764712010-09-21 19:37:14 +05301523 .sdma_reqs = omap44xx_i2c4_sdma_reqs,
Benoit Coussonf7764712010-09-21 19:37:14 +05301524 .main_clk = "i2c4_fck",
1525 .prcm = {
1526 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001527 .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001528 .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001529 .modulemode = MODULEMODE_SWCTRL,
Benoit Coussonf7764712010-09-21 19:37:14 +05301530 },
1531 },
Andy Green4d4441a2011-07-10 05:27:16 -06001532 .dev_attr = &i2c_dev_attr,
Benoit Coussonf7764712010-09-21 19:37:14 +05301533};
1534
1535/*
Benoit Cousson407a6882011-02-15 22:39:48 +01001536 * 'ipu' class
1537 * imaging processor unit
1538 */
1539
1540static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
1541 .name = "ipu",
1542};
1543
1544/* ipu */
1545static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
1546 { .irq = 100 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001547 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01001548};
1549
Benoit Cousson407a6882011-02-15 22:39:48 +01001550static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
Paul Walmsleyf2f57362012-04-18 19:10:02 -06001551 { .name = "cpu0", .rst_shift = 0 },
1552 { .name = "cpu1", .rst_shift = 1 },
Benoit Cousson407a6882011-02-15 22:39:48 +01001553 { .name = "mmu_cache", .rst_shift = 2 },
1554};
1555
Benoit Cousson407a6882011-02-15 22:39:48 +01001556static struct omap_hwmod omap44xx_ipu_hwmod = {
1557 .name = "ipu",
1558 .class = &omap44xx_ipu_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001559 .clkdm_name = "ducati_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +01001560 .mpu_irqs = omap44xx_ipu_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01001561 .rst_lines = omap44xx_ipu_resets,
1562 .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
1563 .main_clk = "ipu_fck",
Benoit Cousson00fe6102011-07-09 19:14:28 -06001564 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01001565 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001566 .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
Benoit Coussoneaac3292011-07-10 05:56:31 -06001567 .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001568 .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001569 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01001570 },
1571 },
Benoit Cousson407a6882011-02-15 22:39:48 +01001572};
1573
1574/*
1575 * 'iss' class
1576 * external images sensor pixel data processor
1577 */
1578
1579static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
1580 .rev_offs = 0x0000,
1581 .sysc_offs = 0x0010,
Fernando Guzman Lugod99de7f2012-04-13 05:08:03 -06001582 /*
1583 * ISS needs 100 OCP clk cycles delay after a softreset before
1584 * accessing sysconfig again.
1585 * The lowest frequency at the moment for L3 bus is 100 MHz, so
1586 * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
1587 *
1588 * TODO: Indicate errata when available.
1589 */
1590 .srst_udelay = 2,
Benoit Cousson407a6882011-02-15 22:39:48 +01001591 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
1592 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
1593 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1594 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
Benoit Coussonc614ebf2011-07-01 22:54:01 +02001595 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
Benoit Cousson407a6882011-02-15 22:39:48 +01001596 .sysc_fields = &omap_hwmod_sysc_type2,
1597};
1598
1599static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
1600 .name = "iss",
1601 .sysc = &omap44xx_iss_sysc,
1602};
1603
1604/* iss */
1605static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
1606 { .irq = 24 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001607 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01001608};
1609
1610static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
1611 { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
1612 { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
1613 { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
1614 { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06001615 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01001616};
1617
Benoit Cousson407a6882011-02-15 22:39:48 +01001618static struct omap_hwmod_opt_clk iss_opt_clks[] = {
1619 { .role = "ctrlclk", .clk = "iss_ctrlclk" },
1620};
1621
1622static struct omap_hwmod omap44xx_iss_hwmod = {
1623 .name = "iss",
1624 .class = &omap44xx_iss_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001625 .clkdm_name = "iss_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +01001626 .mpu_irqs = omap44xx_iss_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01001627 .sdma_reqs = omap44xx_iss_sdma_reqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01001628 .main_clk = "iss_fck",
Benoit Cousson00fe6102011-07-09 19:14:28 -06001629 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01001630 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001631 .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001632 .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001633 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01001634 },
1635 },
1636 .opt_clks = iss_opt_clks,
1637 .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
Benoit Cousson407a6882011-02-15 22:39:48 +01001638};
1639
1640/*
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001641 * 'iva' class
1642 * multi-standard video encoder/decoder hardware accelerator
1643 */
1644
1645static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +00001646 .name = "iva",
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001647};
1648
1649/* iva */
1650static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
1651 { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
1652 { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
1653 { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001654 { .irq = -1 }
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001655};
1656
1657static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001658 { .name = "seq0", .rst_shift = 0 },
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001659 { .name = "seq1", .rst_shift = 1 },
Paul Walmsleyf2f57362012-04-18 19:10:02 -06001660 { .name = "logic", .rst_shift = 2 },
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001661};
1662
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001663static struct omap_hwmod omap44xx_iva_hwmod = {
1664 .name = "iva",
1665 .class = &omap44xx_iva_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001666 .clkdm_name = "ivahd_clkdm",
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001667 .mpu_irqs = omap44xx_iva_irqs,
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001668 .rst_lines = omap44xx_iva_resets,
1669 .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
1670 .main_clk = "iva_fck",
1671 .prcm = {
1672 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001673 .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
Benoit Coussoneaac3292011-07-10 05:56:31 -06001674 .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001675 .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001676 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001677 },
1678 },
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001679};
1680
1681/*
Benoit Cousson407a6882011-02-15 22:39:48 +01001682 * 'kbd' class
1683 * keyboard controller
1684 */
1685
1686static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
1687 .rev_offs = 0x0000,
1688 .sysc_offs = 0x0010,
1689 .syss_offs = 0x0014,
1690 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
1691 SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
1692 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
1693 SYSS_HAS_RESET_STATUS),
1694 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1695 .sysc_fields = &omap_hwmod_sysc_type1,
1696};
1697
1698static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
1699 .name = "kbd",
1700 .sysc = &omap44xx_kbd_sysc,
1701};
1702
1703/* kbd */
Benoit Cousson407a6882011-02-15 22:39:48 +01001704static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
1705 { .irq = 120 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001706 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01001707};
1708
Benoit Cousson407a6882011-02-15 22:39:48 +01001709static struct omap_hwmod omap44xx_kbd_hwmod = {
1710 .name = "kbd",
1711 .class = &omap44xx_kbd_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001712 .clkdm_name = "l4_wkup_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +01001713 .mpu_irqs = omap44xx_kbd_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01001714 .main_clk = "kbd_fck",
Benoit Cousson00fe6102011-07-09 19:14:28 -06001715 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01001716 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001717 .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001718 .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001719 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01001720 },
1721 },
Benoit Cousson407a6882011-02-15 22:39:48 +01001722};
1723
1724/*
Benoit Coussonec5df922011-02-02 19:27:21 +00001725 * 'mailbox' class
1726 * mailbox module allowing communication between the on-chip processors using a
1727 * queued mailbox-interrupt mechanism.
1728 */
1729
1730static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
1731 .rev_offs = 0x0000,
1732 .sysc_offs = 0x0010,
1733 .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
1734 SYSC_HAS_SOFTRESET),
1735 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1736 .sysc_fields = &omap_hwmod_sysc_type2,
1737};
1738
1739static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
1740 .name = "mailbox",
1741 .sysc = &omap44xx_mailbox_sysc,
1742};
1743
1744/* mailbox */
Benoit Coussonec5df922011-02-02 19:27:21 +00001745static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
1746 { .irq = 26 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001747 { .irq = -1 }
Benoit Coussonec5df922011-02-02 19:27:21 +00001748};
1749
Benoit Coussonec5df922011-02-02 19:27:21 +00001750static struct omap_hwmod omap44xx_mailbox_hwmod = {
1751 .name = "mailbox",
1752 .class = &omap44xx_mailbox_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001753 .clkdm_name = "l4_cfg_clkdm",
Benoit Coussonec5df922011-02-02 19:27:21 +00001754 .mpu_irqs = omap44xx_mailbox_irqs,
Benoit Cousson00fe6102011-07-09 19:14:28 -06001755 .prcm = {
Benoit Coussonec5df922011-02-02 19:27:21 +00001756 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001757 .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001758 .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
Benoit Coussonec5df922011-02-02 19:27:21 +00001759 },
1760 },
Benoit Coussonec5df922011-02-02 19:27:21 +00001761};
1762
1763/*
Benoît Cousson896d4e92012-04-19 13:33:54 -06001764 * 'mcasp' class
1765 * multi-channel audio serial port controller
1766 */
1767
1768/* The IP is not compliant to type1 / type2 scheme */
1769static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_mcasp = {
1770 .sidle_shift = 0,
1771};
1772
1773static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = {
1774 .sysc_offs = 0x0004,
1775 .sysc_flags = SYSC_HAS_SIDLEMODE,
1776 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1777 SIDLE_SMART_WKUP),
1778 .sysc_fields = &omap_hwmod_sysc_type_mcasp,
1779};
1780
1781static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = {
1782 .name = "mcasp",
1783 .sysc = &omap44xx_mcasp_sysc,
1784};
1785
1786/* mcasp */
1787static struct omap_hwmod_irq_info omap44xx_mcasp_irqs[] = {
1788 { .name = "arevt", .irq = 108 + OMAP44XX_IRQ_GIC_START },
1789 { .name = "axevt", .irq = 109 + OMAP44XX_IRQ_GIC_START },
1790 { .irq = -1 }
1791};
1792
1793static struct omap_hwmod_dma_info omap44xx_mcasp_sdma_reqs[] = {
1794 { .name = "axevt", .dma_req = 7 + OMAP44XX_DMA_REQ_START },
1795 { .name = "arevt", .dma_req = 10 + OMAP44XX_DMA_REQ_START },
1796 { .dma_req = -1 }
1797};
1798
1799static struct omap_hwmod omap44xx_mcasp_hwmod = {
1800 .name = "mcasp",
1801 .class = &omap44xx_mcasp_hwmod_class,
1802 .clkdm_name = "abe_clkdm",
1803 .mpu_irqs = omap44xx_mcasp_irqs,
1804 .sdma_reqs = omap44xx_mcasp_sdma_reqs,
1805 .main_clk = "mcasp_fck",
1806 .prcm = {
1807 .omap4 = {
1808 .clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET,
1809 .context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET,
1810 .modulemode = MODULEMODE_SWCTRL,
1811 },
1812 },
1813};
1814
1815/*
Benoit Cousson4ddff492011-01-31 14:50:30 +00001816 * 'mcbsp' class
1817 * multi channel buffered serial port controller
1818 */
1819
1820static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
1821 .sysc_offs = 0x008c,
1822 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
1823 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
1824 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1825 .sysc_fields = &omap_hwmod_sysc_type1,
1826};
1827
1828static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
1829 .name = "mcbsp",
1830 .sysc = &omap44xx_mcbsp_sysc,
Kishon Vijay Abraham Icb7e9de2011-02-24 15:16:50 +05301831 .rev = MCBSP_CONFIG_TYPE4,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001832};
1833
1834/* mcbsp1 */
Benoit Cousson4ddff492011-01-31 14:50:30 +00001835static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
1836 { .irq = 17 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001837 { .irq = -1 }
Benoit Cousson4ddff492011-01-31 14:50:30 +00001838};
1839
1840static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
1841 { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
1842 { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06001843 { .dma_req = -1 }
Benoit Cousson4ddff492011-01-31 14:50:30 +00001844};
1845
Paul Walmsley503d0ea2012-04-04 09:11:48 -06001846static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
1847 { .role = "pad_fck", .clk = "pad_clks_ck" },
1848 { .role = "prcm_clk", .clk = "mcbsp1_sync_mux_ck" },
1849};
1850
Benoit Cousson4ddff492011-01-31 14:50:30 +00001851static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
1852 .name = "mcbsp1",
1853 .class = &omap44xx_mcbsp_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001854 .clkdm_name = "abe_clkdm",
Benoit Cousson4ddff492011-01-31 14:50:30 +00001855 .mpu_irqs = omap44xx_mcbsp1_irqs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001856 .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001857 .main_clk = "mcbsp1_fck",
1858 .prcm = {
1859 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001860 .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001861 .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001862 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001863 },
1864 },
Paul Walmsley503d0ea2012-04-04 09:11:48 -06001865 .opt_clks = mcbsp1_opt_clks,
1866 .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
Benoit Cousson4ddff492011-01-31 14:50:30 +00001867};
1868
1869/* mcbsp2 */
Benoit Cousson4ddff492011-01-31 14:50:30 +00001870static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
1871 { .irq = 22 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001872 { .irq = -1 }
Benoit Cousson4ddff492011-01-31 14:50:30 +00001873};
1874
1875static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
1876 { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
1877 { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06001878 { .dma_req = -1 }
Benoit Cousson4ddff492011-01-31 14:50:30 +00001879};
1880
Paul Walmsley503d0ea2012-04-04 09:11:48 -06001881static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
1882 { .role = "pad_fck", .clk = "pad_clks_ck" },
1883 { .role = "prcm_clk", .clk = "mcbsp2_sync_mux_ck" },
1884};
1885
Benoit Cousson4ddff492011-01-31 14:50:30 +00001886static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
1887 .name = "mcbsp2",
1888 .class = &omap44xx_mcbsp_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001889 .clkdm_name = "abe_clkdm",
Benoit Cousson4ddff492011-01-31 14:50:30 +00001890 .mpu_irqs = omap44xx_mcbsp2_irqs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001891 .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001892 .main_clk = "mcbsp2_fck",
1893 .prcm = {
1894 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001895 .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001896 .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001897 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001898 },
1899 },
Paul Walmsley503d0ea2012-04-04 09:11:48 -06001900 .opt_clks = mcbsp2_opt_clks,
1901 .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
Benoit Cousson4ddff492011-01-31 14:50:30 +00001902};
1903
1904/* mcbsp3 */
Benoit Cousson4ddff492011-01-31 14:50:30 +00001905static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
1906 { .irq = 23 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001907 { .irq = -1 }
Benoit Cousson4ddff492011-01-31 14:50:30 +00001908};
1909
1910static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
1911 { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
1912 { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06001913 { .dma_req = -1 }
Benoit Cousson4ddff492011-01-31 14:50:30 +00001914};
1915
Paul Walmsley503d0ea2012-04-04 09:11:48 -06001916static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
1917 { .role = "pad_fck", .clk = "pad_clks_ck" },
1918 { .role = "prcm_clk", .clk = "mcbsp3_sync_mux_ck" },
1919};
1920
Benoit Cousson4ddff492011-01-31 14:50:30 +00001921static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
1922 .name = "mcbsp3",
1923 .class = &omap44xx_mcbsp_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001924 .clkdm_name = "abe_clkdm",
Benoit Cousson4ddff492011-01-31 14:50:30 +00001925 .mpu_irqs = omap44xx_mcbsp3_irqs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001926 .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001927 .main_clk = "mcbsp3_fck",
1928 .prcm = {
1929 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001930 .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001931 .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001932 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001933 },
1934 },
Paul Walmsley503d0ea2012-04-04 09:11:48 -06001935 .opt_clks = mcbsp3_opt_clks,
1936 .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
Benoit Cousson4ddff492011-01-31 14:50:30 +00001937};
1938
1939/* mcbsp4 */
Benoit Cousson4ddff492011-01-31 14:50:30 +00001940static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
1941 { .irq = 16 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001942 { .irq = -1 }
Benoit Cousson4ddff492011-01-31 14:50:30 +00001943};
1944
1945static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
1946 { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
1947 { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06001948 { .dma_req = -1 }
Benoit Cousson4ddff492011-01-31 14:50:30 +00001949};
1950
Paul Walmsley503d0ea2012-04-04 09:11:48 -06001951static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
1952 { .role = "pad_fck", .clk = "pad_clks_ck" },
1953 { .role = "prcm_clk", .clk = "mcbsp4_sync_mux_ck" },
1954};
1955
Benoit Cousson4ddff492011-01-31 14:50:30 +00001956static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
1957 .name = "mcbsp4",
1958 .class = &omap44xx_mcbsp_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001959 .clkdm_name = "l4_per_clkdm",
Benoit Cousson4ddff492011-01-31 14:50:30 +00001960 .mpu_irqs = omap44xx_mcbsp4_irqs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001961 .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001962 .main_clk = "mcbsp4_fck",
1963 .prcm = {
1964 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001965 .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001966 .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001967 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001968 },
1969 },
Paul Walmsley503d0ea2012-04-04 09:11:48 -06001970 .opt_clks = mcbsp4_opt_clks,
1971 .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
Benoit Cousson4ddff492011-01-31 14:50:30 +00001972};
1973
1974/*
Benoit Cousson407a6882011-02-15 22:39:48 +01001975 * 'mcpdm' class
1976 * multi channel pdm controller (proprietary interface with phoenix power
1977 * ic)
1978 */
1979
1980static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
1981 .rev_offs = 0x0000,
1982 .sysc_offs = 0x0010,
1983 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
1984 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
1985 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1986 SIDLE_SMART_WKUP),
1987 .sysc_fields = &omap_hwmod_sysc_type2,
1988};
1989
1990static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
1991 .name = "mcpdm",
1992 .sysc = &omap44xx_mcpdm_sysc,
1993};
1994
1995/* mcpdm */
Benoit Cousson407a6882011-02-15 22:39:48 +01001996static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
1997 { .irq = 112 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001998 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01001999};
2000
2001static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
2002 { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
2003 { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002004 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002005};
2006
Benoit Cousson407a6882011-02-15 22:39:48 +01002007static struct omap_hwmod omap44xx_mcpdm_hwmod = {
2008 .name = "mcpdm",
2009 .class = &omap44xx_mcpdm_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002010 .clkdm_name = "abe_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +01002011 .mpu_irqs = omap44xx_mcpdm_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002012 .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002013 .main_clk = "mcpdm_fck",
Benoit Cousson00fe6102011-07-09 19:14:28 -06002014 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01002015 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002016 .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002017 .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002018 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01002019 },
2020 },
Benoit Cousson407a6882011-02-15 22:39:48 +01002021};
2022
2023/*
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302024 * 'mcspi' class
2025 * multichannel serial port interface (mcspi) / master/slave synchronous serial
2026 * bus
2027 */
2028
2029static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
2030 .rev_offs = 0x0000,
2031 .sysc_offs = 0x0010,
2032 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
2033 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
2034 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2035 SIDLE_SMART_WKUP),
2036 .sysc_fields = &omap_hwmod_sysc_type2,
2037};
2038
2039static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
2040 .name = "mcspi",
2041 .sysc = &omap44xx_mcspi_sysc,
Benoit Cousson905a74d2011-02-18 14:01:06 +01002042 .rev = OMAP4_MCSPI_REV,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302043};
2044
2045/* mcspi1 */
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302046static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
2047 { .irq = 65 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002048 { .irq = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302049};
2050
2051static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
2052 { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
2053 { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
2054 { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
2055 { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
2056 { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
2057 { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
2058 { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
2059 { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002060 { .dma_req = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302061};
2062
Benoit Cousson905a74d2011-02-18 14:01:06 +01002063/* mcspi1 dev_attr */
2064static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
2065 .num_chipselect = 4,
2066};
2067
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302068static struct omap_hwmod omap44xx_mcspi1_hwmod = {
2069 .name = "mcspi1",
2070 .class = &omap44xx_mcspi_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002071 .clkdm_name = "l4_per_clkdm",
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302072 .mpu_irqs = omap44xx_mcspi1_irqs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302073 .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302074 .main_clk = "mcspi1_fck",
2075 .prcm = {
2076 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002077 .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002078 .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002079 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302080 },
2081 },
Benoit Cousson905a74d2011-02-18 14:01:06 +01002082 .dev_attr = &mcspi1_dev_attr,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302083};
2084
2085/* mcspi2 */
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302086static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
2087 { .irq = 66 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002088 { .irq = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302089};
2090
2091static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
2092 { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
2093 { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
2094 { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
2095 { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002096 { .dma_req = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302097};
2098
Benoit Cousson905a74d2011-02-18 14:01:06 +01002099/* mcspi2 dev_attr */
2100static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
2101 .num_chipselect = 2,
2102};
2103
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302104static struct omap_hwmod omap44xx_mcspi2_hwmod = {
2105 .name = "mcspi2",
2106 .class = &omap44xx_mcspi_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002107 .clkdm_name = "l4_per_clkdm",
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302108 .mpu_irqs = omap44xx_mcspi2_irqs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302109 .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302110 .main_clk = "mcspi2_fck",
2111 .prcm = {
2112 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002113 .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002114 .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002115 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302116 },
2117 },
Benoit Cousson905a74d2011-02-18 14:01:06 +01002118 .dev_attr = &mcspi2_dev_attr,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302119};
2120
2121/* mcspi3 */
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302122static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
2123 { .irq = 91 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002124 { .irq = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302125};
2126
2127static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
2128 { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
2129 { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
2130 { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
2131 { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002132 { .dma_req = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302133};
2134
Benoit Cousson905a74d2011-02-18 14:01:06 +01002135/* mcspi3 dev_attr */
2136static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
2137 .num_chipselect = 2,
2138};
2139
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302140static struct omap_hwmod omap44xx_mcspi3_hwmod = {
2141 .name = "mcspi3",
2142 .class = &omap44xx_mcspi_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002143 .clkdm_name = "l4_per_clkdm",
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302144 .mpu_irqs = omap44xx_mcspi3_irqs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302145 .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302146 .main_clk = "mcspi3_fck",
2147 .prcm = {
2148 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002149 .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002150 .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002151 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302152 },
2153 },
Benoit Cousson905a74d2011-02-18 14:01:06 +01002154 .dev_attr = &mcspi3_dev_attr,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302155};
2156
2157/* mcspi4 */
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302158static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
2159 { .irq = 48 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002160 { .irq = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302161};
2162
2163static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
2164 { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
2165 { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002166 { .dma_req = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302167};
2168
Benoit Cousson905a74d2011-02-18 14:01:06 +01002169/* mcspi4 dev_attr */
2170static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
2171 .num_chipselect = 1,
2172};
2173
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302174static struct omap_hwmod omap44xx_mcspi4_hwmod = {
2175 .name = "mcspi4",
2176 .class = &omap44xx_mcspi_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002177 .clkdm_name = "l4_per_clkdm",
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302178 .mpu_irqs = omap44xx_mcspi4_irqs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302179 .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302180 .main_clk = "mcspi4_fck",
2181 .prcm = {
2182 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002183 .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002184 .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002185 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302186 },
2187 },
Benoit Cousson905a74d2011-02-18 14:01:06 +01002188 .dev_attr = &mcspi4_dev_attr,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302189};
2190
2191/*
Benoit Cousson407a6882011-02-15 22:39:48 +01002192 * 'mmc' class
2193 * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
2194 */
2195
2196static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
2197 .rev_offs = 0x0000,
2198 .sysc_offs = 0x0010,
2199 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
2200 SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
2201 SYSC_HAS_SOFTRESET),
2202 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2203 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
Benoit Coussonc614ebf2011-07-01 22:54:01 +02002204 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
Benoit Cousson407a6882011-02-15 22:39:48 +01002205 .sysc_fields = &omap_hwmod_sysc_type2,
2206};
2207
2208static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
2209 .name = "mmc",
2210 .sysc = &omap44xx_mmc_sysc,
2211};
2212
2213/* mmc1 */
2214static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
2215 { .irq = 83 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002216 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002217};
2218
2219static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
2220 { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
2221 { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002222 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002223};
2224
Kishore Kadiyala6ab89462011-03-01 13:12:56 -08002225/* mmc1 dev_attr */
2226static struct omap_mmc_dev_attr mmc1_dev_attr = {
2227 .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
2228};
2229
Benoit Cousson407a6882011-02-15 22:39:48 +01002230static struct omap_hwmod omap44xx_mmc1_hwmod = {
2231 .name = "mmc1",
2232 .class = &omap44xx_mmc_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002233 .clkdm_name = "l3_init_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +01002234 .mpu_irqs = omap44xx_mmc1_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002235 .sdma_reqs = omap44xx_mmc1_sdma_reqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002236 .main_clk = "mmc1_fck",
Benoit Cousson00fe6102011-07-09 19:14:28 -06002237 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01002238 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002239 .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002240 .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002241 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01002242 },
2243 },
Kishore Kadiyala6ab89462011-03-01 13:12:56 -08002244 .dev_attr = &mmc1_dev_attr,
Benoit Cousson407a6882011-02-15 22:39:48 +01002245};
2246
2247/* mmc2 */
2248static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
2249 { .irq = 86 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002250 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002251};
2252
2253static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
2254 { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
2255 { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002256 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002257};
2258
Benoit Cousson407a6882011-02-15 22:39:48 +01002259static struct omap_hwmod omap44xx_mmc2_hwmod = {
2260 .name = "mmc2",
2261 .class = &omap44xx_mmc_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002262 .clkdm_name = "l3_init_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +01002263 .mpu_irqs = omap44xx_mmc2_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002264 .sdma_reqs = omap44xx_mmc2_sdma_reqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002265 .main_clk = "mmc2_fck",
Benoit Cousson00fe6102011-07-09 19:14:28 -06002266 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01002267 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002268 .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002269 .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002270 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01002271 },
2272 },
Benoit Cousson407a6882011-02-15 22:39:48 +01002273};
2274
2275/* mmc3 */
Benoit Cousson407a6882011-02-15 22:39:48 +01002276static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
2277 { .irq = 94 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002278 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002279};
2280
2281static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
2282 { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
2283 { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002284 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002285};
2286
Benoit Cousson407a6882011-02-15 22:39:48 +01002287static struct omap_hwmod omap44xx_mmc3_hwmod = {
2288 .name = "mmc3",
2289 .class = &omap44xx_mmc_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002290 .clkdm_name = "l4_per_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +01002291 .mpu_irqs = omap44xx_mmc3_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002292 .sdma_reqs = omap44xx_mmc3_sdma_reqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002293 .main_clk = "mmc3_fck",
Benoit Cousson00fe6102011-07-09 19:14:28 -06002294 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01002295 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002296 .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002297 .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002298 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01002299 },
2300 },
Benoit Cousson407a6882011-02-15 22:39:48 +01002301};
2302
2303/* mmc4 */
Benoit Cousson407a6882011-02-15 22:39:48 +01002304static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
2305 { .irq = 96 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002306 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002307};
2308
2309static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
2310 { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
2311 { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002312 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002313};
2314
Benoit Cousson407a6882011-02-15 22:39:48 +01002315static struct omap_hwmod omap44xx_mmc4_hwmod = {
2316 .name = "mmc4",
2317 .class = &omap44xx_mmc_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002318 .clkdm_name = "l4_per_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +01002319 .mpu_irqs = omap44xx_mmc4_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002320 .sdma_reqs = omap44xx_mmc4_sdma_reqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002321 .main_clk = "mmc4_fck",
Benoit Cousson00fe6102011-07-09 19:14:28 -06002322 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01002323 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002324 .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002325 .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002326 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01002327 },
2328 },
Benoit Cousson407a6882011-02-15 22:39:48 +01002329};
2330
2331/* mmc5 */
Benoit Cousson407a6882011-02-15 22:39:48 +01002332static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
2333 { .irq = 59 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002334 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002335};
2336
2337static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
2338 { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
2339 { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002340 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002341};
2342
Benoit Cousson407a6882011-02-15 22:39:48 +01002343static struct omap_hwmod omap44xx_mmc5_hwmod = {
2344 .name = "mmc5",
2345 .class = &omap44xx_mmc_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002346 .clkdm_name = "l4_per_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +01002347 .mpu_irqs = omap44xx_mmc5_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002348 .sdma_reqs = omap44xx_mmc5_sdma_reqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002349 .main_clk = "mmc5_fck",
Benoit Cousson00fe6102011-07-09 19:14:28 -06002350 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01002351 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002352 .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002353 .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002354 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01002355 },
2356 },
Benoit Cousson407a6882011-02-15 22:39:48 +01002357};
2358
2359/*
Benoit Cousson55d2cb02010-05-12 17:54:36 +02002360 * 'mpu' class
2361 * mpu sub-system
2362 */
2363
2364static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +00002365 .name = "mpu",
Benoit Cousson55d2cb02010-05-12 17:54:36 +02002366};
2367
2368/* mpu */
2369static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
2370 { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
2371 { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
2372 { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002373 { .irq = -1 }
Benoit Cousson55d2cb02010-05-12 17:54:36 +02002374};
2375
Benoit Cousson55d2cb02010-05-12 17:54:36 +02002376static struct omap_hwmod omap44xx_mpu_hwmod = {
2377 .name = "mpu",
2378 .class = &omap44xx_mpu_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002379 .clkdm_name = "mpuss_clkdm",
Benoit Cousson7ecc53732011-07-09 19:14:28 -06002380 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
Benoit Cousson55d2cb02010-05-12 17:54:36 +02002381 .mpu_irqs = omap44xx_mpu_irqs,
Benoit Cousson55d2cb02010-05-12 17:54:36 +02002382 .main_clk = "dpll_mpu_m2_ck",
2383 .prcm = {
2384 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002385 .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002386 .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
Benoit Cousson55d2cb02010-05-12 17:54:36 +02002387 },
2388 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +02002389};
2390
Benoit Cousson92b18d12010-09-23 20:02:41 +05302391/*
Paul Walmsley42b9e382012-04-19 13:33:54 -06002392 * 'sl2if' class
2393 * shared level 2 memory interface
2394 */
2395
2396static struct omap_hwmod_class omap44xx_sl2if_hwmod_class = {
2397 .name = "sl2if",
2398};
2399
2400/* sl2if */
2401static struct omap_hwmod omap44xx_sl2if_hwmod = {
2402 .name = "sl2if",
2403 .class = &omap44xx_sl2if_hwmod_class,
2404 .clkdm_name = "ivahd_clkdm",
2405 .prcm = {
2406 .omap4 = {
2407 .clkctrl_offs = OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET,
2408 .context_offs = OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET,
2409 .modulemode = MODULEMODE_HWCTRL,
2410 },
2411 },
2412};
2413
2414/*
Benoît Cousson1e3b5e592012-04-19 13:33:53 -06002415 * 'slimbus' class
2416 * bidirectional, multi-drop, multi-channel two-line serial interface between
2417 * the device and external components
2418 */
2419
2420static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = {
2421 .rev_offs = 0x0000,
2422 .sysc_offs = 0x0010,
2423 .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
2424 SYSC_HAS_SOFTRESET),
2425 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2426 SIDLE_SMART_WKUP),
2427 .sysc_fields = &omap_hwmod_sysc_type2,
2428};
2429
2430static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = {
2431 .name = "slimbus",
2432 .sysc = &omap44xx_slimbus_sysc,
2433};
2434
2435/* slimbus1 */
2436static struct omap_hwmod_irq_info omap44xx_slimbus1_irqs[] = {
2437 { .irq = 97 + OMAP44XX_IRQ_GIC_START },
2438 { .irq = -1 }
2439};
2440
2441static struct omap_hwmod_dma_info omap44xx_slimbus1_sdma_reqs[] = {
2442 { .name = "tx0", .dma_req = 84 + OMAP44XX_DMA_REQ_START },
2443 { .name = "tx1", .dma_req = 85 + OMAP44XX_DMA_REQ_START },
2444 { .name = "tx2", .dma_req = 86 + OMAP44XX_DMA_REQ_START },
2445 { .name = "tx3", .dma_req = 87 + OMAP44XX_DMA_REQ_START },
2446 { .name = "rx0", .dma_req = 88 + OMAP44XX_DMA_REQ_START },
2447 { .name = "rx1", .dma_req = 89 + OMAP44XX_DMA_REQ_START },
2448 { .name = "rx2", .dma_req = 90 + OMAP44XX_DMA_REQ_START },
2449 { .name = "rx3", .dma_req = 91 + OMAP44XX_DMA_REQ_START },
2450 { .dma_req = -1 }
2451};
2452
2453static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = {
2454 { .role = "fclk_1", .clk = "slimbus1_fclk_1" },
2455 { .role = "fclk_0", .clk = "slimbus1_fclk_0" },
2456 { .role = "fclk_2", .clk = "slimbus1_fclk_2" },
2457 { .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" },
2458};
2459
2460static struct omap_hwmod omap44xx_slimbus1_hwmod = {
2461 .name = "slimbus1",
2462 .class = &omap44xx_slimbus_hwmod_class,
2463 .clkdm_name = "abe_clkdm",
2464 .mpu_irqs = omap44xx_slimbus1_irqs,
2465 .sdma_reqs = omap44xx_slimbus1_sdma_reqs,
2466 .prcm = {
2467 .omap4 = {
2468 .clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET,
2469 .context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET,
2470 .modulemode = MODULEMODE_SWCTRL,
2471 },
2472 },
2473 .opt_clks = slimbus1_opt_clks,
2474 .opt_clks_cnt = ARRAY_SIZE(slimbus1_opt_clks),
2475};
2476
2477/* slimbus2 */
2478static struct omap_hwmod_irq_info omap44xx_slimbus2_irqs[] = {
2479 { .irq = 98 + OMAP44XX_IRQ_GIC_START },
2480 { .irq = -1 }
2481};
2482
2483static struct omap_hwmod_dma_info omap44xx_slimbus2_sdma_reqs[] = {
2484 { .name = "tx0", .dma_req = 92 + OMAP44XX_DMA_REQ_START },
2485 { .name = "tx1", .dma_req = 93 + OMAP44XX_DMA_REQ_START },
2486 { .name = "tx2", .dma_req = 94 + OMAP44XX_DMA_REQ_START },
2487 { .name = "tx3", .dma_req = 95 + OMAP44XX_DMA_REQ_START },
2488 { .name = "rx0", .dma_req = 96 + OMAP44XX_DMA_REQ_START },
2489 { .name = "rx1", .dma_req = 97 + OMAP44XX_DMA_REQ_START },
2490 { .name = "rx2", .dma_req = 98 + OMAP44XX_DMA_REQ_START },
2491 { .name = "rx3", .dma_req = 99 + OMAP44XX_DMA_REQ_START },
2492 { .dma_req = -1 }
2493};
2494
2495static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = {
2496 { .role = "fclk_1", .clk = "slimbus2_fclk_1" },
2497 { .role = "fclk_0", .clk = "slimbus2_fclk_0" },
2498 { .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" },
2499};
2500
2501static struct omap_hwmod omap44xx_slimbus2_hwmod = {
2502 .name = "slimbus2",
2503 .class = &omap44xx_slimbus_hwmod_class,
2504 .clkdm_name = "l4_per_clkdm",
2505 .mpu_irqs = omap44xx_slimbus2_irqs,
2506 .sdma_reqs = omap44xx_slimbus2_sdma_reqs,
2507 .prcm = {
2508 .omap4 = {
2509 .clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET,
2510 .context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET,
2511 .modulemode = MODULEMODE_SWCTRL,
2512 },
2513 },
2514 .opt_clks = slimbus2_opt_clks,
2515 .opt_clks_cnt = ARRAY_SIZE(slimbus2_opt_clks),
2516};
2517
2518/*
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002519 * 'smartreflex' class
2520 * smartreflex module (monitor silicon performance and outputs a measure of
2521 * performance error)
2522 */
2523
2524/* The IP is not compliant to type1 / type2 scheme */
2525static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
2526 .sidle_shift = 24,
2527 .enwkup_shift = 26,
2528};
2529
2530static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
2531 .sysc_offs = 0x0038,
2532 .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
2533 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2534 SIDLE_SMART_WKUP),
2535 .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
2536};
2537
2538static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +00002539 .name = "smartreflex",
2540 .sysc = &omap44xx_smartreflex_sysc,
2541 .rev = 2,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002542};
2543
2544/* smartreflex_core */
Shweta Gulaticea6b942012-02-29 23:33:37 +01002545static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
2546 .sensor_voltdm_name = "core",
2547};
2548
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002549static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
2550 { .irq = 19 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002551 { .irq = -1 }
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002552};
2553
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002554static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
2555 .name = "smartreflex_core",
2556 .class = &omap44xx_smartreflex_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002557 .clkdm_name = "l4_ao_clkdm",
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002558 .mpu_irqs = omap44xx_smartreflex_core_irqs,
Paul Walmsley212738a2011-07-09 19:14:06 -06002559
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002560 .main_clk = "smartreflex_core_fck",
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002561 .prcm = {
2562 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002563 .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002564 .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002565 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002566 },
2567 },
Shweta Gulaticea6b942012-02-29 23:33:37 +01002568 .dev_attr = &smartreflex_core_dev_attr,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002569};
2570
2571/* smartreflex_iva */
Shweta Gulaticea6b942012-02-29 23:33:37 +01002572static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
2573 .sensor_voltdm_name = "iva",
2574};
2575
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002576static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
2577 { .irq = 102 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002578 { .irq = -1 }
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002579};
2580
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002581static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
2582 .name = "smartreflex_iva",
2583 .class = &omap44xx_smartreflex_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002584 .clkdm_name = "l4_ao_clkdm",
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002585 .mpu_irqs = omap44xx_smartreflex_iva_irqs,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002586 .main_clk = "smartreflex_iva_fck",
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002587 .prcm = {
2588 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002589 .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002590 .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002591 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002592 },
2593 },
Shweta Gulaticea6b942012-02-29 23:33:37 +01002594 .dev_attr = &smartreflex_iva_dev_attr,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002595};
2596
2597/* smartreflex_mpu */
Shweta Gulaticea6b942012-02-29 23:33:37 +01002598static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
2599 .sensor_voltdm_name = "mpu",
2600};
2601
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002602static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
2603 { .irq = 18 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002604 { .irq = -1 }
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002605};
2606
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002607static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
2608 .name = "smartreflex_mpu",
2609 .class = &omap44xx_smartreflex_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002610 .clkdm_name = "l4_ao_clkdm",
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002611 .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002612 .main_clk = "smartreflex_mpu_fck",
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002613 .prcm = {
2614 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002615 .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002616 .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002617 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002618 },
2619 },
Shweta Gulaticea6b942012-02-29 23:33:37 +01002620 .dev_attr = &smartreflex_mpu_dev_attr,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002621};
2622
2623/*
Benoit Coussond11c2172011-02-02 12:04:36 +00002624 * 'spinlock' class
2625 * spinlock provides hardware assistance for synchronizing the processes
2626 * running on multiple processors
2627 */
2628
2629static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
2630 .rev_offs = 0x0000,
2631 .sysc_offs = 0x0010,
2632 .syss_offs = 0x0014,
2633 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
2634 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
2635 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
2636 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2637 SIDLE_SMART_WKUP),
2638 .sysc_fields = &omap_hwmod_sysc_type1,
2639};
2640
2641static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
2642 .name = "spinlock",
2643 .sysc = &omap44xx_spinlock_sysc,
2644};
2645
2646/* spinlock */
Benoit Coussond11c2172011-02-02 12:04:36 +00002647static struct omap_hwmod omap44xx_spinlock_hwmod = {
2648 .name = "spinlock",
2649 .class = &omap44xx_spinlock_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002650 .clkdm_name = "l4_cfg_clkdm",
Benoit Coussond11c2172011-02-02 12:04:36 +00002651 .prcm = {
2652 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002653 .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002654 .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
Benoit Coussond11c2172011-02-02 12:04:36 +00002655 },
2656 },
Benoit Coussond11c2172011-02-02 12:04:36 +00002657};
2658
2659/*
Benoit Cousson35d1a662011-02-11 11:17:14 +00002660 * 'timer' class
2661 * general purpose timer module with accurate 1ms tick
2662 * This class contains several variants: ['timer_1ms', 'timer']
2663 */
2664
2665static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
2666 .rev_offs = 0x0000,
2667 .sysc_offs = 0x0010,
2668 .syss_offs = 0x0014,
2669 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
2670 SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
2671 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
2672 SYSS_HAS_RESET_STATUS),
2673 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2674 .sysc_fields = &omap_hwmod_sysc_type1,
2675};
2676
2677static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
2678 .name = "timer",
2679 .sysc = &omap44xx_timer_1ms_sysc,
2680};
2681
2682static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
2683 .rev_offs = 0x0000,
2684 .sysc_offs = 0x0010,
2685 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
2686 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
2687 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2688 SIDLE_SMART_WKUP),
2689 .sysc_fields = &omap_hwmod_sysc_type2,
2690};
2691
2692static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
2693 .name = "timer",
2694 .sysc = &omap44xx_timer_sysc,
2695};
2696
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302697/* always-on timers dev attribute */
2698static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
2699 .timer_capability = OMAP_TIMER_ALWON,
2700};
2701
2702/* pwm timers dev attribute */
2703static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
2704 .timer_capability = OMAP_TIMER_HAS_PWM,
2705};
2706
Benoit Cousson35d1a662011-02-11 11:17:14 +00002707/* timer1 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002708static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
2709 { .irq = 37 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002710 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00002711};
2712
Benoit Cousson35d1a662011-02-11 11:17:14 +00002713static struct omap_hwmod omap44xx_timer1_hwmod = {
2714 .name = "timer1",
2715 .class = &omap44xx_timer_1ms_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002716 .clkdm_name = "l4_wkup_clkdm",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002717 .mpu_irqs = omap44xx_timer1_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002718 .main_clk = "timer1_fck",
2719 .prcm = {
2720 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002721 .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002722 .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002723 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002724 },
2725 },
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302726 .dev_attr = &capability_alwon_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002727};
2728
2729/* timer2 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002730static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
2731 { .irq = 38 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002732 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00002733};
2734
Benoit Cousson35d1a662011-02-11 11:17:14 +00002735static struct omap_hwmod omap44xx_timer2_hwmod = {
2736 .name = "timer2",
2737 .class = &omap44xx_timer_1ms_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002738 .clkdm_name = "l4_per_clkdm",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002739 .mpu_irqs = omap44xx_timer2_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002740 .main_clk = "timer2_fck",
2741 .prcm = {
2742 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002743 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002744 .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002745 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002746 },
2747 },
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302748 .dev_attr = &capability_alwon_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002749};
2750
2751/* timer3 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002752static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
2753 { .irq = 39 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002754 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00002755};
2756
Benoit Cousson35d1a662011-02-11 11:17:14 +00002757static struct omap_hwmod omap44xx_timer3_hwmod = {
2758 .name = "timer3",
2759 .class = &omap44xx_timer_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002760 .clkdm_name = "l4_per_clkdm",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002761 .mpu_irqs = omap44xx_timer3_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002762 .main_clk = "timer3_fck",
2763 .prcm = {
2764 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002765 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002766 .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002767 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002768 },
2769 },
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302770 .dev_attr = &capability_alwon_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002771};
2772
2773/* timer4 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002774static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
2775 { .irq = 40 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002776 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00002777};
2778
Benoit Cousson35d1a662011-02-11 11:17:14 +00002779static struct omap_hwmod omap44xx_timer4_hwmod = {
2780 .name = "timer4",
2781 .class = &omap44xx_timer_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002782 .clkdm_name = "l4_per_clkdm",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002783 .mpu_irqs = omap44xx_timer4_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002784 .main_clk = "timer4_fck",
2785 .prcm = {
2786 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002787 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002788 .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002789 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002790 },
2791 },
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302792 .dev_attr = &capability_alwon_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002793};
2794
2795/* timer5 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002796static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
2797 { .irq = 41 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002798 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00002799};
2800
Benoit Cousson35d1a662011-02-11 11:17:14 +00002801static struct omap_hwmod omap44xx_timer5_hwmod = {
2802 .name = "timer5",
2803 .class = &omap44xx_timer_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002804 .clkdm_name = "abe_clkdm",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002805 .mpu_irqs = omap44xx_timer5_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002806 .main_clk = "timer5_fck",
2807 .prcm = {
2808 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002809 .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002810 .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002811 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002812 },
2813 },
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302814 .dev_attr = &capability_alwon_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002815};
2816
2817/* timer6 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002818static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
2819 { .irq = 42 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002820 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00002821};
2822
Benoit Cousson35d1a662011-02-11 11:17:14 +00002823static struct omap_hwmod omap44xx_timer6_hwmod = {
2824 .name = "timer6",
2825 .class = &omap44xx_timer_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002826 .clkdm_name = "abe_clkdm",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002827 .mpu_irqs = omap44xx_timer6_irqs,
Paul Walmsley212738a2011-07-09 19:14:06 -06002828
Benoit Cousson35d1a662011-02-11 11:17:14 +00002829 .main_clk = "timer6_fck",
2830 .prcm = {
2831 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002832 .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002833 .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002834 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002835 },
2836 },
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302837 .dev_attr = &capability_alwon_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002838};
2839
2840/* timer7 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002841static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
2842 { .irq = 43 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002843 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00002844};
2845
Benoit Cousson35d1a662011-02-11 11:17:14 +00002846static struct omap_hwmod omap44xx_timer7_hwmod = {
2847 .name = "timer7",
2848 .class = &omap44xx_timer_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002849 .clkdm_name = "abe_clkdm",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002850 .mpu_irqs = omap44xx_timer7_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002851 .main_clk = "timer7_fck",
2852 .prcm = {
2853 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002854 .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002855 .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002856 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002857 },
2858 },
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302859 .dev_attr = &capability_alwon_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002860};
2861
2862/* timer8 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002863static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
2864 { .irq = 44 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002865 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00002866};
2867
Benoit Cousson35d1a662011-02-11 11:17:14 +00002868static struct omap_hwmod omap44xx_timer8_hwmod = {
2869 .name = "timer8",
2870 .class = &omap44xx_timer_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002871 .clkdm_name = "abe_clkdm",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002872 .mpu_irqs = omap44xx_timer8_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002873 .main_clk = "timer8_fck",
2874 .prcm = {
2875 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002876 .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002877 .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002878 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002879 },
2880 },
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302881 .dev_attr = &capability_pwm_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002882};
2883
2884/* timer9 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002885static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
2886 { .irq = 45 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002887 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00002888};
2889
Benoit Cousson35d1a662011-02-11 11:17:14 +00002890static struct omap_hwmod omap44xx_timer9_hwmod = {
2891 .name = "timer9",
2892 .class = &omap44xx_timer_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002893 .clkdm_name = "l4_per_clkdm",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002894 .mpu_irqs = omap44xx_timer9_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002895 .main_clk = "timer9_fck",
2896 .prcm = {
2897 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002898 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002899 .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002900 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002901 },
2902 },
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302903 .dev_attr = &capability_pwm_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002904};
2905
2906/* timer10 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002907static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
2908 { .irq = 46 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002909 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00002910};
2911
Benoit Cousson35d1a662011-02-11 11:17:14 +00002912static struct omap_hwmod omap44xx_timer10_hwmod = {
2913 .name = "timer10",
2914 .class = &omap44xx_timer_1ms_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002915 .clkdm_name = "l4_per_clkdm",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002916 .mpu_irqs = omap44xx_timer10_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002917 .main_clk = "timer10_fck",
2918 .prcm = {
2919 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002920 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002921 .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002922 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002923 },
2924 },
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302925 .dev_attr = &capability_pwm_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002926};
2927
2928/* timer11 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002929static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
2930 { .irq = 47 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002931 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00002932};
2933
Benoit Cousson35d1a662011-02-11 11:17:14 +00002934static struct omap_hwmod omap44xx_timer11_hwmod = {
2935 .name = "timer11",
2936 .class = &omap44xx_timer_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002937 .clkdm_name = "l4_per_clkdm",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002938 .mpu_irqs = omap44xx_timer11_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002939 .main_clk = "timer11_fck",
2940 .prcm = {
2941 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002942 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002943 .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002944 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002945 },
2946 },
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302947 .dev_attr = &capability_pwm_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002948};
2949
2950/*
Benoit Coussondb12ba52010-09-27 20:19:19 +05302951 * 'uart' class
2952 * universal asynchronous receiver/transmitter (uart)
2953 */
2954
2955static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
2956 .rev_offs = 0x0050,
2957 .sysc_offs = 0x0054,
2958 .syss_offs = 0x0058,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07002959 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
Benoit Cousson0cfe8752010-12-21 21:08:33 -07002960 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
2961 SYSS_HAS_RESET_STATUS),
Benoit Cousson7cffa6b2010-12-21 21:31:28 -07002962 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2963 SIDLE_SMART_WKUP),
Benoit Coussondb12ba52010-09-27 20:19:19 +05302964 .sysc_fields = &omap_hwmod_sysc_type1,
2965};
2966
2967static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +00002968 .name = "uart",
2969 .sysc = &omap44xx_uart_sysc,
Benoit Coussondb12ba52010-09-27 20:19:19 +05302970};
2971
2972/* uart1 */
Benoit Coussondb12ba52010-09-27 20:19:19 +05302973static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
2974 { .irq = 72 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002975 { .irq = -1 }
Benoit Coussondb12ba52010-09-27 20:19:19 +05302976};
2977
2978static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
2979 { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
2980 { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002981 { .dma_req = -1 }
Benoit Coussondb12ba52010-09-27 20:19:19 +05302982};
2983
Benoit Coussondb12ba52010-09-27 20:19:19 +05302984static struct omap_hwmod omap44xx_uart1_hwmod = {
2985 .name = "uart1",
2986 .class = &omap44xx_uart_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002987 .clkdm_name = "l4_per_clkdm",
Benoit Coussondb12ba52010-09-27 20:19:19 +05302988 .mpu_irqs = omap44xx_uart1_irqs,
Benoit Coussondb12ba52010-09-27 20:19:19 +05302989 .sdma_reqs = omap44xx_uart1_sdma_reqs,
Benoit Coussondb12ba52010-09-27 20:19:19 +05302990 .main_clk = "uart1_fck",
2991 .prcm = {
2992 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002993 .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002994 .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002995 .modulemode = MODULEMODE_SWCTRL,
Benoit Coussondb12ba52010-09-27 20:19:19 +05302996 },
2997 },
Benoit Coussondb12ba52010-09-27 20:19:19 +05302998};
2999
3000/* uart2 */
Benoit Coussondb12ba52010-09-27 20:19:19 +05303001static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
3002 { .irq = 73 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06003003 { .irq = -1 }
Benoit Coussondb12ba52010-09-27 20:19:19 +05303004};
3005
3006static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
3007 { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
3008 { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06003009 { .dma_req = -1 }
Benoit Coussondb12ba52010-09-27 20:19:19 +05303010};
3011
Benoit Coussondb12ba52010-09-27 20:19:19 +05303012static struct omap_hwmod omap44xx_uart2_hwmod = {
3013 .name = "uart2",
3014 .class = &omap44xx_uart_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06003015 .clkdm_name = "l4_per_clkdm",
Benoit Coussondb12ba52010-09-27 20:19:19 +05303016 .mpu_irqs = omap44xx_uart2_irqs,
Benoit Coussondb12ba52010-09-27 20:19:19 +05303017 .sdma_reqs = omap44xx_uart2_sdma_reqs,
Benoit Coussondb12ba52010-09-27 20:19:19 +05303018 .main_clk = "uart2_fck",
3019 .prcm = {
3020 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06003021 .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06003022 .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06003023 .modulemode = MODULEMODE_SWCTRL,
Benoit Coussondb12ba52010-09-27 20:19:19 +05303024 },
3025 },
Benoit Coussondb12ba52010-09-27 20:19:19 +05303026};
3027
3028/* uart3 */
Benoit Coussondb12ba52010-09-27 20:19:19 +05303029static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
3030 { .irq = 74 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06003031 { .irq = -1 }
Benoit Coussondb12ba52010-09-27 20:19:19 +05303032};
3033
3034static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
3035 { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
3036 { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06003037 { .dma_req = -1 }
Benoit Coussondb12ba52010-09-27 20:19:19 +05303038};
3039
Benoit Coussondb12ba52010-09-27 20:19:19 +05303040static struct omap_hwmod omap44xx_uart3_hwmod = {
3041 .name = "uart3",
3042 .class = &omap44xx_uart_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06003043 .clkdm_name = "l4_per_clkdm",
Benoit Cousson7ecc53732011-07-09 19:14:28 -06003044 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
Benoit Coussondb12ba52010-09-27 20:19:19 +05303045 .mpu_irqs = omap44xx_uart3_irqs,
Benoit Coussondb12ba52010-09-27 20:19:19 +05303046 .sdma_reqs = omap44xx_uart3_sdma_reqs,
Benoit Coussondb12ba52010-09-27 20:19:19 +05303047 .main_clk = "uart3_fck",
3048 .prcm = {
3049 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06003050 .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06003051 .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06003052 .modulemode = MODULEMODE_SWCTRL,
Benoit Coussondb12ba52010-09-27 20:19:19 +05303053 },
3054 },
Benoit Coussondb12ba52010-09-27 20:19:19 +05303055};
3056
3057/* uart4 */
Benoit Coussondb12ba52010-09-27 20:19:19 +05303058static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
3059 { .irq = 70 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06003060 { .irq = -1 }
Benoit Coussondb12ba52010-09-27 20:19:19 +05303061};
3062
3063static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
3064 { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
3065 { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06003066 { .dma_req = -1 }
Benoit Coussondb12ba52010-09-27 20:19:19 +05303067};
3068
Benoit Coussondb12ba52010-09-27 20:19:19 +05303069static struct omap_hwmod omap44xx_uart4_hwmod = {
3070 .name = "uart4",
3071 .class = &omap44xx_uart_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06003072 .clkdm_name = "l4_per_clkdm",
Benoit Coussondb12ba52010-09-27 20:19:19 +05303073 .mpu_irqs = omap44xx_uart4_irqs,
Benoit Coussondb12ba52010-09-27 20:19:19 +05303074 .sdma_reqs = omap44xx_uart4_sdma_reqs,
Benoit Coussondb12ba52010-09-27 20:19:19 +05303075 .main_clk = "uart4_fck",
3076 .prcm = {
3077 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06003078 .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06003079 .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06003080 .modulemode = MODULEMODE_SWCTRL,
Benoit Coussondb12ba52010-09-27 20:19:19 +05303081 },
3082 },
Benoit Coussondb12ba52010-09-27 20:19:19 +05303083};
3084
Benoit Cousson9780a9c2010-12-07 16:26:57 -08003085/*
Benoit Coussonaf88fa92011-12-15 23:15:18 -07003086 * 'usb_host_hs' class
3087 * high-speed multi-port usb host controller
3088 */
Benoit Coussonaf88fa92011-12-15 23:15:18 -07003089
3090static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
3091 .rev_offs = 0x0000,
3092 .sysc_offs = 0x0010,
3093 .syss_offs = 0x0014,
3094 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
3095 SYSC_HAS_SOFTRESET),
3096 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3097 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
3098 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
3099 .sysc_fields = &omap_hwmod_sysc_type2,
3100};
3101
3102static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
Paul Walmsley844a3b62012-04-19 04:04:33 -06003103 .name = "usb_host_hs",
3104 .sysc = &omap44xx_usb_host_hs_sysc,
Benoit Coussonaf88fa92011-12-15 23:15:18 -07003105};
3106
Paul Walmsley844a3b62012-04-19 04:04:33 -06003107/* usb_host_hs */
Benoit Coussonaf88fa92011-12-15 23:15:18 -07003108static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
3109 { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
3110 { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
3111 { .irq = -1 }
3112};
3113
Benoit Coussonaf88fa92011-12-15 23:15:18 -07003114static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
3115 .name = "usb_host_hs",
3116 .class = &omap44xx_usb_host_hs_hwmod_class,
3117 .clkdm_name = "l3_init_clkdm",
3118 .main_clk = "usb_host_hs_fck",
3119 .prcm = {
3120 .omap4 = {
3121 .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
3122 .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
3123 .modulemode = MODULEMODE_SWCTRL,
3124 },
3125 },
3126 .mpu_irqs = omap44xx_usb_host_hs_irqs,
Benoit Coussonaf88fa92011-12-15 23:15:18 -07003127
3128 /*
3129 * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
3130 * id: i660
3131 *
3132 * Description:
3133 * In the following configuration :
3134 * - USBHOST module is set to smart-idle mode
3135 * - PRCM asserts idle_req to the USBHOST module ( This typically
3136 * happens when the system is going to a low power mode : all ports
3137 * have been suspended, the master part of the USBHOST module has
3138 * entered the standby state, and SW has cut the functional clocks)
3139 * - an USBHOST interrupt occurs before the module is able to answer
3140 * idle_ack, typically a remote wakeup IRQ.
3141 * Then the USB HOST module will enter a deadlock situation where it
3142 * is no more accessible nor functional.
3143 *
3144 * Workaround:
3145 * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
3146 */
3147
3148 /*
3149 * Errata: USB host EHCI may stall when entering smart-standby mode
3150 * Id: i571
3151 *
3152 * Description:
3153 * When the USBHOST module is set to smart-standby mode, and when it is
3154 * ready to enter the standby state (i.e. all ports are suspended and
3155 * all attached devices are in suspend mode), then it can wrongly assert
3156 * the Mstandby signal too early while there are still some residual OCP
3157 * transactions ongoing. If this condition occurs, the internal state
3158 * machine may go to an undefined state and the USB link may be stuck
3159 * upon the next resume.
3160 *
3161 * Workaround:
3162 * Don't use smart standby; use only force standby,
3163 * hence HWMOD_SWSUP_MSTANDBY
3164 */
3165
3166 /*
3167 * During system boot; If the hwmod framework resets the module
3168 * the module will have smart idle settings; which can lead to deadlock
3169 * (above Errata Id:i660); so, dont reset the module during boot;
3170 * Use HWMOD_INIT_NO_RESET.
3171 */
3172
3173 .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
3174 HWMOD_INIT_NO_RESET,
3175};
3176
3177/*
Paul Walmsley844a3b62012-04-19 04:04:33 -06003178 * 'usb_otg_hs' class
3179 * high-speed on-the-go universal serial bus (usb_otg_hs) controller
3180 */
3181
3182static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
3183 .rev_offs = 0x0400,
3184 .sysc_offs = 0x0404,
3185 .syss_offs = 0x0408,
3186 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
3187 SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
3188 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
3189 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3190 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
3191 MSTANDBY_SMART),
3192 .sysc_fields = &omap_hwmod_sysc_type1,
3193};
3194
3195static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
3196 .name = "usb_otg_hs",
3197 .sysc = &omap44xx_usb_otg_hs_sysc,
3198};
3199
3200/* usb_otg_hs */
3201static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
3202 { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
3203 { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
3204 { .irq = -1 }
3205};
3206
3207static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
3208 { .role = "xclk", .clk = "usb_otg_hs_xclk" },
3209};
3210
3211static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
3212 .name = "usb_otg_hs",
3213 .class = &omap44xx_usb_otg_hs_hwmod_class,
3214 .clkdm_name = "l3_init_clkdm",
3215 .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
3216 .mpu_irqs = omap44xx_usb_otg_hs_irqs,
3217 .main_clk = "usb_otg_hs_ick",
3218 .prcm = {
3219 .omap4 = {
3220 .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
3221 .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
3222 .modulemode = MODULEMODE_HWCTRL,
3223 },
3224 },
3225 .opt_clks = usb_otg_hs_opt_clks,
3226 .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
3227};
3228
3229/*
Benoit Coussonaf88fa92011-12-15 23:15:18 -07003230 * 'usb_tll_hs' class
3231 * usb_tll_hs module is the adapter on the usb_host_hs ports
3232 */
Paul Walmsley844a3b62012-04-19 04:04:33 -06003233
Benoit Coussonaf88fa92011-12-15 23:15:18 -07003234static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
3235 .rev_offs = 0x0000,
3236 .sysc_offs = 0x0010,
3237 .syss_offs = 0x0014,
3238 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
3239 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
3240 SYSC_HAS_AUTOIDLE),
3241 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
3242 .sysc_fields = &omap_hwmod_sysc_type1,
3243};
3244
3245static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
Paul Walmsley844a3b62012-04-19 04:04:33 -06003246 .name = "usb_tll_hs",
3247 .sysc = &omap44xx_usb_tll_hs_sysc,
Benoit Coussonaf88fa92011-12-15 23:15:18 -07003248};
3249
3250static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
3251 { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
3252 { .irq = -1 }
3253};
3254
Paul Walmsley844a3b62012-04-19 04:04:33 -06003255static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
3256 .name = "usb_tll_hs",
3257 .class = &omap44xx_usb_tll_hs_hwmod_class,
3258 .clkdm_name = "l3_init_clkdm",
3259 .mpu_irqs = omap44xx_usb_tll_hs_irqs,
3260 .main_clk = "usb_tll_hs_ick",
3261 .prcm = {
3262 .omap4 = {
3263 .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
3264 .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
3265 .modulemode = MODULEMODE_HWCTRL,
3266 },
3267 },
3268};
3269
3270/*
3271 * 'wd_timer' class
3272 * 32-bit watchdog upward counter that generates a pulse on the reset pin on
3273 * overflow condition
3274 */
3275
3276static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
3277 .rev_offs = 0x0000,
3278 .sysc_offs = 0x0010,
3279 .syss_offs = 0x0014,
3280 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
3281 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
3282 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3283 SIDLE_SMART_WKUP),
3284 .sysc_fields = &omap_hwmod_sysc_type1,
3285};
3286
3287static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
3288 .name = "wd_timer",
3289 .sysc = &omap44xx_wd_timer_sysc,
3290 .pre_shutdown = &omap2_wd_timer_disable,
3291};
3292
3293/* wd_timer2 */
3294static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
3295 { .irq = 80 + OMAP44XX_IRQ_GIC_START },
3296 { .irq = -1 }
3297};
3298
3299static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
3300 .name = "wd_timer2",
3301 .class = &omap44xx_wd_timer_hwmod_class,
3302 .clkdm_name = "l4_wkup_clkdm",
3303 .mpu_irqs = omap44xx_wd_timer2_irqs,
3304 .main_clk = "wd_timer2_fck",
3305 .prcm = {
3306 .omap4 = {
3307 .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
3308 .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
3309 .modulemode = MODULEMODE_SWCTRL,
3310 },
3311 },
3312};
3313
3314/* wd_timer3 */
3315static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
3316 { .irq = 36 + OMAP44XX_IRQ_GIC_START },
3317 { .irq = -1 }
3318};
3319
3320static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
3321 .name = "wd_timer3",
3322 .class = &omap44xx_wd_timer_hwmod_class,
3323 .clkdm_name = "abe_clkdm",
3324 .mpu_irqs = omap44xx_wd_timer3_irqs,
3325 .main_clk = "wd_timer3_fck",
3326 .prcm = {
3327 .omap4 = {
3328 .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
3329 .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
3330 .modulemode = MODULEMODE_SWCTRL,
3331 },
3332 },
3333};
3334
3335
3336/*
3337 * interfaces
3338 */
3339
Paul Walmsley42b9e382012-04-19 13:33:54 -06003340static struct omap_hwmod_addr_space omap44xx_c2c_target_fw_addrs[] = {
3341 {
3342 .pa_start = 0x4a204000,
3343 .pa_end = 0x4a2040ff,
3344 .flags = ADDR_TYPE_RT
3345 },
3346 { }
3347};
3348
3349/* c2c -> c2c_target_fw */
3350static struct omap_hwmod_ocp_if omap44xx_c2c__c2c_target_fw = {
3351 .master = &omap44xx_c2c_hwmod,
3352 .slave = &omap44xx_c2c_target_fw_hwmod,
3353 .clk = "div_core_ck",
3354 .addr = omap44xx_c2c_target_fw_addrs,
3355 .user = OCP_USER_MPU,
3356};
3357
3358/* l4_cfg -> c2c_target_fw */
3359static struct omap_hwmod_ocp_if omap44xx_l4_cfg__c2c_target_fw = {
3360 .master = &omap44xx_l4_cfg_hwmod,
3361 .slave = &omap44xx_c2c_target_fw_hwmod,
3362 .clk = "l4_div_ck",
3363 .user = OCP_USER_MPU | OCP_USER_SDMA,
3364};
3365
Paul Walmsley844a3b62012-04-19 04:04:33 -06003366/* l3_main_1 -> dmm */
3367static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
3368 .master = &omap44xx_l3_main_1_hwmod,
3369 .slave = &omap44xx_dmm_hwmod,
3370 .clk = "l3_div_ck",
3371 .user = OCP_USER_SDMA,
3372};
3373
3374static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
3375 {
3376 .pa_start = 0x4e000000,
3377 .pa_end = 0x4e0007ff,
3378 .flags = ADDR_TYPE_RT
3379 },
3380 { }
3381};
3382
3383/* mpu -> dmm */
3384static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
3385 .master = &omap44xx_mpu_hwmod,
3386 .slave = &omap44xx_dmm_hwmod,
3387 .clk = "l3_div_ck",
3388 .addr = omap44xx_dmm_addrs,
3389 .user = OCP_USER_MPU,
3390};
3391
Paul Walmsley42b9e382012-04-19 13:33:54 -06003392/* c2c -> emif_fw */
3393static struct omap_hwmod_ocp_if omap44xx_c2c__emif_fw = {
3394 .master = &omap44xx_c2c_hwmod,
3395 .slave = &omap44xx_emif_fw_hwmod,
3396 .clk = "div_core_ck",
3397 .user = OCP_USER_MPU | OCP_USER_SDMA,
3398};
3399
Paul Walmsley844a3b62012-04-19 04:04:33 -06003400/* dmm -> emif_fw */
3401static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
3402 .master = &omap44xx_dmm_hwmod,
3403 .slave = &omap44xx_emif_fw_hwmod,
3404 .clk = "l3_div_ck",
3405 .user = OCP_USER_MPU | OCP_USER_SDMA,
3406};
3407
3408static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
3409 {
3410 .pa_start = 0x4a20c000,
3411 .pa_end = 0x4a20c0ff,
3412 .flags = ADDR_TYPE_RT
3413 },
3414 { }
3415};
3416
3417/* l4_cfg -> emif_fw */
3418static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
3419 .master = &omap44xx_l4_cfg_hwmod,
3420 .slave = &omap44xx_emif_fw_hwmod,
3421 .clk = "l4_div_ck",
3422 .addr = omap44xx_emif_fw_addrs,
3423 .user = OCP_USER_MPU,
3424};
3425
3426/* iva -> l3_instr */
3427static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
3428 .master = &omap44xx_iva_hwmod,
3429 .slave = &omap44xx_l3_instr_hwmod,
3430 .clk = "l3_div_ck",
3431 .user = OCP_USER_MPU | OCP_USER_SDMA,
3432};
3433
3434/* l3_main_3 -> l3_instr */
3435static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
3436 .master = &omap44xx_l3_main_3_hwmod,
3437 .slave = &omap44xx_l3_instr_hwmod,
3438 .clk = "l3_div_ck",
3439 .user = OCP_USER_MPU | OCP_USER_SDMA,
3440};
3441
3442/* dsp -> l3_main_1 */
3443static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
3444 .master = &omap44xx_dsp_hwmod,
3445 .slave = &omap44xx_l3_main_1_hwmod,
3446 .clk = "l3_div_ck",
3447 .user = OCP_USER_MPU | OCP_USER_SDMA,
3448};
3449
3450/* dss -> l3_main_1 */
3451static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
3452 .master = &omap44xx_dss_hwmod,
3453 .slave = &omap44xx_l3_main_1_hwmod,
3454 .clk = "l3_div_ck",
3455 .user = OCP_USER_MPU | OCP_USER_SDMA,
3456};
3457
3458/* l3_main_2 -> l3_main_1 */
3459static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
3460 .master = &omap44xx_l3_main_2_hwmod,
3461 .slave = &omap44xx_l3_main_1_hwmod,
3462 .clk = "l3_div_ck",
3463 .user = OCP_USER_MPU | OCP_USER_SDMA,
3464};
3465
3466/* l4_cfg -> l3_main_1 */
3467static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
3468 .master = &omap44xx_l4_cfg_hwmod,
3469 .slave = &omap44xx_l3_main_1_hwmod,
3470 .clk = "l4_div_ck",
3471 .user = OCP_USER_MPU | OCP_USER_SDMA,
3472};
3473
3474/* mmc1 -> l3_main_1 */
3475static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
3476 .master = &omap44xx_mmc1_hwmod,
3477 .slave = &omap44xx_l3_main_1_hwmod,
3478 .clk = "l3_div_ck",
3479 .user = OCP_USER_MPU | OCP_USER_SDMA,
3480};
3481
3482/* mmc2 -> l3_main_1 */
3483static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
3484 .master = &omap44xx_mmc2_hwmod,
3485 .slave = &omap44xx_l3_main_1_hwmod,
3486 .clk = "l3_div_ck",
3487 .user = OCP_USER_MPU | OCP_USER_SDMA,
3488};
3489
3490static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
3491 {
3492 .pa_start = 0x44000000,
3493 .pa_end = 0x44000fff,
3494 .flags = ADDR_TYPE_RT
3495 },
3496 { }
3497};
3498
3499/* mpu -> l3_main_1 */
3500static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
3501 .master = &omap44xx_mpu_hwmod,
3502 .slave = &omap44xx_l3_main_1_hwmod,
3503 .clk = "l3_div_ck",
3504 .addr = omap44xx_l3_main_1_addrs,
3505 .user = OCP_USER_MPU,
3506};
3507
Paul Walmsley42b9e382012-04-19 13:33:54 -06003508/* c2c_target_fw -> l3_main_2 */
3509static struct omap_hwmod_ocp_if omap44xx_c2c_target_fw__l3_main_2 = {
3510 .master = &omap44xx_c2c_target_fw_hwmod,
3511 .slave = &omap44xx_l3_main_2_hwmod,
3512 .clk = "l3_div_ck",
3513 .user = OCP_USER_MPU | OCP_USER_SDMA,
3514};
3515
Paul Walmsley844a3b62012-04-19 04:04:33 -06003516/* dma_system -> l3_main_2 */
3517static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
3518 .master = &omap44xx_dma_system_hwmod,
3519 .slave = &omap44xx_l3_main_2_hwmod,
3520 .clk = "l3_div_ck",
3521 .user = OCP_USER_MPU | OCP_USER_SDMA,
3522};
3523
Ming Leib050f682012-04-19 13:33:50 -06003524/* fdif -> l3_main_2 */
3525static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
3526 .master = &omap44xx_fdif_hwmod,
3527 .slave = &omap44xx_l3_main_2_hwmod,
3528 .clk = "l3_div_ck",
3529 .user = OCP_USER_MPU | OCP_USER_SDMA,
3530};
3531
Paul Walmsley9def3902012-04-19 13:33:53 -06003532/* gpu -> l3_main_2 */
3533static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = {
3534 .master = &omap44xx_gpu_hwmod,
3535 .slave = &omap44xx_l3_main_2_hwmod,
3536 .clk = "l3_div_ck",
3537 .user = OCP_USER_MPU | OCP_USER_SDMA,
3538};
3539
Paul Walmsley844a3b62012-04-19 04:04:33 -06003540/* hsi -> l3_main_2 */
3541static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
3542 .master = &omap44xx_hsi_hwmod,
3543 .slave = &omap44xx_l3_main_2_hwmod,
3544 .clk = "l3_div_ck",
3545 .user = OCP_USER_MPU | OCP_USER_SDMA,
3546};
3547
3548/* ipu -> l3_main_2 */
3549static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
3550 .master = &omap44xx_ipu_hwmod,
3551 .slave = &omap44xx_l3_main_2_hwmod,
3552 .clk = "l3_div_ck",
3553 .user = OCP_USER_MPU | OCP_USER_SDMA,
3554};
3555
3556/* iss -> l3_main_2 */
3557static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
3558 .master = &omap44xx_iss_hwmod,
3559 .slave = &omap44xx_l3_main_2_hwmod,
3560 .clk = "l3_div_ck",
3561 .user = OCP_USER_MPU | OCP_USER_SDMA,
3562};
3563
3564/* iva -> l3_main_2 */
3565static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
3566 .master = &omap44xx_iva_hwmod,
3567 .slave = &omap44xx_l3_main_2_hwmod,
3568 .clk = "l3_div_ck",
3569 .user = OCP_USER_MPU | OCP_USER_SDMA,
3570};
3571
3572static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
3573 {
3574 .pa_start = 0x44800000,
3575 .pa_end = 0x44801fff,
3576 .flags = ADDR_TYPE_RT
3577 },
3578 { }
3579};
3580
3581/* l3_main_1 -> l3_main_2 */
3582static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
3583 .master = &omap44xx_l3_main_1_hwmod,
3584 .slave = &omap44xx_l3_main_2_hwmod,
3585 .clk = "l3_div_ck",
3586 .addr = omap44xx_l3_main_2_addrs,
3587 .user = OCP_USER_MPU,
3588};
3589
3590/* l4_cfg -> l3_main_2 */
3591static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
3592 .master = &omap44xx_l4_cfg_hwmod,
3593 .slave = &omap44xx_l3_main_2_hwmod,
3594 .clk = "l4_div_ck",
3595 .user = OCP_USER_MPU | OCP_USER_SDMA,
3596};
3597
3598/* usb_host_hs -> l3_main_2 */
3599static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
3600 .master = &omap44xx_usb_host_hs_hwmod,
3601 .slave = &omap44xx_l3_main_2_hwmod,
3602 .clk = "l3_div_ck",
3603 .user = OCP_USER_MPU | OCP_USER_SDMA,
3604};
3605
3606/* usb_otg_hs -> l3_main_2 */
3607static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
3608 .master = &omap44xx_usb_otg_hs_hwmod,
3609 .slave = &omap44xx_l3_main_2_hwmod,
3610 .clk = "l3_div_ck",
3611 .user = OCP_USER_MPU | OCP_USER_SDMA,
3612};
3613
3614static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
3615 {
3616 .pa_start = 0x45000000,
3617 .pa_end = 0x45000fff,
3618 .flags = ADDR_TYPE_RT
3619 },
3620 { }
3621};
3622
3623/* l3_main_1 -> l3_main_3 */
3624static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
3625 .master = &omap44xx_l3_main_1_hwmod,
3626 .slave = &omap44xx_l3_main_3_hwmod,
3627 .clk = "l3_div_ck",
3628 .addr = omap44xx_l3_main_3_addrs,
3629 .user = OCP_USER_MPU,
3630};
3631
3632/* l3_main_2 -> l3_main_3 */
3633static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
3634 .master = &omap44xx_l3_main_2_hwmod,
3635 .slave = &omap44xx_l3_main_3_hwmod,
3636 .clk = "l3_div_ck",
3637 .user = OCP_USER_MPU | OCP_USER_SDMA,
3638};
3639
3640/* l4_cfg -> l3_main_3 */
3641static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
3642 .master = &omap44xx_l4_cfg_hwmod,
3643 .slave = &omap44xx_l3_main_3_hwmod,
3644 .clk = "l4_div_ck",
3645 .user = OCP_USER_MPU | OCP_USER_SDMA,
3646};
3647
3648/* aess -> l4_abe */
3649static struct omap_hwmod_ocp_if omap44xx_aess__l4_abe = {
3650 .master = &omap44xx_aess_hwmod,
3651 .slave = &omap44xx_l4_abe_hwmod,
3652 .clk = "ocp_abe_iclk",
3653 .user = OCP_USER_MPU | OCP_USER_SDMA,
3654};
3655
3656/* dsp -> l4_abe */
3657static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
3658 .master = &omap44xx_dsp_hwmod,
3659 .slave = &omap44xx_l4_abe_hwmod,
3660 .clk = "ocp_abe_iclk",
3661 .user = OCP_USER_MPU | OCP_USER_SDMA,
3662};
3663
3664/* l3_main_1 -> l4_abe */
3665static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
3666 .master = &omap44xx_l3_main_1_hwmod,
3667 .slave = &omap44xx_l4_abe_hwmod,
3668 .clk = "l3_div_ck",
3669 .user = OCP_USER_MPU | OCP_USER_SDMA,
3670};
3671
3672/* mpu -> l4_abe */
3673static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
3674 .master = &omap44xx_mpu_hwmod,
3675 .slave = &omap44xx_l4_abe_hwmod,
3676 .clk = "ocp_abe_iclk",
3677 .user = OCP_USER_MPU | OCP_USER_SDMA,
3678};
3679
3680/* l3_main_1 -> l4_cfg */
3681static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
3682 .master = &omap44xx_l3_main_1_hwmod,
3683 .slave = &omap44xx_l4_cfg_hwmod,
3684 .clk = "l3_div_ck",
3685 .user = OCP_USER_MPU | OCP_USER_SDMA,
3686};
3687
3688/* l3_main_2 -> l4_per */
3689static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
3690 .master = &omap44xx_l3_main_2_hwmod,
3691 .slave = &omap44xx_l4_per_hwmod,
3692 .clk = "l3_div_ck",
3693 .user = OCP_USER_MPU | OCP_USER_SDMA,
3694};
3695
3696/* l4_cfg -> l4_wkup */
3697static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
3698 .master = &omap44xx_l4_cfg_hwmod,
3699 .slave = &omap44xx_l4_wkup_hwmod,
3700 .clk = "l4_div_ck",
3701 .user = OCP_USER_MPU | OCP_USER_SDMA,
3702};
3703
3704/* mpu -> mpu_private */
3705static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
3706 .master = &omap44xx_mpu_hwmod,
3707 .slave = &omap44xx_mpu_private_hwmod,
3708 .clk = "l3_div_ck",
3709 .user = OCP_USER_MPU | OCP_USER_SDMA,
3710};
3711
3712static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
3713 {
3714 .pa_start = 0x401f1000,
3715 .pa_end = 0x401f13ff,
3716 .flags = ADDR_TYPE_RT
3717 },
3718 { }
3719};
3720
3721/* l4_abe -> aess */
3722static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess = {
3723 .master = &omap44xx_l4_abe_hwmod,
3724 .slave = &omap44xx_aess_hwmod,
3725 .clk = "ocp_abe_iclk",
3726 .addr = omap44xx_aess_addrs,
3727 .user = OCP_USER_MPU,
3728};
3729
3730static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
3731 {
3732 .pa_start = 0x490f1000,
3733 .pa_end = 0x490f13ff,
3734 .flags = ADDR_TYPE_RT
3735 },
3736 { }
3737};
3738
3739/* l4_abe -> aess (dma) */
3740static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess_dma = {
3741 .master = &omap44xx_l4_abe_hwmod,
3742 .slave = &omap44xx_aess_hwmod,
3743 .clk = "ocp_abe_iclk",
3744 .addr = omap44xx_aess_dma_addrs,
3745 .user = OCP_USER_SDMA,
3746};
3747
Paul Walmsley42b9e382012-04-19 13:33:54 -06003748/* l3_main_2 -> c2c */
3749static struct omap_hwmod_ocp_if omap44xx_l3_main_2__c2c = {
3750 .master = &omap44xx_l3_main_2_hwmod,
3751 .slave = &omap44xx_c2c_hwmod,
3752 .clk = "l3_div_ck",
3753 .user = OCP_USER_MPU | OCP_USER_SDMA,
3754};
3755
Paul Walmsley844a3b62012-04-19 04:04:33 -06003756static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
3757 {
3758 .pa_start = 0x4a304000,
3759 .pa_end = 0x4a30401f,
3760 .flags = ADDR_TYPE_RT
3761 },
3762 { }
3763};
3764
3765/* l4_wkup -> counter_32k */
3766static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
3767 .master = &omap44xx_l4_wkup_hwmod,
3768 .slave = &omap44xx_counter_32k_hwmod,
3769 .clk = "l4_wkup_clk_mux_ck",
3770 .addr = omap44xx_counter_32k_addrs,
3771 .user = OCP_USER_MPU | OCP_USER_SDMA,
3772};
3773
3774static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
3775 {
3776 .pa_start = 0x4a056000,
3777 .pa_end = 0x4a056fff,
3778 .flags = ADDR_TYPE_RT
3779 },
3780 { }
3781};
3782
3783/* l4_cfg -> dma_system */
3784static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
3785 .master = &omap44xx_l4_cfg_hwmod,
3786 .slave = &omap44xx_dma_system_hwmod,
3787 .clk = "l4_div_ck",
3788 .addr = omap44xx_dma_system_addrs,
3789 .user = OCP_USER_MPU | OCP_USER_SDMA,
3790};
3791
3792static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
3793 {
3794 .name = "mpu",
3795 .pa_start = 0x4012e000,
3796 .pa_end = 0x4012e07f,
3797 .flags = ADDR_TYPE_RT
3798 },
3799 { }
3800};
3801
3802/* l4_abe -> dmic */
3803static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
3804 .master = &omap44xx_l4_abe_hwmod,
3805 .slave = &omap44xx_dmic_hwmod,
3806 .clk = "ocp_abe_iclk",
3807 .addr = omap44xx_dmic_addrs,
3808 .user = OCP_USER_MPU,
3809};
3810
3811static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
3812 {
3813 .name = "dma",
3814 .pa_start = 0x4902e000,
3815 .pa_end = 0x4902e07f,
3816 .flags = ADDR_TYPE_RT
3817 },
3818 { }
3819};
3820
3821/* l4_abe -> dmic (dma) */
3822static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
3823 .master = &omap44xx_l4_abe_hwmod,
3824 .slave = &omap44xx_dmic_hwmod,
3825 .clk = "ocp_abe_iclk",
3826 .addr = omap44xx_dmic_dma_addrs,
3827 .user = OCP_USER_SDMA,
3828};
3829
3830/* dsp -> iva */
3831static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
3832 .master = &omap44xx_dsp_hwmod,
3833 .slave = &omap44xx_iva_hwmod,
3834 .clk = "dpll_iva_m5x2_ck",
3835 .user = OCP_USER_DSP,
3836};
3837
Paul Walmsley42b9e382012-04-19 13:33:54 -06003838/* dsp -> sl2if */
3839static struct omap_hwmod_ocp_if omap44xx_dsp__sl2if = {
3840 .master = &omap44xx_dsp_hwmod,
3841 .slave = &omap44xx_sl2if_hwmod,
3842 .clk = "dpll_iva_m5x2_ck",
3843 .user = OCP_USER_DSP,
3844};
3845
Paul Walmsley844a3b62012-04-19 04:04:33 -06003846/* l4_cfg -> dsp */
3847static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
3848 .master = &omap44xx_l4_cfg_hwmod,
3849 .slave = &omap44xx_dsp_hwmod,
3850 .clk = "l4_div_ck",
3851 .user = OCP_USER_MPU | OCP_USER_SDMA,
3852};
3853
3854static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
3855 {
3856 .pa_start = 0x58000000,
3857 .pa_end = 0x5800007f,
3858 .flags = ADDR_TYPE_RT
3859 },
3860 { }
3861};
3862
3863/* l3_main_2 -> dss */
3864static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
3865 .master = &omap44xx_l3_main_2_hwmod,
3866 .slave = &omap44xx_dss_hwmod,
3867 .clk = "dss_fck",
3868 .addr = omap44xx_dss_dma_addrs,
3869 .user = OCP_USER_SDMA,
3870};
3871
3872static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
3873 {
3874 .pa_start = 0x48040000,
3875 .pa_end = 0x4804007f,
3876 .flags = ADDR_TYPE_RT
3877 },
3878 { }
3879};
3880
3881/* l4_per -> dss */
3882static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
3883 .master = &omap44xx_l4_per_hwmod,
3884 .slave = &omap44xx_dss_hwmod,
3885 .clk = "l4_div_ck",
3886 .addr = omap44xx_dss_addrs,
3887 .user = OCP_USER_MPU,
3888};
3889
3890static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
3891 {
3892 .pa_start = 0x58001000,
3893 .pa_end = 0x58001fff,
3894 .flags = ADDR_TYPE_RT
3895 },
3896 { }
3897};
3898
3899/* l3_main_2 -> dss_dispc */
3900static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
3901 .master = &omap44xx_l3_main_2_hwmod,
3902 .slave = &omap44xx_dss_dispc_hwmod,
3903 .clk = "dss_fck",
3904 .addr = omap44xx_dss_dispc_dma_addrs,
3905 .user = OCP_USER_SDMA,
3906};
3907
3908static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
3909 {
3910 .pa_start = 0x48041000,
3911 .pa_end = 0x48041fff,
3912 .flags = ADDR_TYPE_RT
3913 },
3914 { }
3915};
3916
3917/* l4_per -> dss_dispc */
3918static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
3919 .master = &omap44xx_l4_per_hwmod,
3920 .slave = &omap44xx_dss_dispc_hwmod,
3921 .clk = "l4_div_ck",
3922 .addr = omap44xx_dss_dispc_addrs,
3923 .user = OCP_USER_MPU,
3924};
3925
3926static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
3927 {
3928 .pa_start = 0x58004000,
3929 .pa_end = 0x580041ff,
3930 .flags = ADDR_TYPE_RT
3931 },
3932 { }
3933};
3934
3935/* l3_main_2 -> dss_dsi1 */
3936static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
3937 .master = &omap44xx_l3_main_2_hwmod,
3938 .slave = &omap44xx_dss_dsi1_hwmod,
3939 .clk = "dss_fck",
3940 .addr = omap44xx_dss_dsi1_dma_addrs,
3941 .user = OCP_USER_SDMA,
3942};
3943
3944static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
3945 {
3946 .pa_start = 0x48044000,
3947 .pa_end = 0x480441ff,
3948 .flags = ADDR_TYPE_RT
3949 },
3950 { }
3951};
3952
3953/* l4_per -> dss_dsi1 */
3954static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
3955 .master = &omap44xx_l4_per_hwmod,
3956 .slave = &omap44xx_dss_dsi1_hwmod,
3957 .clk = "l4_div_ck",
3958 .addr = omap44xx_dss_dsi1_addrs,
3959 .user = OCP_USER_MPU,
3960};
3961
3962static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
3963 {
3964 .pa_start = 0x58005000,
3965 .pa_end = 0x580051ff,
3966 .flags = ADDR_TYPE_RT
3967 },
3968 { }
3969};
3970
3971/* l3_main_2 -> dss_dsi2 */
3972static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
3973 .master = &omap44xx_l3_main_2_hwmod,
3974 .slave = &omap44xx_dss_dsi2_hwmod,
3975 .clk = "dss_fck",
3976 .addr = omap44xx_dss_dsi2_dma_addrs,
3977 .user = OCP_USER_SDMA,
3978};
3979
3980static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
3981 {
3982 .pa_start = 0x48045000,
3983 .pa_end = 0x480451ff,
3984 .flags = ADDR_TYPE_RT
3985 },
3986 { }
3987};
3988
3989/* l4_per -> dss_dsi2 */
3990static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
3991 .master = &omap44xx_l4_per_hwmod,
3992 .slave = &omap44xx_dss_dsi2_hwmod,
3993 .clk = "l4_div_ck",
3994 .addr = omap44xx_dss_dsi2_addrs,
3995 .user = OCP_USER_MPU,
3996};
3997
3998static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
3999 {
4000 .pa_start = 0x58006000,
4001 .pa_end = 0x58006fff,
4002 .flags = ADDR_TYPE_RT
4003 },
4004 { }
4005};
4006
4007/* l3_main_2 -> dss_hdmi */
4008static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
4009 .master = &omap44xx_l3_main_2_hwmod,
4010 .slave = &omap44xx_dss_hdmi_hwmod,
4011 .clk = "dss_fck",
4012 .addr = omap44xx_dss_hdmi_dma_addrs,
4013 .user = OCP_USER_SDMA,
4014};
4015
4016static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
4017 {
4018 .pa_start = 0x48046000,
4019 .pa_end = 0x48046fff,
4020 .flags = ADDR_TYPE_RT
4021 },
4022 { }
4023};
4024
4025/* l4_per -> dss_hdmi */
4026static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
4027 .master = &omap44xx_l4_per_hwmod,
4028 .slave = &omap44xx_dss_hdmi_hwmod,
4029 .clk = "l4_div_ck",
4030 .addr = omap44xx_dss_hdmi_addrs,
4031 .user = OCP_USER_MPU,
4032};
4033
4034static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
4035 {
4036 .pa_start = 0x58002000,
4037 .pa_end = 0x580020ff,
4038 .flags = ADDR_TYPE_RT
4039 },
4040 { }
4041};
4042
4043/* l3_main_2 -> dss_rfbi */
4044static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
4045 .master = &omap44xx_l3_main_2_hwmod,
4046 .slave = &omap44xx_dss_rfbi_hwmod,
4047 .clk = "dss_fck",
4048 .addr = omap44xx_dss_rfbi_dma_addrs,
4049 .user = OCP_USER_SDMA,
4050};
4051
4052static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
4053 {
4054 .pa_start = 0x48042000,
4055 .pa_end = 0x480420ff,
4056 .flags = ADDR_TYPE_RT
4057 },
4058 { }
4059};
4060
4061/* l4_per -> dss_rfbi */
4062static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
4063 .master = &omap44xx_l4_per_hwmod,
4064 .slave = &omap44xx_dss_rfbi_hwmod,
4065 .clk = "l4_div_ck",
4066 .addr = omap44xx_dss_rfbi_addrs,
4067 .user = OCP_USER_MPU,
4068};
4069
4070static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
4071 {
4072 .pa_start = 0x58003000,
4073 .pa_end = 0x580030ff,
4074 .flags = ADDR_TYPE_RT
4075 },
4076 { }
4077};
4078
4079/* l3_main_2 -> dss_venc */
4080static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
4081 .master = &omap44xx_l3_main_2_hwmod,
4082 .slave = &omap44xx_dss_venc_hwmod,
4083 .clk = "dss_fck",
4084 .addr = omap44xx_dss_venc_dma_addrs,
4085 .user = OCP_USER_SDMA,
4086};
4087
4088static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
4089 {
4090 .pa_start = 0x48043000,
4091 .pa_end = 0x480430ff,
4092 .flags = ADDR_TYPE_RT
4093 },
4094 { }
4095};
4096
4097/* l4_per -> dss_venc */
4098static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
4099 .master = &omap44xx_l4_per_hwmod,
4100 .slave = &omap44xx_dss_venc_hwmod,
4101 .clk = "l4_div_ck",
4102 .addr = omap44xx_dss_venc_addrs,
4103 .user = OCP_USER_MPU,
4104};
4105
Paul Walmsley42b9e382012-04-19 13:33:54 -06004106static struct omap_hwmod_addr_space omap44xx_elm_addrs[] = {
4107 {
4108 .pa_start = 0x48078000,
4109 .pa_end = 0x48078fff,
4110 .flags = ADDR_TYPE_RT
4111 },
4112 { }
4113};
4114
4115/* l4_per -> elm */
4116static struct omap_hwmod_ocp_if omap44xx_l4_per__elm = {
4117 .master = &omap44xx_l4_per_hwmod,
4118 .slave = &omap44xx_elm_hwmod,
4119 .clk = "l4_div_ck",
4120 .addr = omap44xx_elm_addrs,
4121 .user = OCP_USER_MPU | OCP_USER_SDMA,
4122};
4123
Paul Walmsleybf30f952012-04-19 13:33:52 -06004124static struct omap_hwmod_addr_space omap44xx_emif1_addrs[] = {
4125 {
4126 .pa_start = 0x4c000000,
4127 .pa_end = 0x4c0000ff,
4128 .flags = ADDR_TYPE_RT
4129 },
4130 { }
4131};
4132
4133/* emif_fw -> emif1 */
4134static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif1 = {
4135 .master = &omap44xx_emif_fw_hwmod,
4136 .slave = &omap44xx_emif1_hwmod,
4137 .clk = "l3_div_ck",
4138 .addr = omap44xx_emif1_addrs,
4139 .user = OCP_USER_MPU | OCP_USER_SDMA,
4140};
4141
4142static struct omap_hwmod_addr_space omap44xx_emif2_addrs[] = {
4143 {
4144 .pa_start = 0x4d000000,
4145 .pa_end = 0x4d0000ff,
4146 .flags = ADDR_TYPE_RT
4147 },
4148 { }
4149};
4150
4151/* emif_fw -> emif2 */
4152static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif2 = {
4153 .master = &omap44xx_emif_fw_hwmod,
4154 .slave = &omap44xx_emif2_hwmod,
4155 .clk = "l3_div_ck",
4156 .addr = omap44xx_emif2_addrs,
4157 .user = OCP_USER_MPU | OCP_USER_SDMA,
4158};
4159
Ming Leib050f682012-04-19 13:33:50 -06004160static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
4161 {
4162 .pa_start = 0x4a10a000,
4163 .pa_end = 0x4a10a1ff,
4164 .flags = ADDR_TYPE_RT
4165 },
4166 { }
4167};
4168
4169/* l4_cfg -> fdif */
4170static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
4171 .master = &omap44xx_l4_cfg_hwmod,
4172 .slave = &omap44xx_fdif_hwmod,
4173 .clk = "l4_div_ck",
4174 .addr = omap44xx_fdif_addrs,
4175 .user = OCP_USER_MPU | OCP_USER_SDMA,
4176};
4177
Paul Walmsley844a3b62012-04-19 04:04:33 -06004178static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
4179 {
4180 .pa_start = 0x4a310000,
4181 .pa_end = 0x4a3101ff,
4182 .flags = ADDR_TYPE_RT
4183 },
4184 { }
4185};
4186
4187/* l4_wkup -> gpio1 */
4188static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
4189 .master = &omap44xx_l4_wkup_hwmod,
4190 .slave = &omap44xx_gpio1_hwmod,
4191 .clk = "l4_wkup_clk_mux_ck",
4192 .addr = omap44xx_gpio1_addrs,
4193 .user = OCP_USER_MPU | OCP_USER_SDMA,
4194};
4195
4196static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
4197 {
4198 .pa_start = 0x48055000,
4199 .pa_end = 0x480551ff,
4200 .flags = ADDR_TYPE_RT
4201 },
4202 { }
4203};
4204
4205/* l4_per -> gpio2 */
4206static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
4207 .master = &omap44xx_l4_per_hwmod,
4208 .slave = &omap44xx_gpio2_hwmod,
4209 .clk = "l4_div_ck",
4210 .addr = omap44xx_gpio2_addrs,
4211 .user = OCP_USER_MPU | OCP_USER_SDMA,
4212};
4213
4214static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
4215 {
4216 .pa_start = 0x48057000,
4217 .pa_end = 0x480571ff,
4218 .flags = ADDR_TYPE_RT
4219 },
4220 { }
4221};
4222
4223/* l4_per -> gpio3 */
4224static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
4225 .master = &omap44xx_l4_per_hwmod,
4226 .slave = &omap44xx_gpio3_hwmod,
4227 .clk = "l4_div_ck",
4228 .addr = omap44xx_gpio3_addrs,
4229 .user = OCP_USER_MPU | OCP_USER_SDMA,
4230};
4231
4232static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
4233 {
4234 .pa_start = 0x48059000,
4235 .pa_end = 0x480591ff,
4236 .flags = ADDR_TYPE_RT
4237 },
4238 { }
4239};
4240
4241/* l4_per -> gpio4 */
4242static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
4243 .master = &omap44xx_l4_per_hwmod,
4244 .slave = &omap44xx_gpio4_hwmod,
4245 .clk = "l4_div_ck",
4246 .addr = omap44xx_gpio4_addrs,
4247 .user = OCP_USER_MPU | OCP_USER_SDMA,
4248};
4249
4250static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
4251 {
4252 .pa_start = 0x4805b000,
4253 .pa_end = 0x4805b1ff,
4254 .flags = ADDR_TYPE_RT
4255 },
4256 { }
4257};
4258
4259/* l4_per -> gpio5 */
4260static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
4261 .master = &omap44xx_l4_per_hwmod,
4262 .slave = &omap44xx_gpio5_hwmod,
4263 .clk = "l4_div_ck",
4264 .addr = omap44xx_gpio5_addrs,
4265 .user = OCP_USER_MPU | OCP_USER_SDMA,
4266};
4267
4268static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
4269 {
4270 .pa_start = 0x4805d000,
4271 .pa_end = 0x4805d1ff,
4272 .flags = ADDR_TYPE_RT
4273 },
4274 { }
4275};
4276
4277/* l4_per -> gpio6 */
4278static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
4279 .master = &omap44xx_l4_per_hwmod,
4280 .slave = &omap44xx_gpio6_hwmod,
4281 .clk = "l4_div_ck",
4282 .addr = omap44xx_gpio6_addrs,
4283 .user = OCP_USER_MPU | OCP_USER_SDMA,
4284};
4285
Benoît Coussoneb42b5d2012-04-19 13:33:51 -06004286static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
4287 {
4288 .pa_start = 0x50000000,
4289 .pa_end = 0x500003ff,
4290 .flags = ADDR_TYPE_RT
4291 },
4292 { }
4293};
4294
4295/* l3_main_2 -> gpmc */
4296static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
4297 .master = &omap44xx_l3_main_2_hwmod,
4298 .slave = &omap44xx_gpmc_hwmod,
4299 .clk = "l3_div_ck",
4300 .addr = omap44xx_gpmc_addrs,
4301 .user = OCP_USER_MPU | OCP_USER_SDMA,
4302};
4303
Paul Walmsley9def3902012-04-19 13:33:53 -06004304static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {
4305 {
4306 .pa_start = 0x56000000,
4307 .pa_end = 0x5600ffff,
4308 .flags = ADDR_TYPE_RT
4309 },
4310 { }
4311};
4312
4313/* l3_main_2 -> gpu */
4314static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {
4315 .master = &omap44xx_l3_main_2_hwmod,
4316 .slave = &omap44xx_gpu_hwmod,
4317 .clk = "l3_div_ck",
4318 .addr = omap44xx_gpu_addrs,
4319 .user = OCP_USER_MPU | OCP_USER_SDMA,
4320};
4321
Paul Walmsleya091c082012-04-19 13:33:50 -06004322static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
4323 {
4324 .pa_start = 0x480b2000,
4325 .pa_end = 0x480b201f,
4326 .flags = ADDR_TYPE_RT
4327 },
4328 { }
4329};
4330
4331/* l4_per -> hdq1w */
4332static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
4333 .master = &omap44xx_l4_per_hwmod,
4334 .slave = &omap44xx_hdq1w_hwmod,
4335 .clk = "l4_div_ck",
4336 .addr = omap44xx_hdq1w_addrs,
4337 .user = OCP_USER_MPU | OCP_USER_SDMA,
4338};
4339
Paul Walmsley844a3b62012-04-19 04:04:33 -06004340static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
4341 {
4342 .pa_start = 0x4a058000,
4343 .pa_end = 0x4a05bfff,
4344 .flags = ADDR_TYPE_RT
4345 },
4346 { }
4347};
4348
4349/* l4_cfg -> hsi */
4350static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
4351 .master = &omap44xx_l4_cfg_hwmod,
4352 .slave = &omap44xx_hsi_hwmod,
4353 .clk = "l4_div_ck",
4354 .addr = omap44xx_hsi_addrs,
4355 .user = OCP_USER_MPU | OCP_USER_SDMA,
4356};
4357
4358static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
4359 {
4360 .pa_start = 0x48070000,
4361 .pa_end = 0x480700ff,
4362 .flags = ADDR_TYPE_RT
4363 },
4364 { }
4365};
4366
4367/* l4_per -> i2c1 */
4368static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
4369 .master = &omap44xx_l4_per_hwmod,
4370 .slave = &omap44xx_i2c1_hwmod,
4371 .clk = "l4_div_ck",
4372 .addr = omap44xx_i2c1_addrs,
4373 .user = OCP_USER_MPU | OCP_USER_SDMA,
4374};
4375
4376static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
4377 {
4378 .pa_start = 0x48072000,
4379 .pa_end = 0x480720ff,
4380 .flags = ADDR_TYPE_RT
4381 },
4382 { }
4383};
4384
4385/* l4_per -> i2c2 */
4386static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
4387 .master = &omap44xx_l4_per_hwmod,
4388 .slave = &omap44xx_i2c2_hwmod,
4389 .clk = "l4_div_ck",
4390 .addr = omap44xx_i2c2_addrs,
4391 .user = OCP_USER_MPU | OCP_USER_SDMA,
4392};
4393
4394static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
4395 {
4396 .pa_start = 0x48060000,
4397 .pa_end = 0x480600ff,
4398 .flags = ADDR_TYPE_RT
4399 },
4400 { }
4401};
4402
4403/* l4_per -> i2c3 */
4404static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
4405 .master = &omap44xx_l4_per_hwmod,
4406 .slave = &omap44xx_i2c3_hwmod,
4407 .clk = "l4_div_ck",
4408 .addr = omap44xx_i2c3_addrs,
4409 .user = OCP_USER_MPU | OCP_USER_SDMA,
4410};
4411
4412static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
4413 {
4414 .pa_start = 0x48350000,
4415 .pa_end = 0x483500ff,
4416 .flags = ADDR_TYPE_RT
4417 },
4418 { }
4419};
4420
4421/* l4_per -> i2c4 */
4422static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
4423 .master = &omap44xx_l4_per_hwmod,
4424 .slave = &omap44xx_i2c4_hwmod,
4425 .clk = "l4_div_ck",
4426 .addr = omap44xx_i2c4_addrs,
4427 .user = OCP_USER_MPU | OCP_USER_SDMA,
4428};
4429
4430/* l3_main_2 -> ipu */
4431static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
4432 .master = &omap44xx_l3_main_2_hwmod,
4433 .slave = &omap44xx_ipu_hwmod,
4434 .clk = "l3_div_ck",
4435 .user = OCP_USER_MPU | OCP_USER_SDMA,
4436};
4437
4438static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
4439 {
4440 .pa_start = 0x52000000,
4441 .pa_end = 0x520000ff,
4442 .flags = ADDR_TYPE_RT
4443 },
4444 { }
4445};
4446
4447/* l3_main_2 -> iss */
4448static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
4449 .master = &omap44xx_l3_main_2_hwmod,
4450 .slave = &omap44xx_iss_hwmod,
4451 .clk = "l3_div_ck",
4452 .addr = omap44xx_iss_addrs,
4453 .user = OCP_USER_MPU | OCP_USER_SDMA,
4454};
4455
Paul Walmsley42b9e382012-04-19 13:33:54 -06004456/* iva -> sl2if */
4457static struct omap_hwmod_ocp_if omap44xx_iva__sl2if = {
4458 .master = &omap44xx_iva_hwmod,
4459 .slave = &omap44xx_sl2if_hwmod,
4460 .clk = "dpll_iva_m5x2_ck",
4461 .user = OCP_USER_IVA,
4462};
4463
Paul Walmsley844a3b62012-04-19 04:04:33 -06004464static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
4465 {
4466 .pa_start = 0x5a000000,
4467 .pa_end = 0x5a07ffff,
4468 .flags = ADDR_TYPE_RT
4469 },
4470 { }
4471};
4472
4473/* l3_main_2 -> iva */
4474static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
4475 .master = &omap44xx_l3_main_2_hwmod,
4476 .slave = &omap44xx_iva_hwmod,
4477 .clk = "l3_div_ck",
4478 .addr = omap44xx_iva_addrs,
4479 .user = OCP_USER_MPU,
4480};
4481
4482static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
4483 {
4484 .pa_start = 0x4a31c000,
4485 .pa_end = 0x4a31c07f,
4486 .flags = ADDR_TYPE_RT
4487 },
4488 { }
4489};
4490
4491/* l4_wkup -> kbd */
4492static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
4493 .master = &omap44xx_l4_wkup_hwmod,
4494 .slave = &omap44xx_kbd_hwmod,
4495 .clk = "l4_wkup_clk_mux_ck",
4496 .addr = omap44xx_kbd_addrs,
4497 .user = OCP_USER_MPU | OCP_USER_SDMA,
4498};
4499
4500static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
4501 {
4502 .pa_start = 0x4a0f4000,
4503 .pa_end = 0x4a0f41ff,
4504 .flags = ADDR_TYPE_RT
4505 },
4506 { }
4507};
4508
4509/* l4_cfg -> mailbox */
4510static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
4511 .master = &omap44xx_l4_cfg_hwmod,
4512 .slave = &omap44xx_mailbox_hwmod,
4513 .clk = "l4_div_ck",
4514 .addr = omap44xx_mailbox_addrs,
4515 .user = OCP_USER_MPU | OCP_USER_SDMA,
4516};
4517
Benoît Cousson896d4e92012-04-19 13:33:54 -06004518static struct omap_hwmod_addr_space omap44xx_mcasp_addrs[] = {
4519 {
4520 .pa_start = 0x40128000,
4521 .pa_end = 0x401283ff,
4522 .flags = ADDR_TYPE_RT
4523 },
4524 { }
4525};
4526
4527/* l4_abe -> mcasp */
4528static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp = {
4529 .master = &omap44xx_l4_abe_hwmod,
4530 .slave = &omap44xx_mcasp_hwmod,
4531 .clk = "ocp_abe_iclk",
4532 .addr = omap44xx_mcasp_addrs,
4533 .user = OCP_USER_MPU,
4534};
4535
4536static struct omap_hwmod_addr_space omap44xx_mcasp_dma_addrs[] = {
4537 {
4538 .pa_start = 0x49028000,
4539 .pa_end = 0x490283ff,
4540 .flags = ADDR_TYPE_RT
4541 },
4542 { }
4543};
4544
4545/* l4_abe -> mcasp (dma) */
4546static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp_dma = {
4547 .master = &omap44xx_l4_abe_hwmod,
4548 .slave = &omap44xx_mcasp_hwmod,
4549 .clk = "ocp_abe_iclk",
4550 .addr = omap44xx_mcasp_dma_addrs,
4551 .user = OCP_USER_SDMA,
4552};
4553
Paul Walmsley844a3b62012-04-19 04:04:33 -06004554static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
4555 {
4556 .name = "mpu",
4557 .pa_start = 0x40122000,
4558 .pa_end = 0x401220ff,
4559 .flags = ADDR_TYPE_RT
4560 },
4561 { }
4562};
4563
4564/* l4_abe -> mcbsp1 */
4565static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
4566 .master = &omap44xx_l4_abe_hwmod,
4567 .slave = &omap44xx_mcbsp1_hwmod,
4568 .clk = "ocp_abe_iclk",
4569 .addr = omap44xx_mcbsp1_addrs,
4570 .user = OCP_USER_MPU,
4571};
4572
4573static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
4574 {
4575 .name = "dma",
4576 .pa_start = 0x49022000,
4577 .pa_end = 0x490220ff,
4578 .flags = ADDR_TYPE_RT
4579 },
4580 { }
4581};
4582
4583/* l4_abe -> mcbsp1 (dma) */
4584static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
4585 .master = &omap44xx_l4_abe_hwmod,
4586 .slave = &omap44xx_mcbsp1_hwmod,
4587 .clk = "ocp_abe_iclk",
4588 .addr = omap44xx_mcbsp1_dma_addrs,
4589 .user = OCP_USER_SDMA,
4590};
4591
4592static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
4593 {
4594 .name = "mpu",
4595 .pa_start = 0x40124000,
4596 .pa_end = 0x401240ff,
4597 .flags = ADDR_TYPE_RT
4598 },
4599 { }
4600};
4601
4602/* l4_abe -> mcbsp2 */
4603static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
4604 .master = &omap44xx_l4_abe_hwmod,
4605 .slave = &omap44xx_mcbsp2_hwmod,
4606 .clk = "ocp_abe_iclk",
4607 .addr = omap44xx_mcbsp2_addrs,
4608 .user = OCP_USER_MPU,
4609};
4610
4611static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
4612 {
4613 .name = "dma",
4614 .pa_start = 0x49024000,
4615 .pa_end = 0x490240ff,
4616 .flags = ADDR_TYPE_RT
4617 },
4618 { }
4619};
4620
4621/* l4_abe -> mcbsp2 (dma) */
4622static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
4623 .master = &omap44xx_l4_abe_hwmod,
4624 .slave = &omap44xx_mcbsp2_hwmod,
4625 .clk = "ocp_abe_iclk",
4626 .addr = omap44xx_mcbsp2_dma_addrs,
4627 .user = OCP_USER_SDMA,
4628};
4629
4630static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
4631 {
4632 .name = "mpu",
4633 .pa_start = 0x40126000,
4634 .pa_end = 0x401260ff,
4635 .flags = ADDR_TYPE_RT
4636 },
4637 { }
4638};
4639
4640/* l4_abe -> mcbsp3 */
4641static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
4642 .master = &omap44xx_l4_abe_hwmod,
4643 .slave = &omap44xx_mcbsp3_hwmod,
4644 .clk = "ocp_abe_iclk",
4645 .addr = omap44xx_mcbsp3_addrs,
4646 .user = OCP_USER_MPU,
4647};
4648
4649static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
4650 {
4651 .name = "dma",
4652 .pa_start = 0x49026000,
4653 .pa_end = 0x490260ff,
4654 .flags = ADDR_TYPE_RT
4655 },
4656 { }
4657};
4658
4659/* l4_abe -> mcbsp3 (dma) */
4660static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
4661 .master = &omap44xx_l4_abe_hwmod,
4662 .slave = &omap44xx_mcbsp3_hwmod,
4663 .clk = "ocp_abe_iclk",
4664 .addr = omap44xx_mcbsp3_dma_addrs,
4665 .user = OCP_USER_SDMA,
4666};
4667
4668static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
4669 {
4670 .pa_start = 0x48096000,
4671 .pa_end = 0x480960ff,
4672 .flags = ADDR_TYPE_RT
4673 },
4674 { }
4675};
4676
4677/* l4_per -> mcbsp4 */
4678static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
4679 .master = &omap44xx_l4_per_hwmod,
4680 .slave = &omap44xx_mcbsp4_hwmod,
4681 .clk = "l4_div_ck",
4682 .addr = omap44xx_mcbsp4_addrs,
4683 .user = OCP_USER_MPU | OCP_USER_SDMA,
4684};
4685
4686static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
4687 {
4688 .pa_start = 0x40132000,
4689 .pa_end = 0x4013207f,
4690 .flags = ADDR_TYPE_RT
4691 },
4692 { }
4693};
4694
4695/* l4_abe -> mcpdm */
4696static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
4697 .master = &omap44xx_l4_abe_hwmod,
4698 .slave = &omap44xx_mcpdm_hwmod,
4699 .clk = "ocp_abe_iclk",
4700 .addr = omap44xx_mcpdm_addrs,
4701 .user = OCP_USER_MPU,
4702};
4703
4704static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
4705 {
4706 .pa_start = 0x49032000,
4707 .pa_end = 0x4903207f,
4708 .flags = ADDR_TYPE_RT
4709 },
4710 { }
4711};
4712
4713/* l4_abe -> mcpdm (dma) */
4714static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
4715 .master = &omap44xx_l4_abe_hwmod,
4716 .slave = &omap44xx_mcpdm_hwmod,
4717 .clk = "ocp_abe_iclk",
4718 .addr = omap44xx_mcpdm_dma_addrs,
4719 .user = OCP_USER_SDMA,
4720};
4721
4722static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
4723 {
4724 .pa_start = 0x48098000,
4725 .pa_end = 0x480981ff,
4726 .flags = ADDR_TYPE_RT
4727 },
4728 { }
4729};
4730
4731/* l4_per -> mcspi1 */
4732static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
4733 .master = &omap44xx_l4_per_hwmod,
4734 .slave = &omap44xx_mcspi1_hwmod,
4735 .clk = "l4_div_ck",
4736 .addr = omap44xx_mcspi1_addrs,
4737 .user = OCP_USER_MPU | OCP_USER_SDMA,
4738};
4739
4740static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
4741 {
4742 .pa_start = 0x4809a000,
4743 .pa_end = 0x4809a1ff,
4744 .flags = ADDR_TYPE_RT
4745 },
4746 { }
4747};
4748
4749/* l4_per -> mcspi2 */
4750static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
4751 .master = &omap44xx_l4_per_hwmod,
4752 .slave = &omap44xx_mcspi2_hwmod,
4753 .clk = "l4_div_ck",
4754 .addr = omap44xx_mcspi2_addrs,
4755 .user = OCP_USER_MPU | OCP_USER_SDMA,
4756};
4757
4758static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
4759 {
4760 .pa_start = 0x480b8000,
4761 .pa_end = 0x480b81ff,
4762 .flags = ADDR_TYPE_RT
4763 },
4764 { }
4765};
4766
4767/* l4_per -> mcspi3 */
4768static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
4769 .master = &omap44xx_l4_per_hwmod,
4770 .slave = &omap44xx_mcspi3_hwmod,
4771 .clk = "l4_div_ck",
4772 .addr = omap44xx_mcspi3_addrs,
4773 .user = OCP_USER_MPU | OCP_USER_SDMA,
4774};
4775
4776static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
4777 {
4778 .pa_start = 0x480ba000,
4779 .pa_end = 0x480ba1ff,
4780 .flags = ADDR_TYPE_RT
4781 },
4782 { }
4783};
4784
4785/* l4_per -> mcspi4 */
4786static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
4787 .master = &omap44xx_l4_per_hwmod,
4788 .slave = &omap44xx_mcspi4_hwmod,
4789 .clk = "l4_div_ck",
4790 .addr = omap44xx_mcspi4_addrs,
4791 .user = OCP_USER_MPU | OCP_USER_SDMA,
4792};
4793
4794static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
4795 {
4796 .pa_start = 0x4809c000,
4797 .pa_end = 0x4809c3ff,
4798 .flags = ADDR_TYPE_RT
4799 },
4800 { }
4801};
4802
4803/* l4_per -> mmc1 */
4804static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
4805 .master = &omap44xx_l4_per_hwmod,
4806 .slave = &omap44xx_mmc1_hwmod,
4807 .clk = "l4_div_ck",
4808 .addr = omap44xx_mmc1_addrs,
4809 .user = OCP_USER_MPU | OCP_USER_SDMA,
4810};
4811
4812static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
4813 {
4814 .pa_start = 0x480b4000,
4815 .pa_end = 0x480b43ff,
4816 .flags = ADDR_TYPE_RT
4817 },
4818 { }
4819};
4820
4821/* l4_per -> mmc2 */
4822static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
4823 .master = &omap44xx_l4_per_hwmod,
4824 .slave = &omap44xx_mmc2_hwmod,
4825 .clk = "l4_div_ck",
4826 .addr = omap44xx_mmc2_addrs,
4827 .user = OCP_USER_MPU | OCP_USER_SDMA,
4828};
4829
4830static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
4831 {
4832 .pa_start = 0x480ad000,
4833 .pa_end = 0x480ad3ff,
4834 .flags = ADDR_TYPE_RT
4835 },
4836 { }
4837};
4838
4839/* l4_per -> mmc3 */
4840static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
4841 .master = &omap44xx_l4_per_hwmod,
4842 .slave = &omap44xx_mmc3_hwmod,
4843 .clk = "l4_div_ck",
4844 .addr = omap44xx_mmc3_addrs,
4845 .user = OCP_USER_MPU | OCP_USER_SDMA,
4846};
4847
4848static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
4849 {
4850 .pa_start = 0x480d1000,
4851 .pa_end = 0x480d13ff,
4852 .flags = ADDR_TYPE_RT
4853 },
4854 { }
4855};
4856
4857/* l4_per -> mmc4 */
4858static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
4859 .master = &omap44xx_l4_per_hwmod,
4860 .slave = &omap44xx_mmc4_hwmod,
4861 .clk = "l4_div_ck",
4862 .addr = omap44xx_mmc4_addrs,
4863 .user = OCP_USER_MPU | OCP_USER_SDMA,
4864};
4865
4866static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
4867 {
4868 .pa_start = 0x480d5000,
4869 .pa_end = 0x480d53ff,
4870 .flags = ADDR_TYPE_RT
4871 },
4872 { }
4873};
4874
4875/* l4_per -> mmc5 */
4876static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
4877 .master = &omap44xx_l4_per_hwmod,
4878 .slave = &omap44xx_mmc5_hwmod,
4879 .clk = "l4_div_ck",
4880 .addr = omap44xx_mmc5_addrs,
4881 .user = OCP_USER_MPU | OCP_USER_SDMA,
4882};
4883
Paul Walmsley42b9e382012-04-19 13:33:54 -06004884/* l3_main_2 -> sl2if */
4885static struct omap_hwmod_ocp_if omap44xx_l3_main_2__sl2if = {
4886 .master = &omap44xx_l3_main_2_hwmod,
4887 .slave = &omap44xx_sl2if_hwmod,
4888 .clk = "l3_div_ck",
4889 .user = OCP_USER_MPU | OCP_USER_SDMA,
4890};
4891
Benoît Cousson1e3b5e592012-04-19 13:33:53 -06004892static struct omap_hwmod_addr_space omap44xx_slimbus1_addrs[] = {
4893 {
4894 .pa_start = 0x4012c000,
4895 .pa_end = 0x4012c3ff,
4896 .flags = ADDR_TYPE_RT
4897 },
4898 { }
4899};
4900
4901/* l4_abe -> slimbus1 */
4902static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1 = {
4903 .master = &omap44xx_l4_abe_hwmod,
4904 .slave = &omap44xx_slimbus1_hwmod,
4905 .clk = "ocp_abe_iclk",
4906 .addr = omap44xx_slimbus1_addrs,
4907 .user = OCP_USER_MPU,
4908};
4909
4910static struct omap_hwmod_addr_space omap44xx_slimbus1_dma_addrs[] = {
4911 {
4912 .pa_start = 0x4902c000,
4913 .pa_end = 0x4902c3ff,
4914 .flags = ADDR_TYPE_RT
4915 },
4916 { }
4917};
4918
4919/* l4_abe -> slimbus1 (dma) */
4920static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1_dma = {
4921 .master = &omap44xx_l4_abe_hwmod,
4922 .slave = &omap44xx_slimbus1_hwmod,
4923 .clk = "ocp_abe_iclk",
4924 .addr = omap44xx_slimbus1_dma_addrs,
4925 .user = OCP_USER_SDMA,
4926};
4927
4928static struct omap_hwmod_addr_space omap44xx_slimbus2_addrs[] = {
4929 {
4930 .pa_start = 0x48076000,
4931 .pa_end = 0x480763ff,
4932 .flags = ADDR_TYPE_RT
4933 },
4934 { }
4935};
4936
4937/* l4_per -> slimbus2 */
4938static struct omap_hwmod_ocp_if omap44xx_l4_per__slimbus2 = {
4939 .master = &omap44xx_l4_per_hwmod,
4940 .slave = &omap44xx_slimbus2_hwmod,
4941 .clk = "l4_div_ck",
4942 .addr = omap44xx_slimbus2_addrs,
4943 .user = OCP_USER_MPU | OCP_USER_SDMA,
4944};
4945
Paul Walmsley844a3b62012-04-19 04:04:33 -06004946static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
4947 {
4948 .pa_start = 0x4a0dd000,
4949 .pa_end = 0x4a0dd03f,
4950 .flags = ADDR_TYPE_RT
4951 },
4952 { }
4953};
4954
4955/* l4_cfg -> smartreflex_core */
4956static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
4957 .master = &omap44xx_l4_cfg_hwmod,
4958 .slave = &omap44xx_smartreflex_core_hwmod,
4959 .clk = "l4_div_ck",
4960 .addr = omap44xx_smartreflex_core_addrs,
4961 .user = OCP_USER_MPU | OCP_USER_SDMA,
4962};
4963
4964static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
4965 {
4966 .pa_start = 0x4a0db000,
4967 .pa_end = 0x4a0db03f,
4968 .flags = ADDR_TYPE_RT
4969 },
4970 { }
4971};
4972
4973/* l4_cfg -> smartreflex_iva */
4974static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
4975 .master = &omap44xx_l4_cfg_hwmod,
4976 .slave = &omap44xx_smartreflex_iva_hwmod,
4977 .clk = "l4_div_ck",
4978 .addr = omap44xx_smartreflex_iva_addrs,
4979 .user = OCP_USER_MPU | OCP_USER_SDMA,
4980};
4981
4982static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
4983 {
4984 .pa_start = 0x4a0d9000,
4985 .pa_end = 0x4a0d903f,
4986 .flags = ADDR_TYPE_RT
4987 },
4988 { }
4989};
4990
4991/* l4_cfg -> smartreflex_mpu */
4992static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
4993 .master = &omap44xx_l4_cfg_hwmod,
4994 .slave = &omap44xx_smartreflex_mpu_hwmod,
4995 .clk = "l4_div_ck",
4996 .addr = omap44xx_smartreflex_mpu_addrs,
4997 .user = OCP_USER_MPU | OCP_USER_SDMA,
4998};
4999
5000static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
5001 {
5002 .pa_start = 0x4a0f6000,
5003 .pa_end = 0x4a0f6fff,
5004 .flags = ADDR_TYPE_RT
5005 },
5006 { }
5007};
5008
5009/* l4_cfg -> spinlock */
5010static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
5011 .master = &omap44xx_l4_cfg_hwmod,
5012 .slave = &omap44xx_spinlock_hwmod,
5013 .clk = "l4_div_ck",
5014 .addr = omap44xx_spinlock_addrs,
5015 .user = OCP_USER_MPU | OCP_USER_SDMA,
5016};
5017
5018static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
5019 {
5020 .pa_start = 0x4a318000,
5021 .pa_end = 0x4a31807f,
5022 .flags = ADDR_TYPE_RT
5023 },
5024 { }
5025};
5026
5027/* l4_wkup -> timer1 */
5028static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
5029 .master = &omap44xx_l4_wkup_hwmod,
5030 .slave = &omap44xx_timer1_hwmod,
5031 .clk = "l4_wkup_clk_mux_ck",
5032 .addr = omap44xx_timer1_addrs,
5033 .user = OCP_USER_MPU | OCP_USER_SDMA,
5034};
5035
5036static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
5037 {
5038 .pa_start = 0x48032000,
5039 .pa_end = 0x4803207f,
5040 .flags = ADDR_TYPE_RT
5041 },
5042 { }
5043};
5044
5045/* l4_per -> timer2 */
5046static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
5047 .master = &omap44xx_l4_per_hwmod,
5048 .slave = &omap44xx_timer2_hwmod,
5049 .clk = "l4_div_ck",
5050 .addr = omap44xx_timer2_addrs,
5051 .user = OCP_USER_MPU | OCP_USER_SDMA,
5052};
5053
5054static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
5055 {
5056 .pa_start = 0x48034000,
5057 .pa_end = 0x4803407f,
5058 .flags = ADDR_TYPE_RT
5059 },
5060 { }
5061};
5062
5063/* l4_per -> timer3 */
5064static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
5065 .master = &omap44xx_l4_per_hwmod,
5066 .slave = &omap44xx_timer3_hwmod,
5067 .clk = "l4_div_ck",
5068 .addr = omap44xx_timer3_addrs,
5069 .user = OCP_USER_MPU | OCP_USER_SDMA,
5070};
5071
5072static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
5073 {
5074 .pa_start = 0x48036000,
5075 .pa_end = 0x4803607f,
5076 .flags = ADDR_TYPE_RT
5077 },
5078 { }
5079};
5080
5081/* l4_per -> timer4 */
5082static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
5083 .master = &omap44xx_l4_per_hwmod,
5084 .slave = &omap44xx_timer4_hwmod,
5085 .clk = "l4_div_ck",
5086 .addr = omap44xx_timer4_addrs,
5087 .user = OCP_USER_MPU | OCP_USER_SDMA,
5088};
5089
5090static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
5091 {
5092 .pa_start = 0x40138000,
5093 .pa_end = 0x4013807f,
5094 .flags = ADDR_TYPE_RT
5095 },
5096 { }
5097};
5098
5099/* l4_abe -> timer5 */
5100static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
5101 .master = &omap44xx_l4_abe_hwmod,
5102 .slave = &omap44xx_timer5_hwmod,
5103 .clk = "ocp_abe_iclk",
5104 .addr = omap44xx_timer5_addrs,
5105 .user = OCP_USER_MPU,
5106};
5107
5108static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
5109 {
5110 .pa_start = 0x49038000,
5111 .pa_end = 0x4903807f,
5112 .flags = ADDR_TYPE_RT
5113 },
5114 { }
5115};
5116
5117/* l4_abe -> timer5 (dma) */
5118static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
5119 .master = &omap44xx_l4_abe_hwmod,
5120 .slave = &omap44xx_timer5_hwmod,
5121 .clk = "ocp_abe_iclk",
5122 .addr = omap44xx_timer5_dma_addrs,
5123 .user = OCP_USER_SDMA,
5124};
5125
5126static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
5127 {
5128 .pa_start = 0x4013a000,
5129 .pa_end = 0x4013a07f,
5130 .flags = ADDR_TYPE_RT
5131 },
5132 { }
5133};
5134
5135/* l4_abe -> timer6 */
5136static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
5137 .master = &omap44xx_l4_abe_hwmod,
5138 .slave = &omap44xx_timer6_hwmod,
5139 .clk = "ocp_abe_iclk",
5140 .addr = omap44xx_timer6_addrs,
5141 .user = OCP_USER_MPU,
5142};
5143
5144static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
5145 {
5146 .pa_start = 0x4903a000,
5147 .pa_end = 0x4903a07f,
5148 .flags = ADDR_TYPE_RT
5149 },
5150 { }
5151};
5152
5153/* l4_abe -> timer6 (dma) */
5154static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
5155 .master = &omap44xx_l4_abe_hwmod,
5156 .slave = &omap44xx_timer6_hwmod,
5157 .clk = "ocp_abe_iclk",
5158 .addr = omap44xx_timer6_dma_addrs,
5159 .user = OCP_USER_SDMA,
5160};
5161
5162static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
5163 {
5164 .pa_start = 0x4013c000,
5165 .pa_end = 0x4013c07f,
5166 .flags = ADDR_TYPE_RT
5167 },
5168 { }
5169};
5170
5171/* l4_abe -> timer7 */
5172static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
5173 .master = &omap44xx_l4_abe_hwmod,
5174 .slave = &omap44xx_timer7_hwmod,
5175 .clk = "ocp_abe_iclk",
5176 .addr = omap44xx_timer7_addrs,
5177 .user = OCP_USER_MPU,
5178};
5179
5180static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
5181 {
5182 .pa_start = 0x4903c000,
5183 .pa_end = 0x4903c07f,
5184 .flags = ADDR_TYPE_RT
5185 },
5186 { }
5187};
5188
5189/* l4_abe -> timer7 (dma) */
5190static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
5191 .master = &omap44xx_l4_abe_hwmod,
5192 .slave = &omap44xx_timer7_hwmod,
5193 .clk = "ocp_abe_iclk",
5194 .addr = omap44xx_timer7_dma_addrs,
5195 .user = OCP_USER_SDMA,
5196};
5197
5198static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
5199 {
5200 .pa_start = 0x4013e000,
5201 .pa_end = 0x4013e07f,
5202 .flags = ADDR_TYPE_RT
5203 },
5204 { }
5205};
5206
5207/* l4_abe -> timer8 */
5208static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
5209 .master = &omap44xx_l4_abe_hwmod,
5210 .slave = &omap44xx_timer8_hwmod,
5211 .clk = "ocp_abe_iclk",
5212 .addr = omap44xx_timer8_addrs,
5213 .user = OCP_USER_MPU,
5214};
5215
5216static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
5217 {
5218 .pa_start = 0x4903e000,
5219 .pa_end = 0x4903e07f,
5220 .flags = ADDR_TYPE_RT
5221 },
5222 { }
5223};
5224
5225/* l4_abe -> timer8 (dma) */
5226static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
5227 .master = &omap44xx_l4_abe_hwmod,
5228 .slave = &omap44xx_timer8_hwmod,
5229 .clk = "ocp_abe_iclk",
5230 .addr = omap44xx_timer8_dma_addrs,
5231 .user = OCP_USER_SDMA,
5232};
5233
5234static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
5235 {
5236 .pa_start = 0x4803e000,
5237 .pa_end = 0x4803e07f,
5238 .flags = ADDR_TYPE_RT
5239 },
5240 { }
5241};
5242
5243/* l4_per -> timer9 */
5244static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
5245 .master = &omap44xx_l4_per_hwmod,
5246 .slave = &omap44xx_timer9_hwmod,
5247 .clk = "l4_div_ck",
5248 .addr = omap44xx_timer9_addrs,
5249 .user = OCP_USER_MPU | OCP_USER_SDMA,
5250};
5251
5252static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
5253 {
5254 .pa_start = 0x48086000,
5255 .pa_end = 0x4808607f,
5256 .flags = ADDR_TYPE_RT
5257 },
5258 { }
5259};
5260
5261/* l4_per -> timer10 */
5262static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
5263 .master = &omap44xx_l4_per_hwmod,
5264 .slave = &omap44xx_timer10_hwmod,
5265 .clk = "l4_div_ck",
5266 .addr = omap44xx_timer10_addrs,
5267 .user = OCP_USER_MPU | OCP_USER_SDMA,
5268};
5269
5270static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
5271 {
5272 .pa_start = 0x48088000,
5273 .pa_end = 0x4808807f,
5274 .flags = ADDR_TYPE_RT
5275 },
5276 { }
5277};
5278
5279/* l4_per -> timer11 */
5280static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
5281 .master = &omap44xx_l4_per_hwmod,
5282 .slave = &omap44xx_timer11_hwmod,
5283 .clk = "l4_div_ck",
5284 .addr = omap44xx_timer11_addrs,
5285 .user = OCP_USER_MPU | OCP_USER_SDMA,
5286};
5287
5288static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
5289 {
5290 .pa_start = 0x4806a000,
5291 .pa_end = 0x4806a0ff,
5292 .flags = ADDR_TYPE_RT
5293 },
5294 { }
5295};
5296
5297/* l4_per -> uart1 */
5298static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
5299 .master = &omap44xx_l4_per_hwmod,
5300 .slave = &omap44xx_uart1_hwmod,
5301 .clk = "l4_div_ck",
5302 .addr = omap44xx_uart1_addrs,
5303 .user = OCP_USER_MPU | OCP_USER_SDMA,
5304};
5305
5306static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
5307 {
5308 .pa_start = 0x4806c000,
5309 .pa_end = 0x4806c0ff,
5310 .flags = ADDR_TYPE_RT
5311 },
5312 { }
5313};
5314
5315/* l4_per -> uart2 */
5316static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
5317 .master = &omap44xx_l4_per_hwmod,
5318 .slave = &omap44xx_uart2_hwmod,
5319 .clk = "l4_div_ck",
5320 .addr = omap44xx_uart2_addrs,
5321 .user = OCP_USER_MPU | OCP_USER_SDMA,
5322};
5323
5324static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
5325 {
5326 .pa_start = 0x48020000,
5327 .pa_end = 0x480200ff,
5328 .flags = ADDR_TYPE_RT
5329 },
5330 { }
5331};
5332
5333/* l4_per -> uart3 */
5334static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
5335 .master = &omap44xx_l4_per_hwmod,
5336 .slave = &omap44xx_uart3_hwmod,
5337 .clk = "l4_div_ck",
5338 .addr = omap44xx_uart3_addrs,
5339 .user = OCP_USER_MPU | OCP_USER_SDMA,
5340};
5341
5342static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
5343 {
5344 .pa_start = 0x4806e000,
5345 .pa_end = 0x4806e0ff,
5346 .flags = ADDR_TYPE_RT
5347 },
5348 { }
5349};
5350
5351/* l4_per -> uart4 */
5352static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
5353 .master = &omap44xx_l4_per_hwmod,
5354 .slave = &omap44xx_uart4_hwmod,
5355 .clk = "l4_div_ck",
5356 .addr = omap44xx_uart4_addrs,
5357 .user = OCP_USER_MPU | OCP_USER_SDMA,
5358};
5359
5360static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
5361 {
5362 .name = "uhh",
5363 .pa_start = 0x4a064000,
5364 .pa_end = 0x4a0647ff,
5365 .flags = ADDR_TYPE_RT
5366 },
5367 {
5368 .name = "ohci",
5369 .pa_start = 0x4a064800,
5370 .pa_end = 0x4a064bff,
5371 },
5372 {
5373 .name = "ehci",
5374 .pa_start = 0x4a064c00,
5375 .pa_end = 0x4a064fff,
5376 },
5377 {}
5378};
5379
5380/* l4_cfg -> usb_host_hs */
5381static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
5382 .master = &omap44xx_l4_cfg_hwmod,
5383 .slave = &omap44xx_usb_host_hs_hwmod,
5384 .clk = "l4_div_ck",
5385 .addr = omap44xx_usb_host_hs_addrs,
5386 .user = OCP_USER_MPU | OCP_USER_SDMA,
5387};
5388
5389static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
5390 {
5391 .pa_start = 0x4a0ab000,
5392 .pa_end = 0x4a0ab003,
5393 .flags = ADDR_TYPE_RT
5394 },
5395 { }
5396};
5397
5398/* l4_cfg -> usb_otg_hs */
5399static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
5400 .master = &omap44xx_l4_cfg_hwmod,
5401 .slave = &omap44xx_usb_otg_hs_hwmod,
5402 .clk = "l4_div_ck",
5403 .addr = omap44xx_usb_otg_hs_addrs,
5404 .user = OCP_USER_MPU | OCP_USER_SDMA,
5405};
5406
Benoit Coussonaf88fa92011-12-15 23:15:18 -07005407static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
5408 {
5409 .name = "tll",
5410 .pa_start = 0x4a062000,
5411 .pa_end = 0x4a063fff,
5412 .flags = ADDR_TYPE_RT
5413 },
5414 {}
5415};
5416
Paul Walmsley844a3b62012-04-19 04:04:33 -06005417/* l4_cfg -> usb_tll_hs */
Benoit Coussonaf88fa92011-12-15 23:15:18 -07005418static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
5419 .master = &omap44xx_l4_cfg_hwmod,
5420 .slave = &omap44xx_usb_tll_hs_hwmod,
5421 .clk = "l4_div_ck",
5422 .addr = omap44xx_usb_tll_hs_addrs,
5423 .user = OCP_USER_MPU | OCP_USER_SDMA,
5424};
5425
Paul Walmsley844a3b62012-04-19 04:04:33 -06005426static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
5427 {
5428 .pa_start = 0x4a314000,
5429 .pa_end = 0x4a31407f,
5430 .flags = ADDR_TYPE_RT
Benoit Coussonaf88fa92011-12-15 23:15:18 -07005431 },
Paul Walmsley844a3b62012-04-19 04:04:33 -06005432 { }
5433};
5434
5435/* l4_wkup -> wd_timer2 */
5436static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
5437 .master = &omap44xx_l4_wkup_hwmod,
5438 .slave = &omap44xx_wd_timer2_hwmod,
5439 .clk = "l4_wkup_clk_mux_ck",
5440 .addr = omap44xx_wd_timer2_addrs,
5441 .user = OCP_USER_MPU | OCP_USER_SDMA,
5442};
5443
5444static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
5445 {
5446 .pa_start = 0x40130000,
5447 .pa_end = 0x4013007f,
5448 .flags = ADDR_TYPE_RT
5449 },
5450 { }
5451};
5452
5453/* l4_abe -> wd_timer3 */
5454static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
5455 .master = &omap44xx_l4_abe_hwmod,
5456 .slave = &omap44xx_wd_timer3_hwmod,
5457 .clk = "ocp_abe_iclk",
5458 .addr = omap44xx_wd_timer3_addrs,
5459 .user = OCP_USER_MPU,
5460};
5461
5462static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
5463 {
5464 .pa_start = 0x49030000,
5465 .pa_end = 0x4903007f,
5466 .flags = ADDR_TYPE_RT
5467 },
5468 { }
5469};
5470
5471/* l4_abe -> wd_timer3 (dma) */
5472static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
5473 .master = &omap44xx_l4_abe_hwmod,
5474 .slave = &omap44xx_wd_timer3_hwmod,
5475 .clk = "ocp_abe_iclk",
5476 .addr = omap44xx_wd_timer3_dma_addrs,
5477 .user = OCP_USER_SDMA,
Benoit Coussonaf88fa92011-12-15 23:15:18 -07005478};
5479
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005480static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
Paul Walmsley42b9e382012-04-19 13:33:54 -06005481 &omap44xx_c2c__c2c_target_fw,
5482 &omap44xx_l4_cfg__c2c_target_fw,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005483 &omap44xx_l3_main_1__dmm,
5484 &omap44xx_mpu__dmm,
Paul Walmsley42b9e382012-04-19 13:33:54 -06005485 &omap44xx_c2c__emif_fw,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005486 &omap44xx_dmm__emif_fw,
5487 &omap44xx_l4_cfg__emif_fw,
5488 &omap44xx_iva__l3_instr,
5489 &omap44xx_l3_main_3__l3_instr,
5490 &omap44xx_dsp__l3_main_1,
5491 &omap44xx_dss__l3_main_1,
5492 &omap44xx_l3_main_2__l3_main_1,
5493 &omap44xx_l4_cfg__l3_main_1,
5494 &omap44xx_mmc1__l3_main_1,
5495 &omap44xx_mmc2__l3_main_1,
5496 &omap44xx_mpu__l3_main_1,
Paul Walmsley42b9e382012-04-19 13:33:54 -06005497 &omap44xx_c2c_target_fw__l3_main_2,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005498 &omap44xx_dma_system__l3_main_2,
Ming Leib050f682012-04-19 13:33:50 -06005499 &omap44xx_fdif__l3_main_2,
Paul Walmsley9def3902012-04-19 13:33:53 -06005500 &omap44xx_gpu__l3_main_2,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005501 &omap44xx_hsi__l3_main_2,
5502 &omap44xx_ipu__l3_main_2,
5503 &omap44xx_iss__l3_main_2,
5504 &omap44xx_iva__l3_main_2,
5505 &omap44xx_l3_main_1__l3_main_2,
5506 &omap44xx_l4_cfg__l3_main_2,
5507 &omap44xx_usb_host_hs__l3_main_2,
5508 &omap44xx_usb_otg_hs__l3_main_2,
5509 &omap44xx_l3_main_1__l3_main_3,
5510 &omap44xx_l3_main_2__l3_main_3,
5511 &omap44xx_l4_cfg__l3_main_3,
5512 &omap44xx_aess__l4_abe,
5513 &omap44xx_dsp__l4_abe,
5514 &omap44xx_l3_main_1__l4_abe,
5515 &omap44xx_mpu__l4_abe,
5516 &omap44xx_l3_main_1__l4_cfg,
5517 &omap44xx_l3_main_2__l4_per,
5518 &omap44xx_l4_cfg__l4_wkup,
5519 &omap44xx_mpu__mpu_private,
5520 &omap44xx_l4_abe__aess,
5521 &omap44xx_l4_abe__aess_dma,
Paul Walmsley42b9e382012-04-19 13:33:54 -06005522 &omap44xx_l3_main_2__c2c,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005523 &omap44xx_l4_wkup__counter_32k,
5524 &omap44xx_l4_cfg__dma_system,
5525 &omap44xx_l4_abe__dmic,
5526 &omap44xx_l4_abe__dmic_dma,
5527 &omap44xx_dsp__iva,
Paul Walmsley42b9e382012-04-19 13:33:54 -06005528 &omap44xx_dsp__sl2if,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005529 &omap44xx_l4_cfg__dsp,
5530 &omap44xx_l3_main_2__dss,
5531 &omap44xx_l4_per__dss,
5532 &omap44xx_l3_main_2__dss_dispc,
5533 &omap44xx_l4_per__dss_dispc,
5534 &omap44xx_l3_main_2__dss_dsi1,
5535 &omap44xx_l4_per__dss_dsi1,
5536 &omap44xx_l3_main_2__dss_dsi2,
5537 &omap44xx_l4_per__dss_dsi2,
5538 &omap44xx_l3_main_2__dss_hdmi,
5539 &omap44xx_l4_per__dss_hdmi,
5540 &omap44xx_l3_main_2__dss_rfbi,
5541 &omap44xx_l4_per__dss_rfbi,
5542 &omap44xx_l3_main_2__dss_venc,
5543 &omap44xx_l4_per__dss_venc,
Paul Walmsley42b9e382012-04-19 13:33:54 -06005544 &omap44xx_l4_per__elm,
Paul Walmsleybf30f952012-04-19 13:33:52 -06005545 &omap44xx_emif_fw__emif1,
5546 &omap44xx_emif_fw__emif2,
Ming Leib050f682012-04-19 13:33:50 -06005547 &omap44xx_l4_cfg__fdif,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005548 &omap44xx_l4_wkup__gpio1,
5549 &omap44xx_l4_per__gpio2,
5550 &omap44xx_l4_per__gpio3,
5551 &omap44xx_l4_per__gpio4,
5552 &omap44xx_l4_per__gpio5,
5553 &omap44xx_l4_per__gpio6,
Benoît Coussoneb42b5d2012-04-19 13:33:51 -06005554 &omap44xx_l3_main_2__gpmc,
Paul Walmsley9def3902012-04-19 13:33:53 -06005555 &omap44xx_l3_main_2__gpu,
Paul Walmsleya091c082012-04-19 13:33:50 -06005556 &omap44xx_l4_per__hdq1w,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005557 &omap44xx_l4_cfg__hsi,
5558 &omap44xx_l4_per__i2c1,
5559 &omap44xx_l4_per__i2c2,
5560 &omap44xx_l4_per__i2c3,
5561 &omap44xx_l4_per__i2c4,
5562 &omap44xx_l3_main_2__ipu,
5563 &omap44xx_l3_main_2__iss,
Paul Walmsley42b9e382012-04-19 13:33:54 -06005564 &omap44xx_iva__sl2if,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005565 &omap44xx_l3_main_2__iva,
5566 &omap44xx_l4_wkup__kbd,
5567 &omap44xx_l4_cfg__mailbox,
Benoît Cousson896d4e92012-04-19 13:33:54 -06005568 &omap44xx_l4_abe__mcasp,
5569 &omap44xx_l4_abe__mcasp_dma,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005570 &omap44xx_l4_abe__mcbsp1,
5571 &omap44xx_l4_abe__mcbsp1_dma,
5572 &omap44xx_l4_abe__mcbsp2,
5573 &omap44xx_l4_abe__mcbsp2_dma,
5574 &omap44xx_l4_abe__mcbsp3,
5575 &omap44xx_l4_abe__mcbsp3_dma,
5576 &omap44xx_l4_per__mcbsp4,
5577 &omap44xx_l4_abe__mcpdm,
5578 &omap44xx_l4_abe__mcpdm_dma,
5579 &omap44xx_l4_per__mcspi1,
5580 &omap44xx_l4_per__mcspi2,
5581 &omap44xx_l4_per__mcspi3,
5582 &omap44xx_l4_per__mcspi4,
5583 &omap44xx_l4_per__mmc1,
5584 &omap44xx_l4_per__mmc2,
5585 &omap44xx_l4_per__mmc3,
5586 &omap44xx_l4_per__mmc4,
5587 &omap44xx_l4_per__mmc5,
Paul Walmsley42b9e382012-04-19 13:33:54 -06005588 &omap44xx_l3_main_2__sl2if,
Benoît Cousson1e3b5e592012-04-19 13:33:53 -06005589 &omap44xx_l4_abe__slimbus1,
5590 &omap44xx_l4_abe__slimbus1_dma,
5591 &omap44xx_l4_per__slimbus2,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005592 &omap44xx_l4_cfg__smartreflex_core,
5593 &omap44xx_l4_cfg__smartreflex_iva,
5594 &omap44xx_l4_cfg__smartreflex_mpu,
5595 &omap44xx_l4_cfg__spinlock,
5596 &omap44xx_l4_wkup__timer1,
5597 &omap44xx_l4_per__timer2,
5598 &omap44xx_l4_per__timer3,
5599 &omap44xx_l4_per__timer4,
5600 &omap44xx_l4_abe__timer5,
5601 &omap44xx_l4_abe__timer5_dma,
5602 &omap44xx_l4_abe__timer6,
5603 &omap44xx_l4_abe__timer6_dma,
5604 &omap44xx_l4_abe__timer7,
5605 &omap44xx_l4_abe__timer7_dma,
5606 &omap44xx_l4_abe__timer8,
5607 &omap44xx_l4_abe__timer8_dma,
5608 &omap44xx_l4_per__timer9,
5609 &omap44xx_l4_per__timer10,
5610 &omap44xx_l4_per__timer11,
5611 &omap44xx_l4_per__uart1,
5612 &omap44xx_l4_per__uart2,
5613 &omap44xx_l4_per__uart3,
5614 &omap44xx_l4_per__uart4,
5615 &omap44xx_l4_cfg__usb_host_hs,
5616 &omap44xx_l4_cfg__usb_otg_hs,
5617 &omap44xx_l4_cfg__usb_tll_hs,
5618 &omap44xx_l4_wkup__wd_timer2,
5619 &omap44xx_l4_abe__wd_timer3,
5620 &omap44xx_l4_abe__wd_timer3_dma,
Benoit Cousson55d2cb02010-05-12 17:54:36 +02005621 NULL,
5622};
5623
5624int __init omap44xx_hwmod_init(void)
5625{
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005626 return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
Benoit Cousson55d2cb02010-05-12 17:54:36 +02005627}
5628