blob: 8924002594946ba3b703172e19208d83797b63cc [file] [log] [blame]
Jarkko Nikula2e747962008-04-25 13:55:19 +02001/*
2 * omap-mcbsp.c -- OMAP ALSA SoC DAI driver using McBSP port
3 *
4 * Copyright (C) 2008 Nokia Corporation
5 *
Jarkko Nikula7ec41ee2011-08-11 15:44:57 +03006 * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
Peter Ujfalusi56a87422011-05-03 18:14:06 +03007 * Peter Ujfalusi <peter.ujfalusi@ti.com>
Jarkko Nikula2e747962008-04-25 13:55:19 +02008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * version 2 as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
21 * 02110-1301 USA
22 *
23 */
24
25#include <linux/init.h>
26#include <linux/module.h>
27#include <linux/device.h>
28#include <sound/core.h>
29#include <sound/pcm.h>
30#include <sound/pcm_params.h>
31#include <sound/initval.h>
32#include <sound/soc.h>
33
Tony Lindgrence491cf2009-10-20 09:40:47 -070034#include <plat/dma.h>
35#include <plat/mcbsp.h>
Peter Ujfalusi219f4312012-02-03 13:11:47 +020036#include "mcbsp.h"
Jarkko Nikula2e747962008-04-25 13:55:19 +020037#include "omap-mcbsp.h"
38#include "omap-pcm.h"
39
Jarkko Nikula0b604852008-11-12 17:05:51 +020040#define OMAP_MCBSP_RATES (SNDRV_PCM_RATE_8000_96000)
Jarkko Nikula2e747962008-04-25 13:55:19 +020041
Ilkka Koskinen83905c12010-02-22 12:21:12 +000042#define OMAP_MCBSP_SOC_SINGLE_S16_EXT(xname, xmin, xmax, \
43 xhandler_get, xhandler_put) \
44{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
45 .info = omap_mcbsp_st_info_volsw, \
46 .get = xhandler_get, .put = xhandler_put, \
47 .private_value = (unsigned long) &(struct soc_mixer_control) \
48 {.min = xmin, .max = xmax} }
49
Peter Ujfalusi219f4312012-02-03 13:11:47 +020050enum {
51 OMAP_MCBSP_WORD_8 = 0,
52 OMAP_MCBSP_WORD_12,
53 OMAP_MCBSP_WORD_16,
54 OMAP_MCBSP_WORD_20,
55 OMAP_MCBSP_WORD_24,
56 OMAP_MCBSP_WORD_32,
57};
58
Jarkko Nikula2e747962008-04-25 13:55:19 +020059/*
60 * Stream DMA parameters. DMA request line and port address are set runtime
61 * since they are different between OMAP1 and later OMAPs
62 */
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030063static void omap_mcbsp_set_threshold(struct snd_pcm_substream *substream)
64{
65 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000066 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
Peter Ujfalusi45656b42012-02-14 18:20:58 +020067 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
68 struct omap_mcbsp_data *mcbsp_data = &mcbsp->mcbsp_data;
Peter Ujfalusicf80e152010-07-29 09:51:27 +030069 struct omap_pcm_dma_data *dma_data;
Peter Ujfalusi45656b42012-02-14 18:20:58 +020070 int dma_op_mode = omap_mcbsp_get_dma_op_mode(mcbsp);
Peter Ujfalusi3f024032010-06-03 07:39:35 +030071 int words;
Eduardo Valentina0a499c2009-08-20 16:18:26 +030072
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000073 dma_data = snd_soc_dai_get_dma_data(rtd->cpu_dai, substream);
Peter Ujfalusicf80e152010-07-29 09:51:27 +030074
Eduardo Valentina0a499c2009-08-20 16:18:26 +030075 /* TODO: Currently, MODE_ELEMENT == MODE_FRAME */
76 if (dma_op_mode == MCBSP_DMA_MODE_THRESHOLD)
Peter Ujfalusicf80e152010-07-29 09:51:27 +030077 /*
78 * Configure McBSP threshold based on either:
79 * packet_size, when the sDMA is in packet mode, or
80 * based on the period size.
81 */
82 if (dma_data->packet_size)
83 words = dma_data->packet_size;
84 else
85 words = snd_pcm_lib_period_bytes(substream) /
Peter Ujfalusi3f024032010-06-03 07:39:35 +030086 (mcbsp_data->wlen / 8);
Eduardo Valentina0a499c2009-08-20 16:18:26 +030087 else
Peter Ujfalusi3f024032010-06-03 07:39:35 +030088 words = 1;
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030089
90 /* Configure McBSP internal buffer usage */
91 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi45656b42012-02-14 18:20:58 +020092 omap_mcbsp_set_tx_threshold(mcbsp, words);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030093 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +020094 omap_mcbsp_set_rx_threshold(mcbsp, words);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030095}
96
Peter Ujfalusiddc29b02010-06-03 07:39:36 +030097static int omap_mcbsp_hwrule_min_buffersize(struct snd_pcm_hw_params *params,
98 struct snd_pcm_hw_rule *rule)
99{
100 struct snd_interval *buffer_size = hw_param_interval(params,
101 SNDRV_PCM_HW_PARAM_BUFFER_SIZE);
102 struct snd_interval *channels = hw_param_interval(params,
103 SNDRV_PCM_HW_PARAM_CHANNELS);
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200104 struct omap_mcbsp *mcbsp = rule->private;
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300105 struct snd_interval frames;
106 int size;
107
108 snd_interval_any(&frames);
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200109 size = omap_mcbsp_get_fifo_size(mcbsp);
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300110
111 frames.min = size / channels->min;
112 frames.integer = 1;
113 return snd_interval_refine(buffer_size, &frames);
114}
115
Mark Browndee89c42008-11-18 22:11:38 +0000116static int omap_mcbsp_dai_startup(struct snd_pcm_substream *substream,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000117 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200118{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200119 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200120 int err = 0;
121
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300122 if (!cpu_dai->active)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200123 err = omap_mcbsp_request(mcbsp);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300124
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300125 /*
126 * OMAP3 McBSP FIFO is word structured.
127 * McBSP2 has 1024 + 256 = 1280 word long buffer,
128 * McBSP1,3,4,5 has 128 word long buffer
129 * This means that the size of the FIFO depends on the sample format.
130 * For example on McBSP3:
131 * 16bit samples: size is 128 * 2 = 256 bytes
132 * 32bit samples: size is 128 * 4 = 512 bytes
133 * It is simpler to place constraint for buffer and period based on
134 * channels.
135 * McBSP3 as example again (16 or 32 bit samples):
136 * 1 channel (mono): size is 128 frames (128 words)
137 * 2 channels (stereo): size is 128 / 2 = 64 frames (2 * 64 words)
138 * 4 channels: size is 128 / 4 = 32 frames (4 * 32 words)
139 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200140 if (mcbsp->pdata->buffer_size) {
Jarkko Nikula69849922009-03-27 15:32:01 +0200141 /*
Peter Ujfalusi998a8a62010-07-29 09:51:28 +0300142 * Rule for the buffer size. We should not allow
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300143 * smaller buffer than the FIFO size to avoid underruns
144 */
145 snd_pcm_hw_rule_add(substream->runtime, 0,
146 SNDRV_PCM_HW_PARAM_CHANNELS,
147 omap_mcbsp_hwrule_min_buffersize,
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200148 mcbsp,
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300149 SNDRV_PCM_HW_PARAM_BUFFER_SIZE, -1);
150
Peter Ujfalusi998a8a62010-07-29 09:51:28 +0300151 /* Make sure, that the period size is always even */
152 snd_pcm_hw_constraint_step(substream->runtime, 0,
153 SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300154 }
Jarkko Nikula2e747962008-04-25 13:55:19 +0200155
156 return err;
157}
158
Mark Browndee89c42008-11-18 22:11:38 +0000159static void omap_mcbsp_dai_shutdown(struct snd_pcm_substream *substream,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000160 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200161{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200162 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
163 struct omap_mcbsp_data *mcbsp_data = &mcbsp->mcbsp_data;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200164
165 if (!cpu_dai->active) {
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200166 omap_mcbsp_free(mcbsp);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200167 mcbsp_data->configured = 0;
168 }
169}
170
Mark Browndee89c42008-11-18 22:11:38 +0000171static int omap_mcbsp_dai_trigger(struct snd_pcm_substream *substream, int cmd,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000172 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200173{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200174 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
175 struct omap_mcbsp_data *mcbsp_data = &mcbsp->mcbsp_data;
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300176 int err = 0, play = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200177
178 switch (cmd) {
179 case SNDRV_PCM_TRIGGER_START:
180 case SNDRV_PCM_TRIGGER_RESUME:
181 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300182 mcbsp_data->active++;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200183 omap_mcbsp_start(mcbsp, play, !play);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200184 break;
185
186 case SNDRV_PCM_TRIGGER_STOP:
187 case SNDRV_PCM_TRIGGER_SUSPEND:
188 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200189 omap_mcbsp_stop(mcbsp, play, !play);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300190 mcbsp_data->active--;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200191 break;
192 default:
193 err = -EINVAL;
194 }
195
196 return err;
197}
198
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200199static snd_pcm_sframes_t omap_mcbsp_dai_delay(
200 struct snd_pcm_substream *substream,
201 struct snd_soc_dai *dai)
202{
203 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000204 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200205 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200206 u16 fifo_use;
207 snd_pcm_sframes_t delay;
208
209 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200210 fifo_use = omap_mcbsp_get_tx_delay(mcbsp);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200211 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200212 fifo_use = omap_mcbsp_get_rx_delay(mcbsp);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200213
214 /*
215 * Divide the used locations with the channel count to get the
216 * FIFO usage in samples (don't care about partial samples in the
217 * buffer).
218 */
219 delay = fifo_use / substream->runtime->channels;
220
221 return delay;
222}
223
Jarkko Nikula2e747962008-04-25 13:55:19 +0200224static int omap_mcbsp_dai_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000225 struct snd_pcm_hw_params *params,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000226 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200227{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200228 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
229 struct omap_mcbsp_data *mcbsp_data = &mcbsp->mcbsp_data;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200230 struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300231 struct omap_pcm_dma_data *dma_data;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200232 int dma;
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300233 int wlen, channels, wpf, sync_mode = OMAP_DMA_SYNC_ELEMENT;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300234 int pkt_size = 0;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200235 unsigned long port;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000236 unsigned int format, div, framesize, master;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200237
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200238 dma_data = &mcbsp_data->dma_data[substream->stream];
Kishon Vijay Abraham I2686e072011-02-24 15:16:56 +0530239
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200240 dma = omap_mcbsp_dma_ch_params(mcbsp, substream->stream);
241 port = omap_mcbsp_dma_reg_params(mcbsp, substream->stream);
Kishon Vijay Abraham I2686e072011-02-24 15:16:56 +0530242
Sergey Lapind98508a2010-05-13 19:48:16 +0400243 switch (params_format(params)) {
244 case SNDRV_PCM_FORMAT_S16_LE:
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300245 dma_data->data_type = OMAP_DMA_DATA_TYPE_S16;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300246 wlen = 16;
Sergey Lapind98508a2010-05-13 19:48:16 +0400247 break;
248 case SNDRV_PCM_FORMAT_S32_LE:
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300249 dma_data->data_type = OMAP_DMA_DATA_TYPE_S32;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300250 wlen = 32;
Sergey Lapind98508a2010-05-13 19:48:16 +0400251 break;
252 default:
253 return -EINVAL;
254 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200255 if (mcbsp->pdata->buffer_size) {
Peter Ujfalusi15d01432010-07-29 09:51:25 +0300256 dma_data->set_threshold = omap_mcbsp_set_threshold;
257 /* TODO: Currently, MODE_ELEMENT == MODE_FRAME */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200258 if (omap_mcbsp_get_dma_op_mode(mcbsp) ==
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300259 MCBSP_DMA_MODE_THRESHOLD) {
260 int period_words, max_thrsh;
261
262 period_words = params_period_bytes(params) / (wlen / 8);
263 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
264 max_thrsh = omap_mcbsp_get_max_tx_threshold(
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200265 mcbsp);
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300266 else
267 max_thrsh = omap_mcbsp_get_max_rx_threshold(
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200268 mcbsp);
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300269 /*
270 * If the period contains less or equal number of words,
271 * we are using the original threshold mode setup:
272 * McBSP threshold = sDMA frame size = period_size
273 * Otherwise we switch to sDMA packet mode:
274 * McBSP threshold = sDMA packet size
275 * sDMA frame size = period size
276 */
277 if (period_words > max_thrsh) {
278 int divider = 0;
279
280 /*
281 * Look for the biggest threshold value, which
282 * divides the period size evenly.
283 */
284 divider = period_words / max_thrsh;
285 if (period_words % max_thrsh)
286 divider++;
287 while (period_words % divider &&
288 divider < period_words)
289 divider++;
290 if (divider == period_words)
291 return -EINVAL;
292
293 pkt_size = period_words / divider;
294 sync_mode = OMAP_DMA_SYNC_PACKET;
295 } else {
296 sync_mode = OMAP_DMA_SYNC_FRAME;
297 }
298 }
Peter Ujfalusi15d01432010-07-29 09:51:25 +0300299 }
300
301 dma_data->name = substream->stream ? "Audio Capture" : "Audio Playback";
302 dma_data->dma_req = dma;
303 dma_data->port_addr = port;
304 dma_data->sync_mode = sync_mode;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300305 dma_data->packet_size = pkt_size;
Daniel Mackfd23b7d2010-03-19 14:52:55 +0000306
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300307 snd_soc_dai_set_dma_data(cpu_dai, substream, dma_data);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200308
309 if (mcbsp_data->configured) {
310 /* McBSP already configured by another stream */
311 return 0;
312 }
313
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300314 regs->rcr2 &= ~(RPHASE | RFRLEN2(0x7f) | RWDLEN2(7));
315 regs->xcr2 &= ~(RPHASE | XFRLEN2(0x7f) | XWDLEN2(7));
316 regs->rcr1 &= ~(RFRLEN1(0x7f) | RWDLEN1(7));
317 regs->xcr1 &= ~(XFRLEN1(0x7f) | XWDLEN1(7));
Peter Ujfalusic29b2062009-04-15 15:38:55 +0300318 format = mcbsp_data->fmt & SND_SOC_DAIFMT_FORMAT_MASK;
319 wpf = channels = params_channels(params);
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200320 if (channels == 2 && (format == SND_SOC_DAIFMT_I2S ||
321 format == SND_SOC_DAIFMT_LEFT_J)) {
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000322 /* Use dual-phase frames */
323 regs->rcr2 |= RPHASE;
324 regs->xcr2 |= XPHASE;
325 /* Set 1 word per (McBSP) frame for phase1 and phase2 */
326 wpf--;
327 regs->rcr2 |= RFRLEN2(wpf - 1);
328 regs->xcr2 |= XFRLEN2(wpf - 1);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200329 }
330
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000331 regs->rcr1 |= RFRLEN1(wpf - 1);
332 regs->xcr1 |= XFRLEN1(wpf - 1);
333
Jarkko Nikula2e747962008-04-25 13:55:19 +0200334 switch (params_format(params)) {
335 case SNDRV_PCM_FORMAT_S16_LE:
336 /* Set word lengths */
337 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_16);
338 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_16);
339 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_16);
340 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_16);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200341 break;
Sergey Lapind98508a2010-05-13 19:48:16 +0400342 case SNDRV_PCM_FORMAT_S32_LE:
343 /* Set word lengths */
Sergey Lapind98508a2010-05-13 19:48:16 +0400344 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_32);
345 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_32);
346 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_32);
347 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_32);
348 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200349 default:
350 /* Unsupported PCM format */
351 return -EINVAL;
352 }
353
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000354 /* In McBSP master modes, FRAME (i.e. sample rate) is generated
355 * by _counting_ BCLKs. Calculate frame size in BCLKs */
356 master = mcbsp_data->fmt & SND_SOC_DAIFMT_MASTER_MASK;
357 if (master == SND_SOC_DAIFMT_CBS_CFS) {
358 div = mcbsp_data->clk_div ? mcbsp_data->clk_div : 1;
359 framesize = (mcbsp_data->in_freq / div) / params_rate(params);
360
361 if (framesize < wlen * channels) {
362 printk(KERN_ERR "%s: not enough bandwidth for desired rate and "
363 "channels\n", __func__);
364 return -EINVAL;
365 }
366 } else
367 framesize = wlen * channels;
368
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300369 /* Set FS period and length in terms of bit clock periods */
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300370 regs->srgr2 &= ~FPER(0xfff);
371 regs->srgr1 &= ~FWID(0xff);
Peter Ujfalusic29b2062009-04-15 15:38:55 +0300372 switch (format) {
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300373 case SND_SOC_DAIFMT_I2S:
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200374 case SND_SOC_DAIFMT_LEFT_J:
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000375 regs->srgr2 |= FPER(framesize - 1);
376 regs->srgr1 |= FWID((framesize >> 1) - 1);
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300377 break;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300378 case SND_SOC_DAIFMT_DSP_A:
Jarkko Nikulabd258672008-12-22 10:21:36 +0200379 case SND_SOC_DAIFMT_DSP_B:
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000380 regs->srgr2 |= FPER(framesize - 1);
Jarkko Nikula36ce8582009-04-15 13:48:16 +0300381 regs->srgr1 |= FWID(0);
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300382 break;
383 }
384
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200385 omap_mcbsp_config(mcbsp, &mcbsp_data->regs);
Peter Ujfalusi3f024032010-06-03 07:39:35 +0300386 mcbsp_data->wlen = wlen;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200387 mcbsp_data->configured = 1;
388
389 return 0;
390}
391
392/*
393 * This must be called before _set_clkdiv and _set_sysclk since McBSP register
394 * cache is initialized here
395 */
Liam Girdwood8687eb82008-07-07 16:08:07 +0100396static int omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200397 unsigned int fmt)
398{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200399 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
400 struct omap_mcbsp_data *mcbsp_data = &mcbsp->mcbsp_data;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200401 struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300402 bool inv_fs = false;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200403
404 if (mcbsp_data->configured)
405 return 0;
406
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300407 mcbsp_data->fmt = fmt;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200408 memset(regs, 0, sizeof(*regs));
409 /* Generic McBSP register settings */
410 regs->spcr2 |= XINTM(3) | FREE;
411 regs->spcr1 |= RINTM(3);
Eero Nurkkalac721bbd2009-08-20 16:18:23 +0300412 /* RFIG and XFIG are not defined in 34xx */
Jorge Eduardo Candelariad4686c62010-12-20 11:32:47 -0600413 if (!cpu_is_omap34xx() && !cpu_is_omap44xx()) {
Eero Nurkkalac721bbd2009-08-20 16:18:23 +0300414 regs->rcr2 |= RFIG;
415 regs->xcr2 |= XFIG;
416 }
Jorge Eduardo Candelariad4686c62010-12-20 11:32:47 -0600417 if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
Jarkko Nikula32080af2009-08-23 12:24:26 +0300418 regs->xccr = DXENDLY(1) | XDMAEN | XDISABLE;
419 regs->rccr = RFULL_CYCLE | RDMAEN | RDISABLE;
Misael Lopez Cruzef390c02009-01-29 13:29:46 +0200420 }
Jarkko Nikula2e747962008-04-25 13:55:19 +0200421
422 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
423 case SND_SOC_DAIFMT_I2S:
424 /* 1-bit data delay */
425 regs->rcr2 |= RDATDLY(1);
426 regs->xcr2 |= XDATDLY(1);
427 break;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200428 case SND_SOC_DAIFMT_LEFT_J:
429 /* 0-bit data delay */
430 regs->rcr2 |= RDATDLY(0);
431 regs->xcr2 |= XDATDLY(0);
432 regs->spcr1 |= RJUST(2);
433 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300434 inv_fs = true;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200435 break;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300436 case SND_SOC_DAIFMT_DSP_A:
437 /* 1-bit data delay */
438 regs->rcr2 |= RDATDLY(1);
439 regs->xcr2 |= XDATDLY(1);
440 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300441 inv_fs = true;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300442 break;
Jarkko Nikulabd258672008-12-22 10:21:36 +0200443 case SND_SOC_DAIFMT_DSP_B:
Arun KS3336c5b2008-10-02 15:07:06 +0530444 /* 0-bit data delay */
445 regs->rcr2 |= RDATDLY(0);
446 regs->xcr2 |= XDATDLY(0);
Jarkko Nikula36ce8582009-04-15 13:48:16 +0300447 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300448 inv_fs = true;
Arun KS3336c5b2008-10-02 15:07:06 +0530449 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200450 default:
451 /* Unsupported data format */
452 return -EINVAL;
453 }
454
455 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
456 case SND_SOC_DAIFMT_CBS_CFS:
457 /* McBSP master. Set FS and bit clocks as outputs */
458 regs->pcr0 |= FSXM | FSRM |
459 CLKXM | CLKRM;
460 /* Sample rate generator drives the FS */
461 regs->srgr2 |= FSGM;
462 break;
463 case SND_SOC_DAIFMT_CBM_CFM:
464 /* McBSP slave */
465 break;
466 default:
467 /* Unsupported master/slave configuration */
468 return -EINVAL;
469 }
470
471 /* Set bit clock (CLKX/CLKR) and FS polarities */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300472 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
Jarkko Nikula2e747962008-04-25 13:55:19 +0200473 case SND_SOC_DAIFMT_NB_NF:
474 /*
475 * Normal BCLK + FS.
476 * FS active low. TX data driven on falling edge of bit clock
477 * and RX data sampled on rising edge of bit clock.
478 */
479 regs->pcr0 |= FSXP | FSRP |
480 CLKXP | CLKRP;
481 break;
482 case SND_SOC_DAIFMT_NB_IF:
483 regs->pcr0 |= CLKXP | CLKRP;
484 break;
485 case SND_SOC_DAIFMT_IB_NF:
486 regs->pcr0 |= FSXP | FSRP;
487 break;
488 case SND_SOC_DAIFMT_IB_IF:
489 break;
490 default:
491 return -EINVAL;
492 }
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300493 if (inv_fs == true)
494 regs->pcr0 ^= FSXP | FSRP;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200495
496 return 0;
497}
498
Liam Girdwood8687eb82008-07-07 16:08:07 +0100499static int omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200500 int div_id, int div)
501{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200502 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
503 struct omap_mcbsp_data *mcbsp_data = &mcbsp->mcbsp_data;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200504 struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
505
506 if (div_id != OMAP_MCBSP_CLKGDV)
507 return -ENODEV;
508
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000509 mcbsp_data->clk_div = div;
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300510 regs->srgr1 &= ~CLKGDV(0xff);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200511 regs->srgr1 |= CLKGDV(div - 1);
512
513 return 0;
514}
515
Liam Girdwood8687eb82008-07-07 16:08:07 +0100516static int omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200517 int clk_id, unsigned int freq,
518 int dir)
519{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200520 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
521 struct omap_mcbsp_data *mcbsp_data = &mcbsp->mcbsp_data;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200522 struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
523 int err = 0;
524
Peter Ujfalusi141947e2011-09-26 10:56:42 +0300525 if (mcbsp_data->active) {
Jarkko Nikula34c86982011-09-23 11:19:13 +0300526 if (freq == mcbsp_data->in_freq)
527 return 0;
528 else
529 return -EBUSY;
Peter Ujfalusi141947e2011-09-26 10:56:42 +0300530 }
Jarkko Nikula34c86982011-09-23 11:19:13 +0300531
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600532 /* The McBSP signal muxing functions are only available on McBSP1 */
533 if (clk_id == OMAP_MCBSP_CLKR_SRC_CLKR ||
534 clk_id == OMAP_MCBSP_CLKR_SRC_CLKX ||
535 clk_id == OMAP_MCBSP_FSR_SRC_FSR ||
536 clk_id == OMAP_MCBSP_FSR_SRC_FSX)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200537 if (cpu_class_is_omap1() || cpu_dai->id != 1)
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600538 return -EINVAL;
539
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000540 mcbsp_data->in_freq = freq;
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300541 regs->srgr2 &= ~CLKSM;
542 regs->pcr0 &= ~SCLKME;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000543
Jarkko Nikula2e747962008-04-25 13:55:19 +0200544 switch (clk_id) {
545 case OMAP_MCBSP_SYSCLK_CLK:
546 regs->srgr2 |= CLKSM;
547 break;
548 case OMAP_MCBSP_SYSCLK_CLKS_FCLK:
Paul Walmsleyd1358652010-10-08 11:40:19 -0600549 if (cpu_class_is_omap1()) {
550 err = -EINVAL;
551 break;
552 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200553 err = omap2_mcbsp_set_clks_src(mcbsp,
Paul Walmsleyd1358652010-10-08 11:40:19 -0600554 MCBSP_CLKS_PRCM_SRC);
555 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200556 case OMAP_MCBSP_SYSCLK_CLKS_EXT:
Paul Walmsleyd1358652010-10-08 11:40:19 -0600557 if (cpu_class_is_omap1()) {
558 err = 0;
559 break;
560 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200561 err = omap2_mcbsp_set_clks_src(mcbsp,
Paul Walmsleyd1358652010-10-08 11:40:19 -0600562 MCBSP_CLKS_PAD_SRC);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200563 break;
564
565 case OMAP_MCBSP_SYSCLK_CLKX_EXT:
566 regs->srgr2 |= CLKSM;
567 case OMAP_MCBSP_SYSCLK_CLKR_EXT:
568 regs->pcr0 |= SCLKME;
569 break;
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300570
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600571
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300572 case OMAP_MCBSP_CLKR_SRC_CLKR:
Janusz Krzysztofik23353852010-11-02 15:50:32 +0100573 if (cpu_class_is_omap1())
574 break;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200575 omap2_mcbsp1_mux_clkr_src(mcbsp, CLKR_SRC_CLKR);
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600576 break;
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300577 case OMAP_MCBSP_CLKR_SRC_CLKX:
Janusz Krzysztofik23353852010-11-02 15:50:32 +0100578 if (cpu_class_is_omap1())
579 break;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200580 omap2_mcbsp1_mux_clkr_src(mcbsp, CLKR_SRC_CLKX);
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600581 break;
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300582 case OMAP_MCBSP_FSR_SRC_FSR:
Janusz Krzysztofik23353852010-11-02 15:50:32 +0100583 if (cpu_class_is_omap1())
584 break;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200585 omap2_mcbsp1_mux_fsr_src(mcbsp, FSR_SRC_FSR);
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600586 break;
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300587 case OMAP_MCBSP_FSR_SRC_FSX:
Janusz Krzysztofik23353852010-11-02 15:50:32 +0100588 if (cpu_class_is_omap1())
589 break;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200590 omap2_mcbsp1_mux_fsr_src(mcbsp, FSR_SRC_FSX);
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300591 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200592 default:
593 err = -ENODEV;
594 }
595
596 return err;
597}
598
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100599static const struct snd_soc_dai_ops mcbsp_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +0800600 .startup = omap_mcbsp_dai_startup,
601 .shutdown = omap_mcbsp_dai_shutdown,
602 .trigger = omap_mcbsp_dai_trigger,
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200603 .delay = omap_mcbsp_dai_delay,
Eric Miao6335d052009-03-03 09:41:00 +0800604 .hw_params = omap_mcbsp_dai_hw_params,
605 .set_fmt = omap_mcbsp_dai_set_dai_fmt,
606 .set_clkdiv = omap_mcbsp_dai_set_clkdiv,
607 .set_sysclk = omap_mcbsp_dai_set_dai_sysclk,
608};
609
Michael Opdenacker6179b772011-10-10 07:07:08 +0200610static struct snd_soc_dai_driver omap_mcbsp_dai = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000611 .playback = {
612 .channels_min = 1,
613 .channels_max = 16,
614 .rates = OMAP_MCBSP_RATES,
615 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
616 },
617 .capture = {
618 .channels_min = 1,
619 .channels_max = 16,
620 .rates = OMAP_MCBSP_RATES,
621 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
622 },
623 .ops = &mcbsp_dai_ops,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200624};
Jarkko Nikula8def4642008-10-09 15:57:22 +0300625
G, Manjunath Kondaiah34844572010-09-08 08:53:43 +0530626static int omap_mcbsp_st_info_volsw(struct snd_kcontrol *kcontrol,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000627 struct snd_ctl_elem_info *uinfo)
628{
629 struct soc_mixer_control *mc =
630 (struct soc_mixer_control *)kcontrol->private_value;
631 int max = mc->max;
632 int min = mc->min;
633
634 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
635 uinfo->count = 1;
636 uinfo->value.integer.min = min;
637 uinfo->value.integer.max = max;
638 return 0;
639}
640
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200641#define OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(channel) \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000642static int \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200643omap_mcbsp_set_st_ch##channel##_volume(struct snd_kcontrol *kc, \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000644 struct snd_ctl_elem_value *uc) \
645{ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200646 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc); \
647 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000648 struct soc_mixer_control *mc = \
649 (struct soc_mixer_control *)kc->private_value; \
650 int max = mc->max; \
651 int min = mc->min; \
652 int val = uc->value.integer.value[0]; \
653 \
654 if (val < min || val > max) \
655 return -EINVAL; \
656 \
657 /* OMAP McBSP implementation uses index values 0..4 */ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200658 return omap_st_set_chgain(mcbsp, channel, val); \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000659}
660
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200661#define OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(channel) \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000662static int \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200663omap_mcbsp_get_st_ch##channel##_volume(struct snd_kcontrol *kc, \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000664 struct snd_ctl_elem_value *uc) \
665{ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200666 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc); \
667 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000668 s16 chgain; \
669 \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200670 if (omap_st_get_chgain(mcbsp, channel, &chgain)) \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000671 return -EAGAIN; \
672 \
673 uc->value.integer.value[0] = chgain; \
674 return 0; \
675}
676
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200677OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(0)
678OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(1)
679OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(0)
680OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(1)
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000681
682static int omap_mcbsp_st_put_mode(struct snd_kcontrol *kcontrol,
683 struct snd_ctl_elem_value *ucontrol)
684{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200685 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
686 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000687 u8 value = ucontrol->value.integer.value[0];
688
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200689 if (value == omap_st_is_enabled(mcbsp))
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000690 return 0;
691
692 if (value)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200693 omap_st_enable(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000694 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200695 omap_st_disable(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000696
697 return 1;
698}
699
700static int omap_mcbsp_st_get_mode(struct snd_kcontrol *kcontrol,
701 struct snd_ctl_elem_value *ucontrol)
702{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200703 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
704 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000705
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200706 ucontrol->value.integer.value[0] = omap_st_is_enabled(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000707 return 0;
708}
709
710static const struct snd_kcontrol_new omap_mcbsp2_st_controls[] = {
711 SOC_SINGLE_EXT("McBSP2 Sidetone Switch", 1, 0, 1, 0,
712 omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode),
713 OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP2 Sidetone Channel 0 Volume",
714 -32768, 32767,
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200715 omap_mcbsp_get_st_ch0_volume,
716 omap_mcbsp_set_st_ch0_volume),
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000717 OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP2 Sidetone Channel 1 Volume",
718 -32768, 32767,
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200719 omap_mcbsp_get_st_ch1_volume,
720 omap_mcbsp_set_st_ch1_volume),
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000721};
722
723static const struct snd_kcontrol_new omap_mcbsp3_st_controls[] = {
724 SOC_SINGLE_EXT("McBSP3 Sidetone Switch", 2, 0, 1, 0,
725 omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode),
726 OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP3 Sidetone Channel 0 Volume",
727 -32768, 32767,
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200728 omap_mcbsp_get_st_ch0_volume,
729 omap_mcbsp_set_st_ch0_volume),
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000730 OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP3 Sidetone Channel 1 Volume",
731 -32768, 32767,
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200732 omap_mcbsp_get_st_ch1_volume,
733 omap_mcbsp_set_st_ch1_volume),
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000734};
735
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200736int omap_mcbsp_st_add_controls(struct snd_soc_pcm_runtime *rtd)
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000737{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200738 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
739 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
740
741 if (!mcbsp->st_data)
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000742 return -ENODEV;
743
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200744 switch (cpu_dai->id) {
745 case 2: /* McBSP 2 */
746 return snd_soc_add_dai_controls(cpu_dai,
747 omap_mcbsp2_st_controls,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000748 ARRAY_SIZE(omap_mcbsp2_st_controls));
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200749 case 3: /* McBSP 3 */
750 return snd_soc_add_dai_controls(cpu_dai,
751 omap_mcbsp3_st_controls,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000752 ARRAY_SIZE(omap_mcbsp3_st_controls));
753 default:
754 break;
755 }
756
757 return -EINVAL;
758}
759EXPORT_SYMBOL_GPL(omap_mcbsp_st_add_controls);
760
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000761static __devinit int asoc_mcbsp_probe(struct platform_device *pdev)
762{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200763 int ret;
764
765 ret = omap_mcbsp_probe(pdev);
766 if (!ret)
767 return snd_soc_register_dai(&pdev->dev, &omap_mcbsp_dai);
768
769 return ret;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000770}
771
772static int __devexit asoc_mcbsp_remove(struct platform_device *pdev)
773{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200774 omap_mcbsp_remove(pdev);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000775 snd_soc_unregister_dai(&pdev->dev);
776 return 0;
777}
778
779static struct platform_driver asoc_mcbsp_driver = {
780 .driver = {
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200781 .name = "omap-mcbsp",
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000782 .owner = THIS_MODULE,
783 },
784
785 .probe = asoc_mcbsp_probe,
786 .remove = __devexit_p(asoc_mcbsp_remove),
787};
788
Axel Linbeda5bf52011-11-25 10:12:16 +0800789module_platform_driver(asoc_mcbsp_driver);
Mark Brown3f4b7832008-12-03 19:26:35 +0000790
Jarkko Nikula7ec41ee2011-08-11 15:44:57 +0300791MODULE_AUTHOR("Jarkko Nikula <jarkko.nikula@bitmer.com>");
Jarkko Nikula2e747962008-04-25 13:55:19 +0200792MODULE_DESCRIPTION("OMAP I2S SoC Interface");
793MODULE_LICENSE("GPL");