blob: 5fcd225d207e427b775cdabbdb0e5a4aff79daca [file] [log] [blame]
Paul Walmsley02bfc032009-09-03 20:14:05 +03001/*
Paul Walmsley73591542010-02-22 22:09:32 -07002 * omap_hwmod_2420_data.c - hardware modules present on the OMAP2420 chips
Paul Walmsley02bfc032009-09-03 20:14:05 +03003 *
Paul Walmsley78183f32011-07-09 19:14:05 -06004 * Copyright (C) 2009-2011 Nokia Corporation
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005 * Copyright (C) 2012 Texas Instruments, Inc.
Paul Walmsley02bfc032009-09-03 20:14:05 +03006 * Paul Walmsley
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * XXX handle crossbar/shared link difference for L3?
Paul Walmsley73591542010-02-22 22:09:32 -070013 * XXX these should be marked initdata for multi-OMAP kernels
Paul Walmsley02bfc032009-09-03 20:14:05 +030014 */
Tony Lindgrence491cf2009-10-20 09:40:47 -070015#include <plat/omap_hwmod.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070016#include <plat/dma.h>
Kevin Hilman046465b2010-09-27 20:19:30 +053017#include <plat/serial.h>
Paul Walmsley20042902010-09-30 02:40:12 +053018#include <plat/i2c.h>
Charulatha V617871d2011-02-17 09:53:09 -080019#include <plat/mcspi.h>
Thara Gopinatheddb1262011-02-23 00:14:04 -070020#include <plat/dmtimer.h>
Senthilvadivu Guruswamy996746c2011-02-22 09:50:36 +020021#include <plat/l3_2xxx.h>
22#include <plat/l4_2xxx.h>
Tony Lindgrenad1b6662012-05-08 17:23:33 -060023#include <plat/mmc.h>
Paul Walmsley02bfc032009-09-03 20:14:05 +030024
Paul Walmsley43b40992010-02-22 22:09:34 -070025#include "omap_hwmod_common_data.h"
26
Varadarajan, Charulathaa714b9c2010-09-23 20:02:39 +053027#include "cm-regbits-24xx.h"
Paul Walmsley20042902010-09-30 02:40:12 +053028#include "prm-regbits-24xx.h"
Paul Walmsleyff2516f2010-12-21 15:39:15 -070029#include "wd_timer.h"
Paul Walmsley02bfc032009-09-03 20:14:05 +030030
Paul Walmsley73591542010-02-22 22:09:32 -070031/*
32 * OMAP2420 hardware module integration data
33 *
Paul Walmsley844a3b62012-04-19 04:04:33 -060034 * All of the data in this section should be autogeneratable from the
Paul Walmsley73591542010-02-22 22:09:32 -070035 * TI hardware database or other technical documentation. Data that
36 * is driver-specific or driver-kernel integration-specific belongs
37 * elsewhere.
38 */
39
Paul Walmsley844a3b62012-04-19 04:04:33 -060040/*
41 * IP blocks
42 */
Senthilvadivu Guruswamy996746c2011-02-22 09:50:36 +020043
Paul Walmsley3af35fb2012-04-19 04:04:38 -060044/* IVA1 (IVA1) */
45static struct omap_hwmod_class iva1_hwmod_class = {
46 .name = "iva1",
47};
48
49static struct omap_hwmod_rst_info omap2420_iva_resets[] = {
50 { .name = "iva", .rst_shift = 8 },
51};
52
Paul Walmsley08072ac2010-07-26 16:34:33 -060053static struct omap_hwmod omap2420_iva_hwmod = {
54 .name = "iva",
Paul Walmsley3af35fb2012-04-19 04:04:38 -060055 .class = &iva1_hwmod_class,
56 .clkdm_name = "iva1_clkdm",
57 .rst_lines = omap2420_iva_resets,
58 .rst_lines_cnt = ARRAY_SIZE(omap2420_iva_resets),
59 .main_clk = "iva1_ifck",
60};
61
62/* DSP */
63static struct omap_hwmod_class dsp_hwmod_class = {
64 .name = "dsp",
65};
66
67static struct omap_hwmod_rst_info omap2420_dsp_resets[] = {
68 { .name = "logic", .rst_shift = 0 },
69 { .name = "mmu", .rst_shift = 1 },
70};
71
72static struct omap_hwmod omap2420_dsp_hwmod = {
73 .name = "dsp",
74 .class = &dsp_hwmod_class,
75 .clkdm_name = "dsp_clkdm",
76 .rst_lines = omap2420_dsp_resets,
77 .rst_lines_cnt = ARRAY_SIZE(omap2420_dsp_resets),
78 .main_clk = "dsp_fck",
Paul Walmsley08072ac2010-07-26 16:34:33 -060079};
80
Paul Walmsley20042902010-09-30 02:40:12 +053081/* I2C common */
82static struct omap_hwmod_class_sysconfig i2c_sysc = {
83 .rev_offs = 0x00,
84 .sysc_offs = 0x20,
85 .syss_offs = 0x10,
Avinash.H.Md73d65f2011-03-03 14:22:46 -070086 .sysc_flags = (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
Paul Walmsley20042902010-09-30 02:40:12 +053087 .sysc_fields = &omap_hwmod_sysc_type1,
88};
89
90static struct omap_hwmod_class i2c_class = {
91 .name = "i2c",
92 .sysc = &i2c_sysc,
Andy Greendb791a72011-07-10 05:27:15 -060093 .rev = OMAP_I2C_IP_VERSION_1,
Avinash.H.M6d3c55f2011-07-10 05:27:16 -060094 .reset = &omap_i2c_reset,
Paul Walmsley20042902010-09-30 02:40:12 +053095};
96
Andy Green4d4441a2011-07-10 05:27:16 -060097static struct omap_i2c_dev_attr i2c_dev_attr = {
98 .flags = OMAP_I2C_FLAG_NO_FIFO |
99 OMAP_I2C_FLAG_SIMPLE_CLOCK |
100 OMAP_I2C_FLAG_16BIT_DATA_REG |
101 OMAP_I2C_FLAG_BUS_SHIFT_2,
102};
Paul Walmsley20042902010-09-30 02:40:12 +0530103
104/* I2C1 */
Paul Walmsley20042902010-09-30 02:40:12 +0530105static struct omap_hwmod omap2420_i2c1_hwmod = {
106 .name = "i2c1",
Paul Walmsley0d619a82011-07-09 19:14:07 -0600107 .mpu_irqs = omap2_i2c1_mpu_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -0600108 .sdma_reqs = omap2_i2c1_sdma_reqs,
Paul Walmsley20042902010-09-30 02:40:12 +0530109 .main_clk = "i2c1_fck",
110 .prcm = {
111 .omap2 = {
112 .module_offs = CORE_MOD,
113 .prcm_reg_id = 1,
114 .module_bit = OMAP2420_EN_I2C1_SHIFT,
115 .idlest_reg_id = 1,
116 .idlest_idle_bit = OMAP2420_ST_I2C1_SHIFT,
117 },
118 },
Paul Walmsley20042902010-09-30 02:40:12 +0530119 .class = &i2c_class,
120 .dev_attr = &i2c_dev_attr,
Paul Walmsley20042902010-09-30 02:40:12 +0530121 .flags = HWMOD_16BIT_REG,
122};
123
124/* I2C2 */
Paul Walmsley20042902010-09-30 02:40:12 +0530125static struct omap_hwmod omap2420_i2c2_hwmod = {
126 .name = "i2c2",
Paul Walmsley0d619a82011-07-09 19:14:07 -0600127 .mpu_irqs = omap2_i2c2_mpu_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -0600128 .sdma_reqs = omap2_i2c2_sdma_reqs,
Paul Walmsley20042902010-09-30 02:40:12 +0530129 .main_clk = "i2c2_fck",
130 .prcm = {
131 .omap2 = {
132 .module_offs = CORE_MOD,
133 .prcm_reg_id = 1,
134 .module_bit = OMAP2420_EN_I2C2_SHIFT,
135 .idlest_reg_id = 1,
136 .idlest_idle_bit = OMAP2420_ST_I2C2_SHIFT,
137 },
138 },
Paul Walmsley20042902010-09-30 02:40:12 +0530139 .class = &i2c_class,
140 .dev_attr = &i2c_dev_attr,
Paul Walmsley20042902010-09-30 02:40:12 +0530141 .flags = HWMOD_16BIT_REG,
142};
143
G, Manjunath Kondaiah745685df92010-12-20 18:27:18 -0800144/* dma attributes */
145static struct omap_dma_dev_attr dma_dev_attr = {
146 .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
147 IS_CSSA_32 | IS_CDSA_32,
148 .lch_count = 32,
149};
150
G, Manjunath Kondaiah745685df92010-12-20 18:27:18 -0800151static struct omap_hwmod omap2420_dma_system_hwmod = {
152 .name = "dma",
Paul Walmsley273b9462011-07-09 19:14:08 -0600153 .class = &omap2xxx_dma_hwmod_class,
Paul Walmsley0d619a82011-07-09 19:14:07 -0600154 .mpu_irqs = omap2_dma_system_irqs,
G, Manjunath Kondaiah745685df92010-12-20 18:27:18 -0800155 .main_clk = "core_l3_ck",
G, Manjunath Kondaiah745685df92010-12-20 18:27:18 -0800156 .dev_attr = &dma_dev_attr,
G, Manjunath Kondaiah745685df92010-12-20 18:27:18 -0800157 .flags = HWMOD_NO_IDLEST,
158};
159
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800160/* mailbox */
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800161static struct omap_hwmod_irq_info omap2420_mailbox_irqs[] = {
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700162 { .name = "dsp", .irq = 26 + OMAP_INTC_START, },
163 { .name = "iva", .irq = 34 + OMAP_INTC_START, },
164 { .irq = -1 },
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800165};
166
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800167static struct omap_hwmod omap2420_mailbox_hwmod = {
168 .name = "mailbox",
Paul Walmsley273b9462011-07-09 19:14:08 -0600169 .class = &omap2xxx_mailbox_hwmod_class,
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800170 .mpu_irqs = omap2420_mailbox_irqs,
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800171 .main_clk = "mailboxes_ick",
172 .prcm = {
173 .omap2 = {
174 .prcm_reg_id = 1,
175 .module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
176 .module_offs = CORE_MOD,
177 .idlest_reg_id = 1,
178 .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
179 },
180 },
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800181};
182
Charulatha V3cb72fa2011-02-24 12:51:46 -0800183/*
184 * 'mcbsp' class
185 * multi channel buffered serial port controller
186 */
187
188static struct omap_hwmod_class omap2420_mcbsp_hwmod_class = {
189 .name = "mcbsp",
190};
191
Peter Ujfalusib3153102012-06-18 16:18:42 -0600192static struct omap_hwmod_opt_clk mcbsp_opt_clks[] = {
193 { .role = "pad_fck", .clk = "mcbsp_clks" },
194 { .role = "prcm_fck", .clk = "func_96m_ck" },
195};
196
Charulatha V3cb72fa2011-02-24 12:51:46 -0800197/* mcbsp1 */
198static struct omap_hwmod_irq_info omap2420_mcbsp1_irqs[] = {
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700199 { .name = "tx", .irq = 59 + OMAP_INTC_START, },
200 { .name = "rx", .irq = 60 + OMAP_INTC_START, },
201 { .irq = -1 },
Charulatha V3cb72fa2011-02-24 12:51:46 -0800202};
203
Charulatha V3cb72fa2011-02-24 12:51:46 -0800204static struct omap_hwmod omap2420_mcbsp1_hwmod = {
205 .name = "mcbsp1",
206 .class = &omap2420_mcbsp_hwmod_class,
207 .mpu_irqs = omap2420_mcbsp1_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -0600208 .sdma_reqs = omap2_mcbsp1_sdma_reqs,
Charulatha V3cb72fa2011-02-24 12:51:46 -0800209 .main_clk = "mcbsp1_fck",
210 .prcm = {
211 .omap2 = {
212 .prcm_reg_id = 1,
213 .module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
214 .module_offs = CORE_MOD,
215 .idlest_reg_id = 1,
216 .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
217 },
218 },
Peter Ujfalusib3153102012-06-18 16:18:42 -0600219 .opt_clks = mcbsp_opt_clks,
220 .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
Charulatha V3cb72fa2011-02-24 12:51:46 -0800221};
222
223/* mcbsp2 */
224static struct omap_hwmod_irq_info omap2420_mcbsp2_irqs[] = {
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700225 { .name = "tx", .irq = 62 + OMAP_INTC_START, },
226 { .name = "rx", .irq = 63 + OMAP_INTC_START, },
227 { .irq = -1 },
Charulatha V3cb72fa2011-02-24 12:51:46 -0800228};
229
Charulatha V3cb72fa2011-02-24 12:51:46 -0800230static struct omap_hwmod omap2420_mcbsp2_hwmod = {
231 .name = "mcbsp2",
232 .class = &omap2420_mcbsp_hwmod_class,
233 .mpu_irqs = omap2420_mcbsp2_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -0600234 .sdma_reqs = omap2_mcbsp2_sdma_reqs,
Charulatha V3cb72fa2011-02-24 12:51:46 -0800235 .main_clk = "mcbsp2_fck",
236 .prcm = {
237 .omap2 = {
238 .prcm_reg_id = 1,
239 .module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
240 .module_offs = CORE_MOD,
241 .idlest_reg_id = 1,
242 .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
243 },
244 },
Peter Ujfalusib3153102012-06-18 16:18:42 -0600245 .opt_clks = mcbsp_opt_clks,
246 .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
Charulatha V3cb72fa2011-02-24 12:51:46 -0800247};
248
Tony Lindgrenad1b6662012-05-08 17:23:33 -0600249static struct omap_hwmod_class_sysconfig omap2420_msdi_sysc = {
250 .rev_offs = 0x3c,
251 .sysc_offs = 0x64,
252 .syss_offs = 0x68,
253 .sysc_flags = (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
254 .sysc_fields = &omap_hwmod_sysc_type1,
255};
256
257static struct omap_hwmod_class omap2420_msdi_hwmod_class = {
258 .name = "msdi",
259 .sysc = &omap2420_msdi_sysc,
260 .reset = &omap_msdi_reset,
261};
262
263/* msdi1 */
264static struct omap_hwmod_irq_info omap2420_msdi1_irqs[] = {
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700265 { .irq = 83 + OMAP_INTC_START, },
266 { .irq = -1 },
Tony Lindgrenad1b6662012-05-08 17:23:33 -0600267};
268
269static struct omap_hwmod_dma_info omap2420_msdi1_sdma_reqs[] = {
270 { .name = "tx", .dma_req = 61 }, /* OMAP24XX_DMA_MMC1_TX */
271 { .name = "rx", .dma_req = 62 }, /* OMAP24XX_DMA_MMC1_RX */
272 { .dma_req = -1 }
273};
274
275static struct omap_hwmod omap2420_msdi1_hwmod = {
276 .name = "msdi1",
277 .class = &omap2420_msdi_hwmod_class,
278 .mpu_irqs = omap2420_msdi1_irqs,
279 .sdma_reqs = omap2420_msdi1_sdma_reqs,
280 .main_clk = "mmc_fck",
281 .prcm = {
282 .omap2 = {
283 .prcm_reg_id = 1,
284 .module_bit = OMAP2420_EN_MMC_SHIFT,
285 .module_offs = CORE_MOD,
286 .idlest_reg_id = 1,
287 .idlest_idle_bit = OMAP2420_ST_MMC_SHIFT,
288 },
289 },
290 .flags = HWMOD_16BIT_REG,
291};
292
Paul Walmsleyf32bd772012-05-08 11:34:28 -0600293/* HDQ1W/1-wire */
294static struct omap_hwmod omap2420_hdq1w_hwmod = {
295 .name = "hdq1w",
296 .mpu_irqs = omap2_hdq1w_mpu_irqs,
297 .main_clk = "hdq_fck",
298 .prcm = {
299 .omap2 = {
300 .module_offs = CORE_MOD,
301 .prcm_reg_id = 1,
302 .module_bit = OMAP24XX_EN_HDQ_SHIFT,
303 .idlest_reg_id = 1,
304 .idlest_idle_bit = OMAP24XX_ST_HDQ_SHIFT,
305 },
306 },
307 .class = &omap2_hdq1w_class,
308};
309
Paul Walmsley844a3b62012-04-19 04:04:33 -0600310/*
311 * interfaces
312 */
313
Paul Walmsley844a3b62012-04-19 04:04:33 -0600314/* L4 CORE -> I2C1 interface */
315static struct omap_hwmod_ocp_if omap2420_l4_core__i2c1 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600316 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600317 .slave = &omap2420_i2c1_hwmod,
318 .clk = "i2c1_ick",
319 .addr = omap2_i2c1_addr_space,
320 .user = OCP_USER_MPU | OCP_USER_SDMA,
321};
322
323/* L4 CORE -> I2C2 interface */
324static struct omap_hwmod_ocp_if omap2420_l4_core__i2c2 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600325 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600326 .slave = &omap2420_i2c2_hwmod,
327 .clk = "i2c2_ick",
328 .addr = omap2_i2c2_addr_space,
329 .user = OCP_USER_MPU | OCP_USER_SDMA,
330};
331
332/* IVA <- L3 interface */
333static struct omap_hwmod_ocp_if omap2420_l3__iva = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600334 .master = &omap2xxx_l3_main_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600335 .slave = &omap2420_iva_hwmod,
Paul Walmsley3af35fb2012-04-19 04:04:38 -0600336 .clk = "core_l3_ck",
337 .user = OCP_USER_MPU | OCP_USER_SDMA,
338};
339
340/* DSP <- L3 interface */
341static struct omap_hwmod_ocp_if omap2420_l3__dsp = {
342 .master = &omap2xxx_l3_main_hwmod,
343 .slave = &omap2420_dsp_hwmod,
344 .clk = "dsp_ick",
Paul Walmsley844a3b62012-04-19 04:04:33 -0600345 .user = OCP_USER_MPU | OCP_USER_SDMA,
346};
347
348static struct omap_hwmod_addr_space omap2420_timer1_addrs[] = {
349 {
350 .pa_start = 0x48028000,
351 .pa_end = 0x48028000 + SZ_1K - 1,
352 .flags = ADDR_TYPE_RT
353 },
354 { }
355};
356
357/* l4_wkup -> timer1 */
358static struct omap_hwmod_ocp_if omap2420_l4_wkup__timer1 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600359 .master = &omap2xxx_l4_wkup_hwmod,
360 .slave = &omap2xxx_timer1_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600361 .clk = "gpt1_ick",
362 .addr = omap2420_timer1_addrs,
363 .user = OCP_USER_MPU | OCP_USER_SDMA,
364};
365
Paul Walmsley844a3b62012-04-19 04:04:33 -0600366/* l4_wkup -> wd_timer2 */
367static struct omap_hwmod_addr_space omap2420_wd_timer2_addrs[] = {
368 {
369 .pa_start = 0x48022000,
370 .pa_end = 0x4802207f,
371 .flags = ADDR_TYPE_RT
372 },
373 { }
374};
375
376static struct omap_hwmod_ocp_if omap2420_l4_wkup__wd_timer2 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600377 .master = &omap2xxx_l4_wkup_hwmod,
378 .slave = &omap2xxx_wd_timer2_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600379 .clk = "mpu_wdt_ick",
380 .addr = omap2420_wd_timer2_addrs,
381 .user = OCP_USER_MPU | OCP_USER_SDMA,
382};
383
Paul Walmsley844a3b62012-04-19 04:04:33 -0600384/* l4_wkup -> gpio1 */
385static struct omap_hwmod_addr_space omap2420_gpio1_addr_space[] = {
386 {
387 .pa_start = 0x48018000,
388 .pa_end = 0x480181ff,
389 .flags = ADDR_TYPE_RT
390 },
391 { }
392};
393
394static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio1 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600395 .master = &omap2xxx_l4_wkup_hwmod,
396 .slave = &omap2xxx_gpio1_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600397 .clk = "gpios_ick",
398 .addr = omap2420_gpio1_addr_space,
399 .user = OCP_USER_MPU | OCP_USER_SDMA,
400};
401
402/* l4_wkup -> gpio2 */
403static struct omap_hwmod_addr_space omap2420_gpio2_addr_space[] = {
404 {
405 .pa_start = 0x4801a000,
406 .pa_end = 0x4801a1ff,
407 .flags = ADDR_TYPE_RT
408 },
409 { }
410};
411
412static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio2 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600413 .master = &omap2xxx_l4_wkup_hwmod,
414 .slave = &omap2xxx_gpio2_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600415 .clk = "gpios_ick",
416 .addr = omap2420_gpio2_addr_space,
417 .user = OCP_USER_MPU | OCP_USER_SDMA,
418};
419
420/* l4_wkup -> gpio3 */
421static struct omap_hwmod_addr_space omap2420_gpio3_addr_space[] = {
422 {
423 .pa_start = 0x4801c000,
424 .pa_end = 0x4801c1ff,
425 .flags = ADDR_TYPE_RT
426 },
427 { }
428};
429
430static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio3 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600431 .master = &omap2xxx_l4_wkup_hwmod,
432 .slave = &omap2xxx_gpio3_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600433 .clk = "gpios_ick",
434 .addr = omap2420_gpio3_addr_space,
435 .user = OCP_USER_MPU | OCP_USER_SDMA,
436};
437
438/* l4_wkup -> gpio4 */
439static struct omap_hwmod_addr_space omap2420_gpio4_addr_space[] = {
440 {
441 .pa_start = 0x4801e000,
442 .pa_end = 0x4801e1ff,
443 .flags = ADDR_TYPE_RT
444 },
445 { }
446};
447
448static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio4 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600449 .master = &omap2xxx_l4_wkup_hwmod,
450 .slave = &omap2xxx_gpio4_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600451 .clk = "gpios_ick",
452 .addr = omap2420_gpio4_addr_space,
453 .user = OCP_USER_MPU | OCP_USER_SDMA,
454};
455
456/* dma_system -> L3 */
457static struct omap_hwmod_ocp_if omap2420_dma_system__l3 = {
458 .master = &omap2420_dma_system_hwmod,
Paul Walmsleycb484272012-04-19 04:04:33 -0600459 .slave = &omap2xxx_l3_main_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600460 .clk = "core_l3_ck",
461 .user = OCP_USER_MPU | OCP_USER_SDMA,
462};
463
464/* l4_core -> dma_system */
465static struct omap_hwmod_ocp_if omap2420_l4_core__dma_system = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600466 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600467 .slave = &omap2420_dma_system_hwmod,
468 .clk = "sdma_ick",
469 .addr = omap2_dma_system_addrs,
470 .user = OCP_USER_MPU | OCP_USER_SDMA,
471};
472
473/* l4_core -> mailbox */
474static struct omap_hwmod_ocp_if omap2420_l4_core__mailbox = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600475 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600476 .slave = &omap2420_mailbox_hwmod,
477 .addr = omap2_mailbox_addrs,
478 .user = OCP_USER_MPU | OCP_USER_SDMA,
479};
480
481/* l4_core -> mcbsp1 */
482static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp1 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600483 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600484 .slave = &omap2420_mcbsp1_hwmod,
485 .clk = "mcbsp1_ick",
486 .addr = omap2_mcbsp1_addrs,
487 .user = OCP_USER_MPU | OCP_USER_SDMA,
488};
489
490/* l4_core -> mcbsp2 */
491static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp2 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600492 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600493 .slave = &omap2420_mcbsp2_hwmod,
494 .clk = "mcbsp2_ick",
495 .addr = omap2xxx_mcbsp2_addrs,
496 .user = OCP_USER_MPU | OCP_USER_SDMA,
497};
498
Tony Lindgrenad1b6662012-05-08 17:23:33 -0600499static struct omap_hwmod_addr_space omap2420_msdi1_addrs[] = {
500 {
501 .pa_start = 0x4809c000,
502 .pa_end = 0x4809c000 + SZ_128 - 1,
503 .flags = ADDR_TYPE_RT,
504 },
505 { }
506};
507
508/* l4_core -> msdi1 */
509static struct omap_hwmod_ocp_if omap2420_l4_core__msdi1 = {
510 .master = &omap2xxx_l4_core_hwmod,
511 .slave = &omap2420_msdi1_hwmod,
512 .clk = "mmc_ick",
513 .addr = omap2420_msdi1_addrs,
514 .user = OCP_USER_MPU | OCP_USER_SDMA,
515};
516
Paul Walmsleyf32bd772012-05-08 11:34:28 -0600517/* l4_core -> hdq1w interface */
518static struct omap_hwmod_ocp_if omap2420_l4_core__hdq1w = {
519 .master = &omap2xxx_l4_core_hwmod,
520 .slave = &omap2420_hdq1w_hwmod,
521 .clk = "hdq_ick",
522 .addr = omap2_hdq1w_addr_space,
523 .user = OCP_USER_MPU | OCP_USER_SDMA,
524 .flags = OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
525};
526
527
Vaibhav Hiremathc8d82ff2012-05-08 11:34:30 -0600528/* l4_wkup -> 32ksync_counter */
529static struct omap_hwmod_addr_space omap2420_counter_32k_addrs[] = {
530 {
531 .pa_start = 0x48004000,
532 .pa_end = 0x4800401f,
533 .flags = ADDR_TYPE_RT
534 },
535 { }
536};
537
Afzal Mohammed49484a62012-09-23 17:28:24 -0600538static struct omap_hwmod_addr_space omap2420_gpmc_addrs[] = {
539 {
540 .pa_start = 0x6800a000,
541 .pa_end = 0x6800afff,
542 .flags = ADDR_TYPE_RT
543 },
544 { }
545};
546
Vaibhav Hiremathc8d82ff2012-05-08 11:34:30 -0600547static struct omap_hwmod_ocp_if omap2420_l4_wkup__counter_32k = {
548 .master = &omap2xxx_l4_wkup_hwmod,
549 .slave = &omap2xxx_counter_32k_hwmod,
550 .clk = "sync_32k_ick",
551 .addr = omap2420_counter_32k_addrs,
552 .user = OCP_USER_MPU | OCP_USER_SDMA,
553};
554
Afzal Mohammed49484a62012-09-23 17:28:24 -0600555static struct omap_hwmod_ocp_if omap2420_l3__gpmc = {
556 .master = &omap2xxx_l3_main_hwmod,
557 .slave = &omap2xxx_gpmc_hwmod,
558 .clk = "core_l3_ck",
559 .addr = omap2420_gpmc_addrs,
560 .user = OCP_USER_MPU | OCP_USER_SDMA,
561};
562
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600563static struct omap_hwmod_ocp_if *omap2420_hwmod_ocp_ifs[] __initdata = {
Paul Walmsley6a297552012-04-19 04:04:34 -0600564 &omap2xxx_l3_main__l4_core,
565 &omap2xxx_mpu__l3_main,
566 &omap2xxx_dss__l3,
567 &omap2xxx_l4_core__mcspi1,
568 &omap2xxx_l4_core__mcspi2,
569 &omap2xxx_l4_core__l4_wkup,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600570 &omap2_l4_core__uart1,
571 &omap2_l4_core__uart2,
572 &omap2_l4_core__uart3,
573 &omap2420_l4_core__i2c1,
574 &omap2420_l4_core__i2c2,
575 &omap2420_l3__iva,
Paul Walmsley3af35fb2012-04-19 04:04:38 -0600576 &omap2420_l3__dsp,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600577 &omap2420_l4_wkup__timer1,
Paul Walmsley6a297552012-04-19 04:04:34 -0600578 &omap2xxx_l4_core__timer2,
579 &omap2xxx_l4_core__timer3,
580 &omap2xxx_l4_core__timer4,
581 &omap2xxx_l4_core__timer5,
582 &omap2xxx_l4_core__timer6,
583 &omap2xxx_l4_core__timer7,
584 &omap2xxx_l4_core__timer8,
585 &omap2xxx_l4_core__timer9,
586 &omap2xxx_l4_core__timer10,
587 &omap2xxx_l4_core__timer11,
588 &omap2xxx_l4_core__timer12,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600589 &omap2420_l4_wkup__wd_timer2,
Paul Walmsley6a297552012-04-19 04:04:34 -0600590 &omap2xxx_l4_core__dss,
591 &omap2xxx_l4_core__dss_dispc,
592 &omap2xxx_l4_core__dss_rfbi,
593 &omap2xxx_l4_core__dss_venc,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600594 &omap2420_l4_wkup__gpio1,
595 &omap2420_l4_wkup__gpio2,
596 &omap2420_l4_wkup__gpio3,
597 &omap2420_l4_wkup__gpio4,
598 &omap2420_dma_system__l3,
599 &omap2420_l4_core__dma_system,
600 &omap2420_l4_core__mailbox,
601 &omap2420_l4_core__mcbsp1,
602 &omap2420_l4_core__mcbsp2,
Tony Lindgrenad1b6662012-05-08 17:23:33 -0600603 &omap2420_l4_core__msdi1,
Paul Walmsleyf32bd772012-05-08 11:34:28 -0600604 &omap2420_l4_core__hdq1w,
Vaibhav Hiremathc8d82ff2012-05-08 11:34:30 -0600605 &omap2420_l4_wkup__counter_32k,
Afzal Mohammed49484a62012-09-23 17:28:24 -0600606 &omap2420_l3__gpmc,
Paul Walmsley02bfc032009-09-03 20:14:05 +0300607 NULL,
608};
609
Paul Walmsley73591542010-02-22 22:09:32 -0700610int __init omap2420_hwmod_init(void)
611{
Kevin Hilman9ebfd282012-06-18 12:12:23 -0600612 omap_hwmod_init();
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600613 return omap_hwmod_register_links(omap2420_hwmod_ocp_ifs);
Paul Walmsley73591542010-02-22 22:09:32 -0700614}