blob: f8a1f39e4f68d3f2d5e45909edaa2309b86f3f3c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
Eric W. Biederman1ce03372006-10-04 02:16:41 -07009#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
13#include <linux/init.h>
Paul Gortmaker363c75d2011-05-27 09:37:25 -040014#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/pci.h>
17#include <linux/proc_fs.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070018#include <linux/msi.h>
Dan Williams4fdadeb2007-04-26 18:21:38 -070019#include <linux/smp.h>
Hidetoshi Seto500559a2009-08-10 10:14:15 +090020#include <linux/errno.h>
21#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090022#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
24#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
Linus Torvalds1da177e2005-04-16 15:20:36 -070026static int pci_msi_enable = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Bjorn Helgaas527eee22013-04-17 17:44:48 -060028#define msix_table_size(flags) ((flags & PCI_MSIX_FLAGS_QSIZE) + 1)
29
30
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010031/* Arch hooks */
32
Michael Ellerman11df1f02009-01-19 11:31:00 +110033#ifndef arch_msi_check_device
34int arch_msi_check_device(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010035{
36 return 0;
37}
Michael Ellerman11df1f02009-01-19 11:31:00 +110038#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010039
Michael Ellerman11df1f02009-01-19 11:31:00 +110040#ifndef arch_setup_msi_irqs
Thomas Gleixner1525bf02010-10-06 16:05:35 -040041# define arch_setup_msi_irqs default_setup_msi_irqs
42# define HAVE_DEFAULT_MSI_SETUP_IRQS
43#endif
44
45#ifdef HAVE_DEFAULT_MSI_SETUP_IRQS
46int default_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010047{
48 struct msi_desc *entry;
49 int ret;
50
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040051 /*
52 * If an architecture wants to support multiple MSI, it needs to
53 * override arch_setup_msi_irqs()
54 */
55 if (type == PCI_CAP_ID_MSI && nvec > 1)
56 return 1;
57
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010058 list_for_each_entry(entry, &dev->msi_list, list) {
59 ret = arch_setup_msi_irq(dev, entry);
Michael Ellermanb5fbf532009-02-11 22:27:02 +110060 if (ret < 0)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010061 return ret;
Michael Ellermanb5fbf532009-02-11 22:27:02 +110062 if (ret > 0)
63 return -ENOSPC;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010064 }
65
66 return 0;
67}
Michael Ellerman11df1f02009-01-19 11:31:00 +110068#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010069
Michael Ellerman11df1f02009-01-19 11:31:00 +110070#ifndef arch_teardown_msi_irqs
Thomas Gleixner1525bf02010-10-06 16:05:35 -040071# define arch_teardown_msi_irqs default_teardown_msi_irqs
72# define HAVE_DEFAULT_MSI_TEARDOWN_IRQS
73#endif
74
75#ifdef HAVE_DEFAULT_MSI_TEARDOWN_IRQS
76void default_teardown_msi_irqs(struct pci_dev *dev)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010077{
78 struct msi_desc *entry;
79
80 list_for_each_entry(entry, &dev->msi_list, list) {
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040081 int i, nvec;
82 if (entry->irq == 0)
83 continue;
84 nvec = 1 << entry->msi_attrib.multiple;
85 for (i = 0; i < nvec; i++)
86 arch_teardown_msi_irq(entry->irq + i);
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010087 }
88}
Michael Ellerman11df1f02009-01-19 11:31:00 +110089#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010090
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -050091#ifndef arch_restore_msi_irqs
92# define arch_restore_msi_irqs default_restore_msi_irqs
93# define HAVE_DEFAULT_MSI_RESTORE_IRQS
94#endif
95
96#ifdef HAVE_DEFAULT_MSI_RESTORE_IRQS
97void default_restore_msi_irqs(struct pci_dev *dev, int irq)
98{
99 struct msi_desc *entry;
100
101 entry = NULL;
102 if (dev->msix_enabled) {
103 list_for_each_entry(entry, &dev->msi_list, list) {
104 if (irq == entry->irq)
105 break;
106 }
107 } else if (dev->msi_enabled) {
108 entry = irq_get_msi_desc(irq);
109 }
110
111 if (entry)
112 write_msi_msg(irq, &entry->msg);
113}
114#endif
115
Gavin Shane375b562013-04-04 16:54:30 +0000116static void msi_set_enable(struct pci_dev *dev, int enable)
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800117{
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800118 u16 control;
119
Gavin Shane375b562013-04-04 16:54:30 +0000120 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600121 control &= ~PCI_MSI_FLAGS_ENABLE;
122 if (enable)
123 control |= PCI_MSI_FLAGS_ENABLE;
Gavin Shane375b562013-04-04 16:54:30 +0000124 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
Hidetoshi Seto5ca5c022008-05-19 13:48:17 +0900125}
126
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800127static void msix_set_enable(struct pci_dev *dev, int enable)
128{
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800129 u16 control;
130
Gavin Shane375b562013-04-04 16:54:30 +0000131 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
132 control &= ~PCI_MSIX_FLAGS_ENABLE;
133 if (enable)
134 control |= PCI_MSIX_FLAGS_ENABLE;
135 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800136}
137
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500138static inline __attribute_const__ u32 msi_mask(unsigned x)
139{
Matthew Wilcox0b49ec32009-02-08 20:27:47 -0700140 /* Don't shift by >= width of type */
141 if (x >= 5)
142 return 0xffffffff;
143 return (1 << (1 << x)) - 1;
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500144}
145
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400146static inline __attribute_const__ u32 msi_capable_mask(u16 control)
Mitch Williams988cbb12007-03-30 11:54:08 -0700147{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400148 return msi_mask((control >> 1) & 7);
149}
Mitch Williams988cbb12007-03-30 11:54:08 -0700150
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400151static inline __attribute_const__ u32 msi_enabled_mask(u16 control)
152{
153 return msi_mask((control >> 4) & 7);
Mitch Williams988cbb12007-03-30 11:54:08 -0700154}
155
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600156/*
157 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
158 * mask all MSI interrupts by clearing the MSI enable bit does not work
159 * reliably as devices without an INTx disable bit will then generate a
160 * level IRQ which will never be cleared.
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600161 */
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900162static u32 __msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400164 u32 mask_bits = desc->masked;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400166 if (!desc->msi_attrib.maskbit)
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900167 return 0;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400168
169 mask_bits &= ~mask;
170 mask_bits |= flag;
171 pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900172
173 return mask_bits;
174}
175
176static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
177{
178 desc->masked = __msi_mask_irq(desc, mask, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400179}
180
181/*
182 * This internal function does not flush PCI writes to the device.
183 * All users must ensure that they read from the device before either
184 * assuming that the device state is up to date, or returning out of this
185 * file. This saves a few milliseconds when initialising devices with lots
186 * of MSI-X interrupts.
187 */
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900188static u32 __msix_mask_irq(struct msi_desc *desc, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400189{
190 u32 mask_bits = desc->masked;
191 unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900192 PCI_MSIX_ENTRY_VECTOR_CTRL;
Sheng Yang8d805282010-11-11 15:46:55 +0800193 mask_bits &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT;
194 if (flag)
195 mask_bits |= PCI_MSIX_ENTRY_CTRL_MASKBIT;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400196 writel(mask_bits, desc->mask_base + offset);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900197
198 return mask_bits;
199}
200
201static void msix_mask_irq(struct msi_desc *desc, u32 flag)
202{
203 desc->masked = __msix_mask_irq(desc, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400204}
205
Jan Glauber9a4da8a2012-11-29 13:05:05 +0100206#ifdef CONFIG_GENERIC_HARDIRQS
207
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200208static void msi_set_mask_bit(struct irq_data *data, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400209{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200210 struct msi_desc *desc = irq_data_get_msi(data);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400211
212 if (desc->msi_attrib.is_msix) {
213 msix_mask_irq(desc, flag);
214 readl(desc->mask_base); /* Flush write to device */
Matthew Wilcox24d27552009-03-17 08:54:06 -0400215 } else {
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200216 unsigned offset = data->irq - desc->dev->irq;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400217 msi_mask_irq(desc, 1 << offset, flag << offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 }
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400219}
220
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200221void mask_msi_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400222{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200223 msi_set_mask_bit(data, 1);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400224}
225
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200226void unmask_msi_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400227{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200228 msi_set_mask_bit(data, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229}
230
Jan Glauber9a4da8a2012-11-29 13:05:05 +0100231#endif /* CONFIG_GENERIC_HARDIRQS */
232
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200233void __read_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700234{
Ben Hutchings30da5522010-07-23 14:56:28 +0100235 BUG_ON(entry->dev->current_state != PCI_D0);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700236
Ben Hutchings30da5522010-07-23 14:56:28 +0100237 if (entry->msi_attrib.is_msix) {
238 void __iomem *base = entry->mask_base +
239 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
240
241 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
242 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
243 msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
244 } else {
245 struct pci_dev *dev = entry->dev;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600246 int pos = dev->msi_cap;
Ben Hutchings30da5522010-07-23 14:56:28 +0100247 u16 data;
248
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600249 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
250 &msg->address_lo);
Ben Hutchings30da5522010-07-23 14:56:28 +0100251 if (entry->msi_attrib.is_64) {
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600252 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
253 &msg->address_hi);
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600254 pci_read_config_word(dev, pos + PCI_MSI_DATA_64, &data);
Ben Hutchings30da5522010-07-23 14:56:28 +0100255 } else {
256 msg->address_hi = 0;
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600257 pci_read_config_word(dev, pos + PCI_MSI_DATA_32, &data);
Ben Hutchings30da5522010-07-23 14:56:28 +0100258 }
259 msg->data = data;
260 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700261}
262
Yinghai Lu3145e942008-12-05 18:58:34 -0800263void read_msi_msg(unsigned int irq, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700264{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200265 struct msi_desc *entry = irq_get_msi_desc(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -0800266
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200267 __read_msi_msg(entry, msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800268}
269
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200270void __get_cached_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Ben Hutchings30da5522010-07-23 14:56:28 +0100271{
Ben Hutchings30da5522010-07-23 14:56:28 +0100272 /* Assert that the cache is valid, assuming that
273 * valid messages are not all-zeroes. */
274 BUG_ON(!(entry->msg.address_hi | entry->msg.address_lo |
275 entry->msg.data));
276
277 *msg = entry->msg;
278}
279
280void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg)
281{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200282 struct msi_desc *entry = irq_get_msi_desc(irq);
Ben Hutchings30da5522010-07-23 14:56:28 +0100283
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200284 __get_cached_msi_msg(entry, msg);
Ben Hutchings30da5522010-07-23 14:56:28 +0100285}
286
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200287void __write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Yinghai Lu3145e942008-12-05 18:58:34 -0800288{
Ben Hutchingsfcd097f2010-06-17 20:16:36 +0100289 if (entry->dev->current_state != PCI_D0) {
290 /* Don't touch the hardware now */
291 } else if (entry->msi_attrib.is_msix) {
Matthew Wilcox24d27552009-03-17 08:54:06 -0400292 void __iomem *base;
293 base = entry->mask_base +
294 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
295
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900296 writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
297 writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
298 writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400299 } else {
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700300 struct pci_dev *dev = entry->dev;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600301 int pos = dev->msi_cap;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400302 u16 msgctl;
303
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600304 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400305 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
306 msgctl |= entry->msi_attrib.multiple << 4;
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600307 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, msgctl);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700308
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600309 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
310 msg->address_lo);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700311 if (entry->msi_attrib.is_64) {
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600312 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
313 msg->address_hi);
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600314 pci_write_config_word(dev, pos + PCI_MSI_DATA_64,
315 msg->data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700316 } else {
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600317 pci_write_config_word(dev, pos + PCI_MSI_DATA_32,
318 msg->data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700319 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700320 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700321 entry->msg = *msg;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700322}
323
Yinghai Lu3145e942008-12-05 18:58:34 -0800324void write_msi_msg(unsigned int irq, struct msi_msg *msg)
325{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200326 struct msi_desc *entry = irq_get_msi_desc(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -0800327
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200328 __write_msi_msg(entry, msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800329}
330
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900331static void free_msi_irqs(struct pci_dev *dev)
332{
333 struct msi_desc *entry, *tmp;
334
335 list_for_each_entry(entry, &dev->msi_list, list) {
336 int i, nvec;
337 if (!entry->irq)
338 continue;
339 nvec = 1 << entry->msi_attrib.multiple;
Jan Glauber9a4da8a2012-11-29 13:05:05 +0100340#ifdef CONFIG_GENERIC_HARDIRQS
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900341 for (i = 0; i < nvec; i++)
342 BUG_ON(irq_has_action(entry->irq + i));
Jan Glauber9a4da8a2012-11-29 13:05:05 +0100343#endif
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900344 }
345
346 arch_teardown_msi_irqs(dev);
347
348 list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
349 if (entry->msi_attrib.is_msix) {
350 if (list_is_last(&entry->list, &dev->msi_list))
351 iounmap(entry->mask_base);
352 }
Neil Horman424eb392012-01-03 10:29:54 -0500353
354 /*
355 * Its possible that we get into this path
356 * When populate_msi_sysfs fails, which means the entries
357 * were not registered with sysfs. In that case don't
358 * unregister them.
359 */
360 if (entry->kobj.parent) {
361 kobject_del(&entry->kobj);
362 kobject_put(&entry->kobj);
363 }
364
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900365 list_del(&entry->list);
366 kfree(entry);
367 }
368}
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900369
Matthew Wilcox379f5322009-03-17 08:54:07 -0400370static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371{
Matthew Wilcox379f5322009-03-17 08:54:07 -0400372 struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
373 if (!desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 return NULL;
375
Matthew Wilcox379f5322009-03-17 08:54:07 -0400376 INIT_LIST_HEAD(&desc->list);
377 desc->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378
Matthew Wilcox379f5322009-03-17 08:54:07 -0400379 return desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380}
381
David Millerba698ad2007-10-25 01:16:30 -0700382static void pci_intx_for_msi(struct pci_dev *dev, int enable)
383{
384 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
385 pci_intx(dev, enable);
386}
387
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100388static void __pci_restore_msi_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800389{
Shaohua Li41017f02006-02-08 17:11:38 +0800390 u16 control;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700391 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800392
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800393 if (!dev->msi_enabled)
394 return;
395
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200396 entry = irq_get_msi_desc(dev->irq);
Shaohua Li41017f02006-02-08 17:11:38 +0800397
David Millerba698ad2007-10-25 01:16:30 -0700398 pci_intx_for_msi(dev, 0);
Gavin Shane375b562013-04-04 16:54:30 +0000399 msi_set_enable(dev, 0);
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500400 arch_restore_msi_irqs(dev, dev->irq);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700401
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600402 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400403 msi_mask_irq(entry, msi_capable_mask(control), entry->masked);
Jesse Barnesabad2ec2008-08-07 08:52:37 -0700404 control &= ~PCI_MSI_FLAGS_QSIZE;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400405 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600406 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100407}
408
409static void __pci_restore_msix_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800410{
Shaohua Li41017f02006-02-08 17:11:38 +0800411 struct msi_desc *entry;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700412 u16 control;
Shaohua Li41017f02006-02-08 17:11:38 +0800413
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700414 if (!dev->msix_enabled)
415 return;
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700416 BUG_ON(list_empty(&dev->msi_list));
Hidetoshi Seto9cc8d542009-08-06 11:32:04 +0900417 entry = list_first_entry(&dev->msi_list, struct msi_desc, list);
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600418 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700419
Shaohua Li41017f02006-02-08 17:11:38 +0800420 /* route the table */
David Millerba698ad2007-10-25 01:16:30 -0700421 pci_intx_for_msi(dev, 0);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700422 control |= PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600423 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800424
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000425 list_for_each_entry(entry, &dev->msi_list, list) {
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500426 arch_restore_msi_irqs(dev, entry->irq);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400427 msix_mask_irq(entry, entry->masked);
Shaohua Li41017f02006-02-08 17:11:38 +0800428 }
Shaohua Li41017f02006-02-08 17:11:38 +0800429
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700430 control &= ~PCI_MSIX_FLAGS_MASKALL;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600431 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800432}
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100433
434void pci_restore_msi_state(struct pci_dev *dev)
435{
436 __pci_restore_msi_state(dev);
437 __pci_restore_msix_state(dev);
438}
Linas Vepstas94688cf2007-11-07 15:43:59 -0600439EXPORT_SYMBOL_GPL(pci_restore_msi_state);
Shaohua Li41017f02006-02-08 17:11:38 +0800440
Neil Hormanda8d1c82011-10-06 14:08:18 -0400441
442#define to_msi_attr(obj) container_of(obj, struct msi_attribute, attr)
443#define to_msi_desc(obj) container_of(obj, struct msi_desc, kobj)
444
445struct msi_attribute {
446 struct attribute attr;
447 ssize_t (*show)(struct msi_desc *entry, struct msi_attribute *attr,
448 char *buf);
449 ssize_t (*store)(struct msi_desc *entry, struct msi_attribute *attr,
450 const char *buf, size_t count);
451};
452
453static ssize_t show_msi_mode(struct msi_desc *entry, struct msi_attribute *atr,
454 char *buf)
455{
456 return sprintf(buf, "%s\n", entry->msi_attrib.is_msix ? "msix" : "msi");
457}
458
459static ssize_t msi_irq_attr_show(struct kobject *kobj,
460 struct attribute *attr, char *buf)
461{
462 struct msi_attribute *attribute = to_msi_attr(attr);
463 struct msi_desc *entry = to_msi_desc(kobj);
464
465 if (!attribute->show)
466 return -EIO;
467
468 return attribute->show(entry, attribute, buf);
469}
470
471static const struct sysfs_ops msi_irq_sysfs_ops = {
472 .show = msi_irq_attr_show,
473};
474
475static struct msi_attribute mode_attribute =
476 __ATTR(mode, S_IRUGO, show_msi_mode, NULL);
477
478
479struct attribute *msi_irq_default_attrs[] = {
480 &mode_attribute.attr,
481 NULL
482};
483
484void msi_kobj_release(struct kobject *kobj)
485{
486 struct msi_desc *entry = to_msi_desc(kobj);
487
488 pci_dev_put(entry->dev);
489}
490
491static struct kobj_type msi_irq_ktype = {
492 .release = msi_kobj_release,
493 .sysfs_ops = &msi_irq_sysfs_ops,
494 .default_attrs = msi_irq_default_attrs,
495};
496
497static int populate_msi_sysfs(struct pci_dev *pdev)
498{
499 struct msi_desc *entry;
500 struct kobject *kobj;
501 int ret;
502 int count = 0;
503
504 pdev->msi_kset = kset_create_and_add("msi_irqs", NULL, &pdev->dev.kobj);
505 if (!pdev->msi_kset)
506 return -ENOMEM;
507
508 list_for_each_entry(entry, &pdev->msi_list, list) {
509 kobj = &entry->kobj;
510 kobj->kset = pdev->msi_kset;
511 pci_dev_get(pdev);
512 ret = kobject_init_and_add(kobj, &msi_irq_ktype, NULL,
513 "%u", entry->irq);
514 if (ret)
515 goto out_unroll;
516
517 count++;
518 }
519
520 return 0;
521
522out_unroll:
523 list_for_each_entry(entry, &pdev->msi_list, list) {
524 if (!count)
525 break;
526 kobject_del(&entry->kobj);
527 kobject_put(&entry->kobj);
528 count--;
529 }
530 return ret;
531}
532
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533/**
534 * msi_capability_init - configure device's MSI capability structure
535 * @dev: pointer to the pci_dev data structure of MSI device function
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400536 * @nvec: number of interrupts to allocate
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400538 * Setup the MSI capability structure of the device with the requested
539 * number of interrupts. A return value of zero indicates the successful
540 * setup of an entry with the new MSI irq. A negative return value indicates
541 * an error, and a positive return value indicates the number of interrupts
542 * which could have been allocated.
543 */
544static int msi_capability_init(struct pci_dev *dev, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545{
546 struct msi_desc *entry;
Gavin Shanf4651362013-04-04 16:54:32 +0000547 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 u16 control;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400549 unsigned mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550
Gavin Shane375b562013-04-04 16:54:30 +0000551 msi_set_enable(dev, 0); /* Disable MSI during set up */
Matthew Wilcox110828c2009-06-16 06:31:45 -0600552
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600553 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 /* MSI Entry Initialization */
Matthew Wilcox379f5322009-03-17 08:54:07 -0400555 entry = alloc_msi_entry(dev);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700556 if (!entry)
557 return -ENOMEM;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700558
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900559 entry->msi_attrib.is_msix = 0;
Bjorn Helgaas4987ce82013-04-17 17:42:30 -0600560 entry->msi_attrib.is_64 = !!(control & PCI_MSI_FLAGS_64BIT);
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900561 entry->msi_attrib.entry_nr = 0;
Bjorn Helgaas4987ce82013-04-17 17:42:30 -0600562 entry->msi_attrib.maskbit = !!(control & PCI_MSI_FLAGS_MASKBIT);
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900563 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
Gavin Shanf4651362013-04-04 16:54:32 +0000564 entry->msi_attrib.pos = dev->msi_cap;
Hidetoshi Seto0db29af2008-12-24 17:27:04 +0900565
Bjorn Helgaas78b5a312013-04-17 17:58:47 -0600566 entry->mask_pos = dev->msi_cap + (control & PCI_MSI_FLAGS_64BIT) ?
567 PCI_MSI_MASK_64 : PCI_MSI_MASK_32;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400568 /* All MSIs are unmasked by default, Mask them all */
569 if (entry->msi_attrib.maskbit)
570 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
571 mask = msi_capable_mask(control);
572 msi_mask_irq(entry, mask, mask);
573
Eric W. Biederman0dd11f92007-06-01 00:46:32 -0700574 list_add_tail(&entry->list, &dev->msi_list);
Michael Ellerman9c831332007-04-18 19:39:21 +1000575
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576 /* Configure MSI capability structure */
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400577 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000578 if (ret) {
Hidetoshi Seto7ba19302009-06-23 17:39:27 +0900579 msi_mask_irq(entry, mask, ~mask);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900580 free_msi_irqs(dev);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000581 return ret;
Mark Maulefd58e552006-04-10 21:17:48 -0500582 }
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700583
Neil Hormanda8d1c82011-10-06 14:08:18 -0400584 ret = populate_msi_sysfs(dev);
585 if (ret) {
586 msi_mask_irq(entry, mask, ~mask);
587 free_msi_irqs(dev);
588 return ret;
589 }
590
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 /* Set MSI enabled bits */
David Millerba698ad2007-10-25 01:16:30 -0700592 pci_intx_for_msi(dev, 0);
Gavin Shane375b562013-04-04 16:54:30 +0000593 msi_set_enable(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800594 dev->msi_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595
Michael Ellerman7fe37302007-04-18 19:39:21 +1000596 dev->irq = entry->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 return 0;
598}
599
Gavin Shan520fe9d2013-04-04 16:54:33 +0000600static void __iomem *msix_map_region(struct pci_dev *dev, unsigned nr_entries)
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900601{
Kenji Kaneshige4302e0f2010-06-17 10:42:44 +0900602 resource_size_t phys_addr;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900603 u32 table_offset;
604 u8 bir;
605
Bjorn Helgaas909094c2013-04-17 17:43:40 -0600606 pci_read_config_dword(dev, dev->msix_cap + PCI_MSIX_TABLE,
607 &table_offset);
Bjorn Helgaas4d187602013-04-17 18:10:07 -0600608 bir = (u8)(table_offset & PCI_MSIX_TABLE_BIR);
609 table_offset &= PCI_MSIX_TABLE_OFFSET;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900610 phys_addr = pci_resource_start(dev, bir) + table_offset;
611
612 return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
613}
614
Gavin Shan520fe9d2013-04-04 16:54:33 +0000615static int msix_setup_entries(struct pci_dev *dev, void __iomem *base,
616 struct msix_entry *entries, int nvec)
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900617{
618 struct msi_desc *entry;
619 int i;
620
621 for (i = 0; i < nvec; i++) {
622 entry = alloc_msi_entry(dev);
623 if (!entry) {
624 if (!i)
625 iounmap(base);
626 else
627 free_msi_irqs(dev);
628 /* No enough memory. Don't try again */
629 return -ENOMEM;
630 }
631
632 entry->msi_attrib.is_msix = 1;
633 entry->msi_attrib.is_64 = 1;
634 entry->msi_attrib.entry_nr = entries[i].entry;
635 entry->msi_attrib.default_irq = dev->irq;
Gavin Shan520fe9d2013-04-04 16:54:33 +0000636 entry->msi_attrib.pos = dev->msix_cap;
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900637 entry->mask_base = base;
638
639 list_add_tail(&entry->list, &dev->msi_list);
640 }
641
642 return 0;
643}
644
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900645static void msix_program_entries(struct pci_dev *dev,
Gavin Shan520fe9d2013-04-04 16:54:33 +0000646 struct msix_entry *entries)
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900647{
648 struct msi_desc *entry;
649 int i = 0;
650
651 list_for_each_entry(entry, &dev->msi_list, list) {
652 int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE +
653 PCI_MSIX_ENTRY_VECTOR_CTRL;
654
655 entries[i].vector = entry->irq;
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200656 irq_set_msi_desc(entry->irq, entry);
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900657 entry->masked = readl(entry->mask_base + offset);
658 msix_mask_irq(entry, 1);
659 i++;
660 }
661}
662
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663/**
664 * msix_capability_init - configure device's MSI-X capability
665 * @dev: pointer to the pci_dev data structure of MSI-X device function
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700666 * @entries: pointer to an array of struct msix_entry entries
667 * @nvec: number of @entries
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600669 * Setup the MSI-X capability structure of device function with a
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700670 * single MSI-X irq. A return of zero indicates the successful setup of
671 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 **/
673static int msix_capability_init(struct pci_dev *dev,
674 struct msix_entry *entries, int nvec)
675{
Gavin Shan520fe9d2013-04-04 16:54:33 +0000676 int ret;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900677 u16 control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 void __iomem *base;
679
Gavin Shan520fe9d2013-04-04 16:54:33 +0000680 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700681
682 /* Ensure MSI-X is disabled while it is set up */
683 control &= ~PCI_MSIX_FLAGS_ENABLE;
Gavin Shan520fe9d2013-04-04 16:54:33 +0000684 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700685
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 /* Request & Map MSI-X table region */
Bjorn Helgaas527eee22013-04-17 17:44:48 -0600687 base = msix_map_region(dev, msix_table_size(control));
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900688 if (!base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 return -ENOMEM;
690
Gavin Shan520fe9d2013-04-04 16:54:33 +0000691 ret = msix_setup_entries(dev, base, entries, nvec);
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900692 if (ret)
693 return ret;
Michael Ellerman9c831332007-04-18 19:39:21 +1000694
695 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900696 if (ret)
697 goto error;
Michael Ellerman9c831332007-04-18 19:39:21 +1000698
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700699 /*
700 * Some devices require MSI-X to be enabled before we can touch the
701 * MSI-X registers. We need to mask all the vectors to prevent
702 * interrupts coming in before they're fully set up.
703 */
704 control |= PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE;
Gavin Shan520fe9d2013-04-04 16:54:33 +0000705 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700706
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900707 msix_program_entries(dev, entries);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700708
Neil Hormanda8d1c82011-10-06 14:08:18 -0400709 ret = populate_msi_sysfs(dev);
710 if (ret) {
711 ret = 0;
712 goto error;
713 }
714
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700715 /* Set MSI-X enabled bits and unmask the function */
David Millerba698ad2007-10-25 01:16:30 -0700716 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800717 dev->msix_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700719 control &= ~PCI_MSIX_FLAGS_MASKALL;
Gavin Shan520fe9d2013-04-04 16:54:33 +0000720 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
Matthew Wilcox8d181012009-05-08 07:13:33 -0600721
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 return 0;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900723
724error:
725 if (ret < 0) {
726 /*
727 * If we had some success, report the number of irqs
728 * we succeeded in setting up.
729 */
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900730 struct msi_desc *entry;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900731 int avail = 0;
732
733 list_for_each_entry(entry, &dev->msi_list, list) {
734 if (entry->irq != 0)
735 avail++;
736 }
737 if (avail != 0)
738 ret = avail;
739 }
740
741 free_msi_irqs(dev);
742
743 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744}
745
746/**
Michael Ellerman17bbc122007-04-05 17:19:07 +1000747 * pci_msi_check_device - check whether MSI may be enabled on a device
Brice Goglin24334a12006-08-31 01:55:07 -0400748 * @dev: pointer to the pci_dev data structure of MSI device function
Michael Ellermanc9953a72007-04-05 17:19:08 +1000749 * @nvec: how many MSIs have been requested ?
Michael Ellermanb1e23032007-03-22 21:51:39 +1100750 * @type: are we checking for MSI or MSI-X ?
Brice Goglin24334a12006-08-31 01:55:07 -0400751 *
Brice Goglin0306ebf2006-10-05 10:24:31 +0200752 * Look at global flags, the device itself, and its parent busses
Michael Ellerman17bbc122007-04-05 17:19:07 +1000753 * to determine if MSI/-X are supported for the device. If MSI/-X is
754 * supported return 0, else return an error code.
Brice Goglin24334a12006-08-31 01:55:07 -0400755 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900756static int pci_msi_check_device(struct pci_dev *dev, int nvec, int type)
Brice Goglin24334a12006-08-31 01:55:07 -0400757{
758 struct pci_bus *bus;
Michael Ellermanc9953a72007-04-05 17:19:08 +1000759 int ret;
Brice Goglin24334a12006-08-31 01:55:07 -0400760
Brice Goglin0306ebf2006-10-05 10:24:31 +0200761 /* MSI must be globally enabled and supported by the device */
Brice Goglin24334a12006-08-31 01:55:07 -0400762 if (!pci_msi_enable || !dev || dev->no_msi)
763 return -EINVAL;
764
Michael Ellerman314e77b2007-04-05 17:19:12 +1000765 /*
766 * You can't ask to have 0 or less MSIs configured.
767 * a) it's stupid ..
768 * b) the list manipulation code assumes nvec >= 1.
769 */
770 if (nvec < 1)
771 return -ERANGE;
772
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900773 /*
774 * Any bridge which does NOT route MSI transactions from its
775 * secondary bus to its primary bus must set NO_MSI flag on
Brice Goglin0306ebf2006-10-05 10:24:31 +0200776 * the secondary pci_bus.
777 * We expect only arch-specific PCI host bus controller driver
778 * or quirks for specific PCI bridges to be setting NO_MSI.
779 */
Brice Goglin24334a12006-08-31 01:55:07 -0400780 for (bus = dev->bus; bus; bus = bus->parent)
781 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
782 return -EINVAL;
783
Michael Ellermanc9953a72007-04-05 17:19:08 +1000784 ret = arch_msi_check_device(dev, nvec, type);
785 if (ret)
786 return ret;
787
Brice Goglin24334a12006-08-31 01:55:07 -0400788 return 0;
789}
790
791/**
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400792 * pci_enable_msi_block - configure device's MSI capability structure
793 * @dev: device to configure
794 * @nvec: number of interrupts to configure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400796 * Allocate IRQs for a device with the MSI capability.
797 * This function returns a negative errno if an error occurs. If it
798 * is unable to allocate the number of interrupts requested, it returns
799 * the number of interrupts it might be able to allocate. If it successfully
800 * allocates at least the number of interrupts requested, it returns 0 and
801 * updates the @dev's irq member to the lowest new interrupt number; the
802 * other interrupt numbers allocated to this device are consecutive.
803 */
804int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805{
Gavin Shanf4651362013-04-04 16:54:32 +0000806 int status, maxvec;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400807 u16 msgctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808
Gavin Shanf4651362013-04-04 16:54:32 +0000809 if (!dev->msi_cap)
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400810 return -EINVAL;
Gavin Shanf4651362013-04-04 16:54:32 +0000811
812 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &msgctl);
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400813 maxvec = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
814 if (nvec > maxvec)
815 return maxvec;
816
817 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellermanc9953a72007-04-05 17:19:08 +1000818 if (status)
819 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700821 WARN_ON(!!dev->msi_enabled);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400823 /* Check whether driver already requested MSI-X irqs */
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800824 if (dev->msix_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600825 dev_info(&dev->dev, "can't enable MSI "
826 "(MSI-X already enabled)\n");
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800827 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828 }
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400829
830 status = msi_capability_init(dev, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 return status;
832}
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400833EXPORT_SYMBOL(pci_enable_msi_block);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834
Alexander Gordeev08261d82012-11-19 16:02:10 +0100835int pci_enable_msi_block_auto(struct pci_dev *dev, unsigned int *maxvec)
836{
Gavin Shanf4651362013-04-04 16:54:32 +0000837 int ret, nvec;
Alexander Gordeev08261d82012-11-19 16:02:10 +0100838 u16 msgctl;
839
Gavin Shanf4651362013-04-04 16:54:32 +0000840 if (!dev->msi_cap)
Alexander Gordeev08261d82012-11-19 16:02:10 +0100841 return -EINVAL;
842
Gavin Shanf4651362013-04-04 16:54:32 +0000843 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &msgctl);
Alexander Gordeev08261d82012-11-19 16:02:10 +0100844 ret = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
845
846 if (maxvec)
847 *maxvec = ret;
848
849 do {
850 nvec = ret;
851 ret = pci_enable_msi_block(dev, nvec);
852 } while (ret > 0);
853
854 if (ret < 0)
855 return ret;
856 return nvec;
857}
858EXPORT_SYMBOL(pci_enable_msi_block_auto);
859
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400860void pci_msi_shutdown(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400862 struct msi_desc *desc;
863 u32 mask;
864 u16 ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100866 if (!pci_msi_enable || !dev || !dev->msi_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700867 return;
868
Matthew Wilcox110828c2009-06-16 06:31:45 -0600869 BUG_ON(list_empty(&dev->msi_list));
870 desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600871
Gavin Shane375b562013-04-04 16:54:30 +0000872 msi_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -0700873 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800874 dev->msi_enabled = 0;
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700875
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900876 /* Return the device with MSI unmasked as initial states */
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600877 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &ctrl);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400878 mask = msi_capable_mask(ctrl);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900879 /* Keep cached state to be restored */
880 __msi_mask_irq(desc, mask, ~mask);
Michael Ellermane387b9e2007-03-22 21:51:27 +1100881
882 /* Restore dev->irq to its default pin-assertion irq */
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400883 dev->irq = desc->msi_attrib.default_irq;
Yinghai Lud52877c2008-04-23 14:58:09 -0700884}
Matthew Wilcox24d27552009-03-17 08:54:06 -0400885
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900886void pci_disable_msi(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700887{
Yinghai Lud52877c2008-04-23 14:58:09 -0700888 if (!pci_msi_enable || !dev || !dev->msi_enabled)
889 return;
890
891 pci_msi_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900892 free_msi_irqs(dev);
Neil Hormanda8d1c82011-10-06 14:08:18 -0400893 kset_unregister(dev->msi_kset);
894 dev->msi_kset = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100896EXPORT_SYMBOL(pci_disable_msi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898/**
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100899 * pci_msix_table_size - return the number of device's MSI-X table entries
900 * @dev: pointer to the pci_dev data structure of MSI-X device function
901 */
902int pci_msix_table_size(struct pci_dev *dev)
903{
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100904 u16 control;
905
Gavin Shan520fe9d2013-04-04 16:54:33 +0000906 if (!dev->msix_cap)
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100907 return 0;
908
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600909 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
Bjorn Helgaas527eee22013-04-17 17:44:48 -0600910 return msix_table_size(control);
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100911}
912
913/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 * pci_enable_msix - configure device's MSI-X capability structure
915 * @dev: pointer to the pci_dev data structure of MSI-X device function
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700916 * @entries: pointer to an array of MSI-X entries
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700917 * @nvec: number of MSI-X irqs requested for allocation by device driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 *
919 * Setup the MSI-X capability structure of device function with the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700920 * of requested irqs upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 * MSI-X mode enabled on its hardware device function. A return of zero
922 * indicates the successful configuration of MSI-X capability structure
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700923 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924 * Or a return of > 0 indicates that driver request is exceeding the number
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300925 * of irqs or MSI-X vectors available. Driver should use the returned value to
926 * re-send its request.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900928int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929{
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100930 int status, nr_entries;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700931 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932
Gavin Shancdf1fd42013-04-04 16:54:31 +0000933 if (!entries || !dev->msix_cap)
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900934 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935
Michael Ellermanc9953a72007-04-05 17:19:08 +1000936 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
937 if (status)
938 return status;
939
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100940 nr_entries = pci_msix_table_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941 if (nvec > nr_entries)
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300942 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943
944 /* Check for any invalid entries */
945 for (i = 0; i < nvec; i++) {
946 if (entries[i].entry >= nr_entries)
947 return -EINVAL; /* invalid entry */
948 for (j = i + 1; j < nvec; j++) {
949 if (entries[i].entry == entries[j].entry)
950 return -EINVAL; /* duplicate entry */
951 }
952 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700953 WARN_ON(!!dev->msix_enabled);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700954
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700955 /* Check whether driver already requested for MSI irq */
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900956 if (dev->msi_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600957 dev_info(&dev->dev, "can't enable MSI-X "
958 "(MSI IRQ already assigned)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 return -EINVAL;
960 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 status = msix_capability_init(dev, entries, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962 return status;
963}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100964EXPORT_SYMBOL(pci_enable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900966void pci_msix_shutdown(struct pci_dev *dev)
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100967{
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900968 struct msi_desc *entry;
969
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100970 if (!pci_msi_enable || !dev || !dev->msix_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700971 return;
972
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900973 /* Return the device with MSI-X masked as initial states */
974 list_for_each_entry(entry, &dev->msi_list, list) {
975 /* Keep cached states to be restored */
976 __msix_mask_irq(entry, 1);
977 }
978
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800979 msix_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -0700980 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800981 dev->msix_enabled = 0;
Yinghai Lud52877c2008-04-23 14:58:09 -0700982}
Hidetoshi Setoc9018512009-08-06 11:31:27 +0900983
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900984void pci_disable_msix(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700985{
986 if (!pci_msi_enable || !dev || !dev->msix_enabled)
987 return;
988
989 pci_msix_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900990 free_msi_irqs(dev);
Neil Hormanda8d1c82011-10-06 14:08:18 -0400991 kset_unregister(dev->msi_kset);
992 dev->msi_kset = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100994EXPORT_SYMBOL(pci_disable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995
996/**
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700997 * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998 * @dev: pointer to the pci_dev data structure of MSI(X) device function
999 *
Steven Coleeaae4b32005-05-03 18:38:30 -06001000 * Being called during hotplug remove, from which the device function
Eric W. Biederman1ce03372006-10-04 02:16:41 -07001001 * is hot-removed. All previous assigned MSI/MSI-X irqs, if
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 * allocated for this device function, are reclaimed to unused state,
1003 * which may be used later on.
1004 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +09001005void msi_remove_pci_irq_vectors(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 if (!pci_msi_enable || !dev)
Hidetoshi Seto500559a2009-08-10 10:14:15 +09001008 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009
Hidetoshi Setof56e4482009-08-06 11:32:51 +09001010 if (dev->msi_enabled || dev->msix_enabled)
1011 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012}
1013
Matthew Wilcox309e57d2006-03-05 22:33:34 -07001014void pci_no_msi(void)
1015{
1016 pci_msi_enable = 0;
1017}
Michael Ellermanc9953a72007-04-05 17:19:08 +10001018
Andrew Patterson07ae95f2008-11-10 15:31:05 -07001019/**
1020 * pci_msi_enabled - is MSI enabled?
1021 *
1022 * Returns true if MSI has not been disabled by the command-line option
1023 * pci=nomsi.
1024 **/
1025int pci_msi_enabled(void)
1026{
1027 return pci_msi_enable;
1028}
1029EXPORT_SYMBOL(pci_msi_enabled);
1030
Michael Ellerman4aa9bc92007-04-05 17:19:10 +10001031void pci_msi_init_pci_dev(struct pci_dev *dev)
1032{
1033 INIT_LIST_HEAD(&dev->msi_list);
Eric W. Biedermand5dea7d2011-10-17 11:46:06 -07001034
1035 /* Disable the msi hardware to avoid screaming interrupts
1036 * during boot. This is the power on reset default so
1037 * usually this should be a noop.
1038 */
Gavin Shane375b562013-04-04 16:54:30 +00001039 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1040 if (dev->msi_cap)
1041 msi_set_enable(dev, 0);
1042
1043 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1044 if (dev->msix_cap)
1045 msix_set_enable(dev, 0);
Michael Ellerman4aa9bc92007-04-05 17:19:10 +10001046}