blob: 3d8f4f4cf32664c23b2815edfe021cee90ba98c4 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 *
25 * Authors:
26 * Eric Anholt <eric@anholt.net>
27 */
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/delay.h>
31#include "drmP.h"
32#include "drm.h"
33#include "drm_crtc.h"
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +080034#include "drm_edid.h"
Chris Wilsonea5b2132010-08-04 13:50:23 +010035#include "intel_drv.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "i915_drm.h"
37#include "i915_drv.h"
38#include "intel_sdvo_regs.h"
39
Zhenyu Wang14571b42010-03-30 14:06:33 +080040#define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
41#define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
42#define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
43#define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0)
44
45#define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
46 SDVO_TV_MASK)
47
48#define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
49#define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
Chris Wilson32aad862010-08-04 13:50:25 +010050#define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
Zhenyu Wang14571b42010-03-30 14:06:33 +080051
Jesse Barnes79e53942008-11-07 14:24:08 -080052
Chris Wilson2e88e402010-08-07 11:01:27 +010053static const char *tv_format_names[] = {
Zhao Yakuice6feab2009-08-24 13:50:26 +080054 "NTSC_M" , "NTSC_J" , "NTSC_443",
55 "PAL_B" , "PAL_D" , "PAL_G" ,
56 "PAL_H" , "PAL_I" , "PAL_M" ,
57 "PAL_N" , "PAL_NC" , "PAL_60" ,
58 "SECAM_B" , "SECAM_D" , "SECAM_G" ,
59 "SECAM_K" , "SECAM_K1", "SECAM_L" ,
60 "SECAM_60"
61};
62
63#define TV_FORMAT_NUM (sizeof(tv_format_names) / sizeof(*tv_format_names))
64
Chris Wilsonea5b2132010-08-04 13:50:23 +010065struct intel_sdvo {
66 struct intel_encoder base;
67
Keith Packardf9c10a92009-05-30 12:16:25 -070068 u8 slave_addr;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080069
70 /* Register for the SDVO device: SDVOB or SDVOC */
Eric Anholtc751ce42010-03-25 11:48:48 -070071 int sdvo_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -080072
Jesse Barnese2f0ba92009-02-02 15:11:52 -080073 /* Active outputs controlled by this SDVO output */
74 uint16_t controlled_output;
Jesse Barnes79e53942008-11-07 14:24:08 -080075
Jesse Barnese2f0ba92009-02-02 15:11:52 -080076 /*
77 * Capabilities of the SDVO device returned by
78 * i830_sdvo_get_capabilities()
79 */
Jesse Barnes79e53942008-11-07 14:24:08 -080080 struct intel_sdvo_caps caps;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080081
82 /* Pixel clock limitations reported by the SDVO device, in kHz */
Jesse Barnes79e53942008-11-07 14:24:08 -080083 int pixel_clock_min, pixel_clock_max;
84
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +080085 /*
86 * For multiple function SDVO device,
87 * this is for current attached outputs.
88 */
89 uint16_t attached_output;
90
Jesse Barnese2f0ba92009-02-02 15:11:52 -080091 /**
92 * This is set if we're going to treat the device as TV-out.
93 *
94 * While we have these nice friendly flags for output types that ought
95 * to decide this for us, the S-Video output on our HDMI+S-Video card
96 * shows up as RGB1 (VGA).
97 */
98 bool is_tv;
99
Zhao Yakuice6feab2009-08-24 13:50:26 +0800100 /* This is for current tv format name */
Chris Wilson40039752010-08-04 13:50:26 +0100101 int tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800102
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800103 /**
104 * This is set if we treat the device as HDMI, instead of DVI.
105 */
106 bool is_hdmi;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800107
Ma Ling7086c872009-05-13 11:20:06 +0800108 /**
Chris Wilson6c9547f2010-08-25 10:05:17 +0100109 * This is set if we detect output of sdvo device as LVDS and
110 * have a valid fixed mode to use with the panel.
Ma Ling7086c872009-05-13 11:20:06 +0800111 */
112 bool is_lvds;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800113
114 /**
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800115 * This is sdvo fixed pannel mode pointer
116 */
117 struct drm_display_mode *sdvo_lvds_fixed_mode;
118
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800119 /*
120 * supported encoding mode, used to determine whether HDMI is
121 * supported
122 */
123 struct intel_sdvo_encode encode;
124
Eric Anholtc751ce42010-03-25 11:48:48 -0700125 /* DDC bus used by this SDVO encoder */
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800126 uint8_t ddc_bus;
127
Keith Packard57cdaf92009-09-04 13:07:54 +0800128 /* Mac mini hack -- use the same DDC as the analog connector */
129 struct i2c_adapter *analog_ddc_bus;
130
Chris Wilson6c9547f2010-08-25 10:05:17 +0100131 /* Input timings for adjusted_mode */
132 struct intel_sdvo_dtd input_dtd;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800133};
134
135struct intel_sdvo_connector {
Chris Wilson615fb932010-08-04 13:50:24 +0100136 struct intel_connector base;
137
Zhenyu Wang14571b42010-03-30 14:06:33 +0800138 /* Mark the type of connector */
139 uint16_t output_flag;
140
141 /* This contains all current supported TV format */
Chris Wilson40039752010-08-04 13:50:26 +0100142 u8 tv_format_supported[TV_FORMAT_NUM];
Zhenyu Wang14571b42010-03-30 14:06:33 +0800143 int format_supported_num;
Chris Wilsonc5521702010-08-04 13:50:28 +0100144 struct drm_property *tv_format;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800145
Zhao Yakuib9219c52009-09-10 15:45:46 +0800146 /* add the property for the SDVO-TV */
Chris Wilsonc5521702010-08-04 13:50:28 +0100147 struct drm_property *left;
148 struct drm_property *right;
149 struct drm_property *top;
150 struct drm_property *bottom;
151 struct drm_property *hpos;
152 struct drm_property *vpos;
153 struct drm_property *contrast;
154 struct drm_property *saturation;
155 struct drm_property *hue;
156 struct drm_property *sharpness;
157 struct drm_property *flicker_filter;
158 struct drm_property *flicker_filter_adaptive;
159 struct drm_property *flicker_filter_2d;
160 struct drm_property *tv_chroma_filter;
161 struct drm_property *tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100162 struct drm_property *dot_crawl;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800163
164 /* add the property for the SDVO-TV/LVDS */
Chris Wilsonc5521702010-08-04 13:50:28 +0100165 struct drm_property *brightness;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800166
167 /* Add variable to record current setting for the above property */
168 u32 left_margin, right_margin, top_margin, bottom_margin;
Chris Wilsonc5521702010-08-04 13:50:28 +0100169
Zhao Yakuib9219c52009-09-10 15:45:46 +0800170 /* this is to get the range of margin.*/
171 u32 max_hscan, max_vscan;
172 u32 max_hpos, cur_hpos;
173 u32 max_vpos, cur_vpos;
174 u32 cur_brightness, max_brightness;
175 u32 cur_contrast, max_contrast;
176 u32 cur_saturation, max_saturation;
177 u32 cur_hue, max_hue;
Chris Wilsonc5521702010-08-04 13:50:28 +0100178 u32 cur_sharpness, max_sharpness;
179 u32 cur_flicker_filter, max_flicker_filter;
180 u32 cur_flicker_filter_adaptive, max_flicker_filter_adaptive;
181 u32 cur_flicker_filter_2d, max_flicker_filter_2d;
182 u32 cur_tv_chroma_filter, max_tv_chroma_filter;
183 u32 cur_tv_luma_filter, max_tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100184 u32 cur_dot_crawl, max_dot_crawl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800185};
186
Chris Wilsonea5b2132010-08-04 13:50:23 +0100187static struct intel_sdvo *enc_to_intel_sdvo(struct drm_encoder *encoder)
188{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100189 return container_of(encoder, struct intel_sdvo, base.base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100190}
191
Chris Wilson615fb932010-08-04 13:50:24 +0100192static struct intel_sdvo_connector *to_intel_sdvo_connector(struct drm_connector *connector)
193{
194 return container_of(to_intel_connector(connector), struct intel_sdvo_connector, base);
195}
196
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800197static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100198intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
Chris Wilson32aad862010-08-04 13:50:25 +0100199static bool
200intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
201 struct intel_sdvo_connector *intel_sdvo_connector,
202 int type);
203static bool
204intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
205 struct intel_sdvo_connector *intel_sdvo_connector);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800206
Jesse Barnes79e53942008-11-07 14:24:08 -0800207/**
208 * Writes the SDVOB or SDVOC with the given value, but always writes both
209 * SDVOB and SDVOC to work around apparent hardware issues (according to
210 * comments in the BIOS).
211 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100212static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800213{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100214 struct drm_device *dev = intel_sdvo->base.base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800215 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800216 u32 bval = val, cval = val;
217 int i;
218
Chris Wilsonea5b2132010-08-04 13:50:23 +0100219 if (intel_sdvo->sdvo_reg == PCH_SDVOB) {
220 I915_WRITE(intel_sdvo->sdvo_reg, val);
221 I915_READ(intel_sdvo->sdvo_reg);
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800222 return;
223 }
224
Chris Wilsonea5b2132010-08-04 13:50:23 +0100225 if (intel_sdvo->sdvo_reg == SDVOB) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800226 cval = I915_READ(SDVOC);
227 } else {
228 bval = I915_READ(SDVOB);
229 }
230 /*
231 * Write the registers twice for luck. Sometimes,
232 * writing them only once doesn't appear to 'stick'.
233 * The BIOS does this too. Yay, magic
234 */
235 for (i = 0; i < 2; i++)
236 {
237 I915_WRITE(SDVOB, bval);
238 I915_READ(SDVOB);
239 I915_WRITE(SDVOC, cval);
240 I915_READ(SDVOC);
241 }
242}
243
Chris Wilson32aad862010-08-04 13:50:25 +0100244static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
Jesse Barnes79e53942008-11-07 14:24:08 -0800245{
Chris Wilson32aad862010-08-04 13:50:25 +0100246 u8 out_buf[2] = { addr, 0 };
Jesse Barnes79e53942008-11-07 14:24:08 -0800247 u8 buf[2];
Jesse Barnes79e53942008-11-07 14:24:08 -0800248 struct i2c_msg msgs[] = {
249 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100250 .addr = intel_sdvo->slave_addr >> 1,
Jesse Barnes79e53942008-11-07 14:24:08 -0800251 .flags = 0,
252 .len = 1,
253 .buf = out_buf,
254 },
255 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100256 .addr = intel_sdvo->slave_addr >> 1,
Jesse Barnes79e53942008-11-07 14:24:08 -0800257 .flags = I2C_M_RD,
258 .len = 1,
259 .buf = buf,
260 }
261 };
Chris Wilson32aad862010-08-04 13:50:25 +0100262 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800263
Chris Wilsonea5b2132010-08-04 13:50:23 +0100264 if ((ret = i2c_transfer(intel_sdvo->base.i2c_bus, msgs, 2)) == 2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800265 {
266 *ch = buf[0];
267 return true;
268 }
269
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800270 DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
Jesse Barnes79e53942008-11-07 14:24:08 -0800271 return false;
272}
273
Chris Wilson32aad862010-08-04 13:50:25 +0100274static bool intel_sdvo_write_byte(struct intel_sdvo *intel_sdvo, int addr, u8 ch)
Jesse Barnes79e53942008-11-07 14:24:08 -0800275{
Chris Wilson32aad862010-08-04 13:50:25 +0100276 u8 out_buf[2] = { addr, ch };
Jesse Barnes79e53942008-11-07 14:24:08 -0800277 struct i2c_msg msgs[] = {
278 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100279 .addr = intel_sdvo->slave_addr >> 1,
Jesse Barnes79e53942008-11-07 14:24:08 -0800280 .flags = 0,
281 .len = 2,
282 .buf = out_buf,
283 }
284 };
285
Chris Wilson32aad862010-08-04 13:50:25 +0100286 return i2c_transfer(intel_sdvo->base.i2c_bus, msgs, 1) == 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800287}
288
289#define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
290/** Mapping of command numbers to names, for debug output */
Tobias Klauser005568b2009-02-09 22:02:42 +0100291static const struct _sdvo_cmd_name {
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800292 u8 cmd;
Chris Wilson2e88e402010-08-07 11:01:27 +0100293 const char *name;
Jesse Barnes79e53942008-11-07 14:24:08 -0800294} sdvo_cmd_names[] = {
295 SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
296 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
297 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
298 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
299 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
300 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
301 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
302 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
303 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
304 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
305 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
306 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
307 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
308 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
309 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
310 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
311 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
312 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
313 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
314 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
315 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
316 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
317 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
318 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
319 SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
320 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
321 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
322 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
323 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
324 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
325 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
326 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
327 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
328 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
329 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800330 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
331 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
332 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
333 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
Jesse Barnes79e53942008-11-07 14:24:08 -0800334 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800335 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
336 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
337 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
Chris Wilsonc5521702010-08-04 13:50:28 +0100338
Zhao Yakuib9219c52009-09-10 15:45:46 +0800339 /* Add the op code for SDVO enhancements */
Chris Wilsonc5521702010-08-04 13:50:28 +0100340 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
341 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
342 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
343 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
344 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
345 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
Zhao Yakuib9219c52009-09-10 15:45:46 +0800346 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
347 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
348 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
349 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
350 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
351 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
352 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
353 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
354 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
355 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
356 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
357 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
358 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
359 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
360 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
361 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
362 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
363 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
Chris Wilsonc5521702010-08-04 13:50:28 +0100364 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
365 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
366 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
367 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
368 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
369 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
370 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
371 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
372 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
373 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
374 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
375 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
376 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
377 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
378 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
379 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
380 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
381 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
382 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
383 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
384
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800385 /* HDMI op code */
386 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
387 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
388 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
389 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
390 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
391 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
392 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
393 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
394 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
395 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
396 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
397 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
398 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
399 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
400 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
401 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
402 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
403 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
404 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
405 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
Jesse Barnes79e53942008-11-07 14:24:08 -0800406};
407
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800408#define IS_SDVOB(reg) (reg == SDVOB || reg == PCH_SDVOB)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100409#define SDVO_NAME(svdo) (IS_SDVOB((svdo)->sdvo_reg) ? "SDVOB" : "SDVOC")
Jesse Barnes79e53942008-11-07 14:24:08 -0800410
Chris Wilsonea5b2132010-08-04 13:50:23 +0100411static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
Chris Wilson32aad862010-08-04 13:50:25 +0100412 const void *args, int args_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800413{
Jesse Barnes79e53942008-11-07 14:24:08 -0800414 int i;
415
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800416 DRM_DEBUG_KMS("%s: W: %02X ",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100417 SDVO_NAME(intel_sdvo), cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -0800418 for (i = 0; i < args_len; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800419 DRM_LOG_KMS("%02X ", ((u8 *)args)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800420 for (; i < 8; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800421 DRM_LOG_KMS(" ");
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400422 for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800423 if (cmd == sdvo_cmd_names[i].cmd) {
yakui_zhao342dc382009-06-02 14:12:00 +0800424 DRM_LOG_KMS("(%s)", sdvo_cmd_names[i].name);
Jesse Barnes79e53942008-11-07 14:24:08 -0800425 break;
426 }
427 }
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400428 if (i == ARRAY_SIZE(sdvo_cmd_names))
yakui_zhao342dc382009-06-02 14:12:00 +0800429 DRM_LOG_KMS("(%02X)", cmd);
430 DRM_LOG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800431}
Jesse Barnes79e53942008-11-07 14:24:08 -0800432
Chris Wilson32aad862010-08-04 13:50:25 +0100433static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
434 const void *args, int args_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800435{
436 int i;
437
Chris Wilsonea5b2132010-08-04 13:50:23 +0100438 intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
Jesse Barnes79e53942008-11-07 14:24:08 -0800439
440 for (i = 0; i < args_len; i++) {
Chris Wilson32aad862010-08-04 13:50:25 +0100441 if (!intel_sdvo_write_byte(intel_sdvo, SDVO_I2C_ARG_0 - i,
442 ((u8*)args)[i]))
443 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800444 }
445
Chris Wilson32aad862010-08-04 13:50:25 +0100446 return intel_sdvo_write_byte(intel_sdvo, SDVO_I2C_OPCODE, cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -0800447}
448
Jesse Barnes79e53942008-11-07 14:24:08 -0800449static const char *cmd_status_names[] = {
450 "Power on",
451 "Success",
452 "Not supported",
453 "Invalid arg",
454 "Pending",
455 "Target not specified",
456 "Scaling not supported"
457};
458
Chris Wilsonea5b2132010-08-04 13:50:23 +0100459static void intel_sdvo_debug_response(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800460 void *response, int response_len,
461 u8 status)
462{
Zhenyu Wang33b52962009-03-24 14:02:40 +0800463 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -0800464
Chris Wilsonea5b2132010-08-04 13:50:23 +0100465 DRM_DEBUG_KMS("%s: R: ", SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -0800466 for (i = 0; i < response_len; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800467 DRM_LOG_KMS("%02X ", ((u8 *)response)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800468 for (; i < 8; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800469 DRM_LOG_KMS(" ");
Jesse Barnes79e53942008-11-07 14:24:08 -0800470 if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
yakui_zhao342dc382009-06-02 14:12:00 +0800471 DRM_LOG_KMS("(%s)", cmd_status_names[status]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800472 else
yakui_zhao342dc382009-06-02 14:12:00 +0800473 DRM_LOG_KMS("(??? %d)", status);
474 DRM_LOG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475}
Jesse Barnes79e53942008-11-07 14:24:08 -0800476
Chris Wilson32aad862010-08-04 13:50:25 +0100477static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
478 void *response, int response_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800479{
480 int i;
481 u8 status;
482 u8 retry = 50;
483
484 while (retry--) {
485 /* Read the command response */
486 for (i = 0; i < response_len; i++) {
Chris Wilson32aad862010-08-04 13:50:25 +0100487 if (!intel_sdvo_read_byte(intel_sdvo,
488 SDVO_I2C_RETURN_0 + i,
489 &((u8 *)response)[i]))
490 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800491 }
492
493 /* read the return status */
Chris Wilson32aad862010-08-04 13:50:25 +0100494 if (!intel_sdvo_read_byte(intel_sdvo, SDVO_I2C_CMD_STATUS,
495 &status))
496 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800497
Chris Wilsonea5b2132010-08-04 13:50:23 +0100498 intel_sdvo_debug_response(intel_sdvo, response, response_len,
Jesse Barnes79e53942008-11-07 14:24:08 -0800499 status);
500 if (status != SDVO_CMD_STATUS_PENDING)
Chris Wilson32aad862010-08-04 13:50:25 +0100501 break;
Jesse Barnes79e53942008-11-07 14:24:08 -0800502
503 mdelay(50);
504 }
505
Chris Wilson32aad862010-08-04 13:50:25 +0100506 return status == SDVO_CMD_STATUS_SUCCESS;
Jesse Barnes79e53942008-11-07 14:24:08 -0800507}
508
Hannes Ederb358d0a2008-12-18 21:18:47 +0100509static int intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800510{
511 if (mode->clock >= 100000)
512 return 1;
513 else if (mode->clock >= 50000)
514 return 2;
515 else
516 return 4;
517}
518
519/**
Zhao Yakui6a304ca2010-01-08 10:58:19 +0800520 * Try to read the response after issuie the DDC switch command. But it
521 * is noted that we must do the action of reading response and issuing DDC
522 * switch command in one I2C transaction. Otherwise when we try to start
523 * another I2C transaction after issuing the DDC bus switch, it will be
524 * switched to the internal SDVO register.
Jesse Barnes79e53942008-11-07 14:24:08 -0800525 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100526static void intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
Hannes Ederb358d0a2008-12-18 21:18:47 +0100527 u8 target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800528{
Zhao Yakui6a304ca2010-01-08 10:58:19 +0800529 u8 out_buf[2], cmd_buf[2], ret_value[2], ret;
530 struct i2c_msg msgs[] = {
531 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100532 .addr = intel_sdvo->slave_addr >> 1,
Zhao Yakui6a304ca2010-01-08 10:58:19 +0800533 .flags = 0,
534 .len = 2,
535 .buf = out_buf,
536 },
537 /* the following two are to read the response */
538 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100539 .addr = intel_sdvo->slave_addr >> 1,
Zhao Yakui6a304ca2010-01-08 10:58:19 +0800540 .flags = 0,
541 .len = 1,
542 .buf = cmd_buf,
543 },
544 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100545 .addr = intel_sdvo->slave_addr >> 1,
Zhao Yakui6a304ca2010-01-08 10:58:19 +0800546 .flags = I2C_M_RD,
547 .len = 1,
548 .buf = ret_value,
549 },
550 };
551
Chris Wilsonea5b2132010-08-04 13:50:23 +0100552 intel_sdvo_debug_write(intel_sdvo, SDVO_CMD_SET_CONTROL_BUS_SWITCH,
Zhao Yakui6a304ca2010-01-08 10:58:19 +0800553 &target, 1);
554 /* write the DDC switch command argument */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100555 intel_sdvo_write_byte(intel_sdvo, SDVO_I2C_ARG_0, target);
Zhao Yakui6a304ca2010-01-08 10:58:19 +0800556
557 out_buf[0] = SDVO_I2C_OPCODE;
558 out_buf[1] = SDVO_CMD_SET_CONTROL_BUS_SWITCH;
559 cmd_buf[0] = SDVO_I2C_CMD_STATUS;
560 cmd_buf[1] = 0;
561 ret_value[0] = 0;
562 ret_value[1] = 0;
563
Chris Wilsonea5b2132010-08-04 13:50:23 +0100564 ret = i2c_transfer(intel_sdvo->base.i2c_bus, msgs, 3);
Zhao Yakui6a304ca2010-01-08 10:58:19 +0800565 if (ret != 3) {
566 /* failure in I2C transfer */
567 DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
568 return;
569 }
570 if (ret_value[0] != SDVO_CMD_STATUS_SUCCESS) {
571 DRM_DEBUG_KMS("DDC switch command returns response %d\n",
572 ret_value[0]);
573 return;
574 }
575 return;
Jesse Barnes79e53942008-11-07 14:24:08 -0800576}
577
Chris Wilson32aad862010-08-04 13:50:25 +0100578static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
579{
580 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
581 return false;
582
583 return intel_sdvo_read_response(intel_sdvo, NULL, 0);
584}
585
586static bool
587intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
588{
589 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
590 return false;
591
592 return intel_sdvo_read_response(intel_sdvo, value, len);
593}
594
595static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -0800596{
597 struct intel_sdvo_set_target_input_args targets = {0};
Chris Wilson32aad862010-08-04 13:50:25 +0100598 return intel_sdvo_set_value(intel_sdvo,
599 SDVO_CMD_SET_TARGET_INPUT,
600 &targets, sizeof(targets));
Jesse Barnes79e53942008-11-07 14:24:08 -0800601}
602
603/**
604 * Return whether each input is trained.
605 *
606 * This function is making an assumption about the layout of the response,
607 * which should be checked against the docs.
608 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100609static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800610{
611 struct intel_sdvo_get_trained_inputs_response response;
Jesse Barnes79e53942008-11-07 14:24:08 -0800612
Chris Wilson32aad862010-08-04 13:50:25 +0100613 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
614 &response, sizeof(response)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 return false;
616
617 *input_1 = response.input0_trained;
618 *input_2 = response.input1_trained;
619 return true;
620}
621
Chris Wilsonea5b2132010-08-04 13:50:23 +0100622static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800623 u16 outputs)
624{
Chris Wilson32aad862010-08-04 13:50:25 +0100625 return intel_sdvo_set_value(intel_sdvo,
626 SDVO_CMD_SET_ACTIVE_OUTPUTS,
627 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800628}
629
Chris Wilsonea5b2132010-08-04 13:50:23 +0100630static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 int mode)
632{
Chris Wilson32aad862010-08-04 13:50:25 +0100633 u8 state = SDVO_ENCODER_STATE_ON;
Jesse Barnes79e53942008-11-07 14:24:08 -0800634
635 switch (mode) {
636 case DRM_MODE_DPMS_ON:
637 state = SDVO_ENCODER_STATE_ON;
638 break;
639 case DRM_MODE_DPMS_STANDBY:
640 state = SDVO_ENCODER_STATE_STANDBY;
641 break;
642 case DRM_MODE_DPMS_SUSPEND:
643 state = SDVO_ENCODER_STATE_SUSPEND;
644 break;
645 case DRM_MODE_DPMS_OFF:
646 state = SDVO_ENCODER_STATE_OFF;
647 break;
648 }
649
Chris Wilson32aad862010-08-04 13:50:25 +0100650 return intel_sdvo_set_value(intel_sdvo,
651 SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
Jesse Barnes79e53942008-11-07 14:24:08 -0800652}
653
Chris Wilsonea5b2132010-08-04 13:50:23 +0100654static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 int *clock_min,
656 int *clock_max)
657{
658 struct intel_sdvo_pixel_clock_range clocks;
Jesse Barnes79e53942008-11-07 14:24:08 -0800659
Chris Wilson32aad862010-08-04 13:50:25 +0100660 if (!intel_sdvo_get_value(intel_sdvo,
661 SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
662 &clocks, sizeof(clocks)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 return false;
664
665 /* Convert the values from units of 10 kHz to kHz. */
666 *clock_min = clocks.min * 10;
667 *clock_max = clocks.max * 10;
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 return true;
669}
670
Chris Wilsonea5b2132010-08-04 13:50:23 +0100671static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800672 u16 outputs)
673{
Chris Wilson32aad862010-08-04 13:50:25 +0100674 return intel_sdvo_set_value(intel_sdvo,
675 SDVO_CMD_SET_TARGET_OUTPUT,
676 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800677}
678
Chris Wilsonea5b2132010-08-04 13:50:23 +0100679static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
Jesse Barnes79e53942008-11-07 14:24:08 -0800680 struct intel_sdvo_dtd *dtd)
681{
Chris Wilson32aad862010-08-04 13:50:25 +0100682 return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
683 intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
Jesse Barnes79e53942008-11-07 14:24:08 -0800684}
685
Chris Wilsonea5b2132010-08-04 13:50:23 +0100686static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800687 struct intel_sdvo_dtd *dtd)
688{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100689 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800690 SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
691}
692
Chris Wilsonea5b2132010-08-04 13:50:23 +0100693static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800694 struct intel_sdvo_dtd *dtd)
695{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100696 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800697 SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
698}
699
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800700static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100701intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800702 uint16_t clock,
703 uint16_t width,
704 uint16_t height)
705{
706 struct intel_sdvo_preferred_input_timing_args args;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800707
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800708 memset(&args, 0, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800709 args.clock = clock;
710 args.width = width;
711 args.height = height;
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800712 args.interlace = 0;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800713
Chris Wilsonea5b2132010-08-04 13:50:23 +0100714 if (intel_sdvo->is_lvds &&
715 (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
716 intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800717 args.scaled = 1;
718
Chris Wilson32aad862010-08-04 13:50:25 +0100719 return intel_sdvo_set_value(intel_sdvo,
720 SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
721 &args, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800722}
723
Chris Wilsonea5b2132010-08-04 13:50:23 +0100724static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800725 struct intel_sdvo_dtd *dtd)
726{
Chris Wilson32aad862010-08-04 13:50:25 +0100727 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
728 &dtd->part1, sizeof(dtd->part1)) &&
729 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
730 &dtd->part2, sizeof(dtd->part2));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800731}
Jesse Barnes79e53942008-11-07 14:24:08 -0800732
Chris Wilsonea5b2132010-08-04 13:50:23 +0100733static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800734{
Chris Wilson32aad862010-08-04 13:50:25 +0100735 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800736}
737
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800738static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
Chris Wilson32aad862010-08-04 13:50:25 +0100739 const struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800740{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800741 uint16_t width, height;
742 uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
743 uint16_t h_sync_offset, v_sync_offset;
Jesse Barnes79e53942008-11-07 14:24:08 -0800744
745 width = mode->crtc_hdisplay;
746 height = mode->crtc_vdisplay;
747
748 /* do some mode translations */
749 h_blank_len = mode->crtc_hblank_end - mode->crtc_hblank_start;
750 h_sync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
751
752 v_blank_len = mode->crtc_vblank_end - mode->crtc_vblank_start;
753 v_sync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
754
755 h_sync_offset = mode->crtc_hsync_start - mode->crtc_hblank_start;
756 v_sync_offset = mode->crtc_vsync_start - mode->crtc_vblank_start;
757
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800758 dtd->part1.clock = mode->clock / 10;
759 dtd->part1.h_active = width & 0xff;
760 dtd->part1.h_blank = h_blank_len & 0xff;
761 dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800762 ((h_blank_len >> 8) & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800763 dtd->part1.v_active = height & 0xff;
764 dtd->part1.v_blank = v_blank_len & 0xff;
765 dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800766 ((v_blank_len >> 8) & 0xf);
767
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800768 dtd->part2.h_sync_off = h_sync_offset & 0xff;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800769 dtd->part2.h_sync_width = h_sync_len & 0xff;
770 dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
Jesse Barnes79e53942008-11-07 14:24:08 -0800771 (v_sync_len & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800772 dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800773 ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
774 ((v_sync_len & 0x30) >> 4);
775
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800776 dtd->part2.dtd_flags = 0x18;
Jesse Barnes79e53942008-11-07 14:24:08 -0800777 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800778 dtd->part2.dtd_flags |= 0x2;
Jesse Barnes79e53942008-11-07 14:24:08 -0800779 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800780 dtd->part2.dtd_flags |= 0x4;
Jesse Barnes79e53942008-11-07 14:24:08 -0800781
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800782 dtd->part2.sdvo_flags = 0;
783 dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
784 dtd->part2.reserved = 0;
785}
Jesse Barnes79e53942008-11-07 14:24:08 -0800786
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800787static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode * mode,
Chris Wilson32aad862010-08-04 13:50:25 +0100788 const struct intel_sdvo_dtd *dtd)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800789{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800790 mode->hdisplay = dtd->part1.h_active;
791 mode->hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
792 mode->hsync_start = mode->hdisplay + dtd->part2.h_sync_off;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800793 mode->hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800794 mode->hsync_end = mode->hsync_start + dtd->part2.h_sync_width;
795 mode->hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
796 mode->htotal = mode->hdisplay + dtd->part1.h_blank;
797 mode->htotal += (dtd->part1.h_high & 0xf) << 8;
798
799 mode->vdisplay = dtd->part1.v_active;
800 mode->vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
801 mode->vsync_start = mode->vdisplay;
802 mode->vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800803 mode->vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800804 mode->vsync_start += dtd->part2.v_sync_off_high & 0xc0;
805 mode->vsync_end = mode->vsync_start +
806 (dtd->part2.v_sync_off_width & 0xf);
807 mode->vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
808 mode->vtotal = mode->vdisplay + dtd->part1.v_blank;
809 mode->vtotal += (dtd->part1.v_high & 0xf) << 8;
810
811 mode->clock = dtd->part1.clock * 10;
812
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800813 mode->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800814 if (dtd->part2.dtd_flags & 0x2)
815 mode->flags |= DRM_MODE_FLAG_PHSYNC;
816 if (dtd->part2.dtd_flags & 0x4)
817 mode->flags |= DRM_MODE_FLAG_PVSYNC;
818}
819
Chris Wilsonea5b2132010-08-04 13:50:23 +0100820static bool intel_sdvo_get_supp_encode(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800821 struct intel_sdvo_encode *encode)
822{
Chris Wilson32aad862010-08-04 13:50:25 +0100823 if (intel_sdvo_get_value(intel_sdvo,
824 SDVO_CMD_GET_SUPP_ENCODE,
825 encode, sizeof(*encode)))
826 return true;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800827
Chris Wilson32aad862010-08-04 13:50:25 +0100828 /* non-support means DVI */
829 memset(encode, 0, sizeof(*encode));
830 return false;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800831}
832
Chris Wilsonea5b2132010-08-04 13:50:23 +0100833static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
Eric Anholtc751ce42010-03-25 11:48:48 -0700834 uint8_t mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800835{
Chris Wilson32aad862010-08-04 13:50:25 +0100836 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800837}
838
Chris Wilsonea5b2132010-08-04 13:50:23 +0100839static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800840 uint8_t mode)
841{
Chris Wilson32aad862010-08-04 13:50:25 +0100842 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800843}
844
845#if 0
Chris Wilsonea5b2132010-08-04 13:50:23 +0100846static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800847{
848 int i, j;
849 uint8_t set_buf_index[2];
850 uint8_t av_split;
851 uint8_t buf_size;
852 uint8_t buf[48];
853 uint8_t *pos;
854
Chris Wilson32aad862010-08-04 13:50:25 +0100855 intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800856
857 for (i = 0; i <= av_split; i++) {
858 set_buf_index[0] = i; set_buf_index[1] = 0;
Eric Anholtc751ce42010-03-25 11:48:48 -0700859 intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800860 set_buf_index, 2);
Eric Anholtc751ce42010-03-25 11:48:48 -0700861 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
862 intel_sdvo_read_response(encoder, &buf_size, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800863
864 pos = buf;
865 for (j = 0; j <= buf_size; j += 8) {
Eric Anholtc751ce42010-03-25 11:48:48 -0700866 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800867 NULL, 0);
Eric Anholtc751ce42010-03-25 11:48:48 -0700868 intel_sdvo_read_response(encoder, pos, 8);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800869 pos += 8;
870 }
871 }
872}
873#endif
874
Chris Wilson32aad862010-08-04 13:50:25 +0100875static bool intel_sdvo_set_hdmi_buf(struct intel_sdvo *intel_sdvo,
Eric Anholtc751ce42010-03-25 11:48:48 -0700876 int index,
877 uint8_t *data, int8_t size, uint8_t tx_rate)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800878{
879 uint8_t set_buf_index[2];
880
881 set_buf_index[0] = index;
882 set_buf_index[1] = 0;
883
Chris Wilson32aad862010-08-04 13:50:25 +0100884 if (!intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_HBUF_INDEX,
885 set_buf_index, 2))
886 return false;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800887
888 for (; size > 0; size -= 8) {
Chris Wilson32aad862010-08-04 13:50:25 +0100889 if (!intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_HBUF_DATA, data, 8))
890 return false;
891
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800892 data += 8;
893 }
894
Chris Wilson32aad862010-08-04 13:50:25 +0100895 return intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_HBUF_TXRATE, &tx_rate, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800896}
897
898static uint8_t intel_sdvo_calc_hbuf_csum(uint8_t *data, uint8_t size)
899{
900 uint8_t csum = 0;
901 int i;
902
903 for (i = 0; i < size; i++)
904 csum += data[i];
905
906 return 0x100 - csum;
907}
908
909#define DIP_TYPE_AVI 0x82
910#define DIP_VERSION_AVI 0x2
911#define DIP_LEN_AVI 13
912
913struct dip_infoframe {
914 uint8_t type;
915 uint8_t version;
916 uint8_t len;
917 uint8_t checksum;
918 union {
919 struct {
920 /* Packet Byte #1 */
921 uint8_t S:2;
922 uint8_t B:2;
923 uint8_t A:1;
924 uint8_t Y:2;
925 uint8_t rsvd1:1;
926 /* Packet Byte #2 */
927 uint8_t R:4;
928 uint8_t M:2;
929 uint8_t C:2;
930 /* Packet Byte #3 */
931 uint8_t SC:2;
932 uint8_t Q:2;
933 uint8_t EC:3;
934 uint8_t ITC:1;
935 /* Packet Byte #4 */
936 uint8_t VIC:7;
937 uint8_t rsvd2:1;
938 /* Packet Byte #5 */
939 uint8_t PR:4;
940 uint8_t rsvd3:4;
941 /* Packet Byte #6~13 */
942 uint16_t top_bar_end;
943 uint16_t bottom_bar_start;
944 uint16_t left_bar_end;
945 uint16_t right_bar_start;
946 } avi;
947 struct {
948 /* Packet Byte #1 */
949 uint8_t channel_count:3;
950 uint8_t rsvd1:1;
951 uint8_t coding_type:4;
952 /* Packet Byte #2 */
953 uint8_t sample_size:2; /* SS0, SS1 */
954 uint8_t sample_frequency:3;
955 uint8_t rsvd2:3;
956 /* Packet Byte #3 */
957 uint8_t coding_type_private:5;
958 uint8_t rsvd3:3;
959 /* Packet Byte #4 */
960 uint8_t channel_allocation;
961 /* Packet Byte #5 */
962 uint8_t rsvd4:3;
963 uint8_t level_shift:4;
964 uint8_t downmix_inhibit:1;
965 } audio;
966 uint8_t payload[28];
967 } __attribute__ ((packed)) u;
968} __attribute__((packed));
969
Chris Wilson32aad862010-08-04 13:50:25 +0100970static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800971 struct drm_display_mode * mode)
972{
973 struct dip_infoframe avi_if = {
974 .type = DIP_TYPE_AVI,
975 .version = DIP_VERSION_AVI,
976 .len = DIP_LEN_AVI,
977 };
978
979 avi_if.checksum = intel_sdvo_calc_hbuf_csum((uint8_t *)&avi_if,
980 4 + avi_if.len);
Chris Wilson32aad862010-08-04 13:50:25 +0100981 return intel_sdvo_set_hdmi_buf(intel_sdvo, 1, (uint8_t *)&avi_if,
982 4 + avi_if.len,
983 SDVO_HBUF_TX_VSYNC);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800984}
985
Chris Wilson32aad862010-08-04 13:50:25 +0100986static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +0800987{
Zhao Yakuice6feab2009-08-24 13:50:26 +0800988 struct intel_sdvo_tv_format format;
Chris Wilson40039752010-08-04 13:50:26 +0100989 uint32_t format_map;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800990
Chris Wilson40039752010-08-04 13:50:26 +0100991 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800992 memset(&format, 0, sizeof(format));
Chris Wilson32aad862010-08-04 13:50:25 +0100993 memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
Zhao Yakuice6feab2009-08-24 13:50:26 +0800994
Chris Wilson32aad862010-08-04 13:50:25 +0100995 BUILD_BUG_ON(sizeof(format) != 6);
996 return intel_sdvo_set_value(intel_sdvo,
997 SDVO_CMD_SET_TV_FORMAT,
998 &format, sizeof(format));
999}
Zhao Yakuice6feab2009-08-24 13:50:26 +08001000
Chris Wilson32aad862010-08-04 13:50:25 +01001001static bool
1002intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
1003 struct drm_display_mode *mode)
1004{
1005 struct intel_sdvo_dtd output_dtd;
1006
1007 if (!intel_sdvo_set_target_output(intel_sdvo,
1008 intel_sdvo->attached_output))
1009 return false;
1010
1011 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
1012 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1013 return false;
1014
1015 return true;
1016}
1017
1018static bool
1019intel_sdvo_set_input_timings_for_mode(struct intel_sdvo *intel_sdvo,
1020 struct drm_display_mode *mode,
1021 struct drm_display_mode *adjusted_mode)
1022{
Chris Wilson32aad862010-08-04 13:50:25 +01001023 /* Reset the input timing to the screen. Assume always input 0. */
1024 if (!intel_sdvo_set_target_input(intel_sdvo))
1025 return false;
1026
1027 if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
1028 mode->clock / 10,
1029 mode->hdisplay,
1030 mode->vdisplay))
1031 return false;
1032
1033 if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +01001034 &intel_sdvo->input_dtd))
Chris Wilson32aad862010-08-04 13:50:25 +01001035 return false;
1036
Chris Wilson6c9547f2010-08-25 10:05:17 +01001037 intel_sdvo_get_mode_from_dtd(adjusted_mode, &intel_sdvo->input_dtd);
Chris Wilson32aad862010-08-04 13:50:25 +01001038
1039 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson32aad862010-08-04 13:50:25 +01001040 return true;
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001041}
1042
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001043static bool intel_sdvo_mode_fixup(struct drm_encoder *encoder,
1044 struct drm_display_mode *mode,
1045 struct drm_display_mode *adjusted_mode)
1046{
Chris Wilsonea5b2132010-08-04 13:50:23 +01001047 struct intel_sdvo *intel_sdvo = enc_to_intel_sdvo(encoder);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001048 int multiplier;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001049
Chris Wilson32aad862010-08-04 13:50:25 +01001050 /* We need to construct preferred input timings based on our
1051 * output timings. To do that, we have to set the output
1052 * timings, even though this isn't really the right place in
1053 * the sequence to do it. Oh well.
1054 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001055 if (intel_sdvo->is_tv) {
Chris Wilson32aad862010-08-04 13:50:25 +01001056 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001057 return false;
Chris Wilson32aad862010-08-04 13:50:25 +01001058
Pavel Roskinc74696b2010-09-02 14:46:34 -04001059 (void) intel_sdvo_set_input_timings_for_mode(intel_sdvo,
1060 mode,
1061 adjusted_mode);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001062 } else if (intel_sdvo->is_lvds) {
Chris Wilson32aad862010-08-04 13:50:25 +01001063 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +01001064 intel_sdvo->sdvo_lvds_fixed_mode))
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001065 return false;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001066
Pavel Roskinc74696b2010-09-02 14:46:34 -04001067 (void) intel_sdvo_set_input_timings_for_mode(intel_sdvo,
1068 mode,
1069 adjusted_mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001070 }
Chris Wilson32aad862010-08-04 13:50:25 +01001071
1072 /* Make the CRTC code factor in the SDVO pixel multiplier. The
Chris Wilson6c9547f2010-08-25 10:05:17 +01001073 * SDVO device will factor out the multiplier during mode_set.
Chris Wilson32aad862010-08-04 13:50:25 +01001074 */
Chris Wilson6c9547f2010-08-25 10:05:17 +01001075 multiplier = intel_sdvo_get_pixel_multiplier(adjusted_mode);
1076 intel_mode_set_pixel_multiplier(adjusted_mode, multiplier);
Chris Wilson32aad862010-08-04 13:50:25 +01001077
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001078 return true;
1079}
1080
1081static void intel_sdvo_mode_set(struct drm_encoder *encoder,
1082 struct drm_display_mode *mode,
1083 struct drm_display_mode *adjusted_mode)
1084{
1085 struct drm_device *dev = encoder->dev;
1086 struct drm_i915_private *dev_priv = dev->dev_private;
1087 struct drm_crtc *crtc = encoder->crtc;
1088 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001089 struct intel_sdvo *intel_sdvo = enc_to_intel_sdvo(encoder);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001090 u32 sdvox;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001091 struct intel_sdvo_in_out_map in_out;
1092 struct intel_sdvo_dtd input_dtd;
Chris Wilson6c9547f2010-08-25 10:05:17 +01001093 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
1094 int rate;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001095
1096 if (!mode)
1097 return;
1098
1099 /* First, set the input mapping for the first input to our controlled
1100 * output. This is only correct if we're a single-input device, in
1101 * which case the first input is the output from the appropriate SDVO
1102 * channel on the motherboard. In a two-input device, the first input
1103 * will be SDVOB and the second SDVOC.
1104 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001105 in_out.in0 = intel_sdvo->attached_output;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001106 in_out.in1 = 0;
1107
Pavel Roskinc74696b2010-09-02 14:46:34 -04001108 intel_sdvo_set_value(intel_sdvo,
1109 SDVO_CMD_SET_IN_OUT_MAP,
1110 &in_out, sizeof(in_out));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001111
Chris Wilson6c9547f2010-08-25 10:05:17 +01001112 /* Set the output timings to the screen */
1113 if (!intel_sdvo_set_target_output(intel_sdvo,
1114 intel_sdvo->attached_output))
1115 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001116
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001117 /* We have tried to get input timing in mode_fixup, and filled into
Chris Wilson6c9547f2010-08-25 10:05:17 +01001118 * adjusted_mode.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001119 */
Chris Wilson6c9547f2010-08-25 10:05:17 +01001120 if (intel_sdvo->is_tv || intel_sdvo->is_lvds) {
1121 input_dtd = intel_sdvo->input_dtd;
1122 } else {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001123 /* Set the output timing to the screen */
Chris Wilson32aad862010-08-04 13:50:25 +01001124 if (!intel_sdvo_set_target_output(intel_sdvo,
1125 intel_sdvo->attached_output))
1126 return;
1127
Chris Wilson6c9547f2010-08-25 10:05:17 +01001128 intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
Pavel Roskinc74696b2010-09-02 14:46:34 -04001129 (void) intel_sdvo_set_output_timing(intel_sdvo, &input_dtd);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001130 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001131
1132 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01001133 if (!intel_sdvo_set_target_input(intel_sdvo))
1134 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001135
Chris Wilson6c9547f2010-08-25 10:05:17 +01001136 if (intel_sdvo->is_hdmi &&
1137 !intel_sdvo_set_avi_infoframe(intel_sdvo, mode))
1138 return;
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001139
Chris Wilson6c9547f2010-08-25 10:05:17 +01001140 if (intel_sdvo->is_tv &&
1141 !intel_sdvo_set_tv_format(intel_sdvo))
1142 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001143
Pavel Roskinc74696b2010-09-02 14:46:34 -04001144 (void) intel_sdvo_set_input_timing(intel_sdvo, &input_dtd);
Jesse Barnes79e53942008-11-07 14:24:08 -08001145
Chris Wilson6c9547f2010-08-25 10:05:17 +01001146 switch (pixel_multiplier) {
1147 default:
Chris Wilson32aad862010-08-04 13:50:25 +01001148 case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
1149 case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
1150 case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
Jesse Barnes79e53942008-11-07 14:24:08 -08001151 }
Chris Wilson32aad862010-08-04 13:50:25 +01001152 if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
1153 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001154
1155 /* Set the SDVO control regs. */
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001156 if (IS_I965G(dev)) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001157 sdvox = SDVO_BORDER_ENABLE;
Adam Jackson81a14b42010-07-16 14:46:32 -04001158 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1159 sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
1160 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1161 sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001162 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001163 sdvox = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001164 switch (intel_sdvo->sdvo_reg) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001165 case SDVOB:
1166 sdvox &= SDVOB_PRESERVE_MASK;
1167 break;
1168 case SDVOC:
1169 sdvox &= SDVOC_PRESERVE_MASK;
1170 break;
1171 }
1172 sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
1173 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001174 if (intel_crtc->pipe == 1)
1175 sdvox |= SDVO_PIPE_B_SELECT;
Chris Wilson6c9547f2010-08-25 10:05:17 +01001176 if (intel_sdvo->is_hdmi)
1177 sdvox |= SDVO_AUDIO_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -08001178
Jesse Barnes79e53942008-11-07 14:24:08 -08001179 if (IS_I965G(dev)) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001180 /* done in crtc_mode_set as the dpll_md reg must be written early */
1181 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
1182 /* done in crtc_mode_set as it lives inside the dpll register */
Jesse Barnes79e53942008-11-07 14:24:08 -08001183 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001184 sdvox |= (pixel_multiplier - 1) << SDVO_PORT_MULTIPLY_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08001185 }
1186
Chris Wilson6c9547f2010-08-25 10:05:17 +01001187 if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001188 sdvox |= SDVO_STALL_SELECT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001189 intel_sdvo_write_sdvox(intel_sdvo, sdvox);
Jesse Barnes79e53942008-11-07 14:24:08 -08001190}
1191
1192static void intel_sdvo_dpms(struct drm_encoder *encoder, int mode)
1193{
1194 struct drm_device *dev = encoder->dev;
1195 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001196 struct intel_sdvo *intel_sdvo = enc_to_intel_sdvo(encoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001197 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001198 u32 temp;
1199
1200 if (mode != DRM_MODE_DPMS_ON) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001201 intel_sdvo_set_active_outputs(intel_sdvo, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08001202 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001203 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08001204
1205 if (mode == DRM_MODE_DPMS_OFF) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001206 temp = I915_READ(intel_sdvo->sdvo_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08001207 if ((temp & SDVO_ENABLE) != 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001208 intel_sdvo_write_sdvox(intel_sdvo, temp & ~SDVO_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -08001209 }
1210 }
1211 } else {
1212 bool input1, input2;
1213 int i;
1214 u8 status;
1215
Chris Wilsonea5b2132010-08-04 13:50:23 +01001216 temp = I915_READ(intel_sdvo->sdvo_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08001217 if ((temp & SDVO_ENABLE) == 0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001218 intel_sdvo_write_sdvox(intel_sdvo, temp | SDVO_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -08001219 for (i = 0; i < 2; i++)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001220 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08001221
Chris Wilson32aad862010-08-04 13:50:25 +01001222 status = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001223 /* Warn if the device reported failure to sync.
1224 * A lot of SDVO devices fail to notify of sync, but it's
1225 * a given it the status is a success, we succeeded.
1226 */
1227 if (status == SDVO_CMD_STATUS_SUCCESS && !input1) {
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08001228 DRM_DEBUG_KMS("First %s output reported failure to "
Chris Wilsonea5b2132010-08-04 13:50:23 +01001229 "sync\n", SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001230 }
1231
1232 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001233 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
1234 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
Jesse Barnes79e53942008-11-07 14:24:08 -08001235 }
1236 return;
1237}
1238
Jesse Barnes79e53942008-11-07 14:24:08 -08001239static int intel_sdvo_mode_valid(struct drm_connector *connector,
1240 struct drm_display_mode *mode)
1241{
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001242 struct drm_encoder *encoder = intel_attached_encoder(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001243 struct intel_sdvo *intel_sdvo = enc_to_intel_sdvo(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001244
1245 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1246 return MODE_NO_DBLESCAN;
1247
Chris Wilsonea5b2132010-08-04 13:50:23 +01001248 if (intel_sdvo->pixel_clock_min > mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001249 return MODE_CLOCK_LOW;
1250
Chris Wilsonea5b2132010-08-04 13:50:23 +01001251 if (intel_sdvo->pixel_clock_max < mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001252 return MODE_CLOCK_HIGH;
1253
Chris Wilson85454232010-08-08 14:28:23 +01001254 if (intel_sdvo->is_lvds) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001255 if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001256 return MODE_PANEL;
1257
Chris Wilsonea5b2132010-08-04 13:50:23 +01001258 if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001259 return MODE_PANEL;
1260 }
1261
Jesse Barnes79e53942008-11-07 14:24:08 -08001262 return MODE_OK;
1263}
1264
Chris Wilsonea5b2132010-08-04 13:50:23 +01001265static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
Jesse Barnes79e53942008-11-07 14:24:08 -08001266{
Chris Wilson32aad862010-08-04 13:50:25 +01001267 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DEVICE_CAPS, caps, sizeof(*caps));
Jesse Barnes79e53942008-11-07 14:24:08 -08001268}
1269
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001270/* No use! */
1271#if 0
Jesse Barnes79e53942008-11-07 14:24:08 -08001272struct drm_connector* intel_sdvo_find(struct drm_device *dev, int sdvoB)
1273{
1274 struct drm_connector *connector = NULL;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001275 struct intel_sdvo *iout = NULL;
1276 struct intel_sdvo *sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -08001277
1278 /* find the sdvo connector */
1279 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001280 iout = to_intel_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001281
1282 if (iout->type != INTEL_OUTPUT_SDVO)
1283 continue;
1284
1285 sdvo = iout->dev_priv;
1286
Eric Anholtc751ce42010-03-25 11:48:48 -07001287 if (sdvo->sdvo_reg == SDVOB && sdvoB)
Jesse Barnes79e53942008-11-07 14:24:08 -08001288 return connector;
1289
Eric Anholtc751ce42010-03-25 11:48:48 -07001290 if (sdvo->sdvo_reg == SDVOC && !sdvoB)
Jesse Barnes79e53942008-11-07 14:24:08 -08001291 return connector;
1292
1293 }
1294
1295 return NULL;
1296}
1297
1298int intel_sdvo_supports_hotplug(struct drm_connector *connector)
1299{
1300 u8 response[2];
1301 u8 status;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001302 struct intel_sdvo *intel_sdvo;
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08001303 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08001304
1305 if (!connector)
1306 return 0;
1307
Chris Wilsonea5b2132010-08-04 13:50:23 +01001308 intel_sdvo = to_intel_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001309
Chris Wilson32aad862010-08-04 13:50:25 +01001310 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
1311 &response, 2) && response[0];
Jesse Barnes79e53942008-11-07 14:24:08 -08001312}
1313
1314void intel_sdvo_set_hotplug(struct drm_connector *connector, int on)
1315{
1316 u8 response[2];
1317 u8 status;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001318 struct intel_sdvo *intel_sdvo = to_intel_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001319
Chris Wilsonea5b2132010-08-04 13:50:23 +01001320 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_GET_ACTIVE_HOT_PLUG, NULL, 0);
1321 intel_sdvo_read_response(intel_sdvo, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001322
1323 if (on) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001324 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT, NULL, 0);
1325 status = intel_sdvo_read_response(intel_sdvo, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001326
Chris Wilsonea5b2132010-08-04 13:50:23 +01001327 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001328 } else {
1329 response[0] = 0;
1330 response[1] = 0;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001331 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001332 }
1333
Chris Wilsonea5b2132010-08-04 13:50:23 +01001334 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_GET_ACTIVE_HOT_PLUG, NULL, 0);
1335 intel_sdvo_read_response(intel_sdvo, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001336}
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001337#endif
Jesse Barnes79e53942008-11-07 14:24:08 -08001338
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001339static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001340intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001341{
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001342 int caps = 0;
1343
Chris Wilsonea5b2132010-08-04 13:50:23 +01001344 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001345 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1))
1346 caps++;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001347 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001348 (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1))
1349 caps++;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001350 if (intel_sdvo->caps.output_flags &
Roel Kluin19e1f882009-08-09 13:50:53 +02001351 (SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_SVID1))
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001352 caps++;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001353 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001354 (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_CVBS1))
1355 caps++;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001356 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001357 (SDVO_OUTPUT_YPRPB0 | SDVO_OUTPUT_YPRPB1))
1358 caps++;
1359
Chris Wilsonea5b2132010-08-04 13:50:23 +01001360 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001361 (SDVO_OUTPUT_SCART0 | SDVO_OUTPUT_SCART1))
1362 caps++;
1363
Chris Wilsonea5b2132010-08-04 13:50:23 +01001364 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001365 (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1))
1366 caps++;
1367
1368 return (caps > 1);
1369}
1370
Keith Packard57cdaf92009-09-04 13:07:54 +08001371static struct drm_connector *
1372intel_find_analog_connector(struct drm_device *dev)
1373{
1374 struct drm_connector *connector;
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001375 struct drm_encoder *encoder;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001376 struct intel_sdvo *intel_sdvo;
Keith Packard57cdaf92009-09-04 13:07:54 +08001377
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001378 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001379 intel_sdvo = enc_to_intel_sdvo(encoder);
1380 if (intel_sdvo->base.type == INTEL_OUTPUT_ANALOG) {
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001381 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Dan Carpenter90a78e82010-05-07 10:40:09 +02001382 if (encoder == intel_attached_encoder(connector))
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001383 return connector;
1384 }
1385 }
Keith Packard57cdaf92009-09-04 13:07:54 +08001386 }
1387 return NULL;
1388}
1389
1390static int
1391intel_analog_is_connected(struct drm_device *dev)
1392{
1393 struct drm_connector *analog_connector;
Keith Packard57cdaf92009-09-04 13:07:54 +08001394
Chris Wilson32aad862010-08-04 13:50:25 +01001395 analog_connector = intel_find_analog_connector(dev);
Keith Packard57cdaf92009-09-04 13:07:54 +08001396 if (!analog_connector)
1397 return false;
1398
1399 if (analog_connector->funcs->detect(analog_connector) ==
1400 connector_status_disconnected)
1401 return false;
1402
1403 return true;
1404}
1405
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +08001406enum drm_connector_status
Adam Jackson149c36a2010-04-29 14:05:18 -04001407intel_sdvo_hdmi_sink_detect(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001408{
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001409 struct drm_encoder *encoder = intel_attached_encoder(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001410 struct intel_sdvo *intel_sdvo = enc_to_intel_sdvo(encoder);
Chris Wilson615fb932010-08-04 13:50:24 +01001411 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +08001412 enum drm_connector_status status = connector_status_connected;
Ma Ling9dff6af2009-04-02 13:13:26 +08001413 struct edid *edid = NULL;
1414
Chris Wilsonea5b2132010-08-04 13:50:23 +01001415 edid = drm_get_edid(connector, intel_sdvo->base.ddc_bus);
Keith Packard57cdaf92009-09-04 13:07:54 +08001416
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001417 /* This is only applied to SDVO cards with multiple outputs */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001418 if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001419 uint8_t saved_ddc, temp_ddc;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001420 saved_ddc = intel_sdvo->ddc_bus;
1421 temp_ddc = intel_sdvo->ddc_bus >> 1;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001422 /*
1423 * Don't use the 1 as the argument of DDC bus switch to get
1424 * the EDID. It is used for SDVO SPD ROM.
1425 */
1426 while(temp_ddc > 1) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001427 intel_sdvo->ddc_bus = temp_ddc;
1428 edid = drm_get_edid(connector, intel_sdvo->base.ddc_bus);
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001429 if (edid) {
1430 /*
1431 * When we can get the EDID, maybe it is the
1432 * correct DDC bus. Update it.
1433 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001434 intel_sdvo->ddc_bus = temp_ddc;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001435 break;
1436 }
1437 temp_ddc >>= 1;
1438 }
1439 if (edid == NULL)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001440 intel_sdvo->ddc_bus = saved_ddc;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001441 }
Keith Packard57cdaf92009-09-04 13:07:54 +08001442 /* when there is no edid and no monitor is connected with VGA
1443 * port, try to use the CRT ddc to read the EDID for DVI-connector
1444 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001445 if (edid == NULL && intel_sdvo->analog_ddc_bus &&
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001446 !intel_analog_is_connected(connector->dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01001447 edid = drm_get_edid(connector, intel_sdvo->analog_ddc_bus);
Adam Jackson149c36a2010-04-29 14:05:18 -04001448
Ma Ling9dff6af2009-04-02 13:13:26 +08001449 if (edid != NULL) {
Adam Jackson149c36a2010-04-29 14:05:18 -04001450 bool is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
Chris Wilson615fb932010-08-04 13:50:24 +01001451 bool need_digital = !!(intel_sdvo_connector->output_flag & SDVO_TMDS_MASK);
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +08001452
Adam Jackson149c36a2010-04-29 14:05:18 -04001453 /* DDC bus is shared, match EDID to connector type */
1454 if (is_digital && need_digital)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001455 intel_sdvo->is_hdmi = drm_detect_hdmi_monitor(edid);
Adam Jackson149c36a2010-04-29 14:05:18 -04001456 else if (is_digital != need_digital)
1457 status = connector_status_disconnected;
1458
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001459 connector->display_info.raw_edid = NULL;
Adam Jackson149c36a2010-04-29 14:05:18 -04001460 } else
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +08001461 status = connector_status_disconnected;
Adam Jackson149c36a2010-04-29 14:05:18 -04001462
1463 kfree(edid);
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +08001464
1465 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +08001466}
1467
Jesse Barnes79e53942008-11-07 14:24:08 -08001468static enum drm_connector_status intel_sdvo_detect(struct drm_connector *connector)
1469{
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001470 uint16_t response;
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001471 struct drm_encoder *encoder = intel_attached_encoder(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001472 struct intel_sdvo *intel_sdvo = enc_to_intel_sdvo(encoder);
Chris Wilson615fb932010-08-04 13:50:24 +01001473 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001474 enum drm_connector_status ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001475
Chris Wilson32aad862010-08-04 13:50:25 +01001476 if (!intel_sdvo_write_cmd(intel_sdvo,
1477 SDVO_CMD_GET_ATTACHED_DISPLAYS, NULL, 0))
1478 return connector_status_unknown;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001479 if (intel_sdvo->is_tv) {
Zhao Yakuid09c23d2009-11-06 15:39:56 +08001480 /* add 30ms delay when the output type is SDVO-TV */
1481 mdelay(30);
1482 }
Chris Wilson32aad862010-08-04 13:50:25 +01001483 if (!intel_sdvo_read_response(intel_sdvo, &response, 2))
1484 return connector_status_unknown;
Jesse Barnes79e53942008-11-07 14:24:08 -08001485
Dave Airlie51c8b402009-08-20 13:38:04 +10001486 DRM_DEBUG_KMS("SDVO response %d %d\n", response & 0xff, response >> 8);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001487
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001488 if (response == 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001489 return connector_status_disconnected;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001490
Chris Wilsonea5b2132010-08-04 13:50:23 +01001491 intel_sdvo->attached_output = response;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001492
Chris Wilson615fb932010-08-04 13:50:24 +01001493 if ((intel_sdvo_connector->output_flag & response) == 0)
Zhenyu Wang14571b42010-03-30 14:06:33 +08001494 ret = connector_status_disconnected;
Adam Jackson149c36a2010-04-29 14:05:18 -04001495 else if (response & SDVO_TMDS_MASK)
1496 ret = intel_sdvo_hdmi_sink_detect(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001497 else
1498 ret = connector_status_connected;
1499
1500 /* May update encoder flag for like clock for SDVO TV, etc.*/
1501 if (ret == connector_status_connected) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001502 intel_sdvo->is_tv = false;
1503 intel_sdvo->is_lvds = false;
1504 intel_sdvo->base.needs_tv_clock = false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001505
1506 if (response & SDVO_TV_MASK) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001507 intel_sdvo->is_tv = true;
1508 intel_sdvo->base.needs_tv_clock = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001509 }
1510 if (response & SDVO_LVDS_MASK)
Chris Wilson85454232010-08-08 14:28:23 +01001511 intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001512 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001513
1514 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001515}
1516
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001517static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001518{
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001519 struct drm_encoder *encoder = intel_attached_encoder(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001520 struct intel_sdvo *intel_sdvo = enc_to_intel_sdvo(encoder);
Keith Packard57cdaf92009-09-04 13:07:54 +08001521 int num_modes;
Jesse Barnes79e53942008-11-07 14:24:08 -08001522
1523 /* set the bus switch and get the modes */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001524 num_modes = intel_ddc_get_modes(connector, intel_sdvo->base.ddc_bus);
Jesse Barnes79e53942008-11-07 14:24:08 -08001525
Keith Packard57cdaf92009-09-04 13:07:54 +08001526 /*
1527 * Mac mini hack. On this device, the DVI-I connector shares one DDC
1528 * link between analog and digital outputs. So, if the regular SDVO
1529 * DDC fails, check to see if the analog output is disconnected, in
1530 * which case we'll look there for the digital DDC data.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001531 */
Keith Packard57cdaf92009-09-04 13:07:54 +08001532 if (num_modes == 0 &&
Chris Wilsonea5b2132010-08-04 13:50:23 +01001533 intel_sdvo->analog_ddc_bus &&
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001534 !intel_analog_is_connected(connector->dev)) {
Keith Packard57cdaf92009-09-04 13:07:54 +08001535 /* Switch to the analog ddc bus and try that
1536 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001537 (void) intel_ddc_get_modes(connector, intel_sdvo->analog_ddc_bus);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001538 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001539}
1540
1541/*
1542 * Set of SDVO TV modes.
1543 * Note! This is in reply order (see loop in get_tv_modes).
1544 * XXX: all 60Hz refresh?
1545 */
1546struct drm_display_mode sdvo_tv_modes[] = {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001547 { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
1548 416, 0, 200, 201, 232, 233, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001549 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001550 { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
1551 416, 0, 240, 241, 272, 273, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001552 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001553 { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
1554 496, 0, 300, 301, 332, 333, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001555 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001556 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
1557 736, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001558 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001559 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
1560 736, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001561 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001562 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
1563 736, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001564 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001565 { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
1566 800, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001567 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001568 { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
1569 800, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001570 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001571 { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
1572 816, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001573 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001574 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
1575 816, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001576 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001577 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
1578 816, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001579 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001580 { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
1581 816, 0, 540, 541, 572, 573, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001582 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001583 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
1584 816, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001585 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001586 { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
1587 864, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001588 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001589 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
1590 896, 0, 600, 601, 632, 633, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001591 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001592 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
1593 928, 0, 624, 625, 656, 657, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001594 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001595 { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
1596 1016, 0, 766, 767, 798, 799, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001597 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001598 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
1599 1120, 0, 768, 769, 800, 801, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001600 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001601 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
1602 1376, 0, 1024, 1025, 1056, 1057, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001603 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1604};
1605
1606static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
1607{
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001608 struct drm_encoder *encoder = intel_attached_encoder(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001609 struct intel_sdvo *intel_sdvo = enc_to_intel_sdvo(encoder);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001610 struct intel_sdvo_sdtv_resolution_request tv_res;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001611 uint32_t reply = 0, format_map = 0;
1612 int i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001613
1614 /* Read the list of supported input resolutions for the selected TV
1615 * format.
1616 */
Chris Wilson40039752010-08-04 13:50:26 +01001617 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001618 memcpy(&tv_res, &format_map,
Chris Wilson32aad862010-08-04 13:50:25 +01001619 min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001620
Chris Wilson32aad862010-08-04 13:50:25 +01001621 if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
1622 return;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001623
Chris Wilson32aad862010-08-04 13:50:25 +01001624 BUILD_BUG_ON(sizeof(tv_res) != 3);
1625 if (!intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
1626 &tv_res, sizeof(tv_res)))
1627 return;
1628 if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001629 return;
1630
1631 for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001632 if (reply & (1 << i)) {
1633 struct drm_display_mode *nmode;
1634 nmode = drm_mode_duplicate(connector->dev,
Chris Wilson32aad862010-08-04 13:50:25 +01001635 &sdvo_tv_modes[i]);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001636 if (nmode)
1637 drm_mode_probed_add(connector, nmode);
1638 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001639}
1640
Ma Ling7086c872009-05-13 11:20:06 +08001641static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
1642{
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001643 struct drm_encoder *encoder = intel_attached_encoder(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001644 struct intel_sdvo *intel_sdvo = enc_to_intel_sdvo(encoder);
Ma Ling7086c872009-05-13 11:20:06 +08001645 struct drm_i915_private *dev_priv = connector->dev->dev_private;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001646 struct drm_display_mode *newmode;
Ma Ling7086c872009-05-13 11:20:06 +08001647
1648 /*
1649 * Attempt to get the mode list from DDC.
1650 * Assume that the preferred modes are
1651 * arranged in priority order.
1652 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001653 intel_ddc_get_modes(connector, intel_sdvo->base.ddc_bus);
Ma Ling7086c872009-05-13 11:20:06 +08001654 if (list_empty(&connector->probed_modes) == false)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001655 goto end;
Ma Ling7086c872009-05-13 11:20:06 +08001656
1657 /* Fetch modes from VBT */
1658 if (dev_priv->sdvo_lvds_vbt_mode != NULL) {
Ma Ling7086c872009-05-13 11:20:06 +08001659 newmode = drm_mode_duplicate(connector->dev,
1660 dev_priv->sdvo_lvds_vbt_mode);
1661 if (newmode != NULL) {
1662 /* Guarantee the mode is preferred */
1663 newmode->type = (DRM_MODE_TYPE_PREFERRED |
1664 DRM_MODE_TYPE_DRIVER);
1665 drm_mode_probed_add(connector, newmode);
1666 }
1667 }
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001668
1669end:
1670 list_for_each_entry(newmode, &connector->probed_modes, head) {
1671 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001672 intel_sdvo->sdvo_lvds_fixed_mode =
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001673 drm_mode_duplicate(connector->dev, newmode);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001674
1675 drm_mode_set_crtcinfo(intel_sdvo->sdvo_lvds_fixed_mode,
1676 0);
1677
Chris Wilson85454232010-08-08 14:28:23 +01001678 intel_sdvo->is_lvds = true;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001679 break;
1680 }
1681 }
1682
Ma Ling7086c872009-05-13 11:20:06 +08001683}
1684
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001685static int intel_sdvo_get_modes(struct drm_connector *connector)
1686{
Chris Wilson615fb932010-08-04 13:50:24 +01001687 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001688
Chris Wilson615fb932010-08-04 13:50:24 +01001689 if (IS_TV(intel_sdvo_connector))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001690 intel_sdvo_get_tv_modes(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001691 else if (IS_LVDS(intel_sdvo_connector))
Ma Ling7086c872009-05-13 11:20:06 +08001692 intel_sdvo_get_lvds_modes(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001693 else
1694 intel_sdvo_get_ddc_modes(connector);
1695
Chris Wilson32aad862010-08-04 13:50:25 +01001696 return !list_empty(&connector->probed_modes);
Jesse Barnes79e53942008-11-07 14:24:08 -08001697}
1698
Chris Wilsonfcc8d672010-08-04 13:50:27 +01001699static void
1700intel_sdvo_destroy_enhance_property(struct drm_connector *connector)
Zhao Yakuib9219c52009-09-10 15:45:46 +08001701{
Chris Wilson615fb932010-08-04 13:50:24 +01001702 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001703 struct drm_device *dev = connector->dev;
1704
Chris Wilsonc5521702010-08-04 13:50:28 +01001705 if (intel_sdvo_connector->left)
1706 drm_property_destroy(dev, intel_sdvo_connector->left);
1707 if (intel_sdvo_connector->right)
1708 drm_property_destroy(dev, intel_sdvo_connector->right);
1709 if (intel_sdvo_connector->top)
1710 drm_property_destroy(dev, intel_sdvo_connector->top);
1711 if (intel_sdvo_connector->bottom)
1712 drm_property_destroy(dev, intel_sdvo_connector->bottom);
1713 if (intel_sdvo_connector->hpos)
1714 drm_property_destroy(dev, intel_sdvo_connector->hpos);
1715 if (intel_sdvo_connector->vpos)
1716 drm_property_destroy(dev, intel_sdvo_connector->vpos);
1717 if (intel_sdvo_connector->saturation)
1718 drm_property_destroy(dev, intel_sdvo_connector->saturation);
1719 if (intel_sdvo_connector->contrast)
1720 drm_property_destroy(dev, intel_sdvo_connector->contrast);
1721 if (intel_sdvo_connector->hue)
1722 drm_property_destroy(dev, intel_sdvo_connector->hue);
1723 if (intel_sdvo_connector->sharpness)
1724 drm_property_destroy(dev, intel_sdvo_connector->sharpness);
1725 if (intel_sdvo_connector->flicker_filter)
1726 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter);
1727 if (intel_sdvo_connector->flicker_filter_2d)
1728 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_2d);
1729 if (intel_sdvo_connector->flicker_filter_adaptive)
1730 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_adaptive);
1731 if (intel_sdvo_connector->tv_luma_filter)
1732 drm_property_destroy(dev, intel_sdvo_connector->tv_luma_filter);
1733 if (intel_sdvo_connector->tv_chroma_filter)
1734 drm_property_destroy(dev, intel_sdvo_connector->tv_chroma_filter);
Chris Wilsone0442182010-08-04 13:50:29 +01001735 if (intel_sdvo_connector->dot_crawl)
1736 drm_property_destroy(dev, intel_sdvo_connector->dot_crawl);
Chris Wilsonc5521702010-08-04 13:50:28 +01001737 if (intel_sdvo_connector->brightness)
1738 drm_property_destroy(dev, intel_sdvo_connector->brightness);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001739}
1740
Jesse Barnes79e53942008-11-07 14:24:08 -08001741static void intel_sdvo_destroy(struct drm_connector *connector)
1742{
Chris Wilson615fb932010-08-04 13:50:24 +01001743 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001744
Chris Wilsonc5521702010-08-04 13:50:28 +01001745 if (intel_sdvo_connector->tv_format)
Zhao Yakuice6feab2009-08-24 13:50:26 +08001746 drm_property_destroy(connector->dev,
Chris Wilsonc5521702010-08-04 13:50:28 +01001747 intel_sdvo_connector->tv_format);
Zhao Yakuice6feab2009-08-24 13:50:26 +08001748
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001749 intel_sdvo_destroy_enhance_property(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001750 drm_sysfs_connector_remove(connector);
1751 drm_connector_cleanup(connector);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001752 kfree(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001753}
1754
Zhao Yakuice6feab2009-08-24 13:50:26 +08001755static int
1756intel_sdvo_set_property(struct drm_connector *connector,
1757 struct drm_property *property,
1758 uint64_t val)
1759{
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001760 struct drm_encoder *encoder = intel_attached_encoder(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001761 struct intel_sdvo *intel_sdvo = enc_to_intel_sdvo(encoder);
Chris Wilson615fb932010-08-04 13:50:24 +01001762 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001763 uint16_t temp_value;
Chris Wilson32aad862010-08-04 13:50:25 +01001764 uint8_t cmd;
1765 int ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001766
1767 ret = drm_connector_property_set_value(connector, property, val);
Chris Wilson32aad862010-08-04 13:50:25 +01001768 if (ret)
1769 return ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001770
Chris Wilsonc5521702010-08-04 13:50:28 +01001771#define CHECK_PROPERTY(name, NAME) \
1772 if (intel_sdvo_connector->name == property) { \
1773 if (intel_sdvo_connector->cur_##name == temp_value) return 0; \
1774 if (intel_sdvo_connector->max_##name < temp_value) return -EINVAL; \
1775 cmd = SDVO_CMD_SET_##NAME; \
1776 intel_sdvo_connector->cur_##name = temp_value; \
1777 goto set_value; \
1778 }
1779
1780 if (property == intel_sdvo_connector->tv_format) {
Chris Wilson32aad862010-08-04 13:50:25 +01001781 if (val >= TV_FORMAT_NUM)
1782 return -EINVAL;
1783
Chris Wilson40039752010-08-04 13:50:26 +01001784 if (intel_sdvo->tv_format_index ==
Chris Wilson615fb932010-08-04 13:50:24 +01001785 intel_sdvo_connector->tv_format_supported[val])
Chris Wilson32aad862010-08-04 13:50:25 +01001786 return 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001787
Chris Wilson40039752010-08-04 13:50:26 +01001788 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[val];
Chris Wilsonc5521702010-08-04 13:50:28 +01001789 goto done;
Chris Wilson32aad862010-08-04 13:50:25 +01001790 } else if (IS_TV_OR_LVDS(intel_sdvo_connector)) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001791 temp_value = val;
Chris Wilsonc5521702010-08-04 13:50:28 +01001792 if (intel_sdvo_connector->left == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001793 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001794 intel_sdvo_connector->right, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001795 if (intel_sdvo_connector->left_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001796 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001797
Chris Wilson615fb932010-08-04 13:50:24 +01001798 intel_sdvo_connector->left_margin = temp_value;
1799 intel_sdvo_connector->right_margin = temp_value;
1800 temp_value = intel_sdvo_connector->max_hscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001801 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001802 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01001803 goto set_value;
1804 } else if (intel_sdvo_connector->right == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001805 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001806 intel_sdvo_connector->left, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001807 if (intel_sdvo_connector->right_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001808 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001809
Chris Wilson615fb932010-08-04 13:50:24 +01001810 intel_sdvo_connector->left_margin = temp_value;
1811 intel_sdvo_connector->right_margin = temp_value;
1812 temp_value = intel_sdvo_connector->max_hscan -
1813 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001814 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01001815 goto set_value;
1816 } else if (intel_sdvo_connector->top == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001817 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001818 intel_sdvo_connector->bottom, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001819 if (intel_sdvo_connector->top_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001820 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001821
Chris Wilson615fb932010-08-04 13:50:24 +01001822 intel_sdvo_connector->top_margin = temp_value;
1823 intel_sdvo_connector->bottom_margin = temp_value;
1824 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001825 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001826 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01001827 goto set_value;
1828 } else if (intel_sdvo_connector->bottom == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001829 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001830 intel_sdvo_connector->top, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001831 if (intel_sdvo_connector->bottom_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001832 return 0;
1833
Chris Wilson615fb932010-08-04 13:50:24 +01001834 intel_sdvo_connector->top_margin = temp_value;
1835 intel_sdvo_connector->bottom_margin = temp_value;
1836 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001837 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001838 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01001839 goto set_value;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001840 }
Chris Wilsonc5521702010-08-04 13:50:28 +01001841 CHECK_PROPERTY(hpos, HPOS)
1842 CHECK_PROPERTY(vpos, VPOS)
1843 CHECK_PROPERTY(saturation, SATURATION)
1844 CHECK_PROPERTY(contrast, CONTRAST)
1845 CHECK_PROPERTY(hue, HUE)
1846 CHECK_PROPERTY(brightness, BRIGHTNESS)
1847 CHECK_PROPERTY(sharpness, SHARPNESS)
1848 CHECK_PROPERTY(flicker_filter, FLICKER_FILTER)
1849 CHECK_PROPERTY(flicker_filter_2d, FLICKER_FILTER_2D)
1850 CHECK_PROPERTY(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE)
1851 CHECK_PROPERTY(tv_chroma_filter, TV_CHROMA_FILTER)
1852 CHECK_PROPERTY(tv_luma_filter, TV_LUMA_FILTER)
Chris Wilsone0442182010-08-04 13:50:29 +01001853 CHECK_PROPERTY(dot_crawl, DOT_CRAWL)
Zhao Yakuib9219c52009-09-10 15:45:46 +08001854 }
Chris Wilsonc5521702010-08-04 13:50:28 +01001855
1856 return -EINVAL; /* unknown property */
1857
1858set_value:
1859 if (!intel_sdvo_set_value(intel_sdvo, cmd, &temp_value, 2))
1860 return -EIO;
1861
1862
1863done:
1864 if (encoder->crtc) {
1865 struct drm_crtc *crtc = encoder->crtc;
1866
Zhao Yakuice6feab2009-08-24 13:50:26 +08001867 drm_crtc_helper_set_mode(crtc, &crtc->mode, crtc->x,
Chris Wilsonc5521702010-08-04 13:50:28 +01001868 crtc->y, crtc->fb);
1869 }
1870
Chris Wilson32aad862010-08-04 13:50:25 +01001871 return 0;
Chris Wilsonc5521702010-08-04 13:50:28 +01001872#undef CHECK_PROPERTY
Zhao Yakuice6feab2009-08-24 13:50:26 +08001873}
1874
Jesse Barnes79e53942008-11-07 14:24:08 -08001875static const struct drm_encoder_helper_funcs intel_sdvo_helper_funcs = {
1876 .dpms = intel_sdvo_dpms,
1877 .mode_fixup = intel_sdvo_mode_fixup,
1878 .prepare = intel_encoder_prepare,
1879 .mode_set = intel_sdvo_mode_set,
1880 .commit = intel_encoder_commit,
1881};
1882
1883static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
Keith Packardc9fb15f2009-05-30 20:42:28 -07001884 .dpms = drm_helper_connector_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -08001885 .detect = intel_sdvo_detect,
1886 .fill_modes = drm_helper_probe_single_connector_modes,
Zhao Yakuice6feab2009-08-24 13:50:26 +08001887 .set_property = intel_sdvo_set_property,
Jesse Barnes79e53942008-11-07 14:24:08 -08001888 .destroy = intel_sdvo_destroy,
1889};
1890
1891static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
1892 .get_modes = intel_sdvo_get_modes,
1893 .mode_valid = intel_sdvo_mode_valid,
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001894 .best_encoder = intel_attached_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -08001895};
1896
Hannes Ederb358d0a2008-12-18 21:18:47 +01001897static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08001898{
Chris Wilsonea5b2132010-08-04 13:50:23 +01001899 struct intel_sdvo *intel_sdvo = enc_to_intel_sdvo(encoder);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001900
Chris Wilsonea5b2132010-08-04 13:50:23 +01001901 if (intel_sdvo->analog_ddc_bus)
1902 intel_i2c_destroy(intel_sdvo->analog_ddc_bus);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001903
Chris Wilsonea5b2132010-08-04 13:50:23 +01001904 if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001905 drm_mode_destroy(encoder->dev,
Chris Wilsonea5b2132010-08-04 13:50:23 +01001906 intel_sdvo->sdvo_lvds_fixed_mode);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001907
Chris Wilsonea5b2132010-08-04 13:50:23 +01001908 intel_encoder_destroy(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001909}
1910
1911static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
1912 .destroy = intel_sdvo_enc_destroy,
1913};
1914
Chris Wilsonb66d8422010-08-12 15:26:41 +01001915static void
1916intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
1917{
1918 uint16_t mask = 0;
1919 unsigned int num_bits;
1920
1921 /* Make a mask of outputs less than or equal to our own priority in the
1922 * list.
1923 */
1924 switch (sdvo->controlled_output) {
1925 case SDVO_OUTPUT_LVDS1:
1926 mask |= SDVO_OUTPUT_LVDS1;
1927 case SDVO_OUTPUT_LVDS0:
1928 mask |= SDVO_OUTPUT_LVDS0;
1929 case SDVO_OUTPUT_TMDS1:
1930 mask |= SDVO_OUTPUT_TMDS1;
1931 case SDVO_OUTPUT_TMDS0:
1932 mask |= SDVO_OUTPUT_TMDS0;
1933 case SDVO_OUTPUT_RGB1:
1934 mask |= SDVO_OUTPUT_RGB1;
1935 case SDVO_OUTPUT_RGB0:
1936 mask |= SDVO_OUTPUT_RGB0;
1937 break;
1938 }
1939
1940 /* Count bits to find what number we are in the priority list. */
1941 mask &= sdvo->caps.output_flags;
1942 num_bits = hweight16(mask);
1943 /* If more than 3 outputs, default to DDC bus 3 for now. */
1944 if (num_bits > 3)
1945 num_bits = 3;
1946
1947 /* Corresponds to SDVO_CONTROL_BUS_DDCx */
1948 sdvo->ddc_bus = 1 << num_bits;
1949}
Jesse Barnes79e53942008-11-07 14:24:08 -08001950
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001951/**
1952 * Choose the appropriate DDC bus for control bus switch command for this
1953 * SDVO output based on the controlled output.
1954 *
1955 * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
1956 * outputs, then LVDS outputs.
1957 */
1958static void
Adam Jacksonb1083332010-04-23 16:07:40 -04001959intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
Chris Wilsonea5b2132010-08-04 13:50:23 +01001960 struct intel_sdvo *sdvo, u32 reg)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001961{
Adam Jacksonb1083332010-04-23 16:07:40 -04001962 struct sdvo_device_mapping *mapping;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001963
Adam Jacksonb1083332010-04-23 16:07:40 -04001964 if (IS_SDVOB(reg))
1965 mapping = &(dev_priv->sdvo_mappings[0]);
1966 else
1967 mapping = &(dev_priv->sdvo_mappings[1]);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001968
Chris Wilsonb66d8422010-08-12 15:26:41 +01001969 if (mapping->initialized)
1970 sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
1971 else
1972 intel_sdvo_guess_ddc_bus(sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001973}
1974
1975static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001976intel_sdvo_get_digital_encoding_mode(struct intel_sdvo *intel_sdvo, int device)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001977{
Chris Wilson32aad862010-08-04 13:50:25 +01001978 return intel_sdvo_set_target_output(intel_sdvo,
1979 device == 0 ? SDVO_OUTPUT_TMDS0 : SDVO_OUTPUT_TMDS1) &&
1980 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_ENCODE,
1981 &intel_sdvo->is_hdmi, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001982}
1983
Chris Wilsonea5b2132010-08-04 13:50:23 +01001984static struct intel_sdvo *
1985intel_sdvo_chan_to_intel_sdvo(struct intel_i2c_chan *chan)
Ma Ling619ac3b2009-05-18 16:12:46 +08001986{
1987 struct drm_device *dev = chan->drm_dev;
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001988 struct drm_encoder *encoder;
Ma Ling619ac3b2009-05-18 16:12:46 +08001989
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001990 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001991 struct intel_sdvo *intel_sdvo = enc_to_intel_sdvo(encoder);
1992 if (intel_sdvo->base.ddc_bus == &chan->adapter)
1993 return intel_sdvo;
Ma Ling619ac3b2009-05-18 16:12:46 +08001994 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01001995
Chris Wilson32aad862010-08-04 13:50:25 +01001996 return NULL;
Ma Ling619ac3b2009-05-18 16:12:46 +08001997}
1998
1999static int intel_sdvo_master_xfer(struct i2c_adapter *i2c_adap,
2000 struct i2c_msg msgs[], int num)
2001{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002002 struct intel_sdvo *intel_sdvo;
Ma Ling619ac3b2009-05-18 16:12:46 +08002003 struct i2c_algo_bit_data *algo_data;
Keith Packardf9c10a92009-05-30 12:16:25 -07002004 const struct i2c_algorithm *algo;
Ma Ling619ac3b2009-05-18 16:12:46 +08002005
2006 algo_data = (struct i2c_algo_bit_data *)i2c_adap->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002007 intel_sdvo =
2008 intel_sdvo_chan_to_intel_sdvo((struct intel_i2c_chan *)
2009 (algo_data->data));
2010 if (intel_sdvo == NULL)
Ma Ling619ac3b2009-05-18 16:12:46 +08002011 return -EINVAL;
2012
Chris Wilsonea5b2132010-08-04 13:50:23 +01002013 algo = intel_sdvo->base.i2c_bus->algo;
Ma Ling619ac3b2009-05-18 16:12:46 +08002014
Chris Wilsonea5b2132010-08-04 13:50:23 +01002015 intel_sdvo_set_control_bus_switch(intel_sdvo, intel_sdvo->ddc_bus);
Ma Ling619ac3b2009-05-18 16:12:46 +08002016 return algo->master_xfer(i2c_adap, msgs, num);
2017}
2018
2019static struct i2c_algorithm intel_sdvo_i2c_bit_algo = {
2020 .master_xfer = intel_sdvo_master_xfer,
2021};
2022
yakui_zhao714605e2009-05-31 17:18:07 +08002023static u8
Eric Anholtc751ce42010-03-25 11:48:48 -07002024intel_sdvo_get_slave_addr(struct drm_device *dev, int sdvo_reg)
yakui_zhao714605e2009-05-31 17:18:07 +08002025{
2026 struct drm_i915_private *dev_priv = dev->dev_private;
2027 struct sdvo_device_mapping *my_mapping, *other_mapping;
2028
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002029 if (IS_SDVOB(sdvo_reg)) {
yakui_zhao714605e2009-05-31 17:18:07 +08002030 my_mapping = &dev_priv->sdvo_mappings[0];
2031 other_mapping = &dev_priv->sdvo_mappings[1];
2032 } else {
2033 my_mapping = &dev_priv->sdvo_mappings[1];
2034 other_mapping = &dev_priv->sdvo_mappings[0];
2035 }
2036
2037 /* If the BIOS described our SDVO device, take advantage of it. */
2038 if (my_mapping->slave_addr)
2039 return my_mapping->slave_addr;
2040
2041 /* If the BIOS only described a different SDVO device, use the
2042 * address that it isn't using.
2043 */
2044 if (other_mapping->slave_addr) {
2045 if (other_mapping->slave_addr == 0x70)
2046 return 0x72;
2047 else
2048 return 0x70;
2049 }
2050
2051 /* No SDVO device info is found for another DVO port,
2052 * so use mapping assumption we had before BIOS parsing.
2053 */
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002054 if (IS_SDVOB(sdvo_reg))
yakui_zhao714605e2009-05-31 17:18:07 +08002055 return 0x70;
2056 else
2057 return 0x72;
2058}
2059
Zhenyu Wang14571b42010-03-30 14:06:33 +08002060static void
Chris Wilson32aad862010-08-04 13:50:25 +01002061intel_sdvo_connector_init(struct drm_encoder *encoder,
2062 struct drm_connector *connector)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002063{
2064 drm_connector_init(encoder->dev, connector, &intel_sdvo_connector_funcs,
2065 connector->connector_type);
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002066
Zhenyu Wang14571b42010-03-30 14:06:33 +08002067 drm_connector_helper_add(connector, &intel_sdvo_connector_helper_funcs);
2068
2069 connector->interlace_allowed = 0;
2070 connector->doublescan_allowed = 0;
2071 connector->display_info.subpixel_order = SubPixelHorizontalRGB;
2072
2073 drm_mode_connector_attach_encoder(connector, encoder);
2074 drm_sysfs_connector_add(connector);
2075}
2076
2077static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002078intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002079{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002080 struct drm_encoder *encoder = &intel_sdvo->base.base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002081 struct drm_connector *connector;
2082 struct intel_connector *intel_connector;
Chris Wilson615fb932010-08-04 13:50:24 +01002083 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002084
Chris Wilson615fb932010-08-04 13:50:24 +01002085 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2086 if (!intel_sdvo_connector)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002087 return false;
2088
Zhenyu Wang14571b42010-03-30 14:06:33 +08002089 if (device == 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002090 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
Chris Wilson615fb932010-08-04 13:50:24 +01002091 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002092 } else if (device == 1) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002093 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
Chris Wilson615fb932010-08-04 13:50:24 +01002094 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002095 }
2096
Chris Wilson615fb932010-08-04 13:50:24 +01002097 intel_connector = &intel_sdvo_connector->base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002098 connector = &intel_connector->base;
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002099 connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002100 encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
2101 connector->connector_type = DRM_MODE_CONNECTOR_DVID;
2102
Chris Wilsonea5b2132010-08-04 13:50:23 +01002103 if (intel_sdvo_get_supp_encode(intel_sdvo, &intel_sdvo->encode)
2104 && intel_sdvo_get_digital_encoding_mode(intel_sdvo, device)
2105 && intel_sdvo->is_hdmi) {
Zhenyu Wang14571b42010-03-30 14:06:33 +08002106 /* enable hdmi encoding mode if supported */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002107 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
2108 intel_sdvo_set_colorimetry(intel_sdvo,
Zhenyu Wang14571b42010-03-30 14:06:33 +08002109 SDVO_COLORIMETRY_RGB256);
2110 connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
2111 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002112 intel_sdvo->base.clone_mask = ((1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
2113 (1 << INTEL_ANALOG_CLONE_BIT));
Zhenyu Wang14571b42010-03-30 14:06:33 +08002114
Chris Wilson32aad862010-08-04 13:50:25 +01002115 intel_sdvo_connector_init(encoder, connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002116
2117 return true;
2118}
2119
2120static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002121intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002122{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002123 struct drm_encoder *encoder = &intel_sdvo->base.base;
2124 struct drm_connector *connector;
2125 struct intel_connector *intel_connector;
2126 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002127
Chris Wilson615fb932010-08-04 13:50:24 +01002128 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2129 if (!intel_sdvo_connector)
2130 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002131
Chris Wilson615fb932010-08-04 13:50:24 +01002132 intel_connector = &intel_sdvo_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002133 connector = &intel_connector->base;
2134 encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
2135 connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002136
Chris Wilson4ef69c72010-09-09 15:14:28 +01002137 intel_sdvo->controlled_output |= type;
2138 intel_sdvo_connector->output_flag = type;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002139
Chris Wilson4ef69c72010-09-09 15:14:28 +01002140 intel_sdvo->is_tv = true;
2141 intel_sdvo->base.needs_tv_clock = true;
2142 intel_sdvo->base.clone_mask = 1 << INTEL_SDVO_TV_CLONE_BIT;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002143
Chris Wilson4ef69c72010-09-09 15:14:28 +01002144 intel_sdvo_connector_init(encoder, connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002145
Chris Wilson4ef69c72010-09-09 15:14:28 +01002146 if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
Chris Wilson32aad862010-08-04 13:50:25 +01002147 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002148
Chris Wilson4ef69c72010-09-09 15:14:28 +01002149 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002150 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002151
Chris Wilson4ef69c72010-09-09 15:14:28 +01002152 return true;
Chris Wilson32aad862010-08-04 13:50:25 +01002153
2154err:
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002155 intel_sdvo_destroy_enhance_property(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002156 kfree(intel_sdvo_connector);
2157 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002158}
2159
2160static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002161intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002162{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002163 struct drm_encoder *encoder = &intel_sdvo->base.base;
2164 struct drm_connector *connector;
2165 struct intel_connector *intel_connector;
2166 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002167
Chris Wilson615fb932010-08-04 13:50:24 +01002168 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2169 if (!intel_sdvo_connector)
2170 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002171
Chris Wilson615fb932010-08-04 13:50:24 +01002172 intel_connector = &intel_sdvo_connector->base;
2173 connector = &intel_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002174 connector->polled = DRM_CONNECTOR_POLL_CONNECT;
2175 encoder->encoder_type = DRM_MODE_ENCODER_DAC;
2176 connector->connector_type = DRM_MODE_CONNECTOR_VGA;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002177
Chris Wilson4ef69c72010-09-09 15:14:28 +01002178 if (device == 0) {
2179 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
2180 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
2181 } else if (device == 1) {
2182 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
2183 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
2184 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002185
Chris Wilson4ef69c72010-09-09 15:14:28 +01002186 intel_sdvo->base.clone_mask = ((1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
2187 (1 << INTEL_ANALOG_CLONE_BIT));
2188
2189 intel_sdvo_connector_init(encoder, connector);
2190 return true;
2191}
2192
2193static bool
2194intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
2195{
2196 struct drm_encoder *encoder = &intel_sdvo->base.base;
2197 struct drm_connector *connector;
2198 struct intel_connector *intel_connector;
2199 struct intel_sdvo_connector *intel_sdvo_connector;
2200
2201 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2202 if (!intel_sdvo_connector)
2203 return false;
2204
2205 intel_connector = &intel_sdvo_connector->base;
2206 connector = &intel_connector->base;
2207 encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
2208 connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
2209
2210 if (device == 0) {
2211 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
2212 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
2213 } else if (device == 1) {
2214 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
2215 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
2216 }
2217
2218 intel_sdvo->base.clone_mask = ((1 << INTEL_ANALOG_CLONE_BIT) |
Chris Wilsonea5b2132010-08-04 13:50:23 +01002219 (1 << INTEL_SDVO_LVDS_CLONE_BIT));
Zhenyu Wang14571b42010-03-30 14:06:33 +08002220
Chris Wilson4ef69c72010-09-09 15:14:28 +01002221 intel_sdvo_connector_init(encoder, connector);
2222 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002223 goto err;
2224
2225 return true;
2226
2227err:
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002228 intel_sdvo_destroy_enhance_property(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002229 kfree(intel_sdvo_connector);
2230 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002231}
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002232
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002233static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002234intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002235{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002236 intel_sdvo->is_tv = false;
2237 intel_sdvo->base.needs_tv_clock = false;
2238 intel_sdvo->is_lvds = false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002239
Zhenyu Wang14571b42010-03-30 14:06:33 +08002240 /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002241
Zhenyu Wang14571b42010-03-30 14:06:33 +08002242 if (flags & SDVO_OUTPUT_TMDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002243 if (!intel_sdvo_dvi_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002244 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002245
Zhenyu Wang14571b42010-03-30 14:06:33 +08002246 if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002247 if (!intel_sdvo_dvi_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002248 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002249
Zhenyu Wang14571b42010-03-30 14:06:33 +08002250 /* TV has no XXX1 function block */
Zhenyu Wanga1f4b7ff2010-03-29 23:16:13 +08002251 if (flags & SDVO_OUTPUT_SVID0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002252 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002253 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002254
Zhenyu Wang14571b42010-03-30 14:06:33 +08002255 if (flags & SDVO_OUTPUT_CVBS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002256 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002257 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002258
Zhenyu Wang14571b42010-03-30 14:06:33 +08002259 if (flags & SDVO_OUTPUT_RGB0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002260 if (!intel_sdvo_analog_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002261 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002262
Zhenyu Wang14571b42010-03-30 14:06:33 +08002263 if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002264 if (!intel_sdvo_analog_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002265 return false;
Zhao Yakui2dd87382010-01-27 16:32:46 +08002266
Zhenyu Wang14571b42010-03-30 14:06:33 +08002267 if (flags & SDVO_OUTPUT_LVDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002268 if (!intel_sdvo_lvds_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002269 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002270
Zhenyu Wang14571b42010-03-30 14:06:33 +08002271 if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002272 if (!intel_sdvo_lvds_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002273 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002274
Zhenyu Wang14571b42010-03-30 14:06:33 +08002275 if ((flags & SDVO_OUTPUT_MASK) == 0) {
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002276 unsigned char bytes[2];
2277
Chris Wilsonea5b2132010-08-04 13:50:23 +01002278 intel_sdvo->controlled_output = 0;
2279 memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
Dave Airlie51c8b402009-08-20 13:38:04 +10002280 DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002281 SDVO_NAME(intel_sdvo),
Dave Airlie51c8b402009-08-20 13:38:04 +10002282 bytes[0], bytes[1]);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002283 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002284 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002285 intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002286
Zhenyu Wang14571b42010-03-30 14:06:33 +08002287 return true;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002288}
2289
Chris Wilson32aad862010-08-04 13:50:25 +01002290static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
2291 struct intel_sdvo_connector *intel_sdvo_connector,
2292 int type)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002293{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002294 struct drm_device *dev = intel_sdvo->base.base.dev;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002295 struct intel_sdvo_tv_format format;
2296 uint32_t format_map, i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002297
Chris Wilson32aad862010-08-04 13:50:25 +01002298 if (!intel_sdvo_set_target_output(intel_sdvo, type))
2299 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002300
Chris Wilson32aad862010-08-04 13:50:25 +01002301 if (!intel_sdvo_get_value(intel_sdvo,
2302 SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
2303 &format, sizeof(format)))
2304 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002305
Chris Wilson32aad862010-08-04 13:50:25 +01002306 memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08002307
2308 if (format_map == 0)
Chris Wilson32aad862010-08-04 13:50:25 +01002309 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002310
Chris Wilson615fb932010-08-04 13:50:24 +01002311 intel_sdvo_connector->format_supported_num = 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002312 for (i = 0 ; i < TV_FORMAT_NUM; i++)
Chris Wilson40039752010-08-04 13:50:26 +01002313 if (format_map & (1 << i))
2314 intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002315
2316
Chris Wilsonc5521702010-08-04 13:50:28 +01002317 intel_sdvo_connector->tv_format =
Chris Wilson32aad862010-08-04 13:50:25 +01002318 drm_property_create(dev, DRM_MODE_PROP_ENUM,
2319 "mode", intel_sdvo_connector->format_supported_num);
Chris Wilsonc5521702010-08-04 13:50:28 +01002320 if (!intel_sdvo_connector->tv_format)
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002321 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002322
Chris Wilson615fb932010-08-04 13:50:24 +01002323 for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002324 drm_property_add_enum(
Chris Wilsonc5521702010-08-04 13:50:28 +01002325 intel_sdvo_connector->tv_format, i,
Chris Wilson40039752010-08-04 13:50:26 +01002326 i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
Zhao Yakuice6feab2009-08-24 13:50:26 +08002327
Chris Wilson40039752010-08-04 13:50:26 +01002328 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[0];
Chris Wilson32aad862010-08-04 13:50:25 +01002329 drm_connector_attach_property(&intel_sdvo_connector->base.base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002330 intel_sdvo_connector->tv_format, 0);
Chris Wilson32aad862010-08-04 13:50:25 +01002331 return true;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002332
2333}
2334
Chris Wilsonc5521702010-08-04 13:50:28 +01002335#define ENHANCEMENT(name, NAME) do { \
2336 if (enhancements.name) { \
2337 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
2338 !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
2339 return false; \
2340 intel_sdvo_connector->max_##name = data_value[0]; \
2341 intel_sdvo_connector->cur_##name = response; \
2342 intel_sdvo_connector->name = \
2343 drm_property_create(dev, DRM_MODE_PROP_RANGE, #name, 2); \
2344 if (!intel_sdvo_connector->name) return false; \
2345 intel_sdvo_connector->name->values[0] = 0; \
2346 intel_sdvo_connector->name->values[1] = data_value[0]; \
2347 drm_connector_attach_property(connector, \
2348 intel_sdvo_connector->name, \
2349 intel_sdvo_connector->cur_##name); \
2350 DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
2351 data_value[0], data_value[1], response); \
2352 } \
2353} while(0)
2354
2355static bool
2356intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
2357 struct intel_sdvo_connector *intel_sdvo_connector,
2358 struct intel_sdvo_enhancements_reply enhancements)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002359{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002360 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilson32aad862010-08-04 13:50:25 +01002361 struct drm_connector *connector = &intel_sdvo_connector->base.base;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002362 uint16_t response, data_value[2];
2363
Chris Wilsonc5521702010-08-04 13:50:28 +01002364 /* when horizontal overscan is supported, Add the left/right property */
2365 if (enhancements.overscan_h) {
2366 if (!intel_sdvo_get_value(intel_sdvo,
2367 SDVO_CMD_GET_MAX_OVERSCAN_H,
2368 &data_value, 4))
2369 return false;
2370
2371 if (!intel_sdvo_get_value(intel_sdvo,
2372 SDVO_CMD_GET_OVERSCAN_H,
2373 &response, 2))
2374 return false;
2375
2376 intel_sdvo_connector->max_hscan = data_value[0];
2377 intel_sdvo_connector->left_margin = data_value[0] - response;
2378 intel_sdvo_connector->right_margin = intel_sdvo_connector->left_margin;
2379 intel_sdvo_connector->left =
2380 drm_property_create(dev, DRM_MODE_PROP_RANGE,
2381 "left_margin", 2);
2382 if (!intel_sdvo_connector->left)
2383 return false;
2384
2385 intel_sdvo_connector->left->values[0] = 0;
2386 intel_sdvo_connector->left->values[1] = data_value[0];
2387 drm_connector_attach_property(connector,
2388 intel_sdvo_connector->left,
2389 intel_sdvo_connector->left_margin);
2390
2391 intel_sdvo_connector->right =
2392 drm_property_create(dev, DRM_MODE_PROP_RANGE,
2393 "right_margin", 2);
2394 if (!intel_sdvo_connector->right)
2395 return false;
2396
2397 intel_sdvo_connector->right->values[0] = 0;
2398 intel_sdvo_connector->right->values[1] = data_value[0];
2399 drm_connector_attach_property(connector,
2400 intel_sdvo_connector->right,
2401 intel_sdvo_connector->right_margin);
2402 DRM_DEBUG_KMS("h_overscan: max %d, "
2403 "default %d, current %d\n",
2404 data_value[0], data_value[1], response);
2405 }
2406
2407 if (enhancements.overscan_v) {
2408 if (!intel_sdvo_get_value(intel_sdvo,
2409 SDVO_CMD_GET_MAX_OVERSCAN_V,
2410 &data_value, 4))
2411 return false;
2412
2413 if (!intel_sdvo_get_value(intel_sdvo,
2414 SDVO_CMD_GET_OVERSCAN_V,
2415 &response, 2))
2416 return false;
2417
2418 intel_sdvo_connector->max_vscan = data_value[0];
2419 intel_sdvo_connector->top_margin = data_value[0] - response;
2420 intel_sdvo_connector->bottom_margin = intel_sdvo_connector->top_margin;
2421 intel_sdvo_connector->top =
2422 drm_property_create(dev, DRM_MODE_PROP_RANGE,
2423 "top_margin", 2);
2424 if (!intel_sdvo_connector->top)
2425 return false;
2426
2427 intel_sdvo_connector->top->values[0] = 0;
2428 intel_sdvo_connector->top->values[1] = data_value[0];
2429 drm_connector_attach_property(connector,
2430 intel_sdvo_connector->top,
2431 intel_sdvo_connector->top_margin);
2432
2433 intel_sdvo_connector->bottom =
2434 drm_property_create(dev, DRM_MODE_PROP_RANGE,
2435 "bottom_margin", 2);
2436 if (!intel_sdvo_connector->bottom)
2437 return false;
2438
2439 intel_sdvo_connector->bottom->values[0] = 0;
2440 intel_sdvo_connector->bottom->values[1] = data_value[0];
2441 drm_connector_attach_property(connector,
2442 intel_sdvo_connector->bottom,
2443 intel_sdvo_connector->bottom_margin);
2444 DRM_DEBUG_KMS("v_overscan: max %d, "
2445 "default %d, current %d\n",
2446 data_value[0], data_value[1], response);
2447 }
2448
2449 ENHANCEMENT(hpos, HPOS);
2450 ENHANCEMENT(vpos, VPOS);
2451 ENHANCEMENT(saturation, SATURATION);
2452 ENHANCEMENT(contrast, CONTRAST);
2453 ENHANCEMENT(hue, HUE);
2454 ENHANCEMENT(sharpness, SHARPNESS);
2455 ENHANCEMENT(brightness, BRIGHTNESS);
2456 ENHANCEMENT(flicker_filter, FLICKER_FILTER);
2457 ENHANCEMENT(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
2458 ENHANCEMENT(flicker_filter_2d, FLICKER_FILTER_2D);
2459 ENHANCEMENT(tv_chroma_filter, TV_CHROMA_FILTER);
2460 ENHANCEMENT(tv_luma_filter, TV_LUMA_FILTER);
2461
Chris Wilsone0442182010-08-04 13:50:29 +01002462 if (enhancements.dot_crawl) {
2463 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
2464 return false;
2465
2466 intel_sdvo_connector->max_dot_crawl = 1;
2467 intel_sdvo_connector->cur_dot_crawl = response & 0x1;
2468 intel_sdvo_connector->dot_crawl =
2469 drm_property_create(dev, DRM_MODE_PROP_RANGE, "dot_crawl", 2);
2470 if (!intel_sdvo_connector->dot_crawl)
2471 return false;
2472
2473 intel_sdvo_connector->dot_crawl->values[0] = 0;
2474 intel_sdvo_connector->dot_crawl->values[1] = 1;
2475 drm_connector_attach_property(connector,
2476 intel_sdvo_connector->dot_crawl,
2477 intel_sdvo_connector->cur_dot_crawl);
2478 DRM_DEBUG_KMS("dot crawl: current %d\n", response);
2479 }
2480
Chris Wilsonc5521702010-08-04 13:50:28 +01002481 return true;
2482}
2483
2484static bool
2485intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
2486 struct intel_sdvo_connector *intel_sdvo_connector,
2487 struct intel_sdvo_enhancements_reply enhancements)
2488{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002489 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilsonc5521702010-08-04 13:50:28 +01002490 struct drm_connector *connector = &intel_sdvo_connector->base.base;
2491 uint16_t response, data_value[2];
2492
2493 ENHANCEMENT(brightness, BRIGHTNESS);
2494
2495 return true;
2496}
2497#undef ENHANCEMENT
2498
2499static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
2500 struct intel_sdvo_connector *intel_sdvo_connector)
2501{
2502 union {
2503 struct intel_sdvo_enhancements_reply reply;
2504 uint16_t response;
2505 } enhancements;
2506
Chris Wilson32aad862010-08-04 13:50:25 +01002507 if (!intel_sdvo_get_value(intel_sdvo,
2508 SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
Chris Wilsonc5521702010-08-04 13:50:28 +01002509 &enhancements, sizeof(enhancements)))
Chris Wilson32aad862010-08-04 13:50:25 +01002510 return false;
2511
Chris Wilsonc5521702010-08-04 13:50:28 +01002512 if (enhancements.response == 0) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002513 DRM_DEBUG_KMS("No enhancement is supported\n");
Chris Wilson32aad862010-08-04 13:50:25 +01002514 return true;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002515 }
Chris Wilson32aad862010-08-04 13:50:25 +01002516
Chris Wilsonc5521702010-08-04 13:50:28 +01002517 if (IS_TV(intel_sdvo_connector))
2518 return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2519 else if(IS_LVDS(intel_sdvo_connector))
2520 return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2521 else
2522 return true;
Chris Wilson32aad862010-08-04 13:50:25 +01002523
Zhao Yakuib9219c52009-09-10 15:45:46 +08002524}
2525
Eric Anholtc751ce42010-03-25 11:48:48 -07002526bool intel_sdvo_init(struct drm_device *dev, int sdvo_reg)
Jesse Barnes79e53942008-11-07 14:24:08 -08002527{
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002528 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt21d40d32010-03-25 11:11:14 -07002529 struct intel_encoder *intel_encoder;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002530 struct intel_sdvo *intel_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -08002531 u8 ch[0x40];
2532 int i;
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002533 u32 i2c_reg, ddc_reg, analog_ddc_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -08002534
Chris Wilsonea5b2132010-08-04 13:50:23 +01002535 intel_sdvo = kzalloc(sizeof(struct intel_sdvo), GFP_KERNEL);
2536 if (!intel_sdvo)
Eric Anholt7d573822009-01-02 13:33:00 -08002537 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002538
Chris Wilsonea5b2132010-08-04 13:50:23 +01002539 intel_sdvo->sdvo_reg = sdvo_reg;
Keith Packard308cd3a2009-06-14 11:56:18 -07002540
Chris Wilsonea5b2132010-08-04 13:50:23 +01002541 intel_encoder = &intel_sdvo->base;
Eric Anholt21d40d32010-03-25 11:11:14 -07002542 intel_encoder->type = INTEL_OUTPUT_SDVO;
Jesse Barnes79e53942008-11-07 14:24:08 -08002543
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002544 if (HAS_PCH_SPLIT(dev)) {
2545 i2c_reg = PCH_GPIOE;
2546 ddc_reg = PCH_GPIOE;
2547 analog_ddc_reg = PCH_GPIOA;
2548 } else {
2549 i2c_reg = GPIOE;
2550 ddc_reg = GPIOE;
2551 analog_ddc_reg = GPIOA;
2552 }
2553
Jesse Barnes79e53942008-11-07 14:24:08 -08002554 /* setup the DDC bus. */
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002555 if (IS_SDVOB(sdvo_reg))
2556 intel_encoder->i2c_bus = intel_i2c_create(dev, i2c_reg, "SDVOCTRL_E for SDVOB");
Keith Packard308cd3a2009-06-14 11:56:18 -07002557 else
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002558 intel_encoder->i2c_bus = intel_i2c_create(dev, i2c_reg, "SDVOCTRL_E for SDVOC");
Keith Packard308cd3a2009-06-14 11:56:18 -07002559
Eric Anholt21d40d32010-03-25 11:11:14 -07002560 if (!intel_encoder->i2c_bus)
Jonas Bonnad5b2a62009-05-15 09:10:41 +02002561 goto err_inteloutput;
Jesse Barnes79e53942008-11-07 14:24:08 -08002562
Chris Wilsonea5b2132010-08-04 13:50:23 +01002563 intel_sdvo->slave_addr = intel_sdvo_get_slave_addr(dev, sdvo_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08002564
Keith Packard308cd3a2009-06-14 11:56:18 -07002565 /* Save the bit-banging i2c functionality for use by the DDC wrapper */
Eric Anholt21d40d32010-03-25 11:11:14 -07002566 intel_sdvo_i2c_bit_algo.functionality = intel_encoder->i2c_bus->algo->functionality;
Jesse Barnes79e53942008-11-07 14:24:08 -08002567
Jesse Barnes79e53942008-11-07 14:24:08 -08002568 /* Read the regs to test if we can talk to the device */
2569 for (i = 0; i < 0x40; i++) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002570 if (!intel_sdvo_read_byte(intel_sdvo, i, &ch[i])) {
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08002571 DRM_DEBUG_KMS("No SDVO device found on SDVO%c\n",
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002572 IS_SDVOB(sdvo_reg) ? 'B' : 'C');
Jesse Barnes79e53942008-11-07 14:24:08 -08002573 goto err_i2c;
2574 }
2575 }
2576
Ma Ling619ac3b2009-05-18 16:12:46 +08002577 /* setup the DDC bus. */
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002578 if (IS_SDVOB(sdvo_reg)) {
2579 intel_encoder->ddc_bus = intel_i2c_create(dev, ddc_reg, "SDVOB DDC BUS");
Chris Wilsonea5b2132010-08-04 13:50:23 +01002580 intel_sdvo->analog_ddc_bus = intel_i2c_create(dev, analog_ddc_reg,
Keith Packard57cdaf92009-09-04 13:07:54 +08002581 "SDVOB/VGA DDC BUS");
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002582 dev_priv->hotplug_supported_mask |= SDVOB_HOTPLUG_INT_STATUS;
Keith Packard57cdaf92009-09-04 13:07:54 +08002583 } else {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002584 intel_encoder->ddc_bus = intel_i2c_create(dev, ddc_reg, "SDVOC DDC BUS");
Chris Wilsonea5b2132010-08-04 13:50:23 +01002585 intel_sdvo->analog_ddc_bus = intel_i2c_create(dev, analog_ddc_reg,
Keith Packard57cdaf92009-09-04 13:07:54 +08002586 "SDVOC/VGA DDC BUS");
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002587 dev_priv->hotplug_supported_mask |= SDVOC_HOTPLUG_INT_STATUS;
Keith Packard57cdaf92009-09-04 13:07:54 +08002588 }
Chris Wilson32aad862010-08-04 13:50:25 +01002589 if (intel_encoder->ddc_bus == NULL || intel_sdvo->analog_ddc_bus == NULL)
Ma Ling619ac3b2009-05-18 16:12:46 +08002590 goto err_i2c;
2591
Keith Packard308cd3a2009-06-14 11:56:18 -07002592 /* Wrap with our custom algo which switches to DDC mode */
Eric Anholt21d40d32010-03-25 11:11:14 -07002593 intel_encoder->ddc_bus->algo = &intel_sdvo_i2c_bit_algo;
Ma Ling619ac3b2009-05-18 16:12:46 +08002594
Zhenyu Wang14571b42010-03-30 14:06:33 +08002595 /* encoder type will be decided later */
Chris Wilson4ef69c72010-09-09 15:14:28 +01002596 drm_encoder_init(dev, &intel_encoder->base, &intel_sdvo_enc_funcs, 0);
2597 drm_encoder_helper_add(&intel_encoder->base, &intel_sdvo_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002598
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002599 /* In default case sdvo lvds is false */
Chris Wilson32aad862010-08-04 13:50:25 +01002600 if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
2601 goto err_enc;
Jesse Barnes79e53942008-11-07 14:24:08 -08002602
Chris Wilsonea5b2132010-08-04 13:50:23 +01002603 if (intel_sdvo_output_setup(intel_sdvo,
2604 intel_sdvo->caps.output_flags) != true) {
Dave Airlie51c8b402009-08-20 13:38:04 +10002605 DRM_DEBUG_KMS("SDVO output failed to setup on SDVO%c\n",
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002606 IS_SDVOB(sdvo_reg) ? 'B' : 'C');
Chris Wilson32aad862010-08-04 13:50:25 +01002607 goto err_enc;
Jesse Barnes79e53942008-11-07 14:24:08 -08002608 }
2609
Chris Wilsonea5b2132010-08-04 13:50:23 +01002610 intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo, sdvo_reg);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002611
Jesse Barnes79e53942008-11-07 14:24:08 -08002612 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01002613 if (!intel_sdvo_set_target_input(intel_sdvo))
2614 goto err_enc;
Jesse Barnes79e53942008-11-07 14:24:08 -08002615
Chris Wilson32aad862010-08-04 13:50:25 +01002616 if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
2617 &intel_sdvo->pixel_clock_min,
2618 &intel_sdvo->pixel_clock_max))
2619 goto err_enc;
Jesse Barnes79e53942008-11-07 14:24:08 -08002620
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08002621 DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
yakui_zhao342dc382009-06-02 14:12:00 +08002622 "clock range %dMHz - %dMHz, "
2623 "input 1: %c, input 2: %c, "
2624 "output 1: %c, output 2: %c\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002625 SDVO_NAME(intel_sdvo),
2626 intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
2627 intel_sdvo->caps.device_rev_id,
2628 intel_sdvo->pixel_clock_min / 1000,
2629 intel_sdvo->pixel_clock_max / 1000,
2630 (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
2631 (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
yakui_zhao342dc382009-06-02 14:12:00 +08002632 /* check currently supported outputs */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002633 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002634 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
Chris Wilsonea5b2132010-08-04 13:50:23 +01002635 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002636 (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
Eric Anholt7d573822009-01-02 13:33:00 -08002637 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08002638
Chris Wilson32aad862010-08-04 13:50:25 +01002639err_enc:
Chris Wilson4ef69c72010-09-09 15:14:28 +01002640 drm_encoder_cleanup(&intel_encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08002641err_i2c:
Chris Wilsonea5b2132010-08-04 13:50:23 +01002642 if (intel_sdvo->analog_ddc_bus != NULL)
2643 intel_i2c_destroy(intel_sdvo->analog_ddc_bus);
Eric Anholt21d40d32010-03-25 11:11:14 -07002644 if (intel_encoder->ddc_bus != NULL)
2645 intel_i2c_destroy(intel_encoder->ddc_bus);
2646 if (intel_encoder->i2c_bus != NULL)
2647 intel_i2c_destroy(intel_encoder->i2c_bus);
Jonas Bonnad5b2a62009-05-15 09:10:41 +02002648err_inteloutput:
Chris Wilsonea5b2132010-08-04 13:50:23 +01002649 kfree(intel_sdvo);
Jesse Barnes79e53942008-11-07 14:24:08 -08002650
Eric Anholt7d573822009-01-02 13:33:00 -08002651 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002652}