blob: 8af422e38fd060118968eb6f3bf62d707b32584e [file] [log] [blame]
Mark Browna9ba6152011-06-24 12:10:44 +01001/*
2 * wm8996.c - WM8996 audio codec interface
3 *
4 * Copyright 2011 Wolfson Microelectronics PLC.
5 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/completion.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/gcd.h>
20#include <linux/gpio.h>
21#include <linux/i2c.h>
Mark Brown79172742011-09-19 16:15:58 +010022#include <linux/regmap.h>
Mark Browna9ba6152011-06-24 12:10:44 +010023#include <linux/regulator/consumer.h>
24#include <linux/slab.h>
25#include <linux/workqueue.h>
26#include <sound/core.h>
27#include <sound/jack.h>
28#include <sound/pcm.h>
29#include <sound/pcm_params.h>
30#include <sound/soc.h>
31#include <sound/initval.h>
32#include <sound/tlv.h>
33#include <trace/events/asoc.h>
34
35#include <sound/wm8996.h>
36#include "wm8996.h"
37
38#define WM8996_AIFS 2
39
40#define HPOUT1L 1
41#define HPOUT1R 2
42#define HPOUT2L 4
43#define HPOUT2R 8
44
Mark Brownc83495a2011-09-11 10:05:18 +010045#define WM8996_NUM_SUPPLIES 3
Mark Browna9ba6152011-06-24 12:10:44 +010046static const char *wm8996_supply_names[WM8996_NUM_SUPPLIES] = {
47 "DBVDD",
48 "AVDD1",
49 "AVDD2",
Mark Browna9ba6152011-06-24 12:10:44 +010050};
51
52struct wm8996_priv {
Mark Brownb2d1e232011-09-19 23:04:06 +010053 struct device *dev;
Mark Brownee5f3872011-09-19 19:51:07 +010054 struct regmap *regmap;
Mark Browna9ba6152011-06-24 12:10:44 +010055 struct snd_soc_codec *codec;
56
57 int ldo1ena;
58
59 int sysclk;
60 int sysclk_src;
61
62 int fll_src;
63 int fll_fref;
64 int fll_fout;
65
66 struct completion fll_lock;
67
68 u16 dcs_pending;
69 struct completion dcs_done;
70
71 u16 hpout_ena;
72 u16 hpout_pending;
73
74 struct regulator_bulk_data supplies[WM8996_NUM_SUPPLIES];
75 struct notifier_block disable_nb[WM8996_NUM_SUPPLIES];
Mark Brownded71dc2011-09-19 18:50:05 +010076 int bg_ena;
Mark Browna9ba6152011-06-24 12:10:44 +010077
78 struct wm8996_pdata pdata;
79
80 int rx_rate[WM8996_AIFS];
81 int bclk_rate[WM8996_AIFS];
82
83 /* Platform dependant ReTune mobile configuration */
84 int num_retune_mobile_texts;
85 const char **retune_mobile_texts;
86 int retune_mobile_cfg[2];
87 struct soc_enum retune_mobile_enum;
88
89 struct snd_soc_jack *jack;
90 bool detecting;
91 bool jack_mic;
Mark Brownd7b35572012-01-26 18:00:42 +000092 int jack_flips;
Mark Browna9ba6152011-06-24 12:10:44 +010093 wm8996_polarity_fn polarity_cb;
94
95#ifdef CONFIG_GPIOLIB
96 struct gpio_chip gpio_chip;
97#endif
98};
99
100/* We can't use the same notifier block for more than one supply and
101 * there's no way I can see to get from a callback to the caller
102 * except container_of().
103 */
104#define WM8996_REGULATOR_EVENT(n) \
105static int wm8996_regulator_event_##n(struct notifier_block *nb, \
106 unsigned long event, void *data) \
107{ \
108 struct wm8996_priv *wm8996 = container_of(nb, struct wm8996_priv, \
109 disable_nb[n]); \
110 if (event & REGULATOR_EVENT_DISABLE) { \
Mark Brown1b76d2e2012-01-25 21:10:07 +0000111 regcache_mark_dirty(wm8996->regmap); \
Mark Browna9ba6152011-06-24 12:10:44 +0100112 } \
113 return 0; \
114}
115
116WM8996_REGULATOR_EVENT(0)
117WM8996_REGULATOR_EVENT(1)
118WM8996_REGULATOR_EVENT(2)
Mark Browna9ba6152011-06-24 12:10:44 +0100119
Mark Brown79172742011-09-19 16:15:58 +0100120static struct reg_default wm8996_reg[] = {
Mark Brown79172742011-09-19 16:15:58 +0100121 { WM8996_POWER_MANAGEMENT_1, 0x0 },
122 { WM8996_POWER_MANAGEMENT_2, 0x0 },
123 { WM8996_POWER_MANAGEMENT_3, 0x0 },
124 { WM8996_POWER_MANAGEMENT_4, 0x0 },
125 { WM8996_POWER_MANAGEMENT_5, 0x0 },
126 { WM8996_POWER_MANAGEMENT_6, 0x0 },
127 { WM8996_POWER_MANAGEMENT_7, 0x10 },
128 { WM8996_POWER_MANAGEMENT_8, 0x0 },
129 { WM8996_LEFT_LINE_INPUT_VOLUME, 0x0 },
130 { WM8996_RIGHT_LINE_INPUT_VOLUME, 0x0 },
131 { WM8996_LINE_INPUT_CONTROL, 0x0 },
132 { WM8996_DAC1_HPOUT1_VOLUME, 0x88 },
133 { WM8996_DAC2_HPOUT2_VOLUME, 0x88 },
134 { WM8996_DAC1_LEFT_VOLUME, 0x2c0 },
135 { WM8996_DAC1_RIGHT_VOLUME, 0x2c0 },
136 { WM8996_DAC2_LEFT_VOLUME, 0x2c0 },
137 { WM8996_DAC2_RIGHT_VOLUME, 0x2c0 },
138 { WM8996_OUTPUT1_LEFT_VOLUME, 0x80 },
139 { WM8996_OUTPUT1_RIGHT_VOLUME, 0x80 },
140 { WM8996_OUTPUT2_LEFT_VOLUME, 0x80 },
141 { WM8996_OUTPUT2_RIGHT_VOLUME, 0x80 },
142 { WM8996_MICBIAS_1, 0x39 },
143 { WM8996_MICBIAS_2, 0x39 },
144 { WM8996_LDO_1, 0x3 },
145 { WM8996_LDO_2, 0x13 },
146 { WM8996_ACCESSORY_DETECT_MODE_1, 0x4 },
147 { WM8996_ACCESSORY_DETECT_MODE_2, 0x0 },
148 { WM8996_HEADPHONE_DETECT_1, 0x20 },
149 { WM8996_HEADPHONE_DETECT_2, 0x0 },
150 { WM8996_MIC_DETECT_1, 0x7600 },
151 { WM8996_MIC_DETECT_2, 0xbf },
152 { WM8996_CHARGE_PUMP_1, 0x1f25 },
153 { WM8996_CHARGE_PUMP_2, 0xab19 },
154 { WM8996_DC_SERVO_1, 0x0 },
Mark Brown79172742011-09-19 16:15:58 +0100155 { WM8996_DC_SERVO_3, 0x0 },
156 { WM8996_DC_SERVO_5, 0x2a2a },
157 { WM8996_DC_SERVO_6, 0x0 },
158 { WM8996_DC_SERVO_7, 0x0 },
159 { WM8996_ANALOGUE_HP_1, 0x0 },
160 { WM8996_ANALOGUE_HP_2, 0x0 },
161 { WM8996_CONTROL_INTERFACE_1, 0x8004 },
162 { WM8996_WRITE_SEQUENCER_CTRL_1, 0x0 },
163 { WM8996_WRITE_SEQUENCER_CTRL_2, 0x0 },
164 { WM8996_AIF_CLOCKING_1, 0x0 },
165 { WM8996_AIF_CLOCKING_2, 0x0 },
166 { WM8996_CLOCKING_1, 0x10 },
167 { WM8996_CLOCKING_2, 0x0 },
168 { WM8996_AIF_RATE, 0x83 },
169 { WM8996_FLL_CONTROL_1, 0x0 },
170 { WM8996_FLL_CONTROL_2, 0x0 },
171 { WM8996_FLL_CONTROL_3, 0x0 },
172 { WM8996_FLL_CONTROL_4, 0x5dc0 },
173 { WM8996_FLL_CONTROL_5, 0xc84 },
174 { WM8996_FLL_EFS_1, 0x0 },
175 { WM8996_FLL_EFS_2, 0x2 },
176 { WM8996_AIF1_CONTROL, 0x0 },
177 { WM8996_AIF1_BCLK, 0x0 },
178 { WM8996_AIF1_TX_LRCLK_1, 0x80 },
179 { WM8996_AIF1_TX_LRCLK_2, 0x8 },
180 { WM8996_AIF1_RX_LRCLK_1, 0x80 },
181 { WM8996_AIF1_RX_LRCLK_2, 0x0 },
182 { WM8996_AIF1TX_DATA_CONFIGURATION_1, 0x1818 },
183 { WM8996_AIF1TX_DATA_CONFIGURATION_2, 0 },
184 { WM8996_AIF1RX_DATA_CONFIGURATION, 0x1818 },
185 { WM8996_AIF1TX_CHANNEL_0_CONFIGURATION, 0x0 },
186 { WM8996_AIF1TX_CHANNEL_1_CONFIGURATION, 0x0 },
187 { WM8996_AIF1TX_CHANNEL_2_CONFIGURATION, 0x0 },
188 { WM8996_AIF1TX_CHANNEL_3_CONFIGURATION, 0x0 },
189 { WM8996_AIF1TX_CHANNEL_4_CONFIGURATION, 0x0 },
190 { WM8996_AIF1TX_CHANNEL_5_CONFIGURATION, 0x0 },
191 { WM8996_AIF1RX_CHANNEL_0_CONFIGURATION, 0x0 },
192 { WM8996_AIF1RX_CHANNEL_1_CONFIGURATION, 0x0 },
193 { WM8996_AIF1RX_CHANNEL_2_CONFIGURATION, 0x0 },
194 { WM8996_AIF1RX_CHANNEL_3_CONFIGURATION, 0x0 },
195 { WM8996_AIF1RX_CHANNEL_4_CONFIGURATION, 0x0 },
196 { WM8996_AIF1RX_CHANNEL_5_CONFIGURATION, 0x0 },
197 { WM8996_AIF1RX_MONO_CONFIGURATION, 0x0 },
198 { WM8996_AIF1TX_TEST, 0x7 },
199 { WM8996_AIF2_CONTROL, 0x0 },
200 { WM8996_AIF2_BCLK, 0x0 },
201 { WM8996_AIF2_TX_LRCLK_1, 0x80 },
202 { WM8996_AIF2_TX_LRCLK_2, 0x8 },
203 { WM8996_AIF2_RX_LRCLK_1, 0x80 },
204 { WM8996_AIF2_RX_LRCLK_2, 0x0 },
205 { WM8996_AIF2TX_DATA_CONFIGURATION_1, 0x1818 },
206 { WM8996_AIF2RX_DATA_CONFIGURATION, 0x1818 },
207 { WM8996_AIF2RX_DATA_CONFIGURATION, 0x0 },
208 { WM8996_AIF2TX_CHANNEL_0_CONFIGURATION, 0x0 },
209 { WM8996_AIF2TX_CHANNEL_1_CONFIGURATION, 0x0 },
210 { WM8996_AIF2RX_CHANNEL_0_CONFIGURATION, 0x0 },
211 { WM8996_AIF2RX_CHANNEL_1_CONFIGURATION, 0x0 },
212 { WM8996_AIF2RX_MONO_CONFIGURATION, 0x0 },
213 { WM8996_AIF2TX_TEST, 0x1 },
214 { WM8996_DSP1_TX_LEFT_VOLUME, 0xc0 },
215 { WM8996_DSP1_TX_RIGHT_VOLUME, 0xc0 },
216 { WM8996_DSP1_RX_LEFT_VOLUME, 0xc0 },
217 { WM8996_DSP1_RX_RIGHT_VOLUME, 0xc0 },
218 { WM8996_DSP1_TX_FILTERS, 0x2000 },
219 { WM8996_DSP1_RX_FILTERS_1, 0x200 },
220 { WM8996_DSP1_RX_FILTERS_2, 0x10 },
221 { WM8996_DSP1_DRC_1, 0x98 },
222 { WM8996_DSP1_DRC_2, 0x845 },
223 { WM8996_DSP1_RX_EQ_GAINS_1, 0x6318 },
224 { WM8996_DSP1_RX_EQ_GAINS_2, 0x6300 },
225 { WM8996_DSP1_RX_EQ_BAND_1_A, 0xfca },
226 { WM8996_DSP1_RX_EQ_BAND_1_B, 0x400 },
227 { WM8996_DSP1_RX_EQ_BAND_1_PG, 0xd8 },
228 { WM8996_DSP1_RX_EQ_BAND_2_A, 0x1eb5 },
229 { WM8996_DSP1_RX_EQ_BAND_2_B, 0xf145 },
230 { WM8996_DSP1_RX_EQ_BAND_2_C, 0xb75 },
231 { WM8996_DSP1_RX_EQ_BAND_2_PG, 0x1c5 },
232 { WM8996_DSP1_RX_EQ_BAND_3_A, 0x1c58 },
233 { WM8996_DSP1_RX_EQ_BAND_3_B, 0xf373 },
234 { WM8996_DSP1_RX_EQ_BAND_3_C, 0xa54 },
235 { WM8996_DSP1_RX_EQ_BAND_3_PG, 0x558 },
236 { WM8996_DSP1_RX_EQ_BAND_4_A, 0x168e },
237 { WM8996_DSP1_RX_EQ_BAND_4_B, 0xf829 },
238 { WM8996_DSP1_RX_EQ_BAND_4_C, 0x7ad },
239 { WM8996_DSP1_RX_EQ_BAND_4_PG, 0x1103 },
240 { WM8996_DSP1_RX_EQ_BAND_5_A, 0x564 },
241 { WM8996_DSP1_RX_EQ_BAND_5_B, 0x559 },
242 { WM8996_DSP1_RX_EQ_BAND_5_PG, 0x4000 },
243 { WM8996_DSP2_TX_LEFT_VOLUME, 0xc0 },
244 { WM8996_DSP2_TX_RIGHT_VOLUME, 0xc0 },
245 { WM8996_DSP2_RX_LEFT_VOLUME, 0xc0 },
246 { WM8996_DSP2_RX_RIGHT_VOLUME, 0xc0 },
247 { WM8996_DSP2_TX_FILTERS, 0x2000 },
248 { WM8996_DSP2_RX_FILTERS_1, 0x200 },
249 { WM8996_DSP2_RX_FILTERS_2, 0x10 },
250 { WM8996_DSP2_DRC_1, 0x98 },
251 { WM8996_DSP2_DRC_2, 0x845 },
252 { WM8996_DSP2_RX_EQ_GAINS_1, 0x6318 },
253 { WM8996_DSP2_RX_EQ_GAINS_2, 0x6300 },
254 { WM8996_DSP2_RX_EQ_BAND_1_A, 0xfca },
255 { WM8996_DSP2_RX_EQ_BAND_1_B, 0x400 },
256 { WM8996_DSP2_RX_EQ_BAND_1_PG, 0xd8 },
257 { WM8996_DSP2_RX_EQ_BAND_2_A, 0x1eb5 },
258 { WM8996_DSP2_RX_EQ_BAND_2_B, 0xf145 },
259 { WM8996_DSP2_RX_EQ_BAND_2_C, 0xb75 },
260 { WM8996_DSP2_RX_EQ_BAND_2_PG, 0x1c5 },
261 { WM8996_DSP2_RX_EQ_BAND_3_A, 0x1c58 },
262 { WM8996_DSP2_RX_EQ_BAND_3_B, 0xf373 },
263 { WM8996_DSP2_RX_EQ_BAND_3_C, 0xa54 },
264 { WM8996_DSP2_RX_EQ_BAND_3_PG, 0x558 },
265 { WM8996_DSP2_RX_EQ_BAND_4_A, 0x168e },
266 { WM8996_DSP2_RX_EQ_BAND_4_B, 0xf829 },
267 { WM8996_DSP2_RX_EQ_BAND_4_C, 0x7ad },
268 { WM8996_DSP2_RX_EQ_BAND_4_PG, 0x1103 },
269 { WM8996_DSP2_RX_EQ_BAND_5_A, 0x564 },
270 { WM8996_DSP2_RX_EQ_BAND_5_B, 0x559 },
271 { WM8996_DSP2_RX_EQ_BAND_5_PG, 0x4000 },
272 { WM8996_DAC1_MIXER_VOLUMES, 0x0 },
273 { WM8996_DAC1_LEFT_MIXER_ROUTING, 0x0 },
274 { WM8996_DAC1_RIGHT_MIXER_ROUTING, 0x0 },
275 { WM8996_DAC2_MIXER_VOLUMES, 0x0 },
276 { WM8996_DAC2_LEFT_MIXER_ROUTING, 0x0 },
277 { WM8996_DAC2_RIGHT_MIXER_ROUTING, 0x0 },
278 { WM8996_DSP1_TX_LEFT_MIXER_ROUTING, 0x0 },
279 { WM8996_DSP1_TX_RIGHT_MIXER_ROUTING, 0x0 },
280 { WM8996_DSP2_TX_LEFT_MIXER_ROUTING, 0x0 },
281 { WM8996_DSP2_TX_RIGHT_MIXER_ROUTING, 0x0 },
282 { WM8996_DSP_TX_MIXER_SELECT, 0x0 },
283 { WM8996_DAC_SOFTMUTE, 0x0 },
284 { WM8996_OVERSAMPLING, 0xd },
285 { WM8996_SIDETONE, 0x1040 },
286 { WM8996_GPIO_1, 0xa101 },
287 { WM8996_GPIO_2, 0xa101 },
288 { WM8996_GPIO_3, 0xa101 },
289 { WM8996_GPIO_4, 0xa101 },
290 { WM8996_GPIO_5, 0xa101 },
291 { WM8996_PULL_CONTROL_1, 0x0 },
292 { WM8996_PULL_CONTROL_2, 0x140 },
293 { WM8996_INTERRUPT_STATUS_1_MASK, 0x1f },
294 { WM8996_INTERRUPT_STATUS_2_MASK, 0x1ecf },
295 { WM8996_LEFT_PDM_SPEAKER, 0x0 },
296 { WM8996_RIGHT_PDM_SPEAKER, 0x1 },
297 { WM8996_PDM_SPEAKER_MUTE_SEQUENCE, 0x69 },
298 { WM8996_PDM_SPEAKER_VOLUME, 0x66 },
299 { WM8996_WRITE_SEQUENCER_0, 0x1 },
300 { WM8996_WRITE_SEQUENCER_1, 0x1 },
301 { WM8996_WRITE_SEQUENCER_3, 0x6 },
302 { WM8996_WRITE_SEQUENCER_4, 0x40 },
303 { WM8996_WRITE_SEQUENCER_5, 0x1 },
304 { WM8996_WRITE_SEQUENCER_6, 0xf },
305 { WM8996_WRITE_SEQUENCER_7, 0x6 },
306 { WM8996_WRITE_SEQUENCER_8, 0x1 },
307 { WM8996_WRITE_SEQUENCER_9, 0x3 },
308 { WM8996_WRITE_SEQUENCER_10, 0x104 },
309 { WM8996_WRITE_SEQUENCER_12, 0x60 },
310 { WM8996_WRITE_SEQUENCER_13, 0x11 },
311 { WM8996_WRITE_SEQUENCER_14, 0x401 },
312 { WM8996_WRITE_SEQUENCER_16, 0x50 },
313 { WM8996_WRITE_SEQUENCER_17, 0x3 },
314 { WM8996_WRITE_SEQUENCER_18, 0x100 },
315 { WM8996_WRITE_SEQUENCER_20, 0x51 },
316 { WM8996_WRITE_SEQUENCER_21, 0x3 },
317 { WM8996_WRITE_SEQUENCER_22, 0x104 },
318 { WM8996_WRITE_SEQUENCER_23, 0xa },
319 { WM8996_WRITE_SEQUENCER_24, 0x60 },
320 { WM8996_WRITE_SEQUENCER_25, 0x3b },
321 { WM8996_WRITE_SEQUENCER_26, 0x502 },
322 { WM8996_WRITE_SEQUENCER_27, 0x100 },
323 { WM8996_WRITE_SEQUENCER_28, 0x2fff },
324 { WM8996_WRITE_SEQUENCER_32, 0x2fff },
325 { WM8996_WRITE_SEQUENCER_36, 0x2fff },
326 { WM8996_WRITE_SEQUENCER_40, 0x2fff },
327 { WM8996_WRITE_SEQUENCER_44, 0x2fff },
328 { WM8996_WRITE_SEQUENCER_48, 0x2fff },
329 { WM8996_WRITE_SEQUENCER_52, 0x2fff },
330 { WM8996_WRITE_SEQUENCER_56, 0x2fff },
331 { WM8996_WRITE_SEQUENCER_60, 0x2fff },
332 { WM8996_WRITE_SEQUENCER_64, 0x1 },
333 { WM8996_WRITE_SEQUENCER_65, 0x1 },
334 { WM8996_WRITE_SEQUENCER_67, 0x6 },
335 { WM8996_WRITE_SEQUENCER_68, 0x40 },
336 { WM8996_WRITE_SEQUENCER_69, 0x1 },
337 { WM8996_WRITE_SEQUENCER_70, 0xf },
338 { WM8996_WRITE_SEQUENCER_71, 0x6 },
339 { WM8996_WRITE_SEQUENCER_72, 0x1 },
340 { WM8996_WRITE_SEQUENCER_73, 0x3 },
341 { WM8996_WRITE_SEQUENCER_74, 0x104 },
342 { WM8996_WRITE_SEQUENCER_76, 0x60 },
343 { WM8996_WRITE_SEQUENCER_77, 0x11 },
344 { WM8996_WRITE_SEQUENCER_78, 0x401 },
345 { WM8996_WRITE_SEQUENCER_80, 0x50 },
346 { WM8996_WRITE_SEQUENCER_81, 0x3 },
347 { WM8996_WRITE_SEQUENCER_82, 0x100 },
348 { WM8996_WRITE_SEQUENCER_84, 0x60 },
349 { WM8996_WRITE_SEQUENCER_85, 0x3b },
350 { WM8996_WRITE_SEQUENCER_86, 0x502 },
351 { WM8996_WRITE_SEQUENCER_87, 0x100 },
352 { WM8996_WRITE_SEQUENCER_88, 0x2fff },
353 { WM8996_WRITE_SEQUENCER_92, 0x2fff },
354 { WM8996_WRITE_SEQUENCER_96, 0x2fff },
355 { WM8996_WRITE_SEQUENCER_100, 0x2fff },
356 { WM8996_WRITE_SEQUENCER_104, 0x2fff },
357 { WM8996_WRITE_SEQUENCER_108, 0x2fff },
358 { WM8996_WRITE_SEQUENCER_112, 0x2fff },
359 { WM8996_WRITE_SEQUENCER_116, 0x2fff },
360 { WM8996_WRITE_SEQUENCER_120, 0x2fff },
361 { WM8996_WRITE_SEQUENCER_124, 0x2fff },
362 { WM8996_WRITE_SEQUENCER_128, 0x1 },
363 { WM8996_WRITE_SEQUENCER_129, 0x1 },
364 { WM8996_WRITE_SEQUENCER_131, 0x6 },
365 { WM8996_WRITE_SEQUENCER_132, 0x40 },
366 { WM8996_WRITE_SEQUENCER_133, 0x1 },
367 { WM8996_WRITE_SEQUENCER_134, 0xf },
368 { WM8996_WRITE_SEQUENCER_135, 0x6 },
369 { WM8996_WRITE_SEQUENCER_136, 0x1 },
370 { WM8996_WRITE_SEQUENCER_137, 0x3 },
371 { WM8996_WRITE_SEQUENCER_138, 0x106 },
372 { WM8996_WRITE_SEQUENCER_140, 0x61 },
373 { WM8996_WRITE_SEQUENCER_141, 0x11 },
374 { WM8996_WRITE_SEQUENCER_142, 0x401 },
375 { WM8996_WRITE_SEQUENCER_144, 0x50 },
376 { WM8996_WRITE_SEQUENCER_145, 0x3 },
377 { WM8996_WRITE_SEQUENCER_146, 0x102 },
378 { WM8996_WRITE_SEQUENCER_148, 0x51 },
379 { WM8996_WRITE_SEQUENCER_149, 0x3 },
380 { WM8996_WRITE_SEQUENCER_150, 0x106 },
381 { WM8996_WRITE_SEQUENCER_151, 0xa },
382 { WM8996_WRITE_SEQUENCER_152, 0x61 },
383 { WM8996_WRITE_SEQUENCER_153, 0x3b },
384 { WM8996_WRITE_SEQUENCER_154, 0x502 },
385 { WM8996_WRITE_SEQUENCER_155, 0x100 },
386 { WM8996_WRITE_SEQUENCER_156, 0x2fff },
387 { WM8996_WRITE_SEQUENCER_160, 0x2fff },
388 { WM8996_WRITE_SEQUENCER_164, 0x2fff },
389 { WM8996_WRITE_SEQUENCER_168, 0x2fff },
390 { WM8996_WRITE_SEQUENCER_172, 0x2fff },
391 { WM8996_WRITE_SEQUENCER_176, 0x2fff },
392 { WM8996_WRITE_SEQUENCER_180, 0x2fff },
393 { WM8996_WRITE_SEQUENCER_184, 0x2fff },
394 { WM8996_WRITE_SEQUENCER_188, 0x2fff },
395 { WM8996_WRITE_SEQUENCER_192, 0x1 },
396 { WM8996_WRITE_SEQUENCER_193, 0x1 },
397 { WM8996_WRITE_SEQUENCER_195, 0x6 },
398 { WM8996_WRITE_SEQUENCER_196, 0x40 },
399 { WM8996_WRITE_SEQUENCER_197, 0x1 },
400 { WM8996_WRITE_SEQUENCER_198, 0xf },
401 { WM8996_WRITE_SEQUENCER_199, 0x6 },
402 { WM8996_WRITE_SEQUENCER_200, 0x1 },
403 { WM8996_WRITE_SEQUENCER_201, 0x3 },
404 { WM8996_WRITE_SEQUENCER_202, 0x106 },
405 { WM8996_WRITE_SEQUENCER_204, 0x61 },
406 { WM8996_WRITE_SEQUENCER_205, 0x11 },
407 { WM8996_WRITE_SEQUENCER_206, 0x401 },
408 { WM8996_WRITE_SEQUENCER_208, 0x50 },
409 { WM8996_WRITE_SEQUENCER_209, 0x3 },
410 { WM8996_WRITE_SEQUENCER_210, 0x102 },
411 { WM8996_WRITE_SEQUENCER_212, 0x61 },
412 { WM8996_WRITE_SEQUENCER_213, 0x3b },
413 { WM8996_WRITE_SEQUENCER_214, 0x502 },
414 { WM8996_WRITE_SEQUENCER_215, 0x100 },
415 { WM8996_WRITE_SEQUENCER_216, 0x2fff },
416 { WM8996_WRITE_SEQUENCER_220, 0x2fff },
417 { WM8996_WRITE_SEQUENCER_224, 0x2fff },
418 { WM8996_WRITE_SEQUENCER_228, 0x2fff },
419 { WM8996_WRITE_SEQUENCER_232, 0x2fff },
420 { WM8996_WRITE_SEQUENCER_236, 0x2fff },
421 { WM8996_WRITE_SEQUENCER_240, 0x2fff },
422 { WM8996_WRITE_SEQUENCER_244, 0x2fff },
423 { WM8996_WRITE_SEQUENCER_248, 0x2fff },
424 { WM8996_WRITE_SEQUENCER_252, 0x2fff },
425 { WM8996_WRITE_SEQUENCER_256, 0x60 },
426 { WM8996_WRITE_SEQUENCER_258, 0x601 },
427 { WM8996_WRITE_SEQUENCER_260, 0x50 },
428 { WM8996_WRITE_SEQUENCER_262, 0x100 },
429 { WM8996_WRITE_SEQUENCER_264, 0x1 },
430 { WM8996_WRITE_SEQUENCER_266, 0x104 },
431 { WM8996_WRITE_SEQUENCER_267, 0x100 },
432 { WM8996_WRITE_SEQUENCER_268, 0x2fff },
433 { WM8996_WRITE_SEQUENCER_272, 0x2fff },
434 { WM8996_WRITE_SEQUENCER_276, 0x2fff },
435 { WM8996_WRITE_SEQUENCER_280, 0x2fff },
436 { WM8996_WRITE_SEQUENCER_284, 0x2fff },
437 { WM8996_WRITE_SEQUENCER_288, 0x2fff },
438 { WM8996_WRITE_SEQUENCER_292, 0x2fff },
439 { WM8996_WRITE_SEQUENCER_296, 0x2fff },
440 { WM8996_WRITE_SEQUENCER_300, 0x2fff },
441 { WM8996_WRITE_SEQUENCER_304, 0x2fff },
442 { WM8996_WRITE_SEQUENCER_308, 0x2fff },
443 { WM8996_WRITE_SEQUENCER_312, 0x2fff },
444 { WM8996_WRITE_SEQUENCER_316, 0x2fff },
445 { WM8996_WRITE_SEQUENCER_320, 0x61 },
446 { WM8996_WRITE_SEQUENCER_322, 0x601 },
447 { WM8996_WRITE_SEQUENCER_324, 0x50 },
448 { WM8996_WRITE_SEQUENCER_326, 0x102 },
449 { WM8996_WRITE_SEQUENCER_328, 0x1 },
450 { WM8996_WRITE_SEQUENCER_330, 0x106 },
451 { WM8996_WRITE_SEQUENCER_331, 0x100 },
452 { WM8996_WRITE_SEQUENCER_332, 0x2fff },
453 { WM8996_WRITE_SEQUENCER_336, 0x2fff },
454 { WM8996_WRITE_SEQUENCER_340, 0x2fff },
455 { WM8996_WRITE_SEQUENCER_344, 0x2fff },
456 { WM8996_WRITE_SEQUENCER_348, 0x2fff },
457 { WM8996_WRITE_SEQUENCER_352, 0x2fff },
458 { WM8996_WRITE_SEQUENCER_356, 0x2fff },
459 { WM8996_WRITE_SEQUENCER_360, 0x2fff },
460 { WM8996_WRITE_SEQUENCER_364, 0x2fff },
461 { WM8996_WRITE_SEQUENCER_368, 0x2fff },
462 { WM8996_WRITE_SEQUENCER_372, 0x2fff },
463 { WM8996_WRITE_SEQUENCER_376, 0x2fff },
464 { WM8996_WRITE_SEQUENCER_380, 0x2fff },
465 { WM8996_WRITE_SEQUENCER_384, 0x60 },
466 { WM8996_WRITE_SEQUENCER_386, 0x601 },
467 { WM8996_WRITE_SEQUENCER_388, 0x61 },
468 { WM8996_WRITE_SEQUENCER_390, 0x601 },
469 { WM8996_WRITE_SEQUENCER_392, 0x50 },
470 { WM8996_WRITE_SEQUENCER_394, 0x300 },
471 { WM8996_WRITE_SEQUENCER_396, 0x1 },
472 { WM8996_WRITE_SEQUENCER_398, 0x304 },
473 { WM8996_WRITE_SEQUENCER_400, 0x40 },
474 { WM8996_WRITE_SEQUENCER_402, 0xf },
475 { WM8996_WRITE_SEQUENCER_404, 0x1 },
476 { WM8996_WRITE_SEQUENCER_407, 0x100 },
Mark Browna9ba6152011-06-24 12:10:44 +0100477};
478
479static const DECLARE_TLV_DB_SCALE(inpga_tlv, 0, 100, 0);
480static const DECLARE_TLV_DB_SCALE(sidetone_tlv, -3600, 150, 0);
481static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
482static const DECLARE_TLV_DB_SCALE(out_digital_tlv, -1200, 150, 0);
483static const DECLARE_TLV_DB_SCALE(out_tlv, -900, 75, 0);
484static const DECLARE_TLV_DB_SCALE(spk_tlv, -900, 150, 0);
485static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
susan gao18a4eef2011-08-26 12:14:14 -0700486static const DECLARE_TLV_DB_SCALE(threedstereo_tlv, -1600, 183, 1);
Mark Browna9ba6152011-06-24 12:10:44 +0100487
488static const char *sidetone_hpf_text[] = {
489 "2.9kHz", "1.5kHz", "735Hz", "403Hz", "196Hz", "98Hz", "49Hz"
490};
491
492static const struct soc_enum sidetone_hpf =
Mark Brown18036b52011-08-24 16:35:32 +0100493 SOC_ENUM_SINGLE(WM8996_SIDETONE, 7, 7, sidetone_hpf_text);
Mark Browna9ba6152011-06-24 12:10:44 +0100494
495static const char *hpf_mode_text[] = {
496 "HiFi", "Custom", "Voice"
497};
498
499static const struct soc_enum dsp1tx_hpf_mode =
500 SOC_ENUM_SINGLE(WM8996_DSP1_TX_FILTERS, 3, 3, hpf_mode_text);
501
502static const struct soc_enum dsp2tx_hpf_mode =
503 SOC_ENUM_SINGLE(WM8996_DSP2_TX_FILTERS, 3, 3, hpf_mode_text);
504
505static const char *hpf_cutoff_text[] = {
506 "50Hz", "75Hz", "100Hz", "150Hz", "200Hz", "300Hz", "400Hz"
507};
508
509static const struct soc_enum dsp1tx_hpf_cutoff =
510 SOC_ENUM_SINGLE(WM8996_DSP1_TX_FILTERS, 0, 7, hpf_cutoff_text);
511
512static const struct soc_enum dsp2tx_hpf_cutoff =
513 SOC_ENUM_SINGLE(WM8996_DSP2_TX_FILTERS, 0, 7, hpf_cutoff_text);
514
515static void wm8996_set_retune_mobile(struct snd_soc_codec *codec, int block)
516{
517 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
518 struct wm8996_pdata *pdata = &wm8996->pdata;
519 int base, best, best_val, save, i, cfg, iface;
520
521 if (!wm8996->num_retune_mobile_texts)
522 return;
523
524 switch (block) {
525 case 0:
526 base = WM8996_DSP1_RX_EQ_GAINS_1;
527 if (snd_soc_read(codec, WM8996_POWER_MANAGEMENT_8) &
528 WM8996_DSP1RX_SRC)
529 iface = 1;
530 else
531 iface = 0;
532 break;
533 case 1:
534 base = WM8996_DSP1_RX_EQ_GAINS_2;
535 if (snd_soc_read(codec, WM8996_POWER_MANAGEMENT_8) &
536 WM8996_DSP2RX_SRC)
537 iface = 1;
538 else
539 iface = 0;
540 break;
541 default:
542 return;
543 }
544
545 /* Find the version of the currently selected configuration
546 * with the nearest sample rate. */
547 cfg = wm8996->retune_mobile_cfg[block];
548 best = 0;
549 best_val = INT_MAX;
550 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
551 if (strcmp(pdata->retune_mobile_cfgs[i].name,
552 wm8996->retune_mobile_texts[cfg]) == 0 &&
553 abs(pdata->retune_mobile_cfgs[i].rate
554 - wm8996->rx_rate[iface]) < best_val) {
555 best = i;
556 best_val = abs(pdata->retune_mobile_cfgs[i].rate
557 - wm8996->rx_rate[iface]);
558 }
559 }
560
561 dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
562 block,
563 pdata->retune_mobile_cfgs[best].name,
564 pdata->retune_mobile_cfgs[best].rate,
565 wm8996->rx_rate[iface]);
566
567 /* The EQ will be disabled while reconfiguring it, remember the
568 * current configuration.
569 */
570 save = snd_soc_read(codec, base);
571 save &= WM8996_DSP1RX_EQ_ENA;
572
573 for (i = 0; i < ARRAY_SIZE(pdata->retune_mobile_cfgs[best].regs); i++)
574 snd_soc_update_bits(codec, base + i, 0xffff,
575 pdata->retune_mobile_cfgs[best].regs[i]);
576
577 snd_soc_update_bits(codec, base, WM8996_DSP1RX_EQ_ENA, save);
578}
579
580/* Icky as hell but saves code duplication */
581static int wm8996_get_retune_mobile_block(const char *name)
582{
583 if (strcmp(name, "DSP1 EQ Mode") == 0)
584 return 0;
585 if (strcmp(name, "DSP2 EQ Mode") == 0)
586 return 1;
587 return -EINVAL;
588}
589
590static int wm8996_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
591 struct snd_ctl_elem_value *ucontrol)
592{
593 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
594 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
595 struct wm8996_pdata *pdata = &wm8996->pdata;
596 int block = wm8996_get_retune_mobile_block(kcontrol->id.name);
597 int value = ucontrol->value.integer.value[0];
598
599 if (block < 0)
600 return block;
601
602 if (value >= pdata->num_retune_mobile_cfgs)
603 return -EINVAL;
604
605 wm8996->retune_mobile_cfg[block] = value;
606
607 wm8996_set_retune_mobile(codec, block);
608
609 return 0;
610}
611
612static int wm8996_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
613 struct snd_ctl_elem_value *ucontrol)
614{
615 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
616 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
617 int block = wm8996_get_retune_mobile_block(kcontrol->id.name);
618
619 ucontrol->value.enumerated.item[0] = wm8996->retune_mobile_cfg[block];
620
621 return 0;
622}
623
624static const struct snd_kcontrol_new wm8996_snd_controls[] = {
625SOC_DOUBLE_R_TLV("Capture Volume", WM8996_LEFT_LINE_INPUT_VOLUME,
626 WM8996_RIGHT_LINE_INPUT_VOLUME, 0, 31, 0, inpga_tlv),
627SOC_DOUBLE_R("Capture ZC Switch", WM8996_LEFT_LINE_INPUT_VOLUME,
628 WM8996_RIGHT_LINE_INPUT_VOLUME, 5, 1, 0),
629
630SOC_DOUBLE_TLV("DAC1 Sidetone Volume", WM8996_DAC1_MIXER_VOLUMES,
631 0, 5, 24, 0, sidetone_tlv),
632SOC_DOUBLE_TLV("DAC2 Sidetone Volume", WM8996_DAC2_MIXER_VOLUMES,
633 0, 5, 24, 0, sidetone_tlv),
634SOC_SINGLE("Sidetone LPF Switch", WM8996_SIDETONE, 12, 1, 0),
635SOC_ENUM("Sidetone HPF Cut-off", sidetone_hpf),
636SOC_SINGLE("Sidetone HPF Switch", WM8996_SIDETONE, 6, 1, 0),
637
638SOC_DOUBLE_R_TLV("DSP1 Capture Volume", WM8996_DSP1_TX_LEFT_VOLUME,
639 WM8996_DSP1_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
640SOC_DOUBLE_R_TLV("DSP2 Capture Volume", WM8996_DSP2_TX_LEFT_VOLUME,
641 WM8996_DSP2_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
642
643SOC_SINGLE("DSP1 Capture Notch Filter Switch", WM8996_DSP1_TX_FILTERS,
644 13, 1, 0),
645SOC_DOUBLE("DSP1 Capture HPF Switch", WM8996_DSP1_TX_FILTERS, 12, 11, 1, 0),
646SOC_ENUM("DSP1 Capture HPF Mode", dsp1tx_hpf_mode),
647SOC_ENUM("DSP1 Capture HPF Cutoff", dsp1tx_hpf_cutoff),
648
649SOC_SINGLE("DSP2 Capture Notch Filter Switch", WM8996_DSP2_TX_FILTERS,
650 13, 1, 0),
651SOC_DOUBLE("DSP2 Capture HPF Switch", WM8996_DSP2_TX_FILTERS, 12, 11, 1, 0),
652SOC_ENUM("DSP2 Capture HPF Mode", dsp2tx_hpf_mode),
653SOC_ENUM("DSP2 Capture HPF Cutoff", dsp2tx_hpf_cutoff),
654
655SOC_DOUBLE_R_TLV("DSP1 Playback Volume", WM8996_DSP1_RX_LEFT_VOLUME,
656 WM8996_DSP1_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
657SOC_SINGLE("DSP1 Playback Switch", WM8996_DSP1_RX_FILTERS_1, 9, 1, 1),
658
659SOC_DOUBLE_R_TLV("DSP2 Playback Volume", WM8996_DSP2_RX_LEFT_VOLUME,
660 WM8996_DSP2_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
661SOC_SINGLE("DSP2 Playback Switch", WM8996_DSP2_RX_FILTERS_1, 9, 1, 1),
662
663SOC_DOUBLE_R_TLV("DAC1 Volume", WM8996_DAC1_LEFT_VOLUME,
664 WM8996_DAC1_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
665SOC_DOUBLE_R("DAC1 Switch", WM8996_DAC1_LEFT_VOLUME,
666 WM8996_DAC1_RIGHT_VOLUME, 9, 1, 1),
667
668SOC_DOUBLE_R_TLV("DAC2 Volume", WM8996_DAC2_LEFT_VOLUME,
669 WM8996_DAC2_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
670SOC_DOUBLE_R("DAC2 Switch", WM8996_DAC2_LEFT_VOLUME,
671 WM8996_DAC2_RIGHT_VOLUME, 9, 1, 1),
672
673SOC_SINGLE("Speaker High Performance Switch", WM8996_OVERSAMPLING, 3, 1, 0),
674SOC_SINGLE("DMIC High Performance Switch", WM8996_OVERSAMPLING, 2, 1, 0),
675SOC_SINGLE("ADC High Performance Switch", WM8996_OVERSAMPLING, 1, 1, 0),
676SOC_SINGLE("DAC High Performance Switch", WM8996_OVERSAMPLING, 0, 1, 0),
677
678SOC_SINGLE("DAC Soft Mute Switch", WM8996_DAC_SOFTMUTE, 1, 1, 0),
679SOC_SINGLE("DAC Slow Soft Mute Switch", WM8996_DAC_SOFTMUTE, 0, 1, 0),
680
susan gao18a4eef2011-08-26 12:14:14 -0700681SOC_SINGLE("DSP1 3D Stereo Switch", WM8996_DSP1_RX_FILTERS_2, 8, 1, 0),
682SOC_SINGLE("DSP2 3D Stereo Switch", WM8996_DSP2_RX_FILTERS_2, 8, 1, 0),
683
684SOC_SINGLE_TLV("DSP1 3D Stereo Volume", WM8996_DSP1_RX_FILTERS_2, 10, 15,
685 0, threedstereo_tlv),
686SOC_SINGLE_TLV("DSP2 3D Stereo Volume", WM8996_DSP2_RX_FILTERS_2, 10, 15,
687 0, threedstereo_tlv),
688
Mark Browna9ba6152011-06-24 12:10:44 +0100689SOC_DOUBLE_TLV("Digital Output 1 Volume", WM8996_DAC1_HPOUT1_VOLUME, 0, 4,
690 8, 0, out_digital_tlv),
691SOC_DOUBLE_TLV("Digital Output 2 Volume", WM8996_DAC2_HPOUT2_VOLUME, 0, 4,
692 8, 0, out_digital_tlv),
693
694SOC_DOUBLE_R_TLV("Output 1 Volume", WM8996_OUTPUT1_LEFT_VOLUME,
695 WM8996_OUTPUT1_RIGHT_VOLUME, 0, 12, 0, out_tlv),
696SOC_DOUBLE_R("Output 1 ZC Switch", WM8996_OUTPUT1_LEFT_VOLUME,
697 WM8996_OUTPUT1_RIGHT_VOLUME, 7, 1, 0),
698
699SOC_DOUBLE_R_TLV("Output 2 Volume", WM8996_OUTPUT2_LEFT_VOLUME,
700 WM8996_OUTPUT2_RIGHT_VOLUME, 0, 12, 0, out_tlv),
701SOC_DOUBLE_R("Output 2 ZC Switch", WM8996_OUTPUT2_LEFT_VOLUME,
702 WM8996_OUTPUT2_RIGHT_VOLUME, 7, 1, 0),
703
704SOC_DOUBLE_TLV("Speaker Volume", WM8996_PDM_SPEAKER_VOLUME, 0, 4, 8, 0,
705 spk_tlv),
706SOC_DOUBLE_R("Speaker Switch", WM8996_LEFT_PDM_SPEAKER,
707 WM8996_RIGHT_PDM_SPEAKER, 3, 1, 1),
708SOC_DOUBLE_R("Speaker ZC Switch", WM8996_LEFT_PDM_SPEAKER,
709 WM8996_RIGHT_PDM_SPEAKER, 2, 1, 0),
710
711SOC_SINGLE("DSP1 EQ Switch", WM8996_DSP1_RX_EQ_GAINS_1, 0, 1, 0),
712SOC_SINGLE("DSP2 EQ Switch", WM8996_DSP2_RX_EQ_GAINS_1, 0, 1, 0),
Karl Tsoubcec2672011-09-28 01:47:18 +0800713
714SOC_SINGLE("DSP1 DRC TXL Switch", WM8996_DSP1_DRC_1, 0, 1, 0),
715SOC_SINGLE("DSP1 DRC TXR Switch", WM8996_DSP1_DRC_1, 1, 1, 0),
716SOC_SINGLE("DSP1 DRC RX Switch", WM8996_DSP1_DRC_1, 2, 1, 0),
Mark Brown29e3cc12012-02-21 19:13:10 +0000717SND_SOC_BYTES_MASK("DSP1 DRC", WM8996_DSP1_DRC_1, 5,
718 WM8996_DSP1RX_DRC_ENA | WM8996_DSP1TXL_DRC_ENA |
719 WM8996_DSP1TXR_DRC_ENA),
Karl Tsoubcec2672011-09-28 01:47:18 +0800720
721SOC_SINGLE("DSP2 DRC TXL Switch", WM8996_DSP2_DRC_1, 0, 1, 0),
722SOC_SINGLE("DSP2 DRC TXR Switch", WM8996_DSP2_DRC_1, 1, 1, 0),
723SOC_SINGLE("DSP2 DRC RX Switch", WM8996_DSP2_DRC_1, 2, 1, 0),
Mark Brown29e3cc12012-02-21 19:13:10 +0000724SND_SOC_BYTES_MASK("DSP2 DRC", WM8996_DSP2_DRC_1, 5,
725 WM8996_DSP2RX_DRC_ENA | WM8996_DSP2TXL_DRC_ENA |
726 WM8996_DSP2TXR_DRC_ENA),
Mark Browna9ba6152011-06-24 12:10:44 +0100727};
728
729static const struct snd_kcontrol_new wm8996_eq_controls[] = {
730SOC_SINGLE_TLV("DSP1 EQ B1 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 11, 31, 0,
731 eq_tlv),
732SOC_SINGLE_TLV("DSP1 EQ B2 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 6, 31, 0,
733 eq_tlv),
734SOC_SINGLE_TLV("DSP1 EQ B3 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 1, 31, 0,
735 eq_tlv),
736SOC_SINGLE_TLV("DSP1 EQ B4 Volume", WM8996_DSP1_RX_EQ_GAINS_2, 11, 31, 0,
737 eq_tlv),
738SOC_SINGLE_TLV("DSP1 EQ B5 Volume", WM8996_DSP1_RX_EQ_GAINS_2, 6, 31, 0,
739 eq_tlv),
740
741SOC_SINGLE_TLV("DSP2 EQ B1 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 11, 31, 0,
742 eq_tlv),
743SOC_SINGLE_TLV("DSP2 EQ B2 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 6, 31, 0,
744 eq_tlv),
745SOC_SINGLE_TLV("DSP2 EQ B3 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 1, 31, 0,
746 eq_tlv),
747SOC_SINGLE_TLV("DSP2 EQ B4 Volume", WM8996_DSP2_RX_EQ_GAINS_2, 11, 31, 0,
748 eq_tlv),
749SOC_SINGLE_TLV("DSP2 EQ B5 Volume", WM8996_DSP2_RX_EQ_GAINS_2, 6, 31, 0,
750 eq_tlv),
751};
752
Mark Brownded71dc2011-09-19 18:50:05 +0100753static void wm8996_bg_enable(struct snd_soc_codec *codec)
754{
755 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
756
757 wm8996->bg_ena++;
758 if (wm8996->bg_ena == 1) {
759 snd_soc_update_bits(codec, WM8996_POWER_MANAGEMENT_1,
760 WM8996_BG_ENA, WM8996_BG_ENA);
761 msleep(2);
762 }
763}
764
765static void wm8996_bg_disable(struct snd_soc_codec *codec)
766{
767 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
768
769 wm8996->bg_ena--;
770 if (!wm8996->bg_ena)
771 snd_soc_update_bits(codec, WM8996_POWER_MANAGEMENT_1,
772 WM8996_BG_ENA, 0);
773}
774
Mark Brown8259df12011-09-16 17:55:06 +0100775static int bg_event(struct snd_soc_dapm_widget *w,
776 struct snd_kcontrol *kcontrol, int event)
777{
Mark Brownded71dc2011-09-19 18:50:05 +0100778 struct snd_soc_codec *codec = w->codec;
Mark Brown8259df12011-09-16 17:55:06 +0100779 int ret = 0;
780
781 switch (event) {
Mark Brownded71dc2011-09-19 18:50:05 +0100782 case SND_SOC_DAPM_PRE_PMU:
783 wm8996_bg_enable(codec);
784 break;
785 case SND_SOC_DAPM_POST_PMD:
786 wm8996_bg_disable(codec);
Mark Brown8259df12011-09-16 17:55:06 +0100787 break;
788 default:
789 BUG();
790 ret = -EINVAL;
791 }
792
793 return ret;
794}
795
Mark Browna9ba6152011-06-24 12:10:44 +0100796static int cp_event(struct snd_soc_dapm_widget *w,
797 struct snd_kcontrol *kcontrol, int event)
798{
Mark Brownc83495a2011-09-11 10:05:18 +0100799 int ret = 0;
800
Mark Browna9ba6152011-06-24 12:10:44 +0100801 switch (event) {
802 case SND_SOC_DAPM_POST_PMU:
803 msleep(5);
804 break;
805 default:
806 BUG();
Mark Brownc83495a2011-09-11 10:05:18 +0100807 ret = -EINVAL;
Mark Browna9ba6152011-06-24 12:10:44 +0100808 }
809
Mark Brown4a086e42012-01-21 21:50:00 +0000810 return 0;
Mark Browna9ba6152011-06-24 12:10:44 +0100811}
812
813static int rmv_short_event(struct snd_soc_dapm_widget *w,
814 struct snd_kcontrol *kcontrol, int event)
815{
816 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(w->codec);
817
818 /* Record which outputs we enabled */
819 switch (event) {
820 case SND_SOC_DAPM_PRE_PMD:
821 wm8996->hpout_pending &= ~w->shift;
822 break;
823 case SND_SOC_DAPM_PRE_PMU:
824 wm8996->hpout_pending |= w->shift;
825 break;
826 default:
827 BUG();
828 return -EINVAL;
829 }
830
831 return 0;
832}
833
834static void wait_for_dc_servo(struct snd_soc_codec *codec, u16 mask)
835{
836 struct i2c_client *i2c = to_i2c_client(codec->dev);
837 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
Mark Brownf998f252011-09-15 10:52:11 +0100838 int ret;
Mark Browna9ba6152011-06-24 12:10:44 +0100839 unsigned long timeout = 200;
840
841 snd_soc_write(codec, WM8996_DC_SERVO_2, mask);
842
843 /* Use the interrupt if possible */
844 do {
845 if (i2c->irq) {
846 timeout = wait_for_completion_timeout(&wm8996->dcs_done,
847 msecs_to_jiffies(200));
848 if (timeout == 0)
849 dev_err(codec->dev, "DC servo timed out\n");
850
851 } else {
852 msleep(1);
Mark Brownf998f252011-09-15 10:52:11 +0100853 timeout--;
Mark Browna9ba6152011-06-24 12:10:44 +0100854 }
855
856 ret = snd_soc_read(codec, WM8996_DC_SERVO_2);
857 dev_dbg(codec->dev, "DC servo state: %x\n", ret);
Mark Brownf998f252011-09-15 10:52:11 +0100858 } while (timeout && ret & mask);
Mark Browna9ba6152011-06-24 12:10:44 +0100859
860 if (timeout == 0)
861 dev_err(codec->dev, "DC servo timed out for %x\n", mask);
862 else
863 dev_dbg(codec->dev, "DC servo complete for %x\n", mask);
864}
865
866static void wm8996_seq_notifier(struct snd_soc_dapm_context *dapm,
867 enum snd_soc_dapm_type event, int subseq)
868{
869 struct snd_soc_codec *codec = container_of(dapm,
870 struct snd_soc_codec, dapm);
871 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
872 u16 val, mask;
873
874 /* Complete any pending DC servo starts */
875 if (wm8996->dcs_pending) {
876 dev_dbg(codec->dev, "Starting DC servo for %x\n",
877 wm8996->dcs_pending);
878
879 /* Trigger a startup sequence */
880 wait_for_dc_servo(codec, wm8996->dcs_pending
881 << WM8996_DCS_TRIG_STARTUP_0_SHIFT);
882
883 wm8996->dcs_pending = 0;
884 }
885
886 if (wm8996->hpout_pending != wm8996->hpout_ena) {
887 dev_dbg(codec->dev, "Applying RMV_SHORTs %x->%x\n",
888 wm8996->hpout_ena, wm8996->hpout_pending);
889
890 val = 0;
891 mask = 0;
892 if (wm8996->hpout_pending & HPOUT1L) {
Mark Brown5b596482012-03-08 17:00:57 +0000893 val |= WM8996_HPOUT1L_RMV_SHORT | WM8996_HPOUT1L_OUTP;
894 mask |= WM8996_HPOUT1L_RMV_SHORT | WM8996_HPOUT1L_OUTP;
Mark Browna9ba6152011-06-24 12:10:44 +0100895 } else {
896 mask |= WM8996_HPOUT1L_RMV_SHORT |
897 WM8996_HPOUT1L_OUTP |
898 WM8996_HPOUT1L_DLY;
899 }
900
901 if (wm8996->hpout_pending & HPOUT1R) {
Mark Brown5b596482012-03-08 17:00:57 +0000902 val |= WM8996_HPOUT1R_RMV_SHORT | WM8996_HPOUT1R_OUTP;
903 mask |= WM8996_HPOUT1R_RMV_SHORT | WM8996_HPOUT1R_OUTP;
Mark Browna9ba6152011-06-24 12:10:44 +0100904 } else {
905 mask |= WM8996_HPOUT1R_RMV_SHORT |
906 WM8996_HPOUT1R_OUTP |
907 WM8996_HPOUT1R_DLY;
908 }
909
910 snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1, mask, val);
911
912 val = 0;
913 mask = 0;
914 if (wm8996->hpout_pending & HPOUT2L) {
Mark Brown5b596482012-03-08 17:00:57 +0000915 val |= WM8996_HPOUT2L_RMV_SHORT | WM8996_HPOUT2L_OUTP;
916 mask |= WM8996_HPOUT2L_RMV_SHORT | WM8996_HPOUT2L_OUTP;
Mark Browna9ba6152011-06-24 12:10:44 +0100917 } else {
918 mask |= WM8996_HPOUT2L_RMV_SHORT |
919 WM8996_HPOUT2L_OUTP |
920 WM8996_HPOUT2L_DLY;
921 }
922
923 if (wm8996->hpout_pending & HPOUT2R) {
Mark Brown5b596482012-03-08 17:00:57 +0000924 val |= WM8996_HPOUT2R_RMV_SHORT | WM8996_HPOUT2R_OUTP;
925 mask |= WM8996_HPOUT2R_RMV_SHORT | WM8996_HPOUT2R_OUTP;
Mark Browna9ba6152011-06-24 12:10:44 +0100926 } else {
927 mask |= WM8996_HPOUT2R_RMV_SHORT |
928 WM8996_HPOUT2R_OUTP |
929 WM8996_HPOUT2R_DLY;
930 }
931
932 snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_2, mask, val);
933
934 wm8996->hpout_ena = wm8996->hpout_pending;
935 }
936}
937
938static int dcs_start(struct snd_soc_dapm_widget *w,
939 struct snd_kcontrol *kcontrol, int event)
940{
941 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(w->codec);
942
943 switch (event) {
944 case SND_SOC_DAPM_POST_PMU:
945 wm8996->dcs_pending |= 1 << w->shift;
946 break;
947 default:
948 BUG();
949 return -EINVAL;
950 }
951
952 return 0;
953}
954
955static const char *sidetone_text[] = {
956 "IN1", "IN2",
957};
958
959static const struct soc_enum left_sidetone_enum =
960 SOC_ENUM_SINGLE(WM8996_SIDETONE, 0, 2, sidetone_text);
961
962static const struct snd_kcontrol_new left_sidetone =
963 SOC_DAPM_ENUM("Left Sidetone", left_sidetone_enum);
964
965static const struct soc_enum right_sidetone_enum =
966 SOC_ENUM_SINGLE(WM8996_SIDETONE, 1, 2, sidetone_text);
967
968static const struct snd_kcontrol_new right_sidetone =
969 SOC_DAPM_ENUM("Right Sidetone", right_sidetone_enum);
970
971static const char *spk_text[] = {
972 "DAC1L", "DAC1R", "DAC2L", "DAC2R"
973};
974
975static const struct soc_enum spkl_enum =
976 SOC_ENUM_SINGLE(WM8996_LEFT_PDM_SPEAKER, 0, 4, spk_text);
977
978static const struct snd_kcontrol_new spkl_mux =
979 SOC_DAPM_ENUM("SPKL", spkl_enum);
980
981static const struct soc_enum spkr_enum =
982 SOC_ENUM_SINGLE(WM8996_RIGHT_PDM_SPEAKER, 0, 4, spk_text);
983
984static const struct snd_kcontrol_new spkr_mux =
985 SOC_DAPM_ENUM("SPKR", spkr_enum);
986
987static const char *dsp1rx_text[] = {
988 "AIF1", "AIF2"
989};
990
991static const struct soc_enum dsp1rx_enum =
992 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 0, 2, dsp1rx_text);
993
994static const struct snd_kcontrol_new dsp1rx =
995 SOC_DAPM_ENUM("DSP1RX", dsp1rx_enum);
996
997static const char *dsp2rx_text[] = {
998 "AIF2", "AIF1"
999};
1000
1001static const struct soc_enum dsp2rx_enum =
1002 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 4, 2, dsp2rx_text);
1003
1004static const struct snd_kcontrol_new dsp2rx =
1005 SOC_DAPM_ENUM("DSP2RX", dsp2rx_enum);
1006
1007static const char *aif2tx_text[] = {
1008 "DSP2", "DSP1", "AIF1"
1009};
1010
1011static const struct soc_enum aif2tx_enum =
1012 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 6, 3, aif2tx_text);
1013
1014static const struct snd_kcontrol_new aif2tx =
1015 SOC_DAPM_ENUM("AIF2TX", aif2tx_enum);
1016
1017static const char *inmux_text[] = {
1018 "ADC", "DMIC1", "DMIC2"
1019};
1020
1021static const struct soc_enum in1_enum =
1022 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_7, 0, 3, inmux_text);
1023
1024static const struct snd_kcontrol_new in1_mux =
1025 SOC_DAPM_ENUM("IN1 Mux", in1_enum);
1026
1027static const struct soc_enum in2_enum =
1028 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_7, 4, 3, inmux_text);
1029
1030static const struct snd_kcontrol_new in2_mux =
1031 SOC_DAPM_ENUM("IN2 Mux", in2_enum);
1032
1033static const struct snd_kcontrol_new dac2r_mix[] = {
1034SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING,
1035 5, 1, 0),
1036SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING,
1037 4, 1, 0),
1038SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING, 1, 1, 0),
1039SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING, 0, 1, 0),
1040};
1041
1042static const struct snd_kcontrol_new dac2l_mix[] = {
1043SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING,
1044 5, 1, 0),
1045SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING,
1046 4, 1, 0),
1047SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING, 1, 1, 0),
1048SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING, 0, 1, 0),
1049};
1050
1051static const struct snd_kcontrol_new dac1r_mix[] = {
1052SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING,
1053 5, 1, 0),
1054SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING,
1055 4, 1, 0),
1056SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING, 1, 1, 0),
1057SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING, 0, 1, 0),
1058};
1059
1060static const struct snd_kcontrol_new dac1l_mix[] = {
1061SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING,
1062 5, 1, 0),
1063SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING,
1064 4, 1, 0),
1065SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING, 1, 1, 0),
1066SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING, 0, 1, 0),
1067};
1068
1069static const struct snd_kcontrol_new dsp1txl[] = {
1070SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING,
1071 1, 1, 0),
1072SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING,
1073 0, 1, 0),
1074};
1075
1076static const struct snd_kcontrol_new dsp1txr[] = {
1077SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING,
1078 1, 1, 0),
1079SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING,
1080 0, 1, 0),
1081};
1082
1083static const struct snd_kcontrol_new dsp2txl[] = {
1084SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING,
1085 1, 1, 0),
1086SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING,
1087 0, 1, 0),
1088};
1089
1090static const struct snd_kcontrol_new dsp2txr[] = {
1091SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING,
1092 1, 1, 0),
1093SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING,
1094 0, 1, 0),
1095};
1096
1097
1098static const struct snd_soc_dapm_widget wm8996_dapm_widgets[] = {
1099SND_SOC_DAPM_INPUT("IN1LN"),
1100SND_SOC_DAPM_INPUT("IN1LP"),
1101SND_SOC_DAPM_INPUT("IN1RN"),
1102SND_SOC_DAPM_INPUT("IN1RP"),
1103
1104SND_SOC_DAPM_INPUT("IN2LN"),
1105SND_SOC_DAPM_INPUT("IN2LP"),
1106SND_SOC_DAPM_INPUT("IN2RN"),
1107SND_SOC_DAPM_INPUT("IN2RP"),
1108
1109SND_SOC_DAPM_INPUT("DMIC1DAT"),
1110SND_SOC_DAPM_INPUT("DMIC2DAT"),
1111
Mark Brown4a086e42012-01-21 21:50:00 +00001112SND_SOC_DAPM_REGULATOR_SUPPLY("CPVDD", 20),
Mark Browna9ba6152011-06-24 12:10:44 +01001113SND_SOC_DAPM_SUPPLY_S("SYSCLK", 1, WM8996_AIF_CLOCKING_1, 0, 0, NULL, 0),
1114SND_SOC_DAPM_SUPPLY_S("SYSDSPCLK", 2, WM8996_CLOCKING_1, 1, 0, NULL, 0),
1115SND_SOC_DAPM_SUPPLY_S("AIFCLK", 2, WM8996_CLOCKING_1, 2, 0, NULL, 0),
1116SND_SOC_DAPM_SUPPLY_S("Charge Pump", 2, WM8996_CHARGE_PUMP_1, 15, 0, cp_event,
Mark Brown4a086e42012-01-21 21:50:00 +00001117 SND_SOC_DAPM_POST_PMU),
Mark Brownded71dc2011-09-19 18:50:05 +01001118SND_SOC_DAPM_SUPPLY("Bandgap", SND_SOC_NOPM, 0, 0, bg_event,
1119 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Mark Browna9ba6152011-06-24 12:10:44 +01001120SND_SOC_DAPM_SUPPLY("LDO2", WM8996_POWER_MANAGEMENT_2, 1, 0, NULL, 0),
Mark Brown889c85c2011-08-20 19:00:50 +01001121SND_SOC_DAPM_SUPPLY("MICB1 Audio", WM8996_MICBIAS_1, 4, 1, NULL, 0),
1122SND_SOC_DAPM_SUPPLY("MICB2 Audio", WM8996_MICBIAS_2, 4, 1, NULL, 0),
Mark Browna9ba6152011-06-24 12:10:44 +01001123SND_SOC_DAPM_MICBIAS("MICB2", WM8996_POWER_MANAGEMENT_1, 9, 0),
1124SND_SOC_DAPM_MICBIAS("MICB1", WM8996_POWER_MANAGEMENT_1, 8, 0),
1125
1126SND_SOC_DAPM_PGA("IN1L PGA", WM8996_POWER_MANAGEMENT_2, 5, 0, NULL, 0),
1127SND_SOC_DAPM_PGA("IN1R PGA", WM8996_POWER_MANAGEMENT_2, 4, 0, NULL, 0),
1128
Mark Brown7691cd742011-08-20 16:59:27 +01001129SND_SOC_DAPM_MUX("IN1L Mux", WM8996_POWER_MANAGEMENT_7, 2, 0, &in1_mux),
1130SND_SOC_DAPM_MUX("IN1R Mux", WM8996_POWER_MANAGEMENT_7, 3, 0, &in1_mux),
1131SND_SOC_DAPM_MUX("IN2L Mux", WM8996_POWER_MANAGEMENT_7, 6, 0, &in2_mux),
1132SND_SOC_DAPM_MUX("IN2R Mux", WM8996_POWER_MANAGEMENT_7, 7, 0, &in2_mux),
Mark Browna9ba6152011-06-24 12:10:44 +01001133
1134SND_SOC_DAPM_SUPPLY("DMIC2", WM8996_POWER_MANAGEMENT_7, 9, 0, NULL, 0),
1135SND_SOC_DAPM_SUPPLY("DMIC1", WM8996_POWER_MANAGEMENT_7, 8, 0, NULL, 0),
1136
1137SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8996_POWER_MANAGEMENT_3, 5, 0),
1138SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8996_POWER_MANAGEMENT_3, 4, 0),
1139SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8996_POWER_MANAGEMENT_3, 3, 0),
1140SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8996_POWER_MANAGEMENT_3, 2, 0),
1141
1142SND_SOC_DAPM_ADC("ADCL", NULL, WM8996_POWER_MANAGEMENT_3, 1, 0),
1143SND_SOC_DAPM_ADC("ADCR", NULL, WM8996_POWER_MANAGEMENT_3, 0, 0),
1144
1145SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &left_sidetone),
1146SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &right_sidetone),
1147
1148SND_SOC_DAPM_AIF_IN("DSP2RXL", NULL, 0, WM8996_POWER_MANAGEMENT_3, 11, 0),
1149SND_SOC_DAPM_AIF_IN("DSP2RXR", NULL, 1, WM8996_POWER_MANAGEMENT_3, 10, 0),
1150SND_SOC_DAPM_AIF_IN("DSP1RXL", NULL, 0, WM8996_POWER_MANAGEMENT_3, 9, 0),
1151SND_SOC_DAPM_AIF_IN("DSP1RXR", NULL, 1, WM8996_POWER_MANAGEMENT_3, 8, 0),
1152
1153SND_SOC_DAPM_MIXER("DSP2TXL", WM8996_POWER_MANAGEMENT_5, 11, 0,
1154 dsp2txl, ARRAY_SIZE(dsp2txl)),
1155SND_SOC_DAPM_MIXER("DSP2TXR", WM8996_POWER_MANAGEMENT_5, 10, 0,
1156 dsp2txr, ARRAY_SIZE(dsp2txr)),
1157SND_SOC_DAPM_MIXER("DSP1TXL", WM8996_POWER_MANAGEMENT_5, 9, 0,
1158 dsp1txl, ARRAY_SIZE(dsp1txl)),
1159SND_SOC_DAPM_MIXER("DSP1TXR", WM8996_POWER_MANAGEMENT_5, 8, 0,
1160 dsp1txr, ARRAY_SIZE(dsp1txr)),
1161
1162SND_SOC_DAPM_MIXER("DAC2L Mixer", SND_SOC_NOPM, 0, 0,
1163 dac2l_mix, ARRAY_SIZE(dac2l_mix)),
1164SND_SOC_DAPM_MIXER("DAC2R Mixer", SND_SOC_NOPM, 0, 0,
1165 dac2r_mix, ARRAY_SIZE(dac2r_mix)),
1166SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
1167 dac1l_mix, ARRAY_SIZE(dac1l_mix)),
1168SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
1169 dac1r_mix, ARRAY_SIZE(dac1r_mix)),
1170
1171SND_SOC_DAPM_DAC("DAC2L", NULL, WM8996_POWER_MANAGEMENT_5, 3, 0),
1172SND_SOC_DAPM_DAC("DAC2R", NULL, WM8996_POWER_MANAGEMENT_5, 2, 0),
1173SND_SOC_DAPM_DAC("DAC1L", NULL, WM8996_POWER_MANAGEMENT_5, 1, 0),
1174SND_SOC_DAPM_DAC("DAC1R", NULL, WM8996_POWER_MANAGEMENT_5, 0, 0),
1175
Mark Brown1ec1cdf2012-02-17 13:02:48 -08001176SND_SOC_DAPM_AIF_IN("AIF2RX1", NULL, 0, WM8996_POWER_MANAGEMENT_4, 9, 0),
1177SND_SOC_DAPM_AIF_IN("AIF2RX0", NULL, 1, WM8996_POWER_MANAGEMENT_4, 8, 0),
Mark Browna9ba6152011-06-24 12:10:44 +01001178
Mark Brown1ec1cdf2012-02-17 13:02:48 -08001179SND_SOC_DAPM_AIF_OUT("AIF2TX1", NULL, 0, WM8996_POWER_MANAGEMENT_6, 9, 0),
1180SND_SOC_DAPM_AIF_OUT("AIF2TX0", NULL, 1, WM8996_POWER_MANAGEMENT_6, 8, 0),
Mark Browna9ba6152011-06-24 12:10:44 +01001181
Mark Brown1ec1cdf2012-02-17 13:02:48 -08001182SND_SOC_DAPM_AIF_IN("AIF1RX5", NULL, 5, WM8996_POWER_MANAGEMENT_4, 5, 0),
1183SND_SOC_DAPM_AIF_IN("AIF1RX4", NULL, 4, WM8996_POWER_MANAGEMENT_4, 4, 0),
1184SND_SOC_DAPM_AIF_IN("AIF1RX3", NULL, 3, WM8996_POWER_MANAGEMENT_4, 3, 0),
1185SND_SOC_DAPM_AIF_IN("AIF1RX2", NULL, 2, WM8996_POWER_MANAGEMENT_4, 2, 0),
1186SND_SOC_DAPM_AIF_IN("AIF1RX1", NULL, 1, WM8996_POWER_MANAGEMENT_4, 1, 0),
1187SND_SOC_DAPM_AIF_IN("AIF1RX0", NULL, 0, WM8996_POWER_MANAGEMENT_4, 0, 0),
Mark Browna9ba6152011-06-24 12:10:44 +01001188
Mark Brown1ec1cdf2012-02-17 13:02:48 -08001189SND_SOC_DAPM_AIF_OUT("AIF1TX5", NULL, 5, WM8996_POWER_MANAGEMENT_6, 5, 0),
1190SND_SOC_DAPM_AIF_OUT("AIF1TX4", NULL, 4, WM8996_POWER_MANAGEMENT_6, 4, 0),
1191SND_SOC_DAPM_AIF_OUT("AIF1TX3", NULL, 3, WM8996_POWER_MANAGEMENT_6, 3, 0),
1192SND_SOC_DAPM_AIF_OUT("AIF1TX2", NULL, 2, WM8996_POWER_MANAGEMENT_6, 2, 0),
1193SND_SOC_DAPM_AIF_OUT("AIF1TX1", NULL, 1, WM8996_POWER_MANAGEMENT_6, 1, 0),
1194SND_SOC_DAPM_AIF_OUT("AIF1TX0", NULL, 0, WM8996_POWER_MANAGEMENT_6, 0, 0),
Mark Browna9ba6152011-06-24 12:10:44 +01001195
1196/* We route as stereo pairs so define some dummy widgets to squash
1197 * things down for now. RXA = 0,1, RXB = 2,3 and so on */
1198SND_SOC_DAPM_PGA("AIF1RXA", SND_SOC_NOPM, 0, 0, NULL, 0),
1199SND_SOC_DAPM_PGA("AIF1RXB", SND_SOC_NOPM, 0, 0, NULL, 0),
1200SND_SOC_DAPM_PGA("AIF1RXC", SND_SOC_NOPM, 0, 0, NULL, 0),
1201SND_SOC_DAPM_PGA("AIF2RX", SND_SOC_NOPM, 0, 0, NULL, 0),
1202SND_SOC_DAPM_PGA("DSP2TX", SND_SOC_NOPM, 0, 0, NULL, 0),
1203
1204SND_SOC_DAPM_MUX("DSP1RX", SND_SOC_NOPM, 0, 0, &dsp1rx),
1205SND_SOC_DAPM_MUX("DSP2RX", SND_SOC_NOPM, 0, 0, &dsp2rx),
1206SND_SOC_DAPM_MUX("AIF2TX", SND_SOC_NOPM, 0, 0, &aif2tx),
1207
1208SND_SOC_DAPM_MUX("SPKL", SND_SOC_NOPM, 0, 0, &spkl_mux),
1209SND_SOC_DAPM_MUX("SPKR", SND_SOC_NOPM, 0, 0, &spkr_mux),
1210SND_SOC_DAPM_PGA("SPKL PGA", WM8996_LEFT_PDM_SPEAKER, 4, 0, NULL, 0),
1211SND_SOC_DAPM_PGA("SPKR PGA", WM8996_RIGHT_PDM_SPEAKER, 4, 0, NULL, 0),
1212
1213SND_SOC_DAPM_PGA_S("HPOUT2L PGA", 0, WM8996_POWER_MANAGEMENT_1, 7, 0, NULL, 0),
1214SND_SOC_DAPM_PGA_S("HPOUT2L_DLY", 1, WM8996_ANALOGUE_HP_2, 5, 0, NULL, 0),
1215SND_SOC_DAPM_PGA_S("HPOUT2L_DCS", 2, WM8996_DC_SERVO_1, 2, 0, dcs_start,
1216 SND_SOC_DAPM_POST_PMU),
Mark Browna9ba6152011-06-24 12:10:44 +01001217SND_SOC_DAPM_PGA_S("HPOUT2L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2L, 0,
1218 rmv_short_event,
1219 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1220
1221SND_SOC_DAPM_PGA_S("HPOUT2R PGA", 0, WM8996_POWER_MANAGEMENT_1, 6, 0,NULL, 0),
1222SND_SOC_DAPM_PGA_S("HPOUT2R_DLY", 1, WM8996_ANALOGUE_HP_2, 1, 0, NULL, 0),
1223SND_SOC_DAPM_PGA_S("HPOUT2R_DCS", 2, WM8996_DC_SERVO_1, 3, 0, dcs_start,
1224 SND_SOC_DAPM_POST_PMU),
Mark Browna9ba6152011-06-24 12:10:44 +01001225SND_SOC_DAPM_PGA_S("HPOUT2R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2R, 0,
1226 rmv_short_event,
1227 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1228
1229SND_SOC_DAPM_PGA_S("HPOUT1L PGA", 0, WM8996_POWER_MANAGEMENT_1, 5, 0, NULL, 0),
1230SND_SOC_DAPM_PGA_S("HPOUT1L_DLY", 1, WM8996_ANALOGUE_HP_1, 5, 0, NULL, 0),
1231SND_SOC_DAPM_PGA_S("HPOUT1L_DCS", 2, WM8996_DC_SERVO_1, 0, 0, dcs_start,
1232 SND_SOC_DAPM_POST_PMU),
Mark Browna9ba6152011-06-24 12:10:44 +01001233SND_SOC_DAPM_PGA_S("HPOUT1L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1L, 0,
1234 rmv_short_event,
1235 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1236
1237SND_SOC_DAPM_PGA_S("HPOUT1R PGA", 0, WM8996_POWER_MANAGEMENT_1, 4, 0, NULL, 0),
1238SND_SOC_DAPM_PGA_S("HPOUT1R_DLY", 1, WM8996_ANALOGUE_HP_1, 1, 0, NULL, 0),
1239SND_SOC_DAPM_PGA_S("HPOUT1R_DCS", 2, WM8996_DC_SERVO_1, 1, 0, dcs_start,
1240 SND_SOC_DAPM_POST_PMU),
Mark Browna9ba6152011-06-24 12:10:44 +01001241SND_SOC_DAPM_PGA_S("HPOUT1R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1R, 0,
1242 rmv_short_event,
1243 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1244
1245SND_SOC_DAPM_OUTPUT("HPOUT1L"),
1246SND_SOC_DAPM_OUTPUT("HPOUT1R"),
1247SND_SOC_DAPM_OUTPUT("HPOUT2L"),
1248SND_SOC_DAPM_OUTPUT("HPOUT2R"),
1249SND_SOC_DAPM_OUTPUT("SPKDAT"),
1250};
1251
1252static const struct snd_soc_dapm_route wm8996_dapm_routes[] = {
1253 { "AIFCLK", NULL, "SYSCLK" },
1254 { "SYSDSPCLK", NULL, "SYSCLK" },
1255 { "Charge Pump", NULL, "SYSCLK" },
Mark Brown4a086e42012-01-21 21:50:00 +00001256 { "Charge Pump", NULL, "CPVDD" },
Mark Browna9ba6152011-06-24 12:10:44 +01001257
1258 { "MICB1", NULL, "LDO2" },
Mark Brown889c85c2011-08-20 19:00:50 +01001259 { "MICB1", NULL, "MICB1 Audio" },
Mark Brown8259df12011-09-16 17:55:06 +01001260 { "MICB1", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001261 { "MICB2", NULL, "LDO2" },
Mark Brown889c85c2011-08-20 19:00:50 +01001262 { "MICB2", NULL, "MICB2 Audio" },
Mark Brown8259df12011-09-16 17:55:06 +01001263 { "MICB2", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001264
Mark Brown1ec1cdf2012-02-17 13:02:48 -08001265 { "AIF1RX0", NULL, "AIF1 Playback" },
1266 { "AIF1RX1", NULL, "AIF1 Playback" },
1267 { "AIF1RX2", NULL, "AIF1 Playback" },
1268 { "AIF1RX3", NULL, "AIF1 Playback" },
1269 { "AIF1RX4", NULL, "AIF1 Playback" },
1270 { "AIF1RX5", NULL, "AIF1 Playback" },
1271
1272 { "AIF2RX0", NULL, "AIF2 Playback" },
1273 { "AIF2RX1", NULL, "AIF2 Playback" },
1274
1275 { "AIF1 Capture", NULL, "AIF1TX0" },
1276 { "AIF1 Capture", NULL, "AIF1TX1" },
1277 { "AIF1 Capture", NULL, "AIF1TX2" },
1278 { "AIF1 Capture", NULL, "AIF1TX3" },
1279 { "AIF1 Capture", NULL, "AIF1TX4" },
1280 { "AIF1 Capture", NULL, "AIF1TX5" },
1281
1282 { "AIF2 Capture", NULL, "AIF2TX0" },
1283 { "AIF2 Capture", NULL, "AIF2TX1" },
1284
Mark Browna9ba6152011-06-24 12:10:44 +01001285 { "IN1L PGA", NULL, "IN2LN" },
1286 { "IN1L PGA", NULL, "IN2LP" },
1287 { "IN1L PGA", NULL, "IN1LN" },
1288 { "IN1L PGA", NULL, "IN1LP" },
Mark Brown8259df12011-09-16 17:55:06 +01001289 { "IN1L PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001290
1291 { "IN1R PGA", NULL, "IN2RN" },
1292 { "IN1R PGA", NULL, "IN2RP" },
1293 { "IN1R PGA", NULL, "IN1RN" },
1294 { "IN1R PGA", NULL, "IN1RP" },
Mark Brown8259df12011-09-16 17:55:06 +01001295 { "IN1R PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001296
1297 { "ADCL", NULL, "IN1L PGA" },
1298
1299 { "ADCR", NULL, "IN1R PGA" },
1300
1301 { "DMIC1L", NULL, "DMIC1DAT" },
1302 { "DMIC1R", NULL, "DMIC1DAT" },
1303 { "DMIC2L", NULL, "DMIC2DAT" },
1304 { "DMIC2R", NULL, "DMIC2DAT" },
1305
1306 { "DMIC2L", NULL, "DMIC2" },
1307 { "DMIC2R", NULL, "DMIC2" },
1308 { "DMIC1L", NULL, "DMIC1" },
1309 { "DMIC1R", NULL, "DMIC1" },
1310
1311 { "IN1L Mux", "ADC", "ADCL" },
1312 { "IN1L Mux", "DMIC1", "DMIC1L" },
1313 { "IN1L Mux", "DMIC2", "DMIC2L" },
1314
1315 { "IN1R Mux", "ADC", "ADCR" },
1316 { "IN1R Mux", "DMIC1", "DMIC1R" },
1317 { "IN1R Mux", "DMIC2", "DMIC2R" },
1318
1319 { "IN2L Mux", "ADC", "ADCL" },
1320 { "IN2L Mux", "DMIC1", "DMIC1L" },
1321 { "IN2L Mux", "DMIC2", "DMIC2L" },
1322
1323 { "IN2R Mux", "ADC", "ADCR" },
1324 { "IN2R Mux", "DMIC1", "DMIC1R" },
1325 { "IN2R Mux", "DMIC2", "DMIC2R" },
1326
1327 { "Left Sidetone", "IN1", "IN1L Mux" },
1328 { "Left Sidetone", "IN2", "IN2L Mux" },
1329
1330 { "Right Sidetone", "IN1", "IN1R Mux" },
1331 { "Right Sidetone", "IN2", "IN2R Mux" },
1332
1333 { "DSP1TXL", "IN1 Switch", "IN1L Mux" },
1334 { "DSP1TXR", "IN1 Switch", "IN1R Mux" },
1335
1336 { "DSP2TXL", "IN1 Switch", "IN2L Mux" },
1337 { "DSP2TXR", "IN1 Switch", "IN2R Mux" },
1338
1339 { "AIF1TX0", NULL, "DSP1TXL" },
1340 { "AIF1TX1", NULL, "DSP1TXR" },
1341 { "AIF1TX2", NULL, "DSP2TXL" },
1342 { "AIF1TX3", NULL, "DSP2TXR" },
1343 { "AIF1TX4", NULL, "AIF2RX0" },
1344 { "AIF1TX5", NULL, "AIF2RX1" },
1345
1346 { "AIF1RX0", NULL, "AIFCLK" },
1347 { "AIF1RX1", NULL, "AIFCLK" },
1348 { "AIF1RX2", NULL, "AIFCLK" },
1349 { "AIF1RX3", NULL, "AIFCLK" },
1350 { "AIF1RX4", NULL, "AIFCLK" },
1351 { "AIF1RX5", NULL, "AIFCLK" },
1352
1353 { "AIF2RX0", NULL, "AIFCLK" },
1354 { "AIF2RX1", NULL, "AIFCLK" },
1355
Mark Brown4f41adf2011-08-20 10:23:38 +01001356 { "AIF1TX0", NULL, "AIFCLK" },
1357 { "AIF1TX1", NULL, "AIFCLK" },
1358 { "AIF1TX2", NULL, "AIFCLK" },
1359 { "AIF1TX3", NULL, "AIFCLK" },
1360 { "AIF1TX4", NULL, "AIFCLK" },
1361 { "AIF1TX5", NULL, "AIFCLK" },
1362
1363 { "AIF2TX0", NULL, "AIFCLK" },
1364 { "AIF2TX1", NULL, "AIFCLK" },
1365
Mark Browna9ba6152011-06-24 12:10:44 +01001366 { "DSP1RXL", NULL, "SYSDSPCLK" },
1367 { "DSP1RXR", NULL, "SYSDSPCLK" },
1368 { "DSP2RXL", NULL, "SYSDSPCLK" },
1369 { "DSP2RXR", NULL, "SYSDSPCLK" },
1370 { "DSP1TXL", NULL, "SYSDSPCLK" },
1371 { "DSP1TXR", NULL, "SYSDSPCLK" },
1372 { "DSP2TXL", NULL, "SYSDSPCLK" },
1373 { "DSP2TXR", NULL, "SYSDSPCLK" },
1374
1375 { "AIF1RXA", NULL, "AIF1RX0" },
1376 { "AIF1RXA", NULL, "AIF1RX1" },
1377 { "AIF1RXB", NULL, "AIF1RX2" },
1378 { "AIF1RXB", NULL, "AIF1RX3" },
1379 { "AIF1RXC", NULL, "AIF1RX4" },
1380 { "AIF1RXC", NULL, "AIF1RX5" },
1381
1382 { "AIF2RX", NULL, "AIF2RX0" },
1383 { "AIF2RX", NULL, "AIF2RX1" },
1384
1385 { "AIF2TX", "DSP2", "DSP2TX" },
1386 { "AIF2TX", "DSP1", "DSP1RX" },
1387 { "AIF2TX", "AIF1", "AIF1RXC" },
1388
1389 { "DSP1RXL", NULL, "DSP1RX" },
1390 { "DSP1RXR", NULL, "DSP1RX" },
1391 { "DSP2RXL", NULL, "DSP2RX" },
1392 { "DSP2RXR", NULL, "DSP2RX" },
1393
1394 { "DSP2TX", NULL, "DSP2TXL" },
1395 { "DSP2TX", NULL, "DSP2TXR" },
1396
1397 { "DSP1RX", "AIF1", "AIF1RXA" },
1398 { "DSP1RX", "AIF2", "AIF2RX" },
1399
1400 { "DSP2RX", "AIF1", "AIF1RXB" },
1401 { "DSP2RX", "AIF2", "AIF2RX" },
1402
1403 { "DAC2L Mixer", "DSP2 Switch", "DSP2RXL" },
1404 { "DAC2L Mixer", "DSP1 Switch", "DSP1RXL" },
1405 { "DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1406 { "DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1407
1408 { "DAC2R Mixer", "DSP2 Switch", "DSP2RXR" },
1409 { "DAC2R Mixer", "DSP1 Switch", "DSP1RXR" },
1410 { "DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1411 { "DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1412
1413 { "DAC1L Mixer", "DSP2 Switch", "DSP2RXL" },
1414 { "DAC1L Mixer", "DSP1 Switch", "DSP1RXL" },
1415 { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1416 { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1417
1418 { "DAC1R Mixer", "DSP2 Switch", "DSP2RXR" },
1419 { "DAC1R Mixer", "DSP1 Switch", "DSP1RXR" },
1420 { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1421 { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1422
1423 { "DAC1L", NULL, "DAC1L Mixer" },
1424 { "DAC1R", NULL, "DAC1R Mixer" },
1425 { "DAC2L", NULL, "DAC2L Mixer" },
1426 { "DAC2R", NULL, "DAC2R Mixer" },
1427
1428 { "HPOUT2L PGA", NULL, "Charge Pump" },
Mark Brown8259df12011-09-16 17:55:06 +01001429 { "HPOUT2L PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001430 { "HPOUT2L PGA", NULL, "DAC2L" },
1431 { "HPOUT2L_DLY", NULL, "HPOUT2L PGA" },
1432 { "HPOUT2L_DCS", NULL, "HPOUT2L_DLY" },
Mark Brown5b596482012-03-08 17:00:57 +00001433 { "HPOUT2L_RMV_SHORT", NULL, "HPOUT2L_DCS" },
Mark Browna9ba6152011-06-24 12:10:44 +01001434
1435 { "HPOUT2R PGA", NULL, "Charge Pump" },
Mark Brown8259df12011-09-16 17:55:06 +01001436 { "HPOUT2R PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001437 { "HPOUT2R PGA", NULL, "DAC2R" },
1438 { "HPOUT2R_DLY", NULL, "HPOUT2R PGA" },
1439 { "HPOUT2R_DCS", NULL, "HPOUT2R_DLY" },
Mark Brown5b596482012-03-08 17:00:57 +00001440 { "HPOUT2R_RMV_SHORT", NULL, "HPOUT2R_DCS" },
Mark Browna9ba6152011-06-24 12:10:44 +01001441
1442 { "HPOUT1L PGA", NULL, "Charge Pump" },
Mark Brown8259df12011-09-16 17:55:06 +01001443 { "HPOUT1L PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001444 { "HPOUT1L PGA", NULL, "DAC1L" },
1445 { "HPOUT1L_DLY", NULL, "HPOUT1L PGA" },
1446 { "HPOUT1L_DCS", NULL, "HPOUT1L_DLY" },
Mark Brown5b596482012-03-08 17:00:57 +00001447 { "HPOUT1L_RMV_SHORT", NULL, "HPOUT1L_DCS" },
Mark Browna9ba6152011-06-24 12:10:44 +01001448
1449 { "HPOUT1R PGA", NULL, "Charge Pump" },
Mark Brown8259df12011-09-16 17:55:06 +01001450 { "HPOUT1R PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001451 { "HPOUT1R PGA", NULL, "DAC1R" },
1452 { "HPOUT1R_DLY", NULL, "HPOUT1R PGA" },
1453 { "HPOUT1R_DCS", NULL, "HPOUT1R_DLY" },
Mark Brown5b596482012-03-08 17:00:57 +00001454 { "HPOUT1R_RMV_SHORT", NULL, "HPOUT1R_DCS" },
Mark Browna9ba6152011-06-24 12:10:44 +01001455
1456 { "HPOUT2L", NULL, "HPOUT2L_RMV_SHORT" },
1457 { "HPOUT2R", NULL, "HPOUT2R_RMV_SHORT" },
1458 { "HPOUT1L", NULL, "HPOUT1L_RMV_SHORT" },
1459 { "HPOUT1R", NULL, "HPOUT1R_RMV_SHORT" },
1460
1461 { "SPKL", "DAC1L", "DAC1L" },
1462 { "SPKL", "DAC1R", "DAC1R" },
1463 { "SPKL", "DAC2L", "DAC2L" },
1464 { "SPKL", "DAC2R", "DAC2R" },
1465
1466 { "SPKR", "DAC1L", "DAC1L" },
1467 { "SPKR", "DAC1R", "DAC1R" },
1468 { "SPKR", "DAC2L", "DAC2L" },
1469 { "SPKR", "DAC2R", "DAC2R" },
1470
1471 { "SPKL PGA", NULL, "SPKL" },
1472 { "SPKR PGA", NULL, "SPKR" },
1473
1474 { "SPKDAT", NULL, "SPKL PGA" },
1475 { "SPKDAT", NULL, "SPKR PGA" },
1476};
1477
Mark Brown79172742011-09-19 16:15:58 +01001478static bool wm8996_readable_register(struct device *dev, unsigned int reg)
Mark Browna9ba6152011-06-24 12:10:44 +01001479{
1480 /* Due to the sparseness of the register map the compiler
1481 * output from an explicit switch statement ends up being much
1482 * more efficient than a table.
1483 */
1484 switch (reg) {
1485 case WM8996_SOFTWARE_RESET:
1486 case WM8996_POWER_MANAGEMENT_1:
1487 case WM8996_POWER_MANAGEMENT_2:
1488 case WM8996_POWER_MANAGEMENT_3:
1489 case WM8996_POWER_MANAGEMENT_4:
1490 case WM8996_POWER_MANAGEMENT_5:
1491 case WM8996_POWER_MANAGEMENT_6:
1492 case WM8996_POWER_MANAGEMENT_7:
1493 case WM8996_POWER_MANAGEMENT_8:
1494 case WM8996_LEFT_LINE_INPUT_VOLUME:
1495 case WM8996_RIGHT_LINE_INPUT_VOLUME:
1496 case WM8996_LINE_INPUT_CONTROL:
1497 case WM8996_DAC1_HPOUT1_VOLUME:
1498 case WM8996_DAC2_HPOUT2_VOLUME:
1499 case WM8996_DAC1_LEFT_VOLUME:
1500 case WM8996_DAC1_RIGHT_VOLUME:
1501 case WM8996_DAC2_LEFT_VOLUME:
1502 case WM8996_DAC2_RIGHT_VOLUME:
1503 case WM8996_OUTPUT1_LEFT_VOLUME:
1504 case WM8996_OUTPUT1_RIGHT_VOLUME:
1505 case WM8996_OUTPUT2_LEFT_VOLUME:
1506 case WM8996_OUTPUT2_RIGHT_VOLUME:
1507 case WM8996_MICBIAS_1:
1508 case WM8996_MICBIAS_2:
1509 case WM8996_LDO_1:
1510 case WM8996_LDO_2:
1511 case WM8996_ACCESSORY_DETECT_MODE_1:
1512 case WM8996_ACCESSORY_DETECT_MODE_2:
1513 case WM8996_HEADPHONE_DETECT_1:
1514 case WM8996_HEADPHONE_DETECT_2:
1515 case WM8996_MIC_DETECT_1:
1516 case WM8996_MIC_DETECT_2:
1517 case WM8996_MIC_DETECT_3:
1518 case WM8996_CHARGE_PUMP_1:
1519 case WM8996_CHARGE_PUMP_2:
1520 case WM8996_DC_SERVO_1:
1521 case WM8996_DC_SERVO_2:
1522 case WM8996_DC_SERVO_3:
1523 case WM8996_DC_SERVO_5:
1524 case WM8996_DC_SERVO_6:
1525 case WM8996_DC_SERVO_7:
1526 case WM8996_DC_SERVO_READBACK_0:
1527 case WM8996_ANALOGUE_HP_1:
1528 case WM8996_ANALOGUE_HP_2:
1529 case WM8996_CHIP_REVISION:
1530 case WM8996_CONTROL_INTERFACE_1:
1531 case WM8996_WRITE_SEQUENCER_CTRL_1:
1532 case WM8996_WRITE_SEQUENCER_CTRL_2:
1533 case WM8996_AIF_CLOCKING_1:
1534 case WM8996_AIF_CLOCKING_2:
1535 case WM8996_CLOCKING_1:
1536 case WM8996_CLOCKING_2:
1537 case WM8996_AIF_RATE:
1538 case WM8996_FLL_CONTROL_1:
1539 case WM8996_FLL_CONTROL_2:
1540 case WM8996_FLL_CONTROL_3:
1541 case WM8996_FLL_CONTROL_4:
1542 case WM8996_FLL_CONTROL_5:
1543 case WM8996_FLL_CONTROL_6:
1544 case WM8996_FLL_EFS_1:
1545 case WM8996_FLL_EFS_2:
1546 case WM8996_AIF1_CONTROL:
1547 case WM8996_AIF1_BCLK:
1548 case WM8996_AIF1_TX_LRCLK_1:
1549 case WM8996_AIF1_TX_LRCLK_2:
1550 case WM8996_AIF1_RX_LRCLK_1:
1551 case WM8996_AIF1_RX_LRCLK_2:
1552 case WM8996_AIF1TX_DATA_CONFIGURATION_1:
1553 case WM8996_AIF1TX_DATA_CONFIGURATION_2:
1554 case WM8996_AIF1RX_DATA_CONFIGURATION:
1555 case WM8996_AIF1TX_CHANNEL_0_CONFIGURATION:
1556 case WM8996_AIF1TX_CHANNEL_1_CONFIGURATION:
1557 case WM8996_AIF1TX_CHANNEL_2_CONFIGURATION:
1558 case WM8996_AIF1TX_CHANNEL_3_CONFIGURATION:
1559 case WM8996_AIF1TX_CHANNEL_4_CONFIGURATION:
1560 case WM8996_AIF1TX_CHANNEL_5_CONFIGURATION:
1561 case WM8996_AIF1RX_CHANNEL_0_CONFIGURATION:
1562 case WM8996_AIF1RX_CHANNEL_1_CONFIGURATION:
1563 case WM8996_AIF1RX_CHANNEL_2_CONFIGURATION:
1564 case WM8996_AIF1RX_CHANNEL_3_CONFIGURATION:
1565 case WM8996_AIF1RX_CHANNEL_4_CONFIGURATION:
1566 case WM8996_AIF1RX_CHANNEL_5_CONFIGURATION:
1567 case WM8996_AIF1RX_MONO_CONFIGURATION:
1568 case WM8996_AIF1TX_TEST:
1569 case WM8996_AIF2_CONTROL:
1570 case WM8996_AIF2_BCLK:
1571 case WM8996_AIF2_TX_LRCLK_1:
1572 case WM8996_AIF2_TX_LRCLK_2:
1573 case WM8996_AIF2_RX_LRCLK_1:
1574 case WM8996_AIF2_RX_LRCLK_2:
1575 case WM8996_AIF2TX_DATA_CONFIGURATION_1:
1576 case WM8996_AIF2TX_DATA_CONFIGURATION_2:
1577 case WM8996_AIF2RX_DATA_CONFIGURATION:
1578 case WM8996_AIF2TX_CHANNEL_0_CONFIGURATION:
1579 case WM8996_AIF2TX_CHANNEL_1_CONFIGURATION:
1580 case WM8996_AIF2RX_CHANNEL_0_CONFIGURATION:
1581 case WM8996_AIF2RX_CHANNEL_1_CONFIGURATION:
1582 case WM8996_AIF2RX_MONO_CONFIGURATION:
1583 case WM8996_AIF2TX_TEST:
1584 case WM8996_DSP1_TX_LEFT_VOLUME:
1585 case WM8996_DSP1_TX_RIGHT_VOLUME:
1586 case WM8996_DSP1_RX_LEFT_VOLUME:
1587 case WM8996_DSP1_RX_RIGHT_VOLUME:
1588 case WM8996_DSP1_TX_FILTERS:
1589 case WM8996_DSP1_RX_FILTERS_1:
1590 case WM8996_DSP1_RX_FILTERS_2:
1591 case WM8996_DSP1_DRC_1:
1592 case WM8996_DSP1_DRC_2:
1593 case WM8996_DSP1_DRC_3:
1594 case WM8996_DSP1_DRC_4:
1595 case WM8996_DSP1_DRC_5:
1596 case WM8996_DSP1_RX_EQ_GAINS_1:
1597 case WM8996_DSP1_RX_EQ_GAINS_2:
1598 case WM8996_DSP1_RX_EQ_BAND_1_A:
1599 case WM8996_DSP1_RX_EQ_BAND_1_B:
1600 case WM8996_DSP1_RX_EQ_BAND_1_PG:
1601 case WM8996_DSP1_RX_EQ_BAND_2_A:
1602 case WM8996_DSP1_RX_EQ_BAND_2_B:
1603 case WM8996_DSP1_RX_EQ_BAND_2_C:
1604 case WM8996_DSP1_RX_EQ_BAND_2_PG:
1605 case WM8996_DSP1_RX_EQ_BAND_3_A:
1606 case WM8996_DSP1_RX_EQ_BAND_3_B:
1607 case WM8996_DSP1_RX_EQ_BAND_3_C:
1608 case WM8996_DSP1_RX_EQ_BAND_3_PG:
1609 case WM8996_DSP1_RX_EQ_BAND_4_A:
1610 case WM8996_DSP1_RX_EQ_BAND_4_B:
1611 case WM8996_DSP1_RX_EQ_BAND_4_C:
1612 case WM8996_DSP1_RX_EQ_BAND_4_PG:
1613 case WM8996_DSP1_RX_EQ_BAND_5_A:
1614 case WM8996_DSP1_RX_EQ_BAND_5_B:
1615 case WM8996_DSP1_RX_EQ_BAND_5_PG:
1616 case WM8996_DSP2_TX_LEFT_VOLUME:
1617 case WM8996_DSP2_TX_RIGHT_VOLUME:
1618 case WM8996_DSP2_RX_LEFT_VOLUME:
1619 case WM8996_DSP2_RX_RIGHT_VOLUME:
1620 case WM8996_DSP2_TX_FILTERS:
1621 case WM8996_DSP2_RX_FILTERS_1:
1622 case WM8996_DSP2_RX_FILTERS_2:
1623 case WM8996_DSP2_DRC_1:
1624 case WM8996_DSP2_DRC_2:
1625 case WM8996_DSP2_DRC_3:
1626 case WM8996_DSP2_DRC_4:
1627 case WM8996_DSP2_DRC_5:
1628 case WM8996_DSP2_RX_EQ_GAINS_1:
1629 case WM8996_DSP2_RX_EQ_GAINS_2:
1630 case WM8996_DSP2_RX_EQ_BAND_1_A:
1631 case WM8996_DSP2_RX_EQ_BAND_1_B:
1632 case WM8996_DSP2_RX_EQ_BAND_1_PG:
1633 case WM8996_DSP2_RX_EQ_BAND_2_A:
1634 case WM8996_DSP2_RX_EQ_BAND_2_B:
1635 case WM8996_DSP2_RX_EQ_BAND_2_C:
1636 case WM8996_DSP2_RX_EQ_BAND_2_PG:
1637 case WM8996_DSP2_RX_EQ_BAND_3_A:
1638 case WM8996_DSP2_RX_EQ_BAND_3_B:
1639 case WM8996_DSP2_RX_EQ_BAND_3_C:
1640 case WM8996_DSP2_RX_EQ_BAND_3_PG:
1641 case WM8996_DSP2_RX_EQ_BAND_4_A:
1642 case WM8996_DSP2_RX_EQ_BAND_4_B:
1643 case WM8996_DSP2_RX_EQ_BAND_4_C:
1644 case WM8996_DSP2_RX_EQ_BAND_4_PG:
1645 case WM8996_DSP2_RX_EQ_BAND_5_A:
1646 case WM8996_DSP2_RX_EQ_BAND_5_B:
1647 case WM8996_DSP2_RX_EQ_BAND_5_PG:
1648 case WM8996_DAC1_MIXER_VOLUMES:
1649 case WM8996_DAC1_LEFT_MIXER_ROUTING:
1650 case WM8996_DAC1_RIGHT_MIXER_ROUTING:
1651 case WM8996_DAC2_MIXER_VOLUMES:
1652 case WM8996_DAC2_LEFT_MIXER_ROUTING:
1653 case WM8996_DAC2_RIGHT_MIXER_ROUTING:
1654 case WM8996_DSP1_TX_LEFT_MIXER_ROUTING:
1655 case WM8996_DSP1_TX_RIGHT_MIXER_ROUTING:
1656 case WM8996_DSP2_TX_LEFT_MIXER_ROUTING:
1657 case WM8996_DSP2_TX_RIGHT_MIXER_ROUTING:
1658 case WM8996_DSP_TX_MIXER_SELECT:
1659 case WM8996_DAC_SOFTMUTE:
1660 case WM8996_OVERSAMPLING:
1661 case WM8996_SIDETONE:
1662 case WM8996_GPIO_1:
1663 case WM8996_GPIO_2:
1664 case WM8996_GPIO_3:
1665 case WM8996_GPIO_4:
1666 case WM8996_GPIO_5:
1667 case WM8996_PULL_CONTROL_1:
1668 case WM8996_PULL_CONTROL_2:
1669 case WM8996_INTERRUPT_STATUS_1:
1670 case WM8996_INTERRUPT_STATUS_2:
1671 case WM8996_INTERRUPT_RAW_STATUS_2:
1672 case WM8996_INTERRUPT_STATUS_1_MASK:
1673 case WM8996_INTERRUPT_STATUS_2_MASK:
1674 case WM8996_INTERRUPT_CONTROL:
1675 case WM8996_LEFT_PDM_SPEAKER:
1676 case WM8996_RIGHT_PDM_SPEAKER:
1677 case WM8996_PDM_SPEAKER_MUTE_SEQUENCE:
1678 case WM8996_PDM_SPEAKER_VOLUME:
1679 return 1;
1680 default:
1681 return 0;
1682 }
1683}
1684
Mark Brown79172742011-09-19 16:15:58 +01001685static bool wm8996_volatile_register(struct device *dev, unsigned int reg)
Mark Browna9ba6152011-06-24 12:10:44 +01001686{
1687 switch (reg) {
1688 case WM8996_SOFTWARE_RESET:
1689 case WM8996_CHIP_REVISION:
1690 case WM8996_LDO_1:
1691 case WM8996_LDO_2:
1692 case WM8996_INTERRUPT_STATUS_1:
1693 case WM8996_INTERRUPT_STATUS_2:
1694 case WM8996_INTERRUPT_RAW_STATUS_2:
1695 case WM8996_DC_SERVO_READBACK_0:
1696 case WM8996_DC_SERVO_2:
1697 case WM8996_DC_SERVO_6:
1698 case WM8996_DC_SERVO_7:
1699 case WM8996_FLL_CONTROL_6:
1700 case WM8996_MIC_DETECT_3:
1701 case WM8996_HEADPHONE_DETECT_1:
1702 case WM8996_HEADPHONE_DETECT_2:
1703 return 1;
1704 default:
1705 return 0;
1706 }
1707}
1708
Mark Brownee5f3872011-09-19 19:51:07 +01001709static int wm8996_reset(struct wm8996_priv *wm8996)
Mark Browna9ba6152011-06-24 12:10:44 +01001710{
Mark Brownee5f3872011-09-19 19:51:07 +01001711 if (wm8996->pdata.ldo_ena > 0) {
1712 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
Mark Brown1dd4c8e2012-02-29 17:45:12 +00001713 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 1);
Mark Brownee5f3872011-09-19 19:51:07 +01001714 return 0;
1715 } else {
1716 return regmap_write(wm8996->regmap, WM8996_SOFTWARE_RESET,
1717 0x8915);
1718 }
Mark Browna9ba6152011-06-24 12:10:44 +01001719}
1720
1721static const int bclk_divs[] = {
1722 1, 2, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96
1723};
1724
1725static void wm8996_update_bclk(struct snd_soc_codec *codec)
1726{
1727 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
1728 int aif, best, cur_val, bclk_rate, bclk_reg, i;
1729
1730 /* Don't bother if we're in a low frequency idle mode that
1731 * can't support audio.
1732 */
1733 if (wm8996->sysclk < 64000)
1734 return;
1735
1736 for (aif = 0; aif < WM8996_AIFS; aif++) {
1737 switch (aif) {
1738 case 0:
1739 bclk_reg = WM8996_AIF1_BCLK;
1740 break;
1741 case 1:
1742 bclk_reg = WM8996_AIF2_BCLK;
1743 break;
1744 }
1745
1746 bclk_rate = wm8996->bclk_rate[aif];
1747
1748 /* Pick a divisor for BCLK as close as we can get to ideal */
1749 best = 0;
1750 for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
1751 cur_val = (wm8996->sysclk / bclk_divs[i]) - bclk_rate;
1752 if (cur_val < 0) /* BCLK table is sorted */
1753 break;
1754 best = i;
1755 }
1756 bclk_rate = wm8996->sysclk / bclk_divs[best];
1757 dev_dbg(codec->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
1758 bclk_divs[best], bclk_rate);
1759
1760 snd_soc_update_bits(codec, bclk_reg,
1761 WM8996_AIF1_BCLK_DIV_MASK, best);
1762 }
1763}
1764
1765static int wm8996_set_bias_level(struct snd_soc_codec *codec,
1766 enum snd_soc_bias_level level)
1767{
1768 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
1769 int ret;
1770
1771 switch (level) {
1772 case SND_SOC_BIAS_ON:
Mark Brown501bf032012-04-26 15:56:10 +01001773 break;
Mark Browna9ba6152011-06-24 12:10:44 +01001774 case SND_SOC_BIAS_PREPARE:
Mark Brown501bf032012-04-26 15:56:10 +01001775 /* Put the MICBIASes into regulating mode */
1776 snd_soc_update_bits(codec, WM8996_MICBIAS_1,
1777 WM8996_MICB1_MODE, 0);
1778 snd_soc_update_bits(codec, WM8996_MICBIAS_2,
1779 WM8996_MICB2_MODE, 0);
Mark Browna9ba6152011-06-24 12:10:44 +01001780 break;
1781
1782 case SND_SOC_BIAS_STANDBY:
1783 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
1784 ret = regulator_bulk_enable(ARRAY_SIZE(wm8996->supplies),
1785 wm8996->supplies);
1786 if (ret != 0) {
1787 dev_err(codec->dev,
1788 "Failed to enable supplies: %d\n",
1789 ret);
1790 return ret;
1791 }
1792
1793 if (wm8996->pdata.ldo_ena >= 0) {
1794 gpio_set_value_cansleep(wm8996->pdata.ldo_ena,
1795 1);
1796 msleep(5);
1797 }
1798
Mark Brown79172742011-09-19 16:15:58 +01001799 regcache_cache_only(codec->control_data, false);
1800 regcache_sync(codec->control_data);
Mark Browna9ba6152011-06-24 12:10:44 +01001801 }
Mark Brown501bf032012-04-26 15:56:10 +01001802
1803 /* Bypass the MICBIASes for lowest power */
1804 snd_soc_update_bits(codec, WM8996_MICBIAS_1,
1805 WM8996_MICB1_MODE, WM8996_MICB1_MODE);
1806 snd_soc_update_bits(codec, WM8996_MICBIAS_2,
1807 WM8996_MICB2_MODE, WM8996_MICB2_MODE);
Mark Browna9ba6152011-06-24 12:10:44 +01001808 break;
1809
1810 case SND_SOC_BIAS_OFF:
Mark Brown79172742011-09-19 16:15:58 +01001811 regcache_cache_only(codec->control_data, true);
Mark Browna9ba6152011-06-24 12:10:44 +01001812 if (wm8996->pdata.ldo_ena >= 0)
1813 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
1814 regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies),
1815 wm8996->supplies);
1816 break;
1817 }
1818
1819 codec->dapm.bias_level = level;
1820
1821 return 0;
1822}
1823
1824static int wm8996_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1825{
1826 struct snd_soc_codec *codec = dai->codec;
1827 int aifctrl = 0;
1828 int bclk = 0;
1829 int lrclk_tx = 0;
1830 int lrclk_rx = 0;
1831 int aifctrl_reg, bclk_reg, lrclk_tx_reg, lrclk_rx_reg;
1832
1833 switch (dai->id) {
1834 case 0:
1835 aifctrl_reg = WM8996_AIF1_CONTROL;
1836 bclk_reg = WM8996_AIF1_BCLK;
1837 lrclk_tx_reg = WM8996_AIF1_TX_LRCLK_2;
1838 lrclk_rx_reg = WM8996_AIF1_RX_LRCLK_2;
1839 break;
1840 case 1:
1841 aifctrl_reg = WM8996_AIF2_CONTROL;
1842 bclk_reg = WM8996_AIF2_BCLK;
1843 lrclk_tx_reg = WM8996_AIF2_TX_LRCLK_2;
1844 lrclk_rx_reg = WM8996_AIF2_RX_LRCLK_2;
1845 break;
1846 default:
1847 BUG();
1848 return -EINVAL;
1849 }
1850
1851 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1852 case SND_SOC_DAIFMT_NB_NF:
1853 break;
1854 case SND_SOC_DAIFMT_IB_NF:
1855 bclk |= WM8996_AIF1_BCLK_INV;
1856 break;
1857 case SND_SOC_DAIFMT_NB_IF:
1858 lrclk_tx |= WM8996_AIF1TX_LRCLK_INV;
1859 lrclk_rx |= WM8996_AIF1RX_LRCLK_INV;
1860 break;
1861 case SND_SOC_DAIFMT_IB_IF:
1862 bclk |= WM8996_AIF1_BCLK_INV;
1863 lrclk_tx |= WM8996_AIF1TX_LRCLK_INV;
1864 lrclk_rx |= WM8996_AIF1RX_LRCLK_INV;
1865 break;
1866 }
1867
1868 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1869 case SND_SOC_DAIFMT_CBS_CFS:
1870 break;
1871 case SND_SOC_DAIFMT_CBS_CFM:
1872 lrclk_tx |= WM8996_AIF1TX_LRCLK_MSTR;
1873 lrclk_rx |= WM8996_AIF1RX_LRCLK_MSTR;
1874 break;
1875 case SND_SOC_DAIFMT_CBM_CFS:
1876 bclk |= WM8996_AIF1_BCLK_MSTR;
1877 break;
1878 case SND_SOC_DAIFMT_CBM_CFM:
1879 bclk |= WM8996_AIF1_BCLK_MSTR;
1880 lrclk_tx |= WM8996_AIF1TX_LRCLK_MSTR;
1881 lrclk_rx |= WM8996_AIF1RX_LRCLK_MSTR;
1882 break;
1883 default:
1884 return -EINVAL;
1885 }
1886
1887 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1888 case SND_SOC_DAIFMT_DSP_A:
1889 break;
1890 case SND_SOC_DAIFMT_DSP_B:
1891 aifctrl |= 1;
1892 break;
1893 case SND_SOC_DAIFMT_I2S:
1894 aifctrl |= 2;
1895 break;
1896 case SND_SOC_DAIFMT_LEFT_J:
1897 aifctrl |= 3;
1898 break;
1899 default:
1900 return -EINVAL;
1901 }
1902
1903 snd_soc_update_bits(codec, aifctrl_reg, WM8996_AIF1_FMT_MASK, aifctrl);
1904 snd_soc_update_bits(codec, bclk_reg,
1905 WM8996_AIF1_BCLK_INV | WM8996_AIF1_BCLK_MSTR,
1906 bclk);
1907 snd_soc_update_bits(codec, lrclk_tx_reg,
1908 WM8996_AIF1TX_LRCLK_INV |
1909 WM8996_AIF1TX_LRCLK_MSTR,
1910 lrclk_tx);
1911 snd_soc_update_bits(codec, lrclk_rx_reg,
1912 WM8996_AIF1RX_LRCLK_INV |
1913 WM8996_AIF1RX_LRCLK_MSTR,
1914 lrclk_rx);
1915
1916 return 0;
1917}
1918
1919static const int dsp_divs[] = {
1920 48000, 32000, 16000, 8000
1921};
1922
1923static int wm8996_hw_params(struct snd_pcm_substream *substream,
1924 struct snd_pcm_hw_params *params,
1925 struct snd_soc_dai *dai)
1926{
1927 struct snd_soc_codec *codec = dai->codec;
1928 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
Mark Brown4eb98f42012-03-14 18:38:28 +00001929 int bits, i, bclk_rate, best;
Mark Browna9ba6152011-06-24 12:10:44 +01001930 int aifdata = 0;
1931 int lrclk = 0;
1932 int dsp = 0;
1933 int aifdata_reg, lrclk_reg, dsp_shift;
1934
1935 switch (dai->id) {
1936 case 0:
1937 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
1938 (snd_soc_read(codec, WM8996_GPIO_1)) & WM8996_GP1_FN_MASK) {
1939 aifdata_reg = WM8996_AIF1RX_DATA_CONFIGURATION;
1940 lrclk_reg = WM8996_AIF1_RX_LRCLK_1;
1941 } else {
1942 aifdata_reg = WM8996_AIF1TX_DATA_CONFIGURATION_1;
1943 lrclk_reg = WM8996_AIF1_TX_LRCLK_1;
1944 }
1945 dsp_shift = 0;
1946 break;
1947 case 1:
1948 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
1949 (snd_soc_read(codec, WM8996_GPIO_2)) & WM8996_GP2_FN_MASK) {
1950 aifdata_reg = WM8996_AIF2RX_DATA_CONFIGURATION;
1951 lrclk_reg = WM8996_AIF2_RX_LRCLK_1;
1952 } else {
1953 aifdata_reg = WM8996_AIF2TX_DATA_CONFIGURATION_1;
1954 lrclk_reg = WM8996_AIF2_TX_LRCLK_1;
1955 }
1956 dsp_shift = WM8996_DSP2_DIV_SHIFT;
1957 break;
1958 default:
1959 BUG();
1960 return -EINVAL;
1961 }
1962
1963 bclk_rate = snd_soc_params_to_bclk(params);
1964 if (bclk_rate < 0) {
1965 dev_err(codec->dev, "Unsupported BCLK rate: %d\n", bclk_rate);
1966 return bclk_rate;
1967 }
1968
1969 wm8996->bclk_rate[dai->id] = bclk_rate;
1970 wm8996->rx_rate[dai->id] = params_rate(params);
1971
1972 /* Needs looking at for TDM */
1973 bits = snd_pcm_format_width(params_format(params));
1974 if (bits < 0)
1975 return bits;
1976 aifdata |= (bits << WM8996_AIF1TX_WL_SHIFT) | bits;
1977
Mark Brown4eb98f42012-03-14 18:38:28 +00001978 best = 0;
Mark Browna9ba6152011-06-24 12:10:44 +01001979 for (i = 0; i < ARRAY_SIZE(dsp_divs); i++) {
Mark Brown4eb98f42012-03-14 18:38:28 +00001980 if (abs(dsp_divs[i] - params_rate(params)) <
1981 abs(dsp_divs[best] - params_rate(params)))
1982 best = i;
Mark Browna9ba6152011-06-24 12:10:44 +01001983 }
1984 dsp |= i << dsp_shift;
1985
1986 wm8996_update_bclk(codec);
1987
1988 lrclk = bclk_rate / params_rate(params);
1989 dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
1990 lrclk, bclk_rate / lrclk);
1991
1992 snd_soc_update_bits(codec, aifdata_reg,
1993 WM8996_AIF1TX_WL_MASK |
1994 WM8996_AIF1TX_SLOT_LEN_MASK,
1995 aifdata);
1996 snd_soc_update_bits(codec, lrclk_reg, WM8996_AIF1RX_RATE_MASK,
1997 lrclk);
1998 snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_2,
Axel Lin3205e662011-10-21 10:44:07 +08001999 WM8996_DSP1_DIV_MASK << dsp_shift, dsp);
Mark Browna9ba6152011-06-24 12:10:44 +01002000
2001 return 0;
2002}
2003
2004static int wm8996_set_sysclk(struct snd_soc_dai *dai,
2005 int clk_id, unsigned int freq, int dir)
2006{
2007 struct snd_soc_codec *codec = dai->codec;
2008 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2009 int lfclk = 0;
2010 int ratediv = 0;
Mark Brownfed22002012-01-18 19:17:06 +00002011 int sync = WM8996_REG_SYNC;
Mark Browna9ba6152011-06-24 12:10:44 +01002012 int src;
2013 int old;
2014
2015 if (freq == wm8996->sysclk && clk_id == wm8996->sysclk_src)
2016 return 0;
2017
2018 /* Disable SYSCLK while we reconfigure */
2019 old = snd_soc_read(codec, WM8996_AIF_CLOCKING_1) & WM8996_SYSCLK_ENA;
2020 snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
2021 WM8996_SYSCLK_ENA, 0);
2022
2023 switch (clk_id) {
2024 case WM8996_SYSCLK_MCLK1:
2025 wm8996->sysclk = freq;
2026 src = 0;
2027 break;
2028 case WM8996_SYSCLK_MCLK2:
2029 wm8996->sysclk = freq;
2030 src = 1;
2031 break;
2032 case WM8996_SYSCLK_FLL:
2033 wm8996->sysclk = freq;
2034 src = 2;
2035 break;
2036 default:
2037 dev_err(codec->dev, "Unsupported clock source %d\n", clk_id);
2038 return -EINVAL;
2039 }
2040
2041 switch (wm8996->sysclk) {
Mark Brown4eb98f42012-03-14 18:38:28 +00002042 case 5644800:
Mark Browna9ba6152011-06-24 12:10:44 +01002043 case 6144000:
2044 snd_soc_update_bits(codec, WM8996_AIF_RATE,
2045 WM8996_SYSCLK_RATE, 0);
2046 break;
Mark Brown4eb98f42012-03-14 18:38:28 +00002047 case 22579200:
Mark Browna9ba6152011-06-24 12:10:44 +01002048 case 24576000:
2049 ratediv = WM8996_SYSCLK_DIV;
Mark Brown37d59932011-12-10 20:38:32 +08002050 wm8996->sysclk /= 2;
Mark Brown4eb98f42012-03-14 18:38:28 +00002051 case 11289600:
Mark Browna9ba6152011-06-24 12:10:44 +01002052 case 12288000:
2053 snd_soc_update_bits(codec, WM8996_AIF_RATE,
2054 WM8996_SYSCLK_RATE, WM8996_SYSCLK_RATE);
2055 break;
2056 case 32000:
2057 case 32768:
2058 lfclk = WM8996_LFCLK_ENA;
Mark Brownfed22002012-01-18 19:17:06 +00002059 sync = 0;
Mark Browna9ba6152011-06-24 12:10:44 +01002060 break;
2061 default:
2062 dev_warn(codec->dev, "Unsupported clock rate %dHz\n",
2063 wm8996->sysclk);
2064 return -EINVAL;
2065 }
2066
2067 wm8996_update_bclk(codec);
2068
2069 snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
2070 WM8996_SYSCLK_SRC_MASK | WM8996_SYSCLK_DIV_MASK,
2071 src << WM8996_SYSCLK_SRC_SHIFT | ratediv);
2072 snd_soc_update_bits(codec, WM8996_CLOCKING_1, WM8996_LFCLK_ENA, lfclk);
Mark Brownfed22002012-01-18 19:17:06 +00002073 snd_soc_update_bits(codec, WM8996_CONTROL_INTERFACE_1,
2074 WM8996_REG_SYNC, sync);
Mark Browna9ba6152011-06-24 12:10:44 +01002075 snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
2076 WM8996_SYSCLK_ENA, old);
2077
2078 wm8996->sysclk_src = clk_id;
2079
2080 return 0;
2081}
2082
2083struct _fll_div {
2084 u16 fll_fratio;
2085 u16 fll_outdiv;
2086 u16 fll_refclk_div;
2087 u16 fll_loop_gain;
2088 u16 fll_ref_freq;
2089 u16 n;
2090 u16 theta;
2091 u16 lambda;
2092};
2093
2094static struct {
2095 unsigned int min;
2096 unsigned int max;
2097 u16 fll_fratio;
2098 int ratio;
2099} fll_fratios[] = {
2100 { 0, 64000, 4, 16 },
2101 { 64000, 128000, 3, 8 },
2102 { 128000, 256000, 2, 4 },
2103 { 256000, 1000000, 1, 2 },
2104 { 1000000, 13500000, 0, 1 },
2105};
2106
2107static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
2108 unsigned int Fout)
2109{
2110 unsigned int target;
2111 unsigned int div;
2112 unsigned int fratio, gcd_fll;
2113 int i;
2114
2115 /* Fref must be <=13.5MHz */
2116 div = 1;
2117 fll_div->fll_refclk_div = 0;
2118 while ((Fref / div) > 13500000) {
2119 div *= 2;
2120 fll_div->fll_refclk_div++;
2121
2122 if (div > 8) {
2123 pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
2124 Fref);
2125 return -EINVAL;
2126 }
2127 }
2128
2129 pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
2130
2131 /* Apply the division for our remaining calculations */
2132 Fref /= div;
2133
2134 if (Fref >= 3000000)
2135 fll_div->fll_loop_gain = 5;
2136 else
2137 fll_div->fll_loop_gain = 0;
2138
2139 if (Fref >= 48000)
2140 fll_div->fll_ref_freq = 0;
2141 else
2142 fll_div->fll_ref_freq = 1;
2143
2144 /* Fvco should be 90-100MHz; don't check the upper bound */
2145 div = 2;
2146 while (Fout * div < 90000000) {
2147 div++;
2148 if (div > 64) {
2149 pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
2150 Fout);
2151 return -EINVAL;
2152 }
2153 }
2154 target = Fout * div;
2155 fll_div->fll_outdiv = div - 1;
2156
2157 pr_debug("FLL Fvco=%dHz\n", target);
2158
2159 /* Find an appropraite FLL_FRATIO and factor it out of the target */
2160 for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
2161 if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
2162 fll_div->fll_fratio = fll_fratios[i].fll_fratio;
2163 fratio = fll_fratios[i].ratio;
2164 break;
2165 }
2166 }
2167 if (i == ARRAY_SIZE(fll_fratios)) {
2168 pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
2169 return -EINVAL;
2170 }
2171
2172 fll_div->n = target / (fratio * Fref);
2173
2174 if (target % Fref == 0) {
2175 fll_div->theta = 0;
2176 fll_div->lambda = 0;
2177 } else {
2178 gcd_fll = gcd(target, fratio * Fref);
2179
2180 fll_div->theta = (target - (fll_div->n * fratio * Fref))
2181 / gcd_fll;
2182 fll_div->lambda = (fratio * Fref) / gcd_fll;
2183 }
2184
2185 pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
2186 fll_div->n, fll_div->theta, fll_div->lambda);
2187 pr_debug("FLL_FRATIO=%x FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
2188 fll_div->fll_fratio, fll_div->fll_outdiv,
2189 fll_div->fll_refclk_div);
2190
2191 return 0;
2192}
2193
2194static int wm8996_set_fll(struct snd_soc_codec *codec, int fll_id, int source,
2195 unsigned int Fref, unsigned int Fout)
2196{
2197 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2198 struct i2c_client *i2c = to_i2c_client(codec->dev);
2199 struct _fll_div fll_div;
2200 unsigned long timeout;
Mark Brown27b6d922011-09-04 09:35:47 -07002201 int ret, reg, retry;
Mark Browna9ba6152011-06-24 12:10:44 +01002202
2203 /* Any change? */
2204 if (source == wm8996->fll_src && Fref == wm8996->fll_fref &&
2205 Fout == wm8996->fll_fout)
2206 return 0;
2207
2208 if (Fout == 0) {
2209 dev_dbg(codec->dev, "FLL disabled\n");
2210
2211 wm8996->fll_fref = 0;
2212 wm8996->fll_fout = 0;
2213
2214 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_1,
2215 WM8996_FLL_ENA, 0);
2216
Mark Brownded71dc2011-09-19 18:50:05 +01002217 wm8996_bg_disable(codec);
2218
Mark Browna9ba6152011-06-24 12:10:44 +01002219 return 0;
2220 }
2221
2222 ret = fll_factors(&fll_div, Fref, Fout);
2223 if (ret != 0)
2224 return ret;
2225
2226 switch (source) {
2227 case WM8996_FLL_MCLK1:
2228 reg = 0;
2229 break;
2230 case WM8996_FLL_MCLK2:
2231 reg = 1;
2232 break;
2233 case WM8996_FLL_DACLRCLK1:
2234 reg = 2;
2235 break;
2236 case WM8996_FLL_BCLK1:
2237 reg = 3;
2238 break;
2239 default:
2240 dev_err(codec->dev, "Unknown FLL source %d\n", ret);
2241 return -EINVAL;
2242 }
2243
2244 reg |= fll_div.fll_refclk_div << WM8996_FLL_REFCLK_DIV_SHIFT;
2245 reg |= fll_div.fll_ref_freq << WM8996_FLL_REF_FREQ_SHIFT;
2246
2247 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_5,
2248 WM8996_FLL_REFCLK_DIV_MASK | WM8996_FLL_REF_FREQ |
2249 WM8996_FLL_REFCLK_SRC_MASK, reg);
2250
2251 reg = 0;
2252 if (fll_div.theta || fll_div.lambda)
2253 reg |= WM8996_FLL_EFS_ENA | (3 << WM8996_FLL_LFSR_SEL_SHIFT);
2254 else
2255 reg |= 1 << WM8996_FLL_LFSR_SEL_SHIFT;
2256 snd_soc_write(codec, WM8996_FLL_EFS_2, reg);
2257
2258 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_2,
2259 WM8996_FLL_OUTDIV_MASK |
2260 WM8996_FLL_FRATIO_MASK,
2261 (fll_div.fll_outdiv << WM8996_FLL_OUTDIV_SHIFT) |
2262 (fll_div.fll_fratio));
2263
2264 snd_soc_write(codec, WM8996_FLL_CONTROL_3, fll_div.theta);
2265
2266 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_4,
2267 WM8996_FLL_N_MASK | WM8996_FLL_LOOP_GAIN_MASK,
2268 (fll_div.n << WM8996_FLL_N_SHIFT) |
2269 fll_div.fll_loop_gain);
2270
2271 snd_soc_write(codec, WM8996_FLL_EFS_1, fll_div.lambda);
2272
Mark Brownded71dc2011-09-19 18:50:05 +01002273 /* Enable the bandgap if it's not already enabled */
2274 ret = snd_soc_read(codec, WM8996_FLL_CONTROL_1);
2275 if (!(ret & WM8996_FLL_ENA))
2276 wm8996_bg_enable(codec);
2277
Mark Browna4161942011-08-16 16:57:58 +09002278 /* Clear any pending completions (eg, from failed startups) */
2279 try_wait_for_completion(&wm8996->fll_lock);
2280
Mark Browna9ba6152011-06-24 12:10:44 +01002281 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_1,
2282 WM8996_FLL_ENA, WM8996_FLL_ENA);
2283
2284 /* The FLL supports live reconfiguration - kick that in case we were
2285 * already enabled.
2286 */
2287 snd_soc_write(codec, WM8996_FLL_CONTROL_6, WM8996_FLL_SWITCH_CLK);
2288
2289 /* Wait for the FLL to lock, using the interrupt if possible */
2290 if (Fref > 1000000)
2291 timeout = usecs_to_jiffies(300);
2292 else
2293 timeout = msecs_to_jiffies(2);
2294
Mark Brown27b6d922011-09-04 09:35:47 -07002295 /* Allow substantially longer if we've actually got the IRQ, poll
2296 * at a slightly higher rate if we don't.
2297 */
Mark Browna9ba6152011-06-24 12:10:44 +01002298 if (i2c->irq)
Mark Brown27b6d922011-09-04 09:35:47 -07002299 timeout *= 10;
2300 else
2301 timeout /= 2;
Mark Browna9ba6152011-06-24 12:10:44 +01002302
Mark Brown27b6d922011-09-04 09:35:47 -07002303 for (retry = 0; retry < 10; retry++) {
2304 ret = wait_for_completion_timeout(&wm8996->fll_lock,
2305 timeout);
2306 if (ret != 0) {
2307 WARN_ON(!i2c->irq);
2308 break;
2309 }
Mark Browna9ba6152011-06-24 12:10:44 +01002310
Mark Brown27b6d922011-09-04 09:35:47 -07002311 ret = snd_soc_read(codec, WM8996_INTERRUPT_RAW_STATUS_2);
2312 if (ret & WM8996_FLL_LOCK_STS)
2313 break;
2314 }
2315 if (retry == 10) {
Mark Browna9ba6152011-06-24 12:10:44 +01002316 dev_err(codec->dev, "Timed out waiting for FLL\n");
2317 ret = -ETIMEDOUT;
Mark Browna9ba6152011-06-24 12:10:44 +01002318 }
2319
2320 dev_dbg(codec->dev, "FLL configured for %dHz->%dHz\n", Fref, Fout);
2321
2322 wm8996->fll_fref = Fref;
2323 wm8996->fll_fout = Fout;
2324 wm8996->fll_src = source;
2325
2326 return ret;
2327}
2328
2329#ifdef CONFIG_GPIOLIB
2330static inline struct wm8996_priv *gpio_to_wm8996(struct gpio_chip *chip)
2331{
2332 return container_of(chip, struct wm8996_priv, gpio_chip);
2333}
2334
2335static void wm8996_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
2336{
2337 struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
Mark Browna9ba6152011-06-24 12:10:44 +01002338
Mark Brownb2d1e232011-09-19 23:04:06 +01002339 regmap_update_bits(wm8996->regmap, WM8996_GPIO_1 + offset,
2340 WM8996_GP1_LVL, !!value << WM8996_GP1_LVL_SHIFT);
Mark Browna9ba6152011-06-24 12:10:44 +01002341}
2342
2343static int wm8996_gpio_direction_out(struct gpio_chip *chip,
2344 unsigned offset, int value)
2345{
2346 struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
Mark Browna9ba6152011-06-24 12:10:44 +01002347 int val;
2348
2349 val = (1 << WM8996_GP1_FN_SHIFT) | (!!value << WM8996_GP1_LVL_SHIFT);
2350
Mark Brownb2d1e232011-09-19 23:04:06 +01002351 return regmap_update_bits(wm8996->regmap, WM8996_GPIO_1 + offset,
2352 WM8996_GP1_FN_MASK | WM8996_GP1_DIR |
2353 WM8996_GP1_LVL, val);
Mark Browna9ba6152011-06-24 12:10:44 +01002354}
2355
2356static int wm8996_gpio_get(struct gpio_chip *chip, unsigned offset)
2357{
2358 struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
Mark Brownb2d1e232011-09-19 23:04:06 +01002359 unsigned int reg;
Mark Browna9ba6152011-06-24 12:10:44 +01002360 int ret;
2361
Mark Brownb2d1e232011-09-19 23:04:06 +01002362 ret = regmap_read(wm8996->regmap, WM8996_GPIO_1 + offset, &reg);
Mark Browna9ba6152011-06-24 12:10:44 +01002363 if (ret < 0)
2364 return ret;
2365
Mark Brownb2d1e232011-09-19 23:04:06 +01002366 return (reg & WM8996_GP1_LVL) != 0;
Mark Browna9ba6152011-06-24 12:10:44 +01002367}
2368
2369static int wm8996_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
2370{
2371 struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
Mark Browna9ba6152011-06-24 12:10:44 +01002372
Mark Brownb2d1e232011-09-19 23:04:06 +01002373 return regmap_update_bits(wm8996->regmap, WM8996_GPIO_1 + offset,
2374 WM8996_GP1_FN_MASK | WM8996_GP1_DIR,
2375 (1 << WM8996_GP1_FN_SHIFT) |
2376 (1 << WM8996_GP1_DIR_SHIFT));
Mark Browna9ba6152011-06-24 12:10:44 +01002377}
2378
2379static struct gpio_chip wm8996_template_chip = {
2380 .label = "wm8996",
2381 .owner = THIS_MODULE,
2382 .direction_output = wm8996_gpio_direction_out,
2383 .set = wm8996_gpio_set,
2384 .direction_input = wm8996_gpio_direction_in,
2385 .get = wm8996_gpio_get,
2386 .can_sleep = 1,
2387};
2388
Mark Brownb2d1e232011-09-19 23:04:06 +01002389static void wm8996_init_gpio(struct wm8996_priv *wm8996)
Mark Browna9ba6152011-06-24 12:10:44 +01002390{
Mark Browna9ba6152011-06-24 12:10:44 +01002391 int ret;
2392
2393 wm8996->gpio_chip = wm8996_template_chip;
2394 wm8996->gpio_chip.ngpio = 5;
Mark Brownb2d1e232011-09-19 23:04:06 +01002395 wm8996->gpio_chip.dev = wm8996->dev;
Mark Browna9ba6152011-06-24 12:10:44 +01002396
2397 if (wm8996->pdata.gpio_base)
2398 wm8996->gpio_chip.base = wm8996->pdata.gpio_base;
2399 else
2400 wm8996->gpio_chip.base = -1;
2401
2402 ret = gpiochip_add(&wm8996->gpio_chip);
2403 if (ret != 0)
Mark Brownb2d1e232011-09-19 23:04:06 +01002404 dev_err(wm8996->dev, "Failed to add GPIOs: %d\n", ret);
Mark Browna9ba6152011-06-24 12:10:44 +01002405}
2406
Mark Brownb2d1e232011-09-19 23:04:06 +01002407static void wm8996_free_gpio(struct wm8996_priv *wm8996)
Mark Browna9ba6152011-06-24 12:10:44 +01002408{
Mark Browna9ba6152011-06-24 12:10:44 +01002409 int ret;
2410
2411 ret = gpiochip_remove(&wm8996->gpio_chip);
2412 if (ret != 0)
Mark Brownb2d1e232011-09-19 23:04:06 +01002413 dev_err(wm8996->dev, "Failed to remove GPIOs: %d\n", ret);
Mark Browna9ba6152011-06-24 12:10:44 +01002414}
2415#else
Mark Brownb2d1e232011-09-19 23:04:06 +01002416static void wm8996_init_gpio(struct wm8996_priv *wm8996)
Mark Browna9ba6152011-06-24 12:10:44 +01002417{
2418}
2419
Mark Brownb2d1e232011-09-19 23:04:06 +01002420static void wm8996_free_gpio(struct wm8996_priv *wm8996)
Mark Browna9ba6152011-06-24 12:10:44 +01002421{
2422}
2423#endif
2424
2425/**
2426 * wm8996_detect - Enable default WM8996 jack detection
2427 *
2428 * The WM8996 has advanced accessory detection support for headsets.
2429 * This function provides a default implementation which integrates
2430 * the majority of this functionality with minimal user configuration.
2431 *
2432 * This will detect headset, headphone and short circuit button and
2433 * will also detect inverted microphone ground connections and update
2434 * the polarity of the connections.
2435 */
2436int wm8996_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
2437 wm8996_polarity_fn polarity_cb)
2438{
2439 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2440
2441 wm8996->jack = jack;
2442 wm8996->detecting = true;
2443 wm8996->polarity_cb = polarity_cb;
Mark Brownd7b35572012-01-26 18:00:42 +00002444 wm8996->jack_flips = 0;
Mark Browna9ba6152011-06-24 12:10:44 +01002445
2446 if (wm8996->polarity_cb)
2447 wm8996->polarity_cb(codec, 0);
2448
2449 /* Clear discarge to avoid noise during detection */
2450 snd_soc_update_bits(codec, WM8996_MICBIAS_1,
2451 WM8996_MICB1_DISCH, 0);
2452 snd_soc_update_bits(codec, WM8996_MICBIAS_2,
2453 WM8996_MICB2_DISCH, 0);
2454
2455 /* LDO2 powers the microphones, SYSCLK clocks detection */
2456 snd_soc_dapm_force_enable_pin(&codec->dapm, "LDO2");
2457 snd_soc_dapm_force_enable_pin(&codec->dapm, "SYSCLK");
2458
2459 /* We start off just enabling microphone detection - even a
2460 * plain headphone will trigger detection.
2461 */
2462 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
2463 WM8996_MICD_ENA, WM8996_MICD_ENA);
2464
2465 /* Slowest detection rate, gives debounce for initial detection */
2466 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
2467 WM8996_MICD_RATE_MASK,
2468 WM8996_MICD_RATE_MASK);
2469
2470 /* Enable interrupts and we're off */
2471 snd_soc_update_bits(codec, WM8996_INTERRUPT_STATUS_2_MASK,
Mark Brown0b684cc2011-09-04 07:50:31 -07002472 WM8996_IM_MICD_EINT | WM8996_HP_DONE_EINT, 0);
Mark Browna9ba6152011-06-24 12:10:44 +01002473
2474 return 0;
2475}
2476EXPORT_SYMBOL_GPL(wm8996_detect);
2477
Mark Brown0b684cc2011-09-04 07:50:31 -07002478static void wm8996_hpdet_irq(struct snd_soc_codec *codec)
2479{
2480 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2481 int val, reg, report;
2482
2483 /* Assume headphone in error conditions; we need to report
2484 * something or we stall our state machine.
2485 */
2486 report = SND_JACK_HEADPHONE;
2487
2488 reg = snd_soc_read(codec, WM8996_HEADPHONE_DETECT_2);
2489 if (reg < 0) {
2490 dev_err(codec->dev, "Failed to read HPDET status\n");
2491 goto out;
2492 }
2493
2494 if (!(reg & WM8996_HP_DONE)) {
2495 dev_err(codec->dev, "Got HPDET IRQ but HPDET is busy\n");
2496 goto out;
2497 }
2498
2499 val = reg & WM8996_HP_LVL_MASK;
2500
2501 dev_dbg(codec->dev, "HPDET measured %d ohms\n", val);
2502
2503 /* If we've got high enough impedence then report as line,
2504 * otherwise assume headphone.
2505 */
2506 if (val >= 126)
2507 report = SND_JACK_LINEOUT;
2508 else
2509 report = SND_JACK_HEADPHONE;
2510
2511out:
2512 if (wm8996->jack_mic)
2513 report |= SND_JACK_MICROPHONE;
2514
2515 snd_soc_jack_report(wm8996->jack, report,
2516 SND_JACK_LINEOUT | SND_JACK_HEADSET);
2517
2518 wm8996->detecting = false;
2519
2520 /* If the output isn't running re-clamp it */
2521 if (!(snd_soc_read(codec, WM8996_POWER_MANAGEMENT_1) &
2522 (WM8996_HPOUT1L_ENA | WM8996_HPOUT1R_RMV_SHORT)))
2523 snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1,
2524 WM8996_HPOUT1L_RMV_SHORT |
2525 WM8996_HPOUT1R_RMV_SHORT, 0);
2526
2527 /* Go back to looking at the microphone */
2528 snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_1,
2529 WM8996_JD_MODE_MASK, 0);
2530 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1, WM8996_MICD_ENA,
2531 WM8996_MICD_ENA);
2532
2533 snd_soc_dapm_disable_pin(&codec->dapm, "Bandgap");
2534 snd_soc_dapm_sync(&codec->dapm);
2535}
2536
2537static void wm8996_hpdet_start(struct snd_soc_codec *codec)
2538{
2539 /* Unclamp the output, we can't measure while we're shorting it */
2540 snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1,
2541 WM8996_HPOUT1L_RMV_SHORT |
2542 WM8996_HPOUT1R_RMV_SHORT,
2543 WM8996_HPOUT1L_RMV_SHORT |
2544 WM8996_HPOUT1R_RMV_SHORT);
2545
2546 /* We need bandgap for HPDET */
2547 snd_soc_dapm_force_enable_pin(&codec->dapm, "Bandgap");
2548 snd_soc_dapm_sync(&codec->dapm);
2549
2550 /* Go into headphone detect left mode */
2551 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1, WM8996_MICD_ENA, 0);
2552 snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_1,
2553 WM8996_JD_MODE_MASK, 1);
2554
2555 /* Trigger a measurement */
2556 snd_soc_update_bits(codec, WM8996_HEADPHONE_DETECT_1,
2557 WM8996_HP_POLL, WM8996_HP_POLL);
2558}
2559
Mark Brownd7b35572012-01-26 18:00:42 +00002560static void wm8996_report_headphone(struct snd_soc_codec *codec)
2561{
2562 dev_dbg(codec->dev, "Headphone detected\n");
2563 wm8996_hpdet_start(codec);
2564
2565 /* Increase the detection rate a bit for responsiveness. */
2566 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
2567 WM8996_MICD_RATE_MASK |
2568 WM8996_MICD_BIAS_STARTTIME_MASK,
2569 7 << WM8996_MICD_RATE_SHIFT |
2570 7 << WM8996_MICD_BIAS_STARTTIME_SHIFT);
2571}
2572
Mark Browna9ba6152011-06-24 12:10:44 +01002573static void wm8996_micd(struct snd_soc_codec *codec)
2574{
2575 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2576 int val, reg;
2577
2578 val = snd_soc_read(codec, WM8996_MIC_DETECT_3);
2579
2580 dev_dbg(codec->dev, "Microphone event: %x\n", val);
2581
2582 if (!(val & WM8996_MICD_VALID)) {
2583 dev_warn(codec->dev, "Microphone detection state invalid\n");
2584 return;
2585 }
2586
2587 /* No accessory, reset everything and report removal */
2588 if (!(val & WM8996_MICD_STS)) {
2589 dev_dbg(codec->dev, "Jack removal detected\n");
2590 wm8996->jack_mic = false;
2591 wm8996->detecting = true;
Mark Brownd7b35572012-01-26 18:00:42 +00002592 wm8996->jack_flips = 0;
Mark Browna9ba6152011-06-24 12:10:44 +01002593 snd_soc_jack_report(wm8996->jack, 0,
Mark Brown0b684cc2011-09-04 07:50:31 -07002594 SND_JACK_LINEOUT | SND_JACK_HEADSET |
2595 SND_JACK_BTN_0);
2596
Mark Browna9ba6152011-06-24 12:10:44 +01002597 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
Mark Brown45ba82d2011-12-14 19:23:37 +08002598 WM8996_MICD_RATE_MASK |
2599 WM8996_MICD_BIAS_STARTTIME_MASK,
2600 WM8996_MICD_RATE_MASK |
2601 9 << WM8996_MICD_BIAS_STARTTIME_SHIFT);
Mark Browna9ba6152011-06-24 12:10:44 +01002602 return;
2603 }
2604
Mark Brown0b684cc2011-09-04 07:50:31 -07002605 /* If the measurement is very high we've got a microphone,
2606 * either we just detected one or if we already reported then
2607 * we've got a button release event.
Mark Browna9ba6152011-06-24 12:10:44 +01002608 */
2609 if (val & 0x400) {
Mark Brown0b684cc2011-09-04 07:50:31 -07002610 if (wm8996->detecting) {
2611 dev_dbg(codec->dev, "Microphone detected\n");
2612 wm8996->jack_mic = true;
2613 wm8996_hpdet_start(codec);
Mark Browna9ba6152011-06-24 12:10:44 +01002614
Mark Brown0b684cc2011-09-04 07:50:31 -07002615 /* Increase poll rate to give better responsiveness
2616 * for buttons */
2617 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
Mark Brown45ba82d2011-12-14 19:23:37 +08002618 WM8996_MICD_RATE_MASK |
2619 WM8996_MICD_BIAS_STARTTIME_MASK,
2620 5 << WM8996_MICD_RATE_SHIFT |
2621 7 << WM8996_MICD_BIAS_STARTTIME_SHIFT);
Mark Brown0b684cc2011-09-04 07:50:31 -07002622 } else {
2623 dev_dbg(codec->dev, "Mic button up\n");
2624 snd_soc_jack_report(wm8996->jack, 0, SND_JACK_BTN_0);
2625 }
2626
2627 return;
Mark Browna9ba6152011-06-24 12:10:44 +01002628 }
2629
2630 /* If we detected a lower impedence during initial startup
2631 * then we probably have the wrong polarity, flip it. Don't
2632 * do this for the lowest impedences to speed up detection of
Mark Brownd7b35572012-01-26 18:00:42 +00002633 * plain headphones. If both polarities report a low
2634 * impedence then give up and report headphones.
Mark Browna9ba6152011-06-24 12:10:44 +01002635 */
2636 if (wm8996->detecting && (val & 0x3f0)) {
Mark Brownd7b35572012-01-26 18:00:42 +00002637 wm8996->jack_flips++;
2638
2639 if (wm8996->jack_flips > 1) {
2640 wm8996_report_headphone(codec);
2641 return;
2642 }
2643
Mark Browna9ba6152011-06-24 12:10:44 +01002644 reg = snd_soc_read(codec, WM8996_ACCESSORY_DETECT_MODE_2);
2645 reg ^= WM8996_HPOUT1FB_SRC | WM8996_MICD_SRC |
2646 WM8996_MICD_BIAS_SRC;
2647 snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_2,
2648 WM8996_HPOUT1FB_SRC | WM8996_MICD_SRC |
2649 WM8996_MICD_BIAS_SRC, reg);
2650
2651 if (wm8996->polarity_cb)
2652 wm8996->polarity_cb(codec,
2653 (reg & WM8996_MICD_SRC) != 0);
2654
2655 dev_dbg(codec->dev, "Set microphone polarity to %d\n",
2656 (reg & WM8996_MICD_SRC) != 0);
2657
2658 return;
2659 }
2660
2661 /* Don't distinguish between buttons, just report any low
2662 * impedence as BTN_0.
2663 */
2664 if (val & 0x3fc) {
2665 if (wm8996->jack_mic) {
2666 dev_dbg(codec->dev, "Mic button detected\n");
Mark Brown0b684cc2011-09-04 07:50:31 -07002667 snd_soc_jack_report(wm8996->jack, SND_JACK_BTN_0,
Mark Browna9ba6152011-06-24 12:10:44 +01002668 SND_JACK_BTN_0);
Mark Brown0b684cc2011-09-04 07:50:31 -07002669 } else if (wm8996->detecting) {
Mark Brownd7b35572012-01-26 18:00:42 +00002670 wm8996_report_headphone(codec);
Mark Browna9ba6152011-06-24 12:10:44 +01002671 }
2672 }
2673}
2674
2675static irqreturn_t wm8996_irq(int irq, void *data)
2676{
2677 struct snd_soc_codec *codec = data;
2678 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2679 int irq_val;
2680
2681 irq_val = snd_soc_read(codec, WM8996_INTERRUPT_STATUS_2);
2682 if (irq_val < 0) {
2683 dev_err(codec->dev, "Failed to read IRQ status: %d\n",
2684 irq_val);
2685 return IRQ_NONE;
2686 }
2687 irq_val &= ~snd_soc_read(codec, WM8996_INTERRUPT_STATUS_2_MASK);
2688
Mark Brown2fde6e82011-08-20 19:28:59 +01002689 if (!irq_val)
2690 return IRQ_NONE;
2691
Mark Brown84497092011-07-20 13:49:58 +01002692 snd_soc_write(codec, WM8996_INTERRUPT_STATUS_2, irq_val);
2693
Mark Browna9ba6152011-06-24 12:10:44 +01002694 if (irq_val & (WM8996_DCS_DONE_01_EINT | WM8996_DCS_DONE_23_EINT)) {
2695 dev_dbg(codec->dev, "DC servo IRQ\n");
2696 complete(&wm8996->dcs_done);
2697 }
2698
2699 if (irq_val & WM8996_FIFOS_ERR_EINT)
2700 dev_err(codec->dev, "Digital core FIFO error\n");
2701
2702 if (irq_val & WM8996_FLL_LOCK_EINT) {
2703 dev_dbg(codec->dev, "FLL locked\n");
2704 complete(&wm8996->fll_lock);
2705 }
2706
2707 if (irq_val & WM8996_MICD_EINT)
2708 wm8996_micd(codec);
2709
Mark Brown0b684cc2011-09-04 07:50:31 -07002710 if (irq_val & WM8996_HP_DONE_EINT)
2711 wm8996_hpdet_irq(codec);
2712
Mark Brown2fde6e82011-08-20 19:28:59 +01002713 return IRQ_HANDLED;
Mark Browna9ba6152011-06-24 12:10:44 +01002714}
2715
2716static irqreturn_t wm8996_edge_irq(int irq, void *data)
2717{
2718 irqreturn_t ret = IRQ_NONE;
2719 irqreturn_t val;
2720
2721 do {
2722 val = wm8996_irq(irq, data);
2723 if (val != IRQ_NONE)
2724 ret = val;
2725 } while (val != IRQ_NONE);
2726
2727 return ret;
2728}
2729
2730static void wm8996_retune_mobile_pdata(struct snd_soc_codec *codec)
2731{
2732 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2733 struct wm8996_pdata *pdata = &wm8996->pdata;
2734
2735 struct snd_kcontrol_new controls[] = {
2736 SOC_ENUM_EXT("DSP1 EQ Mode",
2737 wm8996->retune_mobile_enum,
2738 wm8996_get_retune_mobile_enum,
2739 wm8996_put_retune_mobile_enum),
2740 SOC_ENUM_EXT("DSP2 EQ Mode",
2741 wm8996->retune_mobile_enum,
2742 wm8996_get_retune_mobile_enum,
2743 wm8996_put_retune_mobile_enum),
2744 };
2745 int ret, i, j;
2746 const char **t;
2747
2748 /* We need an array of texts for the enum API but the number
2749 * of texts is likely to be less than the number of
2750 * configurations due to the sample rate dependency of the
2751 * configurations. */
2752 wm8996->num_retune_mobile_texts = 0;
2753 wm8996->retune_mobile_texts = NULL;
2754 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
2755 for (j = 0; j < wm8996->num_retune_mobile_texts; j++) {
2756 if (strcmp(pdata->retune_mobile_cfgs[i].name,
2757 wm8996->retune_mobile_texts[j]) == 0)
2758 break;
2759 }
2760
2761 if (j != wm8996->num_retune_mobile_texts)
2762 continue;
2763
2764 /* Expand the array... */
2765 t = krealloc(wm8996->retune_mobile_texts,
2766 sizeof(char *) *
2767 (wm8996->num_retune_mobile_texts + 1),
2768 GFP_KERNEL);
2769 if (t == NULL)
2770 continue;
2771
2772 /* ...store the new entry... */
2773 t[wm8996->num_retune_mobile_texts] =
2774 pdata->retune_mobile_cfgs[i].name;
2775
2776 /* ...and remember the new version. */
2777 wm8996->num_retune_mobile_texts++;
2778 wm8996->retune_mobile_texts = t;
2779 }
2780
2781 dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
2782 wm8996->num_retune_mobile_texts);
2783
2784 wm8996->retune_mobile_enum.max = wm8996->num_retune_mobile_texts;
2785 wm8996->retune_mobile_enum.texts = wm8996->retune_mobile_texts;
2786
Liam Girdwood022658b2012-02-03 17:43:09 +00002787 ret = snd_soc_add_codec_controls(codec, controls, ARRAY_SIZE(controls));
Mark Browna9ba6152011-06-24 12:10:44 +01002788 if (ret != 0)
2789 dev_err(codec->dev,
2790 "Failed to add ReTune Mobile controls: %d\n", ret);
2791}
2792
Mark Brown79172742011-09-19 16:15:58 +01002793static const struct regmap_config wm8996_regmap = {
2794 .reg_bits = 16,
2795 .val_bits = 16,
2796
2797 .max_register = WM8996_MAX_REGISTER,
2798 .reg_defaults = wm8996_reg,
2799 .num_reg_defaults = ARRAY_SIZE(wm8996_reg),
2800 .volatile_reg = wm8996_volatile_register,
2801 .readable_reg = wm8996_readable_register,
2802 .cache_type = REGCACHE_RBTREE,
2803};
2804
Mark Browna9ba6152011-06-24 12:10:44 +01002805static int wm8996_probe(struct snd_soc_codec *codec)
2806{
2807 int ret;
2808 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2809 struct i2c_client *i2c = to_i2c_client(codec->dev);
Mark Browna9ba6152011-06-24 12:10:44 +01002810 int i, irq_flags;
2811
2812 wm8996->codec = codec;
2813
2814 init_completion(&wm8996->dcs_done);
2815 init_completion(&wm8996->fll_lock);
2816
Mark Brownee5f3872011-09-19 19:51:07 +01002817 codec->control_data = wm8996->regmap;
Mark Brown79172742011-09-19 16:15:58 +01002818
2819 ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
Mark Browna9ba6152011-06-24 12:10:44 +01002820 if (ret != 0) {
2821 dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
Mark Brownee5f3872011-09-19 19:51:07 +01002822 goto err;
Mark Browna9ba6152011-06-24 12:10:44 +01002823 }
2824
2825 wm8996->disable_nb[0].notifier_call = wm8996_regulator_event_0;
2826 wm8996->disable_nb[1].notifier_call = wm8996_regulator_event_1;
2827 wm8996->disable_nb[2].notifier_call = wm8996_regulator_event_2;
Mark Brownc83495a2011-09-11 10:05:18 +01002828
Mark Browna9ba6152011-06-24 12:10:44 +01002829 /* This should really be moved into the regulator core */
2830 for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++) {
2831 ret = regulator_register_notifier(wm8996->supplies[i].consumer,
2832 &wm8996->disable_nb[i]);
2833 if (ret != 0) {
2834 dev_err(codec->dev,
2835 "Failed to register regulator notifier: %d\n",
2836 ret);
2837 }
2838 }
2839
Mark Brown79172742011-09-19 16:15:58 +01002840 regcache_cache_only(codec->control_data, true);
Mark Browna9ba6152011-06-24 12:10:44 +01002841
2842 /* Apply platform data settings */
2843 snd_soc_update_bits(codec, WM8996_LINE_INPUT_CONTROL,
2844 WM8996_INL_MODE_MASK | WM8996_INR_MODE_MASK,
2845 wm8996->pdata.inl_mode << WM8996_INL_MODE_SHIFT |
2846 wm8996->pdata.inr_mode);
2847
2848 for (i = 0; i < ARRAY_SIZE(wm8996->pdata.gpio_default); i++) {
2849 if (!wm8996->pdata.gpio_default[i])
2850 continue;
2851
2852 snd_soc_write(codec, WM8996_GPIO_1 + i,
2853 wm8996->pdata.gpio_default[i] & 0xffff);
2854 }
2855
2856 if (wm8996->pdata.spkmute_seq)
2857 snd_soc_update_bits(codec, WM8996_PDM_SPEAKER_MUTE_SEQUENCE,
2858 WM8996_SPK_MUTE_ENDIAN |
2859 WM8996_SPK_MUTE_SEQ1_MASK,
2860 wm8996->pdata.spkmute_seq);
2861
2862 snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_2,
2863 WM8996_MICD_BIAS_SRC | WM8996_HPOUT1FB_SRC |
2864 WM8996_MICD_SRC, wm8996->pdata.micdet_def);
2865
2866 /* Latch volume update bits */
2867 snd_soc_update_bits(codec, WM8996_LEFT_LINE_INPUT_VOLUME,
2868 WM8996_IN1_VU, WM8996_IN1_VU);
2869 snd_soc_update_bits(codec, WM8996_RIGHT_LINE_INPUT_VOLUME,
2870 WM8996_IN1_VU, WM8996_IN1_VU);
2871
2872 snd_soc_update_bits(codec, WM8996_DAC1_LEFT_VOLUME,
2873 WM8996_DAC1_VU, WM8996_DAC1_VU);
2874 snd_soc_update_bits(codec, WM8996_DAC1_RIGHT_VOLUME,
2875 WM8996_DAC1_VU, WM8996_DAC1_VU);
2876 snd_soc_update_bits(codec, WM8996_DAC2_LEFT_VOLUME,
2877 WM8996_DAC2_VU, WM8996_DAC2_VU);
2878 snd_soc_update_bits(codec, WM8996_DAC2_RIGHT_VOLUME,
2879 WM8996_DAC2_VU, WM8996_DAC2_VU);
2880
2881 snd_soc_update_bits(codec, WM8996_OUTPUT1_LEFT_VOLUME,
2882 WM8996_DAC1_VU, WM8996_DAC1_VU);
2883 snd_soc_update_bits(codec, WM8996_OUTPUT1_RIGHT_VOLUME,
2884 WM8996_DAC1_VU, WM8996_DAC1_VU);
2885 snd_soc_update_bits(codec, WM8996_OUTPUT2_LEFT_VOLUME,
2886 WM8996_DAC2_VU, WM8996_DAC2_VU);
2887 snd_soc_update_bits(codec, WM8996_OUTPUT2_RIGHT_VOLUME,
2888 WM8996_DAC2_VU, WM8996_DAC2_VU);
2889
2890 snd_soc_update_bits(codec, WM8996_DSP1_TX_LEFT_VOLUME,
2891 WM8996_DSP1TX_VU, WM8996_DSP1TX_VU);
2892 snd_soc_update_bits(codec, WM8996_DSP1_TX_RIGHT_VOLUME,
2893 WM8996_DSP1TX_VU, WM8996_DSP1TX_VU);
2894 snd_soc_update_bits(codec, WM8996_DSP2_TX_LEFT_VOLUME,
2895 WM8996_DSP2TX_VU, WM8996_DSP2TX_VU);
2896 snd_soc_update_bits(codec, WM8996_DSP2_TX_RIGHT_VOLUME,
2897 WM8996_DSP2TX_VU, WM8996_DSP2TX_VU);
2898
2899 snd_soc_update_bits(codec, WM8996_DSP1_RX_LEFT_VOLUME,
2900 WM8996_DSP1RX_VU, WM8996_DSP1RX_VU);
2901 snd_soc_update_bits(codec, WM8996_DSP1_RX_RIGHT_VOLUME,
2902 WM8996_DSP1RX_VU, WM8996_DSP1RX_VU);
2903 snd_soc_update_bits(codec, WM8996_DSP2_RX_LEFT_VOLUME,
2904 WM8996_DSP2RX_VU, WM8996_DSP2RX_VU);
2905 snd_soc_update_bits(codec, WM8996_DSP2_RX_RIGHT_VOLUME,
2906 WM8996_DSP2RX_VU, WM8996_DSP2RX_VU);
2907
2908 /* No support currently for the underclocked TDM modes and
2909 * pick a default TDM layout with each channel pair working with
2910 * slots 0 and 1. */
2911 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_0_CONFIGURATION,
2912 WM8996_AIF1RX_CHAN0_SLOTS_MASK |
2913 WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
2914 1 << WM8996_AIF1RX_CHAN0_SLOTS_SHIFT | 0);
2915 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_1_CONFIGURATION,
2916 WM8996_AIF1RX_CHAN1_SLOTS_MASK |
2917 WM8996_AIF1RX_CHAN1_START_SLOT_MASK,
2918 1 << WM8996_AIF1RX_CHAN1_SLOTS_SHIFT | 1);
2919 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_2_CONFIGURATION,
2920 WM8996_AIF1RX_CHAN2_SLOTS_MASK |
2921 WM8996_AIF1RX_CHAN2_START_SLOT_MASK,
2922 1 << WM8996_AIF1RX_CHAN2_SLOTS_SHIFT | 0);
2923 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_3_CONFIGURATION,
2924 WM8996_AIF1RX_CHAN3_SLOTS_MASK |
2925 WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
2926 1 << WM8996_AIF1RX_CHAN3_SLOTS_SHIFT | 1);
2927 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_4_CONFIGURATION,
2928 WM8996_AIF1RX_CHAN4_SLOTS_MASK |
2929 WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
2930 1 << WM8996_AIF1RX_CHAN4_SLOTS_SHIFT | 0);
2931 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_5_CONFIGURATION,
2932 WM8996_AIF1RX_CHAN5_SLOTS_MASK |
2933 WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
2934 1 << WM8996_AIF1RX_CHAN5_SLOTS_SHIFT | 1);
2935
2936 snd_soc_update_bits(codec, WM8996_AIF2RX_CHANNEL_0_CONFIGURATION,
2937 WM8996_AIF2RX_CHAN0_SLOTS_MASK |
2938 WM8996_AIF2RX_CHAN0_START_SLOT_MASK,
2939 1 << WM8996_AIF2RX_CHAN0_SLOTS_SHIFT | 0);
2940 snd_soc_update_bits(codec, WM8996_AIF2RX_CHANNEL_1_CONFIGURATION,
2941 WM8996_AIF2RX_CHAN1_SLOTS_MASK |
2942 WM8996_AIF2RX_CHAN1_START_SLOT_MASK,
2943 1 << WM8996_AIF2RX_CHAN1_SLOTS_SHIFT | 1);
2944
2945 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_0_CONFIGURATION,
2946 WM8996_AIF1TX_CHAN0_SLOTS_MASK |
2947 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2948 1 << WM8996_AIF1TX_CHAN0_SLOTS_SHIFT | 0);
2949 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_1_CONFIGURATION,
2950 WM8996_AIF1TX_CHAN1_SLOTS_MASK |
2951 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2952 1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
2953 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_2_CONFIGURATION,
2954 WM8996_AIF1TX_CHAN2_SLOTS_MASK |
2955 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2956 1 << WM8996_AIF1TX_CHAN2_SLOTS_SHIFT | 0);
2957 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_3_CONFIGURATION,
2958 WM8996_AIF1TX_CHAN3_SLOTS_MASK |
2959 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2960 1 << WM8996_AIF1TX_CHAN3_SLOTS_SHIFT | 1);
2961 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_4_CONFIGURATION,
2962 WM8996_AIF1TX_CHAN4_SLOTS_MASK |
2963 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2964 1 << WM8996_AIF1TX_CHAN4_SLOTS_SHIFT | 0);
2965 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_5_CONFIGURATION,
2966 WM8996_AIF1TX_CHAN5_SLOTS_MASK |
2967 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2968 1 << WM8996_AIF1TX_CHAN5_SLOTS_SHIFT | 1);
2969
2970 snd_soc_update_bits(codec, WM8996_AIF2TX_CHANNEL_0_CONFIGURATION,
2971 WM8996_AIF2TX_CHAN0_SLOTS_MASK |
2972 WM8996_AIF2TX_CHAN0_START_SLOT_MASK,
2973 1 << WM8996_AIF2TX_CHAN0_SLOTS_SHIFT | 0);
2974 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_1_CONFIGURATION,
2975 WM8996_AIF2TX_CHAN1_SLOTS_MASK |
2976 WM8996_AIF2TX_CHAN1_START_SLOT_MASK,
2977 1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
2978
2979 if (wm8996->pdata.num_retune_mobile_cfgs)
2980 wm8996_retune_mobile_pdata(codec);
2981 else
Liam Girdwood022658b2012-02-03 17:43:09 +00002982 snd_soc_add_codec_controls(codec, wm8996_eq_controls,
Mark Browna9ba6152011-06-24 12:10:44 +01002983 ARRAY_SIZE(wm8996_eq_controls));
2984
2985 /* If the TX LRCLK pins are not in LRCLK mode configure the
2986 * AIFs to source their clocks from the RX LRCLKs.
2987 */
2988 if ((snd_soc_read(codec, WM8996_GPIO_1)))
2989 snd_soc_update_bits(codec, WM8996_AIF1_TX_LRCLK_2,
2990 WM8996_AIF1TX_LRCLK_MODE,
2991 WM8996_AIF1TX_LRCLK_MODE);
2992
2993 if ((snd_soc_read(codec, WM8996_GPIO_2)))
2994 snd_soc_update_bits(codec, WM8996_AIF2_TX_LRCLK_2,
2995 WM8996_AIF2TX_LRCLK_MODE,
2996 WM8996_AIF2TX_LRCLK_MODE);
2997
Mark Browna9ba6152011-06-24 12:10:44 +01002998 if (i2c->irq) {
2999 if (wm8996->pdata.irq_flags)
3000 irq_flags = wm8996->pdata.irq_flags;
3001 else
3002 irq_flags = IRQF_TRIGGER_LOW;
3003
3004 irq_flags |= IRQF_ONESHOT;
3005
3006 if (irq_flags & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING))
3007 ret = request_threaded_irq(i2c->irq, NULL,
3008 wm8996_edge_irq,
3009 irq_flags, "wm8996", codec);
3010 else
3011 ret = request_threaded_irq(i2c->irq, NULL, wm8996_irq,
3012 irq_flags, "wm8996", codec);
3013
3014 if (ret == 0) {
3015 /* Unmask the interrupt */
3016 snd_soc_update_bits(codec, WM8996_INTERRUPT_CONTROL,
3017 WM8996_IM_IRQ, 0);
3018
3019 /* Enable error reporting and DC servo status */
3020 snd_soc_update_bits(codec,
3021 WM8996_INTERRUPT_STATUS_2_MASK,
3022 WM8996_IM_DCS_DONE_23_EINT |
3023 WM8996_IM_DCS_DONE_01_EINT |
3024 WM8996_IM_FLL_LOCK_EINT |
3025 WM8996_IM_FIFOS_ERR_EINT,
3026 0);
3027 } else {
3028 dev_err(codec->dev, "Failed to request IRQ: %d\n",
3029 ret);
3030 }
3031 }
3032
3033 return 0;
3034
Mark Browna9ba6152011-06-24 12:10:44 +01003035err:
3036 return ret;
3037}
3038
3039static int wm8996_remove(struct snd_soc_codec *codec)
3040{
3041 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
3042 struct i2c_client *i2c = to_i2c_client(codec->dev);
3043 int i;
3044
3045 snd_soc_update_bits(codec, WM8996_INTERRUPT_CONTROL,
3046 WM8996_IM_IRQ, WM8996_IM_IRQ);
3047
3048 if (i2c->irq)
3049 free_irq(i2c->irq, codec);
3050
Mark Browna9ba6152011-06-24 12:10:44 +01003051 for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++)
3052 regulator_unregister_notifier(wm8996->supplies[i].consumer,
3053 &wm8996->disable_nb[i]);
Mark Browna9ba6152011-06-24 12:10:44 +01003054 regulator_bulk_free(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
3055
3056 return 0;
3057}
3058
3059static struct snd_soc_codec_driver soc_codec_dev_wm8996 = {
3060 .probe = wm8996_probe,
3061 .remove = wm8996_remove,
3062 .set_bias_level = wm8996_set_bias_level,
Axel Lineb3032f2012-01-27 18:02:09 +08003063 .idle_bias_off = true,
Mark Browna9ba6152011-06-24 12:10:44 +01003064 .seq_notifier = wm8996_seq_notifier,
Mark Browna9ba6152011-06-24 12:10:44 +01003065 .controls = wm8996_snd_controls,
3066 .num_controls = ARRAY_SIZE(wm8996_snd_controls),
3067 .dapm_widgets = wm8996_dapm_widgets,
3068 .num_dapm_widgets = ARRAY_SIZE(wm8996_dapm_widgets),
3069 .dapm_routes = wm8996_dapm_routes,
3070 .num_dapm_routes = ARRAY_SIZE(wm8996_dapm_routes),
3071 .set_pll = wm8996_set_fll,
3072};
3073
3074#define WM8996_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
Mark Brown4eb98f42012-03-14 18:38:28 +00003075 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |\
3076 SNDRV_PCM_RATE_48000)
Mark Browna9ba6152011-06-24 12:10:44 +01003077#define WM8996_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE |\
3078 SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S24_LE |\
3079 SNDRV_PCM_FMTBIT_S32_LE)
3080
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01003081static const struct snd_soc_dai_ops wm8996_dai_ops = {
Mark Browna9ba6152011-06-24 12:10:44 +01003082 .set_fmt = wm8996_set_fmt,
3083 .hw_params = wm8996_hw_params,
3084 .set_sysclk = wm8996_set_sysclk,
3085};
3086
3087static struct snd_soc_dai_driver wm8996_dai[] = {
3088 {
3089 .name = "wm8996-aif1",
3090 .playback = {
3091 .stream_name = "AIF1 Playback",
3092 .channels_min = 1,
3093 .channels_max = 6,
3094 .rates = WM8996_RATES,
3095 .formats = WM8996_FORMATS,
Mark Browna4b52332012-01-16 18:39:21 +00003096 .sig_bits = 24,
Mark Browna9ba6152011-06-24 12:10:44 +01003097 },
3098 .capture = {
3099 .stream_name = "AIF1 Capture",
3100 .channels_min = 1,
3101 .channels_max = 6,
3102 .rates = WM8996_RATES,
3103 .formats = WM8996_FORMATS,
Mark Browna4b52332012-01-16 18:39:21 +00003104 .sig_bits = 24,
Mark Browna9ba6152011-06-24 12:10:44 +01003105 },
3106 .ops = &wm8996_dai_ops,
3107 },
3108 {
3109 .name = "wm8996-aif2",
3110 .playback = {
3111 .stream_name = "AIF2 Playback",
3112 .channels_min = 1,
3113 .channels_max = 2,
3114 .rates = WM8996_RATES,
3115 .formats = WM8996_FORMATS,
Mark Browna4b52332012-01-16 18:39:21 +00003116 .sig_bits = 24,
Mark Browna9ba6152011-06-24 12:10:44 +01003117 },
3118 .capture = {
3119 .stream_name = "AIF2 Capture",
3120 .channels_min = 1,
3121 .channels_max = 2,
3122 .rates = WM8996_RATES,
3123 .formats = WM8996_FORMATS,
Mark Browna4b52332012-01-16 18:39:21 +00003124 .sig_bits = 24,
Mark Browna9ba6152011-06-24 12:10:44 +01003125 },
3126 .ops = &wm8996_dai_ops,
3127 },
3128};
3129
3130static __devinit int wm8996_i2c_probe(struct i2c_client *i2c,
3131 const struct i2c_device_id *id)
3132{
3133 struct wm8996_priv *wm8996;
Mark Brownee5f3872011-09-19 19:51:07 +01003134 int ret, i;
3135 unsigned int reg;
Mark Browna9ba6152011-06-24 12:10:44 +01003136
Mark Browna2909862011-11-27 15:59:23 +00003137 wm8996 = devm_kzalloc(&i2c->dev, sizeof(struct wm8996_priv),
3138 GFP_KERNEL);
Mark Browna9ba6152011-06-24 12:10:44 +01003139 if (wm8996 == NULL)
3140 return -ENOMEM;
3141
3142 i2c_set_clientdata(i2c, wm8996);
Mark Brownb2d1e232011-09-19 23:04:06 +01003143 wm8996->dev = &i2c->dev;
Mark Browna9ba6152011-06-24 12:10:44 +01003144
3145 if (dev_get_platdata(&i2c->dev))
3146 memcpy(&wm8996->pdata, dev_get_platdata(&i2c->dev),
3147 sizeof(wm8996->pdata));
3148
3149 if (wm8996->pdata.ldo_ena > 0) {
3150 ret = gpio_request_one(wm8996->pdata.ldo_ena,
3151 GPIOF_OUT_INIT_LOW, "WM8996 ENA");
3152 if (ret < 0) {
3153 dev_err(&i2c->dev, "Failed to request GPIO %d: %d\n",
3154 wm8996->pdata.ldo_ena, ret);
3155 goto err;
3156 }
3157 }
3158
Mark Brownee5f3872011-09-19 19:51:07 +01003159 for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++)
3160 wm8996->supplies[i].supply = wm8996_supply_names[i];
3161
Mark Brown24e0c572012-01-21 22:18:52 +00003162 ret = devm_regulator_bulk_get(&i2c->dev, ARRAY_SIZE(wm8996->supplies),
3163 wm8996->supplies);
Mark Brownee5f3872011-09-19 19:51:07 +01003164 if (ret != 0) {
3165 dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret);
3166 goto err_gpio;
3167 }
3168
Mark Brownee5f3872011-09-19 19:51:07 +01003169 ret = regulator_bulk_enable(ARRAY_SIZE(wm8996->supplies),
3170 wm8996->supplies);
3171 if (ret != 0) {
3172 dev_err(&i2c->dev, "Failed to enable supplies: %d\n", ret);
Mark Brown24e0c572012-01-21 22:18:52 +00003173 goto err_gpio;
Mark Brownee5f3872011-09-19 19:51:07 +01003174 }
3175
3176 if (wm8996->pdata.ldo_ena > 0) {
3177 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 1);
3178 msleep(5);
3179 }
3180
3181 wm8996->regmap = regmap_init_i2c(i2c, &wm8996_regmap);
3182 if (IS_ERR(wm8996->regmap)) {
3183 ret = PTR_ERR(wm8996->regmap);
3184 dev_err(&i2c->dev, "regmap_init() failed: %d\n", ret);
3185 goto err_enable;
3186 }
3187
3188 ret = regmap_read(wm8996->regmap, WM8996_SOFTWARE_RESET, &reg);
3189 if (ret < 0) {
3190 dev_err(&i2c->dev, "Failed to read ID register: %d\n", ret);
3191 goto err_regmap;
3192 }
3193 if (reg != 0x8915) {
Axel Lin905b4192012-02-16 10:33:45 +08003194 dev_err(&i2c->dev, "Device is not a WM8996, ID %x\n", reg);
Mark Brownee5f3872011-09-19 19:51:07 +01003195 ret = -EINVAL;
3196 goto err_regmap;
3197 }
3198
3199 ret = regmap_read(wm8996->regmap, WM8996_CHIP_REVISION, &reg);
3200 if (ret < 0) {
3201 dev_err(&i2c->dev, "Failed to read device revision: %d\n",
3202 ret);
3203 goto err_regmap;
3204 }
3205
3206 dev_info(&i2c->dev, "revision %c\n",
3207 (reg & WM8996_CHIP_REV_MASK) + 'A');
3208
3209 regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
3210
3211 ret = wm8996_reset(wm8996);
3212 if (ret < 0) {
3213 dev_err(&i2c->dev, "Failed to issue reset\n");
3214 goto err_regmap;
3215 }
3216
Mark Brownb2d1e232011-09-19 23:04:06 +01003217 wm8996_init_gpio(wm8996);
3218
Mark Browna9ba6152011-06-24 12:10:44 +01003219 ret = snd_soc_register_codec(&i2c->dev,
3220 &soc_codec_dev_wm8996, wm8996_dai,
3221 ARRAY_SIZE(wm8996_dai));
3222 if (ret < 0)
Mark Brownb2d1e232011-09-19 23:04:06 +01003223 goto err_gpiolib;
Mark Browna9ba6152011-06-24 12:10:44 +01003224
3225 return ret;
3226
Mark Brownb2d1e232011-09-19 23:04:06 +01003227err_gpiolib:
3228 wm8996_free_gpio(wm8996);
Mark Brownee5f3872011-09-19 19:51:07 +01003229err_regmap:
3230 regmap_exit(wm8996->regmap);
3231err_enable:
3232 if (wm8996->pdata.ldo_ena > 0)
3233 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
3234 regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
Mark Browna9ba6152011-06-24 12:10:44 +01003235err_gpio:
3236 if (wm8996->pdata.ldo_ena > 0)
3237 gpio_free(wm8996->pdata.ldo_ena);
3238err:
Mark Browna9ba6152011-06-24 12:10:44 +01003239
3240 return ret;
3241}
3242
3243static __devexit int wm8996_i2c_remove(struct i2c_client *client)
3244{
3245 struct wm8996_priv *wm8996 = i2c_get_clientdata(client);
3246
3247 snd_soc_unregister_codec(&client->dev);
Mark Brownb2d1e232011-09-19 23:04:06 +01003248 wm8996_free_gpio(wm8996);
Mark Brownee5f3872011-09-19 19:51:07 +01003249 regmap_exit(wm8996->regmap);
3250 if (wm8996->pdata.ldo_ena > 0) {
3251 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
Mark Browna9ba6152011-06-24 12:10:44 +01003252 gpio_free(wm8996->pdata.ldo_ena);
Mark Brownee5f3872011-09-19 19:51:07 +01003253 }
Mark Browna9ba6152011-06-24 12:10:44 +01003254 return 0;
3255}
3256
3257static const struct i2c_device_id wm8996_i2c_id[] = {
3258 { "wm8996", 0 },
3259 { }
3260};
3261MODULE_DEVICE_TABLE(i2c, wm8996_i2c_id);
3262
3263static struct i2c_driver wm8996_i2c_driver = {
3264 .driver = {
3265 .name = "wm8996",
3266 .owner = THIS_MODULE,
3267 },
3268 .probe = wm8996_i2c_probe,
3269 .remove = __devexit_p(wm8996_i2c_remove),
3270 .id_table = wm8996_i2c_id,
3271};
3272
Mark Brown8005f392012-02-16 22:44:04 -08003273module_i2c_driver(wm8996_i2c_driver);
Mark Browna9ba6152011-06-24 12:10:44 +01003274
3275MODULE_DESCRIPTION("ASoC WM8996 driver");
3276MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
3277MODULE_LICENSE("GPL");