blob: f1c8486f750169b0ffe8974b35e1b5555e53ad32 [file] [log] [blame]
Catalin Marinasbbe88882007-05-08 22:27:46 +01001/*
2 * linux/arch/arm/mm/proc-v7.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This is the "shell" of the ARMv7 processor support.
11 */
Tim Abbott991da172009-04-27 14:02:22 -040012#include <linux/init.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010013#include <linux/linkage.h>
14#include <asm/assembler.h>
15#include <asm/asm-offsets.h>
Russell King5ec94072008-09-07 19:15:31 +010016#include <asm/hwcap.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010017#include <asm/pgtable-hwdef.h>
18#include <asm/pgtable.h>
19
20#include "proc-macros.S"
21
Catalin Marinas1b6ba462011-11-22 17:30:29 +000022#ifdef CONFIG_ARM_LPAE
23#include "proc-v7-3level.S"
24#else
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +000025#include "proc-v7-2level.S"
Catalin Marinas1b6ba462011-11-22 17:30:29 +000026#endif
Jon Callan73b63ef2008-11-06 13:23:09 +000027
Catalin Marinasbbe88882007-05-08 22:27:46 +010028ENTRY(cpu_v7_proc_init)
29 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010030ENDPROC(cpu_v7_proc_init)
Catalin Marinasbbe88882007-05-08 22:27:46 +010031
32ENTRY(cpu_v7_proc_fin)
Tony Lindgren1f667c62010-01-19 17:01:33 +010033 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
34 bic r0, r0, #0x1000 @ ...i............
35 bic r0, r0, #0x0006 @ .............ca.
36 mcr p15, 0, r0, c1, c0, 0 @ disable caches
Russell King9ca03a22010-07-26 12:22:12 +010037 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010038ENDPROC(cpu_v7_proc_fin)
Catalin Marinasbbe88882007-05-08 22:27:46 +010039
40/*
41 * cpu_v7_reset(loc)
42 *
43 * Perform a soft reset of the system. Put the CPU into the
44 * same state as it would be if it had been reset, and branch
45 * to what would be the reset vector.
46 *
47 * - loc - location to jump to for soft reset
Will Deaconf4daf062011-06-06 12:27:34 +010048 *
49 * This code must be executed using a flat identity mapping with
50 * caches disabled.
Catalin Marinasbbe88882007-05-08 22:27:46 +010051 */
52 .align 5
Will Deacon1a4baaf2011-11-15 13:25:04 +000053 .pushsection .idmap.text, "ax"
Catalin Marinasbbe88882007-05-08 22:27:46 +010054ENTRY(cpu_v7_reset)
Will Deaconf4daf062011-06-06 12:27:34 +010055 mrc p15, 0, r1, c1, c0, 0 @ ctrl register
56 bic r1, r1, #0x1 @ ...............m
Will Deacon0f81bb62011-08-26 16:34:51 +010057 THUMB( bic r1, r1, #1 << 30 ) @ SCTLR.TE (Thumb exceptions)
Will Deaconf4daf062011-06-06 12:27:34 +010058 mcr p15, 0, r1, c1, c0, 0 @ disable MMU
59 isb
Catalin Marinasbbe88882007-05-08 22:27:46 +010060 mov pc, r0
Catalin Marinas93ed3972008-08-28 11:22:32 +010061ENDPROC(cpu_v7_reset)
Will Deacon1a4baaf2011-11-15 13:25:04 +000062 .popsection
Catalin Marinasbbe88882007-05-08 22:27:46 +010063
64/*
65 * cpu_v7_do_idle()
66 *
67 * Idle the processor (eg, wait for interrupt).
68 *
69 * IRQs are already disabled.
70 */
71ENTRY(cpu_v7_do_idle)
Catalin Marinas8553cb62008-11-10 14:14:11 +000072 dsb @ WFI may enter a low-power mode
Catalin Marinas000b5022008-10-03 11:09:10 +010073 wfi
Catalin Marinasbbe88882007-05-08 22:27:46 +010074 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010075ENDPROC(cpu_v7_do_idle)
Catalin Marinasbbe88882007-05-08 22:27:46 +010076
77ENTRY(cpu_v7_dcache_clean_area)
78#ifndef TLB_CAN_READ_FROM_L1_CACHE
79 dcache_line_size r2, r3
801: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
81 add r0, r0, r2
82 subs r1, r1, r2
83 bhi 1b
84 dsb
85#endif
86 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010087ENDPROC(cpu_v7_dcache_clean_area)
Catalin Marinasbbe88882007-05-08 22:27:46 +010088
Dave Martin78a8f3c2011-06-23 17:26:19 +010089 string cpu_v7_name, "ARMv7 Processor"
Catalin Marinasbbe88882007-05-08 22:27:46 +010090 .align
91
Russell Kingf6b0fa02011-02-06 15:48:39 +000092/* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
93.globl cpu_v7_suspend_size
Catalin Marinas1b6ba462011-11-22 17:30:29 +000094.equ cpu_v7_suspend_size, 4 * 8
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +020095#ifdef CONFIG_ARM_CPU_SUSPEND
Russell Kingf6b0fa02011-02-06 15:48:39 +000096ENTRY(cpu_v7_do_suspend)
Russell Kingde8e71c2011-08-27 22:39:09 +010097 stmfd sp!, {r4 - r10, lr}
Russell Kingf6b0fa02011-02-06 15:48:39 +000098 mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
Russell King1aede682011-08-28 10:30:34 +010099 mrc p15, 0, r5, c13, c0, 3 @ User r/o thread ID
100 stmia r0!, {r4 - r5}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000101 mrc p15, 0, r6, c3, c0, 0 @ Domain ID
Russell Kingde8e71c2011-08-27 22:39:09 +0100102 mrc p15, 0, r7, c2, c0, 1 @ TTB 1
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000103 mrc p15, 0, r11, c2, c0, 2 @ TTB control register
Russell Kingde8e71c2011-08-27 22:39:09 +0100104 mrc p15, 0, r8, c1, c0, 0 @ Control register
105 mrc p15, 0, r9, c1, c0, 1 @ Auxiliary control register
106 mrc p15, 0, r10, c1, c0, 2 @ Co-processor access control
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000107 stmia r0, {r6 - r11}
Russell Kingde8e71c2011-08-27 22:39:09 +0100108 ldmfd sp!, {r4 - r10, pc}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000109ENDPROC(cpu_v7_do_suspend)
110
111ENTRY(cpu_v7_do_resume)
112 mov ip, #0
113 mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
114 mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
Russell King1aede682011-08-28 10:30:34 +0100115 mcr p15, 0, ip, c13, c0, 1 @ set reserved context ID
116 ldmia r0!, {r4 - r5}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000117 mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
Russell King1aede682011-08-28 10:30:34 +0100118 mcr p15, 0, r5, c13, c0, 3 @ User r/o thread ID
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000119 ldmia r0, {r6 - r11}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000120 mcr p15, 0, r6, c3, c0, 0 @ Domain ID
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000121#ifndef CONFIG_ARM_LPAE
Russell Kingde8e71c2011-08-27 22:39:09 +0100122 ALT_SMP(orr r1, r1, #TTB_FLAGS_SMP)
123 ALT_UP(orr r1, r1, #TTB_FLAGS_UP)
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000124#endif
Russell Kingde8e71c2011-08-27 22:39:09 +0100125 mcr p15, 0, r1, c2, c0, 0 @ TTB 0
126 mcr p15, 0, r7, c2, c0, 1 @ TTB 1
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000127 mcr p15, 0, r11, c2, c0, 2 @ TTB control register
Russell King25904152011-08-26 22:44:59 +0100128 mrc p15, 0, r4, c1, c0, 1 @ Read Auxiliary control register
Russell Kingde8e71c2011-08-27 22:39:09 +0100129 teq r4, r9 @ Is it already set?
130 mcrne p15, 0, r9, c1, c0, 1 @ No, so write it
131 mcr p15, 0, r10, c1, c0, 2 @ Co-processor access control
Russell Kingf6b0fa02011-02-06 15:48:39 +0000132 ldr r4, =PRRR @ PRRR
133 ldr r5, =NMRR @ NMRR
134 mcr p15, 0, r4, c10, c2, 0 @ write PRRR
135 mcr p15, 0, r5, c10, c2, 1 @ write NMRR
136 isb
Russell Kingf35235a2011-08-27 00:37:38 +0100137 dsb
Russell Kingde8e71c2011-08-27 22:39:09 +0100138 mov r0, r8 @ control register
Russell Kingf6b0fa02011-02-06 15:48:39 +0000139 b cpu_resume_mmu
140ENDPROC(cpu_v7_do_resume)
Russell Kingf6b0fa02011-02-06 15:48:39 +0000141#endif
142
Russell King5085f3f2010-10-01 15:37:05 +0100143 __CPUINIT
Catalin Marinasbbe88882007-05-08 22:27:46 +0100144
145/*
146 * __v7_setup
147 *
148 * Initialise TLB, Caches, and MMU state ready to switch the MMU
149 * on. Return in r0 the new CP15 C1 control register setting.
150 *
Catalin Marinasbbe88882007-05-08 22:27:46 +0100151 * This should be able to cover all ARMv7 cores.
152 *
153 * It is assumed that:
154 * - cache type register is implemented
155 */
Pawel Moll15eb1692011-05-20 14:39:29 +0100156__v7_ca5mp_setup:
Daniel Walker14eff182010-09-17 16:42:10 +0100157__v7_ca9mp_setup:
Will Deacon7665d9d2011-01-12 17:10:45 +0000158 mov r10, #(1 << 0) @ TLB ops broadcasting
159 b 1f
Pawel Mollb4244732011-12-09 20:00:39 +0100160__v7_ca7mp_setup:
Will Deacon7665d9d2011-01-12 17:10:45 +0000161__v7_ca15mp_setup:
162 mov r10, #0
1631:
Jon Callan73b63ef2008-11-06 13:23:09 +0000164#ifdef CONFIG_SMP
Russell Kingf00ec482010-09-04 10:47:48 +0100165 ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
166 ALT_UP(mov r0, #(1 << 6)) @ fake it for UP
Tony Thompson1b3a02eb2009-11-04 12:16:38 +0000167 tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
Will Deacon7665d9d2011-01-12 17:10:45 +0000168 orreq r0, r0, #(1 << 6) @ Enable SMP/nAMP mode
169 orreq r0, r0, r10 @ Enable CPU-specific SMP bits
170 mcreq p15, 0, r0, c1, c0, 1
Jon Callan73b63ef2008-11-06 13:23:09 +0000171#endif
Daniel Walker14eff182010-09-17 16:42:10 +0100172__v7_setup:
Catalin Marinasbbe88882007-05-08 22:27:46 +0100173 adr r12, __v7_setup_stack @ the local stack
174 stmia r12, {r0-r5, r7, r9, r11, lr}
175 bl v7_flush_dcache_all
176 ldmia r12, {r0-r5, r7, r9, r11, lr}
Russell King1946d6e2009-06-01 12:50:33 +0100177
178 mrc p15, 0, r0, c0, c0, 0 @ read main ID register
179 and r10, r0, #0xff000000 @ ARM?
180 teq r10, #0x41000000
Will Deacon9f050272010-09-14 09:51:43 +0100181 bne 3f
Russell King1946d6e2009-06-01 12:50:33 +0100182 and r5, r0, #0x00f00000 @ variant
183 and r6, r0, #0x0000000f @ revision
Will Deacon64918482010-09-14 09:50:03 +0100184 orr r6, r6, r5, lsr #20-4 @ combine variant and revision
185 ubfx r0, r0, #4, #12 @ primary part number
Russell King1946d6e2009-06-01 12:50:33 +0100186
Will Deacon64918482010-09-14 09:50:03 +0100187 /* Cortex-A8 Errata */
188 ldr r10, =0x00000c08 @ Cortex-A8 primary part number
189 teq r0, r10
190 bne 2f
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100191#ifdef CONFIG_ARM_ERRATA_430973
Russell King1946d6e2009-06-01 12:50:33 +0100192 teq r5, #0x00100000 @ only present in r1p*
193 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
194 orreq r10, r10, #(1 << 6) @ set IBE to 1
195 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100196#endif
Catalin Marinas855c5512009-04-30 17:06:15 +0100197#ifdef CONFIG_ARM_ERRATA_458693
Will Deacon64918482010-09-14 09:50:03 +0100198 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100199 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
200 orreq r10, r10, #(1 << 5) @ set L1NEON to 1
201 orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
202 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas855c5512009-04-30 17:06:15 +0100203#endif
Catalin Marinas0516e462009-04-30 17:06:20 +0100204#ifdef CONFIG_ARM_ERRATA_460075
Will Deacon64918482010-09-14 09:50:03 +0100205 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100206 mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
207 tsteq r10, #1 << 22
208 orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
209 mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
Catalin Marinas0516e462009-04-30 17:06:20 +0100210#endif
Will Deacon9f050272010-09-14 09:51:43 +0100211 b 3f
Russell King1946d6e2009-06-01 12:50:33 +0100212
Will Deacon9f050272010-09-14 09:51:43 +0100213 /* Cortex-A9 Errata */
2142: ldr r10, =0x00000c09 @ Cortex-A9 primary part number
215 teq r0, r10
216 bne 3f
217#ifdef CONFIG_ARM_ERRATA_742230
218 cmp r6, #0x22 @ only present up to r2p2
219 mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
220 orrle r10, r10, #1 << 4 @ set bit #4
221 mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
222#endif
Will Deacona672e992010-09-14 09:53:02 +0100223#ifdef CONFIG_ARM_ERRATA_742231
224 teq r6, #0x20 @ present in r2p0
225 teqne r6, #0x21 @ present in r2p1
226 teqne r6, #0x22 @ present in r2p2
227 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
228 orreq r10, r10, #1 << 12 @ set bit #12
229 orreq r10, r10, #1 << 22 @ set bit #22
230 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
231#endif
Will Deacon475d92f2010-09-28 14:02:02 +0100232#ifdef CONFIG_ARM_ERRATA_743622
Will Deaconefbc74a2012-02-24 12:12:38 +0100233 teq r5, #0x00200000 @ only present in r2p*
Will Deacon475d92f2010-09-28 14:02:02 +0100234 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
235 orreq r10, r10, #1 << 6 @ set bit #6
236 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
237#endif
Dave Martinba90c512011-12-08 13:41:06 +0100238#if defined(CONFIG_ARM_ERRATA_751472) && defined(CONFIG_SMP)
239 ALT_SMP(cmp r6, #0x30) @ present prior to r3p0
240 ALT_UP_B(1f)
Will Deacon9a27c272011-02-18 16:36:35 +0100241 mrclt p15, 0, r10, c15, c0, 1 @ read diagnostic register
242 orrlt r10, r10, #1 << 11 @ set bit #11
243 mcrlt p15, 0, r10, c15, c0, 1 @ write diagnostic register
Dave Martinba90c512011-12-08 13:41:06 +01002441:
Will Deacon9a27c272011-02-18 16:36:35 +0100245#endif
Will Deacon9f050272010-09-14 09:51:43 +0100246
2473: mov r10, #0
Catalin Marinasbbe88882007-05-08 22:27:46 +0100248 mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
Catalin Marinasbbe88882007-05-08 22:27:46 +0100249 dsb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100250#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100251 mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +0000252 v7_ttb_setup r10, r4, r8, r5 @ TTBCR, TTBRx setup
Russell Kingf6b0fa02011-02-06 15:48:39 +0000253 ldr r5, =PRRR @ PRRR
254 ldr r6, =NMRR @ NMRR
Russell King3f69c0c2008-09-15 17:23:10 +0100255 mcr p15, 0, r5, c10, c2, 0 @ write PRRR
256 mcr p15, 0, r6, c10, c2, 1 @ write NMRR
Catalin Marinasbdaaaec2009-07-24 12:35:06 +0100257#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100258 adr r5, v7_crval
259 ldmia r5, {r5, r6}
Catalin Marinas26584852009-05-30 14:00:18 +0100260#ifdef CONFIG_CPU_ENDIAN_BE8
261 orr r6, r6, #1 << 25 @ big-endian page tables
262#endif
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100263#ifdef CONFIG_SWP_EMULATE
264 orr r5, r5, #(1 << 10) @ set SW bit in "clear"
265 bic r6, r6, #(1 << 10) @ clear it in "mmuset"
266#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100267 mrc p15, 0, r0, c1, c0, 0 @ read control register
268 bic r0, r0, r5 @ clear bits them
269 orr r0, r0, r6 @ set them
Catalin Marinas347c8b72009-07-24 12:32:56 +0100270 THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
Catalin Marinasbbe88882007-05-08 22:27:46 +0100271 mov pc, lr @ return to head.S:__ret
Catalin Marinas93ed3972008-08-28 11:22:32 +0100272ENDPROC(__v7_setup)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100273
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +0000274 .align 2
Catalin Marinasbbe88882007-05-08 22:27:46 +0100275__v7_setup_stack:
276 .space 4 * 11 @ 11 registers
277
Russell King5085f3f2010-10-01 15:37:05 +0100278 __INITDATA
279
Dave Martin78a8f3c2011-06-23 17:26:19 +0100280 @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
281 define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
Catalin Marinasbbe88882007-05-08 22:27:46 +0100282
Russell King5085f3f2010-10-01 15:37:05 +0100283 .section ".rodata"
284
Dave Martin78a8f3c2011-06-23 17:26:19 +0100285 string cpu_arch_name, "armv7"
286 string cpu_elf_name, "v7"
Catalin Marinasbbe88882007-05-08 22:27:46 +0100287 .align
288
289 .section ".proc.info.init", #alloc, #execinstr
290
Pawel Molldc939cd2011-05-20 14:39:28 +0100291 /*
292 * Standard v7 proc info content
293 */
294.macro __v7_proc initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0
295 ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000296 PMD_SECT_AF | PMD_FLAGS_SMP | \mm_mmuflags)
Pawel Molldc939cd2011-05-20 14:39:28 +0100297 ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000298 PMD_SECT_AF | PMD_FLAGS_UP | \mm_mmuflags)
299 .long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | \
300 PMD_SECT_AP_READ | PMD_SECT_AF | \io_mmuflags
Pawel Molldc939cd2011-05-20 14:39:28 +0100301 W(b) \initfunc
Daniel Walker14eff182010-09-17 16:42:10 +0100302 .long cpu_arch_name
303 .long cpu_elf_name
Pawel Molldc939cd2011-05-20 14:39:28 +0100304 .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \
305 HWCAP_EDSP | HWCAP_TLS | \hwcaps
Daniel Walker14eff182010-09-17 16:42:10 +0100306 .long cpu_v7_name
307 .long v7_processor_functions
308 .long v7wbi_tlb_fns
309 .long v6_user_fns
310 .long v7_cache_fns
Pawel Molldc939cd2011-05-20 14:39:28 +0100311.endm
312
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000313#ifndef CONFIG_ARM_LPAE
Pawel Molldc939cd2011-05-20 14:39:28 +0100314 /*
Pawel Moll15eb1692011-05-20 14:39:29 +0100315 * ARM Ltd. Cortex A5 processor.
316 */
317 .type __v7_ca5mp_proc_info, #object
318__v7_ca5mp_proc_info:
319 .long 0x410fc050
320 .long 0xff0ffff0
321 __v7_proc __v7_ca5mp_setup
322 .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info
323
324 /*
Pawel Molldc939cd2011-05-20 14:39:28 +0100325 * ARM Ltd. Cortex A9 processor.
326 */
327 .type __v7_ca9mp_proc_info, #object
328__v7_ca9mp_proc_info:
329 .long 0x410fc090
330 .long 0xff0ffff0
331 __v7_proc __v7_ca9mp_setup
Daniel Walker14eff182010-09-17 16:42:10 +0100332 .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000333#endif /* CONFIG_ARM_LPAE */
Daniel Walker14eff182010-09-17 16:42:10 +0100334
Catalin Marinasbbe88882007-05-08 22:27:46 +0100335 /*
Will Deacon868dbf92012-01-20 12:01:14 +0100336 * ARM Ltd. Cortex A7 processor.
337 */
338 .type __v7_ca7mp_proc_info, #object
339__v7_ca7mp_proc_info:
340 .long 0x410fc070
341 .long 0xff0ffff0
342 __v7_proc __v7_ca7mp_setup, hwcaps = HWCAP_IDIV
343 .size __v7_ca7mp_proc_info, . - __v7_ca7mp_proc_info
344
345 /*
Will Deacon7665d9d2011-01-12 17:10:45 +0000346 * ARM Ltd. Cortex A15 processor.
347 */
348 .type __v7_ca15mp_proc_info, #object
349__v7_ca15mp_proc_info:
350 .long 0x410fc0f0
351 .long 0xff0ffff0
352 __v7_proc __v7_ca15mp_setup, hwcaps = HWCAP_IDIV
353 .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info
354
355 /*
Catalin Marinasbbe88882007-05-08 22:27:46 +0100356 * Match any ARMv7 processor core.
357 */
358 .type __v7_proc_info, #object
359__v7_proc_info:
360 .long 0x000f0000 @ Required ID value
361 .long 0x000f0000 @ Mask for ID
Pawel Molldc939cd2011-05-20 14:39:28 +0100362 __v7_proc __v7_setup
Catalin Marinasbbe88882007-05-08 22:27:46 +0100363 .size __v7_proc_info, . - __v7_proc_info