blob: 27a110110077847b65e630cd11896b2e6195f75b [file] [log] [blame]
Tejun Heoedb33662005-07-28 10:36:22 +09001/*
2 * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
3 *
4 * Copyright 2005 Tejun Heo
5 *
6 * Based on preview driver from Silicon Image.
7 *
Tejun Heoedb33662005-07-28 10:36:22 +09008 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2, or (at your option) any
11 * later version.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 */
19
20#include <linux/kernel.h>
21#include <linux/module.h>
22#include <linux/pci.h>
23#include <linux/blkdev.h>
24#include <linux/delay.h>
25#include <linux/interrupt.h>
26#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050027#include <linux/device.h>
Tejun Heoedb33662005-07-28 10:36:22 +090028#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050029#include <scsi/scsi_cmnd.h>
Tejun Heoedb33662005-07-28 10:36:22 +090030#include <linux/libata.h>
Tejun Heoedb33662005-07-28 10:36:22 +090031
32#define DRV_NAME "sata_sil24"
Tejun Heo3454dc62007-09-23 13:19:54 +090033#define DRV_VERSION "1.1"
Tejun Heoedb33662005-07-28 10:36:22 +090034
Tejun Heoedb33662005-07-28 10:36:22 +090035/*
36 * Port request block (PRB) 32 bytes
37 */
38struct sil24_prb {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040039 __le16 ctrl;
40 __le16 prot;
41 __le32 rx_cnt;
Tejun Heoedb33662005-07-28 10:36:22 +090042 u8 fis[6 * 4];
43};
44
45/*
46 * Scatter gather entry (SGE) 16 bytes
47 */
48struct sil24_sge {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040049 __le64 addr;
50 __le32 cnt;
51 __le32 flags;
Tejun Heoedb33662005-07-28 10:36:22 +090052};
53
54/*
55 * Port multiplier
56 */
57struct sil24_port_multiplier {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040058 __le32 diag;
59 __le32 sactive;
Tejun Heoedb33662005-07-28 10:36:22 +090060};
61
62enum {
Tejun Heo0d5ff562007-02-01 15:06:36 +090063 SIL24_HOST_BAR = 0,
64 SIL24_PORT_BAR = 2,
65
Tejun Heo93e26182007-11-22 18:46:57 +090066 /* sil24 fetches in chunks of 64bytes. The first block
67 * contains the PRB and two SGEs. From the second block, it's
68 * consisted of four SGEs and called SGT. Calculate the
69 * number of SGTs that fit into one page.
70 */
71 SIL24_PRB_SZ = sizeof(struct sil24_prb)
72 + 2 * sizeof(struct sil24_sge),
73 SIL24_MAX_SGT = (PAGE_SIZE - SIL24_PRB_SZ)
74 / (4 * sizeof(struct sil24_sge)),
75
76 /* This will give us one unused SGEs for ATA. This extra SGE
77 * will be used to store CDB for ATAPI devices.
78 */
79 SIL24_MAX_SGE = 4 * SIL24_MAX_SGT + 1,
80
Tejun Heoedb33662005-07-28 10:36:22 +090081 /*
82 * Global controller registers (128 bytes @ BAR0)
83 */
84 /* 32 bit regs */
85 HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
86 HOST_CTRL = 0x40,
87 HOST_IRQ_STAT = 0x44,
88 HOST_PHY_CFG = 0x48,
89 HOST_BIST_CTRL = 0x50,
90 HOST_BIST_PTRN = 0x54,
91 HOST_BIST_STAT = 0x58,
92 HOST_MEM_BIST_STAT = 0x5c,
93 HOST_FLASH_CMD = 0x70,
94 /* 8 bit regs */
95 HOST_FLASH_DATA = 0x74,
96 HOST_TRANSITION_DETECT = 0x75,
97 HOST_GPIO_CTRL = 0x76,
98 HOST_I2C_ADDR = 0x78, /* 32 bit */
99 HOST_I2C_DATA = 0x7c,
100 HOST_I2C_XFER_CNT = 0x7e,
101 HOST_I2C_CTRL = 0x7f,
102
103 /* HOST_SLOT_STAT bits */
104 HOST_SSTAT_ATTN = (1 << 31),
105
Tejun Heo7dafc3f2006-04-11 22:32:18 +0900106 /* HOST_CTRL bits */
107 HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
108 HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
109 HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
110 HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
111 HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
Tejun Heod2298dc2006-07-03 16:07:27 +0900112 HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
Tejun Heo7dafc3f2006-04-11 22:32:18 +0900113
Tejun Heoedb33662005-07-28 10:36:22 +0900114 /*
115 * Port registers
116 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
117 */
118 PORT_REGS_SIZE = 0x2000,
Tejun Heo135da342006-05-31 18:27:57 +0900119
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900120 PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
Tejun Heo135da342006-05-31 18:27:57 +0900121 PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
Tejun Heoedb33662005-07-28 10:36:22 +0900122
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900123 PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
Tejun Heoc0c55902006-10-16 08:47:18 +0900124 PORT_PMP_STATUS = 0x0000, /* port device status offset */
125 PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
126 PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
127
Tejun Heoedb33662005-07-28 10:36:22 +0900128 /* 32 bit regs */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900129 PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
130 PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
131 PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
132 PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
133 PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
Tejun Heoedb33662005-07-28 10:36:22 +0900134 PORT_ACTIVATE_UPPER_ADDR= 0x101c,
Tejun Heo83bbecc2005-08-17 13:09:18 +0900135 PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
136 PORT_CMD_ERR = 0x1024, /* command error number */
Tejun Heoedb33662005-07-28 10:36:22 +0900137 PORT_FIS_CFG = 0x1028,
138 PORT_FIFO_THRES = 0x102c,
139 /* 16 bit regs */
140 PORT_DECODE_ERR_CNT = 0x1040,
141 PORT_DECODE_ERR_THRESH = 0x1042,
142 PORT_CRC_ERR_CNT = 0x1044,
143 PORT_CRC_ERR_THRESH = 0x1046,
144 PORT_HSHK_ERR_CNT = 0x1048,
145 PORT_HSHK_ERR_THRESH = 0x104a,
146 /* 32 bit regs */
147 PORT_PHY_CFG = 0x1050,
148 PORT_SLOT_STAT = 0x1800,
149 PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
Tejun Heoc0c55902006-10-16 08:47:18 +0900150 PORT_CONTEXT = 0x1e04,
Tejun Heoedb33662005-07-28 10:36:22 +0900151 PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
152 PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
153 PORT_SCONTROL = 0x1f00,
154 PORT_SSTATUS = 0x1f04,
155 PORT_SERROR = 0x1f08,
156 PORT_SACTIVE = 0x1f0c,
157
158 /* PORT_CTRL_STAT bits */
159 PORT_CS_PORT_RST = (1 << 0), /* port reset */
160 PORT_CS_DEV_RST = (1 << 1), /* device reset */
161 PORT_CS_INIT = (1 << 2), /* port initialize */
162 PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
Tejun Heod10cb352005-11-16 16:56:49 +0900163 PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900164 PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
Tejun Heoe382eb12005-08-17 13:09:13 +0900165 PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900166 PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
Tejun Heoe382eb12005-08-17 13:09:13 +0900167 PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
Tejun Heoedb33662005-07-28 10:36:22 +0900168
169 /* PORT_IRQ_STAT/ENABLE_SET/CLR */
170 /* bits[11:0] are masked */
171 PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
172 PORT_IRQ_ERROR = (1 << 1), /* command execution error */
173 PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
174 PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
175 PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
176 PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
Tejun Heo7dafc3f2006-04-11 22:32:18 +0900177 PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
178 PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
179 PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
180 PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
181 PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
Tejun Heo3b9f1d02006-04-11 22:32:18 +0900182 PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
Tejun Heoedb33662005-07-28 10:36:22 +0900183
Tejun Heo88ce7552006-05-15 20:58:32 +0900184 DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
Tejun Heo05429252006-05-31 18:28:20 +0900185 PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
Tejun Heo854c73a2007-09-23 13:14:11 +0900186 PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
Tejun Heo88ce7552006-05-15 20:58:32 +0900187
Tejun Heoedb33662005-07-28 10:36:22 +0900188 /* bits[27:16] are unmasked (raw) */
189 PORT_IRQ_RAW_SHIFT = 16,
190 PORT_IRQ_MASKED_MASK = 0x7ff,
191 PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
192
193 /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
194 PORT_IRQ_STEER_SHIFT = 30,
195 PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
196
197 /* PORT_CMD_ERR constants */
198 PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
199 PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
200 PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
201 PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
202 PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
203 PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
204 PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
205 PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
206 PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
207 PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
208 PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
209 PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
210 PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
211 PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
212 PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
213 PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
214 PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
215 PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
216 PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
Tejun Heo64008802006-04-11 22:32:18 +0900217 PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
Tejun Heoedb33662005-07-28 10:36:22 +0900218 PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900219 PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
Tejun Heoedb33662005-07-28 10:36:22 +0900220
Tejun Heod10cb352005-11-16 16:56:49 +0900221 /* bits of PRB control field */
222 PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
223 PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
224 PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
225 PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
226 PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
227
228 /* PRB protocol field */
229 PRB_PROT_PACKET = (1 << 0),
230 PRB_PROT_TCQ = (1 << 1),
231 PRB_PROT_NCQ = (1 << 2),
232 PRB_PROT_READ = (1 << 3),
233 PRB_PROT_WRITE = (1 << 4),
234 PRB_PROT_TRANSPARENT = (1 << 5),
235
Tejun Heoedb33662005-07-28 10:36:22 +0900236 /*
237 * Other constants
238 */
239 SGE_TRM = (1 << 31), /* Last SGE in chain */
Tejun Heod10cb352005-11-16 16:56:49 +0900240 SGE_LNK = (1 << 30), /* linked list
241 Points to SGT, not SGE */
242 SGE_DRD = (1 << 29), /* discard data read (/dev/null)
243 data address ignored */
Tejun Heoedb33662005-07-28 10:36:22 +0900244
Tejun Heoaee10a02006-05-15 21:03:56 +0900245 SIL24_MAX_CMDS = 31,
246
Tejun Heoedb33662005-07-28 10:36:22 +0900247 /* board id */
248 BID_SIL3124 = 0,
249 BID_SIL3132 = 1,
Tejun Heo042c21f2005-10-09 09:35:46 -0400250 BID_SIL3131 = 2,
Tejun Heoedb33662005-07-28 10:36:22 +0900251
Tejun Heo9466d852006-04-11 22:32:18 +0900252 /* host flags */
253 SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heoaee10a02006-05-15 21:03:56 +0900254 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heo854c73a2007-09-23 13:14:11 +0900255 ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
Tejun Heo3454dc62007-09-23 13:19:54 +0900256 ATA_FLAG_AN | ATA_FLAG_PMP,
Tejun Heo37024e82006-04-11 22:32:19 +0900257 SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
Tejun Heo9466d852006-04-11 22:32:18 +0900258
Tejun Heoedb33662005-07-28 10:36:22 +0900259 IRQ_STAT_4PORTS = 0xf,
260};
261
Tejun Heo69ad1852005-11-18 14:16:45 +0900262struct sil24_ata_block {
Tejun Heoedb33662005-07-28 10:36:22 +0900263 struct sil24_prb prb;
Tejun Heo93e26182007-11-22 18:46:57 +0900264 struct sil24_sge sge[SIL24_MAX_SGE];
Tejun Heoedb33662005-07-28 10:36:22 +0900265};
266
Tejun Heo69ad1852005-11-18 14:16:45 +0900267struct sil24_atapi_block {
268 struct sil24_prb prb;
269 u8 cdb[16];
Tejun Heo93e26182007-11-22 18:46:57 +0900270 struct sil24_sge sge[SIL24_MAX_SGE];
Tejun Heo69ad1852005-11-18 14:16:45 +0900271};
272
273union sil24_cmd_block {
274 struct sil24_ata_block ata;
275 struct sil24_atapi_block atapi;
276};
277
Tejun Heo88ce7552006-05-15 20:58:32 +0900278static struct sil24_cerr_info {
279 unsigned int err_mask, action;
280 const char *desc;
281} sil24_cerr_db[] = {
Tejun Heof90f0822007-10-26 16:12:41 +0900282 [0] = { AC_ERR_DEV, 0,
Tejun Heo88ce7552006-05-15 20:58:32 +0900283 "device error" },
Tejun Heof90f0822007-10-26 16:12:41 +0900284 [PORT_CERR_DEV] = { AC_ERR_DEV, 0,
Tejun Heo88ce7552006-05-15 20:58:32 +0900285 "device error via D2H FIS" },
Tejun Heof90f0822007-10-26 16:12:41 +0900286 [PORT_CERR_SDB] = { AC_ERR_DEV, 0,
Tejun Heo88ce7552006-05-15 20:58:32 +0900287 "device error via SDB FIS" },
Tejun Heocf480622008-01-24 00:05:14 +0900288 [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900289 "error in data FIS" },
Tejun Heocf480622008-01-24 00:05:14 +0900290 [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900291 "failed to transmit command FIS" },
Tejun Heocf480622008-01-24 00:05:14 +0900292 [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900293 "protocol mismatch" },
Tejun Heocf480622008-01-24 00:05:14 +0900294 [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900295 "data directon mismatch" },
Tejun Heocf480622008-01-24 00:05:14 +0900296 [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900297 "ran out of SGEs while writing" },
Tejun Heocf480622008-01-24 00:05:14 +0900298 [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900299 "ran out of SGEs while reading" },
Tejun Heocf480622008-01-24 00:05:14 +0900300 [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900301 "invalid data directon for ATAPI CDB" },
Tejun Heocf480622008-01-24 00:05:14 +0900302 [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
Tejun Heo7293fa82008-01-13 13:49:22 +0900303 "SGT not on qword boundary" },
Tejun Heocf480622008-01-24 00:05:14 +0900304 [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900305 "PCI target abort while fetching SGT" },
Tejun Heocf480622008-01-24 00:05:14 +0900306 [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900307 "PCI master abort while fetching SGT" },
Tejun Heocf480622008-01-24 00:05:14 +0900308 [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900309 "PCI parity error while fetching SGT" },
Tejun Heocf480622008-01-24 00:05:14 +0900310 [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900311 "PRB not on qword boundary" },
Tejun Heocf480622008-01-24 00:05:14 +0900312 [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900313 "PCI target abort while fetching PRB" },
Tejun Heocf480622008-01-24 00:05:14 +0900314 [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900315 "PCI master abort while fetching PRB" },
Tejun Heocf480622008-01-24 00:05:14 +0900316 [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900317 "PCI parity error while fetching PRB" },
Tejun Heocf480622008-01-24 00:05:14 +0900318 [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900319 "undefined error while transferring data" },
Tejun Heocf480622008-01-24 00:05:14 +0900320 [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900321 "PCI target abort while transferring data" },
Tejun Heocf480622008-01-24 00:05:14 +0900322 [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900323 "PCI master abort while transferring data" },
Tejun Heocf480622008-01-24 00:05:14 +0900324 [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900325 "PCI parity error while transferring data" },
Tejun Heocf480622008-01-24 00:05:14 +0900326 [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900327 "FIS received while sending service FIS" },
328};
329
Tejun Heoedb33662005-07-28 10:36:22 +0900330/*
331 * ap->private_data
332 *
333 * The preview driver always returned 0 for status. We emulate it
334 * here from the previous interrupt.
335 */
336struct sil24_port_priv {
Tejun Heo69ad1852005-11-18 14:16:45 +0900337 union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
Tejun Heoedb33662005-07-28 10:36:22 +0900338 dma_addr_t cmd_block_dma; /* DMA base addr for them */
Tejun Heo23818032007-09-23 13:19:54 +0900339 int do_port_rst;
Tejun Heoedb33662005-07-28 10:36:22 +0900340};
341
Alancd0d3bb2007-03-02 00:56:15 +0000342static void sil24_dev_config(struct ata_device *dev);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900343static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val);
344static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
Tejun Heo3454dc62007-09-23 13:19:54 +0900345static int sil24_qc_defer(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900346static void sil24_qc_prep(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900347static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
Tejun Heo79f97da2008-04-07 22:47:20 +0900348static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc);
Tejun Heo3454dc62007-09-23 13:19:54 +0900349static void sil24_pmp_attach(struct ata_port *ap);
350static void sil24_pmp_detach(struct ata_port *ap);
Tejun Heo88ce7552006-05-15 20:58:32 +0900351static void sil24_freeze(struct ata_port *ap);
352static void sil24_thaw(struct ata_port *ap);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900353static int sil24_softreset(struct ata_link *link, unsigned int *class,
354 unsigned long deadline);
355static int sil24_hardreset(struct ata_link *link, unsigned int *class,
356 unsigned long deadline);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900357static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
358 unsigned long deadline);
Tejun Heo88ce7552006-05-15 20:58:32 +0900359static void sil24_error_handler(struct ata_port *ap);
360static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900361static int sil24_port_start(struct ata_port *ap);
Tejun Heoedb33662005-07-28 10:36:22 +0900362static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700363#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +0900364static int sil24_pci_device_resume(struct pci_dev *pdev);
Tejun Heo3454dc62007-09-23 13:19:54 +0900365static int sil24_port_resume(struct ata_port *ap);
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700366#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900367
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500368static const struct pci_device_id sil24_pci_tbl[] = {
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400369 { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
370 { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
371 { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
Jamie Clark722d67b2007-03-13 12:48:00 +0800372 { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400373 { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
374 { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
375
Tejun Heo1fcce8392005-10-09 09:31:33 -0400376 { } /* terminate list */
Tejun Heoedb33662005-07-28 10:36:22 +0900377};
378
379static struct pci_driver sil24_pci_driver = {
380 .name = DRV_NAME,
381 .id_table = sil24_pci_tbl,
382 .probe = sil24_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900383 .remove = ata_pci_remove_one,
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700384#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +0900385 .suspend = ata_pci_device_suspend,
386 .resume = sil24_pci_device_resume,
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700387#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900388};
389
Jeff Garzik193515d2005-11-07 00:59:37 -0500390static struct scsi_host_template sil24_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900391 ATA_NCQ_SHT(DRV_NAME),
Tejun Heoaee10a02006-05-15 21:03:56 +0900392 .can_queue = SIL24_MAX_CMDS,
Tejun Heo93e26182007-11-22 18:46:57 +0900393 .sg_tablesize = SIL24_MAX_SGE,
Tejun Heoedb33662005-07-28 10:36:22 +0900394 .dma_boundary = ATA_DMA_BOUNDARY,
Tejun Heoedb33662005-07-28 10:36:22 +0900395};
396
Tejun Heo029cfd62008-03-25 12:22:49 +0900397static struct ata_port_operations sil24_ops = {
398 .inherits = &sata_pmp_port_ops,
Tejun Heo69ad1852005-11-18 14:16:45 +0900399
Tejun Heo3454dc62007-09-23 13:19:54 +0900400 .qc_defer = sil24_qc_defer,
Tejun Heoedb33662005-07-28 10:36:22 +0900401 .qc_prep = sil24_qc_prep,
402 .qc_issue = sil24_qc_issue,
Tejun Heo79f97da2008-04-07 22:47:20 +0900403 .qc_fill_rtf = sil24_qc_fill_rtf,
Tejun Heoedb33662005-07-28 10:36:22 +0900404
Tejun Heo88ce7552006-05-15 20:58:32 +0900405 .freeze = sil24_freeze,
406 .thaw = sil24_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900407 .softreset = sil24_softreset,
408 .hardreset = sil24_hardreset,
Tejun Heo071f44b2008-04-07 22:47:22 +0900409 .pmp_softreset = sil24_softreset,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900410 .pmp_hardreset = sil24_pmp_hardreset,
Tejun Heo88ce7552006-05-15 20:58:32 +0900411 .error_handler = sil24_error_handler,
412 .post_internal_cmd = sil24_post_internal_cmd,
Tejun Heo029cfd62008-03-25 12:22:49 +0900413 .dev_config = sil24_dev_config,
414
415 .scr_read = sil24_scr_read,
416 .scr_write = sil24_scr_write,
417 .pmp_attach = sil24_pmp_attach,
418 .pmp_detach = sil24_pmp_detach,
Tejun Heo88ce7552006-05-15 20:58:32 +0900419
Tejun Heoedb33662005-07-28 10:36:22 +0900420 .port_start = sil24_port_start,
Tejun Heo3454dc62007-09-23 13:19:54 +0900421#ifdef CONFIG_PM
422 .port_resume = sil24_port_resume,
423#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900424};
425
Tejun Heo042c21f2005-10-09 09:35:46 -0400426/*
Jeff Garzikcca39742006-08-24 03:19:22 -0400427 * Use bits 30-31 of port_flags to encode available port numbers.
Tejun Heo042c21f2005-10-09 09:35:46 -0400428 * Current maxium is 4.
429 */
430#define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
431#define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
432
Tejun Heo4447d352007-04-17 23:44:08 +0900433static const struct ata_port_info sil24_port_info[] = {
Tejun Heoedb33662005-07-28 10:36:22 +0900434 /* sil_3124 */
435 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400436 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
Tejun Heo37024e82006-04-11 22:32:19 +0900437 SIL24_FLAG_PCIX_IRQ_WOC,
Tejun Heoedb33662005-07-28 10:36:22 +0900438 .pio_mask = 0x1f, /* pio0-4 */
439 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400440 .udma_mask = ATA_UDMA5, /* udma0-5 */
Tejun Heoedb33662005-07-28 10:36:22 +0900441 .port_ops = &sil24_ops,
442 },
Jeff Garzik2e9edbf2006-03-24 09:56:57 -0500443 /* sil_3132 */
Tejun Heoedb33662005-07-28 10:36:22 +0900444 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400445 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
Tejun Heo042c21f2005-10-09 09:35:46 -0400446 .pio_mask = 0x1f, /* pio0-4 */
447 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400448 .udma_mask = ATA_UDMA5, /* udma0-5 */
Tejun Heo042c21f2005-10-09 09:35:46 -0400449 .port_ops = &sil24_ops,
450 },
451 /* sil_3131/sil_3531 */
452 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400453 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
Tejun Heoedb33662005-07-28 10:36:22 +0900454 .pio_mask = 0x1f, /* pio0-4 */
455 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400456 .udma_mask = ATA_UDMA5, /* udma0-5 */
Tejun Heoedb33662005-07-28 10:36:22 +0900457 .port_ops = &sil24_ops,
458 },
459};
460
Tejun Heoaee10a02006-05-15 21:03:56 +0900461static int sil24_tag(int tag)
462{
463 if (unlikely(ata_tag_internal(tag)))
464 return 0;
465 return tag;
466}
467
Tejun Heo350756f2008-04-07 22:47:21 +0900468static unsigned long sil24_port_offset(struct ata_port *ap)
469{
470 return ap->port_no * PORT_REGS_SIZE;
471}
472
473static void __iomem *sil24_port_base(struct ata_port *ap)
474{
475 return ap->host->iomap[SIL24_PORT_BAR] + sil24_port_offset(ap);
476}
477
Alancd0d3bb2007-03-02 00:56:15 +0000478static void sil24_dev_config(struct ata_device *dev)
Tejun Heo69ad1852005-11-18 14:16:45 +0900479{
Tejun Heo350756f2008-04-07 22:47:21 +0900480 void __iomem *port = sil24_port_base(dev->link->ap);
Tejun Heo69ad1852005-11-18 14:16:45 +0900481
Tejun Heo6e7846e2006-02-12 23:32:58 +0900482 if (dev->cdb_len == 16)
Tejun Heo69ad1852005-11-18 14:16:45 +0900483 writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
484 else
485 writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
486}
487
Tejun Heoe59f0da2007-07-16 14:29:39 +0900488static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
Tejun Heo6a575fa2005-10-06 11:43:39 +0900489{
Tejun Heo350756f2008-04-07 22:47:21 +0900490 void __iomem *port = sil24_port_base(ap);
Tejun Heoe59f0da2007-07-16 14:29:39 +0900491 struct sil24_prb __iomem *prb;
Al Viro4b4a5ea2005-10-29 06:38:44 +0100492 u8 fis[6 * 4];
Tejun Heo6a575fa2005-10-06 11:43:39 +0900493
Tejun Heoe59f0da2007-07-16 14:29:39 +0900494 prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
495 memcpy_fromio(fis, prb->fis, sizeof(fis));
496 ata_tf_from_fis(fis, tf);
Tejun Heo6a575fa2005-10-06 11:43:39 +0900497}
498
Tejun Heoedb33662005-07-28 10:36:22 +0900499static int sil24_scr_map[] = {
500 [SCR_CONTROL] = 0,
501 [SCR_STATUS] = 1,
502 [SCR_ERROR] = 2,
503 [SCR_ACTIVE] = 3,
504};
505
Tejun Heoda3dbb12007-07-16 14:29:40 +0900506static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val)
Tejun Heoedb33662005-07-28 10:36:22 +0900507{
Tejun Heo350756f2008-04-07 22:47:21 +0900508 void __iomem *scr_addr = sil24_port_base(ap) + PORT_SCONTROL;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900509
Tejun Heoedb33662005-07-28 10:36:22 +0900510 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Al Viro4b4a5ea2005-10-29 06:38:44 +0100511 void __iomem *addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900512 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900513 *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
514 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900515 }
Tejun Heoda3dbb12007-07-16 14:29:40 +0900516 return -EINVAL;
Tejun Heoedb33662005-07-28 10:36:22 +0900517}
518
Tejun Heoda3dbb12007-07-16 14:29:40 +0900519static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
Tejun Heoedb33662005-07-28 10:36:22 +0900520{
Tejun Heo350756f2008-04-07 22:47:21 +0900521 void __iomem *scr_addr = sil24_port_base(ap) + PORT_SCONTROL;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900522
Tejun Heoedb33662005-07-28 10:36:22 +0900523 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Al Viro4b4a5ea2005-10-29 06:38:44 +0100524 void __iomem *addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900525 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
526 writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900527 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900528 }
Tejun Heoda3dbb12007-07-16 14:29:40 +0900529 return -EINVAL;
Tejun Heoedb33662005-07-28 10:36:22 +0900530}
531
Tejun Heo23818032007-09-23 13:19:54 +0900532static void sil24_config_port(struct ata_port *ap)
533{
Tejun Heo350756f2008-04-07 22:47:21 +0900534 void __iomem *port = sil24_port_base(ap);
Tejun Heo23818032007-09-23 13:19:54 +0900535
536 /* configure IRQ WoC */
537 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
538 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
539 else
540 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
541
542 /* zero error counters. */
543 writel(0x8000, port + PORT_DECODE_ERR_THRESH);
544 writel(0x8000, port + PORT_CRC_ERR_THRESH);
545 writel(0x8000, port + PORT_HSHK_ERR_THRESH);
546 writel(0x0000, port + PORT_DECODE_ERR_CNT);
547 writel(0x0000, port + PORT_CRC_ERR_CNT);
548 writel(0x0000, port + PORT_HSHK_ERR_CNT);
549
550 /* always use 64bit activation */
551 writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
552
553 /* clear port multiplier enable and resume bits */
554 writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
555}
556
Tejun Heo3454dc62007-09-23 13:19:54 +0900557static void sil24_config_pmp(struct ata_port *ap, int attached)
558{
Tejun Heo350756f2008-04-07 22:47:21 +0900559 void __iomem *port = sil24_port_base(ap);
Tejun Heo3454dc62007-09-23 13:19:54 +0900560
561 if (attached)
562 writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
563 else
564 writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
565}
566
567static void sil24_clear_pmp(struct ata_port *ap)
568{
Tejun Heo350756f2008-04-07 22:47:21 +0900569 void __iomem *port = sil24_port_base(ap);
Tejun Heo3454dc62007-09-23 13:19:54 +0900570 int i;
571
572 writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
573
574 for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
575 void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
576
577 writel(0, pmp_base + PORT_PMP_STATUS);
578 writel(0, pmp_base + PORT_PMP_QACTIVE);
579 }
580}
581
Tejun Heob5bc4212006-04-11 22:32:19 +0900582static int sil24_init_port(struct ata_port *ap)
583{
Tejun Heo350756f2008-04-07 22:47:21 +0900584 void __iomem *port = sil24_port_base(ap);
Tejun Heo23818032007-09-23 13:19:54 +0900585 struct sil24_port_priv *pp = ap->private_data;
Tejun Heob5bc4212006-04-11 22:32:19 +0900586 u32 tmp;
587
Tejun Heo3454dc62007-09-23 13:19:54 +0900588 /* clear PMP error status */
Tejun Heo071f44b2008-04-07 22:47:22 +0900589 if (sata_pmp_attached(ap))
Tejun Heo3454dc62007-09-23 13:19:54 +0900590 sil24_clear_pmp(ap);
591
Tejun Heob5bc4212006-04-11 22:32:19 +0900592 writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
593 ata_wait_register(port + PORT_CTRL_STAT,
594 PORT_CS_INIT, PORT_CS_INIT, 10, 100);
595 tmp = ata_wait_register(port + PORT_CTRL_STAT,
596 PORT_CS_RDY, 0, 10, 100);
597
Tejun Heo23818032007-09-23 13:19:54 +0900598 if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
599 pp->do_port_rst = 1;
Tejun Heocf480622008-01-24 00:05:14 +0900600 ap->link.eh_context.i.action |= ATA_EH_RESET;
Tejun Heob5bc4212006-04-11 22:32:19 +0900601 return -EIO;
Tejun Heo23818032007-09-23 13:19:54 +0900602 }
603
Tejun Heob5bc4212006-04-11 22:32:19 +0900604 return 0;
605}
606
Tejun Heo37b99cb2007-07-16 14:29:39 +0900607static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
608 const struct ata_taskfile *tf,
609 int is_cmd, u32 ctrl,
610 unsigned long timeout_msec)
Tejun Heoca451602005-11-18 14:14:01 +0900611{
Tejun Heo350756f2008-04-07 22:47:21 +0900612 void __iomem *port = sil24_port_base(ap);
Tejun Heoca451602005-11-18 14:14:01 +0900613 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo69ad1852005-11-18 14:16:45 +0900614 struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
Tejun Heoca451602005-11-18 14:14:01 +0900615 dma_addr_t paddr = pp->cmd_block_dma;
Tejun Heo37b99cb2007-07-16 14:29:39 +0900616 u32 irq_enabled, irq_mask, irq_stat;
617 int rc;
618
619 prb->ctrl = cpu_to_le16(ctrl);
620 ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
621
622 /* temporarily plug completion and error interrupts */
623 irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
624 writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
625
626 writel((u32)paddr, port + PORT_CMD_ACTIVATE);
627 writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
628
629 irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
630 irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0,
631 10, timeout_msec);
632
633 writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
634 irq_stat >>= PORT_IRQ_RAW_SHIFT;
635
636 if (irq_stat & PORT_IRQ_COMPLETE)
637 rc = 0;
638 else {
639 /* force port into known state */
640 sil24_init_port(ap);
641
642 if (irq_stat & PORT_IRQ_ERROR)
643 rc = -EIO;
644 else
645 rc = -EBUSY;
646 }
647
648 /* restore IRQ enabled */
649 writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
650
651 return rc;
652}
653
Tejun Heo071f44b2008-04-07 22:47:22 +0900654static int sil24_softreset(struct ata_link *link, unsigned int *class,
655 unsigned long deadline)
Tejun Heo37b99cb2007-07-16 14:29:39 +0900656{
Tejun Heocc0680a2007-08-06 18:36:23 +0900657 struct ata_port *ap = link->ap;
Tejun Heo071f44b2008-04-07 22:47:22 +0900658 int pmp = sata_srst_pmp(link);
Tejun Heo37b99cb2007-07-16 14:29:39 +0900659 unsigned long timeout_msec = 0;
Tejun Heoe59f0da2007-07-16 14:29:39 +0900660 struct ata_taskfile tf;
Tejun Heo643be972006-04-11 22:22:29 +0900661 const char *reason;
Tejun Heo37b99cb2007-07-16 14:29:39 +0900662 int rc;
Tejun Heoca451602005-11-18 14:14:01 +0900663
Tejun Heo07b73472006-02-10 23:58:48 +0900664 DPRINTK("ENTER\n");
665
Tejun Heo2555d6c2006-04-11 22:32:19 +0900666 /* put the port into known state */
667 if (sil24_init_port(ap)) {
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400668 reason = "port not ready";
Tejun Heo2555d6c2006-04-11 22:32:19 +0900669 goto err;
670 }
671
Tejun Heo0eaa6052006-04-11 22:32:19 +0900672 /* do SRST */
Tejun Heo37b99cb2007-07-16 14:29:39 +0900673 if (time_after(deadline, jiffies))
674 timeout_msec = jiffies_to_msecs(deadline - jiffies);
Tejun Heoca451602005-11-18 14:14:01 +0900675
Tejun Heocc0680a2007-08-06 18:36:23 +0900676 ata_tf_init(link->device, &tf); /* doesn't really matter */
Tejun Heo975530e2007-07-16 14:29:39 +0900677 rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
678 timeout_msec);
Tejun Heo37b99cb2007-07-16 14:29:39 +0900679 if (rc == -EBUSY) {
680 reason = "timeout";
681 goto err;
682 } else if (rc) {
683 reason = "SRST command error";
Tejun Heo643be972006-04-11 22:22:29 +0900684 goto err;
Tejun Heo07b73472006-02-10 23:58:48 +0900685 }
Tejun Heo10d996a2006-03-11 11:42:34 +0900686
Tejun Heoe59f0da2007-07-16 14:29:39 +0900687 sil24_read_tf(ap, 0, &tf);
688 *class = ata_dev_classify(&tf);
Tejun Heo10d996a2006-03-11 11:42:34 +0900689
Tejun Heo07b73472006-02-10 23:58:48 +0900690 DPRINTK("EXIT, class=%u\n", *class);
Tejun Heoca451602005-11-18 14:14:01 +0900691 return 0;
Tejun Heo643be972006-04-11 22:22:29 +0900692
693 err:
Tejun Heocc0680a2007-08-06 18:36:23 +0900694 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo643be972006-04-11 22:22:29 +0900695 return -EIO;
Tejun Heoca451602005-11-18 14:14:01 +0900696}
697
Tejun Heocc0680a2007-08-06 18:36:23 +0900698static int sil24_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900699 unsigned long deadline)
Tejun Heo489ff4c2006-02-10 23:58:48 +0900700{
Tejun Heocc0680a2007-08-06 18:36:23 +0900701 struct ata_port *ap = link->ap;
Tejun Heo350756f2008-04-07 22:47:21 +0900702 void __iomem *port = sil24_port_base(ap);
Tejun Heo23818032007-09-23 13:19:54 +0900703 struct sil24_port_priv *pp = ap->private_data;
704 int did_port_rst = 0;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900705 const char *reason;
Tejun Heoe8e008e2006-05-31 18:27:59 +0900706 int tout_msec, rc;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900707 u32 tmp;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900708
Tejun Heo23818032007-09-23 13:19:54 +0900709 retry:
710 /* Sometimes, DEV_RST is not enough to recover the controller.
711 * This happens often after PM DMA CS errata.
712 */
713 if (pp->do_port_rst) {
714 ata_port_printk(ap, KERN_WARNING, "controller in dubious "
715 "state, performing PORT_RST\n");
716
717 writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
718 msleep(10);
719 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
720 ata_wait_register(port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
721 10, 5000);
722
723 /* restore port configuration */
724 sil24_config_port(ap);
725 sil24_config_pmp(ap, ap->nr_pmp_links);
726
727 pp->do_port_rst = 0;
728 did_port_rst = 1;
729 }
730
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900731 /* sil24 does the right thing(tm) without any protection */
Tejun Heocc0680a2007-08-06 18:36:23 +0900732 sata_set_spd(link);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900733
734 tout_msec = 100;
Tejun Heocc0680a2007-08-06 18:36:23 +0900735 if (ata_link_online(link))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900736 tout_msec = 5000;
737
738 writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
739 tmp = ata_wait_register(port + PORT_CTRL_STAT,
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400740 PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10,
741 tout_msec);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900742
Tejun Heoe8e008e2006-05-31 18:27:59 +0900743 /* SStatus oscillates between zero and valid status after
744 * DEV_RST, debounce it.
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900745 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900746 rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
Tejun Heoe8e008e2006-05-31 18:27:59 +0900747 if (rc) {
748 reason = "PHY debouncing failed";
749 goto err;
750 }
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900751
752 if (tmp & PORT_CS_DEV_RST) {
Tejun Heocc0680a2007-08-06 18:36:23 +0900753 if (ata_link_offline(link))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900754 return 0;
755 reason = "link not ready";
756 goto err;
757 }
758
Tejun Heoe8e008e2006-05-31 18:27:59 +0900759 /* Sil24 doesn't store signature FIS after hardreset, so we
760 * can't wait for BSY to clear. Some devices take a long time
761 * to get ready and those devices will choke if we don't wait
762 * for BSY clearance here. Tell libata to perform follow-up
763 * softreset.
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900764 */
Tejun Heoe8e008e2006-05-31 18:27:59 +0900765 return -EAGAIN;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900766
767 err:
Tejun Heo23818032007-09-23 13:19:54 +0900768 if (!did_port_rst) {
769 pp->do_port_rst = 1;
770 goto retry;
771 }
772
Tejun Heocc0680a2007-08-06 18:36:23 +0900773 ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900774 return -EIO;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900775}
776
Tejun Heoedb33662005-07-28 10:36:22 +0900777static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
Tejun Heo69ad1852005-11-18 14:16:45 +0900778 struct sil24_sge *sge)
Tejun Heoedb33662005-07-28 10:36:22 +0900779{
Jeff Garzik972c26b2005-10-18 22:14:54 -0400780 struct scatterlist *sg;
Jeff Garzik3be6cbd2007-10-18 16:21:18 -0400781 struct sil24_sge *last_sge = NULL;
Tejun Heoff2aeb12007-12-05 16:43:11 +0900782 unsigned int si;
Tejun Heoedb33662005-07-28 10:36:22 +0900783
Tejun Heoff2aeb12007-12-05 16:43:11 +0900784 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Tejun Heoedb33662005-07-28 10:36:22 +0900785 sge->addr = cpu_to_le64(sg_dma_address(sg));
786 sge->cnt = cpu_to_le32(sg_dma_len(sg));
Jeff Garzik3be6cbd2007-10-18 16:21:18 -0400787 sge->flags = 0;
788
789 last_sge = sge;
Jeff Garzik972c26b2005-10-18 22:14:54 -0400790 sge++;
Tejun Heoedb33662005-07-28 10:36:22 +0900791 }
Jeff Garzik3be6cbd2007-10-18 16:21:18 -0400792
Tejun Heoff2aeb12007-12-05 16:43:11 +0900793 last_sge->flags = cpu_to_le32(SGE_TRM);
Tejun Heoedb33662005-07-28 10:36:22 +0900794}
795
Tejun Heo3454dc62007-09-23 13:19:54 +0900796static int sil24_qc_defer(struct ata_queued_cmd *qc)
797{
798 struct ata_link *link = qc->dev->link;
799 struct ata_port *ap = link->ap;
800 u8 prot = qc->tf.protocol;
Tejun Heo3454dc62007-09-23 13:19:54 +0900801
Gwendal Grignou13cc5462008-01-10 15:47:56 +0900802 /*
803 * There is a bug in the chip:
804 * Port LRAM Causes the PRB/SGT Data to be Corrupted
805 * If the host issues a read request for LRAM and SActive registers
806 * while active commands are available in the port, PRB/SGT data in
807 * the LRAM can become corrupted. This issue applies only when
808 * reading from, but not writing to, the LRAM.
809 *
810 * Therefore, reading LRAM when there is no particular error [and
811 * other commands may be outstanding] is prohibited.
812 *
813 * To avoid this bug there are two situations where a command must run
814 * exclusive of any other commands on the port:
815 *
816 * - ATAPI commands which check the sense data
817 * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF
818 * set.
819 *
820 */
Tejun Heo405e66b2007-11-27 19:28:53 +0900821 int is_excl = (ata_is_atapi(prot) ||
Gwendal Grignou13cc5462008-01-10 15:47:56 +0900822 (qc->flags & ATA_QCFLAG_RESULT_TF));
823
Tejun Heo3454dc62007-09-23 13:19:54 +0900824 if (unlikely(ap->excl_link)) {
825 if (link == ap->excl_link) {
826 if (ap->nr_active_links)
827 return ATA_DEFER_PORT;
828 qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
829 } else
830 return ATA_DEFER_PORT;
Gwendal Grignou13cc5462008-01-10 15:47:56 +0900831 } else if (unlikely(is_excl)) {
Tejun Heo3454dc62007-09-23 13:19:54 +0900832 ap->excl_link = link;
833 if (ap->nr_active_links)
834 return ATA_DEFER_PORT;
835 qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
836 }
837
838 return ata_std_qc_defer(qc);
839}
840
Tejun Heoedb33662005-07-28 10:36:22 +0900841static void sil24_qc_prep(struct ata_queued_cmd *qc)
842{
843 struct ata_port *ap = qc->ap;
844 struct sil24_port_priv *pp = ap->private_data;
Tejun Heoaee10a02006-05-15 21:03:56 +0900845 union sil24_cmd_block *cb;
Tejun Heo69ad1852005-11-18 14:16:45 +0900846 struct sil24_prb *prb;
847 struct sil24_sge *sge;
Tejun Heobad28a32006-04-11 22:32:19 +0900848 u16 ctrl = 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900849
Tejun Heoaee10a02006-05-15 21:03:56 +0900850 cb = &pp->cmd_block[sil24_tag(qc->tag)];
851
Tejun Heo405e66b2007-11-27 19:28:53 +0900852 if (!ata_is_atapi(qc->tf.protocol)) {
Tejun Heo69ad1852005-11-18 14:16:45 +0900853 prb = &cb->ata.prb;
854 sge = cb->ata.sge;
Tejun Heo405e66b2007-11-27 19:28:53 +0900855 } else {
Tejun Heo69ad1852005-11-18 14:16:45 +0900856 prb = &cb->atapi.prb;
857 sge = cb->atapi.sge;
858 memset(cb->atapi.cdb, 0, 32);
Tejun Heo6e7846e2006-02-12 23:32:58 +0900859 memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
Tejun Heo69ad1852005-11-18 14:16:45 +0900860
Tejun Heo405e66b2007-11-27 19:28:53 +0900861 if (ata_is_data(qc->tf.protocol)) {
Tejun Heo69ad1852005-11-18 14:16:45 +0900862 if (qc->tf.flags & ATA_TFLAG_WRITE)
Tejun Heobad28a32006-04-11 22:32:19 +0900863 ctrl = PRB_CTRL_PACKET_WRITE;
Tejun Heo69ad1852005-11-18 14:16:45 +0900864 else
Tejun Heobad28a32006-04-11 22:32:19 +0900865 ctrl = PRB_CTRL_PACKET_READ;
866 }
Tejun Heoedb33662005-07-28 10:36:22 +0900867 }
868
Tejun Heobad28a32006-04-11 22:32:19 +0900869 prb->ctrl = cpu_to_le16(ctrl);
Tejun Heo3454dc62007-09-23 13:19:54 +0900870 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
Tejun Heoedb33662005-07-28 10:36:22 +0900871
872 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo69ad1852005-11-18 14:16:45 +0900873 sil24_fill_sg(qc, sge);
Tejun Heoedb33662005-07-28 10:36:22 +0900874}
875
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900876static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
Tejun Heoedb33662005-07-28 10:36:22 +0900877{
878 struct ata_port *ap = qc->ap;
879 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo350756f2008-04-07 22:47:21 +0900880 void __iomem *port = sil24_port_base(ap);
Tejun Heoaee10a02006-05-15 21:03:56 +0900881 unsigned int tag = sil24_tag(qc->tag);
882 dma_addr_t paddr;
883 void __iomem *activate;
Tejun Heoedb33662005-07-28 10:36:22 +0900884
Tejun Heoaee10a02006-05-15 21:03:56 +0900885 paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
886 activate = port + PORT_CMD_ACTIVATE + tag * 8;
887
888 writel((u32)paddr, activate);
889 writel((u64)paddr >> 32, activate + 4);
Tejun Heo26ec6342006-04-11 22:32:19 +0900890
Tejun Heoedb33662005-07-28 10:36:22 +0900891 return 0;
892}
893
Tejun Heo79f97da2008-04-07 22:47:20 +0900894static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc)
895{
896 sil24_read_tf(qc->ap, qc->tag, &qc->result_tf);
897 return true;
898}
899
Tejun Heo3454dc62007-09-23 13:19:54 +0900900static void sil24_pmp_attach(struct ata_port *ap)
901{
902 sil24_config_pmp(ap, 1);
903 sil24_init_port(ap);
904}
905
906static void sil24_pmp_detach(struct ata_port *ap)
907{
908 sil24_init_port(ap);
909 sil24_config_pmp(ap, 0);
910}
911
Tejun Heo3454dc62007-09-23 13:19:54 +0900912static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
913 unsigned long deadline)
914{
915 int rc;
916
917 rc = sil24_init_port(link->ap);
918 if (rc) {
919 ata_link_printk(link, KERN_ERR,
920 "hardreset failed (port not ready)\n");
921 return rc;
922 }
923
Tejun Heo5958e302008-04-07 22:47:20 +0900924 return sata_std_hardreset(link, class, deadline);
Tejun Heo3454dc62007-09-23 13:19:54 +0900925}
926
Tejun Heo88ce7552006-05-15 20:58:32 +0900927static void sil24_freeze(struct ata_port *ap)
Tejun Heo7d1ce682005-11-18 14:09:05 +0900928{
Tejun Heo350756f2008-04-07 22:47:21 +0900929 void __iomem *port = sil24_port_base(ap);
Tejun Heo87466182005-08-17 13:08:57 +0900930
Tejun Heo88ce7552006-05-15 20:58:32 +0900931 /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
932 * PORT_IRQ_ENABLE instead.
Tejun Heoc0ab4242005-11-18 14:22:03 +0900933 */
Tejun Heo88ce7552006-05-15 20:58:32 +0900934 writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
935}
Tejun Heo87466182005-08-17 13:08:57 +0900936
Tejun Heo88ce7552006-05-15 20:58:32 +0900937static void sil24_thaw(struct ata_port *ap)
938{
Tejun Heo350756f2008-04-07 22:47:21 +0900939 void __iomem *port = sil24_port_base(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +0900940 u32 tmp;
941
942 /* clear IRQ */
943 tmp = readl(port + PORT_IRQ_STAT);
944 writel(tmp, port + PORT_IRQ_STAT);
945
946 /* turn IRQ back on */
947 writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
948}
949
950static void sil24_error_intr(struct ata_port *ap)
951{
Tejun Heo350756f2008-04-07 22:47:21 +0900952 void __iomem *port = sil24_port_base(ap);
Tejun Heoe59f0da2007-07-16 14:29:39 +0900953 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo3454dc62007-09-23 13:19:54 +0900954 struct ata_queued_cmd *qc = NULL;
955 struct ata_link *link;
956 struct ata_eh_info *ehi;
957 int abort = 0, freeze = 0;
Tejun Heo88ce7552006-05-15 20:58:32 +0900958 u32 irq_stat;
959
960 /* on error, we need to clear IRQ explicitly */
961 irq_stat = readl(port + PORT_IRQ_STAT);
962 writel(irq_stat, port + PORT_IRQ_STAT);
963
964 /* first, analyze and record host port events */
Tejun Heo3454dc62007-09-23 13:19:54 +0900965 link = &ap->link;
966 ehi = &link->eh_info;
Tejun Heo88ce7552006-05-15 20:58:32 +0900967 ata_ehi_clear_desc(ehi);
968
969 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
970
Tejun Heo854c73a2007-09-23 13:14:11 +0900971 if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
Tejun Heo854c73a2007-09-23 13:14:11 +0900972 ata_ehi_push_desc(ehi, "SDB notify");
Tejun Heo7d77b242007-09-23 13:14:13 +0900973 sata_async_notification(ap);
Tejun Heo854c73a2007-09-23 13:14:11 +0900974 }
975
Tejun Heo05429252006-05-31 18:28:20 +0900976 if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
977 ata_ehi_hotplugged(ehi);
Tejun Heob64bbc32007-07-16 14:29:39 +0900978 ata_ehi_push_desc(ehi, "%s",
979 irq_stat & PORT_IRQ_PHYRDY_CHG ?
980 "PHY RDY changed" : "device exchanged");
Tejun Heo88ce7552006-05-15 20:58:32 +0900981 freeze = 1;
Tejun Heo6a575fa2005-10-06 11:43:39 +0900982 }
983
Tejun Heo88ce7552006-05-15 20:58:32 +0900984 if (irq_stat & PORT_IRQ_UNK_FIS) {
985 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +0900986 ehi->action |= ATA_EH_RESET;
Tejun Heob64bbc32007-07-16 14:29:39 +0900987 ata_ehi_push_desc(ehi, "unknown FIS");
Tejun Heo88ce7552006-05-15 20:58:32 +0900988 freeze = 1;
Albert Leea22e2eb2005-12-05 15:38:02 +0800989 }
Tejun Heo88ce7552006-05-15 20:58:32 +0900990
991 /* deal with command error */
992 if (irq_stat & PORT_IRQ_ERROR) {
993 struct sil24_cerr_info *ci = NULL;
994 unsigned int err_mask = 0, action = 0;
Tejun Heo3454dc62007-09-23 13:19:54 +0900995 u32 context, cerr;
996 int pmp;
997
998 abort = 1;
999
1000 /* DMA Context Switch Failure in Port Multiplier Mode
1001 * errata. If we have active commands to 3 or more
1002 * devices, any error condition on active devices can
1003 * corrupt DMA context switching.
1004 */
1005 if (ap->nr_active_links >= 3) {
1006 ehi->err_mask |= AC_ERR_OTHER;
Tejun Heocf480622008-01-24 00:05:14 +09001007 ehi->action |= ATA_EH_RESET;
Tejun Heo3454dc62007-09-23 13:19:54 +09001008 ata_ehi_push_desc(ehi, "PMP DMA CS errata");
Tejun Heo23818032007-09-23 13:19:54 +09001009 pp->do_port_rst = 1;
Tejun Heo3454dc62007-09-23 13:19:54 +09001010 freeze = 1;
1011 }
1012
1013 /* find out the offending link and qc */
Tejun Heo071f44b2008-04-07 22:47:22 +09001014 if (sata_pmp_attached(ap)) {
Tejun Heo3454dc62007-09-23 13:19:54 +09001015 context = readl(port + PORT_CONTEXT);
1016 pmp = (context >> 5) & 0xf;
1017
1018 if (pmp < ap->nr_pmp_links) {
1019 link = &ap->pmp_link[pmp];
1020 ehi = &link->eh_info;
1021 qc = ata_qc_from_tag(ap, link->active_tag);
1022
1023 ata_ehi_clear_desc(ehi);
1024 ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
1025 irq_stat);
1026 } else {
1027 err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001028 action |= ATA_EH_RESET;
Tejun Heo3454dc62007-09-23 13:19:54 +09001029 freeze = 1;
1030 }
1031 } else
1032 qc = ata_qc_from_tag(ap, link->active_tag);
Tejun Heo88ce7552006-05-15 20:58:32 +09001033
1034 /* analyze CMD_ERR */
1035 cerr = readl(port + PORT_CMD_ERR);
1036 if (cerr < ARRAY_SIZE(sil24_cerr_db))
1037 ci = &sil24_cerr_db[cerr];
1038
1039 if (ci && ci->desc) {
1040 err_mask |= ci->err_mask;
1041 action |= ci->action;
Tejun Heocf480622008-01-24 00:05:14 +09001042 if (action & ATA_EH_RESET)
Tejun Heoc2e14f12008-01-13 14:04:16 +09001043 freeze = 1;
Tejun Heob64bbc32007-07-16 14:29:39 +09001044 ata_ehi_push_desc(ehi, "%s", ci->desc);
Tejun Heo88ce7552006-05-15 20:58:32 +09001045 } else {
1046 err_mask |= AC_ERR_OTHER;
Tejun Heocf480622008-01-24 00:05:14 +09001047 action |= ATA_EH_RESET;
Tejun Heoc2e14f12008-01-13 14:04:16 +09001048 freeze = 1;
Tejun Heob64bbc32007-07-16 14:29:39 +09001049 ata_ehi_push_desc(ehi, "unknown command error %d",
Tejun Heo88ce7552006-05-15 20:58:32 +09001050 cerr);
1051 }
1052
1053 /* record error info */
Tejun Heo520d06f2008-04-07 22:47:21 +09001054 if (qc)
Tejun Heo88ce7552006-05-15 20:58:32 +09001055 qc->err_mask |= err_mask;
Tejun Heo520d06f2008-04-07 22:47:21 +09001056 else
Tejun Heo88ce7552006-05-15 20:58:32 +09001057 ehi->err_mask |= err_mask;
1058
1059 ehi->action |= action;
Tejun Heo3454dc62007-09-23 13:19:54 +09001060
1061 /* if PMP, resume */
Tejun Heo071f44b2008-04-07 22:47:22 +09001062 if (sata_pmp_attached(ap))
Tejun Heo3454dc62007-09-23 13:19:54 +09001063 writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
Tejun Heo88ce7552006-05-15 20:58:32 +09001064 }
1065
1066 /* freeze or abort */
1067 if (freeze)
1068 ata_port_freeze(ap);
Tejun Heo3454dc62007-09-23 13:19:54 +09001069 else if (abort) {
1070 if (qc)
1071 ata_link_abort(qc->dev->link);
1072 else
1073 ata_port_abort(ap);
1074 }
Tejun Heo87466182005-08-17 13:08:57 +09001075}
1076
Tejun Heoedb33662005-07-28 10:36:22 +09001077static inline void sil24_host_intr(struct ata_port *ap)
1078{
Tejun Heo350756f2008-04-07 22:47:21 +09001079 void __iomem *port = sil24_port_base(ap);
Tejun Heoaee10a02006-05-15 21:03:56 +09001080 u32 slot_stat, qc_active;
1081 int rc;
Tejun Heoedb33662005-07-28 10:36:22 +09001082
Tejun Heo228f47b2007-09-23 12:37:05 +09001083 /* If PCIX_IRQ_WOC, there's an inherent race window between
1084 * clearing IRQ pending status and reading PORT_SLOT_STAT
1085 * which may cause spurious interrupts afterwards. This is
1086 * unavoidable and much better than losing interrupts which
1087 * happens if IRQ pending is cleared after reading
1088 * PORT_SLOT_STAT.
1089 */
1090 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
1091 writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
1092
Tejun Heoedb33662005-07-28 10:36:22 +09001093 slot_stat = readl(port + PORT_SLOT_STAT);
Tejun Heo37024e82006-04-11 22:32:19 +09001094
Tejun Heo88ce7552006-05-15 20:58:32 +09001095 if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
1096 sil24_error_intr(ap);
1097 return;
1098 }
Tejun Heo37024e82006-04-11 22:32:19 +09001099
Tejun Heoaee10a02006-05-15 21:03:56 +09001100 qc_active = slot_stat & ~HOST_SSTAT_ATTN;
Tejun Heo79f97da2008-04-07 22:47:20 +09001101 rc = ata_qc_complete_multiple(ap, qc_active);
Tejun Heoaee10a02006-05-15 21:03:56 +09001102 if (rc > 0)
1103 return;
1104 if (rc < 0) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001105 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heoaee10a02006-05-15 21:03:56 +09001106 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001107 ehi->action |= ATA_EH_RESET;
Tejun Heoaee10a02006-05-15 21:03:56 +09001108 ata_port_freeze(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +09001109 return;
1110 }
1111
Tejun Heo228f47b2007-09-23 12:37:05 +09001112 /* spurious interrupts are expected if PCIX_IRQ_WOC */
1113 if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
Tejun Heo88ce7552006-05-15 20:58:32 +09001114 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
Tejun Heoaee10a02006-05-15 21:03:56 +09001115 "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001116 slot_stat, ap->link.active_tag, ap->link.sactive);
Tejun Heoedb33662005-07-28 10:36:22 +09001117}
1118
David Howells7d12e782006-10-05 14:55:46 +01001119static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
Tejun Heoedb33662005-07-28 10:36:22 +09001120{
Jeff Garzikcca39742006-08-24 03:19:22 -04001121 struct ata_host *host = dev_instance;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001122 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heoedb33662005-07-28 10:36:22 +09001123 unsigned handled = 0;
1124 u32 status;
1125 int i;
1126
Tejun Heo0d5ff562007-02-01 15:06:36 +09001127 status = readl(host_base + HOST_IRQ_STAT);
Tejun Heoedb33662005-07-28 10:36:22 +09001128
Tejun Heo06460ae2005-08-17 13:08:52 +09001129 if (status == 0xffffffff) {
1130 printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
1131 "PCI fault or device removal?\n");
1132 goto out;
1133 }
1134
Tejun Heoedb33662005-07-28 10:36:22 +09001135 if (!(status & IRQ_STAT_4PORTS))
1136 goto out;
1137
Jeff Garzikcca39742006-08-24 03:19:22 -04001138 spin_lock(&host->lock);
Tejun Heoedb33662005-07-28 10:36:22 +09001139
Jeff Garzikcca39742006-08-24 03:19:22 -04001140 for (i = 0; i < host->n_ports; i++)
Tejun Heoedb33662005-07-28 10:36:22 +09001141 if (status & (1 << i)) {
Jeff Garzikcca39742006-08-24 03:19:22 -04001142 struct ata_port *ap = host->ports[i];
Tejun Heo198e0fe2006-04-02 18:51:52 +09001143 if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
Mikael Pettersson825cd6d2007-07-03 01:10:25 +02001144 sil24_host_intr(ap);
Tejun Heo3cc45712005-08-17 13:08:47 +09001145 handled++;
1146 } else
1147 printk(KERN_ERR DRV_NAME
1148 ": interrupt from disabled port %d\n", i);
Tejun Heoedb33662005-07-28 10:36:22 +09001149 }
1150
Jeff Garzikcca39742006-08-24 03:19:22 -04001151 spin_unlock(&host->lock);
Tejun Heoedb33662005-07-28 10:36:22 +09001152 out:
1153 return IRQ_RETVAL(handled);
1154}
1155
Tejun Heo88ce7552006-05-15 20:58:32 +09001156static void sil24_error_handler(struct ata_port *ap)
1157{
Tejun Heo23818032007-09-23 13:19:54 +09001158 struct sil24_port_priv *pp = ap->private_data;
1159
Tejun Heo3454dc62007-09-23 13:19:54 +09001160 if (sil24_init_port(ap))
Tejun Heo88ce7552006-05-15 20:58:32 +09001161 ata_eh_freeze_port(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +09001162
Tejun Heoa1efdab2008-03-25 12:22:50 +09001163 sata_pmp_error_handler(ap);
Tejun Heo23818032007-09-23 13:19:54 +09001164
1165 pp->do_port_rst = 0;
Tejun Heo88ce7552006-05-15 20:58:32 +09001166}
1167
1168static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
1169{
1170 struct ata_port *ap = qc->ap;
1171
Tejun Heo88ce7552006-05-15 20:58:32 +09001172 /* make DMA engine forget about the failed command */
Tejun Heo3454dc62007-09-23 13:19:54 +09001173 if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
1174 ata_eh_freeze_port(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +09001175}
1176
Tejun Heoedb33662005-07-28 10:36:22 +09001177static int sil24_port_start(struct ata_port *ap)
1178{
Jeff Garzikcca39742006-08-24 03:19:22 -04001179 struct device *dev = ap->host->dev;
Tejun Heoedb33662005-07-28 10:36:22 +09001180 struct sil24_port_priv *pp;
Tejun Heo69ad1852005-11-18 14:16:45 +09001181 union sil24_cmd_block *cb;
Tejun Heoaee10a02006-05-15 21:03:56 +09001182 size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
Tejun Heoedb33662005-07-28 10:36:22 +09001183 dma_addr_t cb_dma;
1184
Tejun Heo24dc5f32007-01-20 16:00:28 +09001185 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heoedb33662005-07-28 10:36:22 +09001186 if (!pp)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001187 return -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +09001188
Tejun Heo24dc5f32007-01-20 16:00:28 +09001189 cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001190 if (!cb)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001191 return -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +09001192 memset(cb, 0, cb_size);
1193
Tejun Heoedb33662005-07-28 10:36:22 +09001194 pp->cmd_block = cb;
1195 pp->cmd_block_dma = cb_dma;
1196
1197 ap->private_data = pp;
1198
Tejun Heo350756f2008-04-07 22:47:21 +09001199 ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
1200 ata_port_pbar_desc(ap, SIL24_PORT_BAR, sil24_port_offset(ap), "port");
1201
Tejun Heoedb33662005-07-28 10:36:22 +09001202 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +09001203}
1204
Tejun Heo4447d352007-04-17 23:44:08 +09001205static void sil24_init_controller(struct ata_host *host)
Tejun Heo2a41a612006-07-03 16:07:27 +09001206{
Tejun Heo4447d352007-04-17 23:44:08 +09001207 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heo2a41a612006-07-03 16:07:27 +09001208 u32 tmp;
1209 int i;
1210
1211 /* GPIO off */
1212 writel(0, host_base + HOST_FLASH_CMD);
1213
1214 /* clear global reset & mask interrupts during initialization */
1215 writel(0, host_base + HOST_CTRL);
1216
1217 /* init ports */
Tejun Heo4447d352007-04-17 23:44:08 +09001218 for (i = 0; i < host->n_ports; i++) {
Tejun Heo23818032007-09-23 13:19:54 +09001219 struct ata_port *ap = host->ports[i];
Tejun Heo350756f2008-04-07 22:47:21 +09001220 void __iomem *port = sil24_port_base(ap);
1221
Tejun Heo2a41a612006-07-03 16:07:27 +09001222
1223 /* Initial PHY setting */
1224 writel(0x20c, port + PORT_PHY_CFG);
1225
1226 /* Clear port RST */
1227 tmp = readl(port + PORT_CTRL_STAT);
1228 if (tmp & PORT_CS_PORT_RST) {
1229 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
1230 tmp = ata_wait_register(port + PORT_CTRL_STAT,
1231 PORT_CS_PORT_RST,
1232 PORT_CS_PORT_RST, 10, 100);
1233 if (tmp & PORT_CS_PORT_RST)
Tejun Heo4447d352007-04-17 23:44:08 +09001234 dev_printk(KERN_ERR, host->dev,
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001235 "failed to clear port RST\n");
Tejun Heo2a41a612006-07-03 16:07:27 +09001236 }
1237
Tejun Heo23818032007-09-23 13:19:54 +09001238 /* configure port */
1239 sil24_config_port(ap);
Tejun Heo2a41a612006-07-03 16:07:27 +09001240 }
1241
1242 /* Turn on interrupts */
1243 writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
1244}
1245
Tejun Heoedb33662005-07-28 10:36:22 +09001246static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1247{
Tejun Heo93e26182007-11-22 18:46:57 +09001248 extern int __MARKER__sil24_cmd_block_is_sized_wrongly;
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001249 static int printed_version;
Tejun Heo4447d352007-04-17 23:44:08 +09001250 struct ata_port_info pi = sil24_port_info[ent->driver_data];
1251 const struct ata_port_info *ppi[] = { &pi, NULL };
1252 void __iomem * const *iomap;
1253 struct ata_host *host;
Tejun Heo350756f2008-04-07 22:47:21 +09001254 int rc;
Tejun Heo37024e82006-04-11 22:32:19 +09001255 u32 tmp;
Tejun Heoedb33662005-07-28 10:36:22 +09001256
Tejun Heo93e26182007-11-22 18:46:57 +09001257 /* cause link error if sil24_cmd_block is sized wrongly */
1258 if (sizeof(union sil24_cmd_block) != PAGE_SIZE)
1259 __MARKER__sil24_cmd_block_is_sized_wrongly = 1;
1260
Tejun Heoedb33662005-07-28 10:36:22 +09001261 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001262 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Tejun Heoedb33662005-07-28 10:36:22 +09001263
Tejun Heo4447d352007-04-17 23:44:08 +09001264 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001265 rc = pcim_enable_device(pdev);
Tejun Heoedb33662005-07-28 10:36:22 +09001266 if (rc)
1267 return rc;
1268
Tejun Heo0d5ff562007-02-01 15:06:36 +09001269 rc = pcim_iomap_regions(pdev,
1270 (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
1271 DRV_NAME);
Tejun Heoedb33662005-07-28 10:36:22 +09001272 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001273 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +09001274 iomap = pcim_iomap_table(pdev);
Tejun Heoedb33662005-07-28 10:36:22 +09001275
Tejun Heo4447d352007-04-17 23:44:08 +09001276 /* apply workaround for completion IRQ loss on PCI-X errata */
1277 if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
1278 tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
1279 if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
1280 dev_printk(KERN_INFO, &pdev->dev,
1281 "Applying completion IRQ loss on PCI-X "
1282 "errata fix\n");
1283 else
1284 pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
1285 }
1286
1287 /* allocate and fill host */
1288 host = ata_host_alloc_pinfo(&pdev->dev, ppi,
1289 SIL24_FLAG2NPORTS(ppi[0]->flags));
1290 if (!host)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001291 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001292 host->iomap = iomap;
Tejun Heoedb33662005-07-28 10:36:22 +09001293
Tejun Heo4447d352007-04-17 23:44:08 +09001294 /* configure and activate the device */
Tejun Heo26ec6342006-04-11 22:32:19 +09001295 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1296 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1297 if (rc) {
1298 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1299 if (rc) {
1300 dev_printk(KERN_ERR, &pdev->dev,
1301 "64-bit DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001302 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001303 }
1304 }
1305 } else {
1306 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1307 if (rc) {
1308 dev_printk(KERN_ERR, &pdev->dev,
1309 "32-bit DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001310 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001311 }
1312 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1313 if (rc) {
1314 dev_printk(KERN_ERR, &pdev->dev,
1315 "32-bit consistent DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001316 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001317 }
Tejun Heoedb33662005-07-28 10:36:22 +09001318 }
1319
Tejun Heo4447d352007-04-17 23:44:08 +09001320 sil24_init_controller(host);
Tejun Heoedb33662005-07-28 10:36:22 +09001321
1322 pci_set_master(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +09001323 return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
1324 &sil24_sht);
Tejun Heoedb33662005-07-28 10:36:22 +09001325}
1326
Alexey Dobriyan281d4262006-08-14 22:49:30 -07001327#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +09001328static int sil24_pci_device_resume(struct pci_dev *pdev)
1329{
Jeff Garzikcca39742006-08-24 03:19:22 -04001330 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001331 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heo553c4aa2006-12-26 19:39:50 +09001332 int rc;
Tejun Heod2298dc2006-07-03 16:07:27 +09001333
Tejun Heo553c4aa2006-12-26 19:39:50 +09001334 rc = ata_pci_device_do_resume(pdev);
1335 if (rc)
1336 return rc;
Tejun Heod2298dc2006-07-03 16:07:27 +09001337
1338 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
Tejun Heo0d5ff562007-02-01 15:06:36 +09001339 writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
Tejun Heod2298dc2006-07-03 16:07:27 +09001340
Tejun Heo4447d352007-04-17 23:44:08 +09001341 sil24_init_controller(host);
Tejun Heod2298dc2006-07-03 16:07:27 +09001342
Jeff Garzikcca39742006-08-24 03:19:22 -04001343 ata_host_resume(host);
Tejun Heod2298dc2006-07-03 16:07:27 +09001344
1345 return 0;
1346}
Tejun Heo3454dc62007-09-23 13:19:54 +09001347
1348static int sil24_port_resume(struct ata_port *ap)
1349{
1350 sil24_config_pmp(ap, ap->nr_pmp_links);
1351 return 0;
1352}
Alexey Dobriyan281d4262006-08-14 22:49:30 -07001353#endif
Tejun Heod2298dc2006-07-03 16:07:27 +09001354
Tejun Heoedb33662005-07-28 10:36:22 +09001355static int __init sil24_init(void)
1356{
Pavel Roskinb7887192006-08-10 18:13:18 +09001357 return pci_register_driver(&sil24_pci_driver);
Tejun Heoedb33662005-07-28 10:36:22 +09001358}
1359
1360static void __exit sil24_exit(void)
1361{
1362 pci_unregister_driver(&sil24_pci_driver);
1363}
1364
1365MODULE_AUTHOR("Tejun Heo");
1366MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
1367MODULE_LICENSE("GPL");
1368MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
1369
1370module_init(sil24_init);
1371module_exit(sil24_exit);