blob: eea412720f33ef916217b04b7cbc1e12bdbab2e1 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
Felipe Balbi73815282015-01-27 13:48:14 -0600142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
Felipe Balbi8598bde2012-01-02 18:55:57 +0200144
145 return -ETIMEDOUT;
146}
147
John Youndca01192016-05-19 17:26:05 -0700148/**
149 * dwc3_ep_inc_trb() - Increment a TRB index.
150 * @index - Pointer to the TRB index to increment.
151 *
152 * The index should never point to the link TRB. After incrementing,
153 * if it is point to the link TRB, wrap around to the beginning. The
154 * link TRB is always at the last TRB entry.
155 */
156static void dwc3_ep_inc_trb(u8 *index)
157{
158 (*index)++;
159 if (*index == (DWC3_TRB_NUM - 1))
160 *index = 0;
161}
162
Felipe Balbief966b92016-04-05 13:09:51 +0300163static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200164{
John Youndca01192016-05-19 17:26:05 -0700165 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300166}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200167
Felipe Balbief966b92016-04-05 13:09:51 +0300168static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
169{
John Youndca01192016-05-19 17:26:05 -0700170 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200171}
172
Felipe Balbi72246da2011-08-19 18:10:58 +0300173void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
174 int status)
175{
176 struct dwc3 *dwc = dep->dwc;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530177 int i;
Felipe Balbi72246da2011-08-19 18:10:58 +0300178
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200179 if (req->started) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530180 i = 0;
181 do {
Felipe Balbief966b92016-04-05 13:09:51 +0300182 dwc3_ep_inc_deq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530183 } while(++i < req->request.num_mapped_sgs);
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200184 req->started = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300185 }
186 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200187 req->trb = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300188
189 if (req->request.status == -EINPROGRESS)
190 req->request.status = status;
191
Pratyush Anand0416e492012-08-10 13:42:16 +0530192 if (dwc->ep0_bounced && dep->number == 0)
193 dwc->ep0_bounced = false;
194 else
195 usb_gadget_unmap_request(&dwc->gadget, &req->request,
196 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300197
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500198 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300199
200 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200201 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300202 spin_lock(&dwc->lock);
Felipe Balbifc8bb912016-05-16 13:14:48 +0300203
204 if (dep->number > 1)
205 pm_runtime_put(dwc->dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300206}
207
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500208int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300209{
210 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300211 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300212 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300213 u32 reg;
214
215 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
216 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
217
218 do {
219 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
220 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300221 status = DWC3_DGCMD_STATUS(reg);
222 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300223 ret = -EINVAL;
224 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300225 }
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300226 } while (timeout--);
227
228 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300229 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300230 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300231 }
232
Felipe Balbi71f7e702016-05-23 14:16:19 +0300233 trace_dwc3_gadget_generic_cmd(cmd, param, status);
234
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300235 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300236}
237
Felipe Balbic36d8e92016-04-04 12:46:33 +0300238static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
239
Felipe Balbi2cd47182016-04-12 16:42:43 +0300240int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
241 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300242{
Felipe Balbi2cd47182016-04-12 16:42:43 +0300243 struct dwc3 *dwc = dep->dwc;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200244 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300245 u32 reg;
246
Felipe Balbi0933df12016-05-23 14:02:33 +0300247 int cmd_status = 0;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300248 int susphy = false;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300249 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300250
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300251 /*
252 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
253 * we're issuing an endpoint command, we must check if
254 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
255 *
256 * We will also set SUSPHY bit to what it was before returning as stated
257 * by the same section on Synopsys databook.
258 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300259 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
260 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
261 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
262 susphy = true;
263 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
264 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
265 }
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300266 }
267
Felipe Balbic36d8e92016-04-04 12:46:33 +0300268 if (cmd == DWC3_DEPCMD_STARTTRANSFER) {
269 int needs_wakeup;
270
271 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
272 dwc->link_state == DWC3_LINK_STATE_U2 ||
273 dwc->link_state == DWC3_LINK_STATE_U3);
274
275 if (unlikely(needs_wakeup)) {
276 ret = __dwc3_gadget_wakeup(dwc);
277 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
278 ret);
279 }
280 }
281
Felipe Balbi2eb88012016-04-12 16:53:39 +0300282 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
283 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
284 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300285
Felipe Balbi2eb88012016-04-12 16:53:39 +0300286 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd | DWC3_DEPCMD_CMDACT);
Felipe Balbi72246da2011-08-19 18:10:58 +0300287 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300288 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300289 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300290 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000291
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000292 switch (cmd_status) {
293 case 0:
294 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300295 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000296 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000297 ret = -EINVAL;
298 break;
299 case DEPEVT_TRANSFER_BUS_EXPIRY:
300 /*
301 * SW issues START TRANSFER command to
302 * isochronous ep with future frame interval. If
303 * future interval time has already passed when
304 * core receives the command, it will respond
305 * with an error status of 'Bus Expiry'.
306 *
307 * Instead of always returning -EINVAL, let's
308 * give a hint to the gadget driver that this is
309 * the case by returning -EAGAIN.
310 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000311 ret = -EAGAIN;
312 break;
313 default:
314 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
315 }
316
Felipe Balbic0ca3242016-04-04 09:11:51 +0300317 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300318 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300319 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300320
Felipe Balbif6bb2252016-05-23 13:53:34 +0300321 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300322 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300323 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300324 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300325
Felipe Balbi0933df12016-05-23 14:02:33 +0300326 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
327
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300328 if (unlikely(susphy)) {
329 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
330 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
331 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
332 }
333
Felipe Balbic0ca3242016-04-04 09:11:51 +0300334 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300335}
336
John Youn50c763f2016-05-31 17:49:56 -0700337static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
338{
339 struct dwc3 *dwc = dep->dwc;
340 struct dwc3_gadget_ep_cmd_params params;
341 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
342
343 /*
344 * As of core revision 2.60a the recommended programming model
345 * is to set the ClearPendIN bit when issuing a Clear Stall EP
346 * command for IN endpoints. This is to prevent an issue where
347 * some (non-compliant) hosts may not send ACK TPs for pending
348 * IN transfers due to a mishandled error condition. Synopsys
349 * STAR 9000614252.
350 */
351 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A))
352 cmd |= DWC3_DEPCMD_CLEARPENDIN;
353
354 memset(&params, 0, sizeof(params));
355
Felipe Balbi2cd47182016-04-12 16:42:43 +0300356 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700357}
358
Felipe Balbi72246da2011-08-19 18:10:58 +0300359static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200360 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300361{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300362 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300363
364 return dep->trb_pool_dma + offset;
365}
366
367static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
368{
369 struct dwc3 *dwc = dep->dwc;
370
371 if (dep->trb_pool)
372 return 0;
373
Felipe Balbi72246da2011-08-19 18:10:58 +0300374 dep->trb_pool = dma_alloc_coherent(dwc->dev,
375 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
376 &dep->trb_pool_dma, GFP_KERNEL);
377 if (!dep->trb_pool) {
378 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
379 dep->name);
380 return -ENOMEM;
381 }
382
383 return 0;
384}
385
386static void dwc3_free_trb_pool(struct dwc3_ep *dep)
387{
388 struct dwc3 *dwc = dep->dwc;
389
390 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
391 dep->trb_pool, dep->trb_pool_dma);
392
393 dep->trb_pool = NULL;
394 dep->trb_pool_dma = 0;
395}
396
John Younc4509602016-02-16 20:10:53 -0800397static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
398
399/**
400 * dwc3_gadget_start_config - Configure EP resources
401 * @dwc: pointer to our controller context structure
402 * @dep: endpoint that is being enabled
403 *
404 * The assignment of transfer resources cannot perfectly follow the
405 * data book due to the fact that the controller driver does not have
406 * all knowledge of the configuration in advance. It is given this
407 * information piecemeal by the composite gadget framework after every
408 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
409 * programming model in this scenario can cause errors. For two
410 * reasons:
411 *
412 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
413 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
414 * multiple interfaces.
415 *
416 * 2) The databook does not mention doing more DEPXFERCFG for new
417 * endpoint on alt setting (8.1.6).
418 *
419 * The following simplified method is used instead:
420 *
421 * All hardware endpoints can be assigned a transfer resource and this
422 * setting will stay persistent until either a core reset or
423 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
424 * do DEPXFERCFG for every hardware endpoint as well. We are
425 * guaranteed that there are as many transfer resources as endpoints.
426 *
427 * This function is called for each endpoint when it is being enabled
428 * but is triggered only when called for EP0-out, which always happens
429 * first, and which should only happen in one of the above conditions.
430 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300431static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
432{
433 struct dwc3_gadget_ep_cmd_params params;
434 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800435 int i;
436 int ret;
437
438 if (dep->number)
439 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300440
441 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800442 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbi72246da2011-08-19 18:10:58 +0300443
Felipe Balbi2cd47182016-04-12 16:42:43 +0300444 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800445 if (ret)
446 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300447
John Younc4509602016-02-16 20:10:53 -0800448 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
449 struct dwc3_ep *dep = dwc->eps[i];
450
451 if (!dep)
452 continue;
453
454 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
455 if (ret)
456 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300457 }
458
459 return 0;
460}
461
462static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200463 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300464 const struct usb_ss_ep_comp_descriptor *comp_desc,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600465 bool ignore, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300466{
467 struct dwc3_gadget_ep_cmd_params params;
468
469 memset(&params, 0x00, sizeof(params));
470
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300471 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900472 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
473
474 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800475 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300476 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300477 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900478 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300479
Felipe Balbi4b345c92012-07-16 14:08:16 +0300480 if (ignore)
481 params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM;
482
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600483 if (restore) {
484 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
485 params.param2 |= dep->saved_state;
486 }
487
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300488 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
489 | DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300490
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200491 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300492 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
493 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300494 dep->stream_capable = true;
495 }
496
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500497 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300498 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300499
500 /*
501 * We are doing 1:1 mapping for endpoints, meaning
502 * Physical Endpoints 2 maps to Logical Endpoint 2 and
503 * so on. We consider the direction bit as part of the physical
504 * endpoint number. So USB endpoint 0x81 is 0x03.
505 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300506 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300507
508 /*
509 * We must use the lower 16 TX FIFOs even though
510 * HW might have more
511 */
512 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300513 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300514
515 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300516 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300517 dep->interval = 1 << (desc->bInterval - 1);
518 }
519
Felipe Balbi2cd47182016-04-12 16:42:43 +0300520 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300521}
522
523static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
524{
525 struct dwc3_gadget_ep_cmd_params params;
526
527 memset(&params, 0x00, sizeof(params));
528
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300529 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300530
Felipe Balbi2cd47182016-04-12 16:42:43 +0300531 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
532 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300533}
534
535/**
536 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
537 * @dep: endpoint to be initialized
538 * @desc: USB Endpoint Descriptor
539 *
540 * Caller should take care of locking
541 */
542static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200543 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300544 const struct usb_ss_ep_comp_descriptor *comp_desc,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600545 bool ignore, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300546{
547 struct dwc3 *dwc = dep->dwc;
548 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300549 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300550
Felipe Balbi73815282015-01-27 13:48:14 -0600551 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
Felipe Balbiff62d6b2013-07-12 19:09:39 +0300552
Felipe Balbi72246da2011-08-19 18:10:58 +0300553 if (!(dep->flags & DWC3_EP_ENABLED)) {
554 ret = dwc3_gadget_start_config(dwc, dep);
555 if (ret)
556 return ret;
557 }
558
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600559 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore,
560 restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300561 if (ret)
562 return ret;
563
564 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200565 struct dwc3_trb *trb_st_hw;
566 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300567
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200568 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200569 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300570 dep->type = usb_endpoint_type(desc);
571 dep->flags |= DWC3_EP_ENABLED;
572
573 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
574 reg |= DWC3_DALEPENA_EP(dep->number);
575 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
576
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300577 if (usb_endpoint_xfer_control(desc))
Felipe Balbi7ab373a2016-05-23 11:27:26 +0300578 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300579
John Youn0d257442016-05-19 17:26:08 -0700580 /* Initialize the TRB ring */
581 dep->trb_dequeue = 0;
582 dep->trb_enqueue = 0;
583 memset(dep->trb_pool, 0,
584 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
585
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300586 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300587 trb_st_hw = &dep->trb_pool[0];
588
Felipe Balbif6bafc62012-02-06 11:04:53 +0200589 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200590 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
591 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
592 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
593 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300594 }
595
596 return 0;
597}
598
Paul Zimmermanb992e682012-04-27 14:17:35 +0300599static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200600static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300601{
602 struct dwc3_request *req;
Felipe Balbi69450c42016-05-30 13:37:02 +0300603 struct dwc3_trb *current_trb;
604 unsigned transfer_in_flight;
Felipe Balbi72246da2011-08-19 18:10:58 +0300605
Felipe Balbi69450c42016-05-30 13:37:02 +0300606 if (dep->number > 1)
607 current_trb = &dep->trb_pool[dep->trb_enqueue];
608 else
609 current_trb = &dwc->ep0_trb[dep->trb_enqueue];
610 transfer_in_flight = current_trb->ctrl & DWC3_TRB_CTRL_HWO;
611
612 if (transfer_in_flight && !list_empty(&dep->started_list)) {
Paul Zimmermanb992e682012-04-27 14:17:35 +0300613 dwc3_stop_active_transfer(dwc, dep->number, true);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200614
Pratyush Anand57911502012-07-06 15:19:10 +0530615 /* - giveback all requests to gadget driver */
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200616 while (!list_empty(&dep->started_list)) {
617 req = next_request(&dep->started_list);
Pratyush Anand15916332012-06-15 11:54:36 +0530618
619 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
620 }
Felipe Balbiea53b882012-02-17 12:10:04 +0200621 }
622
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200623 while (!list_empty(&dep->pending_list)) {
624 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300625
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200626 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300627 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300628}
629
630/**
631 * __dwc3_gadget_ep_disable - Disables a HW endpoint
632 * @dep: the endpoint to disable
633 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200634 * This function also removes requests which are currently processed ny the
635 * hardware and those which are not yet scheduled.
636 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300637 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300638static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
639{
640 struct dwc3 *dwc = dep->dwc;
641 u32 reg;
642
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500643 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
644
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200645 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300646
Felipe Balbi687ef982014-04-16 10:30:33 -0500647 /* make sure HW endpoint isn't stalled */
648 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500649 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500650
Felipe Balbi72246da2011-08-19 18:10:58 +0300651 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
652 reg &= ~DWC3_DALEPENA_EP(dep->number);
653 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
654
Felipe Balbi879631a2011-09-30 10:58:47 +0300655 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200656 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200657 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300658 dep->type = 0;
Felipe Balbi879631a2011-09-30 10:58:47 +0300659 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300660
661 return 0;
662}
663
664/* -------------------------------------------------------------------------- */
665
666static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
667 const struct usb_endpoint_descriptor *desc)
668{
669 return -EINVAL;
670}
671
672static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
673{
674 return -EINVAL;
675}
676
677/* -------------------------------------------------------------------------- */
678
679static int dwc3_gadget_ep_enable(struct usb_ep *ep,
680 const struct usb_endpoint_descriptor *desc)
681{
682 struct dwc3_ep *dep;
683 struct dwc3 *dwc;
684 unsigned long flags;
685 int ret;
686
687 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
688 pr_debug("dwc3: invalid parameters\n");
689 return -EINVAL;
690 }
691
692 if (!desc->wMaxPacketSize) {
693 pr_debug("dwc3: missing wMaxPacketSize\n");
694 return -EINVAL;
695 }
696
697 dep = to_dwc3_ep(ep);
698 dwc = dep->dwc;
699
Felipe Balbi95ca9612015-12-10 13:08:20 -0600700 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
701 "%s is already enabled\n",
702 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300703 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300704
Felipe Balbi72246da2011-08-19 18:10:58 +0300705 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600706 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300707 spin_unlock_irqrestore(&dwc->lock, flags);
708
709 return ret;
710}
711
712static int dwc3_gadget_ep_disable(struct usb_ep *ep)
713{
714 struct dwc3_ep *dep;
715 struct dwc3 *dwc;
716 unsigned long flags;
717 int ret;
718
719 if (!ep) {
720 pr_debug("dwc3: invalid parameters\n");
721 return -EINVAL;
722 }
723
724 dep = to_dwc3_ep(ep);
725 dwc = dep->dwc;
726
Felipe Balbi95ca9612015-12-10 13:08:20 -0600727 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
728 "%s is already disabled\n",
729 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300730 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300731
Felipe Balbi72246da2011-08-19 18:10:58 +0300732 spin_lock_irqsave(&dwc->lock, flags);
733 ret = __dwc3_gadget_ep_disable(dep);
734 spin_unlock_irqrestore(&dwc->lock, flags);
735
736 return ret;
737}
738
739static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
740 gfp_t gfp_flags)
741{
742 struct dwc3_request *req;
743 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300744
745 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900746 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300747 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300748
749 req->epnum = dep->number;
750 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300751
Felipe Balbi68d34c82016-05-30 13:34:58 +0300752 dep->allocated_requests++;
753
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500754 trace_dwc3_alloc_request(req);
755
Felipe Balbi72246da2011-08-19 18:10:58 +0300756 return &req->request;
757}
758
759static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
760 struct usb_request *request)
761{
762 struct dwc3_request *req = to_dwc3_request(request);
Felipe Balbi68d34c82016-05-30 13:34:58 +0300763 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300764
Felipe Balbi68d34c82016-05-30 13:34:58 +0300765 dep->allocated_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500766 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300767 kfree(req);
768}
769
Felipe Balbic71fc372011-11-22 11:37:34 +0200770/**
771 * dwc3_prepare_one_trb - setup one TRB from one request
772 * @dep: endpoint for which this request is prepared
773 * @req: dwc3_request pointer
774 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200775static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200776 struct dwc3_request *req, dma_addr_t dma,
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530777 unsigned length, unsigned last, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200778{
Felipe Balbif6bafc62012-02-06 11:04:53 +0200779 struct dwc3_trb *trb;
Felipe Balbic71fc372011-11-22 11:37:34 +0200780
Felipe Balbi73815282015-01-27 13:48:14 -0600781 dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s%s",
Felipe Balbieeb720f2011-11-28 12:46:59 +0200782 dep->name, req, (unsigned long long) dma,
783 length, last ? " last" : "",
784 chain ? " chain" : "");
785
Pratyush Anand915e2022013-01-14 15:59:35 +0530786
Felipe Balbi4faf7552016-04-05 13:14:31 +0300787 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbic71fc372011-11-22 11:37:34 +0200788
Felipe Balbieeb720f2011-11-28 12:46:59 +0200789 if (!req->trb) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200790 dwc3_gadget_move_started_request(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200791 req->trb = trb;
792 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbi4faf7552016-04-05 13:14:31 +0300793 req->first_trb_index = dep->trb_enqueue;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200794 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200795
Felipe Balbief966b92016-04-05 13:09:51 +0300796 dwc3_ep_inc_enq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530797
Felipe Balbif6bafc62012-02-06 11:04:53 +0200798 trb->size = DWC3_TRB_SIZE_LENGTH(length);
799 trb->bpl = lower_32_bits(dma);
800 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200801
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200802 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200803 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200804 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200805 break;
806
807 case USB_ENDPOINT_XFER_ISOC:
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530808 if (!node)
809 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
810 else
811 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbica4d44e2016-03-10 13:53:27 +0200812
813 /* always enable Interrupt on Missed ISOC */
814 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200815 break;
816
817 case USB_ENDPOINT_XFER_BULK:
818 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200819 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200820 break;
821 default:
822 /*
823 * This is only possible with faulty memory because we
824 * checked it already :)
825 */
826 BUG();
827 }
828
Felipe Balbica4d44e2016-03-10 13:53:27 +0200829 /* always enable Continue on Short Packet */
830 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600831
Felipe Balbi8e7046b2016-04-06 10:01:14 +0300832 if (!req->request.no_interrupt && !chain)
Felipe Balbica4d44e2016-03-10 13:53:27 +0200833 trb->ctrl |= DWC3_TRB_CTRL_IOC | DWC3_TRB_CTRL_ISP_IMI;
834
835 if (last)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530836 trb->ctrl |= DWC3_TRB_CTRL_LST;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200837
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530838 if (chain)
839 trb->ctrl |= DWC3_TRB_CTRL_CHN;
840
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200841 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200842 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
843
844 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500845
Felipe Balbi68d34c82016-05-30 13:34:58 +0300846 dep->queued_requests++;
847
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500848 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200849}
850
John Youn361572b2016-05-19 17:26:17 -0700851/**
852 * dwc3_ep_prev_trb() - Returns the previous TRB in the ring
853 * @dep: The endpoint with the TRB ring
854 * @index: The index of the current TRB in the ring
855 *
856 * Returns the TRB prior to the one pointed to by the index. If the
857 * index is 0, we will wrap backwards, skip the link TRB, and return
858 * the one just before that.
859 */
860static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
861{
862 if (!index)
863 index = DWC3_TRB_NUM - 2;
864 else
865 index = dep->trb_enqueue - 1;
866
867 return &dep->trb_pool[index];
868}
869
Felipe Balbic4233572016-05-12 14:08:34 +0300870static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
871{
872 struct dwc3_trb *tmp;
John Youn32db3d92016-05-19 17:26:12 -0700873 u8 trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300874
875 /*
876 * If enqueue & dequeue are equal than it is either full or empty.
877 *
878 * One way to know for sure is if the TRB right before us has HWO bit
879 * set or not. If it has, then we're definitely full and can't fit any
880 * more transfers in our ring.
881 */
882 if (dep->trb_enqueue == dep->trb_dequeue) {
John Youn361572b2016-05-19 17:26:17 -0700883 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
884 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
885 return 0;
Felipe Balbic4233572016-05-12 14:08:34 +0300886
887 return DWC3_TRB_NUM - 1;
888 }
889
John Youn32db3d92016-05-19 17:26:12 -0700890 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
John Youn3de2685f2016-05-23 11:32:45 -0700891 trbs_left &= (DWC3_TRB_NUM - 1);
John Youn32db3d92016-05-19 17:26:12 -0700892
John Youn7d0a0382016-05-19 17:26:15 -0700893 if (dep->trb_dequeue < dep->trb_enqueue)
894 trbs_left--;
895
John Youn32db3d92016-05-19 17:26:12 -0700896 return trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300897}
898
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300899static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi55a02372016-05-30 13:38:32 +0300900 struct dwc3_request *req, unsigned int trbs_left,
901 unsigned int more_coming)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300902{
903 struct usb_request *request = &req->request;
904 struct scatterlist *sg = request->sg;
905 struct scatterlist *s;
906 unsigned int last = false;
907 unsigned int length;
908 dma_addr_t dma;
909 int i;
910
911 for_each_sg(sg, s, request->num_mapped_sgs, i) {
912 unsigned chain = true;
913
914 length = sg_dma_len(s);
915 dma = sg_dma_address(s);
916
917 if (sg_is_last(s)) {
Felipe Balbi55a02372016-05-30 13:38:32 +0300918 if (usb_endpoint_xfer_int(dep->endpoint.desc) ||
919 !more_coming)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300920 last = true;
921
922 chain = false;
923 }
924
925 if (!trbs_left)
926 last = true;
927
928 if (last)
929 chain = false;
930
931 dwc3_prepare_one_trb(dep, req, dma, length,
932 last, chain, i);
933
934 if (last)
935 break;
936 }
937}
938
939static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi55a02372016-05-30 13:38:32 +0300940 struct dwc3_request *req, unsigned int trbs_left,
941 unsigned int more_coming)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300942{
943 unsigned int last = false;
944 unsigned int length;
945 dma_addr_t dma;
946
947 dma = req->request.dma;
948 length = req->request.length;
949
950 if (!trbs_left)
951 last = true;
952
953 /* Is this the last request? */
Felipe Balbi55a02372016-05-30 13:38:32 +0300954 if (usb_endpoint_xfer_int(dep->endpoint.desc) || !more_coming)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300955 last = true;
956
957 dwc3_prepare_one_trb(dep, req, dma, length,
958 last, false, 0);
959}
960
Felipe Balbi72246da2011-08-19 18:10:58 +0300961/*
962 * dwc3_prepare_trbs - setup TRBs from requests
963 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +0300964 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800965 * The function goes through the requests list and sets up TRBs for the
966 * transfers. The function returns once there are no more TRBs available or
967 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +0300968 */
Felipe Balbic4233572016-05-12 14:08:34 +0300969static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300970{
Felipe Balbi68e823e2011-11-28 12:25:01 +0200971 struct dwc3_request *req, *n;
Felipe Balbi55a02372016-05-30 13:38:32 +0300972 unsigned int more_coming;
Felipe Balbi72246da2011-08-19 18:10:58 +0300973 u32 trbs_left;
974
975 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
976
Felipe Balbic4233572016-05-12 14:08:34 +0300977 trbs_left = dwc3_calc_trbs_left(dep);
John Youn89bc8562016-05-19 17:26:10 -0700978 if (!trbs_left)
979 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300980
Felipe Balbi55a02372016-05-30 13:38:32 +0300981 more_coming = dep->allocated_requests - dep->queued_requests;
982
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200983 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300984 if (req->request.num_mapped_sgs > 0)
Felipe Balbi55a02372016-05-30 13:38:32 +0300985 dwc3_prepare_one_trb_sg(dep, req, trbs_left--,
986 more_coming);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300987 else
Felipe Balbi55a02372016-05-30 13:38:32 +0300988 dwc3_prepare_one_trb_linear(dep, req, trbs_left--,
989 more_coming);
Felipe Balbi72246da2011-08-19 18:10:58 +0300990
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300991 if (!trbs_left)
992 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300993 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300994}
995
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300996static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
Felipe Balbi72246da2011-08-19 18:10:58 +0300997{
998 struct dwc3_gadget_ep_cmd_params params;
999 struct dwc3_request *req;
1000 struct dwc3 *dwc = dep->dwc;
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001001 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +03001002 int ret;
1003 u32 cmd;
1004
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001005 starting = !(dep->flags & DWC3_EP_BUSY);
Felipe Balbi72246da2011-08-19 18:10:58 +03001006
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001007 dwc3_prepare_trbs(dep);
1008 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001009 if (!req) {
1010 dep->flags |= DWC3_EP_PENDING_REQUEST;
1011 return 0;
1012 }
1013
1014 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +03001015
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001016 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301017 params.param0 = upper_32_bits(req->trb_dma);
1018 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001019 cmd = DWC3_DEPCMD_STARTTRANSFER |
1020 DWC3_DEPCMD_PARAM(cmd_param);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301021 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001022 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1023 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301024 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001025
Felipe Balbi2cd47182016-04-12 16:42:43 +03001026 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001027 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001028 /*
1029 * FIXME we need to iterate over the list of requests
1030 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -08001031 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +03001032 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001033 usb_gadget_unmap_request(&dwc->gadget, &req->request,
1034 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +03001035 list_del(&req->list);
1036 return ret;
1037 }
1038
1039 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001040
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001041 if (starting) {
Felipe Balbi2eb88012016-04-12 16:53:39 +03001042 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbib4996a82012-06-06 12:04:13 +03001043 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001044 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001045
Felipe Balbi72246da2011-08-19 18:10:58 +03001046 return 0;
1047}
1048
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301049static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1050 struct dwc3_ep *dep, u32 cur_uf)
1051{
1052 u32 uf;
1053
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001054 if (list_empty(&dep->pending_list)) {
Felipe Balbi73815282015-01-27 13:48:14 -06001055 dwc3_trace(trace_dwc3_gadget,
1056 "ISOC ep %s run out for requests",
1057 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301058 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301059 return;
1060 }
1061
1062 /* 4 micro frames in the future */
1063 uf = cur_uf + dep->interval * 4;
1064
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001065 __dwc3_gadget_kick_transfer(dep, uf);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301066}
1067
1068static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1069 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1070{
1071 u32 cur_uf, mask;
1072
1073 mask = ~(dep->interval - 1);
1074 cur_uf = event->parameters & mask;
1075
1076 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1077}
1078
Felipe Balbi72246da2011-08-19 18:10:58 +03001079static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1080{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001081 struct dwc3 *dwc = dep->dwc;
1082 int ret;
1083
Felipe Balbibb423982015-11-16 15:31:21 -06001084 if (!dep->endpoint.desc) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001085 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001086 "trying to queue request %p to disabled %s",
Felipe Balbibb423982015-11-16 15:31:21 -06001087 &req->request, dep->endpoint.name);
1088 return -ESHUTDOWN;
1089 }
1090
1091 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1092 &req->request, req->dep->name)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001093 dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001094 &req->request, req->dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001095 return -EINVAL;
1096 }
1097
Felipe Balbifc8bb912016-05-16 13:14:48 +03001098 pm_runtime_get(dwc->dev);
1099
Felipe Balbi72246da2011-08-19 18:10:58 +03001100 req->request.actual = 0;
1101 req->request.status = -EINPROGRESS;
1102 req->direction = dep->direction;
1103 req->epnum = dep->number;
1104
Felipe Balbife84f522015-09-01 09:01:38 -05001105 trace_dwc3_ep_queue(req);
1106
Felipe Balbi72246da2011-08-19 18:10:58 +03001107 /*
1108 * We only add to our list of requests now and
1109 * start consuming the list once we get XferNotReady
1110 * IRQ.
1111 *
1112 * That way, we avoid doing anything that we don't need
1113 * to do now and defer it until the point we receive a
1114 * particular token from the Host side.
1115 *
1116 * This will also avoid Host cancelling URBs due to too
Paul Zimmerman1d046792012-02-15 18:56:56 -08001117 * many NAKs.
Felipe Balbi72246da2011-08-19 18:10:58 +03001118 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001119 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1120 dep->direction);
1121 if (ret)
1122 return ret;
1123
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001124 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001125
1126 /*
Felipe Balbi1d6a3912015-09-14 11:27:46 -05001127 * If there are no pending requests and the endpoint isn't already
1128 * busy, we will just start the request straight away.
1129 *
1130 * This will save one IRQ (XFER_NOT_READY) and possibly make it a
1131 * little bit faster.
1132 */
1133 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbi62e345a2015-11-30 15:24:29 -06001134 !usb_endpoint_xfer_int(dep->endpoint.desc) &&
Felipe Balbi1d6a3912015-09-14 11:27:46 -05001135 !(dep->flags & DWC3_EP_BUSY)) {
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001136 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbia8f32812015-09-16 10:40:07 -05001137 goto out;
Felipe Balbi1d6a3912015-09-14 11:27:46 -05001138 }
1139
1140 /*
Felipe Balbib511e5e2012-06-06 12:00:50 +03001141 * There are a few special cases:
Felipe Balbi72246da2011-08-19 18:10:58 +03001142 *
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001143 * 1. XferNotReady with empty list of requests. We need to kick the
1144 * transfer here in that situation, otherwise we will be NAKing
1145 * forever. If we get XferNotReady before gadget driver has a
1146 * chance to queue a request, we will ACK the IRQ but won't be
1147 * able to receive the data until the next request is queued.
1148 * The following code is handling exactly that.
1149 *
Felipe Balbi72246da2011-08-19 18:10:58 +03001150 */
1151 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301152 /*
1153 * If xfernotready is already elapsed and it is a case
1154 * of isoc transfer, then issue END TRANSFER, so that
1155 * you can receive xfernotready again and can have
1156 * notion of current microframe.
1157 */
1158 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001159 if (list_empty(&dep->started_list)) {
Paul Zimmermanb992e682012-04-27 14:17:35 +03001160 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301161 dep->flags = DWC3_EP_ENABLED;
1162 }
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301163 return 0;
1164 }
1165
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001166 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi89185912015-09-15 09:49:14 -05001167 if (!ret)
1168 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
1169
Felipe Balbia8f32812015-09-16 10:40:07 -05001170 goto out;
Felipe Balbia0925322012-05-22 10:24:11 +03001171 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001172
Felipe Balbib511e5e2012-06-06 12:00:50 +03001173 /*
1174 * 2. XferInProgress on Isoc EP with an active transfer. We need to
1175 * kick the transfer here after queuing a request, otherwise the
1176 * core may not see the modified TRB(s).
1177 */
1178 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Pratyush Anand79c90462012-08-07 16:54:18 +05301179 (dep->flags & DWC3_EP_BUSY) &&
1180 !(dep->flags & DWC3_EP_MISSED_ISOC)) {
Felipe Balbib4996a82012-06-06 12:04:13 +03001181 WARN_ON_ONCE(!dep->resource_index);
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001182 ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index);
Felipe Balbia8f32812015-09-16 10:40:07 -05001183 goto out;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001184 }
1185
Felipe Balbib997ada2012-07-26 13:26:50 +03001186 /*
1187 * 4. Stream Capable Bulk Endpoints. We need to start the transfer
1188 * right away, otherwise host will not know we have streams to be
1189 * handled.
1190 */
Felipe Balbia8f32812015-09-16 10:40:07 -05001191 if (dep->stream_capable)
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001192 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbib997ada2012-07-26 13:26:50 +03001193
Felipe Balbia8f32812015-09-16 10:40:07 -05001194out:
1195 if (ret && ret != -EBUSY)
Felipe Balbiec5e7952015-11-16 16:04:13 -06001196 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001197 "%s: failed to kick transfers",
Felipe Balbia8f32812015-09-16 10:40:07 -05001198 dep->name);
1199 if (ret == -EBUSY)
1200 ret = 0;
1201
1202 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001203}
1204
Felipe Balbi04c03d12015-12-02 10:06:45 -06001205static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1206 struct usb_request *request)
1207{
1208 dwc3_gadget_ep_free_request(ep, request);
1209}
1210
1211static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1212{
1213 struct dwc3_request *req;
1214 struct usb_request *request;
1215 struct usb_ep *ep = &dep->endpoint;
1216
Felipe Balbi60cfb372016-05-24 13:45:17 +03001217 dwc3_trace(trace_dwc3_gadget, "queueing ZLP");
Felipe Balbi04c03d12015-12-02 10:06:45 -06001218 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1219 if (!request)
1220 return -ENOMEM;
1221
1222 request->length = 0;
1223 request->buf = dwc->zlp_buf;
1224 request->complete = __dwc3_gadget_ep_zlp_complete;
1225
1226 req = to_dwc3_request(request);
1227
1228 return __dwc3_gadget_ep_queue(dep, req);
1229}
1230
Felipe Balbi72246da2011-08-19 18:10:58 +03001231static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1232 gfp_t gfp_flags)
1233{
1234 struct dwc3_request *req = to_dwc3_request(request);
1235 struct dwc3_ep *dep = to_dwc3_ep(ep);
1236 struct dwc3 *dwc = dep->dwc;
1237
1238 unsigned long flags;
1239
1240 int ret;
1241
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001242 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001243 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi04c03d12015-12-02 10:06:45 -06001244
1245 /*
1246 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1247 * setting request->zero, instead of doing magic, we will just queue an
1248 * extra usb_request ourselves so that it gets handled the same way as
1249 * any other request.
1250 */
John Yound92618982015-12-22 12:23:20 -08001251 if (ret == 0 && request->zero && request->length &&
1252 (request->length % ep->maxpacket == 0))
Felipe Balbi04c03d12015-12-02 10:06:45 -06001253 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1254
Felipe Balbi72246da2011-08-19 18:10:58 +03001255 spin_unlock_irqrestore(&dwc->lock, flags);
1256
1257 return ret;
1258}
1259
1260static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1261 struct usb_request *request)
1262{
1263 struct dwc3_request *req = to_dwc3_request(request);
1264 struct dwc3_request *r = NULL;
1265
1266 struct dwc3_ep *dep = to_dwc3_ep(ep);
1267 struct dwc3 *dwc = dep->dwc;
1268
1269 unsigned long flags;
1270 int ret = 0;
1271
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001272 trace_dwc3_ep_dequeue(req);
1273
Felipe Balbi72246da2011-08-19 18:10:58 +03001274 spin_lock_irqsave(&dwc->lock, flags);
1275
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001276 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001277 if (r == req)
1278 break;
1279 }
1280
1281 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001282 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001283 if (r == req)
1284 break;
1285 }
1286 if (r == req) {
1287 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001288 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301289 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001290 }
1291 dev_err(dwc->dev, "request %p was not queued to %s\n",
1292 request, ep->name);
1293 ret = -EINVAL;
1294 goto out0;
1295 }
1296
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301297out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001298 /* giveback the request */
1299 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1300
1301out0:
1302 spin_unlock_irqrestore(&dwc->lock, flags);
1303
1304 return ret;
1305}
1306
Felipe Balbi7a608552014-09-24 14:19:52 -05001307int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001308{
1309 struct dwc3_gadget_ep_cmd_params params;
1310 struct dwc3 *dwc = dep->dwc;
1311 int ret;
1312
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001313 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1314 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1315 return -EINVAL;
1316 }
1317
Felipe Balbi72246da2011-08-19 18:10:58 +03001318 memset(&params, 0x00, sizeof(params));
1319
1320 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001321 struct dwc3_trb *trb;
1322
1323 unsigned transfer_in_flight;
1324 unsigned started;
1325
1326 if (dep->number > 1)
1327 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1328 else
1329 trb = &dwc->ep0_trb[dep->trb_enqueue];
1330
1331 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1332 started = !list_empty(&dep->started_list);
1333
1334 if (!protocol && ((dep->direction && transfer_in_flight) ||
1335 (!dep->direction && started))) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001336 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi052ba52ef2016-04-05 15:05:05 +03001337 "%s: pending request, cannot halt",
Felipe Balbi7a608552014-09-24 14:19:52 -05001338 dep->name);
1339 return -EAGAIN;
1340 }
1341
Felipe Balbi2cd47182016-04-12 16:42:43 +03001342 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1343 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001344 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001345 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001346 dep->name);
1347 else
1348 dep->flags |= DWC3_EP_STALL;
1349 } else {
Felipe Balbi2cd47182016-04-12 16:42:43 +03001350
John Youn50c763f2016-05-31 17:49:56 -07001351 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001352 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001353 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001354 dep->name);
1355 else
Alan Sterna535d812013-11-01 12:05:12 -04001356 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001357 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001358
Felipe Balbi72246da2011-08-19 18:10:58 +03001359 return ret;
1360}
1361
1362static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1363{
1364 struct dwc3_ep *dep = to_dwc3_ep(ep);
1365 struct dwc3 *dwc = dep->dwc;
1366
1367 unsigned long flags;
1368
1369 int ret;
1370
1371 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001372 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001373 spin_unlock_irqrestore(&dwc->lock, flags);
1374
1375 return ret;
1376}
1377
1378static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1379{
1380 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001381 struct dwc3 *dwc = dep->dwc;
1382 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001383 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001384
Paul Zimmerman249a4562012-02-24 17:32:16 -08001385 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001386 dep->flags |= DWC3_EP_WEDGE;
1387
Pratyush Anand08f0d962012-06-25 22:40:43 +05301388 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001389 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301390 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001391 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001392 spin_unlock_irqrestore(&dwc->lock, flags);
1393
1394 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001395}
1396
1397/* -------------------------------------------------------------------------- */
1398
1399static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1400 .bLength = USB_DT_ENDPOINT_SIZE,
1401 .bDescriptorType = USB_DT_ENDPOINT,
1402 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1403};
1404
1405static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1406 .enable = dwc3_gadget_ep0_enable,
1407 .disable = dwc3_gadget_ep0_disable,
1408 .alloc_request = dwc3_gadget_ep_alloc_request,
1409 .free_request = dwc3_gadget_ep_free_request,
1410 .queue = dwc3_gadget_ep0_queue,
1411 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301412 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001413 .set_wedge = dwc3_gadget_ep_set_wedge,
1414};
1415
1416static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1417 .enable = dwc3_gadget_ep_enable,
1418 .disable = dwc3_gadget_ep_disable,
1419 .alloc_request = dwc3_gadget_ep_alloc_request,
1420 .free_request = dwc3_gadget_ep_free_request,
1421 .queue = dwc3_gadget_ep_queue,
1422 .dequeue = dwc3_gadget_ep_dequeue,
1423 .set_halt = dwc3_gadget_ep_set_halt,
1424 .set_wedge = dwc3_gadget_ep_set_wedge,
1425};
1426
1427/* -------------------------------------------------------------------------- */
1428
1429static int dwc3_gadget_get_frame(struct usb_gadget *g)
1430{
1431 struct dwc3 *dwc = gadget_to_dwc(g);
1432 u32 reg;
1433
1434 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1435 return DWC3_DSTS_SOFFN(reg);
1436}
1437
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001438static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001439{
Felipe Balbi72246da2011-08-19 18:10:58 +03001440 unsigned long timeout;
Felipe Balbi72246da2011-08-19 18:10:58 +03001441
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001442 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001443 u32 reg;
1444
Felipe Balbi72246da2011-08-19 18:10:58 +03001445 u8 link_state;
1446 u8 speed;
1447
Felipe Balbi72246da2011-08-19 18:10:58 +03001448 /*
1449 * According to the Databook Remote wakeup request should
1450 * be issued only when the device is in early suspend state.
1451 *
1452 * We can check that via USB Link State bits in DSTS register.
1453 */
1454 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1455
1456 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001457 if ((speed == DWC3_DSTS_SUPERSPEED) ||
1458 (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001459 dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed");
Felipe Balbi6b742892016-05-13 10:19:42 +03001460 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001461 }
1462
1463 link_state = DWC3_DSTS_USBLNKST(reg);
1464
1465 switch (link_state) {
1466 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1467 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1468 break;
1469 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06001470 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001471 "can't wakeup from '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001472 dwc3_gadget_link_string(link_state));
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001473 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001474 }
1475
Felipe Balbi8598bde2012-01-02 18:55:57 +02001476 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1477 if (ret < 0) {
1478 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001479 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001480 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001481
Paul Zimmerman802fde92012-04-27 13:10:52 +03001482 /* Recent versions do this automatically */
1483 if (dwc->revision < DWC3_REVISION_194A) {
1484 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001485 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001486 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1487 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1488 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001489
Paul Zimmerman1d046792012-02-15 18:56:56 -08001490 /* poll until Link State changes to ON */
Felipe Balbi72246da2011-08-19 18:10:58 +03001491 timeout = jiffies + msecs_to_jiffies(100);
1492
Paul Zimmerman1d046792012-02-15 18:56:56 -08001493 while (!time_after(jiffies, timeout)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001494 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1495
1496 /* in HS, means ON */
1497 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1498 break;
1499 }
1500
1501 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1502 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001503 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001504 }
1505
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001506 return 0;
1507}
1508
1509static int dwc3_gadget_wakeup(struct usb_gadget *g)
1510{
1511 struct dwc3 *dwc = gadget_to_dwc(g);
1512 unsigned long flags;
1513 int ret;
1514
1515 spin_lock_irqsave(&dwc->lock, flags);
1516 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001517 spin_unlock_irqrestore(&dwc->lock, flags);
1518
1519 return ret;
1520}
1521
1522static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1523 int is_selfpowered)
1524{
1525 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001526 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001527
Paul Zimmerman249a4562012-02-24 17:32:16 -08001528 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001529 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001530 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001531
1532 return 0;
1533}
1534
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001535static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001536{
1537 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001538 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001539
Felipe Balbifc8bb912016-05-16 13:14:48 +03001540 if (pm_runtime_suspended(dwc->dev))
1541 return 0;
1542
Felipe Balbi72246da2011-08-19 18:10:58 +03001543 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001544 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001545 if (dwc->revision <= DWC3_REVISION_187A) {
1546 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1547 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1548 }
1549
1550 if (dwc->revision >= DWC3_REVISION_194A)
1551 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1552 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001553
1554 if (dwc->has_hibernation)
1555 reg |= DWC3_DCTL_KEEP_CONNECT;
1556
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001557 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001558 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001559 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001560
1561 if (dwc->has_hibernation && !suspend)
1562 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1563
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001564 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001565 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001566
1567 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1568
1569 do {
1570 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1571 if (is_on) {
1572 if (!(reg & DWC3_DSTS_DEVCTRLHLT))
1573 break;
1574 } else {
1575 if (reg & DWC3_DSTS_DEVCTRLHLT)
1576 break;
1577 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001578 timeout--;
1579 if (!timeout)
Pratyush Anand6f17f742012-07-02 10:21:55 +05301580 return -ETIMEDOUT;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001581 udelay(1);
Felipe Balbi72246da2011-08-19 18:10:58 +03001582 } while (1);
1583
Felipe Balbi73815282015-01-27 13:48:14 -06001584 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
Felipe Balbi72246da2011-08-19 18:10:58 +03001585 dwc->gadget_driver
1586 ? dwc->gadget_driver->function : "no-function",
1587 is_on ? "connect" : "disconnect");
Pratyush Anand6f17f742012-07-02 10:21:55 +05301588
1589 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001590}
1591
1592static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1593{
1594 struct dwc3 *dwc = gadget_to_dwc(g);
1595 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301596 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001597
1598 is_on = !!is_on;
1599
1600 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001601 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001602 spin_unlock_irqrestore(&dwc->lock, flags);
1603
Pratyush Anand6f17f742012-07-02 10:21:55 +05301604 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001605}
1606
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001607static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1608{
1609 u32 reg;
1610
1611 /* Enable all but Start and End of Frame IRQs */
1612 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1613 DWC3_DEVTEN_EVNTOVERFLOWEN |
1614 DWC3_DEVTEN_CMDCMPLTEN |
1615 DWC3_DEVTEN_ERRTICERREN |
1616 DWC3_DEVTEN_WKUPEVTEN |
1617 DWC3_DEVTEN_ULSTCNGEN |
1618 DWC3_DEVTEN_CONNECTDONEEN |
1619 DWC3_DEVTEN_USBRSTEN |
1620 DWC3_DEVTEN_DISCONNEVTEN);
1621
1622 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1623}
1624
1625static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1626{
1627 /* mask all interrupts */
1628 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1629}
1630
1631static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001632static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001633
Felipe Balbi4e994722016-05-13 14:09:59 +03001634/**
1635 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
1636 * dwc: pointer to our context structure
1637 *
1638 * The following looks like complex but it's actually very simple. In order to
1639 * calculate the number of packets we can burst at once on OUT transfers, we're
1640 * gonna use RxFIFO size.
1641 *
1642 * To calculate RxFIFO size we need two numbers:
1643 * MDWIDTH = size, in bits, of the internal memory bus
1644 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1645 *
1646 * Given these two numbers, the formula is simple:
1647 *
1648 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1649 *
1650 * 24 bytes is for 3x SETUP packets
1651 * 16 bytes is a clock domain crossing tolerance
1652 *
1653 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1654 */
1655static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1656{
1657 u32 ram2_depth;
1658 u32 mdwidth;
1659 u32 nump;
1660 u32 reg;
1661
1662 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1663 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1664
1665 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1666 nump = min_t(u32, nump, 16);
1667
1668 /* update NumP */
1669 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1670 reg &= ~DWC3_DCFG_NUMP_MASK;
1671 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1672 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1673}
1674
Felipe Balbid7be2952016-05-04 15:49:37 +03001675static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001676{
Felipe Balbi72246da2011-08-19 18:10:58 +03001677 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001678 int ret = 0;
1679 u32 reg;
1680
Felipe Balbi72246da2011-08-19 18:10:58 +03001681 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1682 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001683
1684 /**
1685 * WORKAROUND: DWC3 revision < 2.20a have an issue
1686 * which would cause metastability state on Run/Stop
1687 * bit if we try to force the IP to USB2-only mode.
1688 *
1689 * Because of that, we cannot configure the IP to any
1690 * speed other than the SuperSpeed
1691 *
1692 * Refers to:
1693 *
1694 * STAR#9000525659: Clock Domain Crossing on DCTL in
1695 * USB 2.0 Mode
1696 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001697 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001698 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001699 } else {
1700 switch (dwc->maximum_speed) {
1701 case USB_SPEED_LOW:
John Youn2da9ad72016-05-20 16:34:26 -07001702 reg |= DWC3_DCFG_LOWSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001703 break;
1704 case USB_SPEED_FULL:
John Youn2da9ad72016-05-20 16:34:26 -07001705 reg |= DWC3_DCFG_FULLSPEED1;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001706 break;
1707 case USB_SPEED_HIGH:
John Youn2da9ad72016-05-20 16:34:26 -07001708 reg |= DWC3_DCFG_HIGHSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001709 break;
John Youn75808622016-02-05 17:09:13 -08001710 case USB_SPEED_SUPER_PLUS:
John Youn2da9ad72016-05-20 16:34:26 -07001711 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
John Youn75808622016-02-05 17:09:13 -08001712 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001713 default:
John Youn77966eb2016-02-19 17:31:01 -08001714 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1715 dwc->maximum_speed);
1716 /* fall through */
1717 case USB_SPEED_SUPER:
1718 reg |= DWC3_DCFG_SUPERSPEED;
1719 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001720 }
1721 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001722 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1723
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001724 /*
1725 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1726 * field instead of letting dwc3 itself calculate that automatically.
1727 *
1728 * This way, we maximize the chances that we'll be able to get several
1729 * bursts of data without going through any sort of endpoint throttling.
1730 */
1731 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1732 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1733 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1734
Felipe Balbi4e994722016-05-13 14:09:59 +03001735 dwc3_gadget_setup_nump(dwc);
1736
Felipe Balbi72246da2011-08-19 18:10:58 +03001737 /* Start with SuperSpeed Default */
1738 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1739
1740 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001741 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1742 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001743 if (ret) {
1744 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001745 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001746 }
1747
1748 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001749 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1750 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001751 if (ret) {
1752 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001753 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001754 }
1755
1756 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001757 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001758 dwc3_ep0_out_start(dwc);
1759
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001760 dwc3_gadget_enable_irq(dwc);
1761
Felipe Balbid7be2952016-05-04 15:49:37 +03001762 return 0;
1763
1764err1:
1765 __dwc3_gadget_ep_disable(dwc->eps[0]);
1766
1767err0:
1768 return ret;
1769}
1770
1771static int dwc3_gadget_start(struct usb_gadget *g,
1772 struct usb_gadget_driver *driver)
1773{
1774 struct dwc3 *dwc = gadget_to_dwc(g);
1775 unsigned long flags;
1776 int ret = 0;
1777 int irq;
1778
1779 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1780 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1781 IRQF_SHARED, "dwc3", dwc->ev_buf);
1782 if (ret) {
1783 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1784 irq, ret);
1785 goto err0;
1786 }
Felipe Balbi3f308d12016-05-16 14:17:06 +03001787 dwc->irq_gadget = irq;
Felipe Balbid7be2952016-05-04 15:49:37 +03001788
1789 spin_lock_irqsave(&dwc->lock, flags);
1790 if (dwc->gadget_driver) {
1791 dev_err(dwc->dev, "%s is already bound to %s\n",
1792 dwc->gadget.name,
1793 dwc->gadget_driver->driver.name);
1794 ret = -EBUSY;
1795 goto err1;
1796 }
1797
1798 dwc->gadget_driver = driver;
1799
Felipe Balbifc8bb912016-05-16 13:14:48 +03001800 if (pm_runtime_active(dwc->dev))
1801 __dwc3_gadget_start(dwc);
1802
Felipe Balbi72246da2011-08-19 18:10:58 +03001803 spin_unlock_irqrestore(&dwc->lock, flags);
1804
1805 return 0;
1806
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001807err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001808 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001809 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001810
1811err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001812 return ret;
1813}
1814
Felipe Balbid7be2952016-05-04 15:49:37 +03001815static void __dwc3_gadget_stop(struct dwc3 *dwc)
1816{
1817 dwc3_gadget_disable_irq(dwc);
1818 __dwc3_gadget_ep_disable(dwc->eps[0]);
1819 __dwc3_gadget_ep_disable(dwc->eps[1]);
1820}
1821
Felipe Balbi22835b82014-10-17 12:05:12 -05001822static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03001823{
1824 struct dwc3 *dwc = gadget_to_dwc(g);
1825 unsigned long flags;
1826
1827 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001828 __dwc3_gadget_stop(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001829 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001830 spin_unlock_irqrestore(&dwc->lock, flags);
1831
Felipe Balbi3f308d12016-05-16 14:17:06 +03001832 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001833
Felipe Balbi72246da2011-08-19 18:10:58 +03001834 return 0;
1835}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001836
Felipe Balbi72246da2011-08-19 18:10:58 +03001837static const struct usb_gadget_ops dwc3_gadget_ops = {
1838 .get_frame = dwc3_gadget_get_frame,
1839 .wakeup = dwc3_gadget_wakeup,
1840 .set_selfpowered = dwc3_gadget_set_selfpowered,
1841 .pullup = dwc3_gadget_pullup,
1842 .udc_start = dwc3_gadget_start,
1843 .udc_stop = dwc3_gadget_stop,
1844};
1845
1846/* -------------------------------------------------------------------------- */
1847
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001848static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1849 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001850{
1851 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001852 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001853
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001854 for (i = 0; i < num; i++) {
John Yound07fa662016-05-23 11:32:43 -07001855 u8 epnum = (i << 1) | (direction ? 1 : 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03001856
Felipe Balbi72246da2011-08-19 18:10:58 +03001857 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001858 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001859 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03001860
1861 dep->dwc = dwc;
1862 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001863 dep->direction = !!direction;
Felipe Balbi2eb88012016-04-12 16:53:39 +03001864 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
Felipe Balbi72246da2011-08-19 18:10:58 +03001865 dwc->eps[epnum] = dep;
1866
1867 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1868 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001869
Felipe Balbi72246da2011-08-19 18:10:58 +03001870 dep->endpoint.name = dep->name;
Felipe Balbi74674cb2016-04-13 16:44:39 +03001871 spin_lock_init(&dep->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001872
Felipe Balbi73815282015-01-27 13:48:14 -06001873 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
Felipe Balbi653df352013-07-12 19:11:57 +03001874
Felipe Balbi72246da2011-08-19 18:10:58 +03001875 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001876 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301877 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001878 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1879 if (!epnum)
1880 dwc->gadget.ep0 = &dep->endpoint;
1881 } else {
1882 int ret;
1883
Robert Baldygae117e742013-12-13 12:23:38 +01001884 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001885 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001886 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1887 list_add_tail(&dep->endpoint.ep_list,
1888 &dwc->gadget.ep_list);
1889
1890 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001891 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001892 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001893 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001894
Robert Baldygaa474d3b2015-07-31 16:00:19 +02001895 if (epnum == 0 || epnum == 1) {
1896 dep->endpoint.caps.type_control = true;
1897 } else {
1898 dep->endpoint.caps.type_iso = true;
1899 dep->endpoint.caps.type_bulk = true;
1900 dep->endpoint.caps.type_int = true;
1901 }
1902
1903 dep->endpoint.caps.dir_in = !!direction;
1904 dep->endpoint.caps.dir_out = !direction;
1905
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001906 INIT_LIST_HEAD(&dep->pending_list);
1907 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001908 }
1909
1910 return 0;
1911}
1912
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001913static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1914{
1915 int ret;
1916
1917 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1918
1919 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1920 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001921 dwc3_trace(trace_dwc3_gadget,
1922 "failed to allocate OUT endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001923 return ret;
1924 }
1925
1926 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1927 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001928 dwc3_trace(trace_dwc3_gadget,
1929 "failed to allocate IN endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001930 return ret;
1931 }
1932
1933 return 0;
1934}
1935
Felipe Balbi72246da2011-08-19 18:10:58 +03001936static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1937{
1938 struct dwc3_ep *dep;
1939 u8 epnum;
1940
1941 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1942 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001943 if (!dep)
1944 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301945 /*
1946 * Physical endpoints 0 and 1 are special; they form the
1947 * bi-directional USB endpoint 0.
1948 *
1949 * For those two physical endpoints, we don't allocate a TRB
1950 * pool nor do we add them the endpoints list. Due to that, we
1951 * shouldn't do these two operations otherwise we would end up
1952 * with all sorts of bugs when removing dwc3.ko.
1953 */
1954 if (epnum != 0 && epnum != 1) {
1955 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001956 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301957 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001958
1959 kfree(dep);
1960 }
1961}
1962
Felipe Balbi72246da2011-08-19 18:10:58 +03001963/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02001964
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301965static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1966 struct dwc3_request *req, struct dwc3_trb *trb,
1967 const struct dwc3_event_depevt *event, int status)
1968{
1969 unsigned int count;
1970 unsigned int s_pkt = 0;
1971 unsigned int trb_status;
1972
Felipe Balbi68d34c82016-05-30 13:34:58 +03001973 dep->queued_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001974 trace_dwc3_complete_trb(dep, trb);
1975
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301976 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
1977 /*
1978 * We continue despite the error. There is not much we
1979 * can do. If we don't clean it up we loop forever. If
1980 * we skip the TRB then it gets overwritten after a
1981 * while since we use them in a ring buffer. A BUG()
1982 * would help. Lets hope that if this occurs, someone
1983 * fixes the root cause instead of looking away :)
1984 */
1985 dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
1986 dep->name, trb);
1987 count = trb->size & DWC3_TRB_SIZE_MASK;
1988
1989 if (dep->direction) {
1990 if (count) {
1991 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1992 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001993 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001994 "%s: incomplete IN transfer",
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301995 dep->name);
1996 /*
1997 * If missed isoc occurred and there is
1998 * no request queued then issue END
1999 * TRANSFER, so that core generates
2000 * next xfernotready and we will issue
2001 * a fresh START TRANSFER.
2002 * If there are still queued request
2003 * then wait, do not issue either END
2004 * or UPDATE TRANSFER, just attach next
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002005 * request in pending_list during
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302006 * giveback.If any future queued request
2007 * is successfully transferred then we
2008 * will issue UPDATE TRANSFER for all
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002009 * request in the pending_list.
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302010 */
2011 dep->flags |= DWC3_EP_MISSED_ISOC;
2012 } else {
2013 dev_err(dwc->dev, "incomplete IN transfer %s\n",
2014 dep->name);
2015 status = -ECONNRESET;
2016 }
2017 } else {
2018 dep->flags &= ~DWC3_EP_MISSED_ISOC;
2019 }
2020 } else {
2021 if (count && (event->status & DEPEVT_STATUS_SHORT))
2022 s_pkt = 1;
2023 }
2024
2025 /*
2026 * We assume here we will always receive the entire data block
2027 * which we should receive. Meaning, if we program RX to
2028 * receive 4K but we receive only 2K, we assume that's all we
2029 * should receive and we simply bounce the request back to the
2030 * gadget driver for further processing.
2031 */
2032 req->request.actual += req->request.length - count;
2033 if (s_pkt)
2034 return 1;
2035 if ((event->status & DEPEVT_STATUS_LST) &&
2036 (trb->ctrl & (DWC3_TRB_CTRL_LST |
2037 DWC3_TRB_CTRL_HWO)))
2038 return 1;
2039 if ((event->status & DEPEVT_STATUS_IOC) &&
2040 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2041 return 1;
2042 return 0;
2043}
2044
Felipe Balbi72246da2011-08-19 18:10:58 +03002045static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
2046 const struct dwc3_event_depevt *event, int status)
2047{
2048 struct dwc3_request *req;
Felipe Balbif6bafc62012-02-06 11:04:53 +02002049 struct dwc3_trb *trb;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302050 unsigned int slot;
2051 unsigned int i;
2052 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002053
2054 do {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002055 req = next_request(&dep->started_list);
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06002056 if (WARN_ON_ONCE(!req))
Ville Syrjäläd115d702015-08-31 19:48:28 +03002057 return 1;
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06002058
Ville Syrjäläd115d702015-08-31 19:48:28 +03002059 i = 0;
2060 do {
Felipe Balbi53fd8812016-04-04 15:33:41 +03002061 slot = req->first_trb_index + i;
Felipe Balbi36b68aa2016-04-05 13:24:36 +03002062 if (slot == DWC3_TRB_NUM - 1)
Ville Syrjäläd115d702015-08-31 19:48:28 +03002063 slot++;
2064 slot %= DWC3_TRB_NUM;
2065 trb = &dep->trb_pool[slot];
Felipe Balbi72246da2011-08-19 18:10:58 +03002066
Ville Syrjäläd115d702015-08-31 19:48:28 +03002067 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
2068 event, status);
2069 if (ret)
2070 break;
2071 } while (++i < req->request.num_mapped_sgs);
2072
2073 dwc3_gadget_giveback(dep, req, status);
2074
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302075 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03002076 break;
Ville Syrjäläd115d702015-08-31 19:48:28 +03002077 } while (1);
Felipe Balbi72246da2011-08-19 18:10:58 +03002078
Felipe Balbi4cb42212016-05-18 12:37:21 +03002079 /*
2080 * Our endpoint might get disabled by another thread during
2081 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2082 * early on so DWC3_EP_BUSY flag gets cleared
2083 */
2084 if (!dep->endpoint.desc)
2085 return 1;
2086
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302087 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002088 list_empty(&dep->started_list)) {
2089 if (list_empty(&dep->pending_list)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302090 /*
2091 * If there is no entry in request list then do
2092 * not issue END TRANSFER now. Just set PENDING
2093 * flag, so that END TRANSFER is issued when an
2094 * entry is added into request list.
2095 */
2096 dep->flags = DWC3_EP_PENDING_REQUEST;
2097 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03002098 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302099 dep->flags = DWC3_EP_ENABLED;
2100 }
Pratyush Anand7efea862013-01-14 15:59:32 +05302101 return 1;
2102 }
2103
Konrad Leszczynski9cad39f2016-02-08 16:13:12 +01002104 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
2105 if ((event->status & DEPEVT_STATUS_IOC) &&
2106 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2107 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03002108 return 1;
2109}
2110
2111static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09002112 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002113{
2114 unsigned status = 0;
2115 int clean_busy;
Felipe Balbie18b7972015-05-29 10:06:38 -05002116 u32 is_xfer_complete;
2117
2118 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
Felipe Balbi72246da2011-08-19 18:10:58 +03002119
2120 if (event->status & DEPEVT_STATUS_BUSERR)
2121 status = -ECONNRESET;
2122
Paul Zimmerman1d046792012-02-15 18:56:56 -08002123 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Felipe Balbi4cb42212016-05-18 12:37:21 +03002124 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
Felipe Balbie18b7972015-05-29 10:06:38 -05002125 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
Felipe Balbi72246da2011-08-19 18:10:58 +03002126 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03002127
2128 /*
2129 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2130 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2131 */
2132 if (dwc->revision < DWC3_REVISION_183A) {
2133 u32 reg;
2134 int i;
2135
2136 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002137 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002138
2139 if (!(dep->flags & DWC3_EP_ENABLED))
2140 continue;
2141
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002142 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002143 return;
2144 }
2145
2146 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2147 reg |= dwc->u1u2;
2148 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2149
2150 dwc->u1u2 = 0;
2151 }
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002152
Felipe Balbi4cb42212016-05-18 12:37:21 +03002153 /*
2154 * Our endpoint might get disabled by another thread during
2155 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2156 * early on so DWC3_EP_BUSY flag gets cleared
2157 */
2158 if (!dep->endpoint.desc)
2159 return;
2160
Felipe Balbie6e709b2015-09-28 15:16:56 -05002161 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002162 int ret;
2163
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002164 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002165 if (!ret || ret == -EBUSY)
2166 return;
2167 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002168}
2169
Felipe Balbi72246da2011-08-19 18:10:58 +03002170static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2171 const struct dwc3_event_depevt *event)
2172{
2173 struct dwc3_ep *dep;
2174 u8 epnum = event->endpoint_number;
2175
2176 dep = dwc->eps[epnum];
2177
Felipe Balbi3336abb2012-06-06 09:19:35 +03002178 if (!(dep->flags & DWC3_EP_ENABLED))
2179 return;
2180
Felipe Balbi72246da2011-08-19 18:10:58 +03002181 if (epnum == 0 || epnum == 1) {
2182 dwc3_ep0_interrupt(dwc, event);
2183 return;
2184 }
2185
2186 switch (event->endpoint_event) {
2187 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03002188 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08002189
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002190 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06002191 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002192 "%s is an Isochronous endpoint",
Felipe Balbi72246da2011-08-19 18:10:58 +03002193 dep->name);
2194 return;
2195 }
2196
Jingoo Han029d97f2014-07-04 15:00:51 +09002197 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002198 break;
2199 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09002200 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002201 break;
2202 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002203 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002204 dwc3_gadget_start_isoc(dwc, dep, event);
2205 } else {
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002206 int active;
Felipe Balbi72246da2011-08-19 18:10:58 +03002207 int ret;
2208
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002209 active = event->status & DEPEVT_STATUS_TRANSFER_ACTIVE;
2210
Felipe Balbi73815282015-01-27 13:48:14 -06002211 dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002212 dep->name, active ? "Transfer Active"
Felipe Balbi72246da2011-08-19 18:10:58 +03002213 : "Transfer Not Active");
2214
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002215 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002216 if (!ret || ret == -EBUSY)
2217 return;
2218
Felipe Balbiec5e7952015-11-16 16:04:13 -06002219 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002220 "%s: failed to kick transfers",
Felipe Balbi72246da2011-08-19 18:10:58 +03002221 dep->name);
2222 }
2223
2224 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002225 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002226 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002227 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2228 dep->name);
2229 return;
2230 }
2231
2232 switch (event->status) {
2233 case DEPEVT_STREAMEVT_FOUND:
Felipe Balbi73815282015-01-27 13:48:14 -06002234 dwc3_trace(trace_dwc3_gadget,
2235 "Stream %d found and started",
Felipe Balbi879631a2011-09-30 10:58:47 +03002236 event->parameters);
2237
2238 break;
2239 case DEPEVT_STREAMEVT_NOTFOUND:
2240 /* FALLTHROUGH */
2241 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06002242 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002243 "unable to find suitable stream");
Felipe Balbi879631a2011-09-30 10:58:47 +03002244 }
2245 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002246 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi60cfb372016-05-24 13:45:17 +03002247 dwc3_trace(trace_dwc3_gadget, "%s FIFO Overrun", dep->name);
Felipe Balbi72246da2011-08-19 18:10:58 +03002248 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002249 case DWC3_DEPEVT_EPCMDCMPLT:
Felipe Balbi73815282015-01-27 13:48:14 -06002250 dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002251 break;
2252 }
2253}
2254
2255static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2256{
2257 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2258 spin_unlock(&dwc->lock);
2259 dwc->gadget_driver->disconnect(&dwc->gadget);
2260 spin_lock(&dwc->lock);
2261 }
2262}
2263
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002264static void dwc3_suspend_gadget(struct dwc3 *dwc)
2265{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002266 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002267 spin_unlock(&dwc->lock);
2268 dwc->gadget_driver->suspend(&dwc->gadget);
2269 spin_lock(&dwc->lock);
2270 }
2271}
2272
2273static void dwc3_resume_gadget(struct dwc3 *dwc)
2274{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002275 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002276 spin_unlock(&dwc->lock);
2277 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002278 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002279 }
2280}
2281
2282static void dwc3_reset_gadget(struct dwc3 *dwc)
2283{
2284 if (!dwc->gadget_driver)
2285 return;
2286
2287 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2288 spin_unlock(&dwc->lock);
2289 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002290 spin_lock(&dwc->lock);
2291 }
2292}
2293
Paul Zimmermanb992e682012-04-27 14:17:35 +03002294static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002295{
2296 struct dwc3_ep *dep;
2297 struct dwc3_gadget_ep_cmd_params params;
2298 u32 cmd;
2299 int ret;
2300
2301 dep = dwc->eps[epnum];
2302
Felipe Balbib4996a82012-06-06 12:04:13 +03002303 if (!dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302304 return;
2305
Pratyush Anand57911502012-07-06 15:19:10 +05302306 /*
2307 * NOTICE: We are violating what the Databook says about the
2308 * EndTransfer command. Ideally we would _always_ wait for the
2309 * EndTransfer Command Completion IRQ, but that's causing too
2310 * much trouble synchronizing between us and gadget driver.
2311 *
2312 * We have discussed this with the IP Provider and it was
2313 * suggested to giveback all requests here, but give HW some
2314 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002315 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302316 *
2317 * Note also that a similar handling was tested by Synopsys
2318 * (thanks a lot Paul) and nothing bad has come out of it.
2319 * In short, what we're doing is:
2320 *
2321 * - Issue EndTransfer WITH CMDIOC bit set
2322 * - Wait 100us
2323 */
2324
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302325 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002326 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2327 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002328 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302329 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002330 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302331 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002332 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002333 dep->flags &= ~DWC3_EP_BUSY;
Pratyush Anand57911502012-07-06 15:19:10 +05302334 udelay(100);
Felipe Balbi72246da2011-08-19 18:10:58 +03002335}
2336
2337static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2338{
2339 u32 epnum;
2340
2341 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2342 struct dwc3_ep *dep;
2343
2344 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002345 if (!dep)
2346 continue;
2347
Felipe Balbi72246da2011-08-19 18:10:58 +03002348 if (!(dep->flags & DWC3_EP_ENABLED))
2349 continue;
2350
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02002351 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002352 }
2353}
2354
2355static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2356{
2357 u32 epnum;
2358
2359 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2360 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002361 int ret;
2362
2363 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002364 if (!dep)
2365 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002366
2367 if (!(dep->flags & DWC3_EP_STALL))
2368 continue;
2369
2370 dep->flags &= ~DWC3_EP_STALL;
2371
John Youn50c763f2016-05-31 17:49:56 -07002372 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002373 WARN_ON_ONCE(ret);
2374 }
2375}
2376
2377static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2378{
Felipe Balbic4430a22012-05-24 10:30:01 +03002379 int reg;
2380
Felipe Balbi72246da2011-08-19 18:10:58 +03002381 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2382 reg &= ~DWC3_DCTL_INITU1ENA;
2383 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2384
2385 reg &= ~DWC3_DCTL_INITU2ENA;
2386 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002387
Felipe Balbi72246da2011-08-19 18:10:58 +03002388 dwc3_disconnect_gadget(dwc);
2389
2390 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002391 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002392 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002393
2394 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002395}
2396
Felipe Balbi72246da2011-08-19 18:10:58 +03002397static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2398{
2399 u32 reg;
2400
Felipe Balbifc8bb912016-05-16 13:14:48 +03002401 dwc->connected = true;
2402
Felipe Balbidf62df52011-10-14 15:11:49 +03002403 /*
2404 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2405 * would cause a missing Disconnect Event if there's a
2406 * pending Setup Packet in the FIFO.
2407 *
2408 * There's no suggested workaround on the official Bug
2409 * report, which states that "unless the driver/application
2410 * is doing any special handling of a disconnect event,
2411 * there is no functional issue".
2412 *
2413 * Unfortunately, it turns out that we _do_ some special
2414 * handling of a disconnect event, namely complete all
2415 * pending transfers, notify gadget driver of the
2416 * disconnection, and so on.
2417 *
2418 * Our suggested workaround is to follow the Disconnect
2419 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002420 * flag. Such flag gets set whenever we have a SETUP_PENDING
2421 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002422 * same endpoint.
2423 *
2424 * Refers to:
2425 *
2426 * STAR#9000466709: RTL: Device : Disconnect event not
2427 * generated if setup packet pending in FIFO
2428 */
2429 if (dwc->revision < DWC3_REVISION_188A) {
2430 if (dwc->setup_packet_pending)
2431 dwc3_gadget_disconnect_interrupt(dwc);
2432 }
2433
Felipe Balbi8e744752014-11-06 14:27:53 +08002434 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002435
2436 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2437 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2438 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002439 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002440
2441 dwc3_stop_active_transfers(dwc);
2442 dwc3_clear_stall_all_ep(dwc);
2443
2444 /* Reset device address to zero */
2445 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2446 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2447 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002448}
2449
2450static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2451{
2452 u32 reg;
2453 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2454
2455 /*
2456 * We change the clock only at SS but I dunno why I would want to do
2457 * this. Maybe it becomes part of the power saving plan.
2458 */
2459
John Younee5cd412016-02-05 17:08:45 -08002460 if ((speed != DWC3_DSTS_SUPERSPEED) &&
2461 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi72246da2011-08-19 18:10:58 +03002462 return;
2463
2464 /*
2465 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2466 * each time on Connect Done.
2467 */
2468 if (!usb30_clock)
2469 return;
2470
2471 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2472 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2473 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2474}
2475
Felipe Balbi72246da2011-08-19 18:10:58 +03002476static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2477{
Felipe Balbi72246da2011-08-19 18:10:58 +03002478 struct dwc3_ep *dep;
2479 int ret;
2480 u32 reg;
2481 u8 speed;
2482
Felipe Balbi72246da2011-08-19 18:10:58 +03002483 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2484 speed = reg & DWC3_DSTS_CONNECTSPD;
2485 dwc->speed = speed;
2486
2487 dwc3_update_ram_clk_sel(dwc, speed);
2488
2489 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002490 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002491 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2492 dwc->gadget.ep0->maxpacket = 512;
2493 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2494 break;
John Youn2da9ad72016-05-20 16:34:26 -07002495 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002496 /*
2497 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2498 * would cause a missing USB3 Reset event.
2499 *
2500 * In such situations, we should force a USB3 Reset
2501 * event by calling our dwc3_gadget_reset_interrupt()
2502 * routine.
2503 *
2504 * Refers to:
2505 *
2506 * STAR#9000483510: RTL: SS : USB3 reset event may
2507 * not be generated always when the link enters poll
2508 */
2509 if (dwc->revision < DWC3_REVISION_190A)
2510 dwc3_gadget_reset_interrupt(dwc);
2511
Felipe Balbi72246da2011-08-19 18:10:58 +03002512 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2513 dwc->gadget.ep0->maxpacket = 512;
2514 dwc->gadget.speed = USB_SPEED_SUPER;
2515 break;
John Youn2da9ad72016-05-20 16:34:26 -07002516 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002517 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2518 dwc->gadget.ep0->maxpacket = 64;
2519 dwc->gadget.speed = USB_SPEED_HIGH;
2520 break;
John Youn2da9ad72016-05-20 16:34:26 -07002521 case DWC3_DSTS_FULLSPEED2:
2522 case DWC3_DSTS_FULLSPEED1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002523 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2524 dwc->gadget.ep0->maxpacket = 64;
2525 dwc->gadget.speed = USB_SPEED_FULL;
2526 break;
John Youn2da9ad72016-05-20 16:34:26 -07002527 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002528 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2529 dwc->gadget.ep0->maxpacket = 8;
2530 dwc->gadget.speed = USB_SPEED_LOW;
2531 break;
2532 }
2533
Pratyush Anand2b758352013-01-14 15:59:31 +05302534 /* Enable USB2 LPM Capability */
2535
John Younee5cd412016-02-05 17:08:45 -08002536 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002537 (speed != DWC3_DSTS_SUPERSPEED) &&
2538 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302539 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2540 reg |= DWC3_DCFG_LPM_CAP;
2541 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2542
2543 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2544 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2545
Huang Rui460d0982014-10-31 11:11:18 +08002546 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302547
Huang Rui80caf7d2014-10-28 19:54:26 +08002548 /*
2549 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2550 * DCFG.LPMCap is set, core responses with an ACK and the
2551 * BESL value in the LPM token is less than or equal to LPM
2552 * NYET threshold.
2553 */
2554 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2555 && dwc->has_lpm_erratum,
2556 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2557
2558 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2559 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2560
Pratyush Anand2b758352013-01-14 15:59:31 +05302561 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002562 } else {
2563 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2564 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2565 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302566 }
2567
Felipe Balbi72246da2011-08-19 18:10:58 +03002568 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002569 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2570 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002571 if (ret) {
2572 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2573 return;
2574 }
2575
2576 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002577 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2578 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002579 if (ret) {
2580 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2581 return;
2582 }
2583
2584 /*
2585 * Configure PHY via GUSB3PIPECTLn if required.
2586 *
2587 * Update GTXFIFOSIZn
2588 *
2589 * In both cases reset values should be sufficient.
2590 */
2591}
2592
2593static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2594{
Felipe Balbi72246da2011-08-19 18:10:58 +03002595 /*
2596 * TODO take core out of low power mode when that's
2597 * implemented.
2598 */
2599
Jiebing Liad14d4e2014-12-11 13:26:29 +08002600 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2601 spin_unlock(&dwc->lock);
2602 dwc->gadget_driver->resume(&dwc->gadget);
2603 spin_lock(&dwc->lock);
2604 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002605}
2606
2607static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2608 unsigned int evtinfo)
2609{
Felipe Balbifae2b902011-10-14 13:00:30 +03002610 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002611 unsigned int pwropt;
2612
2613 /*
2614 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2615 * Hibernation mode enabled which would show up when device detects
2616 * host-initiated U3 exit.
2617 *
2618 * In that case, device will generate a Link State Change Interrupt
2619 * from U3 to RESUME which is only necessary if Hibernation is
2620 * configured in.
2621 *
2622 * There are no functional changes due to such spurious event and we
2623 * just need to ignore it.
2624 *
2625 * Refers to:
2626 *
2627 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2628 * operational mode
2629 */
2630 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2631 if ((dwc->revision < DWC3_REVISION_250A) &&
2632 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2633 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2634 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi73815282015-01-27 13:48:14 -06002635 dwc3_trace(trace_dwc3_gadget,
2636 "ignoring transition U3 -> Resume");
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002637 return;
2638 }
2639 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002640
2641 /*
2642 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2643 * on the link partner, the USB session might do multiple entry/exit
2644 * of low power states before a transfer takes place.
2645 *
2646 * Due to this problem, we might experience lower throughput. The
2647 * suggested workaround is to disable DCTL[12:9] bits if we're
2648 * transitioning from U1/U2 to U0 and enable those bits again
2649 * after a transfer completes and there are no pending transfers
2650 * on any of the enabled endpoints.
2651 *
2652 * This is the first half of that workaround.
2653 *
2654 * Refers to:
2655 *
2656 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2657 * core send LGO_Ux entering U0
2658 */
2659 if (dwc->revision < DWC3_REVISION_183A) {
2660 if (next == DWC3_LINK_STATE_U0) {
2661 u32 u1u2;
2662 u32 reg;
2663
2664 switch (dwc->link_state) {
2665 case DWC3_LINK_STATE_U1:
2666 case DWC3_LINK_STATE_U2:
2667 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2668 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2669 | DWC3_DCTL_ACCEPTU2ENA
2670 | DWC3_DCTL_INITU1ENA
2671 | DWC3_DCTL_ACCEPTU1ENA);
2672
2673 if (!dwc->u1u2)
2674 dwc->u1u2 = reg & u1u2;
2675
2676 reg &= ~u1u2;
2677
2678 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2679 break;
2680 default:
2681 /* do nothing */
2682 break;
2683 }
2684 }
2685 }
2686
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002687 switch (next) {
2688 case DWC3_LINK_STATE_U1:
2689 if (dwc->speed == USB_SPEED_SUPER)
2690 dwc3_suspend_gadget(dwc);
2691 break;
2692 case DWC3_LINK_STATE_U2:
2693 case DWC3_LINK_STATE_U3:
2694 dwc3_suspend_gadget(dwc);
2695 break;
2696 case DWC3_LINK_STATE_RESUME:
2697 dwc3_resume_gadget(dwc);
2698 break;
2699 default:
2700 /* do nothing */
2701 break;
2702 }
2703
Felipe Balbie57ebc12014-04-22 13:20:12 -05002704 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002705}
2706
Felipe Balbie1dadd32014-02-25 14:47:54 -06002707static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2708 unsigned int evtinfo)
2709{
2710 unsigned int is_ss = evtinfo & BIT(4);
2711
2712 /**
2713 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2714 * have a known issue which can cause USB CV TD.9.23 to fail
2715 * randomly.
2716 *
2717 * Because of this issue, core could generate bogus hibernation
2718 * events which SW needs to ignore.
2719 *
2720 * Refers to:
2721 *
2722 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2723 * Device Fallback from SuperSpeed
2724 */
2725 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2726 return;
2727
2728 /* enter hibernation here */
2729}
2730
Felipe Balbi72246da2011-08-19 18:10:58 +03002731static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2732 const struct dwc3_event_devt *event)
2733{
2734 switch (event->type) {
2735 case DWC3_DEVICE_EVENT_DISCONNECT:
2736 dwc3_gadget_disconnect_interrupt(dwc);
2737 break;
2738 case DWC3_DEVICE_EVENT_RESET:
2739 dwc3_gadget_reset_interrupt(dwc);
2740 break;
2741 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2742 dwc3_gadget_conndone_interrupt(dwc);
2743 break;
2744 case DWC3_DEVICE_EVENT_WAKEUP:
2745 dwc3_gadget_wakeup_interrupt(dwc);
2746 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002747 case DWC3_DEVICE_EVENT_HIBER_REQ:
2748 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2749 "unexpected hibernation event\n"))
2750 break;
2751
2752 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2753 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002754 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2755 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2756 break;
2757 case DWC3_DEVICE_EVENT_EOPF:
Felipe Balbi73815282015-01-27 13:48:14 -06002758 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
Felipe Balbi72246da2011-08-19 18:10:58 +03002759 break;
2760 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi73815282015-01-27 13:48:14 -06002761 dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
Felipe Balbi72246da2011-08-19 18:10:58 +03002762 break;
2763 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi73815282015-01-27 13:48:14 -06002764 dwc3_trace(trace_dwc3_gadget, "Erratic Error");
Felipe Balbi72246da2011-08-19 18:10:58 +03002765 break;
2766 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi73815282015-01-27 13:48:14 -06002767 dwc3_trace(trace_dwc3_gadget, "Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002768 break;
2769 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi73815282015-01-27 13:48:14 -06002770 dwc3_trace(trace_dwc3_gadget, "Overflow");
Felipe Balbi72246da2011-08-19 18:10:58 +03002771 break;
2772 default:
Felipe Balbie9f2aa872015-01-27 13:49:28 -06002773 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03002774 }
2775}
2776
2777static void dwc3_process_event_entry(struct dwc3 *dwc,
2778 const union dwc3_event *event)
2779{
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002780 trace_dwc3_event(event->raw);
2781
Felipe Balbi72246da2011-08-19 18:10:58 +03002782 /* Endpoint IRQ, handle it and return early */
2783 if (event->type.is_devspec == 0) {
2784 /* depevt */
2785 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2786 }
2787
2788 switch (event->type.type) {
2789 case DWC3_EVENT_TYPE_DEV:
2790 dwc3_gadget_interrupt(dwc, &event->devt);
2791 break;
2792 /* REVISIT what to do with Carkit and I2C events ? */
2793 default:
2794 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2795 }
2796}
2797
Felipe Balbidea520a2016-03-30 09:39:34 +03002798static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03002799{
Felipe Balbidea520a2016-03-30 09:39:34 +03002800 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03002801 irqreturn_t ret = IRQ_NONE;
2802 int left;
2803 u32 reg;
2804
Felipe Balbif42f2442013-06-12 21:25:08 +03002805 left = evt->count;
2806
2807 if (!(evt->flags & DWC3_EVENT_PENDING))
2808 return IRQ_NONE;
2809
2810 while (left > 0) {
2811 union dwc3_event event;
2812
2813 event.raw = *(u32 *) (evt->buf + evt->lpos);
2814
2815 dwc3_process_event_entry(dwc, &event);
2816
2817 /*
2818 * FIXME we wrap around correctly to the next entry as
2819 * almost all entries are 4 bytes in size. There is one
2820 * entry which has 12 bytes which is a regular entry
2821 * followed by 8 bytes data. ATM I don't know how
2822 * things are organized if we get next to the a
2823 * boundary so I worry about that once we try to handle
2824 * that.
2825 */
2826 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2827 left -= 4;
2828
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002829 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
Felipe Balbif42f2442013-06-12 21:25:08 +03002830 }
2831
2832 evt->count = 0;
2833 evt->flags &= ~DWC3_EVENT_PENDING;
2834 ret = IRQ_HANDLED;
2835
2836 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002837 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03002838 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002839 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03002840
2841 return ret;
2842}
2843
Felipe Balbidea520a2016-03-30 09:39:34 +03002844static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03002845{
Felipe Balbidea520a2016-03-30 09:39:34 +03002846 struct dwc3_event_buffer *evt = _evt;
2847 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b42015-10-12 13:25:44 -05002848 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03002849 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03002850
Felipe Balbie5f68b42015-10-12 13:25:44 -05002851 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03002852 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b42015-10-12 13:25:44 -05002853 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03002854
2855 return ret;
2856}
2857
Felipe Balbidea520a2016-03-30 09:39:34 +03002858static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002859{
Felipe Balbidea520a2016-03-30 09:39:34 +03002860 struct dwc3 *dwc = evt->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002861 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002862 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002863
Felipe Balbifc8bb912016-05-16 13:14:48 +03002864 if (pm_runtime_suspended(dwc->dev)) {
2865 pm_runtime_get(dwc->dev);
2866 disable_irq_nosync(dwc->irq_gadget);
2867 dwc->pending_events = true;
2868 return IRQ_HANDLED;
2869 }
2870
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002871 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03002872 count &= DWC3_GEVNTCOUNT_MASK;
2873 if (!count)
2874 return IRQ_NONE;
2875
Felipe Balbib15a7622011-06-30 16:57:15 +03002876 evt->count = count;
2877 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002878
Felipe Balbie8adfc32013-06-12 21:11:14 +03002879 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002880 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03002881 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002882 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03002883
Felipe Balbib15a7622011-06-30 16:57:15 +03002884 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002885}
2886
Felipe Balbidea520a2016-03-30 09:39:34 +03002887static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002888{
Felipe Balbidea520a2016-03-30 09:39:34 +03002889 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002890
Felipe Balbidea520a2016-03-30 09:39:34 +03002891 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03002892}
2893
2894/**
2895 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002896 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002897 *
2898 * Returns 0 on success otherwise negative errno.
2899 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002900int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002901{
Felipe Balbi72246da2011-08-19 18:10:58 +03002902 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002903
2904 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2905 &dwc->ctrl_req_addr, GFP_KERNEL);
2906 if (!dwc->ctrl_req) {
2907 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2908 ret = -ENOMEM;
2909 goto err0;
2910 }
2911
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +05302912 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03002913 &dwc->ep0_trb_addr, GFP_KERNEL);
2914 if (!dwc->ep0_trb) {
2915 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2916 ret = -ENOMEM;
2917 goto err1;
2918 }
2919
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002920 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03002921 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002922 ret = -ENOMEM;
2923 goto err2;
2924 }
2925
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002926 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002927 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2928 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002929 if (!dwc->ep0_bounce) {
2930 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2931 ret = -ENOMEM;
2932 goto err3;
2933 }
2934
Felipe Balbi04c03d12015-12-02 10:06:45 -06002935 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
2936 if (!dwc->zlp_buf) {
2937 ret = -ENOMEM;
2938 goto err4;
2939 }
2940
Felipe Balbi72246da2011-08-19 18:10:58 +03002941 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03002942 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02002943 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002944 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08002945 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03002946
2947 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002948 * FIXME We might be setting max_speed to <SUPER, however versions
2949 * <2.20a of dwc3 have an issue with metastability (documented
2950 * elsewhere in this driver) which tells us we can't set max speed to
2951 * anything lower than SUPER.
2952 *
2953 * Because gadget.max_speed is only used by composite.c and function
2954 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
2955 * to happen so we avoid sending SuperSpeed Capability descriptor
2956 * together with our BOS descriptor as that could confuse host into
2957 * thinking we can handle super speed.
2958 *
2959 * Note that, in fact, we won't even support GetBOS requests when speed
2960 * is less than super speed because we don't have means, yet, to tell
2961 * composite.c that we are USB 2.0 + LPM ECN.
2962 */
2963 if (dwc->revision < DWC3_REVISION_220A)
2964 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002965 "Changing max_speed on rev %08x",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002966 dwc->revision);
2967
2968 dwc->gadget.max_speed = dwc->maximum_speed;
2969
2970 /*
David Cohena4b9d942013-12-09 15:55:38 -08002971 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2972 * on ep out.
2973 */
2974 dwc->gadget.quirk_ep_out_aligned_size = true;
2975
2976 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03002977 * REVISIT: Here we should clear all pending IRQs to be
2978 * sure we're starting from a well known location.
2979 */
2980
2981 ret = dwc3_gadget_init_endpoints(dwc);
2982 if (ret)
Felipe Balbi04c03d12015-12-02 10:06:45 -06002983 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03002984
Felipe Balbi72246da2011-08-19 18:10:58 +03002985 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2986 if (ret) {
2987 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi04c03d12015-12-02 10:06:45 -06002988 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03002989 }
2990
2991 return 0;
2992
Felipe Balbi04c03d12015-12-02 10:06:45 -06002993err5:
2994 kfree(dwc->zlp_buf);
2995
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002996err4:
David Cohene1f80462013-09-11 17:42:47 -07002997 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002998 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2999 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003000
Felipe Balbi72246da2011-08-19 18:10:58 +03003001err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003002 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003003
3004err2:
3005 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
3006 dwc->ep0_trb, dwc->ep0_trb_addr);
3007
3008err1:
3009 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3010 dwc->ctrl_req, dwc->ctrl_req_addr);
3011
3012err0:
3013 return ret;
3014}
3015
Felipe Balbi7415f172012-04-30 14:56:33 +03003016/* -------------------------------------------------------------------------- */
3017
Felipe Balbi72246da2011-08-19 18:10:58 +03003018void dwc3_gadget_exit(struct dwc3 *dwc)
3019{
Felipe Balbi72246da2011-08-19 18:10:58 +03003020 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003021
Felipe Balbi72246da2011-08-19 18:10:58 +03003022 dwc3_gadget_free_endpoints(dwc);
3023
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003024 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3025 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003026
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003027 kfree(dwc->setup_buf);
Felipe Balbi04c03d12015-12-02 10:06:45 -06003028 kfree(dwc->zlp_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003029
3030 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
3031 dwc->ep0_trb, dwc->ep0_trb_addr);
3032
3033 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3034 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003035}
Felipe Balbi7415f172012-04-30 14:56:33 +03003036
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003037int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003038{
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003039 int ret;
3040
Roger Quadros9772b472016-04-12 11:33:29 +03003041 if (!dwc->gadget_driver)
3042 return 0;
3043
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003044 ret = dwc3_gadget_run_stop(dwc, false, false);
3045 if (ret < 0)
3046 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03003047
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003048 dwc3_disconnect_gadget(dwc);
3049 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003050
3051 return 0;
3052}
3053
3054int dwc3_gadget_resume(struct dwc3 *dwc)
3055{
Felipe Balbi7415f172012-04-30 14:56:33 +03003056 int ret;
3057
Roger Quadros9772b472016-04-12 11:33:29 +03003058 if (!dwc->gadget_driver)
3059 return 0;
3060
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003061 ret = __dwc3_gadget_start(dwc);
3062 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003063 goto err0;
3064
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003065 ret = dwc3_gadget_run_stop(dwc, true, false);
3066 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003067 goto err1;
3068
Felipe Balbi7415f172012-04-30 14:56:33 +03003069 return 0;
3070
3071err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003072 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003073
3074err0:
3075 return ret;
3076}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003077
3078void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3079{
3080 if (dwc->pending_events) {
3081 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3082 dwc->pending_events = false;
3083 enable_irq(dwc->irq_gadget);
3084 }
3085}