Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * File: msi.c |
| 3 | * Purpose: PCI Message Signaled Interrupt (MSI) |
| 4 | * |
| 5 | * Copyright (C) 2003-2004 Intel |
| 6 | * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com) |
| 7 | */ |
| 8 | |
Eric W. Biederman | 1ce0337 | 2006-10-04 02:16:41 -0700 | [diff] [blame] | 9 | #include <linux/err.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 10 | #include <linux/mm.h> |
| 11 | #include <linux/irq.h> |
| 12 | #include <linux/interrupt.h> |
Paul Gortmaker | 363c75d | 2011-05-27 09:37:25 -0400 | [diff] [blame] | 13 | #include <linux/export.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 14 | #include <linux/ioport.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 | #include <linux/pci.h> |
| 16 | #include <linux/proc_fs.h> |
Eric W. Biederman | 3b7d192 | 2006-10-04 02:16:59 -0700 | [diff] [blame] | 17 | #include <linux/msi.h> |
Dan Williams | 4fdadeb | 2007-04-26 18:21:38 -0700 | [diff] [blame] | 18 | #include <linux/smp.h> |
Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 19 | #include <linux/errno.h> |
| 20 | #include <linux/io.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 21 | #include <linux/slab.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 | |
| 23 | #include "pci.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 24 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 25 | static int pci_msi_enable = 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 26 | |
Bjorn Helgaas | 527eee2 | 2013-04-17 17:44:48 -0600 | [diff] [blame] | 27 | #define msix_table_size(flags) ((flags & PCI_MSIX_FLAGS_QSIZE) + 1) |
| 28 | |
| 29 | |
Adrian Bunk | 6a9e7f2 | 2007-12-11 23:19:41 +0100 | [diff] [blame] | 30 | /* Arch hooks */ |
| 31 | |
Thomas Petazzoni | 4287d82 | 2013-08-09 22:27:06 +0200 | [diff] [blame] | 32 | int __weak arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc) |
| 33 | { |
Thierry Reding | 0cbdcfc | 2013-08-09 22:27:08 +0200 | [diff] [blame] | 34 | struct msi_chip *chip = dev->bus->msi; |
| 35 | int err; |
| 36 | |
| 37 | if (!chip || !chip->setup_irq) |
| 38 | return -EINVAL; |
| 39 | |
| 40 | err = chip->setup_irq(chip, dev, desc); |
| 41 | if (err < 0) |
| 42 | return err; |
| 43 | |
| 44 | irq_set_chip_data(desc->irq, chip); |
| 45 | |
| 46 | return 0; |
Thomas Petazzoni | 4287d82 | 2013-08-09 22:27:06 +0200 | [diff] [blame] | 47 | } |
| 48 | |
| 49 | void __weak arch_teardown_msi_irq(unsigned int irq) |
| 50 | { |
Thierry Reding | 0cbdcfc | 2013-08-09 22:27:08 +0200 | [diff] [blame] | 51 | struct msi_chip *chip = irq_get_chip_data(irq); |
| 52 | |
| 53 | if (!chip || !chip->teardown_irq) |
| 54 | return; |
| 55 | |
| 56 | chip->teardown_irq(chip, irq); |
Thomas Petazzoni | 4287d82 | 2013-08-09 22:27:06 +0200 | [diff] [blame] | 57 | } |
| 58 | |
Thomas Petazzoni | 4287d82 | 2013-08-09 22:27:06 +0200 | [diff] [blame] | 59 | int __weak arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type) |
Adrian Bunk | 6a9e7f2 | 2007-12-11 23:19:41 +0100 | [diff] [blame] | 60 | { |
| 61 | struct msi_desc *entry; |
| 62 | int ret; |
| 63 | |
Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 64 | /* |
| 65 | * If an architecture wants to support multiple MSI, it needs to |
| 66 | * override arch_setup_msi_irqs() |
| 67 | */ |
| 68 | if (type == PCI_CAP_ID_MSI && nvec > 1) |
| 69 | return 1; |
| 70 | |
Adrian Bunk | 6a9e7f2 | 2007-12-11 23:19:41 +0100 | [diff] [blame] | 71 | list_for_each_entry(entry, &dev->msi_list, list) { |
| 72 | ret = arch_setup_msi_irq(dev, entry); |
Michael Ellerman | b5fbf53 | 2009-02-11 22:27:02 +1100 | [diff] [blame] | 73 | if (ret < 0) |
Adrian Bunk | 6a9e7f2 | 2007-12-11 23:19:41 +0100 | [diff] [blame] | 74 | return ret; |
Michael Ellerman | b5fbf53 | 2009-02-11 22:27:02 +1100 | [diff] [blame] | 75 | if (ret > 0) |
| 76 | return -ENOSPC; |
Adrian Bunk | 6a9e7f2 | 2007-12-11 23:19:41 +0100 | [diff] [blame] | 77 | } |
| 78 | |
| 79 | return 0; |
| 80 | } |
| 81 | |
Thomas Petazzoni | 4287d82 | 2013-08-09 22:27:06 +0200 | [diff] [blame] | 82 | /* |
| 83 | * We have a default implementation available as a separate non-weak |
| 84 | * function, as it is used by the Xen x86 PCI code |
| 85 | */ |
Thomas Gleixner | 1525bf0 | 2010-10-06 16:05:35 -0400 | [diff] [blame] | 86 | void default_teardown_msi_irqs(struct pci_dev *dev) |
Adrian Bunk | 6a9e7f2 | 2007-12-11 23:19:41 +0100 | [diff] [blame] | 87 | { |
| 88 | struct msi_desc *entry; |
| 89 | |
| 90 | list_for_each_entry(entry, &dev->msi_list, list) { |
Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 91 | int i, nvec; |
| 92 | if (entry->irq == 0) |
| 93 | continue; |
Alexander Gordeev | 65f6ae6 | 2013-05-13 11:05:48 +0200 | [diff] [blame] | 94 | if (entry->nvec_used) |
| 95 | nvec = entry->nvec_used; |
| 96 | else |
| 97 | nvec = 1 << entry->msi_attrib.multiple; |
Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 98 | for (i = 0; i < nvec; i++) |
| 99 | arch_teardown_msi_irq(entry->irq + i); |
Adrian Bunk | 6a9e7f2 | 2007-12-11 23:19:41 +0100 | [diff] [blame] | 100 | } |
| 101 | } |
| 102 | |
Thomas Petazzoni | 4287d82 | 2013-08-09 22:27:06 +0200 | [diff] [blame] | 103 | void __weak arch_teardown_msi_irqs(struct pci_dev *dev) |
| 104 | { |
| 105 | return default_teardown_msi_irqs(dev); |
| 106 | } |
Konrad Rzeszutek Wilk | 76ccc29 | 2011-12-16 17:38:18 -0500 | [diff] [blame] | 107 | |
DuanZhenzhong | ac8344c | 2013-12-04 13:09:16 +0800 | [diff] [blame] | 108 | static void default_restore_msi_irq(struct pci_dev *dev, int irq) |
Konrad Rzeszutek Wilk | 76ccc29 | 2011-12-16 17:38:18 -0500 | [diff] [blame] | 109 | { |
| 110 | struct msi_desc *entry; |
| 111 | |
| 112 | entry = NULL; |
| 113 | if (dev->msix_enabled) { |
| 114 | list_for_each_entry(entry, &dev->msi_list, list) { |
| 115 | if (irq == entry->irq) |
| 116 | break; |
| 117 | } |
| 118 | } else if (dev->msi_enabled) { |
| 119 | entry = irq_get_msi_desc(irq); |
| 120 | } |
| 121 | |
| 122 | if (entry) |
| 123 | write_msi_msg(irq, &entry->msg); |
| 124 | } |
Thomas Petazzoni | 4287d82 | 2013-08-09 22:27:06 +0200 | [diff] [blame] | 125 | |
DuanZhenzhong | ac8344c | 2013-12-04 13:09:16 +0800 | [diff] [blame] | 126 | void __weak arch_restore_msi_irqs(struct pci_dev *dev) |
Thomas Petazzoni | 4287d82 | 2013-08-09 22:27:06 +0200 | [diff] [blame] | 127 | { |
DuanZhenzhong | ac8344c | 2013-12-04 13:09:16 +0800 | [diff] [blame] | 128 | return default_restore_msi_irqs(dev); |
Thomas Petazzoni | 4287d82 | 2013-08-09 22:27:06 +0200 | [diff] [blame] | 129 | } |
Konrad Rzeszutek Wilk | 76ccc29 | 2011-12-16 17:38:18 -0500 | [diff] [blame] | 130 | |
Gavin Shan | e375b56 | 2013-04-04 16:54:30 +0000 | [diff] [blame] | 131 | static void msi_set_enable(struct pci_dev *dev, int enable) |
Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 132 | { |
Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 133 | u16 control; |
| 134 | |
Gavin Shan | e375b56 | 2013-04-04 16:54:30 +0000 | [diff] [blame] | 135 | pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control); |
Matthew Wilcox | 110828c | 2009-06-16 06:31:45 -0600 | [diff] [blame] | 136 | control &= ~PCI_MSI_FLAGS_ENABLE; |
| 137 | if (enable) |
| 138 | control |= PCI_MSI_FLAGS_ENABLE; |
Gavin Shan | e375b56 | 2013-04-04 16:54:30 +0000 | [diff] [blame] | 139 | pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control); |
Hidetoshi Seto | 5ca5c02 | 2008-05-19 13:48:17 +0900 | [diff] [blame] | 140 | } |
| 141 | |
Yijing Wang | 66f0d0c | 2014-06-19 16:29:53 +0800 | [diff] [blame] | 142 | static void msix_clear_and_set_ctrl(struct pci_dev *dev, u16 clear, u16 set) |
Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 143 | { |
Yijing Wang | 66f0d0c | 2014-06-19 16:29:53 +0800 | [diff] [blame] | 144 | u16 ctrl; |
Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 145 | |
Yijing Wang | 66f0d0c | 2014-06-19 16:29:53 +0800 | [diff] [blame] | 146 | pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &ctrl); |
| 147 | ctrl &= ~clear; |
| 148 | ctrl |= set; |
| 149 | pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, ctrl); |
Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 150 | } |
| 151 | |
Matthew Wilcox | bffac3c | 2009-01-21 19:19:19 -0500 | [diff] [blame] | 152 | static inline __attribute_const__ u32 msi_mask(unsigned x) |
| 153 | { |
Matthew Wilcox | 0b49ec3 | 2009-02-08 20:27:47 -0700 | [diff] [blame] | 154 | /* Don't shift by >= width of type */ |
| 155 | if (x >= 5) |
| 156 | return 0xffffffff; |
| 157 | return (1 << (1 << x)) - 1; |
Matthew Wilcox | bffac3c | 2009-01-21 19:19:19 -0500 | [diff] [blame] | 158 | } |
| 159 | |
Matthew Wilcox | ce6fce4 | 2008-07-25 15:42:58 -0600 | [diff] [blame] | 160 | /* |
| 161 | * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to |
| 162 | * mask all MSI interrupts by clearing the MSI enable bit does not work |
| 163 | * reliably as devices without an INTx disable bit will then generate a |
| 164 | * level IRQ which will never be cleared. |
Matthew Wilcox | ce6fce4 | 2008-07-25 15:42:58 -0600 | [diff] [blame] | 165 | */ |
Konrad Rzeszutek Wilk | 0e4ccb1 | 2013-11-06 16:16:56 -0500 | [diff] [blame] | 166 | u32 default_msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 167 | { |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 168 | u32 mask_bits = desc->masked; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 169 | |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 170 | if (!desc->msi_attrib.maskbit) |
Hidetoshi Seto | 12abb8b | 2009-06-24 12:08:09 +0900 | [diff] [blame] | 171 | return 0; |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 172 | |
| 173 | mask_bits &= ~mask; |
| 174 | mask_bits |= flag; |
| 175 | pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits); |
Hidetoshi Seto | 12abb8b | 2009-06-24 12:08:09 +0900 | [diff] [blame] | 176 | |
| 177 | return mask_bits; |
| 178 | } |
| 179 | |
Konrad Rzeszutek Wilk | 0e4ccb1 | 2013-11-06 16:16:56 -0500 | [diff] [blame] | 180 | __weak u32 arch_msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag) |
| 181 | { |
| 182 | return default_msi_mask_irq(desc, mask, flag); |
| 183 | } |
| 184 | |
Hidetoshi Seto | 12abb8b | 2009-06-24 12:08:09 +0900 | [diff] [blame] | 185 | static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag) |
| 186 | { |
Konrad Rzeszutek Wilk | 0e4ccb1 | 2013-11-06 16:16:56 -0500 | [diff] [blame] | 187 | desc->masked = arch_msi_mask_irq(desc, mask, flag); |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 188 | } |
| 189 | |
| 190 | /* |
| 191 | * This internal function does not flush PCI writes to the device. |
| 192 | * All users must ensure that they read from the device before either |
| 193 | * assuming that the device state is up to date, or returning out of this |
| 194 | * file. This saves a few milliseconds when initialising devices with lots |
| 195 | * of MSI-X interrupts. |
| 196 | */ |
Konrad Rzeszutek Wilk | 0e4ccb1 | 2013-11-06 16:16:56 -0500 | [diff] [blame] | 197 | u32 default_msix_mask_irq(struct msi_desc *desc, u32 flag) |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 198 | { |
| 199 | u32 mask_bits = desc->masked; |
| 200 | unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE + |
Hidetoshi Seto | 2c21fd4 | 2009-06-23 17:40:04 +0900 | [diff] [blame] | 201 | PCI_MSIX_ENTRY_VECTOR_CTRL; |
Sheng Yang | 8d80528 | 2010-11-11 15:46:55 +0800 | [diff] [blame] | 202 | mask_bits &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT; |
| 203 | if (flag) |
| 204 | mask_bits |= PCI_MSIX_ENTRY_CTRL_MASKBIT; |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 205 | writel(mask_bits, desc->mask_base + offset); |
Hidetoshi Seto | 12abb8b | 2009-06-24 12:08:09 +0900 | [diff] [blame] | 206 | |
| 207 | return mask_bits; |
| 208 | } |
| 209 | |
Konrad Rzeszutek Wilk | 0e4ccb1 | 2013-11-06 16:16:56 -0500 | [diff] [blame] | 210 | __weak u32 arch_msix_mask_irq(struct msi_desc *desc, u32 flag) |
| 211 | { |
| 212 | return default_msix_mask_irq(desc, flag); |
| 213 | } |
| 214 | |
Hidetoshi Seto | 12abb8b | 2009-06-24 12:08:09 +0900 | [diff] [blame] | 215 | static void msix_mask_irq(struct msi_desc *desc, u32 flag) |
| 216 | { |
Konrad Rzeszutek Wilk | 0e4ccb1 | 2013-11-06 16:16:56 -0500 | [diff] [blame] | 217 | desc->masked = arch_msix_mask_irq(desc, flag); |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 218 | } |
| 219 | |
Thomas Gleixner | 1c9db52 | 2010-09-28 16:46:51 +0200 | [diff] [blame] | 220 | static void msi_set_mask_bit(struct irq_data *data, u32 flag) |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 221 | { |
Thomas Gleixner | 1c9db52 | 2010-09-28 16:46:51 +0200 | [diff] [blame] | 222 | struct msi_desc *desc = irq_data_get_msi(data); |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 223 | |
| 224 | if (desc->msi_attrib.is_msix) { |
| 225 | msix_mask_irq(desc, flag); |
| 226 | readl(desc->mask_base); /* Flush write to device */ |
Matthew Wilcox | 24d2755 | 2009-03-17 08:54:06 -0400 | [diff] [blame] | 227 | } else { |
Yijing Wang | a281b78 | 2014-07-08 10:08:55 +0800 | [diff] [blame] | 228 | unsigned offset = data->irq - desc->irq; |
Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 229 | msi_mask_irq(desc, 1 << offset, flag << offset); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 230 | } |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 231 | } |
| 232 | |
Thomas Gleixner | 1c9db52 | 2010-09-28 16:46:51 +0200 | [diff] [blame] | 233 | void mask_msi_irq(struct irq_data *data) |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 234 | { |
Thomas Gleixner | 1c9db52 | 2010-09-28 16:46:51 +0200 | [diff] [blame] | 235 | msi_set_mask_bit(data, 1); |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 236 | } |
| 237 | |
Thomas Gleixner | 1c9db52 | 2010-09-28 16:46:51 +0200 | [diff] [blame] | 238 | void unmask_msi_irq(struct irq_data *data) |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 239 | { |
Thomas Gleixner | 1c9db52 | 2010-09-28 16:46:51 +0200 | [diff] [blame] | 240 | msi_set_mask_bit(data, 0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 241 | } |
| 242 | |
DuanZhenzhong | ac8344c | 2013-12-04 13:09:16 +0800 | [diff] [blame] | 243 | void default_restore_msi_irqs(struct pci_dev *dev) |
| 244 | { |
| 245 | struct msi_desc *entry; |
| 246 | |
| 247 | list_for_each_entry(entry, &dev->msi_list, list) { |
| 248 | default_restore_msi_irq(dev, entry->irq); |
| 249 | } |
| 250 | } |
| 251 | |
Thomas Gleixner | 39431ac | 2010-09-28 19:09:51 +0200 | [diff] [blame] | 252 | void __read_msi_msg(struct msi_desc *entry, struct msi_msg *msg) |
Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 253 | { |
Ben Hutchings | 30da552 | 2010-07-23 14:56:28 +0100 | [diff] [blame] | 254 | BUG_ON(entry->dev->current_state != PCI_D0); |
Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 255 | |
Ben Hutchings | 30da552 | 2010-07-23 14:56:28 +0100 | [diff] [blame] | 256 | if (entry->msi_attrib.is_msix) { |
| 257 | void __iomem *base = entry->mask_base + |
| 258 | entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE; |
| 259 | |
| 260 | msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR); |
| 261 | msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR); |
| 262 | msg->data = readl(base + PCI_MSIX_ENTRY_DATA); |
| 263 | } else { |
| 264 | struct pci_dev *dev = entry->dev; |
Bjorn Helgaas | f532216 | 2013-04-17 17:34:36 -0600 | [diff] [blame] | 265 | int pos = dev->msi_cap; |
Ben Hutchings | 30da552 | 2010-07-23 14:56:28 +0100 | [diff] [blame] | 266 | u16 data; |
| 267 | |
Bjorn Helgaas | 9925ad0 | 2013-04-17 17:39:57 -0600 | [diff] [blame] | 268 | pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_LO, |
| 269 | &msg->address_lo); |
Ben Hutchings | 30da552 | 2010-07-23 14:56:28 +0100 | [diff] [blame] | 270 | if (entry->msi_attrib.is_64) { |
Bjorn Helgaas | 9925ad0 | 2013-04-17 17:39:57 -0600 | [diff] [blame] | 271 | pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_HI, |
| 272 | &msg->address_hi); |
Bjorn Helgaas | 2f22134 | 2013-04-17 17:41:13 -0600 | [diff] [blame] | 273 | pci_read_config_word(dev, pos + PCI_MSI_DATA_64, &data); |
Ben Hutchings | 30da552 | 2010-07-23 14:56:28 +0100 | [diff] [blame] | 274 | } else { |
| 275 | msg->address_hi = 0; |
Bjorn Helgaas | 2f22134 | 2013-04-17 17:41:13 -0600 | [diff] [blame] | 276 | pci_read_config_word(dev, pos + PCI_MSI_DATA_32, &data); |
Ben Hutchings | 30da552 | 2010-07-23 14:56:28 +0100 | [diff] [blame] | 277 | } |
| 278 | msg->data = data; |
| 279 | } |
Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 280 | } |
| 281 | |
Yinghai Lu | 3145e94 | 2008-12-05 18:58:34 -0800 | [diff] [blame] | 282 | void read_msi_msg(unsigned int irq, struct msi_msg *msg) |
Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 283 | { |
Thomas Gleixner | dced35a | 2011-03-28 17:49:12 +0200 | [diff] [blame] | 284 | struct msi_desc *entry = irq_get_msi_desc(irq); |
Yinghai Lu | 3145e94 | 2008-12-05 18:58:34 -0800 | [diff] [blame] | 285 | |
Thomas Gleixner | 39431ac | 2010-09-28 19:09:51 +0200 | [diff] [blame] | 286 | __read_msi_msg(entry, msg); |
Yinghai Lu | 3145e94 | 2008-12-05 18:58:34 -0800 | [diff] [blame] | 287 | } |
| 288 | |
Thomas Gleixner | 39431ac | 2010-09-28 19:09:51 +0200 | [diff] [blame] | 289 | void __get_cached_msi_msg(struct msi_desc *entry, struct msi_msg *msg) |
Ben Hutchings | 30da552 | 2010-07-23 14:56:28 +0100 | [diff] [blame] | 290 | { |
Ben Hutchings | 30da552 | 2010-07-23 14:56:28 +0100 | [diff] [blame] | 291 | /* Assert that the cache is valid, assuming that |
| 292 | * valid messages are not all-zeroes. */ |
| 293 | BUG_ON(!(entry->msg.address_hi | entry->msg.address_lo | |
| 294 | entry->msg.data)); |
| 295 | |
| 296 | *msg = entry->msg; |
| 297 | } |
| 298 | |
| 299 | void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg) |
| 300 | { |
Thomas Gleixner | dced35a | 2011-03-28 17:49:12 +0200 | [diff] [blame] | 301 | struct msi_desc *entry = irq_get_msi_desc(irq); |
Ben Hutchings | 30da552 | 2010-07-23 14:56:28 +0100 | [diff] [blame] | 302 | |
Thomas Gleixner | 39431ac | 2010-09-28 19:09:51 +0200 | [diff] [blame] | 303 | __get_cached_msi_msg(entry, msg); |
Ben Hutchings | 30da552 | 2010-07-23 14:56:28 +0100 | [diff] [blame] | 304 | } |
| 305 | |
Thomas Gleixner | 39431ac | 2010-09-28 19:09:51 +0200 | [diff] [blame] | 306 | void __write_msi_msg(struct msi_desc *entry, struct msi_msg *msg) |
Yinghai Lu | 3145e94 | 2008-12-05 18:58:34 -0800 | [diff] [blame] | 307 | { |
Ben Hutchings | fcd097f | 2010-06-17 20:16:36 +0100 | [diff] [blame] | 308 | if (entry->dev->current_state != PCI_D0) { |
| 309 | /* Don't touch the hardware now */ |
| 310 | } else if (entry->msi_attrib.is_msix) { |
Matthew Wilcox | 24d2755 | 2009-03-17 08:54:06 -0400 | [diff] [blame] | 311 | void __iomem *base; |
| 312 | base = entry->mask_base + |
| 313 | entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE; |
| 314 | |
Hidetoshi Seto | 2c21fd4 | 2009-06-23 17:40:04 +0900 | [diff] [blame] | 315 | writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR); |
| 316 | writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR); |
| 317 | writel(msg->data, base + PCI_MSIX_ENTRY_DATA); |
Matthew Wilcox | 24d2755 | 2009-03-17 08:54:06 -0400 | [diff] [blame] | 318 | } else { |
Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 319 | struct pci_dev *dev = entry->dev; |
Bjorn Helgaas | f532216 | 2013-04-17 17:34:36 -0600 | [diff] [blame] | 320 | int pos = dev->msi_cap; |
Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 321 | u16 msgctl; |
| 322 | |
Bjorn Helgaas | f84ecd2 | 2013-04-17 17:38:32 -0600 | [diff] [blame] | 323 | pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl); |
Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 324 | msgctl &= ~PCI_MSI_FLAGS_QSIZE; |
| 325 | msgctl |= entry->msi_attrib.multiple << 4; |
Bjorn Helgaas | f84ecd2 | 2013-04-17 17:38:32 -0600 | [diff] [blame] | 326 | pci_write_config_word(dev, pos + PCI_MSI_FLAGS, msgctl); |
Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 327 | |
Bjorn Helgaas | 9925ad0 | 2013-04-17 17:39:57 -0600 | [diff] [blame] | 328 | pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_LO, |
| 329 | msg->address_lo); |
Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 330 | if (entry->msi_attrib.is_64) { |
Bjorn Helgaas | 9925ad0 | 2013-04-17 17:39:57 -0600 | [diff] [blame] | 331 | pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_HI, |
| 332 | msg->address_hi); |
Bjorn Helgaas | 2f22134 | 2013-04-17 17:41:13 -0600 | [diff] [blame] | 333 | pci_write_config_word(dev, pos + PCI_MSI_DATA_64, |
| 334 | msg->data); |
Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 335 | } else { |
Bjorn Helgaas | 2f22134 | 2013-04-17 17:41:13 -0600 | [diff] [blame] | 336 | pci_write_config_word(dev, pos + PCI_MSI_DATA_32, |
| 337 | msg->data); |
Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 338 | } |
Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 339 | } |
Eric W. Biederman | 392ee1e | 2007-03-08 13:04:57 -0700 | [diff] [blame] | 340 | entry->msg = *msg; |
Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 341 | } |
| 342 | |
Yinghai Lu | 3145e94 | 2008-12-05 18:58:34 -0800 | [diff] [blame] | 343 | void write_msi_msg(unsigned int irq, struct msi_msg *msg) |
| 344 | { |
Thomas Gleixner | dced35a | 2011-03-28 17:49:12 +0200 | [diff] [blame] | 345 | struct msi_desc *entry = irq_get_msi_desc(irq); |
Yinghai Lu | 3145e94 | 2008-12-05 18:58:34 -0800 | [diff] [blame] | 346 | |
Thomas Gleixner | 39431ac | 2010-09-28 19:09:51 +0200 | [diff] [blame] | 347 | __write_msi_msg(entry, msg); |
Yinghai Lu | 3145e94 | 2008-12-05 18:58:34 -0800 | [diff] [blame] | 348 | } |
| 349 | |
Hidetoshi Seto | f56e448 | 2009-08-06 11:32:51 +0900 | [diff] [blame] | 350 | static void free_msi_irqs(struct pci_dev *dev) |
| 351 | { |
| 352 | struct msi_desc *entry, *tmp; |
Greg Kroah-Hartman | 1c51b50 | 2013-12-19 12:30:17 -0800 | [diff] [blame] | 353 | struct attribute **msi_attrs; |
| 354 | struct device_attribute *dev_attr; |
| 355 | int count = 0; |
Hidetoshi Seto | f56e448 | 2009-08-06 11:32:51 +0900 | [diff] [blame] | 356 | |
| 357 | list_for_each_entry(entry, &dev->msi_list, list) { |
| 358 | int i, nvec; |
| 359 | if (!entry->irq) |
| 360 | continue; |
Alexander Gordeev | 65f6ae6 | 2013-05-13 11:05:48 +0200 | [diff] [blame] | 361 | if (entry->nvec_used) |
| 362 | nvec = entry->nvec_used; |
| 363 | else |
| 364 | nvec = 1 << entry->msi_attrib.multiple; |
Hidetoshi Seto | f56e448 | 2009-08-06 11:32:51 +0900 | [diff] [blame] | 365 | for (i = 0; i < nvec; i++) |
| 366 | BUG_ON(irq_has_action(entry->irq + i)); |
| 367 | } |
| 368 | |
| 369 | arch_teardown_msi_irqs(dev); |
| 370 | |
| 371 | list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) { |
| 372 | if (entry->msi_attrib.is_msix) { |
| 373 | if (list_is_last(&entry->list, &dev->msi_list)) |
| 374 | iounmap(entry->mask_base); |
| 375 | } |
Neil Horman | 424eb39 | 2012-01-03 10:29:54 -0500 | [diff] [blame] | 376 | |
Hidetoshi Seto | f56e448 | 2009-08-06 11:32:51 +0900 | [diff] [blame] | 377 | list_del(&entry->list); |
| 378 | kfree(entry); |
| 379 | } |
Greg Kroah-Hartman | 1c51b50 | 2013-12-19 12:30:17 -0800 | [diff] [blame] | 380 | |
| 381 | if (dev->msi_irq_groups) { |
| 382 | sysfs_remove_groups(&dev->dev.kobj, dev->msi_irq_groups); |
| 383 | msi_attrs = dev->msi_irq_groups[0]->attrs; |
Alexei Starovoitov | b701c0b | 2014-06-04 15:49:50 -0700 | [diff] [blame] | 384 | while (msi_attrs[count]) { |
Greg Kroah-Hartman | 1c51b50 | 2013-12-19 12:30:17 -0800 | [diff] [blame] | 385 | dev_attr = container_of(msi_attrs[count], |
| 386 | struct device_attribute, attr); |
| 387 | kfree(dev_attr->attr.name); |
| 388 | kfree(dev_attr); |
| 389 | ++count; |
| 390 | } |
| 391 | kfree(msi_attrs); |
| 392 | kfree(dev->msi_irq_groups[0]); |
| 393 | kfree(dev->msi_irq_groups); |
| 394 | dev->msi_irq_groups = NULL; |
| 395 | } |
Hidetoshi Seto | f56e448 | 2009-08-06 11:32:51 +0900 | [diff] [blame] | 396 | } |
Satoru Takeuchi | c54c187 | 2007-01-18 13:50:05 +0900 | [diff] [blame] | 397 | |
Matthew Wilcox | 379f532 | 2009-03-17 08:54:07 -0400 | [diff] [blame] | 398 | static struct msi_desc *alloc_msi_entry(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 399 | { |
Matthew Wilcox | 379f532 | 2009-03-17 08:54:07 -0400 | [diff] [blame] | 400 | struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL); |
| 401 | if (!desc) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 402 | return NULL; |
| 403 | |
Matthew Wilcox | 379f532 | 2009-03-17 08:54:07 -0400 | [diff] [blame] | 404 | INIT_LIST_HEAD(&desc->list); |
| 405 | desc->dev = dev; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 406 | |
Matthew Wilcox | 379f532 | 2009-03-17 08:54:07 -0400 | [diff] [blame] | 407 | return desc; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 408 | } |
| 409 | |
David Miller | ba698ad | 2007-10-25 01:16:30 -0700 | [diff] [blame] | 410 | static void pci_intx_for_msi(struct pci_dev *dev, int enable) |
| 411 | { |
| 412 | if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG)) |
| 413 | pci_intx(dev, enable); |
| 414 | } |
| 415 | |
Michael Ellerman | 8fed4b6 | 2007-01-25 19:34:08 +1100 | [diff] [blame] | 416 | static void __pci_restore_msi_state(struct pci_dev *dev) |
Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 417 | { |
Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 418 | u16 control; |
Eric W. Biederman | 392ee1e | 2007-03-08 13:04:57 -0700 | [diff] [blame] | 419 | struct msi_desc *entry; |
Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 420 | |
Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 421 | if (!dev->msi_enabled) |
| 422 | return; |
| 423 | |
Thomas Gleixner | dced35a | 2011-03-28 17:49:12 +0200 | [diff] [blame] | 424 | entry = irq_get_msi_desc(dev->irq); |
Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 425 | |
David Miller | ba698ad | 2007-10-25 01:16:30 -0700 | [diff] [blame] | 426 | pci_intx_for_msi(dev, 0); |
Gavin Shan | e375b56 | 2013-04-04 16:54:30 +0000 | [diff] [blame] | 427 | msi_set_enable(dev, 0); |
DuanZhenzhong | ac8344c | 2013-12-04 13:09:16 +0800 | [diff] [blame] | 428 | arch_restore_msi_irqs(dev); |
Eric W. Biederman | 392ee1e | 2007-03-08 13:04:57 -0700 | [diff] [blame] | 429 | |
Bjorn Helgaas | f532216 | 2013-04-17 17:34:36 -0600 | [diff] [blame] | 430 | pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control); |
Yijing Wang | 31ea5d4 | 2014-06-19 16:30:30 +0800 | [diff] [blame] | 431 | msi_mask_irq(entry, msi_mask(entry->msi_attrib.multi_cap), |
| 432 | entry->masked); |
Jesse Barnes | abad2ec | 2008-08-07 08:52:37 -0700 | [diff] [blame] | 433 | control &= ~PCI_MSI_FLAGS_QSIZE; |
Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 434 | control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE; |
Bjorn Helgaas | f532216 | 2013-04-17 17:34:36 -0600 | [diff] [blame] | 435 | pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control); |
Michael Ellerman | 8fed4b6 | 2007-01-25 19:34:08 +1100 | [diff] [blame] | 436 | } |
| 437 | |
| 438 | static void __pci_restore_msix_state(struct pci_dev *dev) |
Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 439 | { |
Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 440 | struct msi_desc *entry; |
Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 441 | |
Eric W. Biederman | ded86d8 | 2007-01-28 12:42:52 -0700 | [diff] [blame] | 442 | if (!dev->msix_enabled) |
| 443 | return; |
Matthew Wilcox | f598282 | 2009-06-18 19:15:59 -0700 | [diff] [blame] | 444 | BUG_ON(list_empty(&dev->msi_list)); |
Eric W. Biederman | ded86d8 | 2007-01-28 12:42:52 -0700 | [diff] [blame] | 445 | |
Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 446 | /* route the table */ |
David Miller | ba698ad | 2007-10-25 01:16:30 -0700 | [diff] [blame] | 447 | pci_intx_for_msi(dev, 0); |
Yijing Wang | 66f0d0c | 2014-06-19 16:29:53 +0800 | [diff] [blame] | 448 | msix_clear_and_set_ctrl(dev, 0, |
| 449 | PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL); |
Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 450 | |
DuanZhenzhong | ac8344c | 2013-12-04 13:09:16 +0800 | [diff] [blame] | 451 | arch_restore_msi_irqs(dev); |
Michael Ellerman | 4aa9bc9 | 2007-04-05 17:19:10 +1000 | [diff] [blame] | 452 | list_for_each_entry(entry, &dev->msi_list, list) { |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 453 | msix_mask_irq(entry, entry->masked); |
Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 454 | } |
Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 455 | |
Yijing Wang | 66f0d0c | 2014-06-19 16:29:53 +0800 | [diff] [blame] | 456 | msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0); |
Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 457 | } |
Michael Ellerman | 8fed4b6 | 2007-01-25 19:34:08 +1100 | [diff] [blame] | 458 | |
| 459 | void pci_restore_msi_state(struct pci_dev *dev) |
| 460 | { |
| 461 | __pci_restore_msi_state(dev); |
| 462 | __pci_restore_msix_state(dev); |
| 463 | } |
Linas Vepstas | 94688cf | 2007-11-07 15:43:59 -0600 | [diff] [blame] | 464 | EXPORT_SYMBOL_GPL(pci_restore_msi_state); |
Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 465 | |
Greg Kroah-Hartman | 1c51b50 | 2013-12-19 12:30:17 -0800 | [diff] [blame] | 466 | static ssize_t msi_mode_show(struct device *dev, struct device_attribute *attr, |
Neil Horman | da8d1c8 | 2011-10-06 14:08:18 -0400 | [diff] [blame] | 467 | char *buf) |
| 468 | { |
Greg Kroah-Hartman | 1c51b50 | 2013-12-19 12:30:17 -0800 | [diff] [blame] | 469 | struct msi_desc *entry; |
| 470 | unsigned long irq; |
| 471 | int retval; |
| 472 | |
| 473 | retval = kstrtoul(attr->attr.name, 10, &irq); |
| 474 | if (retval) |
| 475 | return retval; |
| 476 | |
Yijing Wang | e11ece5 | 2014-07-08 10:09:19 +0800 | [diff] [blame] | 477 | entry = irq_get_msi_desc(irq); |
| 478 | if (entry) |
| 479 | return sprintf(buf, "%s\n", |
| 480 | entry->msi_attrib.is_msix ? "msix" : "msi"); |
| 481 | |
Greg Kroah-Hartman | 1c51b50 | 2013-12-19 12:30:17 -0800 | [diff] [blame] | 482 | return -ENODEV; |
Neil Horman | da8d1c8 | 2011-10-06 14:08:18 -0400 | [diff] [blame] | 483 | } |
| 484 | |
Neil Horman | da8d1c8 | 2011-10-06 14:08:18 -0400 | [diff] [blame] | 485 | static int populate_msi_sysfs(struct pci_dev *pdev) |
| 486 | { |
Greg Kroah-Hartman | 1c51b50 | 2013-12-19 12:30:17 -0800 | [diff] [blame] | 487 | struct attribute **msi_attrs; |
| 488 | struct attribute *msi_attr; |
| 489 | struct device_attribute *msi_dev_attr; |
| 490 | struct attribute_group *msi_irq_group; |
| 491 | const struct attribute_group **msi_irq_groups; |
Neil Horman | da8d1c8 | 2011-10-06 14:08:18 -0400 | [diff] [blame] | 492 | struct msi_desc *entry; |
Greg Kroah-Hartman | 1c51b50 | 2013-12-19 12:30:17 -0800 | [diff] [blame] | 493 | int ret = -ENOMEM; |
| 494 | int num_msi = 0; |
Neil Horman | da8d1c8 | 2011-10-06 14:08:18 -0400 | [diff] [blame] | 495 | int count = 0; |
| 496 | |
Greg Kroah-Hartman | 1c51b50 | 2013-12-19 12:30:17 -0800 | [diff] [blame] | 497 | /* Determine how many msi entries we have */ |
Neil Horman | da8d1c8 | 2011-10-06 14:08:18 -0400 | [diff] [blame] | 498 | list_for_each_entry(entry, &pdev->msi_list, list) { |
Greg Kroah-Hartman | 1c51b50 | 2013-12-19 12:30:17 -0800 | [diff] [blame] | 499 | ++num_msi; |
Neil Horman | da8d1c8 | 2011-10-06 14:08:18 -0400 | [diff] [blame] | 500 | } |
Greg Kroah-Hartman | 1c51b50 | 2013-12-19 12:30:17 -0800 | [diff] [blame] | 501 | if (!num_msi) |
| 502 | return 0; |
| 503 | |
| 504 | /* Dynamically create the MSI attributes for the PCI device */ |
| 505 | msi_attrs = kzalloc(sizeof(void *) * (num_msi + 1), GFP_KERNEL); |
| 506 | if (!msi_attrs) |
| 507 | return -ENOMEM; |
| 508 | list_for_each_entry(entry, &pdev->msi_list, list) { |
Greg Kroah-Hartman | 86bb4f6 | 2014-02-13 10:47:20 -0700 | [diff] [blame] | 509 | msi_dev_attr = kzalloc(sizeof(*msi_dev_attr), GFP_KERNEL); |
Jan Beulich | 1406276 | 2014-04-14 14:59:50 -0600 | [diff] [blame] | 510 | if (!msi_dev_attr) |
Greg Kroah-Hartman | 86bb4f6 | 2014-02-13 10:47:20 -0700 | [diff] [blame] | 511 | goto error_attrs; |
Jan Beulich | 1406276 | 2014-04-14 14:59:50 -0600 | [diff] [blame] | 512 | msi_attrs[count] = &msi_dev_attr->attr; |
Greg Kroah-Hartman | 86bb4f6 | 2014-02-13 10:47:20 -0700 | [diff] [blame] | 513 | |
Greg Kroah-Hartman | 1c51b50 | 2013-12-19 12:30:17 -0800 | [diff] [blame] | 514 | sysfs_attr_init(&msi_dev_attr->attr); |
Jan Beulich | 1406276 | 2014-04-14 14:59:50 -0600 | [diff] [blame] | 515 | msi_dev_attr->attr.name = kasprintf(GFP_KERNEL, "%d", |
| 516 | entry->irq); |
| 517 | if (!msi_dev_attr->attr.name) |
| 518 | goto error_attrs; |
Greg Kroah-Hartman | 1c51b50 | 2013-12-19 12:30:17 -0800 | [diff] [blame] | 519 | msi_dev_attr->attr.mode = S_IRUGO; |
| 520 | msi_dev_attr->show = msi_mode_show; |
Greg Kroah-Hartman | 1c51b50 | 2013-12-19 12:30:17 -0800 | [diff] [blame] | 521 | ++count; |
| 522 | } |
| 523 | |
| 524 | msi_irq_group = kzalloc(sizeof(*msi_irq_group), GFP_KERNEL); |
| 525 | if (!msi_irq_group) |
| 526 | goto error_attrs; |
| 527 | msi_irq_group->name = "msi_irqs"; |
| 528 | msi_irq_group->attrs = msi_attrs; |
| 529 | |
| 530 | msi_irq_groups = kzalloc(sizeof(void *) * 2, GFP_KERNEL); |
| 531 | if (!msi_irq_groups) |
| 532 | goto error_irq_group; |
| 533 | msi_irq_groups[0] = msi_irq_group; |
| 534 | |
| 535 | ret = sysfs_create_groups(&pdev->dev.kobj, msi_irq_groups); |
| 536 | if (ret) |
| 537 | goto error_irq_groups; |
| 538 | pdev->msi_irq_groups = msi_irq_groups; |
Neil Horman | da8d1c8 | 2011-10-06 14:08:18 -0400 | [diff] [blame] | 539 | |
| 540 | return 0; |
| 541 | |
Greg Kroah-Hartman | 1c51b50 | 2013-12-19 12:30:17 -0800 | [diff] [blame] | 542 | error_irq_groups: |
| 543 | kfree(msi_irq_groups); |
| 544 | error_irq_group: |
| 545 | kfree(msi_irq_group); |
| 546 | error_attrs: |
| 547 | count = 0; |
| 548 | msi_attr = msi_attrs[count]; |
| 549 | while (msi_attr) { |
| 550 | msi_dev_attr = container_of(msi_attr, struct device_attribute, attr); |
| 551 | kfree(msi_attr->name); |
| 552 | kfree(msi_dev_attr); |
| 553 | ++count; |
| 554 | msi_attr = msi_attrs[count]; |
Neil Horman | da8d1c8 | 2011-10-06 14:08:18 -0400 | [diff] [blame] | 555 | } |
Greg Kroah-Hartman | 2923775 | 2014-02-13 10:47:35 -0700 | [diff] [blame] | 556 | kfree(msi_attrs); |
Neil Horman | da8d1c8 | 2011-10-06 14:08:18 -0400 | [diff] [blame] | 557 | return ret; |
| 558 | } |
| 559 | |
Yijing Wang | d873b4d | 2014-07-08 10:07:23 +0800 | [diff] [blame] | 560 | static struct msi_desc *msi_setup_entry(struct pci_dev *dev) |
| 561 | { |
| 562 | u16 control; |
| 563 | struct msi_desc *entry; |
| 564 | |
| 565 | /* MSI Entry Initialization */ |
| 566 | entry = alloc_msi_entry(dev); |
| 567 | if (!entry) |
| 568 | return NULL; |
| 569 | |
| 570 | pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control); |
| 571 | |
| 572 | entry->msi_attrib.is_msix = 0; |
| 573 | entry->msi_attrib.is_64 = !!(control & PCI_MSI_FLAGS_64BIT); |
| 574 | entry->msi_attrib.entry_nr = 0; |
| 575 | entry->msi_attrib.maskbit = !!(control & PCI_MSI_FLAGS_MASKBIT); |
| 576 | entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */ |
Yijing Wang | d873b4d | 2014-07-08 10:07:23 +0800 | [diff] [blame] | 577 | entry->msi_attrib.multi_cap = (control & PCI_MSI_FLAGS_QMASK) >> 1; |
| 578 | |
| 579 | if (control & PCI_MSI_FLAGS_64BIT) |
| 580 | entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_64; |
| 581 | else |
| 582 | entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_32; |
| 583 | |
| 584 | /* Save the initial mask status */ |
| 585 | if (entry->msi_attrib.maskbit) |
| 586 | pci_read_config_dword(dev, entry->mask_pos, &entry->masked); |
| 587 | |
| 588 | return entry; |
| 589 | } |
| 590 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 591 | /** |
| 592 | * msi_capability_init - configure device's MSI capability structure |
| 593 | * @dev: pointer to the pci_dev data structure of MSI device function |
Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 594 | * @nvec: number of interrupts to allocate |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 595 | * |
Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 596 | * Setup the MSI capability structure of the device with the requested |
| 597 | * number of interrupts. A return value of zero indicates the successful |
| 598 | * setup of an entry with the new MSI irq. A negative return value indicates |
| 599 | * an error, and a positive return value indicates the number of interrupts |
| 600 | * which could have been allocated. |
| 601 | */ |
| 602 | static int msi_capability_init(struct pci_dev *dev, int nvec) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 603 | { |
| 604 | struct msi_desc *entry; |
Gavin Shan | f465136 | 2013-04-04 16:54:32 +0000 | [diff] [blame] | 605 | int ret; |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 606 | unsigned mask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 607 | |
Gavin Shan | e375b56 | 2013-04-04 16:54:30 +0000 | [diff] [blame] | 608 | msi_set_enable(dev, 0); /* Disable MSI during set up */ |
Matthew Wilcox | 110828c | 2009-06-16 06:31:45 -0600 | [diff] [blame] | 609 | |
Yijing Wang | d873b4d | 2014-07-08 10:07:23 +0800 | [diff] [blame] | 610 | entry = msi_setup_entry(dev); |
Eric W. Biederman | f7feaca | 2007-01-28 12:56:37 -0700 | [diff] [blame] | 611 | if (!entry) |
| 612 | return -ENOMEM; |
Eric W. Biederman | 1ce0337 | 2006-10-04 02:16:41 -0700 | [diff] [blame] | 613 | |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 614 | /* All MSIs are unmasked by default, Mask them all */ |
Yijing Wang | 31ea5d4 | 2014-06-19 16:30:30 +0800 | [diff] [blame] | 615 | mask = msi_mask(entry->msi_attrib.multi_cap); |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 616 | msi_mask_irq(entry, mask, mask); |
| 617 | |
Eric W. Biederman | 0dd11f9 | 2007-06-01 00:46:32 -0700 | [diff] [blame] | 618 | list_add_tail(&entry->list, &dev->msi_list); |
Michael Ellerman | 9c83133 | 2007-04-18 19:39:21 +1000 | [diff] [blame] | 619 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 620 | /* Configure MSI capability structure */ |
Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 621 | ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI); |
Michael Ellerman | 7fe3730 | 2007-04-18 19:39:21 +1000 | [diff] [blame] | 622 | if (ret) { |
Hidetoshi Seto | 7ba1930 | 2009-06-23 17:39:27 +0900 | [diff] [blame] | 623 | msi_mask_irq(entry, mask, ~mask); |
Hidetoshi Seto | f56e448 | 2009-08-06 11:32:51 +0900 | [diff] [blame] | 624 | free_msi_irqs(dev); |
Michael Ellerman | 7fe3730 | 2007-04-18 19:39:21 +1000 | [diff] [blame] | 625 | return ret; |
Mark Maule | fd58e55 | 2006-04-10 21:17:48 -0500 | [diff] [blame] | 626 | } |
Eric W. Biederman | f7feaca | 2007-01-28 12:56:37 -0700 | [diff] [blame] | 627 | |
Neil Horman | da8d1c8 | 2011-10-06 14:08:18 -0400 | [diff] [blame] | 628 | ret = populate_msi_sysfs(dev); |
| 629 | if (ret) { |
| 630 | msi_mask_irq(entry, mask, ~mask); |
| 631 | free_msi_irqs(dev); |
| 632 | return ret; |
| 633 | } |
| 634 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 635 | /* Set MSI enabled bits */ |
David Miller | ba698ad | 2007-10-25 01:16:30 -0700 | [diff] [blame] | 636 | pci_intx_for_msi(dev, 0); |
Gavin Shan | e375b56 | 2013-04-04 16:54:30 +0000 | [diff] [blame] | 637 | msi_set_enable(dev, 1); |
Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 638 | dev->msi_enabled = 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 639 | |
Michael Ellerman | 7fe3730 | 2007-04-18 19:39:21 +1000 | [diff] [blame] | 640 | dev->irq = entry->irq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 641 | return 0; |
| 642 | } |
| 643 | |
Gavin Shan | 520fe9d | 2013-04-04 16:54:33 +0000 | [diff] [blame] | 644 | static void __iomem *msix_map_region(struct pci_dev *dev, unsigned nr_entries) |
Hidetoshi Seto | 5a05a9d | 2009-08-06 11:34:34 +0900 | [diff] [blame] | 645 | { |
Kenji Kaneshige | 4302e0f | 2010-06-17 10:42:44 +0900 | [diff] [blame] | 646 | resource_size_t phys_addr; |
Hidetoshi Seto | 5a05a9d | 2009-08-06 11:34:34 +0900 | [diff] [blame] | 647 | u32 table_offset; |
| 648 | u8 bir; |
| 649 | |
Bjorn Helgaas | 909094c | 2013-04-17 17:43:40 -0600 | [diff] [blame] | 650 | pci_read_config_dword(dev, dev->msix_cap + PCI_MSIX_TABLE, |
| 651 | &table_offset); |
Bjorn Helgaas | 4d18760 | 2013-04-17 18:10:07 -0600 | [diff] [blame] | 652 | bir = (u8)(table_offset & PCI_MSIX_TABLE_BIR); |
| 653 | table_offset &= PCI_MSIX_TABLE_OFFSET; |
Hidetoshi Seto | 5a05a9d | 2009-08-06 11:34:34 +0900 | [diff] [blame] | 654 | phys_addr = pci_resource_start(dev, bir) + table_offset; |
| 655 | |
| 656 | return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE); |
| 657 | } |
| 658 | |
Gavin Shan | 520fe9d | 2013-04-04 16:54:33 +0000 | [diff] [blame] | 659 | static int msix_setup_entries(struct pci_dev *dev, void __iomem *base, |
| 660 | struct msix_entry *entries, int nvec) |
Hidetoshi Seto | d9d7070 | 2009-08-06 11:35:48 +0900 | [diff] [blame] | 661 | { |
| 662 | struct msi_desc *entry; |
| 663 | int i; |
| 664 | |
| 665 | for (i = 0; i < nvec; i++) { |
| 666 | entry = alloc_msi_entry(dev); |
| 667 | if (!entry) { |
| 668 | if (!i) |
| 669 | iounmap(base); |
| 670 | else |
| 671 | free_msi_irqs(dev); |
| 672 | /* No enough memory. Don't try again */ |
| 673 | return -ENOMEM; |
| 674 | } |
| 675 | |
| 676 | entry->msi_attrib.is_msix = 1; |
| 677 | entry->msi_attrib.is_64 = 1; |
| 678 | entry->msi_attrib.entry_nr = entries[i].entry; |
| 679 | entry->msi_attrib.default_irq = dev->irq; |
Hidetoshi Seto | d9d7070 | 2009-08-06 11:35:48 +0900 | [diff] [blame] | 680 | entry->mask_base = base; |
| 681 | |
| 682 | list_add_tail(&entry->list, &dev->msi_list); |
| 683 | } |
| 684 | |
| 685 | return 0; |
| 686 | } |
| 687 | |
Hidetoshi Seto | 75cb342 | 2009-08-06 11:35:10 +0900 | [diff] [blame] | 688 | static void msix_program_entries(struct pci_dev *dev, |
Gavin Shan | 520fe9d | 2013-04-04 16:54:33 +0000 | [diff] [blame] | 689 | struct msix_entry *entries) |
Hidetoshi Seto | 75cb342 | 2009-08-06 11:35:10 +0900 | [diff] [blame] | 690 | { |
| 691 | struct msi_desc *entry; |
| 692 | int i = 0; |
| 693 | |
| 694 | list_for_each_entry(entry, &dev->msi_list, list) { |
| 695 | int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE + |
| 696 | PCI_MSIX_ENTRY_VECTOR_CTRL; |
| 697 | |
| 698 | entries[i].vector = entry->irq; |
Thomas Gleixner | dced35a | 2011-03-28 17:49:12 +0200 | [diff] [blame] | 699 | irq_set_msi_desc(entry->irq, entry); |
Hidetoshi Seto | 75cb342 | 2009-08-06 11:35:10 +0900 | [diff] [blame] | 700 | entry->masked = readl(entry->mask_base + offset); |
| 701 | msix_mask_irq(entry, 1); |
| 702 | i++; |
| 703 | } |
| 704 | } |
| 705 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 706 | /** |
| 707 | * msix_capability_init - configure device's MSI-X capability |
| 708 | * @dev: pointer to the pci_dev data structure of MSI-X device function |
Randy Dunlap | 8f7020d | 2005-10-23 11:57:38 -0700 | [diff] [blame] | 709 | * @entries: pointer to an array of struct msix_entry entries |
| 710 | * @nvec: number of @entries |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 711 | * |
Steven Cole | eaae4b3 | 2005-05-03 18:38:30 -0600 | [diff] [blame] | 712 | * Setup the MSI-X capability structure of device function with a |
Eric W. Biederman | 1ce0337 | 2006-10-04 02:16:41 -0700 | [diff] [blame] | 713 | * single MSI-X irq. A return of zero indicates the successful setup of |
| 714 | * requested MSI-X entries with allocated irqs or non-zero for otherwise. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 715 | **/ |
| 716 | static int msix_capability_init(struct pci_dev *dev, |
| 717 | struct msix_entry *entries, int nvec) |
| 718 | { |
Gavin Shan | 520fe9d | 2013-04-04 16:54:33 +0000 | [diff] [blame] | 719 | int ret; |
Hidetoshi Seto | 5a05a9d | 2009-08-06 11:34:34 +0900 | [diff] [blame] | 720 | u16 control; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 721 | void __iomem *base; |
| 722 | |
Matthew Wilcox | f598282 | 2009-06-18 19:15:59 -0700 | [diff] [blame] | 723 | /* Ensure MSI-X is disabled while it is set up */ |
Yijing Wang | 66f0d0c | 2014-06-19 16:29:53 +0800 | [diff] [blame] | 724 | msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0); |
Matthew Wilcox | f598282 | 2009-06-18 19:15:59 -0700 | [diff] [blame] | 725 | |
Yijing Wang | 66f0d0c | 2014-06-19 16:29:53 +0800 | [diff] [blame] | 726 | pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 727 | /* Request & Map MSI-X table region */ |
Bjorn Helgaas | 527eee2 | 2013-04-17 17:44:48 -0600 | [diff] [blame] | 728 | base = msix_map_region(dev, msix_table_size(control)); |
Hidetoshi Seto | 5a05a9d | 2009-08-06 11:34:34 +0900 | [diff] [blame] | 729 | if (!base) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 730 | return -ENOMEM; |
| 731 | |
Gavin Shan | 520fe9d | 2013-04-04 16:54:33 +0000 | [diff] [blame] | 732 | ret = msix_setup_entries(dev, base, entries, nvec); |
Hidetoshi Seto | d9d7070 | 2009-08-06 11:35:48 +0900 | [diff] [blame] | 733 | if (ret) |
| 734 | return ret; |
Michael Ellerman | 9c83133 | 2007-04-18 19:39:21 +1000 | [diff] [blame] | 735 | |
| 736 | ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX); |
Hidetoshi Seto | 583871d | 2009-08-06 11:33:39 +0900 | [diff] [blame] | 737 | if (ret) |
Alexander Gordeev | 2adc790 | 2013-12-16 09:34:56 +0100 | [diff] [blame] | 738 | goto out_avail; |
Michael Ellerman | 9c83133 | 2007-04-18 19:39:21 +1000 | [diff] [blame] | 739 | |
Matthew Wilcox | f598282 | 2009-06-18 19:15:59 -0700 | [diff] [blame] | 740 | /* |
| 741 | * Some devices require MSI-X to be enabled before we can touch the |
| 742 | * MSI-X registers. We need to mask all the vectors to prevent |
| 743 | * interrupts coming in before they're fully set up. |
| 744 | */ |
Yijing Wang | 66f0d0c | 2014-06-19 16:29:53 +0800 | [diff] [blame] | 745 | msix_clear_and_set_ctrl(dev, 0, |
| 746 | PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE); |
Matthew Wilcox | f598282 | 2009-06-18 19:15:59 -0700 | [diff] [blame] | 747 | |
Hidetoshi Seto | 75cb342 | 2009-08-06 11:35:10 +0900 | [diff] [blame] | 748 | msix_program_entries(dev, entries); |
Matthew Wilcox | f598282 | 2009-06-18 19:15:59 -0700 | [diff] [blame] | 749 | |
Neil Horman | da8d1c8 | 2011-10-06 14:08:18 -0400 | [diff] [blame] | 750 | ret = populate_msi_sysfs(dev); |
Alexander Gordeev | 2adc790 | 2013-12-16 09:34:56 +0100 | [diff] [blame] | 751 | if (ret) |
| 752 | goto out_free; |
Neil Horman | da8d1c8 | 2011-10-06 14:08:18 -0400 | [diff] [blame] | 753 | |
Matthew Wilcox | f598282 | 2009-06-18 19:15:59 -0700 | [diff] [blame] | 754 | /* Set MSI-X enabled bits and unmask the function */ |
David Miller | ba698ad | 2007-10-25 01:16:30 -0700 | [diff] [blame] | 755 | pci_intx_for_msi(dev, 0); |
Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 756 | dev->msix_enabled = 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 757 | |
Yijing Wang | 66f0d0c | 2014-06-19 16:29:53 +0800 | [diff] [blame] | 758 | msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0); |
Matthew Wilcox | 8d18101 | 2009-05-08 07:13:33 -0600 | [diff] [blame] | 759 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 760 | return 0; |
Hidetoshi Seto | 583871d | 2009-08-06 11:33:39 +0900 | [diff] [blame] | 761 | |
Alexander Gordeev | 2adc790 | 2013-12-16 09:34:56 +0100 | [diff] [blame] | 762 | out_avail: |
Hidetoshi Seto | 583871d | 2009-08-06 11:33:39 +0900 | [diff] [blame] | 763 | if (ret < 0) { |
| 764 | /* |
| 765 | * If we had some success, report the number of irqs |
| 766 | * we succeeded in setting up. |
| 767 | */ |
Hidetoshi Seto | d9d7070 | 2009-08-06 11:35:48 +0900 | [diff] [blame] | 768 | struct msi_desc *entry; |
Hidetoshi Seto | 583871d | 2009-08-06 11:33:39 +0900 | [diff] [blame] | 769 | int avail = 0; |
| 770 | |
| 771 | list_for_each_entry(entry, &dev->msi_list, list) { |
| 772 | if (entry->irq != 0) |
| 773 | avail++; |
| 774 | } |
| 775 | if (avail != 0) |
| 776 | ret = avail; |
| 777 | } |
| 778 | |
Alexander Gordeev | 2adc790 | 2013-12-16 09:34:56 +0100 | [diff] [blame] | 779 | out_free: |
Hidetoshi Seto | 583871d | 2009-08-06 11:33:39 +0900 | [diff] [blame] | 780 | free_msi_irqs(dev); |
| 781 | |
| 782 | return ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 783 | } |
| 784 | |
| 785 | /** |
Alexander Gordeev | a06cd74 | 2014-09-23 12:45:58 -0600 | [diff] [blame] | 786 | * pci_msi_supported - check whether MSI may be enabled on a device |
Brice Goglin | 24334a1 | 2006-08-31 01:55:07 -0400 | [diff] [blame] | 787 | * @dev: pointer to the pci_dev data structure of MSI device function |
Michael Ellerman | c9953a7 | 2007-04-05 17:19:08 +1000 | [diff] [blame] | 788 | * @nvec: how many MSIs have been requested ? |
Brice Goglin | 24334a1 | 2006-08-31 01:55:07 -0400 | [diff] [blame] | 789 | * |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 790 | * Look at global flags, the device itself, and its parent buses |
Michael Ellerman | 17bbc12 | 2007-04-05 17:19:07 +1000 | [diff] [blame] | 791 | * to determine if MSI/-X are supported for the device. If MSI/-X is |
Alexander Gordeev | a06cd74 | 2014-09-23 12:45:58 -0600 | [diff] [blame] | 792 | * supported return 1, else return 0. |
Brice Goglin | 24334a1 | 2006-08-31 01:55:07 -0400 | [diff] [blame] | 793 | **/ |
Alexander Gordeev | a06cd74 | 2014-09-23 12:45:58 -0600 | [diff] [blame] | 794 | static int pci_msi_supported(struct pci_dev *dev, int nvec) |
Brice Goglin | 24334a1 | 2006-08-31 01:55:07 -0400 | [diff] [blame] | 795 | { |
| 796 | struct pci_bus *bus; |
| 797 | |
Brice Goglin | 0306ebf | 2006-10-05 10:24:31 +0200 | [diff] [blame] | 798 | /* MSI must be globally enabled and supported by the device */ |
Alexander Gordeev | 27e2060 | 2014-09-23 14:25:11 -0600 | [diff] [blame] | 799 | if (!pci_msi_enable) |
Alexander Gordeev | a06cd74 | 2014-09-23 12:45:58 -0600 | [diff] [blame] | 800 | return 0; |
Alexander Gordeev | 27e2060 | 2014-09-23 14:25:11 -0600 | [diff] [blame] | 801 | |
| 802 | if (!dev || dev->no_msi || dev->current_state != PCI_D0) |
Alexander Gordeev | a06cd74 | 2014-09-23 12:45:58 -0600 | [diff] [blame] | 803 | return 0; |
Brice Goglin | 24334a1 | 2006-08-31 01:55:07 -0400 | [diff] [blame] | 804 | |
Michael Ellerman | 314e77b | 2007-04-05 17:19:12 +1000 | [diff] [blame] | 805 | /* |
| 806 | * You can't ask to have 0 or less MSIs configured. |
| 807 | * a) it's stupid .. |
| 808 | * b) the list manipulation code assumes nvec >= 1. |
| 809 | */ |
| 810 | if (nvec < 1) |
Alexander Gordeev | a06cd74 | 2014-09-23 12:45:58 -0600 | [diff] [blame] | 811 | return 0; |
Michael Ellerman | 314e77b | 2007-04-05 17:19:12 +1000 | [diff] [blame] | 812 | |
Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 813 | /* |
| 814 | * Any bridge which does NOT route MSI transactions from its |
| 815 | * secondary bus to its primary bus must set NO_MSI flag on |
Brice Goglin | 0306ebf | 2006-10-05 10:24:31 +0200 | [diff] [blame] | 816 | * the secondary pci_bus. |
| 817 | * We expect only arch-specific PCI host bus controller driver |
| 818 | * or quirks for specific PCI bridges to be setting NO_MSI. |
| 819 | */ |
Brice Goglin | 24334a1 | 2006-08-31 01:55:07 -0400 | [diff] [blame] | 820 | for (bus = dev->bus; bus; bus = bus->parent) |
| 821 | if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI) |
Alexander Gordeev | a06cd74 | 2014-09-23 12:45:58 -0600 | [diff] [blame] | 822 | return 0; |
Brice Goglin | 24334a1 | 2006-08-31 01:55:07 -0400 | [diff] [blame] | 823 | |
Alexander Gordeev | a06cd74 | 2014-09-23 12:45:58 -0600 | [diff] [blame] | 824 | return 1; |
Brice Goglin | 24334a1 | 2006-08-31 01:55:07 -0400 | [diff] [blame] | 825 | } |
| 826 | |
| 827 | /** |
Alexander Gordeev | d1ac1d2 | 2013-12-30 08:28:13 +0100 | [diff] [blame] | 828 | * pci_msi_vec_count - Return the number of MSI vectors a device can send |
| 829 | * @dev: device to report about |
| 830 | * |
| 831 | * This function returns the number of MSI vectors a device requested via |
| 832 | * Multiple Message Capable register. It returns a negative errno if the |
| 833 | * device is not capable sending MSI interrupts. Otherwise, the call succeeds |
| 834 | * and returns a power of two, up to a maximum of 2^5 (32), according to the |
| 835 | * MSI specification. |
| 836 | **/ |
| 837 | int pci_msi_vec_count(struct pci_dev *dev) |
| 838 | { |
| 839 | int ret; |
| 840 | u16 msgctl; |
| 841 | |
| 842 | if (!dev->msi_cap) |
| 843 | return -EINVAL; |
| 844 | |
| 845 | pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &msgctl); |
| 846 | ret = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1); |
| 847 | |
| 848 | return ret; |
| 849 | } |
| 850 | EXPORT_SYMBOL(pci_msi_vec_count); |
| 851 | |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 852 | void pci_msi_shutdown(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 853 | { |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 854 | struct msi_desc *desc; |
| 855 | u32 mask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 856 | |
Michael Ellerman | 128bc5f | 2007-03-22 21:51:39 +1100 | [diff] [blame] | 857 | if (!pci_msi_enable || !dev || !dev->msi_enabled) |
Eric W. Biederman | ded86d8 | 2007-01-28 12:42:52 -0700 | [diff] [blame] | 858 | return; |
| 859 | |
Matthew Wilcox | 110828c | 2009-06-16 06:31:45 -0600 | [diff] [blame] | 860 | BUG_ON(list_empty(&dev->msi_list)); |
| 861 | desc = list_first_entry(&dev->msi_list, struct msi_desc, list); |
Matthew Wilcox | 110828c | 2009-06-16 06:31:45 -0600 | [diff] [blame] | 862 | |
Gavin Shan | e375b56 | 2013-04-04 16:54:30 +0000 | [diff] [blame] | 863 | msi_set_enable(dev, 0); |
David Miller | ba698ad | 2007-10-25 01:16:30 -0700 | [diff] [blame] | 864 | pci_intx_for_msi(dev, 1); |
Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 865 | dev->msi_enabled = 0; |
Eric W. Biederman | 7bd007e | 2006-10-04 02:16:31 -0700 | [diff] [blame] | 866 | |
Hidetoshi Seto | 12abb8b | 2009-06-24 12:08:09 +0900 | [diff] [blame] | 867 | /* Return the device with MSI unmasked as initial states */ |
Yijing Wang | 31ea5d4 | 2014-06-19 16:30:30 +0800 | [diff] [blame] | 868 | mask = msi_mask(desc->msi_attrib.multi_cap); |
Hidetoshi Seto | 12abb8b | 2009-06-24 12:08:09 +0900 | [diff] [blame] | 869 | /* Keep cached state to be restored */ |
Konrad Rzeszutek Wilk | 0e4ccb1 | 2013-11-06 16:16:56 -0500 | [diff] [blame] | 870 | arch_msi_mask_irq(desc, mask, ~mask); |
Michael Ellerman | e387b9e | 2007-03-22 21:51:27 +1100 | [diff] [blame] | 871 | |
| 872 | /* Restore dev->irq to its default pin-assertion irq */ |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 873 | dev->irq = desc->msi_attrib.default_irq; |
Yinghai Lu | d52877c | 2008-04-23 14:58:09 -0700 | [diff] [blame] | 874 | } |
Matthew Wilcox | 24d2755 | 2009-03-17 08:54:06 -0400 | [diff] [blame] | 875 | |
Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 876 | void pci_disable_msi(struct pci_dev *dev) |
Yinghai Lu | d52877c | 2008-04-23 14:58:09 -0700 | [diff] [blame] | 877 | { |
Yinghai Lu | d52877c | 2008-04-23 14:58:09 -0700 | [diff] [blame] | 878 | if (!pci_msi_enable || !dev || !dev->msi_enabled) |
| 879 | return; |
| 880 | |
| 881 | pci_msi_shutdown(dev); |
Hidetoshi Seto | f56e448 | 2009-08-06 11:32:51 +0900 | [diff] [blame] | 882 | free_msi_irqs(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 883 | } |
Michael Ellerman | 4cc086f | 2007-03-22 21:51:34 +1100 | [diff] [blame] | 884 | EXPORT_SYMBOL(pci_disable_msi); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 885 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 886 | /** |
Alexander Gordeev | ff1aa43 | 2013-12-30 08:28:15 +0100 | [diff] [blame] | 887 | * pci_msix_vec_count - return the number of device's MSI-X table entries |
Rafael J. Wysocki | a52e2e3 | 2009-01-24 00:21:14 +0100 | [diff] [blame] | 888 | * @dev: pointer to the pci_dev data structure of MSI-X device function |
Alexander Gordeev | ff1aa43 | 2013-12-30 08:28:15 +0100 | [diff] [blame] | 889 | * This function returns the number of device's MSI-X table entries and |
| 890 | * therefore the number of MSI-X vectors device is capable of sending. |
| 891 | * It returns a negative errno if the device is not capable of sending MSI-X |
| 892 | * interrupts. |
| 893 | **/ |
| 894 | int pci_msix_vec_count(struct pci_dev *dev) |
Rafael J. Wysocki | a52e2e3 | 2009-01-24 00:21:14 +0100 | [diff] [blame] | 895 | { |
Rafael J. Wysocki | a52e2e3 | 2009-01-24 00:21:14 +0100 | [diff] [blame] | 896 | u16 control; |
| 897 | |
Gavin Shan | 520fe9d | 2013-04-04 16:54:33 +0000 | [diff] [blame] | 898 | if (!dev->msix_cap) |
Alexander Gordeev | ff1aa43 | 2013-12-30 08:28:15 +0100 | [diff] [blame] | 899 | return -EINVAL; |
Rafael J. Wysocki | a52e2e3 | 2009-01-24 00:21:14 +0100 | [diff] [blame] | 900 | |
Bjorn Helgaas | f84ecd2 | 2013-04-17 17:38:32 -0600 | [diff] [blame] | 901 | pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control); |
Bjorn Helgaas | 527eee2 | 2013-04-17 17:44:48 -0600 | [diff] [blame] | 902 | return msix_table_size(control); |
Rafael J. Wysocki | a52e2e3 | 2009-01-24 00:21:14 +0100 | [diff] [blame] | 903 | } |
Alexander Gordeev | ff1aa43 | 2013-12-30 08:28:15 +0100 | [diff] [blame] | 904 | EXPORT_SYMBOL(pci_msix_vec_count); |
Rafael J. Wysocki | a52e2e3 | 2009-01-24 00:21:14 +0100 | [diff] [blame] | 905 | |
| 906 | /** |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 907 | * pci_enable_msix - configure device's MSI-X capability structure |
| 908 | * @dev: pointer to the pci_dev data structure of MSI-X device function |
Greg Kroah-Hartman | 70549ad | 2005-06-06 23:07:46 -0700 | [diff] [blame] | 909 | * @entries: pointer to an array of MSI-X entries |
Eric W. Biederman | 1ce0337 | 2006-10-04 02:16:41 -0700 | [diff] [blame] | 910 | * @nvec: number of MSI-X irqs requested for allocation by device driver |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 911 | * |
| 912 | * Setup the MSI-X capability structure of device function with the number |
Eric W. Biederman | 1ce0337 | 2006-10-04 02:16:41 -0700 | [diff] [blame] | 913 | * of requested irqs upon its software driver call to request for |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 914 | * MSI-X mode enabled on its hardware device function. A return of zero |
| 915 | * indicates the successful configuration of MSI-X capability structure |
Eric W. Biederman | 1ce0337 | 2006-10-04 02:16:41 -0700 | [diff] [blame] | 916 | * with new allocated MSI-X irqs. A return of < 0 indicates a failure. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 917 | * Or a return of > 0 indicates that driver request is exceeding the number |
Michael S. Tsirkin | 57fbf52 | 2009-05-07 11:28:41 +0300 | [diff] [blame] | 918 | * of irqs or MSI-X vectors available. Driver should use the returned value to |
| 919 | * re-send its request. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 920 | **/ |
Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 921 | int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 922 | { |
Rafael J. Wysocki | a52e2e3 | 2009-01-24 00:21:14 +0100 | [diff] [blame] | 923 | int status, nr_entries; |
Eric W. Biederman | ded86d8 | 2007-01-28 12:42:52 -0700 | [diff] [blame] | 924 | int i, j; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 925 | |
Alexander Gordeev | a06cd74 | 2014-09-23 12:45:58 -0600 | [diff] [blame] | 926 | if (!pci_msi_supported(dev, nvec)) |
| 927 | return -EINVAL; |
Michael Ellerman | c9953a7 | 2007-04-05 17:19:08 +1000 | [diff] [blame] | 928 | |
Alexander Gordeev | 27e2060 | 2014-09-23 14:25:11 -0600 | [diff] [blame] | 929 | if (!entries) |
| 930 | return -EINVAL; |
| 931 | |
Alexander Gordeev | ff1aa43 | 2013-12-30 08:28:15 +0100 | [diff] [blame] | 932 | nr_entries = pci_msix_vec_count(dev); |
| 933 | if (nr_entries < 0) |
| 934 | return nr_entries; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 935 | if (nvec > nr_entries) |
Michael S. Tsirkin | 57fbf52 | 2009-05-07 11:28:41 +0300 | [diff] [blame] | 936 | return nr_entries; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 937 | |
| 938 | /* Check for any invalid entries */ |
| 939 | for (i = 0; i < nvec; i++) { |
| 940 | if (entries[i].entry >= nr_entries) |
| 941 | return -EINVAL; /* invalid entry */ |
| 942 | for (j = i + 1; j < nvec; j++) { |
| 943 | if (entries[i].entry == entries[j].entry) |
| 944 | return -EINVAL; /* duplicate entry */ |
| 945 | } |
| 946 | } |
Eric W. Biederman | ded86d8 | 2007-01-28 12:42:52 -0700 | [diff] [blame] | 947 | WARN_ON(!!dev->msix_enabled); |
Eric W. Biederman | 7bd007e | 2006-10-04 02:16:31 -0700 | [diff] [blame] | 948 | |
Eric W. Biederman | 1ce0337 | 2006-10-04 02:16:41 -0700 | [diff] [blame] | 949 | /* Check whether driver already requested for MSI irq */ |
Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 950 | if (dev->msi_enabled) { |
Ryan Desfosses | 227f064 | 2014-04-18 20:13:50 -0400 | [diff] [blame] | 951 | dev_info(&dev->dev, "can't enable MSI-X (MSI IRQ already assigned)\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 952 | return -EINVAL; |
| 953 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 954 | status = msix_capability_init(dev, entries, nvec); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 955 | return status; |
| 956 | } |
Michael Ellerman | 4cc086f | 2007-03-22 21:51:34 +1100 | [diff] [blame] | 957 | EXPORT_SYMBOL(pci_enable_msix); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 958 | |
Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 959 | void pci_msix_shutdown(struct pci_dev *dev) |
Michael Ellerman | fc4afc7 | 2007-03-22 21:51:33 +1100 | [diff] [blame] | 960 | { |
Hidetoshi Seto | 12abb8b | 2009-06-24 12:08:09 +0900 | [diff] [blame] | 961 | struct msi_desc *entry; |
| 962 | |
Michael Ellerman | 128bc5f | 2007-03-22 21:51:39 +1100 | [diff] [blame] | 963 | if (!pci_msi_enable || !dev || !dev->msix_enabled) |
Eric W. Biederman | ded86d8 | 2007-01-28 12:42:52 -0700 | [diff] [blame] | 964 | return; |
| 965 | |
Hidetoshi Seto | 12abb8b | 2009-06-24 12:08:09 +0900 | [diff] [blame] | 966 | /* Return the device with MSI-X masked as initial states */ |
| 967 | list_for_each_entry(entry, &dev->msi_list, list) { |
| 968 | /* Keep cached states to be restored */ |
Konrad Rzeszutek Wilk | 0e4ccb1 | 2013-11-06 16:16:56 -0500 | [diff] [blame] | 969 | arch_msix_mask_irq(entry, 1); |
Hidetoshi Seto | 12abb8b | 2009-06-24 12:08:09 +0900 | [diff] [blame] | 970 | } |
| 971 | |
Yijing Wang | 66f0d0c | 2014-06-19 16:29:53 +0800 | [diff] [blame] | 972 | msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0); |
David Miller | ba698ad | 2007-10-25 01:16:30 -0700 | [diff] [blame] | 973 | pci_intx_for_msi(dev, 1); |
Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 974 | dev->msix_enabled = 0; |
Yinghai Lu | d52877c | 2008-04-23 14:58:09 -0700 | [diff] [blame] | 975 | } |
Hidetoshi Seto | c901851 | 2009-08-06 11:31:27 +0900 | [diff] [blame] | 976 | |
Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 977 | void pci_disable_msix(struct pci_dev *dev) |
Yinghai Lu | d52877c | 2008-04-23 14:58:09 -0700 | [diff] [blame] | 978 | { |
| 979 | if (!pci_msi_enable || !dev || !dev->msix_enabled) |
| 980 | return; |
| 981 | |
| 982 | pci_msix_shutdown(dev); |
Hidetoshi Seto | f56e448 | 2009-08-06 11:32:51 +0900 | [diff] [blame] | 983 | free_msi_irqs(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 984 | } |
Michael Ellerman | 4cc086f | 2007-03-22 21:51:34 +1100 | [diff] [blame] | 985 | EXPORT_SYMBOL(pci_disable_msix); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 986 | |
Matthew Wilcox | 309e57d | 2006-03-05 22:33:34 -0700 | [diff] [blame] | 987 | void pci_no_msi(void) |
| 988 | { |
| 989 | pci_msi_enable = 0; |
| 990 | } |
Michael Ellerman | c9953a7 | 2007-04-05 17:19:08 +1000 | [diff] [blame] | 991 | |
Andrew Patterson | 07ae95f | 2008-11-10 15:31:05 -0700 | [diff] [blame] | 992 | /** |
| 993 | * pci_msi_enabled - is MSI enabled? |
| 994 | * |
| 995 | * Returns true if MSI has not been disabled by the command-line option |
| 996 | * pci=nomsi. |
| 997 | **/ |
| 998 | int pci_msi_enabled(void) |
| 999 | { |
| 1000 | return pci_msi_enable; |
| 1001 | } |
| 1002 | EXPORT_SYMBOL(pci_msi_enabled); |
| 1003 | |
Michael Ellerman | 4aa9bc9 | 2007-04-05 17:19:10 +1000 | [diff] [blame] | 1004 | void pci_msi_init_pci_dev(struct pci_dev *dev) |
| 1005 | { |
| 1006 | INIT_LIST_HEAD(&dev->msi_list); |
Eric W. Biederman | d5dea7d | 2011-10-17 11:46:06 -0700 | [diff] [blame] | 1007 | |
| 1008 | /* Disable the msi hardware to avoid screaming interrupts |
| 1009 | * during boot. This is the power on reset default so |
| 1010 | * usually this should be a noop. |
| 1011 | */ |
Gavin Shan | e375b56 | 2013-04-04 16:54:30 +0000 | [diff] [blame] | 1012 | dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI); |
| 1013 | if (dev->msi_cap) |
| 1014 | msi_set_enable(dev, 0); |
| 1015 | |
| 1016 | dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX); |
| 1017 | if (dev->msix_cap) |
Yijing Wang | 66f0d0c | 2014-06-19 16:29:53 +0800 | [diff] [blame] | 1018 | msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0); |
Michael Ellerman | 4aa9bc9 | 2007-04-05 17:19:10 +1000 | [diff] [blame] | 1019 | } |
Alexander Gordeev | 302a252 | 2013-12-30 08:28:16 +0100 | [diff] [blame] | 1020 | |
| 1021 | /** |
| 1022 | * pci_enable_msi_range - configure device's MSI capability structure |
| 1023 | * @dev: device to configure |
| 1024 | * @minvec: minimal number of interrupts to configure |
| 1025 | * @maxvec: maximum number of interrupts to configure |
| 1026 | * |
| 1027 | * This function tries to allocate a maximum possible number of interrupts in a |
| 1028 | * range between @minvec and @maxvec. It returns a negative errno if an error |
| 1029 | * occurs. If it succeeds, it returns the actual number of interrupts allocated |
| 1030 | * and updates the @dev's irq member to the lowest new interrupt number; |
| 1031 | * the other interrupt numbers allocated to this device are consecutive. |
| 1032 | **/ |
| 1033 | int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec) |
| 1034 | { |
Alexander Gordeev | 034cd97 | 2014-04-14 15:28:35 +0200 | [diff] [blame] | 1035 | int nvec; |
Alexander Gordeev | 302a252 | 2013-12-30 08:28:16 +0100 | [diff] [blame] | 1036 | int rc; |
| 1037 | |
Alexander Gordeev | a06cd74 | 2014-09-23 12:45:58 -0600 | [diff] [blame] | 1038 | if (!pci_msi_supported(dev, minvec)) |
| 1039 | return -EINVAL; |
Alexander Gordeev | 034cd97 | 2014-04-14 15:28:35 +0200 | [diff] [blame] | 1040 | |
| 1041 | WARN_ON(!!dev->msi_enabled); |
| 1042 | |
| 1043 | /* Check whether driver already requested MSI-X irqs */ |
| 1044 | if (dev->msix_enabled) { |
| 1045 | dev_info(&dev->dev, |
| 1046 | "can't enable MSI (MSI-X already enabled)\n"); |
| 1047 | return -EINVAL; |
| 1048 | } |
| 1049 | |
Alexander Gordeev | 302a252 | 2013-12-30 08:28:16 +0100 | [diff] [blame] | 1050 | if (maxvec < minvec) |
| 1051 | return -ERANGE; |
| 1052 | |
Alexander Gordeev | 034cd97 | 2014-04-14 15:28:35 +0200 | [diff] [blame] | 1053 | nvec = pci_msi_vec_count(dev); |
| 1054 | if (nvec < 0) |
| 1055 | return nvec; |
| 1056 | else if (nvec < minvec) |
| 1057 | return -EINVAL; |
| 1058 | else if (nvec > maxvec) |
| 1059 | nvec = maxvec; |
| 1060 | |
Alexander Gordeev | 302a252 | 2013-12-30 08:28:16 +0100 | [diff] [blame] | 1061 | do { |
Alexander Gordeev | 034cd97 | 2014-04-14 15:28:35 +0200 | [diff] [blame] | 1062 | rc = msi_capability_init(dev, nvec); |
Alexander Gordeev | 302a252 | 2013-12-30 08:28:16 +0100 | [diff] [blame] | 1063 | if (rc < 0) { |
| 1064 | return rc; |
| 1065 | } else if (rc > 0) { |
| 1066 | if (rc < minvec) |
| 1067 | return -ENOSPC; |
| 1068 | nvec = rc; |
| 1069 | } |
| 1070 | } while (rc); |
| 1071 | |
| 1072 | return nvec; |
| 1073 | } |
| 1074 | EXPORT_SYMBOL(pci_enable_msi_range); |
| 1075 | |
| 1076 | /** |
| 1077 | * pci_enable_msix_range - configure device's MSI-X capability structure |
| 1078 | * @dev: pointer to the pci_dev data structure of MSI-X device function |
| 1079 | * @entries: pointer to an array of MSI-X entries |
| 1080 | * @minvec: minimum number of MSI-X irqs requested |
| 1081 | * @maxvec: maximum number of MSI-X irqs requested |
| 1082 | * |
| 1083 | * Setup the MSI-X capability structure of device function with a maximum |
| 1084 | * possible number of interrupts in the range between @minvec and @maxvec |
| 1085 | * upon its software driver call to request for MSI-X mode enabled on its |
| 1086 | * hardware device function. It returns a negative errno if an error occurs. |
| 1087 | * If it succeeds, it returns the actual number of interrupts allocated and |
| 1088 | * indicates the successful configuration of MSI-X capability structure |
| 1089 | * with new allocated MSI-X interrupts. |
| 1090 | **/ |
| 1091 | int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries, |
| 1092 | int minvec, int maxvec) |
| 1093 | { |
| 1094 | int nvec = maxvec; |
| 1095 | int rc; |
| 1096 | |
| 1097 | if (maxvec < minvec) |
| 1098 | return -ERANGE; |
| 1099 | |
| 1100 | do { |
| 1101 | rc = pci_enable_msix(dev, entries, nvec); |
| 1102 | if (rc < 0) { |
| 1103 | return rc; |
| 1104 | } else if (rc > 0) { |
| 1105 | if (rc < minvec) |
| 1106 | return -ENOSPC; |
| 1107 | nvec = rc; |
| 1108 | } |
| 1109 | } while (rc); |
| 1110 | |
| 1111 | return nvec; |
| 1112 | } |
| 1113 | EXPORT_SYMBOL(pci_enable_msix_range); |