blob: 2837285c4e8327185f934390975475ff76d7678f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
Eric W. Biederman1ce03372006-10-04 02:16:41 -07009#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
13#include <linux/init.h>
Paul Gortmaker363c75d2011-05-27 09:37:25 -040014#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/pci.h>
17#include <linux/proc_fs.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070018#include <linux/msi.h>
Dan Williams4fdadeb2007-04-26 18:21:38 -070019#include <linux/smp.h>
Hidetoshi Seto500559a2009-08-10 10:14:15 +090020#include <linux/errno.h>
21#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090022#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
24#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
Linus Torvalds1da177e2005-04-16 15:20:36 -070026static int pci_msi_enable = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Bjorn Helgaas527eee22013-04-17 17:44:48 -060028#define msix_table_size(flags) ((flags & PCI_MSIX_FLAGS_QSIZE) + 1)
29
30
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010031/* Arch hooks */
32
Thomas Petazzoni4287d822013-08-09 22:27:06 +020033int __weak arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
34{
Thierry Reding0cbdcfc2013-08-09 22:27:08 +020035 struct msi_chip *chip = dev->bus->msi;
36 int err;
37
38 if (!chip || !chip->setup_irq)
39 return -EINVAL;
40
41 err = chip->setup_irq(chip, dev, desc);
42 if (err < 0)
43 return err;
44
45 irq_set_chip_data(desc->irq, chip);
46
47 return 0;
Thomas Petazzoni4287d822013-08-09 22:27:06 +020048}
49
50void __weak arch_teardown_msi_irq(unsigned int irq)
51{
Thierry Reding0cbdcfc2013-08-09 22:27:08 +020052 struct msi_chip *chip = irq_get_chip_data(irq);
53
54 if (!chip || !chip->teardown_irq)
55 return;
56
57 chip->teardown_irq(chip, irq);
Thomas Petazzoni4287d822013-08-09 22:27:06 +020058}
59
60int __weak arch_msi_check_device(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010061{
Thierry Reding0cbdcfc2013-08-09 22:27:08 +020062 struct msi_chip *chip = dev->bus->msi;
63
64 if (!chip || !chip->check_device)
65 return 0;
66
67 return chip->check_device(chip, dev, nvec, type);
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010068}
69
Thomas Petazzoni4287d822013-08-09 22:27:06 +020070int __weak arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010071{
72 struct msi_desc *entry;
73 int ret;
74
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040075 /*
76 * If an architecture wants to support multiple MSI, it needs to
77 * override arch_setup_msi_irqs()
78 */
79 if (type == PCI_CAP_ID_MSI && nvec > 1)
80 return 1;
81
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010082 list_for_each_entry(entry, &dev->msi_list, list) {
83 ret = arch_setup_msi_irq(dev, entry);
Michael Ellermanb5fbf532009-02-11 22:27:02 +110084 if (ret < 0)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010085 return ret;
Michael Ellermanb5fbf532009-02-11 22:27:02 +110086 if (ret > 0)
87 return -ENOSPC;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010088 }
89
90 return 0;
91}
92
Thomas Petazzoni4287d822013-08-09 22:27:06 +020093/*
94 * We have a default implementation available as a separate non-weak
95 * function, as it is used by the Xen x86 PCI code
96 */
Thomas Gleixner1525bf02010-10-06 16:05:35 -040097void default_teardown_msi_irqs(struct pci_dev *dev)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010098{
99 struct msi_desc *entry;
100
101 list_for_each_entry(entry, &dev->msi_list, list) {
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400102 int i, nvec;
103 if (entry->irq == 0)
104 continue;
Alexander Gordeev65f6ae62013-05-13 11:05:48 +0200105 if (entry->nvec_used)
106 nvec = entry->nvec_used;
107 else
108 nvec = 1 << entry->msi_attrib.multiple;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400109 for (i = 0; i < nvec; i++)
110 arch_teardown_msi_irq(entry->irq + i);
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100111 }
112}
113
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200114void __weak arch_teardown_msi_irqs(struct pci_dev *dev)
115{
116 return default_teardown_msi_irqs(dev);
117}
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500118
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500119void default_restore_msi_irqs(struct pci_dev *dev, int irq)
120{
121 struct msi_desc *entry;
122
123 entry = NULL;
124 if (dev->msix_enabled) {
125 list_for_each_entry(entry, &dev->msi_list, list) {
126 if (irq == entry->irq)
127 break;
128 }
129 } else if (dev->msi_enabled) {
130 entry = irq_get_msi_desc(irq);
131 }
132
133 if (entry)
134 write_msi_msg(irq, &entry->msg);
135}
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200136
137void __weak arch_restore_msi_irqs(struct pci_dev *dev, int irq)
138{
139 return default_restore_msi_irqs(dev, irq);
140}
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500141
Gavin Shane375b562013-04-04 16:54:30 +0000142static void msi_set_enable(struct pci_dev *dev, int enable)
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800143{
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800144 u16 control;
145
Gavin Shane375b562013-04-04 16:54:30 +0000146 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600147 control &= ~PCI_MSI_FLAGS_ENABLE;
148 if (enable)
149 control |= PCI_MSI_FLAGS_ENABLE;
Gavin Shane375b562013-04-04 16:54:30 +0000150 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
Hidetoshi Seto5ca5c022008-05-19 13:48:17 +0900151}
152
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800153static void msix_set_enable(struct pci_dev *dev, int enable)
154{
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800155 u16 control;
156
Gavin Shane375b562013-04-04 16:54:30 +0000157 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
158 control &= ~PCI_MSIX_FLAGS_ENABLE;
159 if (enable)
160 control |= PCI_MSIX_FLAGS_ENABLE;
161 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800162}
163
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500164static inline __attribute_const__ u32 msi_mask(unsigned x)
165{
Matthew Wilcox0b49ec32009-02-08 20:27:47 -0700166 /* Don't shift by >= width of type */
167 if (x >= 5)
168 return 0xffffffff;
169 return (1 << (1 << x)) - 1;
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500170}
171
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400172static inline __attribute_const__ u32 msi_capable_mask(u16 control)
Mitch Williams988cbb12007-03-30 11:54:08 -0700173{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400174 return msi_mask((control >> 1) & 7);
175}
Mitch Williams988cbb12007-03-30 11:54:08 -0700176
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400177static inline __attribute_const__ u32 msi_enabled_mask(u16 control)
178{
179 return msi_mask((control >> 4) & 7);
Mitch Williams988cbb12007-03-30 11:54:08 -0700180}
181
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600182/*
183 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
184 * mask all MSI interrupts by clearing the MSI enable bit does not work
185 * reliably as devices without an INTx disable bit will then generate a
186 * level IRQ which will never be cleared.
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600187 */
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900188static u32 __msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400190 u32 mask_bits = desc->masked;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400192 if (!desc->msi_attrib.maskbit)
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900193 return 0;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400194
195 mask_bits &= ~mask;
196 mask_bits |= flag;
197 pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900198
199 return mask_bits;
200}
201
202static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
203{
204 desc->masked = __msi_mask_irq(desc, mask, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400205}
206
207/*
208 * This internal function does not flush PCI writes to the device.
209 * All users must ensure that they read from the device before either
210 * assuming that the device state is up to date, or returning out of this
211 * file. This saves a few milliseconds when initialising devices with lots
212 * of MSI-X interrupts.
213 */
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900214static u32 __msix_mask_irq(struct msi_desc *desc, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400215{
216 u32 mask_bits = desc->masked;
217 unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900218 PCI_MSIX_ENTRY_VECTOR_CTRL;
Sheng Yang8d805282010-11-11 15:46:55 +0800219 mask_bits &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT;
220 if (flag)
221 mask_bits |= PCI_MSIX_ENTRY_CTRL_MASKBIT;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400222 writel(mask_bits, desc->mask_base + offset);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900223
224 return mask_bits;
225}
226
227static void msix_mask_irq(struct msi_desc *desc, u32 flag)
228{
229 desc->masked = __msix_mask_irq(desc, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400230}
231
Jan Glauber9a4da8a2012-11-29 13:05:05 +0100232#ifdef CONFIG_GENERIC_HARDIRQS
233
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200234static void msi_set_mask_bit(struct irq_data *data, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400235{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200236 struct msi_desc *desc = irq_data_get_msi(data);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400237
238 if (desc->msi_attrib.is_msix) {
239 msix_mask_irq(desc, flag);
240 readl(desc->mask_base); /* Flush write to device */
Matthew Wilcox24d27552009-03-17 08:54:06 -0400241 } else {
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200242 unsigned offset = data->irq - desc->dev->irq;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400243 msi_mask_irq(desc, 1 << offset, flag << offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244 }
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400245}
246
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200247void mask_msi_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400248{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200249 msi_set_mask_bit(data, 1);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400250}
251
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200252void unmask_msi_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400253{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200254 msi_set_mask_bit(data, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255}
256
Jan Glauber9a4da8a2012-11-29 13:05:05 +0100257#endif /* CONFIG_GENERIC_HARDIRQS */
258
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200259void __read_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700260{
Ben Hutchings30da5522010-07-23 14:56:28 +0100261 BUG_ON(entry->dev->current_state != PCI_D0);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700262
Ben Hutchings30da5522010-07-23 14:56:28 +0100263 if (entry->msi_attrib.is_msix) {
264 void __iomem *base = entry->mask_base +
265 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
266
267 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
268 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
269 msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
270 } else {
271 struct pci_dev *dev = entry->dev;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600272 int pos = dev->msi_cap;
Ben Hutchings30da5522010-07-23 14:56:28 +0100273 u16 data;
274
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600275 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
276 &msg->address_lo);
Ben Hutchings30da5522010-07-23 14:56:28 +0100277 if (entry->msi_attrib.is_64) {
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600278 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
279 &msg->address_hi);
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600280 pci_read_config_word(dev, pos + PCI_MSI_DATA_64, &data);
Ben Hutchings30da5522010-07-23 14:56:28 +0100281 } else {
282 msg->address_hi = 0;
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600283 pci_read_config_word(dev, pos + PCI_MSI_DATA_32, &data);
Ben Hutchings30da5522010-07-23 14:56:28 +0100284 }
285 msg->data = data;
286 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700287}
288
Yinghai Lu3145e942008-12-05 18:58:34 -0800289void read_msi_msg(unsigned int irq, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700290{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200291 struct msi_desc *entry = irq_get_msi_desc(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -0800292
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200293 __read_msi_msg(entry, msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800294}
295
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200296void __get_cached_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Ben Hutchings30da5522010-07-23 14:56:28 +0100297{
Ben Hutchings30da5522010-07-23 14:56:28 +0100298 /* Assert that the cache is valid, assuming that
299 * valid messages are not all-zeroes. */
300 BUG_ON(!(entry->msg.address_hi | entry->msg.address_lo |
301 entry->msg.data));
302
303 *msg = entry->msg;
304}
305
306void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg)
307{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200308 struct msi_desc *entry = irq_get_msi_desc(irq);
Ben Hutchings30da5522010-07-23 14:56:28 +0100309
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200310 __get_cached_msi_msg(entry, msg);
Ben Hutchings30da5522010-07-23 14:56:28 +0100311}
312
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200313void __write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Yinghai Lu3145e942008-12-05 18:58:34 -0800314{
Ben Hutchingsfcd097f2010-06-17 20:16:36 +0100315 if (entry->dev->current_state != PCI_D0) {
316 /* Don't touch the hardware now */
317 } else if (entry->msi_attrib.is_msix) {
Matthew Wilcox24d27552009-03-17 08:54:06 -0400318 void __iomem *base;
319 base = entry->mask_base +
320 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
321
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900322 writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
323 writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
324 writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400325 } else {
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700326 struct pci_dev *dev = entry->dev;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600327 int pos = dev->msi_cap;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400328 u16 msgctl;
329
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600330 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400331 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
332 msgctl |= entry->msi_attrib.multiple << 4;
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600333 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, msgctl);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700334
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600335 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
336 msg->address_lo);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700337 if (entry->msi_attrib.is_64) {
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600338 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
339 msg->address_hi);
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600340 pci_write_config_word(dev, pos + PCI_MSI_DATA_64,
341 msg->data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700342 } else {
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600343 pci_write_config_word(dev, pos + PCI_MSI_DATA_32,
344 msg->data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700345 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700346 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700347 entry->msg = *msg;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700348}
349
Yinghai Lu3145e942008-12-05 18:58:34 -0800350void write_msi_msg(unsigned int irq, struct msi_msg *msg)
351{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200352 struct msi_desc *entry = irq_get_msi_desc(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -0800353
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200354 __write_msi_msg(entry, msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800355}
356
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900357static void free_msi_irqs(struct pci_dev *dev)
358{
359 struct msi_desc *entry, *tmp;
360
361 list_for_each_entry(entry, &dev->msi_list, list) {
362 int i, nvec;
363 if (!entry->irq)
364 continue;
Alexander Gordeev65f6ae62013-05-13 11:05:48 +0200365 if (entry->nvec_used)
366 nvec = entry->nvec_used;
367 else
368 nvec = 1 << entry->msi_attrib.multiple;
Jan Glauber9a4da8a2012-11-29 13:05:05 +0100369#ifdef CONFIG_GENERIC_HARDIRQS
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900370 for (i = 0; i < nvec; i++)
371 BUG_ON(irq_has_action(entry->irq + i));
Jan Glauber9a4da8a2012-11-29 13:05:05 +0100372#endif
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900373 }
374
375 arch_teardown_msi_irqs(dev);
376
377 list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
378 if (entry->msi_attrib.is_msix) {
379 if (list_is_last(&entry->list, &dev->msi_list))
380 iounmap(entry->mask_base);
381 }
Neil Horman424eb392012-01-03 10:29:54 -0500382
383 /*
384 * Its possible that we get into this path
385 * When populate_msi_sysfs fails, which means the entries
386 * were not registered with sysfs. In that case don't
387 * unregister them.
388 */
389 if (entry->kobj.parent) {
390 kobject_del(&entry->kobj);
391 kobject_put(&entry->kobj);
392 }
393
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900394 list_del(&entry->list);
395 kfree(entry);
396 }
397}
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900398
Matthew Wilcox379f5322009-03-17 08:54:07 -0400399static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400{
Matthew Wilcox379f5322009-03-17 08:54:07 -0400401 struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
402 if (!desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 return NULL;
404
Matthew Wilcox379f5322009-03-17 08:54:07 -0400405 INIT_LIST_HEAD(&desc->list);
406 desc->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407
Matthew Wilcox379f5322009-03-17 08:54:07 -0400408 return desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409}
410
David Millerba698ad2007-10-25 01:16:30 -0700411static void pci_intx_for_msi(struct pci_dev *dev, int enable)
412{
413 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
414 pci_intx(dev, enable);
415}
416
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100417static void __pci_restore_msi_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800418{
Shaohua Li41017f02006-02-08 17:11:38 +0800419 u16 control;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700420 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800421
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800422 if (!dev->msi_enabled)
423 return;
424
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200425 entry = irq_get_msi_desc(dev->irq);
Shaohua Li41017f02006-02-08 17:11:38 +0800426
David Millerba698ad2007-10-25 01:16:30 -0700427 pci_intx_for_msi(dev, 0);
Gavin Shane375b562013-04-04 16:54:30 +0000428 msi_set_enable(dev, 0);
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500429 arch_restore_msi_irqs(dev, dev->irq);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700430
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600431 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400432 msi_mask_irq(entry, msi_capable_mask(control), entry->masked);
Jesse Barnesabad2ec2008-08-07 08:52:37 -0700433 control &= ~PCI_MSI_FLAGS_QSIZE;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400434 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600435 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100436}
437
438static void __pci_restore_msix_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800439{
Shaohua Li41017f02006-02-08 17:11:38 +0800440 struct msi_desc *entry;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700441 u16 control;
Shaohua Li41017f02006-02-08 17:11:38 +0800442
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700443 if (!dev->msix_enabled)
444 return;
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700445 BUG_ON(list_empty(&dev->msi_list));
Hidetoshi Seto9cc8d542009-08-06 11:32:04 +0900446 entry = list_first_entry(&dev->msi_list, struct msi_desc, list);
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600447 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700448
Shaohua Li41017f02006-02-08 17:11:38 +0800449 /* route the table */
David Millerba698ad2007-10-25 01:16:30 -0700450 pci_intx_for_msi(dev, 0);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700451 control |= PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600452 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800453
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000454 list_for_each_entry(entry, &dev->msi_list, list) {
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500455 arch_restore_msi_irqs(dev, entry->irq);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400456 msix_mask_irq(entry, entry->masked);
Shaohua Li41017f02006-02-08 17:11:38 +0800457 }
Shaohua Li41017f02006-02-08 17:11:38 +0800458
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700459 control &= ~PCI_MSIX_FLAGS_MASKALL;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600460 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800461}
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100462
463void pci_restore_msi_state(struct pci_dev *dev)
464{
465 __pci_restore_msi_state(dev);
466 __pci_restore_msix_state(dev);
467}
Linas Vepstas94688cf2007-11-07 15:43:59 -0600468EXPORT_SYMBOL_GPL(pci_restore_msi_state);
Shaohua Li41017f02006-02-08 17:11:38 +0800469
Neil Hormanda8d1c82011-10-06 14:08:18 -0400470
471#define to_msi_attr(obj) container_of(obj, struct msi_attribute, attr)
472#define to_msi_desc(obj) container_of(obj, struct msi_desc, kobj)
473
474struct msi_attribute {
475 struct attribute attr;
476 ssize_t (*show)(struct msi_desc *entry, struct msi_attribute *attr,
477 char *buf);
478 ssize_t (*store)(struct msi_desc *entry, struct msi_attribute *attr,
479 const char *buf, size_t count);
480};
481
482static ssize_t show_msi_mode(struct msi_desc *entry, struct msi_attribute *atr,
483 char *buf)
484{
485 return sprintf(buf, "%s\n", entry->msi_attrib.is_msix ? "msix" : "msi");
486}
487
488static ssize_t msi_irq_attr_show(struct kobject *kobj,
489 struct attribute *attr, char *buf)
490{
491 struct msi_attribute *attribute = to_msi_attr(attr);
492 struct msi_desc *entry = to_msi_desc(kobj);
493
494 if (!attribute->show)
495 return -EIO;
496
497 return attribute->show(entry, attribute, buf);
498}
499
500static const struct sysfs_ops msi_irq_sysfs_ops = {
501 .show = msi_irq_attr_show,
502};
503
504static struct msi_attribute mode_attribute =
505 __ATTR(mode, S_IRUGO, show_msi_mode, NULL);
506
507
Bjorn Helgaas9738abe2013-04-12 11:20:03 -0600508static struct attribute *msi_irq_default_attrs[] = {
Neil Hormanda8d1c82011-10-06 14:08:18 -0400509 &mode_attribute.attr,
510 NULL
511};
512
Bjorn Helgaas9738abe2013-04-12 11:20:03 -0600513static void msi_kobj_release(struct kobject *kobj)
Neil Hormanda8d1c82011-10-06 14:08:18 -0400514{
515 struct msi_desc *entry = to_msi_desc(kobj);
516
517 pci_dev_put(entry->dev);
518}
519
520static struct kobj_type msi_irq_ktype = {
521 .release = msi_kobj_release,
522 .sysfs_ops = &msi_irq_sysfs_ops,
523 .default_attrs = msi_irq_default_attrs,
524};
525
526static int populate_msi_sysfs(struct pci_dev *pdev)
527{
528 struct msi_desc *entry;
529 struct kobject *kobj;
530 int ret;
531 int count = 0;
532
533 pdev->msi_kset = kset_create_and_add("msi_irqs", NULL, &pdev->dev.kobj);
534 if (!pdev->msi_kset)
535 return -ENOMEM;
536
537 list_for_each_entry(entry, &pdev->msi_list, list) {
538 kobj = &entry->kobj;
539 kobj->kset = pdev->msi_kset;
540 pci_dev_get(pdev);
541 ret = kobject_init_and_add(kobj, &msi_irq_ktype, NULL,
542 "%u", entry->irq);
543 if (ret)
544 goto out_unroll;
545
546 count++;
547 }
548
549 return 0;
550
551out_unroll:
552 list_for_each_entry(entry, &pdev->msi_list, list) {
553 if (!count)
554 break;
555 kobject_del(&entry->kobj);
556 kobject_put(&entry->kobj);
557 count--;
558 }
559 return ret;
560}
561
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562/**
563 * msi_capability_init - configure device's MSI capability structure
564 * @dev: pointer to the pci_dev data structure of MSI device function
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400565 * @nvec: number of interrupts to allocate
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400567 * Setup the MSI capability structure of the device with the requested
568 * number of interrupts. A return value of zero indicates the successful
569 * setup of an entry with the new MSI irq. A negative return value indicates
570 * an error, and a positive return value indicates the number of interrupts
571 * which could have been allocated.
572 */
573static int msi_capability_init(struct pci_dev *dev, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574{
575 struct msi_desc *entry;
Gavin Shanf4651362013-04-04 16:54:32 +0000576 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 u16 control;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400578 unsigned mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579
Gavin Shane375b562013-04-04 16:54:30 +0000580 msi_set_enable(dev, 0); /* Disable MSI during set up */
Matthew Wilcox110828c2009-06-16 06:31:45 -0600581
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600582 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583 /* MSI Entry Initialization */
Matthew Wilcox379f5322009-03-17 08:54:07 -0400584 entry = alloc_msi_entry(dev);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700585 if (!entry)
586 return -ENOMEM;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700587
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900588 entry->msi_attrib.is_msix = 0;
Bjorn Helgaas4987ce82013-04-17 17:42:30 -0600589 entry->msi_attrib.is_64 = !!(control & PCI_MSI_FLAGS_64BIT);
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900590 entry->msi_attrib.entry_nr = 0;
Bjorn Helgaas4987ce82013-04-17 17:42:30 -0600591 entry->msi_attrib.maskbit = !!(control & PCI_MSI_FLAGS_MASKBIT);
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900592 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
Gavin Shanf4651362013-04-04 16:54:32 +0000593 entry->msi_attrib.pos = dev->msi_cap;
Hidetoshi Seto0db29af2008-12-24 17:27:04 +0900594
Dan Carpentere5f66ea2013-04-30 10:44:54 +0300595 if (control & PCI_MSI_FLAGS_64BIT)
596 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_64;
597 else
598 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_32;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400599 /* All MSIs are unmasked by default, Mask them all */
600 if (entry->msi_attrib.maskbit)
601 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
602 mask = msi_capable_mask(control);
603 msi_mask_irq(entry, mask, mask);
604
Eric W. Biederman0dd11f92007-06-01 00:46:32 -0700605 list_add_tail(&entry->list, &dev->msi_list);
Michael Ellerman9c831332007-04-18 19:39:21 +1000606
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 /* Configure MSI capability structure */
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400608 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000609 if (ret) {
Hidetoshi Seto7ba19302009-06-23 17:39:27 +0900610 msi_mask_irq(entry, mask, ~mask);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900611 free_msi_irqs(dev);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000612 return ret;
Mark Maulefd58e552006-04-10 21:17:48 -0500613 }
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700614
Neil Hormanda8d1c82011-10-06 14:08:18 -0400615 ret = populate_msi_sysfs(dev);
616 if (ret) {
617 msi_mask_irq(entry, mask, ~mask);
618 free_msi_irqs(dev);
619 return ret;
620 }
621
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 /* Set MSI enabled bits */
David Millerba698ad2007-10-25 01:16:30 -0700623 pci_intx_for_msi(dev, 0);
Gavin Shane375b562013-04-04 16:54:30 +0000624 msi_set_enable(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800625 dev->msi_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626
Michael Ellerman7fe37302007-04-18 19:39:21 +1000627 dev->irq = entry->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 return 0;
629}
630
Gavin Shan520fe9d2013-04-04 16:54:33 +0000631static void __iomem *msix_map_region(struct pci_dev *dev, unsigned nr_entries)
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900632{
Kenji Kaneshige4302e0f2010-06-17 10:42:44 +0900633 resource_size_t phys_addr;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900634 u32 table_offset;
635 u8 bir;
636
Bjorn Helgaas909094c2013-04-17 17:43:40 -0600637 pci_read_config_dword(dev, dev->msix_cap + PCI_MSIX_TABLE,
638 &table_offset);
Bjorn Helgaas4d187602013-04-17 18:10:07 -0600639 bir = (u8)(table_offset & PCI_MSIX_TABLE_BIR);
640 table_offset &= PCI_MSIX_TABLE_OFFSET;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900641 phys_addr = pci_resource_start(dev, bir) + table_offset;
642
643 return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
644}
645
Gavin Shan520fe9d2013-04-04 16:54:33 +0000646static int msix_setup_entries(struct pci_dev *dev, void __iomem *base,
647 struct msix_entry *entries, int nvec)
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900648{
649 struct msi_desc *entry;
650 int i;
651
652 for (i = 0; i < nvec; i++) {
653 entry = alloc_msi_entry(dev);
654 if (!entry) {
655 if (!i)
656 iounmap(base);
657 else
658 free_msi_irqs(dev);
659 /* No enough memory. Don't try again */
660 return -ENOMEM;
661 }
662
663 entry->msi_attrib.is_msix = 1;
664 entry->msi_attrib.is_64 = 1;
665 entry->msi_attrib.entry_nr = entries[i].entry;
666 entry->msi_attrib.default_irq = dev->irq;
Gavin Shan520fe9d2013-04-04 16:54:33 +0000667 entry->msi_attrib.pos = dev->msix_cap;
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900668 entry->mask_base = base;
669
670 list_add_tail(&entry->list, &dev->msi_list);
671 }
672
673 return 0;
674}
675
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900676static void msix_program_entries(struct pci_dev *dev,
Gavin Shan520fe9d2013-04-04 16:54:33 +0000677 struct msix_entry *entries)
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900678{
679 struct msi_desc *entry;
680 int i = 0;
681
682 list_for_each_entry(entry, &dev->msi_list, list) {
683 int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE +
684 PCI_MSIX_ENTRY_VECTOR_CTRL;
685
686 entries[i].vector = entry->irq;
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200687 irq_set_msi_desc(entry->irq, entry);
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900688 entry->masked = readl(entry->mask_base + offset);
689 msix_mask_irq(entry, 1);
690 i++;
691 }
692}
693
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694/**
695 * msix_capability_init - configure device's MSI-X capability
696 * @dev: pointer to the pci_dev data structure of MSI-X device function
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700697 * @entries: pointer to an array of struct msix_entry entries
698 * @nvec: number of @entries
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600700 * Setup the MSI-X capability structure of device function with a
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700701 * single MSI-X irq. A return of zero indicates the successful setup of
702 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 **/
704static int msix_capability_init(struct pci_dev *dev,
705 struct msix_entry *entries, int nvec)
706{
Gavin Shan520fe9d2013-04-04 16:54:33 +0000707 int ret;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900708 u16 control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 void __iomem *base;
710
Gavin Shan520fe9d2013-04-04 16:54:33 +0000711 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700712
713 /* Ensure MSI-X is disabled while it is set up */
714 control &= ~PCI_MSIX_FLAGS_ENABLE;
Gavin Shan520fe9d2013-04-04 16:54:33 +0000715 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700716
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 /* Request & Map MSI-X table region */
Bjorn Helgaas527eee22013-04-17 17:44:48 -0600718 base = msix_map_region(dev, msix_table_size(control));
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900719 if (!base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 return -ENOMEM;
721
Gavin Shan520fe9d2013-04-04 16:54:33 +0000722 ret = msix_setup_entries(dev, base, entries, nvec);
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900723 if (ret)
724 return ret;
Michael Ellerman9c831332007-04-18 19:39:21 +1000725
726 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900727 if (ret)
728 goto error;
Michael Ellerman9c831332007-04-18 19:39:21 +1000729
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700730 /*
731 * Some devices require MSI-X to be enabled before we can touch the
732 * MSI-X registers. We need to mask all the vectors to prevent
733 * interrupts coming in before they're fully set up.
734 */
735 control |= PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE;
Gavin Shan520fe9d2013-04-04 16:54:33 +0000736 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700737
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900738 msix_program_entries(dev, entries);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700739
Neil Hormanda8d1c82011-10-06 14:08:18 -0400740 ret = populate_msi_sysfs(dev);
741 if (ret) {
742 ret = 0;
743 goto error;
744 }
745
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700746 /* Set MSI-X enabled bits and unmask the function */
David Millerba698ad2007-10-25 01:16:30 -0700747 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800748 dev->msix_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700750 control &= ~PCI_MSIX_FLAGS_MASKALL;
Gavin Shan520fe9d2013-04-04 16:54:33 +0000751 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
Matthew Wilcox8d181012009-05-08 07:13:33 -0600752
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 return 0;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900754
755error:
756 if (ret < 0) {
757 /*
758 * If we had some success, report the number of irqs
759 * we succeeded in setting up.
760 */
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900761 struct msi_desc *entry;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900762 int avail = 0;
763
764 list_for_each_entry(entry, &dev->msi_list, list) {
765 if (entry->irq != 0)
766 avail++;
767 }
768 if (avail != 0)
769 ret = avail;
770 }
771
772 free_msi_irqs(dev);
773
774 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775}
776
777/**
Michael Ellerman17bbc122007-04-05 17:19:07 +1000778 * pci_msi_check_device - check whether MSI may be enabled on a device
Brice Goglin24334a12006-08-31 01:55:07 -0400779 * @dev: pointer to the pci_dev data structure of MSI device function
Michael Ellermanc9953a72007-04-05 17:19:08 +1000780 * @nvec: how many MSIs have been requested ?
Michael Ellermanb1e23032007-03-22 21:51:39 +1100781 * @type: are we checking for MSI or MSI-X ?
Brice Goglin24334a12006-08-31 01:55:07 -0400782 *
Brice Goglin0306ebf2006-10-05 10:24:31 +0200783 * Look at global flags, the device itself, and its parent busses
Michael Ellerman17bbc122007-04-05 17:19:07 +1000784 * to determine if MSI/-X are supported for the device. If MSI/-X is
785 * supported return 0, else return an error code.
Brice Goglin24334a12006-08-31 01:55:07 -0400786 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900787static int pci_msi_check_device(struct pci_dev *dev, int nvec, int type)
Brice Goglin24334a12006-08-31 01:55:07 -0400788{
789 struct pci_bus *bus;
Michael Ellermanc9953a72007-04-05 17:19:08 +1000790 int ret;
Brice Goglin24334a12006-08-31 01:55:07 -0400791
Brice Goglin0306ebf2006-10-05 10:24:31 +0200792 /* MSI must be globally enabled and supported by the device */
Brice Goglin24334a12006-08-31 01:55:07 -0400793 if (!pci_msi_enable || !dev || dev->no_msi)
794 return -EINVAL;
795
Michael Ellerman314e77b2007-04-05 17:19:12 +1000796 /*
797 * You can't ask to have 0 or less MSIs configured.
798 * a) it's stupid ..
799 * b) the list manipulation code assumes nvec >= 1.
800 */
801 if (nvec < 1)
802 return -ERANGE;
803
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900804 /*
805 * Any bridge which does NOT route MSI transactions from its
806 * secondary bus to its primary bus must set NO_MSI flag on
Brice Goglin0306ebf2006-10-05 10:24:31 +0200807 * the secondary pci_bus.
808 * We expect only arch-specific PCI host bus controller driver
809 * or quirks for specific PCI bridges to be setting NO_MSI.
810 */
Brice Goglin24334a12006-08-31 01:55:07 -0400811 for (bus = dev->bus; bus; bus = bus->parent)
812 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
813 return -EINVAL;
814
Michael Ellermanc9953a72007-04-05 17:19:08 +1000815 ret = arch_msi_check_device(dev, nvec, type);
816 if (ret)
817 return ret;
818
Brice Goglin24334a12006-08-31 01:55:07 -0400819 return 0;
820}
821
822/**
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400823 * pci_enable_msi_block - configure device's MSI capability structure
824 * @dev: device to configure
825 * @nvec: number of interrupts to configure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400827 * Allocate IRQs for a device with the MSI capability.
828 * This function returns a negative errno if an error occurs. If it
829 * is unable to allocate the number of interrupts requested, it returns
830 * the number of interrupts it might be able to allocate. If it successfully
831 * allocates at least the number of interrupts requested, it returns 0 and
832 * updates the @dev's irq member to the lowest new interrupt number; the
833 * other interrupt numbers allocated to this device are consecutive.
834 */
835int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836{
Gavin Shanf4651362013-04-04 16:54:32 +0000837 int status, maxvec;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400838 u16 msgctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839
Gavin Shanf4651362013-04-04 16:54:32 +0000840 if (!dev->msi_cap)
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400841 return -EINVAL;
Gavin Shanf4651362013-04-04 16:54:32 +0000842
843 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &msgctl);
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400844 maxvec = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
845 if (nvec > maxvec)
846 return maxvec;
847
848 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellermanc9953a72007-04-05 17:19:08 +1000849 if (status)
850 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700852 WARN_ON(!!dev->msi_enabled);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400854 /* Check whether driver already requested MSI-X irqs */
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800855 if (dev->msix_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600856 dev_info(&dev->dev, "can't enable MSI "
857 "(MSI-X already enabled)\n");
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800858 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 }
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400860
861 status = msi_capability_init(dev, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 return status;
863}
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400864EXPORT_SYMBOL(pci_enable_msi_block);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865
Alexander Gordeev08261d82012-11-19 16:02:10 +0100866int pci_enable_msi_block_auto(struct pci_dev *dev, unsigned int *maxvec)
867{
Gavin Shanf4651362013-04-04 16:54:32 +0000868 int ret, nvec;
Alexander Gordeev08261d82012-11-19 16:02:10 +0100869 u16 msgctl;
870
Gavin Shanf4651362013-04-04 16:54:32 +0000871 if (!dev->msi_cap)
Alexander Gordeev08261d82012-11-19 16:02:10 +0100872 return -EINVAL;
873
Gavin Shanf4651362013-04-04 16:54:32 +0000874 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &msgctl);
Alexander Gordeev08261d82012-11-19 16:02:10 +0100875 ret = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
876
877 if (maxvec)
878 *maxvec = ret;
879
880 do {
881 nvec = ret;
882 ret = pci_enable_msi_block(dev, nvec);
883 } while (ret > 0);
884
885 if (ret < 0)
886 return ret;
887 return nvec;
888}
889EXPORT_SYMBOL(pci_enable_msi_block_auto);
890
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400891void pci_msi_shutdown(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400893 struct msi_desc *desc;
894 u32 mask;
895 u16 ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100897 if (!pci_msi_enable || !dev || !dev->msi_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700898 return;
899
Matthew Wilcox110828c2009-06-16 06:31:45 -0600900 BUG_ON(list_empty(&dev->msi_list));
901 desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600902
Gavin Shane375b562013-04-04 16:54:30 +0000903 msi_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -0700904 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800905 dev->msi_enabled = 0;
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700906
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900907 /* Return the device with MSI unmasked as initial states */
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600908 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &ctrl);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400909 mask = msi_capable_mask(ctrl);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900910 /* Keep cached state to be restored */
911 __msi_mask_irq(desc, mask, ~mask);
Michael Ellermane387b9e2007-03-22 21:51:27 +1100912
913 /* Restore dev->irq to its default pin-assertion irq */
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400914 dev->irq = desc->msi_attrib.default_irq;
Yinghai Lud52877c2008-04-23 14:58:09 -0700915}
Matthew Wilcox24d27552009-03-17 08:54:06 -0400916
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900917void pci_disable_msi(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700918{
Yinghai Lud52877c2008-04-23 14:58:09 -0700919 if (!pci_msi_enable || !dev || !dev->msi_enabled)
920 return;
921
922 pci_msi_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900923 free_msi_irqs(dev);
Neil Hormanda8d1c82011-10-06 14:08:18 -0400924 kset_unregister(dev->msi_kset);
925 dev->msi_kset = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100927EXPORT_SYMBOL(pci_disable_msi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929/**
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100930 * pci_msix_table_size - return the number of device's MSI-X table entries
931 * @dev: pointer to the pci_dev data structure of MSI-X device function
932 */
933int pci_msix_table_size(struct pci_dev *dev)
934{
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100935 u16 control;
936
Gavin Shan520fe9d2013-04-04 16:54:33 +0000937 if (!dev->msix_cap)
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100938 return 0;
939
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600940 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
Bjorn Helgaas527eee22013-04-17 17:44:48 -0600941 return msix_table_size(control);
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100942}
943
944/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 * pci_enable_msix - configure device's MSI-X capability structure
946 * @dev: pointer to the pci_dev data structure of MSI-X device function
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700947 * @entries: pointer to an array of MSI-X entries
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700948 * @nvec: number of MSI-X irqs requested for allocation by device driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949 *
950 * Setup the MSI-X capability structure of device function with the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700951 * of requested irqs upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 * MSI-X mode enabled on its hardware device function. A return of zero
953 * indicates the successful configuration of MSI-X capability structure
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700954 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 * Or a return of > 0 indicates that driver request is exceeding the number
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300956 * of irqs or MSI-X vectors available. Driver should use the returned value to
957 * re-send its request.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900959int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960{
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100961 int status, nr_entries;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700962 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963
Gavin Shancdf1fd42013-04-04 16:54:31 +0000964 if (!entries || !dev->msix_cap)
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900965 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966
Michael Ellermanc9953a72007-04-05 17:19:08 +1000967 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
968 if (status)
969 return status;
970
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100971 nr_entries = pci_msix_table_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972 if (nvec > nr_entries)
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300973 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974
975 /* Check for any invalid entries */
976 for (i = 0; i < nvec; i++) {
977 if (entries[i].entry >= nr_entries)
978 return -EINVAL; /* invalid entry */
979 for (j = i + 1; j < nvec; j++) {
980 if (entries[i].entry == entries[j].entry)
981 return -EINVAL; /* duplicate entry */
982 }
983 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700984 WARN_ON(!!dev->msix_enabled);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700985
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700986 /* Check whether driver already requested for MSI irq */
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900987 if (dev->msi_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600988 dev_info(&dev->dev, "can't enable MSI-X "
989 "(MSI IRQ already assigned)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 return -EINVAL;
991 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 status = msix_capability_init(dev, entries, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993 return status;
994}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100995EXPORT_SYMBOL(pci_enable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900997void pci_msix_shutdown(struct pci_dev *dev)
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100998{
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900999 struct msi_desc *entry;
1000
Michael Ellerman128bc5f2007-03-22 21:51:39 +11001001 if (!pci_msi_enable || !dev || !dev->msix_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -07001002 return;
1003
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +09001004 /* Return the device with MSI-X masked as initial states */
1005 list_for_each_entry(entry, &dev->msi_list, list) {
1006 /* Keep cached states to be restored */
1007 __msix_mask_irq(entry, 1);
1008 }
1009
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -08001010 msix_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -07001011 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -08001012 dev->msix_enabled = 0;
Yinghai Lud52877c2008-04-23 14:58:09 -07001013}
Hidetoshi Setoc9018512009-08-06 11:31:27 +09001014
Hidetoshi Seto500559a2009-08-10 10:14:15 +09001015void pci_disable_msix(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -07001016{
1017 if (!pci_msi_enable || !dev || !dev->msix_enabled)
1018 return;
1019
1020 pci_msix_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +09001021 free_msi_irqs(dev);
Neil Hormanda8d1c82011-10-06 14:08:18 -04001022 kset_unregister(dev->msi_kset);
1023 dev->msi_kset = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024}
Michael Ellerman4cc086f2007-03-22 21:51:34 +11001025EXPORT_SYMBOL(pci_disable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026
1027/**
Eric W. Biederman1ce03372006-10-04 02:16:41 -07001028 * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 * @dev: pointer to the pci_dev data structure of MSI(X) device function
1030 *
Steven Coleeaae4b32005-05-03 18:38:30 -06001031 * Being called during hotplug remove, from which the device function
Eric W. Biederman1ce03372006-10-04 02:16:41 -07001032 * is hot-removed. All previous assigned MSI/MSI-X irqs, if
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033 * allocated for this device function, are reclaimed to unused state,
1034 * which may be used later on.
1035 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +09001036void msi_remove_pci_irq_vectors(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 if (!pci_msi_enable || !dev)
Hidetoshi Seto500559a2009-08-10 10:14:15 +09001039 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040
Hidetoshi Setof56e4482009-08-06 11:32:51 +09001041 if (dev->msi_enabled || dev->msix_enabled)
1042 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043}
1044
Matthew Wilcox309e57d2006-03-05 22:33:34 -07001045void pci_no_msi(void)
1046{
1047 pci_msi_enable = 0;
1048}
Michael Ellermanc9953a72007-04-05 17:19:08 +10001049
Andrew Patterson07ae95f2008-11-10 15:31:05 -07001050/**
1051 * pci_msi_enabled - is MSI enabled?
1052 *
1053 * Returns true if MSI has not been disabled by the command-line option
1054 * pci=nomsi.
1055 **/
1056int pci_msi_enabled(void)
1057{
1058 return pci_msi_enable;
1059}
1060EXPORT_SYMBOL(pci_msi_enabled);
1061
Michael Ellerman4aa9bc92007-04-05 17:19:10 +10001062void pci_msi_init_pci_dev(struct pci_dev *dev)
1063{
1064 INIT_LIST_HEAD(&dev->msi_list);
Eric W. Biedermand5dea7d2011-10-17 11:46:06 -07001065
1066 /* Disable the msi hardware to avoid screaming interrupts
1067 * during boot. This is the power on reset default so
1068 * usually this should be a noop.
1069 */
Gavin Shane375b562013-04-04 16:54:30 +00001070 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1071 if (dev->msi_cap)
1072 msi_set_enable(dev, 0);
1073
1074 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1075 if (dev->msix_cap)
1076 msix_set_enable(dev, 0);
Michael Ellerman4aa9bc92007-04-05 17:19:10 +10001077}