Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * File: msi.c |
| 3 | * Purpose: PCI Message Signaled Interrupt (MSI) |
| 4 | * |
| 5 | * Copyright (C) 2003-2004 Intel |
| 6 | * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com) |
| 7 | */ |
| 8 | |
Eric W. Biederman | 1ce0337 | 2006-10-04 02:16:41 -0700 | [diff] [blame] | 9 | #include <linux/err.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 10 | #include <linux/mm.h> |
| 11 | #include <linux/irq.h> |
| 12 | #include <linux/interrupt.h> |
| 13 | #include <linux/init.h> |
Paul Gortmaker | 363c75d | 2011-05-27 09:37:25 -0400 | [diff] [blame] | 14 | #include <linux/export.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 | #include <linux/ioport.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 16 | #include <linux/pci.h> |
| 17 | #include <linux/proc_fs.h> |
Eric W. Biederman | 3b7d192 | 2006-10-04 02:16:59 -0700 | [diff] [blame] | 18 | #include <linux/msi.h> |
Dan Williams | 4fdadeb | 2007-04-26 18:21:38 -0700 | [diff] [blame] | 19 | #include <linux/smp.h> |
Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 20 | #include <linux/errno.h> |
| 21 | #include <linux/io.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 22 | #include <linux/slab.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 | |
| 24 | #include "pci.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 25 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 26 | static int pci_msi_enable = 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 27 | |
Bjorn Helgaas | 527eee2 | 2013-04-17 17:44:48 -0600 | [diff] [blame] | 28 | #define msix_table_size(flags) ((flags & PCI_MSIX_FLAGS_QSIZE) + 1) |
| 29 | |
| 30 | |
Adrian Bunk | 6a9e7f2 | 2007-12-11 23:19:41 +0100 | [diff] [blame] | 31 | /* Arch hooks */ |
| 32 | |
Thomas Petazzoni | 4287d82 | 2013-08-09 22:27:06 +0200 | [diff] [blame] | 33 | int __weak arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc) |
| 34 | { |
Thierry Reding | 0cbdcfc | 2013-08-09 22:27:08 +0200 | [diff] [blame^] | 35 | struct msi_chip *chip = dev->bus->msi; |
| 36 | int err; |
| 37 | |
| 38 | if (!chip || !chip->setup_irq) |
| 39 | return -EINVAL; |
| 40 | |
| 41 | err = chip->setup_irq(chip, dev, desc); |
| 42 | if (err < 0) |
| 43 | return err; |
| 44 | |
| 45 | irq_set_chip_data(desc->irq, chip); |
| 46 | |
| 47 | return 0; |
Thomas Petazzoni | 4287d82 | 2013-08-09 22:27:06 +0200 | [diff] [blame] | 48 | } |
| 49 | |
| 50 | void __weak arch_teardown_msi_irq(unsigned int irq) |
| 51 | { |
Thierry Reding | 0cbdcfc | 2013-08-09 22:27:08 +0200 | [diff] [blame^] | 52 | struct msi_chip *chip = irq_get_chip_data(irq); |
| 53 | |
| 54 | if (!chip || !chip->teardown_irq) |
| 55 | return; |
| 56 | |
| 57 | chip->teardown_irq(chip, irq); |
Thomas Petazzoni | 4287d82 | 2013-08-09 22:27:06 +0200 | [diff] [blame] | 58 | } |
| 59 | |
| 60 | int __weak arch_msi_check_device(struct pci_dev *dev, int nvec, int type) |
Adrian Bunk | 6a9e7f2 | 2007-12-11 23:19:41 +0100 | [diff] [blame] | 61 | { |
Thierry Reding | 0cbdcfc | 2013-08-09 22:27:08 +0200 | [diff] [blame^] | 62 | struct msi_chip *chip = dev->bus->msi; |
| 63 | |
| 64 | if (!chip || !chip->check_device) |
| 65 | return 0; |
| 66 | |
| 67 | return chip->check_device(chip, dev, nvec, type); |
Adrian Bunk | 6a9e7f2 | 2007-12-11 23:19:41 +0100 | [diff] [blame] | 68 | } |
| 69 | |
Thomas Petazzoni | 4287d82 | 2013-08-09 22:27:06 +0200 | [diff] [blame] | 70 | int __weak arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type) |
Adrian Bunk | 6a9e7f2 | 2007-12-11 23:19:41 +0100 | [diff] [blame] | 71 | { |
| 72 | struct msi_desc *entry; |
| 73 | int ret; |
| 74 | |
Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 75 | /* |
| 76 | * If an architecture wants to support multiple MSI, it needs to |
| 77 | * override arch_setup_msi_irqs() |
| 78 | */ |
| 79 | if (type == PCI_CAP_ID_MSI && nvec > 1) |
| 80 | return 1; |
| 81 | |
Adrian Bunk | 6a9e7f2 | 2007-12-11 23:19:41 +0100 | [diff] [blame] | 82 | list_for_each_entry(entry, &dev->msi_list, list) { |
| 83 | ret = arch_setup_msi_irq(dev, entry); |
Michael Ellerman | b5fbf53 | 2009-02-11 22:27:02 +1100 | [diff] [blame] | 84 | if (ret < 0) |
Adrian Bunk | 6a9e7f2 | 2007-12-11 23:19:41 +0100 | [diff] [blame] | 85 | return ret; |
Michael Ellerman | b5fbf53 | 2009-02-11 22:27:02 +1100 | [diff] [blame] | 86 | if (ret > 0) |
| 87 | return -ENOSPC; |
Adrian Bunk | 6a9e7f2 | 2007-12-11 23:19:41 +0100 | [diff] [blame] | 88 | } |
| 89 | |
| 90 | return 0; |
| 91 | } |
| 92 | |
Thomas Petazzoni | 4287d82 | 2013-08-09 22:27:06 +0200 | [diff] [blame] | 93 | /* |
| 94 | * We have a default implementation available as a separate non-weak |
| 95 | * function, as it is used by the Xen x86 PCI code |
| 96 | */ |
Thomas Gleixner | 1525bf0 | 2010-10-06 16:05:35 -0400 | [diff] [blame] | 97 | void default_teardown_msi_irqs(struct pci_dev *dev) |
Adrian Bunk | 6a9e7f2 | 2007-12-11 23:19:41 +0100 | [diff] [blame] | 98 | { |
| 99 | struct msi_desc *entry; |
| 100 | |
| 101 | list_for_each_entry(entry, &dev->msi_list, list) { |
Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 102 | int i, nvec; |
| 103 | if (entry->irq == 0) |
| 104 | continue; |
Alexander Gordeev | 65f6ae6 | 2013-05-13 11:05:48 +0200 | [diff] [blame] | 105 | if (entry->nvec_used) |
| 106 | nvec = entry->nvec_used; |
| 107 | else |
| 108 | nvec = 1 << entry->msi_attrib.multiple; |
Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 109 | for (i = 0; i < nvec; i++) |
| 110 | arch_teardown_msi_irq(entry->irq + i); |
Adrian Bunk | 6a9e7f2 | 2007-12-11 23:19:41 +0100 | [diff] [blame] | 111 | } |
| 112 | } |
| 113 | |
Thomas Petazzoni | 4287d82 | 2013-08-09 22:27:06 +0200 | [diff] [blame] | 114 | void __weak arch_teardown_msi_irqs(struct pci_dev *dev) |
| 115 | { |
| 116 | return default_teardown_msi_irqs(dev); |
| 117 | } |
Konrad Rzeszutek Wilk | 76ccc29 | 2011-12-16 17:38:18 -0500 | [diff] [blame] | 118 | |
Konrad Rzeszutek Wilk | 76ccc29 | 2011-12-16 17:38:18 -0500 | [diff] [blame] | 119 | void default_restore_msi_irqs(struct pci_dev *dev, int irq) |
| 120 | { |
| 121 | struct msi_desc *entry; |
| 122 | |
| 123 | entry = NULL; |
| 124 | if (dev->msix_enabled) { |
| 125 | list_for_each_entry(entry, &dev->msi_list, list) { |
| 126 | if (irq == entry->irq) |
| 127 | break; |
| 128 | } |
| 129 | } else if (dev->msi_enabled) { |
| 130 | entry = irq_get_msi_desc(irq); |
| 131 | } |
| 132 | |
| 133 | if (entry) |
| 134 | write_msi_msg(irq, &entry->msg); |
| 135 | } |
Thomas Petazzoni | 4287d82 | 2013-08-09 22:27:06 +0200 | [diff] [blame] | 136 | |
| 137 | void __weak arch_restore_msi_irqs(struct pci_dev *dev, int irq) |
| 138 | { |
| 139 | return default_restore_msi_irqs(dev, irq); |
| 140 | } |
Konrad Rzeszutek Wilk | 76ccc29 | 2011-12-16 17:38:18 -0500 | [diff] [blame] | 141 | |
Gavin Shan | e375b56 | 2013-04-04 16:54:30 +0000 | [diff] [blame] | 142 | static void msi_set_enable(struct pci_dev *dev, int enable) |
Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 143 | { |
Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 144 | u16 control; |
| 145 | |
Gavin Shan | e375b56 | 2013-04-04 16:54:30 +0000 | [diff] [blame] | 146 | pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control); |
Matthew Wilcox | 110828c | 2009-06-16 06:31:45 -0600 | [diff] [blame] | 147 | control &= ~PCI_MSI_FLAGS_ENABLE; |
| 148 | if (enable) |
| 149 | control |= PCI_MSI_FLAGS_ENABLE; |
Gavin Shan | e375b56 | 2013-04-04 16:54:30 +0000 | [diff] [blame] | 150 | pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control); |
Hidetoshi Seto | 5ca5c02 | 2008-05-19 13:48:17 +0900 | [diff] [blame] | 151 | } |
| 152 | |
Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 153 | static void msix_set_enable(struct pci_dev *dev, int enable) |
| 154 | { |
Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 155 | u16 control; |
| 156 | |
Gavin Shan | e375b56 | 2013-04-04 16:54:30 +0000 | [diff] [blame] | 157 | pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control); |
| 158 | control &= ~PCI_MSIX_FLAGS_ENABLE; |
| 159 | if (enable) |
| 160 | control |= PCI_MSIX_FLAGS_ENABLE; |
| 161 | pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control); |
Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 162 | } |
| 163 | |
Matthew Wilcox | bffac3c | 2009-01-21 19:19:19 -0500 | [diff] [blame] | 164 | static inline __attribute_const__ u32 msi_mask(unsigned x) |
| 165 | { |
Matthew Wilcox | 0b49ec3 | 2009-02-08 20:27:47 -0700 | [diff] [blame] | 166 | /* Don't shift by >= width of type */ |
| 167 | if (x >= 5) |
| 168 | return 0xffffffff; |
| 169 | return (1 << (1 << x)) - 1; |
Matthew Wilcox | bffac3c | 2009-01-21 19:19:19 -0500 | [diff] [blame] | 170 | } |
| 171 | |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 172 | static inline __attribute_const__ u32 msi_capable_mask(u16 control) |
Mitch Williams | 988cbb1 | 2007-03-30 11:54:08 -0700 | [diff] [blame] | 173 | { |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 174 | return msi_mask((control >> 1) & 7); |
| 175 | } |
Mitch Williams | 988cbb1 | 2007-03-30 11:54:08 -0700 | [diff] [blame] | 176 | |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 177 | static inline __attribute_const__ u32 msi_enabled_mask(u16 control) |
| 178 | { |
| 179 | return msi_mask((control >> 4) & 7); |
Mitch Williams | 988cbb1 | 2007-03-30 11:54:08 -0700 | [diff] [blame] | 180 | } |
| 181 | |
Matthew Wilcox | ce6fce4 | 2008-07-25 15:42:58 -0600 | [diff] [blame] | 182 | /* |
| 183 | * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to |
| 184 | * mask all MSI interrupts by clearing the MSI enable bit does not work |
| 185 | * reliably as devices without an INTx disable bit will then generate a |
| 186 | * level IRQ which will never be cleared. |
Matthew Wilcox | ce6fce4 | 2008-07-25 15:42:58 -0600 | [diff] [blame] | 187 | */ |
Hidetoshi Seto | 12abb8b | 2009-06-24 12:08:09 +0900 | [diff] [blame] | 188 | static u32 __msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 189 | { |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 190 | u32 mask_bits = desc->masked; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 191 | |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 192 | if (!desc->msi_attrib.maskbit) |
Hidetoshi Seto | 12abb8b | 2009-06-24 12:08:09 +0900 | [diff] [blame] | 193 | return 0; |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 194 | |
| 195 | mask_bits &= ~mask; |
| 196 | mask_bits |= flag; |
| 197 | pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits); |
Hidetoshi Seto | 12abb8b | 2009-06-24 12:08:09 +0900 | [diff] [blame] | 198 | |
| 199 | return mask_bits; |
| 200 | } |
| 201 | |
| 202 | static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag) |
| 203 | { |
| 204 | desc->masked = __msi_mask_irq(desc, mask, flag); |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 205 | } |
| 206 | |
| 207 | /* |
| 208 | * This internal function does not flush PCI writes to the device. |
| 209 | * All users must ensure that they read from the device before either |
| 210 | * assuming that the device state is up to date, or returning out of this |
| 211 | * file. This saves a few milliseconds when initialising devices with lots |
| 212 | * of MSI-X interrupts. |
| 213 | */ |
Hidetoshi Seto | 12abb8b | 2009-06-24 12:08:09 +0900 | [diff] [blame] | 214 | static u32 __msix_mask_irq(struct msi_desc *desc, u32 flag) |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 215 | { |
| 216 | u32 mask_bits = desc->masked; |
| 217 | unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE + |
Hidetoshi Seto | 2c21fd4 | 2009-06-23 17:40:04 +0900 | [diff] [blame] | 218 | PCI_MSIX_ENTRY_VECTOR_CTRL; |
Sheng Yang | 8d80528 | 2010-11-11 15:46:55 +0800 | [diff] [blame] | 219 | mask_bits &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT; |
| 220 | if (flag) |
| 221 | mask_bits |= PCI_MSIX_ENTRY_CTRL_MASKBIT; |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 222 | writel(mask_bits, desc->mask_base + offset); |
Hidetoshi Seto | 12abb8b | 2009-06-24 12:08:09 +0900 | [diff] [blame] | 223 | |
| 224 | return mask_bits; |
| 225 | } |
| 226 | |
| 227 | static void msix_mask_irq(struct msi_desc *desc, u32 flag) |
| 228 | { |
| 229 | desc->masked = __msix_mask_irq(desc, flag); |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 230 | } |
| 231 | |
Jan Glauber | 9a4da8a | 2012-11-29 13:05:05 +0100 | [diff] [blame] | 232 | #ifdef CONFIG_GENERIC_HARDIRQS |
| 233 | |
Thomas Gleixner | 1c9db52 | 2010-09-28 16:46:51 +0200 | [diff] [blame] | 234 | static void msi_set_mask_bit(struct irq_data *data, u32 flag) |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 235 | { |
Thomas Gleixner | 1c9db52 | 2010-09-28 16:46:51 +0200 | [diff] [blame] | 236 | struct msi_desc *desc = irq_data_get_msi(data); |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 237 | |
| 238 | if (desc->msi_attrib.is_msix) { |
| 239 | msix_mask_irq(desc, flag); |
| 240 | readl(desc->mask_base); /* Flush write to device */ |
Matthew Wilcox | 24d2755 | 2009-03-17 08:54:06 -0400 | [diff] [blame] | 241 | } else { |
Thomas Gleixner | 1c9db52 | 2010-09-28 16:46:51 +0200 | [diff] [blame] | 242 | unsigned offset = data->irq - desc->dev->irq; |
Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 243 | msi_mask_irq(desc, 1 << offset, flag << offset); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 244 | } |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 245 | } |
| 246 | |
Thomas Gleixner | 1c9db52 | 2010-09-28 16:46:51 +0200 | [diff] [blame] | 247 | void mask_msi_irq(struct irq_data *data) |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 248 | { |
Thomas Gleixner | 1c9db52 | 2010-09-28 16:46:51 +0200 | [diff] [blame] | 249 | msi_set_mask_bit(data, 1); |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 250 | } |
| 251 | |
Thomas Gleixner | 1c9db52 | 2010-09-28 16:46:51 +0200 | [diff] [blame] | 252 | void unmask_msi_irq(struct irq_data *data) |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 253 | { |
Thomas Gleixner | 1c9db52 | 2010-09-28 16:46:51 +0200 | [diff] [blame] | 254 | msi_set_mask_bit(data, 0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 255 | } |
| 256 | |
Jan Glauber | 9a4da8a | 2012-11-29 13:05:05 +0100 | [diff] [blame] | 257 | #endif /* CONFIG_GENERIC_HARDIRQS */ |
| 258 | |
Thomas Gleixner | 39431ac | 2010-09-28 19:09:51 +0200 | [diff] [blame] | 259 | void __read_msi_msg(struct msi_desc *entry, struct msi_msg *msg) |
Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 260 | { |
Ben Hutchings | 30da552 | 2010-07-23 14:56:28 +0100 | [diff] [blame] | 261 | BUG_ON(entry->dev->current_state != PCI_D0); |
Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 262 | |
Ben Hutchings | 30da552 | 2010-07-23 14:56:28 +0100 | [diff] [blame] | 263 | if (entry->msi_attrib.is_msix) { |
| 264 | void __iomem *base = entry->mask_base + |
| 265 | entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE; |
| 266 | |
| 267 | msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR); |
| 268 | msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR); |
| 269 | msg->data = readl(base + PCI_MSIX_ENTRY_DATA); |
| 270 | } else { |
| 271 | struct pci_dev *dev = entry->dev; |
Bjorn Helgaas | f532216 | 2013-04-17 17:34:36 -0600 | [diff] [blame] | 272 | int pos = dev->msi_cap; |
Ben Hutchings | 30da552 | 2010-07-23 14:56:28 +0100 | [diff] [blame] | 273 | u16 data; |
| 274 | |
Bjorn Helgaas | 9925ad0 | 2013-04-17 17:39:57 -0600 | [diff] [blame] | 275 | pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_LO, |
| 276 | &msg->address_lo); |
Ben Hutchings | 30da552 | 2010-07-23 14:56:28 +0100 | [diff] [blame] | 277 | if (entry->msi_attrib.is_64) { |
Bjorn Helgaas | 9925ad0 | 2013-04-17 17:39:57 -0600 | [diff] [blame] | 278 | pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_HI, |
| 279 | &msg->address_hi); |
Bjorn Helgaas | 2f22134 | 2013-04-17 17:41:13 -0600 | [diff] [blame] | 280 | pci_read_config_word(dev, pos + PCI_MSI_DATA_64, &data); |
Ben Hutchings | 30da552 | 2010-07-23 14:56:28 +0100 | [diff] [blame] | 281 | } else { |
| 282 | msg->address_hi = 0; |
Bjorn Helgaas | 2f22134 | 2013-04-17 17:41:13 -0600 | [diff] [blame] | 283 | pci_read_config_word(dev, pos + PCI_MSI_DATA_32, &data); |
Ben Hutchings | 30da552 | 2010-07-23 14:56:28 +0100 | [diff] [blame] | 284 | } |
| 285 | msg->data = data; |
| 286 | } |
Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 287 | } |
| 288 | |
Yinghai Lu | 3145e94 | 2008-12-05 18:58:34 -0800 | [diff] [blame] | 289 | void read_msi_msg(unsigned int irq, struct msi_msg *msg) |
Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 290 | { |
Thomas Gleixner | dced35a | 2011-03-28 17:49:12 +0200 | [diff] [blame] | 291 | struct msi_desc *entry = irq_get_msi_desc(irq); |
Yinghai Lu | 3145e94 | 2008-12-05 18:58:34 -0800 | [diff] [blame] | 292 | |
Thomas Gleixner | 39431ac | 2010-09-28 19:09:51 +0200 | [diff] [blame] | 293 | __read_msi_msg(entry, msg); |
Yinghai Lu | 3145e94 | 2008-12-05 18:58:34 -0800 | [diff] [blame] | 294 | } |
| 295 | |
Thomas Gleixner | 39431ac | 2010-09-28 19:09:51 +0200 | [diff] [blame] | 296 | void __get_cached_msi_msg(struct msi_desc *entry, struct msi_msg *msg) |
Ben Hutchings | 30da552 | 2010-07-23 14:56:28 +0100 | [diff] [blame] | 297 | { |
Ben Hutchings | 30da552 | 2010-07-23 14:56:28 +0100 | [diff] [blame] | 298 | /* Assert that the cache is valid, assuming that |
| 299 | * valid messages are not all-zeroes. */ |
| 300 | BUG_ON(!(entry->msg.address_hi | entry->msg.address_lo | |
| 301 | entry->msg.data)); |
| 302 | |
| 303 | *msg = entry->msg; |
| 304 | } |
| 305 | |
| 306 | void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg) |
| 307 | { |
Thomas Gleixner | dced35a | 2011-03-28 17:49:12 +0200 | [diff] [blame] | 308 | struct msi_desc *entry = irq_get_msi_desc(irq); |
Ben Hutchings | 30da552 | 2010-07-23 14:56:28 +0100 | [diff] [blame] | 309 | |
Thomas Gleixner | 39431ac | 2010-09-28 19:09:51 +0200 | [diff] [blame] | 310 | __get_cached_msi_msg(entry, msg); |
Ben Hutchings | 30da552 | 2010-07-23 14:56:28 +0100 | [diff] [blame] | 311 | } |
| 312 | |
Thomas Gleixner | 39431ac | 2010-09-28 19:09:51 +0200 | [diff] [blame] | 313 | void __write_msi_msg(struct msi_desc *entry, struct msi_msg *msg) |
Yinghai Lu | 3145e94 | 2008-12-05 18:58:34 -0800 | [diff] [blame] | 314 | { |
Ben Hutchings | fcd097f | 2010-06-17 20:16:36 +0100 | [diff] [blame] | 315 | if (entry->dev->current_state != PCI_D0) { |
| 316 | /* Don't touch the hardware now */ |
| 317 | } else if (entry->msi_attrib.is_msix) { |
Matthew Wilcox | 24d2755 | 2009-03-17 08:54:06 -0400 | [diff] [blame] | 318 | void __iomem *base; |
| 319 | base = entry->mask_base + |
| 320 | entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE; |
| 321 | |
Hidetoshi Seto | 2c21fd4 | 2009-06-23 17:40:04 +0900 | [diff] [blame] | 322 | writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR); |
| 323 | writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR); |
| 324 | writel(msg->data, base + PCI_MSIX_ENTRY_DATA); |
Matthew Wilcox | 24d2755 | 2009-03-17 08:54:06 -0400 | [diff] [blame] | 325 | } else { |
Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 326 | struct pci_dev *dev = entry->dev; |
Bjorn Helgaas | f532216 | 2013-04-17 17:34:36 -0600 | [diff] [blame] | 327 | int pos = dev->msi_cap; |
Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 328 | u16 msgctl; |
| 329 | |
Bjorn Helgaas | f84ecd2 | 2013-04-17 17:38:32 -0600 | [diff] [blame] | 330 | pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl); |
Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 331 | msgctl &= ~PCI_MSI_FLAGS_QSIZE; |
| 332 | msgctl |= entry->msi_attrib.multiple << 4; |
Bjorn Helgaas | f84ecd2 | 2013-04-17 17:38:32 -0600 | [diff] [blame] | 333 | pci_write_config_word(dev, pos + PCI_MSI_FLAGS, msgctl); |
Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 334 | |
Bjorn Helgaas | 9925ad0 | 2013-04-17 17:39:57 -0600 | [diff] [blame] | 335 | pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_LO, |
| 336 | msg->address_lo); |
Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 337 | if (entry->msi_attrib.is_64) { |
Bjorn Helgaas | 9925ad0 | 2013-04-17 17:39:57 -0600 | [diff] [blame] | 338 | pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_HI, |
| 339 | msg->address_hi); |
Bjorn Helgaas | 2f22134 | 2013-04-17 17:41:13 -0600 | [diff] [blame] | 340 | pci_write_config_word(dev, pos + PCI_MSI_DATA_64, |
| 341 | msg->data); |
Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 342 | } else { |
Bjorn Helgaas | 2f22134 | 2013-04-17 17:41:13 -0600 | [diff] [blame] | 343 | pci_write_config_word(dev, pos + PCI_MSI_DATA_32, |
| 344 | msg->data); |
Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 345 | } |
Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 346 | } |
Eric W. Biederman | 392ee1e | 2007-03-08 13:04:57 -0700 | [diff] [blame] | 347 | entry->msg = *msg; |
Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 348 | } |
| 349 | |
Yinghai Lu | 3145e94 | 2008-12-05 18:58:34 -0800 | [diff] [blame] | 350 | void write_msi_msg(unsigned int irq, struct msi_msg *msg) |
| 351 | { |
Thomas Gleixner | dced35a | 2011-03-28 17:49:12 +0200 | [diff] [blame] | 352 | struct msi_desc *entry = irq_get_msi_desc(irq); |
Yinghai Lu | 3145e94 | 2008-12-05 18:58:34 -0800 | [diff] [blame] | 353 | |
Thomas Gleixner | 39431ac | 2010-09-28 19:09:51 +0200 | [diff] [blame] | 354 | __write_msi_msg(entry, msg); |
Yinghai Lu | 3145e94 | 2008-12-05 18:58:34 -0800 | [diff] [blame] | 355 | } |
| 356 | |
Hidetoshi Seto | f56e448 | 2009-08-06 11:32:51 +0900 | [diff] [blame] | 357 | static void free_msi_irqs(struct pci_dev *dev) |
| 358 | { |
| 359 | struct msi_desc *entry, *tmp; |
| 360 | |
| 361 | list_for_each_entry(entry, &dev->msi_list, list) { |
| 362 | int i, nvec; |
| 363 | if (!entry->irq) |
| 364 | continue; |
Alexander Gordeev | 65f6ae6 | 2013-05-13 11:05:48 +0200 | [diff] [blame] | 365 | if (entry->nvec_used) |
| 366 | nvec = entry->nvec_used; |
| 367 | else |
| 368 | nvec = 1 << entry->msi_attrib.multiple; |
Jan Glauber | 9a4da8a | 2012-11-29 13:05:05 +0100 | [diff] [blame] | 369 | #ifdef CONFIG_GENERIC_HARDIRQS |
Hidetoshi Seto | f56e448 | 2009-08-06 11:32:51 +0900 | [diff] [blame] | 370 | for (i = 0; i < nvec; i++) |
| 371 | BUG_ON(irq_has_action(entry->irq + i)); |
Jan Glauber | 9a4da8a | 2012-11-29 13:05:05 +0100 | [diff] [blame] | 372 | #endif |
Hidetoshi Seto | f56e448 | 2009-08-06 11:32:51 +0900 | [diff] [blame] | 373 | } |
| 374 | |
| 375 | arch_teardown_msi_irqs(dev); |
| 376 | |
| 377 | list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) { |
| 378 | if (entry->msi_attrib.is_msix) { |
| 379 | if (list_is_last(&entry->list, &dev->msi_list)) |
| 380 | iounmap(entry->mask_base); |
| 381 | } |
Neil Horman | 424eb39 | 2012-01-03 10:29:54 -0500 | [diff] [blame] | 382 | |
| 383 | /* |
| 384 | * Its possible that we get into this path |
| 385 | * When populate_msi_sysfs fails, which means the entries |
| 386 | * were not registered with sysfs. In that case don't |
| 387 | * unregister them. |
| 388 | */ |
| 389 | if (entry->kobj.parent) { |
| 390 | kobject_del(&entry->kobj); |
| 391 | kobject_put(&entry->kobj); |
| 392 | } |
| 393 | |
Hidetoshi Seto | f56e448 | 2009-08-06 11:32:51 +0900 | [diff] [blame] | 394 | list_del(&entry->list); |
| 395 | kfree(entry); |
| 396 | } |
| 397 | } |
Satoru Takeuchi | c54c187 | 2007-01-18 13:50:05 +0900 | [diff] [blame] | 398 | |
Matthew Wilcox | 379f532 | 2009-03-17 08:54:07 -0400 | [diff] [blame] | 399 | static struct msi_desc *alloc_msi_entry(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 400 | { |
Matthew Wilcox | 379f532 | 2009-03-17 08:54:07 -0400 | [diff] [blame] | 401 | struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL); |
| 402 | if (!desc) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 403 | return NULL; |
| 404 | |
Matthew Wilcox | 379f532 | 2009-03-17 08:54:07 -0400 | [diff] [blame] | 405 | INIT_LIST_HEAD(&desc->list); |
| 406 | desc->dev = dev; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 407 | |
Matthew Wilcox | 379f532 | 2009-03-17 08:54:07 -0400 | [diff] [blame] | 408 | return desc; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 409 | } |
| 410 | |
David Miller | ba698ad | 2007-10-25 01:16:30 -0700 | [diff] [blame] | 411 | static void pci_intx_for_msi(struct pci_dev *dev, int enable) |
| 412 | { |
| 413 | if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG)) |
| 414 | pci_intx(dev, enable); |
| 415 | } |
| 416 | |
Michael Ellerman | 8fed4b6 | 2007-01-25 19:34:08 +1100 | [diff] [blame] | 417 | static void __pci_restore_msi_state(struct pci_dev *dev) |
Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 418 | { |
Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 419 | u16 control; |
Eric W. Biederman | 392ee1e | 2007-03-08 13:04:57 -0700 | [diff] [blame] | 420 | struct msi_desc *entry; |
Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 421 | |
Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 422 | if (!dev->msi_enabled) |
| 423 | return; |
| 424 | |
Thomas Gleixner | dced35a | 2011-03-28 17:49:12 +0200 | [diff] [blame] | 425 | entry = irq_get_msi_desc(dev->irq); |
Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 426 | |
David Miller | ba698ad | 2007-10-25 01:16:30 -0700 | [diff] [blame] | 427 | pci_intx_for_msi(dev, 0); |
Gavin Shan | e375b56 | 2013-04-04 16:54:30 +0000 | [diff] [blame] | 428 | msi_set_enable(dev, 0); |
Konrad Rzeszutek Wilk | 76ccc29 | 2011-12-16 17:38:18 -0500 | [diff] [blame] | 429 | arch_restore_msi_irqs(dev, dev->irq); |
Eric W. Biederman | 392ee1e | 2007-03-08 13:04:57 -0700 | [diff] [blame] | 430 | |
Bjorn Helgaas | f532216 | 2013-04-17 17:34:36 -0600 | [diff] [blame] | 431 | pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control); |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 432 | msi_mask_irq(entry, msi_capable_mask(control), entry->masked); |
Jesse Barnes | abad2ec | 2008-08-07 08:52:37 -0700 | [diff] [blame] | 433 | control &= ~PCI_MSI_FLAGS_QSIZE; |
Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 434 | control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE; |
Bjorn Helgaas | f532216 | 2013-04-17 17:34:36 -0600 | [diff] [blame] | 435 | pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control); |
Michael Ellerman | 8fed4b6 | 2007-01-25 19:34:08 +1100 | [diff] [blame] | 436 | } |
| 437 | |
| 438 | static void __pci_restore_msix_state(struct pci_dev *dev) |
Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 439 | { |
Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 440 | struct msi_desc *entry; |
Eric W. Biederman | 392ee1e | 2007-03-08 13:04:57 -0700 | [diff] [blame] | 441 | u16 control; |
Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 442 | |
Eric W. Biederman | ded86d8 | 2007-01-28 12:42:52 -0700 | [diff] [blame] | 443 | if (!dev->msix_enabled) |
| 444 | return; |
Matthew Wilcox | f598282 | 2009-06-18 19:15:59 -0700 | [diff] [blame] | 445 | BUG_ON(list_empty(&dev->msi_list)); |
Hidetoshi Seto | 9cc8d54 | 2009-08-06 11:32:04 +0900 | [diff] [blame] | 446 | entry = list_first_entry(&dev->msi_list, struct msi_desc, list); |
Bjorn Helgaas | f532216 | 2013-04-17 17:34:36 -0600 | [diff] [blame] | 447 | pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control); |
Eric W. Biederman | ded86d8 | 2007-01-28 12:42:52 -0700 | [diff] [blame] | 448 | |
Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 449 | /* route the table */ |
David Miller | ba698ad | 2007-10-25 01:16:30 -0700 | [diff] [blame] | 450 | pci_intx_for_msi(dev, 0); |
Matthew Wilcox | f598282 | 2009-06-18 19:15:59 -0700 | [diff] [blame] | 451 | control |= PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL; |
Bjorn Helgaas | f532216 | 2013-04-17 17:34:36 -0600 | [diff] [blame] | 452 | pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control); |
Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 453 | |
Michael Ellerman | 4aa9bc9 | 2007-04-05 17:19:10 +1000 | [diff] [blame] | 454 | list_for_each_entry(entry, &dev->msi_list, list) { |
Konrad Rzeszutek Wilk | 76ccc29 | 2011-12-16 17:38:18 -0500 | [diff] [blame] | 455 | arch_restore_msi_irqs(dev, entry->irq); |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 456 | msix_mask_irq(entry, entry->masked); |
Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 457 | } |
Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 458 | |
Eric W. Biederman | 392ee1e | 2007-03-08 13:04:57 -0700 | [diff] [blame] | 459 | control &= ~PCI_MSIX_FLAGS_MASKALL; |
Bjorn Helgaas | f532216 | 2013-04-17 17:34:36 -0600 | [diff] [blame] | 460 | pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control); |
Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 461 | } |
Michael Ellerman | 8fed4b6 | 2007-01-25 19:34:08 +1100 | [diff] [blame] | 462 | |
| 463 | void pci_restore_msi_state(struct pci_dev *dev) |
| 464 | { |
| 465 | __pci_restore_msi_state(dev); |
| 466 | __pci_restore_msix_state(dev); |
| 467 | } |
Linas Vepstas | 94688cf | 2007-11-07 15:43:59 -0600 | [diff] [blame] | 468 | EXPORT_SYMBOL_GPL(pci_restore_msi_state); |
Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 469 | |
Neil Horman | da8d1c8 | 2011-10-06 14:08:18 -0400 | [diff] [blame] | 470 | |
| 471 | #define to_msi_attr(obj) container_of(obj, struct msi_attribute, attr) |
| 472 | #define to_msi_desc(obj) container_of(obj, struct msi_desc, kobj) |
| 473 | |
| 474 | struct msi_attribute { |
| 475 | struct attribute attr; |
| 476 | ssize_t (*show)(struct msi_desc *entry, struct msi_attribute *attr, |
| 477 | char *buf); |
| 478 | ssize_t (*store)(struct msi_desc *entry, struct msi_attribute *attr, |
| 479 | const char *buf, size_t count); |
| 480 | }; |
| 481 | |
| 482 | static ssize_t show_msi_mode(struct msi_desc *entry, struct msi_attribute *atr, |
| 483 | char *buf) |
| 484 | { |
| 485 | return sprintf(buf, "%s\n", entry->msi_attrib.is_msix ? "msix" : "msi"); |
| 486 | } |
| 487 | |
| 488 | static ssize_t msi_irq_attr_show(struct kobject *kobj, |
| 489 | struct attribute *attr, char *buf) |
| 490 | { |
| 491 | struct msi_attribute *attribute = to_msi_attr(attr); |
| 492 | struct msi_desc *entry = to_msi_desc(kobj); |
| 493 | |
| 494 | if (!attribute->show) |
| 495 | return -EIO; |
| 496 | |
| 497 | return attribute->show(entry, attribute, buf); |
| 498 | } |
| 499 | |
| 500 | static const struct sysfs_ops msi_irq_sysfs_ops = { |
| 501 | .show = msi_irq_attr_show, |
| 502 | }; |
| 503 | |
| 504 | static struct msi_attribute mode_attribute = |
| 505 | __ATTR(mode, S_IRUGO, show_msi_mode, NULL); |
| 506 | |
| 507 | |
Bjorn Helgaas | 9738abe | 2013-04-12 11:20:03 -0600 | [diff] [blame] | 508 | static struct attribute *msi_irq_default_attrs[] = { |
Neil Horman | da8d1c8 | 2011-10-06 14:08:18 -0400 | [diff] [blame] | 509 | &mode_attribute.attr, |
| 510 | NULL |
| 511 | }; |
| 512 | |
Bjorn Helgaas | 9738abe | 2013-04-12 11:20:03 -0600 | [diff] [blame] | 513 | static void msi_kobj_release(struct kobject *kobj) |
Neil Horman | da8d1c8 | 2011-10-06 14:08:18 -0400 | [diff] [blame] | 514 | { |
| 515 | struct msi_desc *entry = to_msi_desc(kobj); |
| 516 | |
| 517 | pci_dev_put(entry->dev); |
| 518 | } |
| 519 | |
| 520 | static struct kobj_type msi_irq_ktype = { |
| 521 | .release = msi_kobj_release, |
| 522 | .sysfs_ops = &msi_irq_sysfs_ops, |
| 523 | .default_attrs = msi_irq_default_attrs, |
| 524 | }; |
| 525 | |
| 526 | static int populate_msi_sysfs(struct pci_dev *pdev) |
| 527 | { |
| 528 | struct msi_desc *entry; |
| 529 | struct kobject *kobj; |
| 530 | int ret; |
| 531 | int count = 0; |
| 532 | |
| 533 | pdev->msi_kset = kset_create_and_add("msi_irqs", NULL, &pdev->dev.kobj); |
| 534 | if (!pdev->msi_kset) |
| 535 | return -ENOMEM; |
| 536 | |
| 537 | list_for_each_entry(entry, &pdev->msi_list, list) { |
| 538 | kobj = &entry->kobj; |
| 539 | kobj->kset = pdev->msi_kset; |
| 540 | pci_dev_get(pdev); |
| 541 | ret = kobject_init_and_add(kobj, &msi_irq_ktype, NULL, |
| 542 | "%u", entry->irq); |
| 543 | if (ret) |
| 544 | goto out_unroll; |
| 545 | |
| 546 | count++; |
| 547 | } |
| 548 | |
| 549 | return 0; |
| 550 | |
| 551 | out_unroll: |
| 552 | list_for_each_entry(entry, &pdev->msi_list, list) { |
| 553 | if (!count) |
| 554 | break; |
| 555 | kobject_del(&entry->kobj); |
| 556 | kobject_put(&entry->kobj); |
| 557 | count--; |
| 558 | } |
| 559 | return ret; |
| 560 | } |
| 561 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 562 | /** |
| 563 | * msi_capability_init - configure device's MSI capability structure |
| 564 | * @dev: pointer to the pci_dev data structure of MSI device function |
Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 565 | * @nvec: number of interrupts to allocate |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 566 | * |
Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 567 | * Setup the MSI capability structure of the device with the requested |
| 568 | * number of interrupts. A return value of zero indicates the successful |
| 569 | * setup of an entry with the new MSI irq. A negative return value indicates |
| 570 | * an error, and a positive return value indicates the number of interrupts |
| 571 | * which could have been allocated. |
| 572 | */ |
| 573 | static int msi_capability_init(struct pci_dev *dev, int nvec) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 574 | { |
| 575 | struct msi_desc *entry; |
Gavin Shan | f465136 | 2013-04-04 16:54:32 +0000 | [diff] [blame] | 576 | int ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 577 | u16 control; |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 578 | unsigned mask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 579 | |
Gavin Shan | e375b56 | 2013-04-04 16:54:30 +0000 | [diff] [blame] | 580 | msi_set_enable(dev, 0); /* Disable MSI during set up */ |
Matthew Wilcox | 110828c | 2009-06-16 06:31:45 -0600 | [diff] [blame] | 581 | |
Bjorn Helgaas | f84ecd2 | 2013-04-17 17:38:32 -0600 | [diff] [blame] | 582 | pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 583 | /* MSI Entry Initialization */ |
Matthew Wilcox | 379f532 | 2009-03-17 08:54:07 -0400 | [diff] [blame] | 584 | entry = alloc_msi_entry(dev); |
Eric W. Biederman | f7feaca | 2007-01-28 12:56:37 -0700 | [diff] [blame] | 585 | if (!entry) |
| 586 | return -ENOMEM; |
Eric W. Biederman | 1ce0337 | 2006-10-04 02:16:41 -0700 | [diff] [blame] | 587 | |
Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 588 | entry->msi_attrib.is_msix = 0; |
Bjorn Helgaas | 4987ce8 | 2013-04-17 17:42:30 -0600 | [diff] [blame] | 589 | entry->msi_attrib.is_64 = !!(control & PCI_MSI_FLAGS_64BIT); |
Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 590 | entry->msi_attrib.entry_nr = 0; |
Bjorn Helgaas | 4987ce8 | 2013-04-17 17:42:30 -0600 | [diff] [blame] | 591 | entry->msi_attrib.maskbit = !!(control & PCI_MSI_FLAGS_MASKBIT); |
Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 592 | entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */ |
Gavin Shan | f465136 | 2013-04-04 16:54:32 +0000 | [diff] [blame] | 593 | entry->msi_attrib.pos = dev->msi_cap; |
Hidetoshi Seto | 0db29af | 2008-12-24 17:27:04 +0900 | [diff] [blame] | 594 | |
Dan Carpenter | e5f66ea | 2013-04-30 10:44:54 +0300 | [diff] [blame] | 595 | if (control & PCI_MSI_FLAGS_64BIT) |
| 596 | entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_64; |
| 597 | else |
| 598 | entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_32; |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 599 | /* All MSIs are unmasked by default, Mask them all */ |
| 600 | if (entry->msi_attrib.maskbit) |
| 601 | pci_read_config_dword(dev, entry->mask_pos, &entry->masked); |
| 602 | mask = msi_capable_mask(control); |
| 603 | msi_mask_irq(entry, mask, mask); |
| 604 | |
Eric W. Biederman | 0dd11f9 | 2007-06-01 00:46:32 -0700 | [diff] [blame] | 605 | list_add_tail(&entry->list, &dev->msi_list); |
Michael Ellerman | 9c83133 | 2007-04-18 19:39:21 +1000 | [diff] [blame] | 606 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 607 | /* Configure MSI capability structure */ |
Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 608 | ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI); |
Michael Ellerman | 7fe3730 | 2007-04-18 19:39:21 +1000 | [diff] [blame] | 609 | if (ret) { |
Hidetoshi Seto | 7ba1930 | 2009-06-23 17:39:27 +0900 | [diff] [blame] | 610 | msi_mask_irq(entry, mask, ~mask); |
Hidetoshi Seto | f56e448 | 2009-08-06 11:32:51 +0900 | [diff] [blame] | 611 | free_msi_irqs(dev); |
Michael Ellerman | 7fe3730 | 2007-04-18 19:39:21 +1000 | [diff] [blame] | 612 | return ret; |
Mark Maule | fd58e55 | 2006-04-10 21:17:48 -0500 | [diff] [blame] | 613 | } |
Eric W. Biederman | f7feaca | 2007-01-28 12:56:37 -0700 | [diff] [blame] | 614 | |
Neil Horman | da8d1c8 | 2011-10-06 14:08:18 -0400 | [diff] [blame] | 615 | ret = populate_msi_sysfs(dev); |
| 616 | if (ret) { |
| 617 | msi_mask_irq(entry, mask, ~mask); |
| 618 | free_msi_irqs(dev); |
| 619 | return ret; |
| 620 | } |
| 621 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 622 | /* Set MSI enabled bits */ |
David Miller | ba698ad | 2007-10-25 01:16:30 -0700 | [diff] [blame] | 623 | pci_intx_for_msi(dev, 0); |
Gavin Shan | e375b56 | 2013-04-04 16:54:30 +0000 | [diff] [blame] | 624 | msi_set_enable(dev, 1); |
Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 625 | dev->msi_enabled = 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 626 | |
Michael Ellerman | 7fe3730 | 2007-04-18 19:39:21 +1000 | [diff] [blame] | 627 | dev->irq = entry->irq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 628 | return 0; |
| 629 | } |
| 630 | |
Gavin Shan | 520fe9d | 2013-04-04 16:54:33 +0000 | [diff] [blame] | 631 | static void __iomem *msix_map_region(struct pci_dev *dev, unsigned nr_entries) |
Hidetoshi Seto | 5a05a9d | 2009-08-06 11:34:34 +0900 | [diff] [blame] | 632 | { |
Kenji Kaneshige | 4302e0f | 2010-06-17 10:42:44 +0900 | [diff] [blame] | 633 | resource_size_t phys_addr; |
Hidetoshi Seto | 5a05a9d | 2009-08-06 11:34:34 +0900 | [diff] [blame] | 634 | u32 table_offset; |
| 635 | u8 bir; |
| 636 | |
Bjorn Helgaas | 909094c | 2013-04-17 17:43:40 -0600 | [diff] [blame] | 637 | pci_read_config_dword(dev, dev->msix_cap + PCI_MSIX_TABLE, |
| 638 | &table_offset); |
Bjorn Helgaas | 4d18760 | 2013-04-17 18:10:07 -0600 | [diff] [blame] | 639 | bir = (u8)(table_offset & PCI_MSIX_TABLE_BIR); |
| 640 | table_offset &= PCI_MSIX_TABLE_OFFSET; |
Hidetoshi Seto | 5a05a9d | 2009-08-06 11:34:34 +0900 | [diff] [blame] | 641 | phys_addr = pci_resource_start(dev, bir) + table_offset; |
| 642 | |
| 643 | return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE); |
| 644 | } |
| 645 | |
Gavin Shan | 520fe9d | 2013-04-04 16:54:33 +0000 | [diff] [blame] | 646 | static int msix_setup_entries(struct pci_dev *dev, void __iomem *base, |
| 647 | struct msix_entry *entries, int nvec) |
Hidetoshi Seto | d9d7070 | 2009-08-06 11:35:48 +0900 | [diff] [blame] | 648 | { |
| 649 | struct msi_desc *entry; |
| 650 | int i; |
| 651 | |
| 652 | for (i = 0; i < nvec; i++) { |
| 653 | entry = alloc_msi_entry(dev); |
| 654 | if (!entry) { |
| 655 | if (!i) |
| 656 | iounmap(base); |
| 657 | else |
| 658 | free_msi_irqs(dev); |
| 659 | /* No enough memory. Don't try again */ |
| 660 | return -ENOMEM; |
| 661 | } |
| 662 | |
| 663 | entry->msi_attrib.is_msix = 1; |
| 664 | entry->msi_attrib.is_64 = 1; |
| 665 | entry->msi_attrib.entry_nr = entries[i].entry; |
| 666 | entry->msi_attrib.default_irq = dev->irq; |
Gavin Shan | 520fe9d | 2013-04-04 16:54:33 +0000 | [diff] [blame] | 667 | entry->msi_attrib.pos = dev->msix_cap; |
Hidetoshi Seto | d9d7070 | 2009-08-06 11:35:48 +0900 | [diff] [blame] | 668 | entry->mask_base = base; |
| 669 | |
| 670 | list_add_tail(&entry->list, &dev->msi_list); |
| 671 | } |
| 672 | |
| 673 | return 0; |
| 674 | } |
| 675 | |
Hidetoshi Seto | 75cb342 | 2009-08-06 11:35:10 +0900 | [diff] [blame] | 676 | static void msix_program_entries(struct pci_dev *dev, |
Gavin Shan | 520fe9d | 2013-04-04 16:54:33 +0000 | [diff] [blame] | 677 | struct msix_entry *entries) |
Hidetoshi Seto | 75cb342 | 2009-08-06 11:35:10 +0900 | [diff] [blame] | 678 | { |
| 679 | struct msi_desc *entry; |
| 680 | int i = 0; |
| 681 | |
| 682 | list_for_each_entry(entry, &dev->msi_list, list) { |
| 683 | int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE + |
| 684 | PCI_MSIX_ENTRY_VECTOR_CTRL; |
| 685 | |
| 686 | entries[i].vector = entry->irq; |
Thomas Gleixner | dced35a | 2011-03-28 17:49:12 +0200 | [diff] [blame] | 687 | irq_set_msi_desc(entry->irq, entry); |
Hidetoshi Seto | 75cb342 | 2009-08-06 11:35:10 +0900 | [diff] [blame] | 688 | entry->masked = readl(entry->mask_base + offset); |
| 689 | msix_mask_irq(entry, 1); |
| 690 | i++; |
| 691 | } |
| 692 | } |
| 693 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 694 | /** |
| 695 | * msix_capability_init - configure device's MSI-X capability |
| 696 | * @dev: pointer to the pci_dev data structure of MSI-X device function |
Randy Dunlap | 8f7020d | 2005-10-23 11:57:38 -0700 | [diff] [blame] | 697 | * @entries: pointer to an array of struct msix_entry entries |
| 698 | * @nvec: number of @entries |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 699 | * |
Steven Cole | eaae4b3 | 2005-05-03 18:38:30 -0600 | [diff] [blame] | 700 | * Setup the MSI-X capability structure of device function with a |
Eric W. Biederman | 1ce0337 | 2006-10-04 02:16:41 -0700 | [diff] [blame] | 701 | * single MSI-X irq. A return of zero indicates the successful setup of |
| 702 | * requested MSI-X entries with allocated irqs or non-zero for otherwise. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 703 | **/ |
| 704 | static int msix_capability_init(struct pci_dev *dev, |
| 705 | struct msix_entry *entries, int nvec) |
| 706 | { |
Gavin Shan | 520fe9d | 2013-04-04 16:54:33 +0000 | [diff] [blame] | 707 | int ret; |
Hidetoshi Seto | 5a05a9d | 2009-08-06 11:34:34 +0900 | [diff] [blame] | 708 | u16 control; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 709 | void __iomem *base; |
| 710 | |
Gavin Shan | 520fe9d | 2013-04-04 16:54:33 +0000 | [diff] [blame] | 711 | pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control); |
Matthew Wilcox | f598282 | 2009-06-18 19:15:59 -0700 | [diff] [blame] | 712 | |
| 713 | /* Ensure MSI-X is disabled while it is set up */ |
| 714 | control &= ~PCI_MSIX_FLAGS_ENABLE; |
Gavin Shan | 520fe9d | 2013-04-04 16:54:33 +0000 | [diff] [blame] | 715 | pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control); |
Matthew Wilcox | f598282 | 2009-06-18 19:15:59 -0700 | [diff] [blame] | 716 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 717 | /* Request & Map MSI-X table region */ |
Bjorn Helgaas | 527eee2 | 2013-04-17 17:44:48 -0600 | [diff] [blame] | 718 | base = msix_map_region(dev, msix_table_size(control)); |
Hidetoshi Seto | 5a05a9d | 2009-08-06 11:34:34 +0900 | [diff] [blame] | 719 | if (!base) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 720 | return -ENOMEM; |
| 721 | |
Gavin Shan | 520fe9d | 2013-04-04 16:54:33 +0000 | [diff] [blame] | 722 | ret = msix_setup_entries(dev, base, entries, nvec); |
Hidetoshi Seto | d9d7070 | 2009-08-06 11:35:48 +0900 | [diff] [blame] | 723 | if (ret) |
| 724 | return ret; |
Michael Ellerman | 9c83133 | 2007-04-18 19:39:21 +1000 | [diff] [blame] | 725 | |
| 726 | ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX); |
Hidetoshi Seto | 583871d | 2009-08-06 11:33:39 +0900 | [diff] [blame] | 727 | if (ret) |
| 728 | goto error; |
Michael Ellerman | 9c83133 | 2007-04-18 19:39:21 +1000 | [diff] [blame] | 729 | |
Matthew Wilcox | f598282 | 2009-06-18 19:15:59 -0700 | [diff] [blame] | 730 | /* |
| 731 | * Some devices require MSI-X to be enabled before we can touch the |
| 732 | * MSI-X registers. We need to mask all the vectors to prevent |
| 733 | * interrupts coming in before they're fully set up. |
| 734 | */ |
| 735 | control |= PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE; |
Gavin Shan | 520fe9d | 2013-04-04 16:54:33 +0000 | [diff] [blame] | 736 | pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control); |
Matthew Wilcox | f598282 | 2009-06-18 19:15:59 -0700 | [diff] [blame] | 737 | |
Hidetoshi Seto | 75cb342 | 2009-08-06 11:35:10 +0900 | [diff] [blame] | 738 | msix_program_entries(dev, entries); |
Matthew Wilcox | f598282 | 2009-06-18 19:15:59 -0700 | [diff] [blame] | 739 | |
Neil Horman | da8d1c8 | 2011-10-06 14:08:18 -0400 | [diff] [blame] | 740 | ret = populate_msi_sysfs(dev); |
| 741 | if (ret) { |
| 742 | ret = 0; |
| 743 | goto error; |
| 744 | } |
| 745 | |
Matthew Wilcox | f598282 | 2009-06-18 19:15:59 -0700 | [diff] [blame] | 746 | /* Set MSI-X enabled bits and unmask the function */ |
David Miller | ba698ad | 2007-10-25 01:16:30 -0700 | [diff] [blame] | 747 | pci_intx_for_msi(dev, 0); |
Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 748 | dev->msix_enabled = 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 749 | |
Matthew Wilcox | f598282 | 2009-06-18 19:15:59 -0700 | [diff] [blame] | 750 | control &= ~PCI_MSIX_FLAGS_MASKALL; |
Gavin Shan | 520fe9d | 2013-04-04 16:54:33 +0000 | [diff] [blame] | 751 | pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control); |
Matthew Wilcox | 8d18101 | 2009-05-08 07:13:33 -0600 | [diff] [blame] | 752 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 753 | return 0; |
Hidetoshi Seto | 583871d | 2009-08-06 11:33:39 +0900 | [diff] [blame] | 754 | |
| 755 | error: |
| 756 | if (ret < 0) { |
| 757 | /* |
| 758 | * If we had some success, report the number of irqs |
| 759 | * we succeeded in setting up. |
| 760 | */ |
Hidetoshi Seto | d9d7070 | 2009-08-06 11:35:48 +0900 | [diff] [blame] | 761 | struct msi_desc *entry; |
Hidetoshi Seto | 583871d | 2009-08-06 11:33:39 +0900 | [diff] [blame] | 762 | int avail = 0; |
| 763 | |
| 764 | list_for_each_entry(entry, &dev->msi_list, list) { |
| 765 | if (entry->irq != 0) |
| 766 | avail++; |
| 767 | } |
| 768 | if (avail != 0) |
| 769 | ret = avail; |
| 770 | } |
| 771 | |
| 772 | free_msi_irqs(dev); |
| 773 | |
| 774 | return ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 775 | } |
| 776 | |
| 777 | /** |
Michael Ellerman | 17bbc12 | 2007-04-05 17:19:07 +1000 | [diff] [blame] | 778 | * pci_msi_check_device - check whether MSI may be enabled on a device |
Brice Goglin | 24334a1 | 2006-08-31 01:55:07 -0400 | [diff] [blame] | 779 | * @dev: pointer to the pci_dev data structure of MSI device function |
Michael Ellerman | c9953a7 | 2007-04-05 17:19:08 +1000 | [diff] [blame] | 780 | * @nvec: how many MSIs have been requested ? |
Michael Ellerman | b1e2303 | 2007-03-22 21:51:39 +1100 | [diff] [blame] | 781 | * @type: are we checking for MSI or MSI-X ? |
Brice Goglin | 24334a1 | 2006-08-31 01:55:07 -0400 | [diff] [blame] | 782 | * |
Brice Goglin | 0306ebf | 2006-10-05 10:24:31 +0200 | [diff] [blame] | 783 | * Look at global flags, the device itself, and its parent busses |
Michael Ellerman | 17bbc12 | 2007-04-05 17:19:07 +1000 | [diff] [blame] | 784 | * to determine if MSI/-X are supported for the device. If MSI/-X is |
| 785 | * supported return 0, else return an error code. |
Brice Goglin | 24334a1 | 2006-08-31 01:55:07 -0400 | [diff] [blame] | 786 | **/ |
Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 787 | static int pci_msi_check_device(struct pci_dev *dev, int nvec, int type) |
Brice Goglin | 24334a1 | 2006-08-31 01:55:07 -0400 | [diff] [blame] | 788 | { |
| 789 | struct pci_bus *bus; |
Michael Ellerman | c9953a7 | 2007-04-05 17:19:08 +1000 | [diff] [blame] | 790 | int ret; |
Brice Goglin | 24334a1 | 2006-08-31 01:55:07 -0400 | [diff] [blame] | 791 | |
Brice Goglin | 0306ebf | 2006-10-05 10:24:31 +0200 | [diff] [blame] | 792 | /* MSI must be globally enabled and supported by the device */ |
Brice Goglin | 24334a1 | 2006-08-31 01:55:07 -0400 | [diff] [blame] | 793 | if (!pci_msi_enable || !dev || dev->no_msi) |
| 794 | return -EINVAL; |
| 795 | |
Michael Ellerman | 314e77b | 2007-04-05 17:19:12 +1000 | [diff] [blame] | 796 | /* |
| 797 | * You can't ask to have 0 or less MSIs configured. |
| 798 | * a) it's stupid .. |
| 799 | * b) the list manipulation code assumes nvec >= 1. |
| 800 | */ |
| 801 | if (nvec < 1) |
| 802 | return -ERANGE; |
| 803 | |
Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 804 | /* |
| 805 | * Any bridge which does NOT route MSI transactions from its |
| 806 | * secondary bus to its primary bus must set NO_MSI flag on |
Brice Goglin | 0306ebf | 2006-10-05 10:24:31 +0200 | [diff] [blame] | 807 | * the secondary pci_bus. |
| 808 | * We expect only arch-specific PCI host bus controller driver |
| 809 | * or quirks for specific PCI bridges to be setting NO_MSI. |
| 810 | */ |
Brice Goglin | 24334a1 | 2006-08-31 01:55:07 -0400 | [diff] [blame] | 811 | for (bus = dev->bus; bus; bus = bus->parent) |
| 812 | if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI) |
| 813 | return -EINVAL; |
| 814 | |
Michael Ellerman | c9953a7 | 2007-04-05 17:19:08 +1000 | [diff] [blame] | 815 | ret = arch_msi_check_device(dev, nvec, type); |
| 816 | if (ret) |
| 817 | return ret; |
| 818 | |
Brice Goglin | 24334a1 | 2006-08-31 01:55:07 -0400 | [diff] [blame] | 819 | return 0; |
| 820 | } |
| 821 | |
| 822 | /** |
Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 823 | * pci_enable_msi_block - configure device's MSI capability structure |
| 824 | * @dev: device to configure |
| 825 | * @nvec: number of interrupts to configure |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 826 | * |
Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 827 | * Allocate IRQs for a device with the MSI capability. |
| 828 | * This function returns a negative errno if an error occurs. If it |
| 829 | * is unable to allocate the number of interrupts requested, it returns |
| 830 | * the number of interrupts it might be able to allocate. If it successfully |
| 831 | * allocates at least the number of interrupts requested, it returns 0 and |
| 832 | * updates the @dev's irq member to the lowest new interrupt number; the |
| 833 | * other interrupt numbers allocated to this device are consecutive. |
| 834 | */ |
| 835 | int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 836 | { |
Gavin Shan | f465136 | 2013-04-04 16:54:32 +0000 | [diff] [blame] | 837 | int status, maxvec; |
Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 838 | u16 msgctl; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 839 | |
Gavin Shan | f465136 | 2013-04-04 16:54:32 +0000 | [diff] [blame] | 840 | if (!dev->msi_cap) |
Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 841 | return -EINVAL; |
Gavin Shan | f465136 | 2013-04-04 16:54:32 +0000 | [diff] [blame] | 842 | |
| 843 | pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &msgctl); |
Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 844 | maxvec = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1); |
| 845 | if (nvec > maxvec) |
| 846 | return maxvec; |
| 847 | |
| 848 | status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI); |
Michael Ellerman | c9953a7 | 2007-04-05 17:19:08 +1000 | [diff] [blame] | 849 | if (status) |
| 850 | return status; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 851 | |
Eric W. Biederman | ded86d8 | 2007-01-28 12:42:52 -0700 | [diff] [blame] | 852 | WARN_ON(!!dev->msi_enabled); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 853 | |
Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 854 | /* Check whether driver already requested MSI-X irqs */ |
Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 855 | if (dev->msix_enabled) { |
Bjorn Helgaas | 80ccba1 | 2008-06-13 10:52:11 -0600 | [diff] [blame] | 856 | dev_info(&dev->dev, "can't enable MSI " |
| 857 | "(MSI-X already enabled)\n"); |
Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 858 | return -EINVAL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 859 | } |
Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 860 | |
| 861 | status = msi_capability_init(dev, nvec); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 862 | return status; |
| 863 | } |
Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 864 | EXPORT_SYMBOL(pci_enable_msi_block); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 865 | |
Alexander Gordeev | 08261d8 | 2012-11-19 16:02:10 +0100 | [diff] [blame] | 866 | int pci_enable_msi_block_auto(struct pci_dev *dev, unsigned int *maxvec) |
| 867 | { |
Gavin Shan | f465136 | 2013-04-04 16:54:32 +0000 | [diff] [blame] | 868 | int ret, nvec; |
Alexander Gordeev | 08261d8 | 2012-11-19 16:02:10 +0100 | [diff] [blame] | 869 | u16 msgctl; |
| 870 | |
Gavin Shan | f465136 | 2013-04-04 16:54:32 +0000 | [diff] [blame] | 871 | if (!dev->msi_cap) |
Alexander Gordeev | 08261d8 | 2012-11-19 16:02:10 +0100 | [diff] [blame] | 872 | return -EINVAL; |
| 873 | |
Gavin Shan | f465136 | 2013-04-04 16:54:32 +0000 | [diff] [blame] | 874 | pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &msgctl); |
Alexander Gordeev | 08261d8 | 2012-11-19 16:02:10 +0100 | [diff] [blame] | 875 | ret = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1); |
| 876 | |
| 877 | if (maxvec) |
| 878 | *maxvec = ret; |
| 879 | |
| 880 | do { |
| 881 | nvec = ret; |
| 882 | ret = pci_enable_msi_block(dev, nvec); |
| 883 | } while (ret > 0); |
| 884 | |
| 885 | if (ret < 0) |
| 886 | return ret; |
| 887 | return nvec; |
| 888 | } |
| 889 | EXPORT_SYMBOL(pci_enable_msi_block_auto); |
| 890 | |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 891 | void pci_msi_shutdown(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 892 | { |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 893 | struct msi_desc *desc; |
| 894 | u32 mask; |
| 895 | u16 ctrl; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 896 | |
Michael Ellerman | 128bc5f | 2007-03-22 21:51:39 +1100 | [diff] [blame] | 897 | if (!pci_msi_enable || !dev || !dev->msi_enabled) |
Eric W. Biederman | ded86d8 | 2007-01-28 12:42:52 -0700 | [diff] [blame] | 898 | return; |
| 899 | |
Matthew Wilcox | 110828c | 2009-06-16 06:31:45 -0600 | [diff] [blame] | 900 | BUG_ON(list_empty(&dev->msi_list)); |
| 901 | desc = list_first_entry(&dev->msi_list, struct msi_desc, list); |
Matthew Wilcox | 110828c | 2009-06-16 06:31:45 -0600 | [diff] [blame] | 902 | |
Gavin Shan | e375b56 | 2013-04-04 16:54:30 +0000 | [diff] [blame] | 903 | msi_set_enable(dev, 0); |
David Miller | ba698ad | 2007-10-25 01:16:30 -0700 | [diff] [blame] | 904 | pci_intx_for_msi(dev, 1); |
Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 905 | dev->msi_enabled = 0; |
Eric W. Biederman | 7bd007e | 2006-10-04 02:16:31 -0700 | [diff] [blame] | 906 | |
Hidetoshi Seto | 12abb8b | 2009-06-24 12:08:09 +0900 | [diff] [blame] | 907 | /* Return the device with MSI unmasked as initial states */ |
Bjorn Helgaas | f532216 | 2013-04-17 17:34:36 -0600 | [diff] [blame] | 908 | pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &ctrl); |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 909 | mask = msi_capable_mask(ctrl); |
Hidetoshi Seto | 12abb8b | 2009-06-24 12:08:09 +0900 | [diff] [blame] | 910 | /* Keep cached state to be restored */ |
| 911 | __msi_mask_irq(desc, mask, ~mask); |
Michael Ellerman | e387b9e | 2007-03-22 21:51:27 +1100 | [diff] [blame] | 912 | |
| 913 | /* Restore dev->irq to its default pin-assertion irq */ |
Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 914 | dev->irq = desc->msi_attrib.default_irq; |
Yinghai Lu | d52877c | 2008-04-23 14:58:09 -0700 | [diff] [blame] | 915 | } |
Matthew Wilcox | 24d2755 | 2009-03-17 08:54:06 -0400 | [diff] [blame] | 916 | |
Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 917 | void pci_disable_msi(struct pci_dev *dev) |
Yinghai Lu | d52877c | 2008-04-23 14:58:09 -0700 | [diff] [blame] | 918 | { |
Yinghai Lu | d52877c | 2008-04-23 14:58:09 -0700 | [diff] [blame] | 919 | if (!pci_msi_enable || !dev || !dev->msi_enabled) |
| 920 | return; |
| 921 | |
| 922 | pci_msi_shutdown(dev); |
Hidetoshi Seto | f56e448 | 2009-08-06 11:32:51 +0900 | [diff] [blame] | 923 | free_msi_irqs(dev); |
Neil Horman | da8d1c8 | 2011-10-06 14:08:18 -0400 | [diff] [blame] | 924 | kset_unregister(dev->msi_kset); |
| 925 | dev->msi_kset = NULL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 926 | } |
Michael Ellerman | 4cc086f | 2007-03-22 21:51:34 +1100 | [diff] [blame] | 927 | EXPORT_SYMBOL(pci_disable_msi); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 928 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 929 | /** |
Rafael J. Wysocki | a52e2e3 | 2009-01-24 00:21:14 +0100 | [diff] [blame] | 930 | * pci_msix_table_size - return the number of device's MSI-X table entries |
| 931 | * @dev: pointer to the pci_dev data structure of MSI-X device function |
| 932 | */ |
| 933 | int pci_msix_table_size(struct pci_dev *dev) |
| 934 | { |
Rafael J. Wysocki | a52e2e3 | 2009-01-24 00:21:14 +0100 | [diff] [blame] | 935 | u16 control; |
| 936 | |
Gavin Shan | 520fe9d | 2013-04-04 16:54:33 +0000 | [diff] [blame] | 937 | if (!dev->msix_cap) |
Rafael J. Wysocki | a52e2e3 | 2009-01-24 00:21:14 +0100 | [diff] [blame] | 938 | return 0; |
| 939 | |
Bjorn Helgaas | f84ecd2 | 2013-04-17 17:38:32 -0600 | [diff] [blame] | 940 | pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control); |
Bjorn Helgaas | 527eee2 | 2013-04-17 17:44:48 -0600 | [diff] [blame] | 941 | return msix_table_size(control); |
Rafael J. Wysocki | a52e2e3 | 2009-01-24 00:21:14 +0100 | [diff] [blame] | 942 | } |
| 943 | |
| 944 | /** |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 945 | * pci_enable_msix - configure device's MSI-X capability structure |
| 946 | * @dev: pointer to the pci_dev data structure of MSI-X device function |
Greg Kroah-Hartman | 70549ad | 2005-06-06 23:07:46 -0700 | [diff] [blame] | 947 | * @entries: pointer to an array of MSI-X entries |
Eric W. Biederman | 1ce0337 | 2006-10-04 02:16:41 -0700 | [diff] [blame] | 948 | * @nvec: number of MSI-X irqs requested for allocation by device driver |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 949 | * |
| 950 | * Setup the MSI-X capability structure of device function with the number |
Eric W. Biederman | 1ce0337 | 2006-10-04 02:16:41 -0700 | [diff] [blame] | 951 | * of requested irqs upon its software driver call to request for |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 952 | * MSI-X mode enabled on its hardware device function. A return of zero |
| 953 | * indicates the successful configuration of MSI-X capability structure |
Eric W. Biederman | 1ce0337 | 2006-10-04 02:16:41 -0700 | [diff] [blame] | 954 | * with new allocated MSI-X irqs. A return of < 0 indicates a failure. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 955 | * Or a return of > 0 indicates that driver request is exceeding the number |
Michael S. Tsirkin | 57fbf52 | 2009-05-07 11:28:41 +0300 | [diff] [blame] | 956 | * of irqs or MSI-X vectors available. Driver should use the returned value to |
| 957 | * re-send its request. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 958 | **/ |
Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 959 | int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 960 | { |
Rafael J. Wysocki | a52e2e3 | 2009-01-24 00:21:14 +0100 | [diff] [blame] | 961 | int status, nr_entries; |
Eric W. Biederman | ded86d8 | 2007-01-28 12:42:52 -0700 | [diff] [blame] | 962 | int i, j; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 963 | |
Gavin Shan | cdf1fd4 | 2013-04-04 16:54:31 +0000 | [diff] [blame] | 964 | if (!entries || !dev->msix_cap) |
Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 965 | return -EINVAL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 966 | |
Michael Ellerman | c9953a7 | 2007-04-05 17:19:08 +1000 | [diff] [blame] | 967 | status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX); |
| 968 | if (status) |
| 969 | return status; |
| 970 | |
Rafael J. Wysocki | a52e2e3 | 2009-01-24 00:21:14 +0100 | [diff] [blame] | 971 | nr_entries = pci_msix_table_size(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 972 | if (nvec > nr_entries) |
Michael S. Tsirkin | 57fbf52 | 2009-05-07 11:28:41 +0300 | [diff] [blame] | 973 | return nr_entries; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 974 | |
| 975 | /* Check for any invalid entries */ |
| 976 | for (i = 0; i < nvec; i++) { |
| 977 | if (entries[i].entry >= nr_entries) |
| 978 | return -EINVAL; /* invalid entry */ |
| 979 | for (j = i + 1; j < nvec; j++) { |
| 980 | if (entries[i].entry == entries[j].entry) |
| 981 | return -EINVAL; /* duplicate entry */ |
| 982 | } |
| 983 | } |
Eric W. Biederman | ded86d8 | 2007-01-28 12:42:52 -0700 | [diff] [blame] | 984 | WARN_ON(!!dev->msix_enabled); |
Eric W. Biederman | 7bd007e | 2006-10-04 02:16:31 -0700 | [diff] [blame] | 985 | |
Eric W. Biederman | 1ce0337 | 2006-10-04 02:16:41 -0700 | [diff] [blame] | 986 | /* Check whether driver already requested for MSI irq */ |
Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 987 | if (dev->msi_enabled) { |
Bjorn Helgaas | 80ccba1 | 2008-06-13 10:52:11 -0600 | [diff] [blame] | 988 | dev_info(&dev->dev, "can't enable MSI-X " |
| 989 | "(MSI IRQ already assigned)\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 990 | return -EINVAL; |
| 991 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 992 | status = msix_capability_init(dev, entries, nvec); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 993 | return status; |
| 994 | } |
Michael Ellerman | 4cc086f | 2007-03-22 21:51:34 +1100 | [diff] [blame] | 995 | EXPORT_SYMBOL(pci_enable_msix); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 996 | |
Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 997 | void pci_msix_shutdown(struct pci_dev *dev) |
Michael Ellerman | fc4afc7 | 2007-03-22 21:51:33 +1100 | [diff] [blame] | 998 | { |
Hidetoshi Seto | 12abb8b | 2009-06-24 12:08:09 +0900 | [diff] [blame] | 999 | struct msi_desc *entry; |
| 1000 | |
Michael Ellerman | 128bc5f | 2007-03-22 21:51:39 +1100 | [diff] [blame] | 1001 | if (!pci_msi_enable || !dev || !dev->msix_enabled) |
Eric W. Biederman | ded86d8 | 2007-01-28 12:42:52 -0700 | [diff] [blame] | 1002 | return; |
| 1003 | |
Hidetoshi Seto | 12abb8b | 2009-06-24 12:08:09 +0900 | [diff] [blame] | 1004 | /* Return the device with MSI-X masked as initial states */ |
| 1005 | list_for_each_entry(entry, &dev->msi_list, list) { |
| 1006 | /* Keep cached states to be restored */ |
| 1007 | __msix_mask_irq(entry, 1); |
| 1008 | } |
| 1009 | |
Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 1010 | msix_set_enable(dev, 0); |
David Miller | ba698ad | 2007-10-25 01:16:30 -0700 | [diff] [blame] | 1011 | pci_intx_for_msi(dev, 1); |
Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 1012 | dev->msix_enabled = 0; |
Yinghai Lu | d52877c | 2008-04-23 14:58:09 -0700 | [diff] [blame] | 1013 | } |
Hidetoshi Seto | c901851 | 2009-08-06 11:31:27 +0900 | [diff] [blame] | 1014 | |
Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 1015 | void pci_disable_msix(struct pci_dev *dev) |
Yinghai Lu | d52877c | 2008-04-23 14:58:09 -0700 | [diff] [blame] | 1016 | { |
| 1017 | if (!pci_msi_enable || !dev || !dev->msix_enabled) |
| 1018 | return; |
| 1019 | |
| 1020 | pci_msix_shutdown(dev); |
Hidetoshi Seto | f56e448 | 2009-08-06 11:32:51 +0900 | [diff] [blame] | 1021 | free_msi_irqs(dev); |
Neil Horman | da8d1c8 | 2011-10-06 14:08:18 -0400 | [diff] [blame] | 1022 | kset_unregister(dev->msi_kset); |
| 1023 | dev->msi_kset = NULL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1024 | } |
Michael Ellerman | 4cc086f | 2007-03-22 21:51:34 +1100 | [diff] [blame] | 1025 | EXPORT_SYMBOL(pci_disable_msix); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1026 | |
| 1027 | /** |
Eric W. Biederman | 1ce0337 | 2006-10-04 02:16:41 -0700 | [diff] [blame] | 1028 | * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1029 | * @dev: pointer to the pci_dev data structure of MSI(X) device function |
| 1030 | * |
Steven Cole | eaae4b3 | 2005-05-03 18:38:30 -0600 | [diff] [blame] | 1031 | * Being called during hotplug remove, from which the device function |
Eric W. Biederman | 1ce0337 | 2006-10-04 02:16:41 -0700 | [diff] [blame] | 1032 | * is hot-removed. All previous assigned MSI/MSI-X irqs, if |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1033 | * allocated for this device function, are reclaimed to unused state, |
| 1034 | * which may be used later on. |
| 1035 | **/ |
Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 1036 | void msi_remove_pci_irq_vectors(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1037 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1038 | if (!pci_msi_enable || !dev) |
Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 1039 | return; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1040 | |
Hidetoshi Seto | f56e448 | 2009-08-06 11:32:51 +0900 | [diff] [blame] | 1041 | if (dev->msi_enabled || dev->msix_enabled) |
| 1042 | free_msi_irqs(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1043 | } |
| 1044 | |
Matthew Wilcox | 309e57d | 2006-03-05 22:33:34 -0700 | [diff] [blame] | 1045 | void pci_no_msi(void) |
| 1046 | { |
| 1047 | pci_msi_enable = 0; |
| 1048 | } |
Michael Ellerman | c9953a7 | 2007-04-05 17:19:08 +1000 | [diff] [blame] | 1049 | |
Andrew Patterson | 07ae95f | 2008-11-10 15:31:05 -0700 | [diff] [blame] | 1050 | /** |
| 1051 | * pci_msi_enabled - is MSI enabled? |
| 1052 | * |
| 1053 | * Returns true if MSI has not been disabled by the command-line option |
| 1054 | * pci=nomsi. |
| 1055 | **/ |
| 1056 | int pci_msi_enabled(void) |
| 1057 | { |
| 1058 | return pci_msi_enable; |
| 1059 | } |
| 1060 | EXPORT_SYMBOL(pci_msi_enabled); |
| 1061 | |
Michael Ellerman | 4aa9bc9 | 2007-04-05 17:19:10 +1000 | [diff] [blame] | 1062 | void pci_msi_init_pci_dev(struct pci_dev *dev) |
| 1063 | { |
| 1064 | INIT_LIST_HEAD(&dev->msi_list); |
Eric W. Biederman | d5dea7d | 2011-10-17 11:46:06 -0700 | [diff] [blame] | 1065 | |
| 1066 | /* Disable the msi hardware to avoid screaming interrupts |
| 1067 | * during boot. This is the power on reset default so |
| 1068 | * usually this should be a noop. |
| 1069 | */ |
Gavin Shan | e375b56 | 2013-04-04 16:54:30 +0000 | [diff] [blame] | 1070 | dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI); |
| 1071 | if (dev->msi_cap) |
| 1072 | msi_set_enable(dev, 0); |
| 1073 | |
| 1074 | dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX); |
| 1075 | if (dev->msix_cap) |
| 1076 | msix_set_enable(dev, 0); |
Michael Ellerman | 4aa9bc9 | 2007-04-05 17:19:10 +1000 | [diff] [blame] | 1077 | } |