blob: a8bec498cad6f8dddd323dd7a3df9b8e7b1a65ac [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/drivers/char/8250_pci.c
3 *
4 * Probe module for 8250/16550-type PCI serial ports.
5 *
6 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
7 *
8 * Copyright (C) 2001 Russell King, All Rights Reserved.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License.
13 *
14 * $Id: 8250_pci.c,v 1.28 2002/11/02 11:14:18 rmk Exp $
15 */
16#include <linux/module.h>
17#include <linux/init.h>
18#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/string.h>
20#include <linux/kernel.h>
21#include <linux/slab.h>
22#include <linux/delay.h>
23#include <linux/tty.h>
24#include <linux/serial_core.h>
25#include <linux/8250_pci.h>
26#include <linux/bitops.h>
27
28#include <asm/byteorder.h>
29#include <asm/io.h>
30
31#include "8250.h"
32
33#undef SERIAL_DEBUG_PCI
34
35/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070036 * init function returns:
37 * > 0 - number of ports
38 * = 0 - use board->num_ports
39 * < 0 - error
40 */
41struct pci_serial_quirk {
42 u32 vendor;
43 u32 device;
44 u32 subvendor;
45 u32 subdevice;
46 int (*init)(struct pci_dev *dev);
Russell King70db3d92005-07-27 11:34:27 +010047 int (*setup)(struct serial_private *, struct pciserial_board *,
Russell King05caac52005-07-27 11:41:18 +010048 struct uart_port *, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 void (*exit)(struct pci_dev *dev);
50};
51
52#define PCI_NUM_BAR_RESOURCES 6
53
54struct serial_private {
Russell King70db3d92005-07-27 11:34:27 +010055 struct pci_dev *dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 unsigned int nr;
57 void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
58 struct pci_serial_quirk *quirk;
59 int line[0];
60};
61
62static void moan_device(const char *str, struct pci_dev *dev)
63{
64 printk(KERN_WARNING "%s: %s\n"
65 KERN_WARNING "Please send the output of lspci -vv, this\n"
66 KERN_WARNING "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
67 KERN_WARNING "manufacturer and name of serial board or\n"
68 KERN_WARNING "modem board to rmk+serial@arm.linux.org.uk.\n",
69 pci_name(dev), str, dev->vendor, dev->device,
70 dev->subsystem_vendor, dev->subsystem_device);
71}
72
73static int
Russell King70db3d92005-07-27 11:34:27 +010074setup_port(struct serial_private *priv, struct uart_port *port,
Linus Torvalds1da177e2005-04-16 15:20:36 -070075 int bar, int offset, int regshift)
76{
Russell King70db3d92005-07-27 11:34:27 +010077 struct pci_dev *dev = priv->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 unsigned long base, len;
79
80 if (bar >= PCI_NUM_BAR_RESOURCES)
81 return -EINVAL;
82
Russell King72ce9a82005-07-27 11:32:04 +010083 base = pci_resource_start(dev, bar);
84
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 len = pci_resource_len(dev, bar);
87
88 if (!priv->remapped_bar[bar])
89 priv->remapped_bar[bar] = ioremap(base, len);
90 if (!priv->remapped_bar[bar])
91 return -ENOMEM;
92
93 port->iotype = UPIO_MEM;
Russell King72ce9a82005-07-27 11:32:04 +010094 port->iobase = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070095 port->mapbase = base + offset;
96 port->membase = priv->remapped_bar[bar] + offset;
97 port->regshift = regshift;
98 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070099 port->iotype = UPIO_PORT;
Russell King72ce9a82005-07-27 11:32:04 +0100100 port->iobase = base + offset;
101 port->mapbase = 0;
102 port->membase = NULL;
103 port->regshift = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104 }
105 return 0;
106}
107
108/*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800109 * ADDI-DATA GmbH communication cards <info@addi-data.com>
110 */
111static int addidata_apci7800_setup(struct serial_private *priv,
112 struct pciserial_board *board,
113 struct uart_port *port, int idx)
114{
115 unsigned int bar = 0, offset = board->first_offset;
116 bar = FL_GET_BASE(board->flags);
117
118 if (idx < 2) {
119 offset += idx * board->uart_offset;
120 } else if ((idx >= 2) && (idx < 4)) {
121 bar += 1;
122 offset += ((idx - 2) * board->uart_offset);
123 } else if ((idx >= 4) && (idx < 6)) {
124 bar += 2;
125 offset += ((idx - 4) * board->uart_offset);
126 } else if (idx >= 6) {
127 bar += 3;
128 offset += ((idx - 6) * board->uart_offset);
129 }
130
131 return setup_port(priv, port, bar, offset, board->reg_shift);
132}
133
134/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 * AFAVLAB uses a different mixture of BARs and offsets
136 * Not that ugly ;) -- HW
137 */
138static int
Russell King70db3d92005-07-27 11:34:27 +0100139afavlab_setup(struct serial_private *priv, struct pciserial_board *board,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140 struct uart_port *port, int idx)
141{
142 unsigned int bar, offset = board->first_offset;
Alan Cox5756ee92008-02-08 04:18:51 -0800143
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 bar = FL_GET_BASE(board->flags);
145 if (idx < 4)
146 bar += idx;
147 else {
148 bar = 4;
149 offset += (idx - 4) * board->uart_offset;
150 }
151
Russell King70db3d92005-07-27 11:34:27 +0100152 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153}
154
155/*
156 * HP's Remote Management Console. The Diva chip came in several
157 * different versions. N-class, L2000 and A500 have two Diva chips, each
158 * with 3 UARTs (the third UART on the second chip is unused). Superdome
159 * and Keystone have one Diva chip with 3 UARTs. Some later machines have
160 * one Diva chip, but it has been expanded to 5 UARTs.
161 */
Russell King61a116e2006-07-03 15:22:35 +0100162static int pci_hp_diva_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163{
164 int rc = 0;
165
166 switch (dev->subsystem_device) {
167 case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
168 case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
169 case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
170 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
171 rc = 3;
172 break;
173 case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
174 rc = 2;
175 break;
176 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
177 rc = 4;
178 break;
179 case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
Justin Chen551f8f02005-10-24 22:16:38 +0100180 case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 rc = 1;
182 break;
183 }
184
185 return rc;
186}
187
188/*
189 * HP's Diva chip puts the 4th/5th serial port further out, and
190 * some serial ports are supposed to be hidden on certain models.
191 */
192static int
Russell King70db3d92005-07-27 11:34:27 +0100193pci_hp_diva_setup(struct serial_private *priv, struct pciserial_board *board,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194 struct uart_port *port, int idx)
195{
196 unsigned int offset = board->first_offset;
197 unsigned int bar = FL_GET_BASE(board->flags);
198
Russell King70db3d92005-07-27 11:34:27 +0100199 switch (priv->dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
201 if (idx == 3)
202 idx++;
203 break;
204 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
205 if (idx > 0)
206 idx++;
207 if (idx > 2)
208 idx++;
209 break;
210 }
211 if (idx > 2)
212 offset = 0x18;
213
214 offset += idx * board->uart_offset;
215
Russell King70db3d92005-07-27 11:34:27 +0100216 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217}
218
219/*
220 * Added for EKF Intel i960 serial boards
221 */
Russell King61a116e2006-07-03 15:22:35 +0100222static int pci_inteli960ni_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223{
224 unsigned long oldval;
225
226 if (!(dev->subsystem_device & 0x1000))
227 return -ENODEV;
228
229 /* is firmware started? */
Alan Cox5756ee92008-02-08 04:18:51 -0800230 pci_read_config_dword(dev, 0x44, (void *)&oldval);
231 if (oldval == 0x00001000L) { /* RESET value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 printk(KERN_DEBUG "Local i960 firmware missing");
233 return -ENODEV;
234 }
235 return 0;
236}
237
238/*
239 * Some PCI serial cards using the PLX 9050 PCI interface chip require
240 * that the card interrupt be explicitly enabled or disabled. This
241 * seems to be mainly needed on card using the PLX which also use I/O
242 * mapped memory.
243 */
Russell King61a116e2006-07-03 15:22:35 +0100244static int pci_plx9050_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245{
246 u8 irq_config;
247 void __iomem *p;
248
249 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
250 moan_device("no memory in bar 0", dev);
251 return 0;
252 }
253
254 irq_config = 0x41;
Bjorn Helgaasadd7b582005-10-24 22:11:57 +0100255 if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
Alan Cox5756ee92008-02-08 04:18:51 -0800256 dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 irq_config = 0x43;
Alan Cox5756ee92008-02-08 04:18:51 -0800258
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
Alan Cox5756ee92008-02-08 04:18:51 -0800260 (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 /*
262 * As the megawolf cards have the int pins active
263 * high, and have 2 UART chips, both ints must be
264 * enabled on the 9050. Also, the UARTS are set in
265 * 16450 mode by default, so we have to enable the
266 * 16C950 'enhanced' mode so that we can use the
267 * deep FIFOs
268 */
269 irq_config = 0x5b;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 /*
271 * enable/disable interrupts
272 */
273 p = ioremap(pci_resource_start(dev, 0), 0x80);
274 if (p == NULL)
275 return -ENOMEM;
276 writel(irq_config, p + 0x4c);
277
278 /*
279 * Read the register back to ensure that it took effect.
280 */
281 readl(p + 0x4c);
282 iounmap(p);
283
284 return 0;
285}
286
287static void __devexit pci_plx9050_exit(struct pci_dev *dev)
288{
289 u8 __iomem *p;
290
291 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
292 return;
293
294 /*
295 * disable interrupts
296 */
297 p = ioremap(pci_resource_start(dev, 0), 0x80);
298 if (p != NULL) {
299 writel(0, p + 0x4c);
300
301 /*
302 * Read the register back to ensure that it took effect.
303 */
304 readl(p + 0x4c);
305 iounmap(p);
306 }
307}
308
309/* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
310static int
Russell King70db3d92005-07-27 11:34:27 +0100311sbs_setup(struct serial_private *priv, struct pciserial_board *board,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 struct uart_port *port, int idx)
313{
314 unsigned int bar, offset = board->first_offset;
315
316 bar = 0;
317
318 if (idx < 4) {
319 /* first four channels map to 0, 0x100, 0x200, 0x300 */
320 offset += idx * board->uart_offset;
321 } else if (idx < 8) {
322 /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
323 offset += idx * board->uart_offset + 0xC00;
324 } else /* we have only 8 ports on PMC-OCTALPRO */
325 return 1;
326
Russell King70db3d92005-07-27 11:34:27 +0100327 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328}
329
330/*
331* This does initialization for PMC OCTALPRO cards:
332* maps the device memory, resets the UARTs (needed, bc
333* if the module is removed and inserted again, the card
334* is in the sleep mode) and enables global interrupt.
335*/
336
337/* global control register offset for SBS PMC-OctalPro */
338#define OCT_REG_CR_OFF 0x500
339
Russell King61a116e2006-07-03 15:22:35 +0100340static int sbs_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341{
342 u8 __iomem *p;
343
Alan Cox5756ee92008-02-08 04:18:51 -0800344 p = ioremap(pci_resource_start(dev, 0), pci_resource_len(dev, 0));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345
346 if (p == NULL)
347 return -ENOMEM;
348 /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
Alan Cox5756ee92008-02-08 04:18:51 -0800349 writeb(0x10, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 udelay(50);
Alan Cox5756ee92008-02-08 04:18:51 -0800351 writeb(0x0, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352
353 /* Set bit-2 (INTENABLE) of Control Register */
354 writeb(0x4, p + OCT_REG_CR_OFF);
355 iounmap(p);
356
357 return 0;
358}
359
360/*
361 * Disables the global interrupt of PMC-OctalPro
362 */
363
364static void __devexit sbs_exit(struct pci_dev *dev)
365{
366 u8 __iomem *p;
367
Alan Cox5756ee92008-02-08 04:18:51 -0800368 p = ioremap(pci_resource_start(dev, 0), pci_resource_len(dev, 0));
369 /* FIXME: What if resource_len < OCT_REG_CR_OFF */
370 if (p != NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 writeb(0, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 iounmap(p);
373}
374
375/*
376 * SIIG serial cards have an PCI interface chip which also controls
377 * the UART clocking frequency. Each UART can be clocked independently
378 * (except cards equiped with 4 UARTs) and initial clocking settings
379 * are stored in the EEPROM chip. It can cause problems because this
380 * version of serial driver doesn't support differently clocked UART's
381 * on single PCI card. To prevent this, initialization functions set
382 * high frequency clocking for all UART's on given card. It is safe (I
383 * hope) because it doesn't touch EEPROM settings to prevent conflicts
384 * with other OSes (like M$ DOS).
385 *
386 * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
Alan Cox5756ee92008-02-08 04:18:51 -0800387 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 * There is two family of SIIG serial cards with different PCI
389 * interface chip and different configuration methods:
390 * - 10x cards have control registers in IO and/or memory space;
391 * - 20x cards have control registers in standard PCI configuration space.
392 *
Russell King67d74b82005-07-27 11:33:03 +0100393 * Note: all 10x cards have PCI device ids 0x10..
394 * all 20x cards have PCI device ids 0x20..
395 *
Andrey Paninfbc0dc02005-07-18 11:38:09 +0100396 * There are also Quartet Serial cards which use Oxford Semiconductor
397 * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
398 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 * Note: some SIIG cards are probed by the parport_serial object.
400 */
401
402#define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
403#define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
404
405static int pci_siig10x_init(struct pci_dev *dev)
406{
407 u16 data;
408 void __iomem *p;
409
410 switch (dev->device & 0xfff8) {
411 case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
412 data = 0xffdf;
413 break;
414 case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
415 data = 0xf7ff;
416 break;
417 default: /* 1S1P, 4S */
418 data = 0xfffb;
419 break;
420 }
421
422 p = ioremap(pci_resource_start(dev, 0), 0x80);
423 if (p == NULL)
424 return -ENOMEM;
425
426 writew(readw(p + 0x28) & data, p + 0x28);
427 readw(p + 0x28);
428 iounmap(p);
429 return 0;
430}
431
432#define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
433#define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
434
435static int pci_siig20x_init(struct pci_dev *dev)
436{
437 u8 data;
438
439 /* Change clock frequency for the first UART. */
440 pci_read_config_byte(dev, 0x6f, &data);
441 pci_write_config_byte(dev, 0x6f, data & 0xef);
442
443 /* If this card has 2 UART, we have to do the same with second UART. */
444 if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
445 ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
446 pci_read_config_byte(dev, 0x73, &data);
447 pci_write_config_byte(dev, 0x73, data & 0xef);
448 }
449 return 0;
450}
451
Russell King67d74b82005-07-27 11:33:03 +0100452static int pci_siig_init(struct pci_dev *dev)
453{
454 unsigned int type = dev->device & 0xff00;
455
456 if (type == 0x1000)
457 return pci_siig10x_init(dev);
458 else if (type == 0x2000)
459 return pci_siig20x_init(dev);
460
461 moan_device("Unknown SIIG card", dev);
462 return -ENODEV;
463}
464
Andrey Panin3ec9c592006-02-02 20:15:09 +0000465static int pci_siig_setup(struct serial_private *priv,
466 struct pciserial_board *board,
467 struct uart_port *port, int idx)
468{
469 unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
470
471 if (idx > 3) {
472 bar = 4;
473 offset = (idx - 4) * 8;
474 }
475
476 return setup_port(priv, port, bar, offset, 0);
477}
478
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479/*
480 * Timedia has an explosion of boards, and to avoid the PCI table from
481 * growing *huge*, we use this function to collapse some 70 entries
482 * in the PCI table into one, for sanity's and compactness's sake.
483 */
Helge Dellere9422e02006-08-29 21:57:29 +0200484static const unsigned short timedia_single_port[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
486};
487
Helge Dellere9422e02006-08-29 21:57:29 +0200488static const unsigned short timedia_dual_port[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
Alan Cox5756ee92008-02-08 04:18:51 -0800490 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
491 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
493 0xD079, 0
494};
495
Helge Dellere9422e02006-08-29 21:57:29 +0200496static const unsigned short timedia_quad_port[] = {
Alan Cox5756ee92008-02-08 04:18:51 -0800497 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
498 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
500 0xB157, 0
501};
502
Helge Dellere9422e02006-08-29 21:57:29 +0200503static const unsigned short timedia_eight_port[] = {
Alan Cox5756ee92008-02-08 04:18:51 -0800504 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
506};
507
Arjan van de Vencb3592b2005-11-28 21:04:11 +0000508static const struct timedia_struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 int num;
Helge Dellere9422e02006-08-29 21:57:29 +0200510 const unsigned short *ids;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511} timedia_data[] = {
512 { 1, timedia_single_port },
513 { 2, timedia_dual_port },
514 { 4, timedia_quad_port },
Helge Dellere9422e02006-08-29 21:57:29 +0200515 { 8, timedia_eight_port }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516};
517
Russell King61a116e2006-07-03 15:22:35 +0100518static int pci_timedia_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519{
Helge Dellere9422e02006-08-29 21:57:29 +0200520 const unsigned short *ids;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 int i, j;
522
Helge Dellere9422e02006-08-29 21:57:29 +0200523 for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 ids = timedia_data[i].ids;
525 for (j = 0; ids[j]; j++)
526 if (dev->subsystem_device == ids[j])
527 return timedia_data[i].num;
528 }
529 return 0;
530}
531
532/*
533 * Timedia/SUNIX uses a mixture of BARs and offsets
534 * Ugh, this is ugly as all hell --- TYT
535 */
536static int
Russell King70db3d92005-07-27 11:34:27 +0100537pci_timedia_setup(struct serial_private *priv, struct pciserial_board *board,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 struct uart_port *port, int idx)
539{
540 unsigned int bar = 0, offset = board->first_offset;
541
542 switch (idx) {
543 case 0:
544 bar = 0;
545 break;
546 case 1:
547 offset = board->uart_offset;
548 bar = 0;
549 break;
550 case 2:
551 bar = 1;
552 break;
553 case 3:
554 offset = board->uart_offset;
Dave Jonesc2cd6d32005-12-07 18:11:26 +0000555 /* FALLTHROUGH */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 case 4: /* BAR 2 */
557 case 5: /* BAR 3 */
558 case 6: /* BAR 4 */
559 case 7: /* BAR 5 */
560 bar = idx - 2;
561 }
562
Russell King70db3d92005-07-27 11:34:27 +0100563 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564}
565
566/*
567 * Some Titan cards are also a little weird
568 */
569static int
Russell King70db3d92005-07-27 11:34:27 +0100570titan_400l_800l_setup(struct serial_private *priv,
Russell King1c7c1fe2005-07-27 11:31:19 +0100571 struct pciserial_board *board,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572 struct uart_port *port, int idx)
573{
574 unsigned int bar, offset = board->first_offset;
575
576 switch (idx) {
577 case 0:
578 bar = 1;
579 break;
580 case 1:
581 bar = 2;
582 break;
583 default:
584 bar = 4;
585 offset = (idx - 2) * board->uart_offset;
586 }
587
Russell King70db3d92005-07-27 11:34:27 +0100588 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589}
590
Russell King61a116e2006-07-03 15:22:35 +0100591static int pci_xircom_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592{
593 msleep(100);
594 return 0;
595}
596
Russell King61a116e2006-07-03 15:22:35 +0100597static int pci_netmos_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598{
599 /* subdevice 0x00PS means <P> parallel, <S> serial */
600 unsigned int num_serial = dev->subsystem_device & 0xf;
601
602 if (num_serial == 0)
603 return -ENODEV;
604 return num_serial;
605}
606
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700607/*
608 * ITE support by Niels de Vos <niels.devos@wincor-nixdorf.com>
609 *
610 * These chips are available with optionally one parallel port and up to
611 * two serial ports. Unfortunately they all have the same product id.
612 *
613 * Basic configuration is done over a region of 32 I/O ports. The base
614 * ioport is called INTA or INTC, depending on docs/other drivers.
615 *
616 * The region of the 32 I/O ports is configured in POSIO0R...
617 */
618
619/* registers */
620#define ITE_887x_MISCR 0x9c
621#define ITE_887x_INTCBAR 0x78
622#define ITE_887x_UARTBAR 0x7c
623#define ITE_887x_PS0BAR 0x10
624#define ITE_887x_POSIO0 0x60
625
626/* I/O space size */
627#define ITE_887x_IOSIZE 32
628/* I/O space size (bits 26-24; 8 bytes = 011b) */
629#define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
630/* I/O space size (bits 26-24; 32 bytes = 101b) */
631#define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
632/* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
633#define ITE_887x_POSIO_SPEED (3 << 29)
634/* enable IO_Space bit */
635#define ITE_887x_POSIO_ENABLE (1 << 31)
636
Ralf Baechlef79abb82007-08-30 23:56:31 -0700637static int pci_ite887x_init(struct pci_dev *dev)
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700638{
639 /* inta_addr are the configuration addresses of the ITE */
640 static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
641 0x200, 0x280, 0 };
642 int ret, i, type;
643 struct resource *iobase = NULL;
644 u32 miscr, uartbar, ioport;
645
646 /* search for the base-ioport */
647 i = 0;
648 while (inta_addr[i] && iobase == NULL) {
649 iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
650 "ite887x");
651 if (iobase != NULL) {
652 /* write POSIO0R - speed | size | ioport */
653 pci_write_config_dword(dev, ITE_887x_POSIO0,
654 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
655 ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
656 /* write INTCBAR - ioport */
Alan Cox5756ee92008-02-08 04:18:51 -0800657 pci_write_config_dword(dev, ITE_887x_INTCBAR,
658 inta_addr[i]);
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700659 ret = inb(inta_addr[i]);
660 if (ret != 0xff) {
661 /* ioport connected */
662 break;
663 }
664 release_region(iobase->start, ITE_887x_IOSIZE);
665 iobase = NULL;
666 }
667 i++;
668 }
669
670 if (!inta_addr[i]) {
671 printk(KERN_ERR "ite887x: could not find iobase\n");
672 return -ENODEV;
673 }
674
675 /* start of undocumented type checking (see parport_pc.c) */
676 type = inb(iobase->start + 0x18) & 0x0f;
677
678 switch (type) {
679 case 0x2: /* ITE8871 (1P) */
680 case 0xa: /* ITE8875 (1P) */
681 ret = 0;
682 break;
683 case 0xe: /* ITE8872 (2S1P) */
684 ret = 2;
685 break;
686 case 0x6: /* ITE8873 (1S) */
687 ret = 1;
688 break;
689 case 0x8: /* ITE8874 (2S) */
690 ret = 2;
691 break;
692 default:
693 moan_device("Unknown ITE887x", dev);
694 ret = -ENODEV;
695 }
696
697 /* configure all serial ports */
698 for (i = 0; i < ret; i++) {
699 /* read the I/O port from the device */
700 pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
701 &ioport);
702 ioport &= 0x0000FF00; /* the actual base address */
703 pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
704 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
705 ITE_887x_POSIO_IOSIZE_8 | ioport);
706
707 /* write the ioport to the UARTBAR */
708 pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
709 uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
710 uartbar |= (ioport << (16 * i)); /* set the ioport */
711 pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
712
713 /* get current config */
714 pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
715 /* disable interrupts (UARTx_Routing[3:0]) */
716 miscr &= ~(0xf << (12 - 4 * i));
717 /* activate the UART (UARTx_En) */
718 miscr |= 1 << (23 - i);
719 /* write new config with activated UART */
720 pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
721 }
722
723 if (ret <= 0) {
724 /* the device has no UARTs if we get here */
725 release_region(iobase->start, ITE_887x_IOSIZE);
726 }
727
728 return ret;
729}
730
731static void __devexit pci_ite887x_exit(struct pci_dev *dev)
732{
733 u32 ioport;
734 /* the ioport is bit 0-15 in POSIO0R */
735 pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
736 ioport &= 0xffff;
737 release_region(ioport, ITE_887x_IOSIZE);
738}
739
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740static int
Russell King70db3d92005-07-27 11:34:27 +0100741pci_default_setup(struct serial_private *priv, struct pciserial_board *board,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 struct uart_port *port, int idx)
743{
744 unsigned int bar, offset = board->first_offset, maxnr;
745
746 bar = FL_GET_BASE(board->flags);
747 if (board->flags & FL_BASE_BARS)
748 bar += idx;
749 else
750 offset += idx * board->uart_offset;
751
Greg Kroah-Hartman2427ddd2006-06-12 17:07:52 -0700752 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
753 (board->reg_shift + 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754
755 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
756 return 1;
Alan Cox5756ee92008-02-08 04:18:51 -0800757
Russell King70db3d92005-07-27 11:34:27 +0100758 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759}
760
761/* This should be in linux/pci_ids.h */
762#define PCI_VENDOR_ID_SBSMODULARIO 0x124B
763#define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
764#define PCI_DEVICE_ID_OCTPRO 0x0001
765#define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
766#define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
767#define PCI_SUBDEVICE_ID_POCTAL232 0x0308
768#define PCI_SUBDEVICE_ID_POCTAL422 0x0408
769
770/*
771 * Master list of serial port init/setup/exit quirks.
772 * This does not describe the general nature of the port.
773 * (ie, baud base, number and location of ports, etc)
774 *
775 * This list is ordered alphabetically by vendor then device.
776 * Specific entries must come before more generic entries.
777 */
778static struct pci_serial_quirk pci_serial_quirks[] = {
779 /*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800780 * ADDI-DATA GmbH communication cards <info@addi-data.com>
781 */
782 {
783 .vendor = PCI_VENDOR_ID_ADDIDATA_OLD,
784 .device = PCI_DEVICE_ID_ADDIDATA_APCI7800,
785 .subvendor = PCI_ANY_ID,
786 .subdevice = PCI_ANY_ID,
787 .setup = addidata_apci7800_setup,
788 },
789 /*
Russell King61a116e2006-07-03 15:22:35 +0100790 * AFAVLAB cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 * It is not clear whether this applies to all products.
792 */
793 {
794 .vendor = PCI_VENDOR_ID_AFAVLAB,
795 .device = PCI_ANY_ID,
796 .subvendor = PCI_ANY_ID,
797 .subdevice = PCI_ANY_ID,
798 .setup = afavlab_setup,
799 },
800 /*
801 * HP Diva
802 */
803 {
804 .vendor = PCI_VENDOR_ID_HP,
805 .device = PCI_DEVICE_ID_HP_DIVA,
806 .subvendor = PCI_ANY_ID,
807 .subdevice = PCI_ANY_ID,
808 .init = pci_hp_diva_init,
809 .setup = pci_hp_diva_setup,
810 },
811 /*
812 * Intel
813 */
814 {
815 .vendor = PCI_VENDOR_ID_INTEL,
816 .device = PCI_DEVICE_ID_INTEL_80960_RP,
817 .subvendor = 0xe4bf,
818 .subdevice = PCI_ANY_ID,
819 .init = pci_inteli960ni_init,
820 .setup = pci_default_setup,
821 },
822 /*
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700823 * ITE
824 */
825 {
826 .vendor = PCI_VENDOR_ID_ITE,
827 .device = PCI_DEVICE_ID_ITE_8872,
828 .subvendor = PCI_ANY_ID,
829 .subdevice = PCI_ANY_ID,
830 .init = pci_ite887x_init,
831 .setup = pci_default_setup,
832 .exit = __devexit_p(pci_ite887x_exit),
833 },
834 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 * Panacom
836 */
837 {
838 .vendor = PCI_VENDOR_ID_PANACOM,
839 .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
840 .subvendor = PCI_ANY_ID,
841 .subdevice = PCI_ANY_ID,
842 .init = pci_plx9050_init,
843 .setup = pci_default_setup,
844 .exit = __devexit_p(pci_plx9050_exit),
Alan Cox5756ee92008-02-08 04:18:51 -0800845 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 {
847 .vendor = PCI_VENDOR_ID_PANACOM,
848 .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
849 .subvendor = PCI_ANY_ID,
850 .subdevice = PCI_ANY_ID,
851 .init = pci_plx9050_init,
852 .setup = pci_default_setup,
853 .exit = __devexit_p(pci_plx9050_exit),
854 },
855 /*
856 * PLX
857 */
858 {
859 .vendor = PCI_VENDOR_ID_PLX,
Thomas Hoehn48212002007-02-10 01:46:05 -0800860 .device = PCI_DEVICE_ID_PLX_9030,
861 .subvendor = PCI_SUBVENDOR_ID_PERLE,
862 .subdevice = PCI_ANY_ID,
863 .setup = pci_default_setup,
864 },
865 {
866 .vendor = PCI_VENDOR_ID_PLX,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 .device = PCI_DEVICE_ID_PLX_9050,
Bjorn Helgaasadd7b582005-10-24 22:11:57 +0100868 .subvendor = PCI_SUBVENDOR_ID_EXSYS,
869 .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
870 .init = pci_plx9050_init,
871 .setup = pci_default_setup,
872 .exit = __devexit_p(pci_plx9050_exit),
873 },
874 {
875 .vendor = PCI_VENDOR_ID_PLX,
876 .device = PCI_DEVICE_ID_PLX_9050,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
878 .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
879 .init = pci_plx9050_init,
880 .setup = pci_default_setup,
881 .exit = __devexit_p(pci_plx9050_exit),
882 },
883 {
884 .vendor = PCI_VENDOR_ID_PLX,
885 .device = PCI_DEVICE_ID_PLX_ROMULUS,
886 .subvendor = PCI_VENDOR_ID_PLX,
887 .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
888 .init = pci_plx9050_init,
889 .setup = pci_default_setup,
890 .exit = __devexit_p(pci_plx9050_exit),
891 },
892 /*
893 * SBS Technologies, Inc., PMC-OCTALPRO 232
894 */
895 {
896 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
897 .device = PCI_DEVICE_ID_OCTPRO,
898 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
899 .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
900 .init = sbs_init,
901 .setup = sbs_setup,
902 .exit = __devexit_p(sbs_exit),
903 },
904 /*
905 * SBS Technologies, Inc., PMC-OCTALPRO 422
906 */
907 {
908 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
909 .device = PCI_DEVICE_ID_OCTPRO,
910 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
911 .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
912 .init = sbs_init,
913 .setup = sbs_setup,
914 .exit = __devexit_p(sbs_exit),
915 },
916 /*
917 * SBS Technologies, Inc., P-Octal 232
918 */
919 {
920 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
921 .device = PCI_DEVICE_ID_OCTPRO,
922 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
923 .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
924 .init = sbs_init,
925 .setup = sbs_setup,
926 .exit = __devexit_p(sbs_exit),
927 },
928 /*
929 * SBS Technologies, Inc., P-Octal 422
930 */
931 {
932 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
933 .device = PCI_DEVICE_ID_OCTPRO,
934 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
935 .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
936 .init = sbs_init,
937 .setup = sbs_setup,
938 .exit = __devexit_p(sbs_exit),
939 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 /*
Russell King61a116e2006-07-03 15:22:35 +0100941 * SIIG cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942 */
943 {
944 .vendor = PCI_VENDOR_ID_SIIG,
Russell King67d74b82005-07-27 11:33:03 +0100945 .device = PCI_ANY_ID,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946 .subvendor = PCI_ANY_ID,
947 .subdevice = PCI_ANY_ID,
Russell King67d74b82005-07-27 11:33:03 +0100948 .init = pci_siig_init,
Andrey Panin3ec9c592006-02-02 20:15:09 +0000949 .setup = pci_siig_setup,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 },
951 /*
952 * Titan cards
953 */
954 {
955 .vendor = PCI_VENDOR_ID_TITAN,
956 .device = PCI_DEVICE_ID_TITAN_400L,
957 .subvendor = PCI_ANY_ID,
958 .subdevice = PCI_ANY_ID,
959 .setup = titan_400l_800l_setup,
960 },
961 {
962 .vendor = PCI_VENDOR_ID_TITAN,
963 .device = PCI_DEVICE_ID_TITAN_800L,
964 .subvendor = PCI_ANY_ID,
965 .subdevice = PCI_ANY_ID,
966 .setup = titan_400l_800l_setup,
967 },
968 /*
969 * Timedia cards
970 */
971 {
972 .vendor = PCI_VENDOR_ID_TIMEDIA,
973 .device = PCI_DEVICE_ID_TIMEDIA_1889,
974 .subvendor = PCI_VENDOR_ID_TIMEDIA,
975 .subdevice = PCI_ANY_ID,
976 .init = pci_timedia_init,
977 .setup = pci_timedia_setup,
978 },
979 {
980 .vendor = PCI_VENDOR_ID_TIMEDIA,
981 .device = PCI_ANY_ID,
982 .subvendor = PCI_ANY_ID,
983 .subdevice = PCI_ANY_ID,
984 .setup = pci_timedia_setup,
985 },
986 /*
987 * Xircom cards
988 */
989 {
990 .vendor = PCI_VENDOR_ID_XIRCOM,
991 .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
992 .subvendor = PCI_ANY_ID,
993 .subdevice = PCI_ANY_ID,
994 .init = pci_xircom_init,
995 .setup = pci_default_setup,
996 },
997 /*
Russell King61a116e2006-07-03 15:22:35 +0100998 * Netmos cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 */
1000 {
1001 .vendor = PCI_VENDOR_ID_NETMOS,
1002 .device = PCI_ANY_ID,
1003 .subvendor = PCI_ANY_ID,
1004 .subdevice = PCI_ANY_ID,
1005 .init = pci_netmos_init,
1006 .setup = pci_default_setup,
1007 },
1008 /*
1009 * Default "match everything" terminator entry
1010 */
1011 {
1012 .vendor = PCI_ANY_ID,
1013 .device = PCI_ANY_ID,
1014 .subvendor = PCI_ANY_ID,
1015 .subdevice = PCI_ANY_ID,
1016 .setup = pci_default_setup,
1017 }
1018};
1019
1020static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
1021{
1022 return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
1023}
1024
1025static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
1026{
1027 struct pci_serial_quirk *quirk;
1028
1029 for (quirk = pci_serial_quirks; ; quirk++)
1030 if (quirk_id_matches(quirk->vendor, dev->vendor) &&
1031 quirk_id_matches(quirk->device, dev->device) &&
1032 quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
1033 quirk_id_matches(quirk->subdevice, dev->subsystem_device))
Alan Cox5756ee92008-02-08 04:18:51 -08001034 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035 return quirk;
1036}
1037
Andrew Mortondd68e882006-01-05 10:55:26 +00001038static inline int get_pci_irq(struct pci_dev *dev,
1039 struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040{
1041 if (board->flags & FL_NOIRQ)
1042 return 0;
1043 else
1044 return dev->irq;
1045}
1046
1047/*
1048 * This is the configuration table for all of the PCI serial boards
1049 * which we support. It is directly indexed by the pci_board_num_t enum
1050 * value, which is encoded in the pci_device_id PCI probe table's
1051 * driver_data member.
1052 *
1053 * The makeup of these names are:
Gareth Howlett26e92862006-01-04 17:00:42 +00001054 * pbn_bn{_bt}_n_baud{_offsetinhex}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055 *
Gareth Howlett26e92862006-01-04 17:00:42 +00001056 * bn = PCI BAR number
1057 * bt = Index using PCI BARs
1058 * n = number of serial ports
1059 * baud = baud rate
1060 * offsetinhex = offset for each sequential port (in hex)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061 *
Gareth Howlett26e92862006-01-04 17:00:42 +00001062 * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
Russell Kingf1690f32005-05-06 10:19:09 +01001063 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064 * Please note: in theory if n = 1, _bt infix should make no difference.
1065 * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
1066 */
1067enum pci_board_num_t {
1068 pbn_default = 0,
1069
1070 pbn_b0_1_115200,
1071 pbn_b0_2_115200,
1072 pbn_b0_4_115200,
1073 pbn_b0_5_115200,
Alan Coxbf0df632007-10-16 01:24:00 -07001074 pbn_b0_8_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075
1076 pbn_b0_1_921600,
1077 pbn_b0_2_921600,
1078 pbn_b0_4_921600,
1079
David Ransondb1de152005-07-27 11:43:55 -07001080 pbn_b0_2_1130000,
1081
Andrey Paninfbc0dc02005-07-18 11:38:09 +01001082 pbn_b0_4_1152000,
1083
Gareth Howlett26e92862006-01-04 17:00:42 +00001084 pbn_b0_2_1843200,
1085 pbn_b0_4_1843200,
1086
1087 pbn_b0_2_1843200_200,
1088 pbn_b0_4_1843200_200,
1089 pbn_b0_8_1843200_200,
1090
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091 pbn_b0_bt_1_115200,
1092 pbn_b0_bt_2_115200,
1093 pbn_b0_bt_8_115200,
1094
1095 pbn_b0_bt_1_460800,
1096 pbn_b0_bt_2_460800,
1097 pbn_b0_bt_4_460800,
1098
1099 pbn_b0_bt_1_921600,
1100 pbn_b0_bt_2_921600,
1101 pbn_b0_bt_4_921600,
1102 pbn_b0_bt_8_921600,
1103
1104 pbn_b1_1_115200,
1105 pbn_b1_2_115200,
1106 pbn_b1_4_115200,
1107 pbn_b1_8_115200,
1108
1109 pbn_b1_1_921600,
1110 pbn_b1_2_921600,
1111 pbn_b1_4_921600,
1112 pbn_b1_8_921600,
1113
Gareth Howlett26e92862006-01-04 17:00:42 +00001114 pbn_b1_2_1250000,
1115
Niels de Vos84f8c6f2007-08-22 14:01:14 -07001116 pbn_b1_bt_1_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 pbn_b1_bt_2_921600,
1118
1119 pbn_b1_1_1382400,
1120 pbn_b1_2_1382400,
1121 pbn_b1_4_1382400,
1122 pbn_b1_8_1382400,
1123
1124 pbn_b2_1_115200,
Peter Horton737c1752006-08-26 09:07:36 +01001125 pbn_b2_2_115200,
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08001126 pbn_b2_4_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127 pbn_b2_8_115200,
1128
1129 pbn_b2_1_460800,
1130 pbn_b2_4_460800,
1131 pbn_b2_8_460800,
1132 pbn_b2_16_460800,
1133
1134 pbn_b2_1_921600,
1135 pbn_b2_4_921600,
1136 pbn_b2_8_921600,
1137
1138 pbn_b2_bt_1_115200,
1139 pbn_b2_bt_2_115200,
1140 pbn_b2_bt_4_115200,
1141
1142 pbn_b2_bt_2_921600,
1143 pbn_b2_bt_4_921600,
1144
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00001145 pbn_b3_2_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146 pbn_b3_4_115200,
1147 pbn_b3_8_115200,
1148
1149 /*
1150 * Board-specific versions.
1151 */
1152 pbn_panacom,
1153 pbn_panacom2,
1154 pbn_panacom4,
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01001155 pbn_exsys_4055,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 pbn_plx_romulus,
1157 pbn_oxsemi,
1158 pbn_intel_i960,
1159 pbn_sgi_ioc3,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 pbn_computone_4,
1161 pbn_computone_6,
1162 pbn_computone_8,
1163 pbn_sbsxrsio,
1164 pbn_exar_XR17C152,
1165 pbn_exar_XR17C154,
1166 pbn_exar_XR17C158,
Olof Johanssonaa798502007-08-22 14:01:55 -07001167 pbn_pasemi_1682M,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168};
1169
1170/*
1171 * uart_offset - the space between channels
1172 * reg_shift - describes how the UART registers are mapped
1173 * to PCI memory by the card.
1174 * For example IER register on SBS, Inc. PMC-OctPro is located at
1175 * offset 0x10 from the UART base, while UART_IER is defined as 1
1176 * in include/linux/serial_reg.h,
1177 * see first lines of serial_in() and serial_out() in 8250.c
1178*/
1179
Russell King1c7c1fe2005-07-27 11:31:19 +01001180static struct pciserial_board pci_boards[] __devinitdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181 [pbn_default] = {
1182 .flags = FL_BASE0,
1183 .num_ports = 1,
1184 .base_baud = 115200,
1185 .uart_offset = 8,
1186 },
1187 [pbn_b0_1_115200] = {
1188 .flags = FL_BASE0,
1189 .num_ports = 1,
1190 .base_baud = 115200,
1191 .uart_offset = 8,
1192 },
1193 [pbn_b0_2_115200] = {
1194 .flags = FL_BASE0,
1195 .num_ports = 2,
1196 .base_baud = 115200,
1197 .uart_offset = 8,
1198 },
1199 [pbn_b0_4_115200] = {
1200 .flags = FL_BASE0,
1201 .num_ports = 4,
1202 .base_baud = 115200,
1203 .uart_offset = 8,
1204 },
1205 [pbn_b0_5_115200] = {
1206 .flags = FL_BASE0,
1207 .num_ports = 5,
1208 .base_baud = 115200,
1209 .uart_offset = 8,
1210 },
Alan Coxbf0df632007-10-16 01:24:00 -07001211 [pbn_b0_8_115200] = {
1212 .flags = FL_BASE0,
1213 .num_ports = 8,
1214 .base_baud = 115200,
1215 .uart_offset = 8,
1216 },
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08001217 [pbn_b0_8_115200] = {
1218 .flags = FL_BASE0,
1219 .num_ports = 8,
1220 .base_baud = 115200,
1221 .uart_offset = 8,
1222 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223
1224 [pbn_b0_1_921600] = {
1225 .flags = FL_BASE0,
1226 .num_ports = 1,
1227 .base_baud = 921600,
1228 .uart_offset = 8,
1229 },
1230 [pbn_b0_2_921600] = {
1231 .flags = FL_BASE0,
1232 .num_ports = 2,
1233 .base_baud = 921600,
1234 .uart_offset = 8,
1235 },
1236 [pbn_b0_4_921600] = {
1237 .flags = FL_BASE0,
1238 .num_ports = 4,
1239 .base_baud = 921600,
1240 .uart_offset = 8,
1241 },
David Ransondb1de152005-07-27 11:43:55 -07001242
1243 [pbn_b0_2_1130000] = {
1244 .flags = FL_BASE0,
1245 .num_ports = 2,
1246 .base_baud = 1130000,
1247 .uart_offset = 8,
1248 },
1249
Andrey Paninfbc0dc02005-07-18 11:38:09 +01001250 [pbn_b0_4_1152000] = {
1251 .flags = FL_BASE0,
1252 .num_ports = 4,
1253 .base_baud = 1152000,
1254 .uart_offset = 8,
1255 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256
Gareth Howlett26e92862006-01-04 17:00:42 +00001257 [pbn_b0_2_1843200] = {
1258 .flags = FL_BASE0,
1259 .num_ports = 2,
1260 .base_baud = 1843200,
1261 .uart_offset = 8,
1262 },
1263 [pbn_b0_4_1843200] = {
1264 .flags = FL_BASE0,
1265 .num_ports = 4,
1266 .base_baud = 1843200,
1267 .uart_offset = 8,
1268 },
1269
1270 [pbn_b0_2_1843200_200] = {
1271 .flags = FL_BASE0,
1272 .num_ports = 2,
1273 .base_baud = 1843200,
1274 .uart_offset = 0x200,
1275 },
1276 [pbn_b0_4_1843200_200] = {
1277 .flags = FL_BASE0,
1278 .num_ports = 4,
1279 .base_baud = 1843200,
1280 .uart_offset = 0x200,
1281 },
1282 [pbn_b0_8_1843200_200] = {
1283 .flags = FL_BASE0,
1284 .num_ports = 8,
1285 .base_baud = 1843200,
1286 .uart_offset = 0x200,
1287 },
1288
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289 [pbn_b0_bt_1_115200] = {
1290 .flags = FL_BASE0|FL_BASE_BARS,
1291 .num_ports = 1,
1292 .base_baud = 115200,
1293 .uart_offset = 8,
1294 },
1295 [pbn_b0_bt_2_115200] = {
1296 .flags = FL_BASE0|FL_BASE_BARS,
1297 .num_ports = 2,
1298 .base_baud = 115200,
1299 .uart_offset = 8,
1300 },
1301 [pbn_b0_bt_8_115200] = {
1302 .flags = FL_BASE0|FL_BASE_BARS,
1303 .num_ports = 8,
1304 .base_baud = 115200,
1305 .uart_offset = 8,
1306 },
1307
1308 [pbn_b0_bt_1_460800] = {
1309 .flags = FL_BASE0|FL_BASE_BARS,
1310 .num_ports = 1,
1311 .base_baud = 460800,
1312 .uart_offset = 8,
1313 },
1314 [pbn_b0_bt_2_460800] = {
1315 .flags = FL_BASE0|FL_BASE_BARS,
1316 .num_ports = 2,
1317 .base_baud = 460800,
1318 .uart_offset = 8,
1319 },
1320 [pbn_b0_bt_4_460800] = {
1321 .flags = FL_BASE0|FL_BASE_BARS,
1322 .num_ports = 4,
1323 .base_baud = 460800,
1324 .uart_offset = 8,
1325 },
1326
1327 [pbn_b0_bt_1_921600] = {
1328 .flags = FL_BASE0|FL_BASE_BARS,
1329 .num_ports = 1,
1330 .base_baud = 921600,
1331 .uart_offset = 8,
1332 },
1333 [pbn_b0_bt_2_921600] = {
1334 .flags = FL_BASE0|FL_BASE_BARS,
1335 .num_ports = 2,
1336 .base_baud = 921600,
1337 .uart_offset = 8,
1338 },
1339 [pbn_b0_bt_4_921600] = {
1340 .flags = FL_BASE0|FL_BASE_BARS,
1341 .num_ports = 4,
1342 .base_baud = 921600,
1343 .uart_offset = 8,
1344 },
1345 [pbn_b0_bt_8_921600] = {
1346 .flags = FL_BASE0|FL_BASE_BARS,
1347 .num_ports = 8,
1348 .base_baud = 921600,
1349 .uart_offset = 8,
1350 },
1351
1352 [pbn_b1_1_115200] = {
1353 .flags = FL_BASE1,
1354 .num_ports = 1,
1355 .base_baud = 115200,
1356 .uart_offset = 8,
1357 },
1358 [pbn_b1_2_115200] = {
1359 .flags = FL_BASE1,
1360 .num_ports = 2,
1361 .base_baud = 115200,
1362 .uart_offset = 8,
1363 },
1364 [pbn_b1_4_115200] = {
1365 .flags = FL_BASE1,
1366 .num_ports = 4,
1367 .base_baud = 115200,
1368 .uart_offset = 8,
1369 },
1370 [pbn_b1_8_115200] = {
1371 .flags = FL_BASE1,
1372 .num_ports = 8,
1373 .base_baud = 115200,
1374 .uart_offset = 8,
1375 },
1376
1377 [pbn_b1_1_921600] = {
1378 .flags = FL_BASE1,
1379 .num_ports = 1,
1380 .base_baud = 921600,
1381 .uart_offset = 8,
1382 },
1383 [pbn_b1_2_921600] = {
1384 .flags = FL_BASE1,
1385 .num_ports = 2,
1386 .base_baud = 921600,
1387 .uart_offset = 8,
1388 },
1389 [pbn_b1_4_921600] = {
1390 .flags = FL_BASE1,
1391 .num_ports = 4,
1392 .base_baud = 921600,
1393 .uart_offset = 8,
1394 },
1395 [pbn_b1_8_921600] = {
1396 .flags = FL_BASE1,
1397 .num_ports = 8,
1398 .base_baud = 921600,
1399 .uart_offset = 8,
1400 },
Gareth Howlett26e92862006-01-04 17:00:42 +00001401 [pbn_b1_2_1250000] = {
1402 .flags = FL_BASE1,
1403 .num_ports = 2,
1404 .base_baud = 1250000,
1405 .uart_offset = 8,
1406 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407
Niels de Vos84f8c6f2007-08-22 14:01:14 -07001408 [pbn_b1_bt_1_115200] = {
1409 .flags = FL_BASE1|FL_BASE_BARS,
1410 .num_ports = 1,
1411 .base_baud = 115200,
1412 .uart_offset = 8,
1413 },
1414
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415 [pbn_b1_bt_2_921600] = {
1416 .flags = FL_BASE1|FL_BASE_BARS,
1417 .num_ports = 2,
1418 .base_baud = 921600,
1419 .uart_offset = 8,
1420 },
1421
1422 [pbn_b1_1_1382400] = {
1423 .flags = FL_BASE1,
1424 .num_ports = 1,
1425 .base_baud = 1382400,
1426 .uart_offset = 8,
1427 },
1428 [pbn_b1_2_1382400] = {
1429 .flags = FL_BASE1,
1430 .num_ports = 2,
1431 .base_baud = 1382400,
1432 .uart_offset = 8,
1433 },
1434 [pbn_b1_4_1382400] = {
1435 .flags = FL_BASE1,
1436 .num_ports = 4,
1437 .base_baud = 1382400,
1438 .uart_offset = 8,
1439 },
1440 [pbn_b1_8_1382400] = {
1441 .flags = FL_BASE1,
1442 .num_ports = 8,
1443 .base_baud = 1382400,
1444 .uart_offset = 8,
1445 },
1446
1447 [pbn_b2_1_115200] = {
1448 .flags = FL_BASE2,
1449 .num_ports = 1,
1450 .base_baud = 115200,
1451 .uart_offset = 8,
1452 },
Peter Horton737c1752006-08-26 09:07:36 +01001453 [pbn_b2_2_115200] = {
1454 .flags = FL_BASE2,
1455 .num_ports = 2,
1456 .base_baud = 115200,
1457 .uart_offset = 8,
1458 },
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08001459 [pbn_b2_4_115200] = {
1460 .flags = FL_BASE2,
1461 .num_ports = 4,
1462 .base_baud = 115200,
1463 .uart_offset = 8,
1464 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465 [pbn_b2_8_115200] = {
1466 .flags = FL_BASE2,
1467 .num_ports = 8,
1468 .base_baud = 115200,
1469 .uart_offset = 8,
1470 },
1471
1472 [pbn_b2_1_460800] = {
1473 .flags = FL_BASE2,
1474 .num_ports = 1,
1475 .base_baud = 460800,
1476 .uart_offset = 8,
1477 },
1478 [pbn_b2_4_460800] = {
1479 .flags = FL_BASE2,
1480 .num_ports = 4,
1481 .base_baud = 460800,
1482 .uart_offset = 8,
1483 },
1484 [pbn_b2_8_460800] = {
1485 .flags = FL_BASE2,
1486 .num_ports = 8,
1487 .base_baud = 460800,
1488 .uart_offset = 8,
1489 },
1490 [pbn_b2_16_460800] = {
1491 .flags = FL_BASE2,
1492 .num_ports = 16,
1493 .base_baud = 460800,
1494 .uart_offset = 8,
1495 },
1496
1497 [pbn_b2_1_921600] = {
1498 .flags = FL_BASE2,
1499 .num_ports = 1,
1500 .base_baud = 921600,
1501 .uart_offset = 8,
1502 },
1503 [pbn_b2_4_921600] = {
1504 .flags = FL_BASE2,
1505 .num_ports = 4,
1506 .base_baud = 921600,
1507 .uart_offset = 8,
1508 },
1509 [pbn_b2_8_921600] = {
1510 .flags = FL_BASE2,
1511 .num_ports = 8,
1512 .base_baud = 921600,
1513 .uart_offset = 8,
1514 },
1515
1516 [pbn_b2_bt_1_115200] = {
1517 .flags = FL_BASE2|FL_BASE_BARS,
1518 .num_ports = 1,
1519 .base_baud = 115200,
1520 .uart_offset = 8,
1521 },
1522 [pbn_b2_bt_2_115200] = {
1523 .flags = FL_BASE2|FL_BASE_BARS,
1524 .num_ports = 2,
1525 .base_baud = 115200,
1526 .uart_offset = 8,
1527 },
1528 [pbn_b2_bt_4_115200] = {
1529 .flags = FL_BASE2|FL_BASE_BARS,
1530 .num_ports = 4,
1531 .base_baud = 115200,
1532 .uart_offset = 8,
1533 },
1534
1535 [pbn_b2_bt_2_921600] = {
1536 .flags = FL_BASE2|FL_BASE_BARS,
1537 .num_ports = 2,
1538 .base_baud = 921600,
1539 .uart_offset = 8,
1540 },
1541 [pbn_b2_bt_4_921600] = {
1542 .flags = FL_BASE2|FL_BASE_BARS,
1543 .num_ports = 4,
1544 .base_baud = 921600,
1545 .uart_offset = 8,
1546 },
1547
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00001548 [pbn_b3_2_115200] = {
1549 .flags = FL_BASE3,
1550 .num_ports = 2,
1551 .base_baud = 115200,
1552 .uart_offset = 8,
1553 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554 [pbn_b3_4_115200] = {
1555 .flags = FL_BASE3,
1556 .num_ports = 4,
1557 .base_baud = 115200,
1558 .uart_offset = 8,
1559 },
1560 [pbn_b3_8_115200] = {
1561 .flags = FL_BASE3,
1562 .num_ports = 8,
1563 .base_baud = 115200,
1564 .uart_offset = 8,
1565 },
1566
1567 /*
1568 * Entries following this are board-specific.
1569 */
1570
1571 /*
1572 * Panacom - IOMEM
1573 */
1574 [pbn_panacom] = {
1575 .flags = FL_BASE2,
1576 .num_ports = 2,
1577 .base_baud = 921600,
1578 .uart_offset = 0x400,
1579 .reg_shift = 7,
1580 },
1581 [pbn_panacom2] = {
1582 .flags = FL_BASE2|FL_BASE_BARS,
1583 .num_ports = 2,
1584 .base_baud = 921600,
1585 .uart_offset = 0x400,
1586 .reg_shift = 7,
1587 },
1588 [pbn_panacom4] = {
1589 .flags = FL_BASE2|FL_BASE_BARS,
1590 .num_ports = 4,
1591 .base_baud = 921600,
1592 .uart_offset = 0x400,
1593 .reg_shift = 7,
1594 },
1595
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01001596 [pbn_exsys_4055] = {
1597 .flags = FL_BASE2,
1598 .num_ports = 4,
1599 .base_baud = 115200,
1600 .uart_offset = 8,
1601 },
1602
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603 /* I think this entry is broken - the first_offset looks wrong --rmk */
1604 [pbn_plx_romulus] = {
1605 .flags = FL_BASE2,
1606 .num_ports = 4,
1607 .base_baud = 921600,
1608 .uart_offset = 8 << 2,
1609 .reg_shift = 2,
1610 .first_offset = 0x03,
1611 },
1612
1613 /*
1614 * This board uses the size of PCI Base region 0 to
1615 * signal now many ports are available
1616 */
1617 [pbn_oxsemi] = {
1618 .flags = FL_BASE0|FL_REGION_SZ_CAP,
1619 .num_ports = 32,
1620 .base_baud = 115200,
1621 .uart_offset = 8,
1622 },
1623
1624 /*
1625 * EKF addition for i960 Boards form EKF with serial port.
1626 * Max 256 ports.
1627 */
1628 [pbn_intel_i960] = {
1629 .flags = FL_BASE0,
1630 .num_ports = 32,
1631 .base_baud = 921600,
1632 .uart_offset = 8 << 2,
1633 .reg_shift = 2,
1634 .first_offset = 0x10000,
1635 },
1636 [pbn_sgi_ioc3] = {
1637 .flags = FL_BASE0|FL_NOIRQ,
1638 .num_ports = 1,
1639 .base_baud = 458333,
1640 .uart_offset = 8,
1641 .reg_shift = 0,
1642 .first_offset = 0x20178,
1643 },
1644
1645 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646 * Computone - uses IOMEM.
1647 */
1648 [pbn_computone_4] = {
1649 .flags = FL_BASE0,
1650 .num_ports = 4,
1651 .base_baud = 921600,
1652 .uart_offset = 0x40,
1653 .reg_shift = 2,
1654 .first_offset = 0x200,
1655 },
1656 [pbn_computone_6] = {
1657 .flags = FL_BASE0,
1658 .num_ports = 6,
1659 .base_baud = 921600,
1660 .uart_offset = 0x40,
1661 .reg_shift = 2,
1662 .first_offset = 0x200,
1663 },
1664 [pbn_computone_8] = {
1665 .flags = FL_BASE0,
1666 .num_ports = 8,
1667 .base_baud = 921600,
1668 .uart_offset = 0x40,
1669 .reg_shift = 2,
1670 .first_offset = 0x200,
1671 },
1672 [pbn_sbsxrsio] = {
1673 .flags = FL_BASE0,
1674 .num_ports = 8,
1675 .base_baud = 460800,
1676 .uart_offset = 256,
1677 .reg_shift = 4,
1678 },
1679 /*
1680 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
1681 * Only basic 16550A support.
1682 * XR17C15[24] are not tested, but they should work.
1683 */
1684 [pbn_exar_XR17C152] = {
1685 .flags = FL_BASE0,
1686 .num_ports = 2,
1687 .base_baud = 921600,
1688 .uart_offset = 0x200,
1689 },
1690 [pbn_exar_XR17C154] = {
1691 .flags = FL_BASE0,
1692 .num_ports = 4,
1693 .base_baud = 921600,
1694 .uart_offset = 0x200,
1695 },
1696 [pbn_exar_XR17C158] = {
1697 .flags = FL_BASE0,
1698 .num_ports = 8,
1699 .base_baud = 921600,
1700 .uart_offset = 0x200,
1701 },
Olof Johanssonaa798502007-08-22 14:01:55 -07001702 /*
1703 * PA Semi PWRficient PA6T-1682M on-chip UART
1704 */
1705 [pbn_pasemi_1682M] = {
1706 .flags = FL_BASE0,
1707 .num_ports = 1,
1708 .base_baud = 8333333,
1709 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710};
1711
Christian Schmidt436bbd42007-08-22 14:01:19 -07001712static const struct pci_device_id softmodem_blacklist[] = {
Alan Cox5756ee92008-02-08 04:18:51 -08001713 { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
Christian Schmidt436bbd42007-08-22 14:01:19 -07001714};
1715
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716/*
1717 * Given a complete unknown PCI device, try to use some heuristics to
1718 * guess what the configuration might be, based on the pitiful PCI
1719 * serial specs. Returns 0 on success, 1 on failure.
1720 */
1721static int __devinit
Russell King1c7c1fe2005-07-27 11:31:19 +01001722serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723{
Christian Schmidt436bbd42007-08-22 14:01:19 -07001724 const struct pci_device_id *blacklist;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725 int num_iomem, num_port, first_port = -1, i;
Alan Cox5756ee92008-02-08 04:18:51 -08001726
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727 /*
1728 * If it is not a communications device or the programming
1729 * interface is greater than 6, give up.
1730 *
1731 * (Should we try to make guesses for multiport serial devices
Alan Cox5756ee92008-02-08 04:18:51 -08001732 * later?)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733 */
1734 if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
1735 ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
1736 (dev->class & 0xff) > 6)
1737 return -ENODEV;
1738
Christian Schmidt436bbd42007-08-22 14:01:19 -07001739 /*
1740 * Do not access blacklisted devices that are known not to
1741 * feature serial ports.
1742 */
1743 for (blacklist = softmodem_blacklist;
1744 blacklist < softmodem_blacklist + ARRAY_SIZE(softmodem_blacklist);
1745 blacklist++) {
1746 if (dev->vendor == blacklist->vendor &&
1747 dev->device == blacklist->device)
1748 return -ENODEV;
1749 }
1750
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751 num_iomem = num_port = 0;
1752 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
1753 if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
1754 num_port++;
1755 if (first_port == -1)
1756 first_port = i;
1757 }
1758 if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
1759 num_iomem++;
1760 }
1761
1762 /*
1763 * If there is 1 or 0 iomem regions, and exactly one port,
1764 * use it. We guess the number of ports based on the IO
1765 * region size.
1766 */
1767 if (num_iomem <= 1 && num_port == 1) {
1768 board->flags = first_port;
1769 board->num_ports = pci_resource_len(dev, first_port) / 8;
1770 return 0;
1771 }
1772
1773 /*
1774 * Now guess if we've got a board which indexes by BARs.
1775 * Each IO BAR should be 8 bytes, and they should follow
1776 * consecutively.
1777 */
1778 first_port = -1;
1779 num_port = 0;
1780 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
1781 if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
1782 pci_resource_len(dev, i) == 8 &&
1783 (first_port == -1 || (first_port + num_port) == i)) {
1784 num_port++;
1785 if (first_port == -1)
1786 first_port = i;
1787 }
1788 }
1789
1790 if (num_port > 1) {
1791 board->flags = first_port | FL_BASE_BARS;
1792 board->num_ports = num_port;
1793 return 0;
1794 }
1795
1796 return -ENODEV;
1797}
1798
1799static inline int
Russell King1c7c1fe2005-07-27 11:31:19 +01001800serial_pci_matches(struct pciserial_board *board,
1801 struct pciserial_board *guessed)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802{
1803 return
1804 board->num_ports == guessed->num_ports &&
1805 board->base_baud == guessed->base_baud &&
1806 board->uart_offset == guessed->uart_offset &&
1807 board->reg_shift == guessed->reg_shift &&
1808 board->first_offset == guessed->first_offset;
1809}
1810
Russell King241fc432005-07-27 11:35:54 +01001811struct serial_private *
1812pciserial_init_ports(struct pci_dev *dev, struct pciserial_board *board)
1813{
1814 struct uart_port serial_port;
1815 struct serial_private *priv;
1816 struct pci_serial_quirk *quirk;
1817 int rc, nr_ports, i;
1818
1819 nr_ports = board->num_ports;
1820
1821 /*
1822 * Find an init and setup quirks.
1823 */
1824 quirk = find_quirk(dev);
1825
1826 /*
1827 * Run the new-style initialization function.
1828 * The initialization function returns:
1829 * <0 - error
1830 * 0 - use board->num_ports
1831 * >0 - number of ports
1832 */
1833 if (quirk->init) {
1834 rc = quirk->init(dev);
1835 if (rc < 0) {
1836 priv = ERR_PTR(rc);
1837 goto err_out;
1838 }
1839 if (rc)
1840 nr_ports = rc;
1841 }
1842
Burman Yan8f31bb32007-02-14 00:33:07 -08001843 priv = kzalloc(sizeof(struct serial_private) +
Russell King241fc432005-07-27 11:35:54 +01001844 sizeof(unsigned int) * nr_ports,
1845 GFP_KERNEL);
1846 if (!priv) {
1847 priv = ERR_PTR(-ENOMEM);
1848 goto err_deinit;
1849 }
1850
Russell King241fc432005-07-27 11:35:54 +01001851 priv->dev = dev;
1852 priv->quirk = quirk;
1853
1854 memset(&serial_port, 0, sizeof(struct uart_port));
1855 serial_port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
1856 serial_port.uartclk = board->base_baud * 16;
1857 serial_port.irq = get_pci_irq(dev, board);
1858 serial_port.dev = &dev->dev;
1859
1860 for (i = 0; i < nr_ports; i++) {
1861 if (quirk->setup(priv, board, &serial_port, i))
1862 break;
1863
1864#ifdef SERIAL_DEBUG_PCI
Alan Cox5756ee92008-02-08 04:18:51 -08001865 printk(KERN_DEBUG "Setup PCI port: port %x, irq %d, type %d\n",
Russell King241fc432005-07-27 11:35:54 +01001866 serial_port.iobase, serial_port.irq, serial_port.iotype);
1867#endif
Alan Cox5756ee92008-02-08 04:18:51 -08001868
Russell King241fc432005-07-27 11:35:54 +01001869 priv->line[i] = serial8250_register_port(&serial_port);
1870 if (priv->line[i] < 0) {
1871 printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
1872 break;
1873 }
1874 }
Russell King241fc432005-07-27 11:35:54 +01001875 priv->nr = i;
Russell King241fc432005-07-27 11:35:54 +01001876 return priv;
1877
Alan Cox5756ee92008-02-08 04:18:51 -08001878err_deinit:
Russell King241fc432005-07-27 11:35:54 +01001879 if (quirk->exit)
1880 quirk->exit(dev);
Alan Cox5756ee92008-02-08 04:18:51 -08001881err_out:
Russell King241fc432005-07-27 11:35:54 +01001882 return priv;
1883}
1884EXPORT_SYMBOL_GPL(pciserial_init_ports);
1885
1886void pciserial_remove_ports(struct serial_private *priv)
1887{
1888 struct pci_serial_quirk *quirk;
1889 int i;
1890
1891 for (i = 0; i < priv->nr; i++)
1892 serial8250_unregister_port(priv->line[i]);
1893
1894 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
1895 if (priv->remapped_bar[i])
1896 iounmap(priv->remapped_bar[i]);
1897 priv->remapped_bar[i] = NULL;
1898 }
1899
1900 /*
1901 * Find the exit quirks.
1902 */
1903 quirk = find_quirk(priv->dev);
1904 if (quirk->exit)
1905 quirk->exit(priv->dev);
1906
1907 kfree(priv);
1908}
1909EXPORT_SYMBOL_GPL(pciserial_remove_ports);
1910
1911void pciserial_suspend_ports(struct serial_private *priv)
1912{
1913 int i;
1914
1915 for (i = 0; i < priv->nr; i++)
1916 if (priv->line[i] >= 0)
1917 serial8250_suspend_port(priv->line[i]);
1918}
1919EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
1920
1921void pciserial_resume_ports(struct serial_private *priv)
1922{
1923 int i;
1924
1925 /*
1926 * Ensure that the board is correctly configured.
1927 */
1928 if (priv->quirk->init)
1929 priv->quirk->init(priv->dev);
1930
1931 for (i = 0; i < priv->nr; i++)
1932 if (priv->line[i] >= 0)
1933 serial8250_resume_port(priv->line[i]);
1934}
1935EXPORT_SYMBOL_GPL(pciserial_resume_ports);
1936
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937/*
1938 * Probe one serial board. Unfortunately, there is no rhyme nor reason
1939 * to the arrangement of serial ports on a PCI card.
1940 */
1941static int __devinit
1942pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
1943{
1944 struct serial_private *priv;
Russell King1c7c1fe2005-07-27 11:31:19 +01001945 struct pciserial_board *board, tmp;
Russell King241fc432005-07-27 11:35:54 +01001946 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001947
1948 if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
1949 printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
1950 ent->driver_data);
1951 return -EINVAL;
1952 }
1953
1954 board = &pci_boards[ent->driver_data];
1955
1956 rc = pci_enable_device(dev);
1957 if (rc)
1958 return rc;
1959
1960 if (ent->driver_data == pbn_default) {
1961 /*
1962 * Use a copy of the pci_board entry for this;
1963 * avoid changing entries in the table.
1964 */
Russell King1c7c1fe2005-07-27 11:31:19 +01001965 memcpy(&tmp, board, sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001966 board = &tmp;
1967
1968 /*
1969 * We matched one of our class entries. Try to
1970 * determine the parameters of this board.
1971 */
1972 rc = serial_pci_guess_board(dev, board);
1973 if (rc)
1974 goto disable;
1975 } else {
1976 /*
1977 * We matched an explicit entry. If we are able to
1978 * detect this boards settings with our heuristic,
1979 * then we no longer need this entry.
1980 */
Russell King1c7c1fe2005-07-27 11:31:19 +01001981 memcpy(&tmp, &pci_boards[pbn_default],
1982 sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001983 rc = serial_pci_guess_board(dev, &tmp);
1984 if (rc == 0 && serial_pci_matches(board, &tmp))
1985 moan_device("Redundant entry in serial pci_table.",
1986 dev);
1987 }
1988
Russell King241fc432005-07-27 11:35:54 +01001989 priv = pciserial_init_ports(dev, board);
1990 if (!IS_ERR(priv)) {
1991 pci_set_drvdata(dev, priv);
1992 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001993 }
1994
Russell King241fc432005-07-27 11:35:54 +01001995 rc = PTR_ERR(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001996
Linus Torvalds1da177e2005-04-16 15:20:36 -07001997 disable:
1998 pci_disable_device(dev);
1999 return rc;
2000}
2001
2002static void __devexit pciserial_remove_one(struct pci_dev *dev)
2003{
2004 struct serial_private *priv = pci_get_drvdata(dev);
2005
2006 pci_set_drvdata(dev, NULL);
2007
Russell King241fc432005-07-27 11:35:54 +01002008 pciserial_remove_ports(priv);
Russell King056a8762005-07-22 10:15:04 +01002009
2010 pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011}
2012
Alexey Dobriyan1d5e7992006-09-25 16:51:27 -07002013#ifdef CONFIG_PM
Linus Torvalds1da177e2005-04-16 15:20:36 -07002014static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
2015{
2016 struct serial_private *priv = pci_get_drvdata(dev);
2017
Russell King241fc432005-07-27 11:35:54 +01002018 if (priv)
2019 pciserial_suspend_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002020
Linus Torvalds1da177e2005-04-16 15:20:36 -07002021 pci_save_state(dev);
2022 pci_set_power_state(dev, pci_choose_state(dev, state));
2023 return 0;
2024}
2025
2026static int pciserial_resume_one(struct pci_dev *dev)
2027{
Dirk Hohndelccb9d592007-10-29 06:28:17 -07002028 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002029 struct serial_private *priv = pci_get_drvdata(dev);
2030
2031 pci_set_power_state(dev, PCI_D0);
2032 pci_restore_state(dev);
2033
2034 if (priv) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002035 /*
2036 * The device may have been disabled. Re-enable it.
2037 */
Dirk Hohndelccb9d592007-10-29 06:28:17 -07002038 err = pci_enable_device(dev);
2039 if (err)
2040 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002041
Russell King241fc432005-07-27 11:35:54 +01002042 pciserial_resume_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043 }
2044 return 0;
2045}
Alexey Dobriyan1d5e7992006-09-25 16:51:27 -07002046#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047
2048static struct pci_device_id serial_pci_tbl[] = {
2049 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
2050 PCI_SUBVENDOR_ID_CONNECT_TECH,
2051 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
2052 pbn_b1_8_1382400 },
2053 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
2054 PCI_SUBVENDOR_ID_CONNECT_TECH,
2055 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
2056 pbn_b1_4_1382400 },
2057 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
2058 PCI_SUBVENDOR_ID_CONNECT_TECH,
2059 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
2060 pbn_b1_2_1382400 },
2061 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
2062 PCI_SUBVENDOR_ID_CONNECT_TECH,
2063 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
2064 pbn_b1_8_1382400 },
2065 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
2066 PCI_SUBVENDOR_ID_CONNECT_TECH,
2067 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
2068 pbn_b1_4_1382400 },
2069 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
2070 PCI_SUBVENDOR_ID_CONNECT_TECH,
2071 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
2072 pbn_b1_2_1382400 },
2073 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
2074 PCI_SUBVENDOR_ID_CONNECT_TECH,
2075 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
2076 pbn_b1_8_921600 },
2077 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
2078 PCI_SUBVENDOR_ID_CONNECT_TECH,
2079 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
2080 pbn_b1_8_921600 },
2081 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
2082 PCI_SUBVENDOR_ID_CONNECT_TECH,
2083 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
2084 pbn_b1_4_921600 },
2085 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
2086 PCI_SUBVENDOR_ID_CONNECT_TECH,
2087 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
2088 pbn_b1_4_921600 },
2089 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
2090 PCI_SUBVENDOR_ID_CONNECT_TECH,
2091 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
2092 pbn_b1_2_921600 },
2093 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
2094 PCI_SUBVENDOR_ID_CONNECT_TECH,
2095 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
2096 pbn_b1_8_921600 },
2097 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
2098 PCI_SUBVENDOR_ID_CONNECT_TECH,
2099 PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
2100 pbn_b1_8_921600 },
2101 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
2102 PCI_SUBVENDOR_ID_CONNECT_TECH,
2103 PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
2104 pbn_b1_4_921600 },
Gareth Howlett26e92862006-01-04 17:00:42 +00002105 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
2106 PCI_SUBVENDOR_ID_CONNECT_TECH,
2107 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
2108 pbn_b1_2_1250000 },
2109 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
2110 PCI_SUBVENDOR_ID_CONNECT_TECH,
2111 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
2112 pbn_b0_2_1843200 },
2113 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
2114 PCI_SUBVENDOR_ID_CONNECT_TECH,
2115 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
2116 pbn_b0_4_1843200 },
Yoichi Yuasa85d14942006-02-08 21:46:24 +00002117 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
2118 PCI_VENDOR_ID_AFAVLAB,
2119 PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
2120 pbn_b0_4_1152000 },
Gareth Howlett26e92862006-01-04 17:00:42 +00002121 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
2122 PCI_SUBVENDOR_ID_CONNECT_TECH,
2123 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
2124 pbn_b0_2_1843200_200 },
2125 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
2126 PCI_SUBVENDOR_ID_CONNECT_TECH,
2127 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
2128 pbn_b0_4_1843200_200 },
2129 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
2130 PCI_SUBVENDOR_ID_CONNECT_TECH,
2131 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
2132 pbn_b0_8_1843200_200 },
2133 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
2134 PCI_SUBVENDOR_ID_CONNECT_TECH,
2135 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
2136 pbn_b0_2_1843200_200 },
2137 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
2138 PCI_SUBVENDOR_ID_CONNECT_TECH,
2139 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
2140 pbn_b0_4_1843200_200 },
2141 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
2142 PCI_SUBVENDOR_ID_CONNECT_TECH,
2143 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
2144 pbn_b0_8_1843200_200 },
2145 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
2146 PCI_SUBVENDOR_ID_CONNECT_TECH,
2147 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
2148 pbn_b0_2_1843200_200 },
2149 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
2150 PCI_SUBVENDOR_ID_CONNECT_TECH,
2151 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
2152 pbn_b0_4_1843200_200 },
2153 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
2154 PCI_SUBVENDOR_ID_CONNECT_TECH,
2155 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
2156 pbn_b0_8_1843200_200 },
2157 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
2158 PCI_SUBVENDOR_ID_CONNECT_TECH,
2159 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
2160 pbn_b0_2_1843200_200 },
2161 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
2162 PCI_SUBVENDOR_ID_CONNECT_TECH,
2163 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
2164 pbn_b0_4_1843200_200 },
2165 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
2166 PCI_SUBVENDOR_ID_CONNECT_TECH,
2167 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
2168 pbn_b0_8_1843200_200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002169
2170 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
Alan Cox5756ee92008-02-08 04:18:51 -08002171 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002172 pbn_b2_bt_1_115200 },
2173 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
Alan Cox5756ee92008-02-08 04:18:51 -08002174 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002175 pbn_b2_bt_2_115200 },
2176 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
Alan Cox5756ee92008-02-08 04:18:51 -08002177 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002178 pbn_b2_bt_4_115200 },
2179 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
Alan Cox5756ee92008-02-08 04:18:51 -08002180 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002181 pbn_b2_bt_2_115200 },
2182 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
Alan Cox5756ee92008-02-08 04:18:51 -08002183 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002184 pbn_b2_bt_4_115200 },
2185 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
Alan Cox5756ee92008-02-08 04:18:51 -08002186 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002187 pbn_b2_8_115200 },
2188 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
2189 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2190 pbn_b2_8_115200 },
2191
2192 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
2193 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2194 pbn_b2_bt_2_115200 },
2195 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
2196 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2197 pbn_b2_bt_2_921600 },
2198 /*
2199 * VScom SPCOM800, from sl@s.pl
2200 */
Alan Cox5756ee92008-02-08 04:18:51 -08002201 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
2202 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002203 pbn_b2_8_921600 },
2204 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
Alan Cox5756ee92008-02-08 04:18:51 -08002205 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206 pbn_b2_4_921600 },
2207 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
2208 PCI_SUBVENDOR_ID_KEYSPAN,
2209 PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
2210 pbn_panacom },
2211 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
2212 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2213 pbn_panacom4 },
2214 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
2215 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2216 pbn_panacom2 },
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08002217 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
2218 PCI_VENDOR_ID_ESDGMBH,
2219 PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
2220 pbn_b2_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002221 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
2222 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08002223 PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002224 pbn_b2_4_460800 },
2225 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
2226 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08002227 PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002228 pbn_b2_8_460800 },
2229 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
2230 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08002231 PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002232 pbn_b2_16_460800 },
2233 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
2234 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08002235 PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002236 pbn_b2_16_460800 },
2237 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
2238 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
Alan Cox5756ee92008-02-08 04:18:51 -08002239 PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002240 pbn_b2_4_460800 },
2241 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
2242 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
Alan Cox5756ee92008-02-08 04:18:51 -08002243 PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002244 pbn_b2_8_460800 },
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01002245 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
2246 PCI_SUBVENDOR_ID_EXSYS,
2247 PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
2248 pbn_exsys_4055 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002249 /*
2250 * Megawolf Romulus PCI Serial Card, from Mike Hudson
2251 * (Exoray@isys.ca)
2252 */
2253 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
2254 0x10b5, 0x106a, 0, 0,
2255 pbn_plx_romulus },
2256 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
2257 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2258 pbn_b1_4_115200 },
2259 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
2260 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2261 pbn_b1_2_115200 },
2262 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
2263 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2264 pbn_b1_8_115200 },
2265 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
2266 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2267 pbn_b1_8_115200 },
2268 { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
Alan Cox5756ee92008-02-08 04:18:51 -08002269 PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
2270 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002271 pbn_b0_4_921600 },
2272 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Alan Cox5756ee92008-02-08 04:18:51 -08002273 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
2274 0, 0,
Andrey Paninfbc0dc02005-07-18 11:38:09 +01002275 pbn_b0_4_1152000 },
David Ransondb1de152005-07-27 11:43:55 -07002276
2277 /*
2278 * The below card is a little controversial since it is the
2279 * subject of a PCI vendor/device ID clash. (See
2280 * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
2281 * For now just used the hex ID 0x950a.
2282 */
2283 { PCI_VENDOR_ID_OXSEMI, 0x950a,
2284 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2285 pbn_b0_2_1130000 },
Andrey Paninfbc0dc02005-07-18 11:38:09 +01002286 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002287 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2288 pbn_b0_4_115200 },
2289 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
2290 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2291 pbn_b0_bt_2_921600 },
2292
2293 /*
2294 * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
2295 * from skokodyn@yahoo.com
2296 */
2297 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
2298 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
2299 pbn_sbsxrsio },
2300 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
2301 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
2302 pbn_sbsxrsio },
2303 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
2304 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
2305 pbn_sbsxrsio },
2306 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
2307 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
2308 pbn_sbsxrsio },
2309
2310 /*
2311 * Digitan DS560-558, from jimd@esoft.com
2312 */
2313 { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
Alan Cox5756ee92008-02-08 04:18:51 -08002314 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002315 pbn_b1_1_115200 },
2316
2317 /*
2318 * Titan Electronic cards
2319 * The 400L and 800L have a custom setup quirk.
2320 */
2321 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
Alan Cox5756ee92008-02-08 04:18:51 -08002322 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002323 pbn_b0_1_921600 },
2324 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
Alan Cox5756ee92008-02-08 04:18:51 -08002325 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002326 pbn_b0_2_921600 },
2327 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
Alan Cox5756ee92008-02-08 04:18:51 -08002328 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002329 pbn_b0_4_921600 },
2330 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
Alan Cox5756ee92008-02-08 04:18:51 -08002331 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002332 pbn_b0_4_921600 },
2333 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
2334 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2335 pbn_b1_1_921600 },
2336 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
2337 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2338 pbn_b1_bt_2_921600 },
2339 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
2340 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2341 pbn_b0_bt_4_921600 },
2342 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
2343 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2344 pbn_b0_bt_8_921600 },
2345
2346 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
2347 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2348 pbn_b2_1_460800 },
2349 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
2350 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2351 pbn_b2_1_460800 },
2352 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
2353 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2354 pbn_b2_1_460800 },
2355 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
2356 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2357 pbn_b2_bt_2_921600 },
2358 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
2359 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2360 pbn_b2_bt_2_921600 },
2361 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
2362 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2363 pbn_b2_bt_2_921600 },
2364 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
2365 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2366 pbn_b2_bt_4_921600 },
2367 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
2368 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2369 pbn_b2_bt_4_921600 },
2370 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
2371 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2372 pbn_b2_bt_4_921600 },
2373 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
2374 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2375 pbn_b0_1_921600 },
2376 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
2377 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2378 pbn_b0_1_921600 },
2379 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
2380 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2381 pbn_b0_1_921600 },
2382 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
2383 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2384 pbn_b0_bt_2_921600 },
2385 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
2386 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2387 pbn_b0_bt_2_921600 },
2388 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
2389 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2390 pbn_b0_bt_2_921600 },
2391 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
2392 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2393 pbn_b0_bt_4_921600 },
2394 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
2395 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2396 pbn_b0_bt_4_921600 },
2397 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
2398 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2399 pbn_b0_bt_4_921600 },
Andrey Panin3ec9c592006-02-02 20:15:09 +00002400 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
2401 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2402 pbn_b0_bt_8_921600 },
2403 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
2404 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2405 pbn_b0_bt_8_921600 },
2406 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
2407 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2408 pbn_b0_bt_8_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002409
2410 /*
2411 * Computone devices submitted by Doug McNash dmcnash@computone.com
2412 */
2413 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
2414 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
2415 0, 0, pbn_computone_4 },
2416 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
2417 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
2418 0, 0, pbn_computone_8 },
2419 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
2420 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
2421 0, 0, pbn_computone_6 },
2422
2423 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
2424 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2425 pbn_oxsemi },
2426 { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
2427 PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
2428 pbn_b0_bt_1_921600 },
2429
2430 /*
2431 * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
2432 */
2433 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
2434 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2435 pbn_b0_bt_8_115200 },
2436 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
2437 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2438 pbn_b0_bt_8_115200 },
2439
2440 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
2441 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2442 pbn_b0_bt_2_115200 },
2443 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
2444 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2445 pbn_b0_bt_2_115200 },
2446 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
2447 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2448 pbn_b0_bt_2_115200 },
2449 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
2450 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2451 pbn_b0_bt_4_460800 },
2452 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
2453 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2454 pbn_b0_bt_4_460800 },
2455 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
2456 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2457 pbn_b0_bt_2_460800 },
2458 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
2459 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2460 pbn_b0_bt_2_460800 },
2461 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
2462 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2463 pbn_b0_bt_2_460800 },
2464 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
2465 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2466 pbn_b0_bt_1_115200 },
2467 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
2468 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2469 pbn_b0_bt_1_460800 },
2470
2471 /*
Russell King1fb8cacc2006-12-13 14:45:46 +00002472 * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
2473 * Cards are identified by their subsystem vendor IDs, which
2474 * (in hex) match the model number.
2475 *
2476 * Note that JC140x are RS422/485 cards which require ox950
2477 * ACR = 0x10, and as such are not currently fully supported.
2478 */
2479 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
2480 0x1204, 0x0004, 0, 0,
2481 pbn_b0_4_921600 },
2482 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
2483 0x1208, 0x0004, 0, 0,
2484 pbn_b0_4_921600 },
2485/* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
2486 0x1402, 0x0002, 0, 0,
2487 pbn_b0_2_921600 }, */
2488/* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
2489 0x1404, 0x0004, 0, 0,
2490 pbn_b0_4_921600 }, */
2491 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
2492 0x1208, 0x0004, 0, 0,
2493 pbn_b0_4_921600 },
2494
2495 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002496 * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
2497 */
2498 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
2499 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2500 pbn_b1_1_1382400 },
2501
2502 /*
2503 * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
2504 */
2505 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
2506 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2507 pbn_b1_1_1382400 },
2508
2509 /*
2510 * RAStel 2 port modem, gerg@moreton.com.au
2511 */
2512 { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
2513 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2514 pbn_b2_bt_2_115200 },
2515
2516 /*
2517 * EKF addition for i960 Boards form EKF with serial port
2518 */
2519 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
2520 0xE4BF, PCI_ANY_ID, 0, 0,
2521 pbn_intel_i960 },
2522
2523 /*
2524 * Xircom Cardbus/Ethernet combos
2525 */
2526 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
2527 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2528 pbn_b0_1_115200 },
2529 /*
2530 * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
2531 */
2532 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
2533 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2534 pbn_b0_1_115200 },
2535
2536 /*
2537 * Untested PCI modems, sent in from various folks...
2538 */
2539
2540 /*
2541 * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
2542 */
2543 { PCI_VENDOR_ID_ROCKWELL, 0x1004,
2544 0x1048, 0x1500, 0, 0,
2545 pbn_b1_1_115200 },
2546
2547 { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
2548 0xFF00, 0, 0, 0,
2549 pbn_sgi_ioc3 },
2550
2551 /*
2552 * HP Diva card
2553 */
2554 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
2555 PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
2556 pbn_b1_1_115200 },
2557 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
2558 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2559 pbn_b0_5_115200 },
2560 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
2561 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2562 pbn_b2_1_115200 },
2563
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00002564 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
2565 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2566 pbn_b3_2_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002567 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
2568 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2569 pbn_b3_4_115200 },
2570 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
2571 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2572 pbn_b3_8_115200 },
2573
2574 /*
2575 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
2576 */
2577 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
2578 PCI_ANY_ID, PCI_ANY_ID,
2579 0,
2580 0, pbn_exar_XR17C152 },
2581 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
2582 PCI_ANY_ID, PCI_ANY_ID,
2583 0,
2584 0, pbn_exar_XR17C154 },
2585 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
2586 PCI_ANY_ID, PCI_ANY_ID,
2587 0,
2588 0, pbn_exar_XR17C158 },
2589
2590 /*
2591 * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
2592 */
2593 { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
2594 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2595 pbn_b0_1_115200 },
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002596 /*
2597 * ITE
2598 */
2599 { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
2600 PCI_ANY_ID, PCI_ANY_ID,
2601 0, 0,
2602 pbn_b1_bt_1_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002603
2604 /*
Peter Horton737c1752006-08-26 09:07:36 +01002605 * IntaShield IS-200
2606 */
2607 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
2608 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
2609 pbn_b2_2_115200 },
2610
2611 /*
Thomas Hoehn48212002007-02-10 01:46:05 -08002612 * Perle PCI-RAS cards
2613 */
2614 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
2615 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
2616 0, 0, pbn_b2_4_921600 },
2617 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
2618 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
2619 0, 0, pbn_b2_8_921600 },
Alan Coxbf0df632007-10-16 01:24:00 -07002620
2621 /*
2622 * Mainpine series cards: Fairly standard layout but fools
2623 * parts of the autodetect in some cases and uses otherwise
2624 * unmatched communications subclasses in the PCI Express case
2625 */
2626
2627 { /* RockForceDUO */
2628 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2629 PCI_VENDOR_ID_MAINPINE, 0x0200,
2630 0, 0, pbn_b0_2_115200 },
2631 { /* RockForceQUATRO */
2632 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2633 PCI_VENDOR_ID_MAINPINE, 0x0300,
2634 0, 0, pbn_b0_4_115200 },
2635 { /* RockForceDUO+ */
2636 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2637 PCI_VENDOR_ID_MAINPINE, 0x0400,
2638 0, 0, pbn_b0_2_115200 },
2639 { /* RockForceQUATRO+ */
2640 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2641 PCI_VENDOR_ID_MAINPINE, 0x0500,
2642 0, 0, pbn_b0_4_115200 },
2643 { /* RockForce+ */
2644 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2645 PCI_VENDOR_ID_MAINPINE, 0x0600,
2646 0, 0, pbn_b0_2_115200 },
2647 { /* RockForce+ */
2648 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2649 PCI_VENDOR_ID_MAINPINE, 0x0700,
2650 0, 0, pbn_b0_4_115200 },
2651 { /* RockForceOCTO+ */
2652 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2653 PCI_VENDOR_ID_MAINPINE, 0x0800,
2654 0, 0, pbn_b0_8_115200 },
2655 { /* RockForceDUO+ */
2656 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2657 PCI_VENDOR_ID_MAINPINE, 0x0C00,
2658 0, 0, pbn_b0_2_115200 },
2659 { /* RockForceQUARTRO+ */
2660 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2661 PCI_VENDOR_ID_MAINPINE, 0x0D00,
2662 0, 0, pbn_b0_4_115200 },
2663 { /* RockForceOCTO+ */
2664 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2665 PCI_VENDOR_ID_MAINPINE, 0x1D00,
2666 0, 0, pbn_b0_8_115200 },
2667 { /* RockForceD1 */
2668 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2669 PCI_VENDOR_ID_MAINPINE, 0x2000,
2670 0, 0, pbn_b0_1_115200 },
2671 { /* RockForceF1 */
2672 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2673 PCI_VENDOR_ID_MAINPINE, 0x2100,
2674 0, 0, pbn_b0_1_115200 },
2675 { /* RockForceD2 */
2676 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2677 PCI_VENDOR_ID_MAINPINE, 0x2200,
2678 0, 0, pbn_b0_2_115200 },
2679 { /* RockForceF2 */
2680 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2681 PCI_VENDOR_ID_MAINPINE, 0x2300,
2682 0, 0, pbn_b0_2_115200 },
2683 { /* RockForceD4 */
2684 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2685 PCI_VENDOR_ID_MAINPINE, 0x2400,
2686 0, 0, pbn_b0_4_115200 },
2687 { /* RockForceF4 */
2688 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2689 PCI_VENDOR_ID_MAINPINE, 0x2500,
2690 0, 0, pbn_b0_4_115200 },
2691 { /* RockForceD8 */
2692 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2693 PCI_VENDOR_ID_MAINPINE, 0x2600,
2694 0, 0, pbn_b0_8_115200 },
2695 { /* RockForceF8 */
2696 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2697 PCI_VENDOR_ID_MAINPINE, 0x2700,
2698 0, 0, pbn_b0_8_115200 },
2699 { /* IQ Express D1 */
2700 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2701 PCI_VENDOR_ID_MAINPINE, 0x3000,
2702 0, 0, pbn_b0_1_115200 },
2703 { /* IQ Express F1 */
2704 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2705 PCI_VENDOR_ID_MAINPINE, 0x3100,
2706 0, 0, pbn_b0_1_115200 },
2707 { /* IQ Express D2 */
2708 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2709 PCI_VENDOR_ID_MAINPINE, 0x3200,
2710 0, 0, pbn_b0_2_115200 },
2711 { /* IQ Express F2 */
2712 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2713 PCI_VENDOR_ID_MAINPINE, 0x3300,
2714 0, 0, pbn_b0_2_115200 },
2715 { /* IQ Express D4 */
2716 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2717 PCI_VENDOR_ID_MAINPINE, 0x3400,
2718 0, 0, pbn_b0_4_115200 },
2719 { /* IQ Express F4 */
2720 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2721 PCI_VENDOR_ID_MAINPINE, 0x3500,
2722 0, 0, pbn_b0_4_115200 },
2723 { /* IQ Express D8 */
2724 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2725 PCI_VENDOR_ID_MAINPINE, 0x3C00,
2726 0, 0, pbn_b0_8_115200 },
2727 { /* IQ Express F8 */
2728 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
2729 PCI_VENDOR_ID_MAINPINE, 0x3D00,
2730 0, 0, pbn_b0_8_115200 },
2731
2732
Thomas Hoehn48212002007-02-10 01:46:05 -08002733 /*
Olof Johanssonaa798502007-08-22 14:01:55 -07002734 * PA Semi PA6T-1682M on-chip UART
2735 */
2736 { PCI_VENDOR_ID_PASEMI, 0xa004,
2737 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2738 pbn_pasemi_1682M },
2739
2740 /*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08002741 * ADDI-DATA GmbH communication cards <info@addi-data.com>
2742 */
2743 { PCI_VENDOR_ID_ADDIDATA,
2744 PCI_DEVICE_ID_ADDIDATA_APCI7500,
2745 PCI_ANY_ID,
2746 PCI_ANY_ID,
2747 0,
2748 0,
2749 pbn_b0_4_115200 },
2750
2751 { PCI_VENDOR_ID_ADDIDATA,
2752 PCI_DEVICE_ID_ADDIDATA_APCI7420,
2753 PCI_ANY_ID,
2754 PCI_ANY_ID,
2755 0,
2756 0,
2757 pbn_b0_2_115200 },
2758
2759 { PCI_VENDOR_ID_ADDIDATA,
2760 PCI_DEVICE_ID_ADDIDATA_APCI7300,
2761 PCI_ANY_ID,
2762 PCI_ANY_ID,
2763 0,
2764 0,
2765 pbn_b0_1_115200 },
2766
2767 { PCI_VENDOR_ID_ADDIDATA_OLD,
2768 PCI_DEVICE_ID_ADDIDATA_APCI7800,
2769 PCI_ANY_ID,
2770 PCI_ANY_ID,
2771 0,
2772 0,
2773 pbn_b1_8_115200 },
2774
2775 { PCI_VENDOR_ID_ADDIDATA,
2776 PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
2777 PCI_ANY_ID,
2778 PCI_ANY_ID,
2779 0,
2780 0,
2781 pbn_b0_4_115200 },
2782
2783 { PCI_VENDOR_ID_ADDIDATA,
2784 PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
2785 PCI_ANY_ID,
2786 PCI_ANY_ID,
2787 0,
2788 0,
2789 pbn_b0_2_115200 },
2790
2791 { PCI_VENDOR_ID_ADDIDATA,
2792 PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
2793 PCI_ANY_ID,
2794 PCI_ANY_ID,
2795 0,
2796 0,
2797 pbn_b0_1_115200 },
2798
2799 { PCI_VENDOR_ID_ADDIDATA,
2800 PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
2801 PCI_ANY_ID,
2802 PCI_ANY_ID,
2803 0,
2804 0,
2805 pbn_b0_4_115200 },
2806
2807 { PCI_VENDOR_ID_ADDIDATA,
2808 PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
2809 PCI_ANY_ID,
2810 PCI_ANY_ID,
2811 0,
2812 0,
2813 pbn_b0_2_115200 },
2814
2815 { PCI_VENDOR_ID_ADDIDATA,
2816 PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
2817 PCI_ANY_ID,
2818 PCI_ANY_ID,
2819 0,
2820 0,
2821 pbn_b0_1_115200 },
2822
2823 { PCI_VENDOR_ID_ADDIDATA,
2824 PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
2825 PCI_ANY_ID,
2826 PCI_ANY_ID,
2827 0,
2828 0,
2829 pbn_b0_8_115200 },
2830
2831 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002832 * These entries match devices with class COMMUNICATION_SERIAL,
2833 * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
2834 */
2835 { PCI_ANY_ID, PCI_ANY_ID,
2836 PCI_ANY_ID, PCI_ANY_ID,
2837 PCI_CLASS_COMMUNICATION_SERIAL << 8,
2838 0xffff00, pbn_default },
2839 { PCI_ANY_ID, PCI_ANY_ID,
2840 PCI_ANY_ID, PCI_ANY_ID,
2841 PCI_CLASS_COMMUNICATION_MODEM << 8,
2842 0xffff00, pbn_default },
2843 { PCI_ANY_ID, PCI_ANY_ID,
2844 PCI_ANY_ID, PCI_ANY_ID,
2845 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
2846 0xffff00, pbn_default },
2847 { 0, }
2848};
2849
2850static struct pci_driver serial_pci_driver = {
2851 .name = "serial",
2852 .probe = pciserial_init_one,
2853 .remove = __devexit_p(pciserial_remove_one),
Alexey Dobriyan1d5e7992006-09-25 16:51:27 -07002854#ifdef CONFIG_PM
Linus Torvalds1da177e2005-04-16 15:20:36 -07002855 .suspend = pciserial_suspend_one,
2856 .resume = pciserial_resume_one,
Alexey Dobriyan1d5e7992006-09-25 16:51:27 -07002857#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002858 .id_table = serial_pci_tbl,
2859};
2860
2861static int __init serial8250_pci_init(void)
2862{
2863 return pci_register_driver(&serial_pci_driver);
2864}
2865
2866static void __exit serial8250_pci_exit(void)
2867{
2868 pci_unregister_driver(&serial_pci_driver);
2869}
2870
2871module_init(serial8250_pci_init);
2872module_exit(serial8250_pci_exit);
2873
2874MODULE_LICENSE("GPL");
2875MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
2876MODULE_DEVICE_TABLE(pci, serial_pci_tbl);