blob: adc67be2e04fdc12991bae106f36a3afa86c9b67 [file] [log] [blame]
Alan Ott3731a332012-09-02 15:44:13 +00001/*
2 * Driver for Microchip MRF24J40 802.15.4 Wireless-PAN Networking controller
3 *
4 * Copyright (C) 2012 Alan Ott <alan@signal11.us>
5 * Signal 11 Software
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
Alan Ott3731a332012-09-02 15:44:13 +000016 */
17
18#include <linux/spi/spi.h>
19#include <linux/interrupt.h>
20#include <linux/module.h>
Alexander Aringb0156792015-09-21 11:24:30 +020021#include <linux/regmap.h>
Alexander Aring4ca24ac2014-10-25 09:41:04 +020022#include <linux/ieee802154.h>
Alexander Aringafaf7fde2015-09-21 11:24:42 +020023#include <linux/irq.h>
Alexander Aring5ad60d32014-10-25 09:41:02 +020024#include <net/cfg802154.h>
Alan Ott3731a332012-09-02 15:44:13 +000025#include <net/mac802154.h>
26
27/* MRF24J40 Short Address Registers */
Alexander Aringc9f883f2015-09-21 11:24:22 +020028#define REG_RXMCR 0x00 /* Receive MAC control */
Alexander Aring7d840542015-09-21 11:24:43 +020029#define BIT_PROMI BIT(0)
30#define BIT_ERRPKT BIT(1)
31#define BIT_NOACKRSP BIT(5)
32#define BIT_PANCOORD BIT(3)
33
Alexander Aringc9f883f2015-09-21 11:24:22 +020034#define REG_PANIDL 0x01 /* PAN ID (low) */
35#define REG_PANIDH 0x02 /* PAN ID (high) */
36#define REG_SADRL 0x03 /* Short address (low) */
37#define REG_SADRH 0x04 /* Short address (high) */
38#define REG_EADR0 0x05 /* Long address (low) (high is EADR7) */
Alexander Aring554b4942015-09-21 11:24:29 +020039#define REG_EADR1 0x06
40#define REG_EADR2 0x07
41#define REG_EADR3 0x08
42#define REG_EADR4 0x09
43#define REG_EADR5 0x0A
44#define REG_EADR6 0x0B
45#define REG_EADR7 0x0C
46#define REG_RXFLUSH 0x0D
47#define REG_ORDER 0x10
Alexander Aringc9f883f2015-09-21 11:24:22 +020048#define REG_TXMCR 0x11 /* Transmit MAC control */
Alexander Aring7d840542015-09-21 11:24:43 +020049#define TXMCR_MIN_BE_SHIFT 3
50#define TXMCR_MIN_BE_MASK 0x18
51#define TXMCR_CSMA_RETRIES_SHIFT 0
52#define TXMCR_CSMA_RETRIES_MASK 0x07
53
Alexander Aring554b4942015-09-21 11:24:29 +020054#define REG_ACKTMOUT 0x12
55#define REG_ESLOTG1 0x13
56#define REG_SYMTICKL 0x14
57#define REG_SYMTICKH 0x15
Alexander Aringc9f883f2015-09-21 11:24:22 +020058#define REG_PACON0 0x16 /* Power Amplifier Control */
59#define REG_PACON1 0x17 /* Power Amplifier Control */
60#define REG_PACON2 0x18 /* Power Amplifier Control */
Alexander Aring554b4942015-09-21 11:24:29 +020061#define REG_TXBCON0 0x1A
Alexander Aringc9f883f2015-09-21 11:24:22 +020062#define REG_TXNCON 0x1B /* Transmit Normal FIFO Control */
Alexander Aring7d840542015-09-21 11:24:43 +020063#define BIT_TXNTRIG BIT(0)
64#define BIT_TXNACKREQ BIT(2)
65
Alexander Aring554b4942015-09-21 11:24:29 +020066#define REG_TXG1CON 0x1C
67#define REG_TXG2CON 0x1D
68#define REG_ESLOTG23 0x1E
69#define REG_ESLOTG45 0x1F
70#define REG_ESLOTG67 0x20
71#define REG_TXPEND 0x21
72#define REG_WAKECON 0x22
73#define REG_FROMOFFSET 0x23
Alexander Aringc9f883f2015-09-21 11:24:22 +020074#define REG_TXSTAT 0x24 /* TX MAC Status Register */
Alexander Aring554b4942015-09-21 11:24:29 +020075#define REG_TXBCON1 0x25
76#define REG_GATECLK 0x26
77#define REG_TXTIME 0x27
78#define REG_HSYMTMRL 0x28
79#define REG_HSYMTMRH 0x29
Alexander Aringc9f883f2015-09-21 11:24:22 +020080#define REG_SOFTRST 0x2A /* Soft Reset */
Alexander Aring554b4942015-09-21 11:24:29 +020081#define REG_SECCON0 0x2C
82#define REG_SECCON1 0x2D
Alexander Aringc9f883f2015-09-21 11:24:22 +020083#define REG_TXSTBL 0x2E /* TX Stabilization */
Alexander Aring554b4942015-09-21 11:24:29 +020084#define REG_RXSR 0x30
Alexander Aringc9f883f2015-09-21 11:24:22 +020085#define REG_INTSTAT 0x31 /* Interrupt Status */
Alexander Aring7d840542015-09-21 11:24:43 +020086#define BIT_TXNIF BIT(0)
87#define BIT_RXIF BIT(3)
Alexandre Macabies5a62f3c2016-04-12 18:53:01 +020088#define BIT_SECIF BIT(4)
89#define BIT_SECIGNORE BIT(7)
Alexander Aring7d840542015-09-21 11:24:43 +020090
Alexander Aringc9f883f2015-09-21 11:24:22 +020091#define REG_INTCON 0x32 /* Interrupt Control */
Alexander Aring7d840542015-09-21 11:24:43 +020092#define BIT_TXNIE BIT(0)
93#define BIT_RXIE BIT(3)
Alexandre Macabies5a62f3c2016-04-12 18:53:01 +020094#define BIT_SECIE BIT(4)
Alexander Aring7d840542015-09-21 11:24:43 +020095
Alexander Aringc9f883f2015-09-21 11:24:22 +020096#define REG_GPIO 0x33 /* GPIO */
97#define REG_TRISGPIO 0x34 /* GPIO direction */
Alexander Aring554b4942015-09-21 11:24:29 +020098#define REG_SLPACK 0x35
Alexander Aringc9f883f2015-09-21 11:24:22 +020099#define REG_RFCTL 0x36 /* RF Control Mode Register */
Alexander Aring7d840542015-09-21 11:24:43 +0200100#define BIT_RFRST BIT(2)
101
Alexander Aring554b4942015-09-21 11:24:29 +0200102#define REG_SECCR2 0x37
103#define REG_BBREG0 0x38
Alexander Aringc9f883f2015-09-21 11:24:22 +0200104#define REG_BBREG1 0x39 /* Baseband Registers */
Alexander Aring7d840542015-09-21 11:24:43 +0200105#define BIT_RXDECINV BIT(2)
106
Alexander Aringc9f883f2015-09-21 11:24:22 +0200107#define REG_BBREG2 0x3A /* */
Alexander Aring7d840542015-09-21 11:24:43 +0200108#define BBREG2_CCA_MODE_SHIFT 6
109#define BBREG2_CCA_MODE_MASK 0xc0
110
Alexander Aring554b4942015-09-21 11:24:29 +0200111#define REG_BBREG3 0x3B
112#define REG_BBREG4 0x3C
Alexander Aringc9f883f2015-09-21 11:24:22 +0200113#define REG_BBREG6 0x3E /* */
114#define REG_CCAEDTH 0x3F /* Energy Detection Threshold */
Alan Ott3731a332012-09-02 15:44:13 +0000115
116/* MRF24J40 Long Address Registers */
Alexander Aringc9f883f2015-09-21 11:24:22 +0200117#define REG_RFCON0 0x200 /* RF Control Registers */
Alexander Aring7d840542015-09-21 11:24:43 +0200118#define RFCON0_CH_SHIFT 4
119#define RFCON0_CH_MASK 0xf0
120#define RFOPT_RECOMMEND 3
121
Alexander Aringc9f883f2015-09-21 11:24:22 +0200122#define REG_RFCON1 0x201
123#define REG_RFCON2 0x202
124#define REG_RFCON3 0x203
Alexander Aring7d840542015-09-21 11:24:43 +0200125
126#define TXPWRL_MASK 0xc0
127#define TXPWRL_SHIFT 6
128#define TXPWRL_30 0x3
129#define TXPWRL_20 0x2
130#define TXPWRL_10 0x1
131#define TXPWRL_0 0x0
132
133#define TXPWRS_MASK 0x38
134#define TXPWRS_SHIFT 3
135#define TXPWRS_6_3 0x7
136#define TXPWRS_4_9 0x6
137#define TXPWRS_3_7 0x5
138#define TXPWRS_2_8 0x4
139#define TXPWRS_1_9 0x3
140#define TXPWRS_1_2 0x2
141#define TXPWRS_0_5 0x1
142#define TXPWRS_0 0x0
143
Alexander Aringc9f883f2015-09-21 11:24:22 +0200144#define REG_RFCON5 0x205
145#define REG_RFCON6 0x206
146#define REG_RFCON7 0x207
147#define REG_RFCON8 0x208
Alexander Aring554b4942015-09-21 11:24:29 +0200148#define REG_SLPCAL0 0x209
149#define REG_SLPCAL1 0x20A
150#define REG_SLPCAL2 0x20B
151#define REG_RFSTATE 0x20F
Alexander Aringc9f883f2015-09-21 11:24:22 +0200152#define REG_RSSI 0x210
153#define REG_SLPCON0 0x211 /* Sleep Clock Control Registers */
Alexander Aring7d840542015-09-21 11:24:43 +0200154#define BIT_INTEDGE BIT(1)
155
Alexander Aringc9f883f2015-09-21 11:24:22 +0200156#define REG_SLPCON1 0x220
157#define REG_WAKETIMEL 0x222 /* Wake-up Time Match Value Low */
158#define REG_WAKETIMEH 0x223 /* Wake-up Time Match Value High */
Alexander Aring554b4942015-09-21 11:24:29 +0200159#define REG_REMCNTL 0x224
160#define REG_REMCNTH 0x225
161#define REG_MAINCNT0 0x226
162#define REG_MAINCNT1 0x227
163#define REG_MAINCNT2 0x228
164#define REG_MAINCNT3 0x229
Alexander Aringc9f883f2015-09-21 11:24:22 +0200165#define REG_TESTMODE 0x22F /* Test mode */
Alexander Aring554b4942015-09-21 11:24:29 +0200166#define REG_ASSOEAR0 0x230
167#define REG_ASSOEAR1 0x231
168#define REG_ASSOEAR2 0x232
169#define REG_ASSOEAR3 0x233
170#define REG_ASSOEAR4 0x234
171#define REG_ASSOEAR5 0x235
172#define REG_ASSOEAR6 0x236
173#define REG_ASSOEAR7 0x237
174#define REG_ASSOSAR0 0x238
175#define REG_ASSOSAR1 0x239
176#define REG_UNONCE0 0x240
177#define REG_UNONCE1 0x241
178#define REG_UNONCE2 0x242
179#define REG_UNONCE3 0x243
180#define REG_UNONCE4 0x244
181#define REG_UNONCE5 0x245
182#define REG_UNONCE6 0x246
183#define REG_UNONCE7 0x247
184#define REG_UNONCE8 0x248
185#define REG_UNONCE9 0x249
186#define REG_UNONCE10 0x24A
187#define REG_UNONCE11 0x24B
188#define REG_UNONCE12 0x24C
Alexander Aringc9f883f2015-09-21 11:24:22 +0200189#define REG_RX_FIFO 0x300 /* Receive FIFO */
Alan Ott3731a332012-09-02 15:44:13 +0000190
191/* Device configuration: Only channels 11-26 on page 0 are supported. */
192#define MRF24J40_CHAN_MIN 11
193#define MRF24J40_CHAN_MAX 26
194#define CHANNEL_MASK (((u32)1 << (MRF24J40_CHAN_MAX + 1)) \
195 - ((u32)1 << MRF24J40_CHAN_MIN))
196
197#define TX_FIFO_SIZE 128 /* From datasheet */
198#define RX_FIFO_SIZE 144 /* From datasheet */
199#define SET_CHANNEL_DELAY_US 192 /* From datasheet */
200
Simon Vincentdb9e0ee2014-10-06 10:39:45 +0100201enum mrf24j40_modules { MRF24J40, MRF24J40MA, MRF24J40MC };
202
Alan Ott3731a332012-09-02 15:44:13 +0000203/* Device Private Data */
204struct mrf24j40 {
205 struct spi_device *spi;
Alexander Aring5a504392014-10-25 17:16:34 +0200206 struct ieee802154_hw *hw;
Alan Ott3731a332012-09-02 15:44:13 +0000207
Alexander Aringb0156792015-09-21 11:24:30 +0200208 struct regmap *regmap_short;
209 struct regmap *regmap_long;
Alexander Aring6844a0e2015-09-21 11:24:34 +0200210
211 /* for writing txfifo */
212 struct spi_message tx_msg;
213 u8 tx_hdr_buf[2];
214 struct spi_transfer tx_hdr_trx;
215 u8 tx_len_buf[2];
216 struct spi_transfer tx_len_trx;
217 struct spi_transfer tx_buf_trx;
218 struct sk_buff *tx_skb;
219
220 /* post transmit message to send frame out */
221 struct spi_message tx_post_msg;
222 u8 tx_post_buf[2];
223 struct spi_transfer tx_post_trx;
224
Alexander Aringc91a3012015-09-21 11:24:35 +0200225 /* for protect/unprotect/read length rxfifo */
226 struct spi_message rx_msg;
227 u8 rx_buf[3];
228 struct spi_transfer rx_trx;
229
230 /* receive handling */
231 struct spi_message rx_buf_msg;
232 u8 rx_addr_buf[2];
233 struct spi_transfer rx_addr_trx;
234 u8 rx_lqi_buf[2];
235 struct spi_transfer rx_lqi_trx;
236 u8 rx_fifo_buf[RX_FIFO_SIZE];
237 struct spi_transfer rx_fifo_buf_trx;
238
Alexander Aring37441612015-09-21 11:24:36 +0200239 /* isr handling for reading intstat */
240 struct spi_message irq_msg;
241 u8 irq_buf[2];
242 struct spi_transfer irq_trx;
Alan Ott3731a332012-09-02 15:44:13 +0000243};
244
Alexander Aringb0156792015-09-21 11:24:30 +0200245/* regmap information for short address register access */
246#define MRF24J40_SHORT_WRITE 0x01
247#define MRF24J40_SHORT_READ 0x00
248#define MRF24J40_SHORT_NUMREGS 0x3F
249
250/* regmap information for long address register access */
251#define MRF24J40_LONG_ACCESS 0x80
252#define MRF24J40_LONG_NUMREGS 0x38F
253
Alan Ott3731a332012-09-02 15:44:13 +0000254/* Read/Write SPI Commands for Short and Long Address registers. */
255#define MRF24J40_READSHORT(reg) ((reg) << 1)
256#define MRF24J40_WRITESHORT(reg) ((reg) << 1 | 1)
257#define MRF24J40_READLONG(reg) (1 << 15 | (reg) << 5)
258#define MRF24J40_WRITELONG(reg) (1 << 15 | (reg) << 5 | 1 << 4)
259
Alan Ottcf82dab2013-03-18 12:06:42 +0000260/* The datasheet indicates the theoretical maximum for SCK to be 10MHz */
261#define MAX_SPI_SPEED_HZ 10000000
Alan Ott3731a332012-09-02 15:44:13 +0000262
263#define printdev(X) (&X->spi->dev)
264
Alexander Aringb0156792015-09-21 11:24:30 +0200265static bool
266mrf24j40_short_reg_writeable(struct device *dev, unsigned int reg)
267{
268 switch (reg) {
269 case REG_RXMCR:
270 case REG_PANIDL:
271 case REG_PANIDH:
272 case REG_SADRL:
273 case REG_SADRH:
274 case REG_EADR0:
275 case REG_EADR1:
276 case REG_EADR2:
277 case REG_EADR3:
278 case REG_EADR4:
279 case REG_EADR5:
280 case REG_EADR6:
281 case REG_EADR7:
282 case REG_RXFLUSH:
283 case REG_ORDER:
284 case REG_TXMCR:
285 case REG_ACKTMOUT:
286 case REG_ESLOTG1:
287 case REG_SYMTICKL:
288 case REG_SYMTICKH:
289 case REG_PACON0:
290 case REG_PACON1:
291 case REG_PACON2:
292 case REG_TXBCON0:
293 case REG_TXNCON:
294 case REG_TXG1CON:
295 case REG_TXG2CON:
296 case REG_ESLOTG23:
297 case REG_ESLOTG45:
298 case REG_ESLOTG67:
299 case REG_TXPEND:
300 case REG_WAKECON:
301 case REG_FROMOFFSET:
302 case REG_TXBCON1:
303 case REG_GATECLK:
304 case REG_TXTIME:
305 case REG_HSYMTMRL:
306 case REG_HSYMTMRH:
307 case REG_SOFTRST:
308 case REG_SECCON0:
309 case REG_SECCON1:
310 case REG_TXSTBL:
311 case REG_RXSR:
312 case REG_INTCON:
313 case REG_TRISGPIO:
314 case REG_GPIO:
315 case REG_RFCTL:
Alexander Aring63675512016-02-19 09:59:14 +0100316 case REG_SECCR2:
Alexander Aringb0156792015-09-21 11:24:30 +0200317 case REG_SLPACK:
318 case REG_BBREG0:
319 case REG_BBREG1:
320 case REG_BBREG2:
321 case REG_BBREG3:
322 case REG_BBREG4:
323 case REG_BBREG6:
324 case REG_CCAEDTH:
325 return true;
326 default:
327 return false;
328 }
329}
330
331static bool
332mrf24j40_short_reg_readable(struct device *dev, unsigned int reg)
333{
334 bool rc;
335
336 /* all writeable are also readable */
337 rc = mrf24j40_short_reg_writeable(dev, reg);
338 if (rc)
339 return rc;
340
341 /* readonly regs */
342 switch (reg) {
343 case REG_TXSTAT:
344 case REG_INTSTAT:
345 return true;
346 default:
347 return false;
348 }
349}
350
351static bool
352mrf24j40_short_reg_volatile(struct device *dev, unsigned int reg)
353{
354 /* can be changed during runtime */
355 switch (reg) {
356 case REG_TXSTAT:
357 case REG_INTSTAT:
358 case REG_RXFLUSH:
359 case REG_TXNCON:
360 case REG_SOFTRST:
361 case REG_RFCTL:
362 case REG_TXBCON0:
363 case REG_TXG1CON:
364 case REG_TXG2CON:
365 case REG_TXBCON1:
366 case REG_SECCON0:
367 case REG_RXSR:
368 case REG_SLPACK:
369 case REG_SECCR2:
370 case REG_BBREG6:
371 /* use them in spi_async and regmap so it's volatile */
372 case REG_BBREG1:
373 return true;
374 default:
375 return false;
376 }
377}
378
379static bool
380mrf24j40_short_reg_precious(struct device *dev, unsigned int reg)
381{
382 /* don't clear irq line on read */
383 switch (reg) {
384 case REG_INTSTAT:
385 return true;
386 default:
387 return false;
388 }
389}
390
391static const struct regmap_config mrf24j40_short_regmap = {
392 .name = "mrf24j40_short",
393 .reg_bits = 7,
394 .val_bits = 8,
395 .pad_bits = 1,
396 .write_flag_mask = MRF24J40_SHORT_WRITE,
397 .read_flag_mask = MRF24J40_SHORT_READ,
398 .cache_type = REGCACHE_RBTREE,
399 .max_register = MRF24J40_SHORT_NUMREGS,
400 .writeable_reg = mrf24j40_short_reg_writeable,
401 .readable_reg = mrf24j40_short_reg_readable,
402 .volatile_reg = mrf24j40_short_reg_volatile,
403 .precious_reg = mrf24j40_short_reg_precious,
404};
405
406static bool
407mrf24j40_long_reg_writeable(struct device *dev, unsigned int reg)
408{
409 switch (reg) {
410 case REG_RFCON0:
411 case REG_RFCON1:
412 case REG_RFCON2:
413 case REG_RFCON3:
414 case REG_RFCON5:
415 case REG_RFCON6:
416 case REG_RFCON7:
417 case REG_RFCON8:
418 case REG_SLPCAL2:
419 case REG_SLPCON0:
420 case REG_SLPCON1:
421 case REG_WAKETIMEL:
422 case REG_WAKETIMEH:
423 case REG_REMCNTL:
424 case REG_REMCNTH:
425 case REG_MAINCNT0:
426 case REG_MAINCNT1:
427 case REG_MAINCNT2:
428 case REG_MAINCNT3:
429 case REG_TESTMODE:
430 case REG_ASSOEAR0:
431 case REG_ASSOEAR1:
432 case REG_ASSOEAR2:
433 case REG_ASSOEAR3:
434 case REG_ASSOEAR4:
435 case REG_ASSOEAR5:
436 case REG_ASSOEAR6:
437 case REG_ASSOEAR7:
438 case REG_ASSOSAR0:
439 case REG_ASSOSAR1:
440 case REG_UNONCE0:
441 case REG_UNONCE1:
442 case REG_UNONCE2:
443 case REG_UNONCE3:
444 case REG_UNONCE4:
445 case REG_UNONCE5:
446 case REG_UNONCE6:
447 case REG_UNONCE7:
448 case REG_UNONCE8:
449 case REG_UNONCE9:
450 case REG_UNONCE10:
451 case REG_UNONCE11:
452 case REG_UNONCE12:
453 return true;
454 default:
455 return false;
456 }
457}
458
459static bool
460mrf24j40_long_reg_readable(struct device *dev, unsigned int reg)
461{
462 bool rc;
463
464 /* all writeable are also readable */
465 rc = mrf24j40_long_reg_writeable(dev, reg);
466 if (rc)
467 return rc;
468
469 /* readonly regs */
470 switch (reg) {
471 case REG_SLPCAL0:
472 case REG_SLPCAL1:
473 case REG_RFSTATE:
474 case REG_RSSI:
475 return true;
476 default:
477 return false;
478 }
479}
480
481static bool
482mrf24j40_long_reg_volatile(struct device *dev, unsigned int reg)
483{
484 /* can be changed during runtime */
485 switch (reg) {
486 case REG_SLPCAL0:
487 case REG_SLPCAL1:
488 case REG_SLPCAL2:
489 case REG_RFSTATE:
490 case REG_RSSI:
491 case REG_MAINCNT3:
492 return true;
493 default:
494 return false;
495 }
496}
497
498static const struct regmap_config mrf24j40_long_regmap = {
499 .name = "mrf24j40_long",
500 .reg_bits = 11,
501 .val_bits = 8,
502 .pad_bits = 5,
503 .write_flag_mask = MRF24J40_LONG_ACCESS,
504 .read_flag_mask = MRF24J40_LONG_ACCESS,
505 .cache_type = REGCACHE_RBTREE,
506 .max_register = MRF24J40_LONG_NUMREGS,
507 .writeable_reg = mrf24j40_long_reg_writeable,
508 .readable_reg = mrf24j40_long_reg_readable,
509 .volatile_reg = mrf24j40_long_reg_volatile,
510};
511
512static int mrf24j40_long_regmap_write(void *context, const void *data,
513 size_t count)
514{
515 struct spi_device *spi = context;
516 u8 buf[3];
517
518 if (count > 3)
519 return -EINVAL;
520
521 /* regmap supports read/write mask only in frist byte
522 * long write access need to set the 12th bit, so we
523 * make special handling for write.
524 */
525 memcpy(buf, data, count);
526 buf[1] |= (1 << 4);
527
528 return spi_write(spi, buf, count);
529}
530
531static int
532mrf24j40_long_regmap_read(void *context, const void *reg, size_t reg_size,
533 void *val, size_t val_size)
534{
535 struct spi_device *spi = context;
536
537 return spi_write_then_read(spi, reg, reg_size, val, val_size);
538}
539
540static const struct regmap_bus mrf24j40_long_regmap_bus = {
541 .write = mrf24j40_long_regmap_write,
542 .read = mrf24j40_long_regmap_read,
543 .reg_format_endian_default = REGMAP_ENDIAN_BIG,
544 .val_format_endian_default = REGMAP_ENDIAN_BIG,
545};
546
Alexander Aring6844a0e2015-09-21 11:24:34 +0200547static void write_tx_buf_complete(void *context)
548{
549 struct mrf24j40 *devrec = context;
550 __le16 fc = ieee802154_get_fc_from_skb(devrec->tx_skb);
Alexander Aring7d840542015-09-21 11:24:43 +0200551 u8 val = BIT_TXNTRIG;
Alexander Aring6844a0e2015-09-21 11:24:34 +0200552 int ret;
553
554 if (ieee802154_is_ackreq(fc))
Alexander Aring7d840542015-09-21 11:24:43 +0200555 val |= BIT_TXNACKREQ;
Alexander Aring6844a0e2015-09-21 11:24:34 +0200556
557 devrec->tx_post_msg.complete = NULL;
558 devrec->tx_post_buf[0] = MRF24J40_WRITESHORT(REG_TXNCON);
559 devrec->tx_post_buf[1] = val;
560
561 ret = spi_async(devrec->spi, &devrec->tx_post_msg);
562 if (ret)
563 dev_err(printdev(devrec), "SPI write Failed for transmit buf\n");
564}
565
Alan Ott3731a332012-09-02 15:44:13 +0000566/* This function relies on an undocumented write method. Once a write command
567 and address is set, as many bytes of data as desired can be clocked into
568 the device. The datasheet only shows setting one byte at a time. */
569static int write_tx_buf(struct mrf24j40 *devrec, u16 reg,
570 const u8 *data, size_t length)
571{
Alan Ott3731a332012-09-02 15:44:13 +0000572 u16 cmd;
Alexander Aring6844a0e2015-09-21 11:24:34 +0200573 int ret;
Alan Ott3731a332012-09-02 15:44:13 +0000574
575 /* Range check the length. 2 bytes are used for the length fields.*/
576 if (length > TX_FIFO_SIZE-2) {
577 dev_err(printdev(devrec), "write_tx_buf() was passed too large a buffer. Performing short write.\n");
578 length = TX_FIFO_SIZE-2;
579 }
580
Alan Ott3731a332012-09-02 15:44:13 +0000581 cmd = MRF24J40_WRITELONG(reg);
Alexander Aring6844a0e2015-09-21 11:24:34 +0200582 devrec->tx_hdr_buf[0] = cmd >> 8 & 0xff;
583 devrec->tx_hdr_buf[1] = cmd & 0xff;
584 devrec->tx_len_buf[0] = 0x0; /* Header Length. Set to 0 for now. TODO */
585 devrec->tx_len_buf[1] = length; /* Total length */
586 devrec->tx_buf_trx.tx_buf = data;
587 devrec->tx_buf_trx.len = length;
Alan Ott3731a332012-09-02 15:44:13 +0000588
Alexander Aring6844a0e2015-09-21 11:24:34 +0200589 ret = spi_async(devrec->spi, &devrec->tx_msg);
Alan Ott3731a332012-09-02 15:44:13 +0000590 if (ret)
591 dev_err(printdev(devrec), "SPI write Failed for TX buf\n");
592
Alan Ott3731a332012-09-02 15:44:13 +0000593 return ret;
594}
595
Alexander Aring6844a0e2015-09-21 11:24:34 +0200596static int mrf24j40_tx(struct ieee802154_hw *hw, struct sk_buff *skb)
597{
598 struct mrf24j40 *devrec = hw->priv;
599
600 dev_dbg(printdev(devrec), "tx packet of %d bytes\n", skb->len);
601 devrec->tx_skb = skb;
602
603 return write_tx_buf(devrec, 0x000, skb->data, skb->len);
604}
605
Alexander Aring5a504392014-10-25 17:16:34 +0200606static int mrf24j40_ed(struct ieee802154_hw *hw, u8 *level)
Alan Ott3731a332012-09-02 15:44:13 +0000607{
608 /* TODO: */
Varka Bhadramca079ad2014-09-24 12:21:32 +0200609 pr_warn("mrf24j40: ed not implemented\n");
Alan Ott3731a332012-09-02 15:44:13 +0000610 *level = 0;
611 return 0;
612}
613
Alexander Aring5a504392014-10-25 17:16:34 +0200614static int mrf24j40_start(struct ieee802154_hw *hw)
Alan Ott3731a332012-09-02 15:44:13 +0000615{
Alexander Aring5a504392014-10-25 17:16:34 +0200616 struct mrf24j40 *devrec = hw->priv;
Alan Ott3731a332012-09-02 15:44:13 +0000617
618 dev_dbg(printdev(devrec), "start\n");
619
Alexander Aring42c71482015-09-21 11:24:31 +0200620 /* Clear TXNIE and RXIE. Enable interrupts */
621 return regmap_update_bits(devrec->regmap_short, REG_INTCON,
Alexandre Macabies5a62f3c2016-04-12 18:53:01 +0200622 BIT_TXNIE | BIT_RXIE | BIT_SECIE, 0);
Alan Ott3731a332012-09-02 15:44:13 +0000623}
624
Alexander Aring5a504392014-10-25 17:16:34 +0200625static void mrf24j40_stop(struct ieee802154_hw *hw)
Alan Ott3731a332012-09-02 15:44:13 +0000626{
Alexander Aring5a504392014-10-25 17:16:34 +0200627 struct mrf24j40 *devrec = hw->priv;
Varka Bhadram529160d2014-09-24 12:21:30 +0200628
Alan Ott3731a332012-09-02 15:44:13 +0000629 dev_dbg(printdev(devrec), "stop\n");
630
Alexander Aring42c71482015-09-21 11:24:31 +0200631 /* Set TXNIE and RXIE. Disable Interrupts */
Alexander Aring7d840542015-09-21 11:24:43 +0200632 regmap_update_bits(devrec->regmap_short, REG_INTCON,
633 BIT_TXNIE | BIT_TXNIE, BIT_TXNIE | BIT_TXNIE);
Alan Ott3731a332012-09-02 15:44:13 +0000634}
635
Alexander Aringe37d2ec2014-10-28 18:21:19 +0100636static int mrf24j40_set_channel(struct ieee802154_hw *hw, u8 page, u8 channel)
Alan Ott3731a332012-09-02 15:44:13 +0000637{
Alexander Aring5a504392014-10-25 17:16:34 +0200638 struct mrf24j40 *devrec = hw->priv;
Alan Ott3731a332012-09-02 15:44:13 +0000639 u8 val;
640 int ret;
641
642 dev_dbg(printdev(devrec), "Set Channel %d\n", channel);
643
644 WARN_ON(page != 0);
645 WARN_ON(channel < MRF24J40_CHAN_MIN);
646 WARN_ON(channel > MRF24J40_CHAN_MAX);
647
648 /* Set Channel TODO */
Alexander Aring7d840542015-09-21 11:24:43 +0200649 val = (channel - 11) << RFCON0_CH_SHIFT | RFOPT_RECOMMEND;
650 ret = regmap_update_bits(devrec->regmap_long, REG_RFCON0,
651 RFCON0_CH_MASK, val);
Alan Ott3731a332012-09-02 15:44:13 +0000652 if (ret)
653 return ret;
Alan Ott3731a332012-09-02 15:44:13 +0000654
Alexander Aring42c71482015-09-21 11:24:31 +0200655 /* RF Reset */
Alexander Aring7d840542015-09-21 11:24:43 +0200656 ret = regmap_update_bits(devrec->regmap_short, REG_RFCTL, BIT_RFRST,
657 BIT_RFRST);
Alexander Aring42c71482015-09-21 11:24:31 +0200658 if (ret)
659 return ret;
Alan Ott3731a332012-09-02 15:44:13 +0000660
Alexander Aring7d840542015-09-21 11:24:43 +0200661 ret = regmap_update_bits(devrec->regmap_short, REG_RFCTL, BIT_RFRST, 0);
Alexander Aring42c71482015-09-21 11:24:31 +0200662 if (!ret)
663 udelay(SET_CHANNEL_DELAY_US); /* per datasheet */
664
665 return ret;
Alan Ott3731a332012-09-02 15:44:13 +0000666}
667
Alexander Aring5a504392014-10-25 17:16:34 +0200668static int mrf24j40_filter(struct ieee802154_hw *hw,
Alan Ott3731a332012-09-02 15:44:13 +0000669 struct ieee802154_hw_addr_filt *filt,
670 unsigned long changed)
671{
Alexander Aring5a504392014-10-25 17:16:34 +0200672 struct mrf24j40 *devrec = hw->priv;
Alan Ott3731a332012-09-02 15:44:13 +0000673
674 dev_dbg(printdev(devrec), "filter\n");
675
Alexander Aring57205c12014-10-25 05:25:09 +0200676 if (changed & IEEE802154_AFILT_SADDR_CHANGED) {
Alan Ott3731a332012-09-02 15:44:13 +0000677 /* Short Addr */
678 u8 addrh, addrl;
Varka Bhadram529160d2014-09-24 12:21:30 +0200679
Phoebe Buckheisterb70ab2e2014-03-14 21:23:59 +0100680 addrh = le16_to_cpu(filt->short_addr) >> 8 & 0xff;
681 addrl = le16_to_cpu(filt->short_addr) & 0xff;
Alan Ott3731a332012-09-02 15:44:13 +0000682
Alexander Aring42c71482015-09-21 11:24:31 +0200683 regmap_write(devrec->regmap_short, REG_SADRH, addrh);
684 regmap_write(devrec->regmap_short, REG_SADRL, addrl);
Alan Ott3731a332012-09-02 15:44:13 +0000685 dev_dbg(printdev(devrec),
686 "Set short addr to %04hx\n", filt->short_addr);
687 }
688
Alexander Aring57205c12014-10-25 05:25:09 +0200689 if (changed & IEEE802154_AFILT_IEEEADDR_CHANGED) {
Alan Ott3731a332012-09-02 15:44:13 +0000690 /* Device Address */
Phoebe Buckheisterb70ab2e2014-03-14 21:23:59 +0100691 u8 i, addr[8];
692
693 memcpy(addr, &filt->ieee_addr, 8);
Alan Ott3731a332012-09-02 15:44:13 +0000694 for (i = 0; i < 8; i++)
Alexander Aring42c71482015-09-21 11:24:31 +0200695 regmap_write(devrec->regmap_short, REG_EADR0 + i,
696 addr[i]);
Alan Ott3731a332012-09-02 15:44:13 +0000697
698#ifdef DEBUG
Varka Bhadramca079ad2014-09-24 12:21:32 +0200699 pr_debug("Set long addr to: ");
Alan Ott3731a332012-09-02 15:44:13 +0000700 for (i = 0; i < 8; i++)
Varka Bhadramca079ad2014-09-24 12:21:32 +0200701 pr_debug("%02hhx ", addr[7 - i]);
702 pr_debug("\n");
Alan Ott3731a332012-09-02 15:44:13 +0000703#endif
704 }
705
Alexander Aring57205c12014-10-25 05:25:09 +0200706 if (changed & IEEE802154_AFILT_PANID_CHANGED) {
Alan Ott3731a332012-09-02 15:44:13 +0000707 /* PAN ID */
708 u8 panidl, panidh;
Varka Bhadram529160d2014-09-24 12:21:30 +0200709
Phoebe Buckheisterb70ab2e2014-03-14 21:23:59 +0100710 panidh = le16_to_cpu(filt->pan_id) >> 8 & 0xff;
711 panidl = le16_to_cpu(filt->pan_id) & 0xff;
Alexander Aring42c71482015-09-21 11:24:31 +0200712 regmap_write(devrec->regmap_short, REG_PANIDH, panidh);
713 regmap_write(devrec->regmap_short, REG_PANIDL, panidl);
Alan Ott3731a332012-09-02 15:44:13 +0000714
715 dev_dbg(printdev(devrec), "Set PANID to %04hx\n", filt->pan_id);
716 }
717
Alexander Aring57205c12014-10-25 05:25:09 +0200718 if (changed & IEEE802154_AFILT_PANC_CHANGED) {
Alan Ott3731a332012-09-02 15:44:13 +0000719 /* Pan Coordinator */
720 u8 val;
721 int ret;
722
Alexander Aring42c71482015-09-21 11:24:31 +0200723 if (filt->pan_coord)
Alexander Aring7d840542015-09-21 11:24:43 +0200724 val = BIT_PANCOORD;
Alexander Aring42c71482015-09-21 11:24:31 +0200725 else
Alexander Aring7d840542015-09-21 11:24:43 +0200726 val = 0;
727 ret = regmap_update_bits(devrec->regmap_short, REG_RXMCR,
728 BIT_PANCOORD, val);
Alan Ott3731a332012-09-02 15:44:13 +0000729 if (ret)
730 return ret;
Alan Ott3731a332012-09-02 15:44:13 +0000731
732 /* REG_SLOTTED is maintained as default (unslotted/CSMA-CA).
733 * REG_ORDER is maintained as default (no beacon/superframe).
734 */
735
736 dev_dbg(printdev(devrec), "Set Pan Coord to %s\n",
Stefan Schmidtce261bc2014-12-12 12:45:33 +0100737 filt->pan_coord ? "on" : "off");
Alan Ott3731a332012-09-02 15:44:13 +0000738 }
739
740 return 0;
741}
742
Alexander Aringc91a3012015-09-21 11:24:35 +0200743static void mrf24j40_handle_rx_read_buf_unlock(struct mrf24j40 *devrec)
Alan Ott3731a332012-09-02 15:44:13 +0000744{
Alexander Aringc91a3012015-09-21 11:24:35 +0200745 int ret;
746
747 /* Turn back on reception of packets off the air. */
748 devrec->rx_msg.complete = NULL;
749 devrec->rx_buf[0] = MRF24J40_WRITESHORT(REG_BBREG1);
750 devrec->rx_buf[1] = 0x00; /* CLR RXDECINV */
751 ret = spi_async(devrec->spi, &devrec->rx_msg);
752 if (ret)
753 dev_err(printdev(devrec), "failed to unlock rx buffer\n");
754}
755
756static void mrf24j40_handle_rx_read_buf_complete(void *context)
757{
758 struct mrf24j40 *devrec = context;
759 u8 len = devrec->rx_buf[2];
760 u8 rx_local_buf[RX_FIFO_SIZE];
Alan Ott3731a332012-09-02 15:44:13 +0000761 struct sk_buff *skb;
762
Alexander Aringc91a3012015-09-21 11:24:35 +0200763 memcpy(rx_local_buf, devrec->rx_fifo_buf, len);
764 mrf24j40_handle_rx_read_buf_unlock(devrec);
Alan Ott3731a332012-09-02 15:44:13 +0000765
Alexander Aringc91a3012015-09-21 11:24:35 +0200766 skb = dev_alloc_skb(IEEE802154_MTU);
Alan Ott3731a332012-09-02 15:44:13 +0000767 if (!skb) {
Alexander Aringc91a3012015-09-21 11:24:35 +0200768 dev_err(printdev(devrec), "failed to allocate skb\n");
769 return;
Alan Ott3731a332012-09-02 15:44:13 +0000770 }
771
Alexander Aringc91a3012015-09-21 11:24:35 +0200772 memcpy(skb_put(skb, len), rx_local_buf, len);
773 ieee802154_rx_irqsafe(devrec->hw, skb, 0);
774
775#ifdef DEBUG
776 print_hex_dump(KERN_DEBUG, "mrf24j40 rx: ", DUMP_PREFIX_OFFSET, 16, 1,
777 rx_local_buf, len, 0);
778 pr_debug("mrf24j40 rx: lqi: %02hhx rssi: %02hhx\n",
779 devrec->rx_lqi_buf[0], devrec->rx_lqi_buf[1]);
780#endif
781}
782
783static void mrf24j40_handle_rx_read_buf(void *context)
784{
785 struct mrf24j40 *devrec = context;
786 u16 cmd;
787 int ret;
788
789 /* if length is invalid read the full MTU */
790 if (!ieee802154_is_valid_psdu_len(devrec->rx_buf[2]))
791 devrec->rx_buf[2] = IEEE802154_MTU;
792
793 cmd = MRF24J40_READLONG(REG_RX_FIFO + 1);
794 devrec->rx_addr_buf[0] = cmd >> 8 & 0xff;
795 devrec->rx_addr_buf[1] = cmd & 0xff;
796 devrec->rx_fifo_buf_trx.len = devrec->rx_buf[2];
797 ret = spi_async(devrec->spi, &devrec->rx_buf_msg);
798 if (ret) {
799 dev_err(printdev(devrec), "failed to read rx buffer\n");
800 mrf24j40_handle_rx_read_buf_unlock(devrec);
Alan Ott3731a332012-09-02 15:44:13 +0000801 }
Alexander Aringc91a3012015-09-21 11:24:35 +0200802}
Alan Ott3731a332012-09-02 15:44:13 +0000803
Alexander Aringc91a3012015-09-21 11:24:35 +0200804static void mrf24j40_handle_rx_read_len(void *context)
805{
806 struct mrf24j40 *devrec = context;
807 u16 cmd;
808 int ret;
Alan Ott3731a332012-09-02 15:44:13 +0000809
Alexander Aringc91a3012015-09-21 11:24:35 +0200810 /* read the length of received frame */
811 devrec->rx_msg.complete = mrf24j40_handle_rx_read_buf;
812 devrec->rx_trx.len = 3;
813 cmd = MRF24J40_READLONG(REG_RX_FIFO);
814 devrec->rx_buf[0] = cmd >> 8 & 0xff;
815 devrec->rx_buf[1] = cmd & 0xff;
Alan Ott3731a332012-09-02 15:44:13 +0000816
Alexander Aringc91a3012015-09-21 11:24:35 +0200817 ret = spi_async(devrec->spi, &devrec->rx_msg);
818 if (ret) {
819 dev_err(printdev(devrec), "failed to read rx buffer length\n");
820 mrf24j40_handle_rx_read_buf_unlock(devrec);
821 }
822}
Alan Ott3731a332012-09-02 15:44:13 +0000823
Alexander Aringc91a3012015-09-21 11:24:35 +0200824static int mrf24j40_handle_rx(struct mrf24j40 *devrec)
825{
826 /* Turn off reception of packets off the air. This prevents the
827 * device from overwriting the buffer while we're reading it.
828 */
829 devrec->rx_msg.complete = mrf24j40_handle_rx_read_len;
830 devrec->rx_trx.len = 2;
831 devrec->rx_buf[0] = MRF24J40_WRITESHORT(REG_BBREG1);
Alexander Aring7d840542015-09-21 11:24:43 +0200832 devrec->rx_buf[1] = BIT_RXDECINV; /* SET RXDECINV */
Alexander Aringc91a3012015-09-21 11:24:35 +0200833
834 return spi_async(devrec->spi, &devrec->rx_msg);
Alan Ott3731a332012-09-02 15:44:13 +0000835}
836
Alexander Aring2323cf32015-09-21 11:24:37 +0200837static int
838mrf24j40_csma_params(struct ieee802154_hw *hw, u8 min_be, u8 max_be,
839 u8 retries)
840{
841 struct mrf24j40 *devrec = hw->priv;
842 u8 val;
843
844 /* min_be */
Alexander Aring7d840542015-09-21 11:24:43 +0200845 val = min_be << TXMCR_MIN_BE_SHIFT;
Alexander Aring2323cf32015-09-21 11:24:37 +0200846 /* csma backoffs */
Alexander Aring7d840542015-09-21 11:24:43 +0200847 val |= retries << TXMCR_CSMA_RETRIES_SHIFT;
Alexander Aring2323cf32015-09-21 11:24:37 +0200848
Alexander Aring7d840542015-09-21 11:24:43 +0200849 return regmap_update_bits(devrec->regmap_short, REG_TXMCR,
850 TXMCR_MIN_BE_MASK | TXMCR_CSMA_RETRIES_MASK,
851 val);
Alexander Aring2323cf32015-09-21 11:24:37 +0200852}
853
Alexander Aringf1d78122015-09-21 11:24:38 +0200854static int mrf24j40_set_cca_mode(struct ieee802154_hw *hw,
855 const struct wpan_phy_cca *cca)
856{
857 struct mrf24j40 *devrec = hw->priv;
858 u8 val;
859
860 /* mapping 802.15.4 to driver spec */
861 switch (cca->mode) {
862 case NL802154_CCA_ENERGY:
863 val = 2;
864 break;
865 case NL802154_CCA_CARRIER:
866 val = 1;
867 break;
868 case NL802154_CCA_ENERGY_CARRIER:
869 switch (cca->opt) {
870 case NL802154_CCA_OPT_ENERGY_CARRIER_AND:
871 val = 3;
872 break;
873 default:
874 return -EINVAL;
875 }
876 break;
877 default:
878 return -EINVAL;
879 }
880
Alexander Aring7d840542015-09-21 11:24:43 +0200881 return regmap_update_bits(devrec->regmap_short, REG_BBREG2,
882 BBREG2_CCA_MODE_MASK,
883 val << BBREG2_CCA_MODE_SHIFT);
Alexander Aringf1d78122015-09-21 11:24:38 +0200884}
885
Alexander Aringe33a0f92015-09-21 11:24:39 +0200886/* array for representing ed levels */
887static const s32 mrf24j40_ed_levels[] = {
888 -9000, -8900, -8800, -8700, -8600, -8500, -8400, -8300, -8200, -8100,
889 -8000, -7900, -7800, -7700, -7600, -7500, -7400, -7300, -7200, -7100,
890 -7000, -6900, -6800, -6700, -6600, -6500, -6400, -6300, -6200, -6100,
891 -6000, -5900, -5800, -5700, -5600, -5500, -5400, -5300, -5200, -5100,
892 -5000, -4900, -4800, -4700, -4600, -4500, -4400, -4300, -4200, -4100,
893 -4000, -3900, -3800, -3700, -3600, -3500
894};
895
896/* map ed levels to register value */
897static const s32 mrf24j40_ed_levels_map[][2] = {
898 { -9000, 0 }, { -8900, 1 }, { -8800, 2 }, { -8700, 5 }, { -8600, 9 },
899 { -8500, 13 }, { -8400, 18 }, { -8300, 23 }, { -8200, 27 },
900 { -8100, 32 }, { -8000, 37 }, { -7900, 43 }, { -7800, 48 },
901 { -7700, 53 }, { -7600, 58 }, { -7500, 63 }, { -7400, 68 },
902 { -7300, 73 }, { -7200, 78 }, { -7100, 83 }, { -7000, 89 },
903 { -6900, 95 }, { -6800, 100 }, { -6700, 107 }, { -6600, 111 },
904 { -6500, 117 }, { -6400, 121 }, { -6300, 125 }, { -6200, 129 },
905 { -6100, 133 }, { -6000, 138 }, { -5900, 143 }, { -5800, 148 },
906 { -5700, 153 }, { -5600, 159 }, { -5500, 165 }, { -5400, 170 },
907 { -5300, 176 }, { -5200, 183 }, { -5100, 188 }, { -5000, 193 },
908 { -4900, 198 }, { -4800, 203 }, { -4700, 207 }, { -4600, 212 },
909 { -4500, 216 }, { -4400, 221 }, { -4300, 225 }, { -4200, 228 },
910 { -4100, 233 }, { -4000, 239 }, { -3900, 245 }, { -3800, 250 },
911 { -3700, 253 }, { -3600, 254 }, { -3500, 255 },
912};
913
914static int mrf24j40_set_cca_ed_level(struct ieee802154_hw *hw, s32 mbm)
915{
916 struct mrf24j40 *devrec = hw->priv;
917 int i;
918
919 for (i = 0; i < ARRAY_SIZE(mrf24j40_ed_levels_map); i++) {
920 if (mrf24j40_ed_levels_map[i][0] == mbm)
921 return regmap_write(devrec->regmap_short, REG_CCAEDTH,
922 mrf24j40_ed_levels_map[i][1]);
923 }
924
925 return -EINVAL;
926}
927
Alexander Aring00250f72015-09-21 11:24:40 +0200928static const s32 mrf24j40ma_powers[] = {
929 0, -50, -120, -190, -280, -370, -490, -630, -1000, -1050, -1120, -1190,
930 -1280, -1370, -1490, -1630, -2000, -2050, -2120, -2190, -2280, -2370,
931 -2490, -2630, -3000, -3050, -3120, -3190, -3280, -3370, -3490, -3630,
932};
933
934static int mrf24j40_set_txpower(struct ieee802154_hw *hw, s32 mbm)
935{
936 struct mrf24j40 *devrec = hw->priv;
937 s32 small_scale;
938 u8 val;
939
940 if (0 >= mbm && mbm > -1000) {
Alexander Aring7d840542015-09-21 11:24:43 +0200941 val = TXPWRL_0 << TXPWRL_SHIFT;
Alexander Aring00250f72015-09-21 11:24:40 +0200942 small_scale = mbm;
943 } else if (-1000 >= mbm && mbm > -2000) {
Alexander Aring7d840542015-09-21 11:24:43 +0200944 val = TXPWRL_10 << TXPWRL_SHIFT;
Alexander Aring00250f72015-09-21 11:24:40 +0200945 small_scale = mbm + 1000;
946 } else if (-2000 >= mbm && mbm > -3000) {
Alexander Aring7d840542015-09-21 11:24:43 +0200947 val = TXPWRL_20 << TXPWRL_SHIFT;
Alexander Aring00250f72015-09-21 11:24:40 +0200948 small_scale = mbm + 2000;
949 } else if (-3000 >= mbm && mbm > -4000) {
Alexander Aring7d840542015-09-21 11:24:43 +0200950 val = TXPWRL_30 << TXPWRL_SHIFT;
Alexander Aring00250f72015-09-21 11:24:40 +0200951 small_scale = mbm + 3000;
952 } else {
953 return -EINVAL;
954 }
955
956 switch (small_scale) {
957 case 0:
Alexander Aring7d840542015-09-21 11:24:43 +0200958 val |= (TXPWRS_0 << TXPWRS_SHIFT);
Alexander Aring00250f72015-09-21 11:24:40 +0200959 break;
960 case -50:
Alexander Aring7d840542015-09-21 11:24:43 +0200961 val |= (TXPWRS_0_5 << TXPWRS_SHIFT);
Alexander Aring00250f72015-09-21 11:24:40 +0200962 break;
963 case -120:
Alexander Aring7d840542015-09-21 11:24:43 +0200964 val |= (TXPWRS_1_2 << TXPWRS_SHIFT);
Alexander Aring00250f72015-09-21 11:24:40 +0200965 break;
966 case -190:
Alexander Aring7d840542015-09-21 11:24:43 +0200967 val |= (TXPWRS_1_9 << TXPWRS_SHIFT);
Alexander Aring00250f72015-09-21 11:24:40 +0200968 break;
969 case -280:
Alexander Aring7d840542015-09-21 11:24:43 +0200970 val |= (TXPWRS_2_8 << TXPWRS_SHIFT);
Alexander Aring00250f72015-09-21 11:24:40 +0200971 break;
972 case -370:
Alexander Aring7d840542015-09-21 11:24:43 +0200973 val |= (TXPWRS_3_7 << TXPWRS_SHIFT);
Alexander Aring00250f72015-09-21 11:24:40 +0200974 break;
975 case -490:
Alexander Aring7d840542015-09-21 11:24:43 +0200976 val |= (TXPWRS_4_9 << TXPWRS_SHIFT);
Alexander Aring00250f72015-09-21 11:24:40 +0200977 break;
978 case -630:
Alexander Aring7d840542015-09-21 11:24:43 +0200979 val |= (TXPWRS_6_3 << TXPWRS_SHIFT);
Alexander Aring00250f72015-09-21 11:24:40 +0200980 break;
981 default:
982 return -EINVAL;
983 }
984
Alexander Aring7d840542015-09-21 11:24:43 +0200985 return regmap_update_bits(devrec->regmap_long, REG_RFCON3,
986 TXPWRL_MASK | TXPWRS_MASK, val);
Alexander Aring00250f72015-09-21 11:24:40 +0200987}
988
Alexander Aring8ba40412015-09-21 11:24:41 +0200989static int mrf24j40_set_promiscuous_mode(struct ieee802154_hw *hw, bool on)
990{
991 struct mrf24j40 *devrec = hw->priv;
992 int ret;
993
994 if (on) {
995 /* set PROMI, ERRPKT and NOACKRSP */
Alexander Aring7d840542015-09-21 11:24:43 +0200996 ret = regmap_update_bits(devrec->regmap_short, REG_RXMCR,
997 BIT_PROMI | BIT_ERRPKT | BIT_NOACKRSP,
998 BIT_PROMI | BIT_ERRPKT | BIT_NOACKRSP);
Alexander Aring8ba40412015-09-21 11:24:41 +0200999 } else {
1000 /* clear PROMI, ERRPKT and NOACKRSP */
Alexander Aring7d840542015-09-21 11:24:43 +02001001 ret = regmap_update_bits(devrec->regmap_short, REG_RXMCR,
1002 BIT_PROMI | BIT_ERRPKT | BIT_NOACKRSP,
1003 0);
Alexander Aring8ba40412015-09-21 11:24:41 +02001004 }
1005
1006 return ret;
1007}
1008
Alexander Aring16301862014-10-28 18:21:18 +01001009static const struct ieee802154_ops mrf24j40_ops = {
Alan Ott3731a332012-09-02 15:44:13 +00001010 .owner = THIS_MODULE,
Alexander Aring6844a0e2015-09-21 11:24:34 +02001011 .xmit_async = mrf24j40_tx,
Alan Ott3731a332012-09-02 15:44:13 +00001012 .ed = mrf24j40_ed,
1013 .start = mrf24j40_start,
1014 .stop = mrf24j40_stop,
1015 .set_channel = mrf24j40_set_channel,
1016 .set_hw_addr_filt = mrf24j40_filter,
Alexander Aring2323cf32015-09-21 11:24:37 +02001017 .set_csma_params = mrf24j40_csma_params,
Alexander Aringf1d78122015-09-21 11:24:38 +02001018 .set_cca_mode = mrf24j40_set_cca_mode,
Alexander Aringe33a0f92015-09-21 11:24:39 +02001019 .set_cca_ed_level = mrf24j40_set_cca_ed_level,
Alexander Aring00250f72015-09-21 11:24:40 +02001020 .set_txpower = mrf24j40_set_txpower,
Alexander Aring8ba40412015-09-21 11:24:41 +02001021 .set_promiscuous_mode = mrf24j40_set_promiscuous_mode,
Alan Ott3731a332012-09-02 15:44:13 +00001022};
1023
Alexander Aring37441612015-09-21 11:24:36 +02001024static void mrf24j40_intstat_complete(void *context)
Alan Ott3731a332012-09-02 15:44:13 +00001025{
Alexander Aring37441612015-09-21 11:24:36 +02001026 struct mrf24j40 *devrec = context;
1027 u8 intstat = devrec->irq_buf[1];
Alan Ott3731a332012-09-02 15:44:13 +00001028
Alexander Aring37441612015-09-21 11:24:36 +02001029 enable_irq(devrec->spi->irq);
Alan Ott3731a332012-09-02 15:44:13 +00001030
Alexandre Macabies5a62f3c2016-04-12 18:53:01 +02001031 /* Ignore Rx security decryption */
1032 if (intstat & BIT_SECIF)
1033 regmap_write_async(devrec->regmap_short, REG_SECCON0,
1034 BIT_SECIGNORE);
1035
Alan Ott3731a332012-09-02 15:44:13 +00001036 /* Check for TX complete */
Alexander Aring7d840542015-09-21 11:24:43 +02001037 if (intstat & BIT_TXNIF)
Alexander Aring6844a0e2015-09-21 11:24:34 +02001038 ieee802154_xmit_complete(devrec->hw, devrec->tx_skb, false);
Alan Ott3731a332012-09-02 15:44:13 +00001039
1040 /* Check for Rx */
Alexander Aring7d840542015-09-21 11:24:43 +02001041 if (intstat & BIT_RXIF)
Alan Ott3731a332012-09-02 15:44:13 +00001042 mrf24j40_handle_rx(devrec);
Alexander Aring37441612015-09-21 11:24:36 +02001043}
Alan Ott3731a332012-09-02 15:44:13 +00001044
Alexander Aring37441612015-09-21 11:24:36 +02001045static irqreturn_t mrf24j40_isr(int irq, void *data)
1046{
1047 struct mrf24j40 *devrec = data;
1048 int ret;
1049
1050 disable_irq_nosync(irq);
1051
1052 devrec->irq_buf[0] = MRF24J40_READSHORT(REG_INTSTAT);
1053 /* Read the interrupt status */
1054 ret = spi_async(devrec->spi, &devrec->irq_msg);
1055 if (ret) {
1056 enable_irq(irq);
1057 return IRQ_NONE;
1058 }
1059
Alan Ott4a4e1da2013-10-05 23:52:23 -04001060 return IRQ_HANDLED;
Alan Ott3731a332012-09-02 15:44:13 +00001061}
1062
Varka Bhadram3dac9a72014-06-16 09:12:31 +05301063static int mrf24j40_hw_init(struct mrf24j40 *devrec)
1064{
Alexander Aringafaf7fde2015-09-21 11:24:42 +02001065 u32 irq_type;
Varka Bhadram3dac9a72014-06-16 09:12:31 +05301066 int ret;
Varka Bhadram3dac9a72014-06-16 09:12:31 +05301067
1068 /* Initialize the device.
1069 From datasheet section 3.2: Initialization. */
Alexander Aring42c71482015-09-21 11:24:31 +02001070 ret = regmap_write(devrec->regmap_short, REG_SOFTRST, 0x07);
Varka Bhadram3dac9a72014-06-16 09:12:31 +05301071 if (ret)
1072 goto err_ret;
1073
Alexander Aring42c71482015-09-21 11:24:31 +02001074 ret = regmap_write(devrec->regmap_short, REG_PACON2, 0x98);
Varka Bhadram3dac9a72014-06-16 09:12:31 +05301075 if (ret)
1076 goto err_ret;
1077
Alexander Aring42c71482015-09-21 11:24:31 +02001078 ret = regmap_write(devrec->regmap_short, REG_TXSTBL, 0x95);
Varka Bhadram3dac9a72014-06-16 09:12:31 +05301079 if (ret)
1080 goto err_ret;
1081
Alexander Aring42c71482015-09-21 11:24:31 +02001082 ret = regmap_write(devrec->regmap_long, REG_RFCON0, 0x03);
Varka Bhadram3dac9a72014-06-16 09:12:31 +05301083 if (ret)
1084 goto err_ret;
1085
Alexander Aring42c71482015-09-21 11:24:31 +02001086 ret = regmap_write(devrec->regmap_long, REG_RFCON1, 0x01);
Varka Bhadram3dac9a72014-06-16 09:12:31 +05301087 if (ret)
1088 goto err_ret;
1089
Alexander Aring42c71482015-09-21 11:24:31 +02001090 ret = regmap_write(devrec->regmap_long, REG_RFCON2, 0x80);
Varka Bhadram3dac9a72014-06-16 09:12:31 +05301091 if (ret)
1092 goto err_ret;
1093
Alexander Aring42c71482015-09-21 11:24:31 +02001094 ret = regmap_write(devrec->regmap_long, REG_RFCON6, 0x90);
Varka Bhadram3dac9a72014-06-16 09:12:31 +05301095 if (ret)
1096 goto err_ret;
1097
Alexander Aring42c71482015-09-21 11:24:31 +02001098 ret = regmap_write(devrec->regmap_long, REG_RFCON7, 0x80);
Varka Bhadram3dac9a72014-06-16 09:12:31 +05301099 if (ret)
1100 goto err_ret;
1101
Alexander Aring42c71482015-09-21 11:24:31 +02001102 ret = regmap_write(devrec->regmap_long, REG_RFCON8, 0x10);
Varka Bhadram3dac9a72014-06-16 09:12:31 +05301103 if (ret)
1104 goto err_ret;
1105
Alexander Aring42c71482015-09-21 11:24:31 +02001106 ret = regmap_write(devrec->regmap_long, REG_SLPCON1, 0x21);
Varka Bhadram3dac9a72014-06-16 09:12:31 +05301107 if (ret)
1108 goto err_ret;
1109
Alexander Aring42c71482015-09-21 11:24:31 +02001110 ret = regmap_write(devrec->regmap_short, REG_BBREG2, 0x80);
Varka Bhadram3dac9a72014-06-16 09:12:31 +05301111 if (ret)
1112 goto err_ret;
1113
Alexander Aring42c71482015-09-21 11:24:31 +02001114 ret = regmap_write(devrec->regmap_short, REG_CCAEDTH, 0x60);
Varka Bhadram3dac9a72014-06-16 09:12:31 +05301115 if (ret)
1116 goto err_ret;
1117
Alexander Aring42c71482015-09-21 11:24:31 +02001118 ret = regmap_write(devrec->regmap_short, REG_BBREG6, 0x40);
Varka Bhadram3dac9a72014-06-16 09:12:31 +05301119 if (ret)
1120 goto err_ret;
1121
Alexander Aring42c71482015-09-21 11:24:31 +02001122 ret = regmap_write(devrec->regmap_short, REG_RFCTL, 0x04);
Varka Bhadram3dac9a72014-06-16 09:12:31 +05301123 if (ret)
1124 goto err_ret;
1125
Alexander Aring42c71482015-09-21 11:24:31 +02001126 ret = regmap_write(devrec->regmap_short, REG_RFCTL, 0x0);
Varka Bhadram3dac9a72014-06-16 09:12:31 +05301127 if (ret)
1128 goto err_ret;
1129
1130 udelay(192);
1131
1132 /* Set RX Mode. RXMCR<1:0>: 0x0 normal, 0x1 promisc, 0x2 error */
Alexander Aring42c71482015-09-21 11:24:31 +02001133 ret = regmap_update_bits(devrec->regmap_short, REG_RXMCR, 0x03, 0x00);
Varka Bhadram3dac9a72014-06-16 09:12:31 +05301134 if (ret)
1135 goto err_ret;
1136
Simon Vincentdb9e0ee2014-10-06 10:39:45 +01001137 if (spi_get_device_id(devrec->spi)->driver_data == MRF24J40MC) {
1138 /* Enable external amplifier.
1139 * From MRF24J40MC datasheet section 1.3: Operation.
1140 */
Alexander Aring42c71482015-09-21 11:24:31 +02001141 regmap_update_bits(devrec->regmap_long, REG_TESTMODE, 0x07,
1142 0x07);
Simon Vincentdb9e0ee2014-10-06 10:39:45 +01001143
Alexander Aring42c71482015-09-21 11:24:31 +02001144 /* Set GPIO3 as output. */
1145 regmap_update_bits(devrec->regmap_short, REG_TRISGPIO, 0x08,
1146 0x08);
Simon Vincentdb9e0ee2014-10-06 10:39:45 +01001147
Alexander Aring42c71482015-09-21 11:24:31 +02001148 /* Set GPIO3 HIGH to enable U5 voltage regulator */
1149 regmap_update_bits(devrec->regmap_short, REG_GPIO, 0x08, 0x08);
Simon Vincentdb9e0ee2014-10-06 10:39:45 +01001150
1151 /* Reduce TX pwr to meet FCC requirements.
1152 * From MRF24J40MC datasheet section 3.1.1
1153 */
Alexander Aring42c71482015-09-21 11:24:31 +02001154 regmap_write(devrec->regmap_long, REG_RFCON3, 0x28);
Simon Vincentdb9e0ee2014-10-06 10:39:45 +01001155 }
1156
Alexander Aringafaf7fde2015-09-21 11:24:42 +02001157 irq_type = irq_get_trigger_type(devrec->spi->irq);
1158 if (irq_type == IRQ_TYPE_EDGE_RISING ||
1159 irq_type == IRQ_TYPE_EDGE_FALLING)
1160 dev_warn(&devrec->spi->dev,
1161 "Using edge triggered irq's are not recommended, because it can cause races and result in a non-functional driver!\n");
1162 switch (irq_type) {
1163 case IRQ_TYPE_EDGE_RISING:
1164 case IRQ_TYPE_LEVEL_HIGH:
1165 /* set interrupt polarity to rising */
1166 ret = regmap_update_bits(devrec->regmap_long, REG_SLPCON0,
Alexander Aring7d840542015-09-21 11:24:43 +02001167 BIT_INTEDGE, BIT_INTEDGE);
Alexander Aringafaf7fde2015-09-21 11:24:42 +02001168 if (ret)
1169 goto err_ret;
1170 break;
1171 default:
1172 /* default is falling edge */
1173 break;
1174 }
1175
Varka Bhadram3dac9a72014-06-16 09:12:31 +05301176 return 0;
1177
1178err_ret:
1179 return ret;
1180}
1181
Alexander Aring6844a0e2015-09-21 11:24:34 +02001182static void
1183mrf24j40_setup_tx_spi_messages(struct mrf24j40 *devrec)
1184{
1185 spi_message_init(&devrec->tx_msg);
1186 devrec->tx_msg.context = devrec;
1187 devrec->tx_msg.complete = write_tx_buf_complete;
1188 devrec->tx_hdr_trx.len = 2;
1189 devrec->tx_hdr_trx.tx_buf = devrec->tx_hdr_buf;
1190 spi_message_add_tail(&devrec->tx_hdr_trx, &devrec->tx_msg);
1191 devrec->tx_len_trx.len = 2;
1192 devrec->tx_len_trx.tx_buf = devrec->tx_len_buf;
1193 spi_message_add_tail(&devrec->tx_len_trx, &devrec->tx_msg);
1194 spi_message_add_tail(&devrec->tx_buf_trx, &devrec->tx_msg);
1195
1196 spi_message_init(&devrec->tx_post_msg);
1197 devrec->tx_post_msg.context = devrec;
1198 devrec->tx_post_trx.len = 2;
1199 devrec->tx_post_trx.tx_buf = devrec->tx_post_buf;
1200 spi_message_add_tail(&devrec->tx_post_trx, &devrec->tx_post_msg);
1201}
1202
Alexander Aringc91a3012015-09-21 11:24:35 +02001203static void
1204mrf24j40_setup_rx_spi_messages(struct mrf24j40 *devrec)
1205{
1206 spi_message_init(&devrec->rx_msg);
1207 devrec->rx_msg.context = devrec;
1208 devrec->rx_trx.len = 2;
1209 devrec->rx_trx.tx_buf = devrec->rx_buf;
1210 devrec->rx_trx.rx_buf = devrec->rx_buf;
1211 spi_message_add_tail(&devrec->rx_trx, &devrec->rx_msg);
1212
1213 spi_message_init(&devrec->rx_buf_msg);
1214 devrec->rx_buf_msg.context = devrec;
1215 devrec->rx_buf_msg.complete = mrf24j40_handle_rx_read_buf_complete;
1216 devrec->rx_addr_trx.len = 2;
1217 devrec->rx_addr_trx.tx_buf = devrec->rx_addr_buf;
1218 spi_message_add_tail(&devrec->rx_addr_trx, &devrec->rx_buf_msg);
1219 devrec->rx_fifo_buf_trx.rx_buf = devrec->rx_fifo_buf;
1220 spi_message_add_tail(&devrec->rx_fifo_buf_trx, &devrec->rx_buf_msg);
1221 devrec->rx_lqi_trx.len = 2;
1222 devrec->rx_lqi_trx.rx_buf = devrec->rx_lqi_buf;
1223 spi_message_add_tail(&devrec->rx_lqi_trx, &devrec->rx_buf_msg);
1224}
1225
Alexander Aring37441612015-09-21 11:24:36 +02001226static void
1227mrf24j40_setup_irq_spi_messages(struct mrf24j40 *devrec)
1228{
1229 spi_message_init(&devrec->irq_msg);
1230 devrec->irq_msg.context = devrec;
1231 devrec->irq_msg.complete = mrf24j40_intstat_complete;
1232 devrec->irq_trx.len = 2;
1233 devrec->irq_trx.tx_buf = devrec->irq_buf;
1234 devrec->irq_trx.rx_buf = devrec->irq_buf;
1235 spi_message_add_tail(&devrec->irq_trx, &devrec->irq_msg);
1236}
1237
Alexander Aring766928f2015-09-21 11:24:27 +02001238static void mrf24j40_phy_setup(struct mrf24j40 *devrec)
1239{
Alexander Aringd344c912015-09-21 11:24:28 +02001240 ieee802154_random_extended_addr(&devrec->hw->phy->perm_extended_addr);
Alexander Aring766928f2015-09-21 11:24:27 +02001241 devrec->hw->phy->current_channel = 11;
Alexander Aring2323cf32015-09-21 11:24:37 +02001242
1243 /* mrf24j40 supports max_minbe 0 - 3 */
1244 devrec->hw->phy->supported.max_minbe = 3;
1245 /* datasheet doesn't say anything about max_be, but we have min_be
1246 * So we assume the max_be default.
1247 */
1248 devrec->hw->phy->supported.min_maxbe = 5;
1249 devrec->hw->phy->supported.max_maxbe = 5;
Alexander Aringf1d78122015-09-21 11:24:38 +02001250
Alexander Aringeb24d062015-09-24 19:40:33 +02001251 devrec->hw->phy->cca.mode = NL802154_CCA_CARRIER;
Alexander Aringf1d78122015-09-21 11:24:38 +02001252 devrec->hw->phy->supported.cca_modes = BIT(NL802154_CCA_ENERGY) |
1253 BIT(NL802154_CCA_CARRIER) |
1254 BIT(NL802154_CCA_ENERGY_CARRIER);
1255 devrec->hw->phy->supported.cca_opts = BIT(NL802154_CCA_OPT_ENERGY_CARRIER_AND);
Alexander Aringe33a0f92015-09-21 11:24:39 +02001256
1257 devrec->hw->phy->cca_ed_level = -6900;
1258 devrec->hw->phy->supported.cca_ed_levels = mrf24j40_ed_levels;
1259 devrec->hw->phy->supported.cca_ed_levels_size = ARRAY_SIZE(mrf24j40_ed_levels);
Alexander Aring00250f72015-09-21 11:24:40 +02001260
1261 switch (spi_get_device_id(devrec->spi)->driver_data) {
1262 case MRF24J40:
1263 case MRF24J40MA:
1264 devrec->hw->phy->supported.tx_powers = mrf24j40ma_powers;
1265 devrec->hw->phy->supported.tx_powers_size = ARRAY_SIZE(mrf24j40ma_powers);
1266 devrec->hw->phy->flags |= WPAN_PHY_FLAG_TXPOWER;
1267 break;
1268 default:
1269 break;
1270 }
Alexander Aring766928f2015-09-21 11:24:27 +02001271}
1272
Bill Pembertonbb1f4602012-12-03 09:24:12 -05001273static int mrf24j40_probe(struct spi_device *spi)
Alan Ott3731a332012-09-02 15:44:13 +00001274{
Alexander Aringafaf7fde2015-09-21 11:24:42 +02001275 int ret = -ENOMEM, irq_type;
Alexander Aringb2cfdf32015-09-21 11:24:23 +02001276 struct ieee802154_hw *hw;
Alan Ott3731a332012-09-02 15:44:13 +00001277 struct mrf24j40 *devrec;
1278
Varka Bhadramca079ad2014-09-24 12:21:32 +02001279 dev_info(&spi->dev, "probe(). IRQ: %d\n", spi->irq);
Alan Ott3731a332012-09-02 15:44:13 +00001280
Alexander Aringb2cfdf32015-09-21 11:24:23 +02001281 /* Register with the 802154 subsystem */
1282
1283 hw = ieee802154_alloc_hw(sizeof(*devrec), &mrf24j40_ops);
1284 if (!hw)
Varka Bhadram0aaf43f2014-06-11 10:04:44 +05301285 goto err_ret;
Alexander Aringb2cfdf32015-09-21 11:24:23 +02001286
1287 devrec = hw->priv;
1288 devrec->spi = spi;
1289 spi_set_drvdata(spi, devrec);
1290 devrec->hw = hw;
1291 devrec->hw->parent = &spi->dev;
1292 devrec->hw->phy->supported.channels[0] = CHANNEL_MASK;
Alexander Aring2323cf32015-09-21 11:24:37 +02001293 devrec->hw->flags = IEEE802154_HW_TX_OMIT_CKSUM | IEEE802154_HW_AFILT |
Alexander Aring8ba40412015-09-21 11:24:41 +02001294 IEEE802154_HW_CSMA_PARAMS |
1295 IEEE802154_HW_PROMISCUOUS;
Alexander Aringb2cfdf32015-09-21 11:24:23 +02001296
Alexander Aringe33a0f92015-09-21 11:24:39 +02001297 devrec->hw->phy->flags = WPAN_PHY_FLAG_CCA_MODE |
1298 WPAN_PHY_FLAG_CCA_ED_LEVEL;
Alexander Aringf1d78122015-09-21 11:24:38 +02001299
Alexander Aring6844a0e2015-09-21 11:24:34 +02001300 mrf24j40_setup_tx_spi_messages(devrec);
Alexander Aringc91a3012015-09-21 11:24:35 +02001301 mrf24j40_setup_rx_spi_messages(devrec);
Alexander Aring37441612015-09-21 11:24:36 +02001302 mrf24j40_setup_irq_spi_messages(devrec);
Alexander Aring6844a0e2015-09-21 11:24:34 +02001303
Alexander Aringb0156792015-09-21 11:24:30 +02001304 devrec->regmap_short = devm_regmap_init_spi(spi,
1305 &mrf24j40_short_regmap);
1306 if (IS_ERR(devrec->regmap_short)) {
1307 ret = PTR_ERR(devrec->regmap_short);
1308 dev_err(&spi->dev, "Failed to allocate short register map: %d\n",
1309 ret);
1310 goto err_register_device;
1311 }
1312
1313 devrec->regmap_long = devm_regmap_init(&spi->dev,
1314 &mrf24j40_long_regmap_bus,
1315 spi, &mrf24j40_long_regmap);
1316 if (IS_ERR(devrec->regmap_long)) {
1317 ret = PTR_ERR(devrec->regmap_long);
1318 dev_err(&spi->dev, "Failed to allocate long register map: %d\n",
1319 ret);
1320 goto err_register_device;
1321 }
1322
Alexander Aring78aedb62015-09-21 11:24:25 +02001323 if (spi->max_speed_hz > MAX_SPI_SPEED_HZ) {
1324 dev_warn(&spi->dev, "spi clock above possible maximum: %d",
1325 MAX_SPI_SPEED_HZ);
1326 return -EINVAL;
1327 }
Alan Ott3731a332012-09-02 15:44:13 +00001328
Varka Bhadram3dac9a72014-06-16 09:12:31 +05301329 ret = mrf24j40_hw_init(devrec);
Alan Ott3731a332012-09-02 15:44:13 +00001330 if (ret)
Alexander Aringa339e182015-09-21 11:24:24 +02001331 goto err_register_device;
Alan Ott3731a332012-09-02 15:44:13 +00001332
Alexander Aring766928f2015-09-21 11:24:27 +02001333 mrf24j40_phy_setup(devrec);
1334
Alexander Aringafaf7fde2015-09-21 11:24:42 +02001335 /* request IRQF_TRIGGER_LOW as fallback default */
1336 irq_type = irq_get_trigger_type(spi->irq);
1337 if (!irq_type)
1338 irq_type = IRQF_TRIGGER_LOW;
1339
Alexander Aring37441612015-09-21 11:24:36 +02001340 ret = devm_request_irq(&spi->dev, spi->irq, mrf24j40_isr,
Alexander Aringafaf7fde2015-09-21 11:24:42 +02001341 irq_type, dev_name(&spi->dev), devrec);
Alan Ott3731a332012-09-02 15:44:13 +00001342 if (ret) {
1343 dev_err(printdev(devrec), "Unable to get IRQ");
Alexander Aringa339e182015-09-21 11:24:24 +02001344 goto err_register_device;
Alan Ott3731a332012-09-02 15:44:13 +00001345 }
1346
Alexander Aringa339e182015-09-21 11:24:24 +02001347 dev_dbg(printdev(devrec), "registered mrf24j40\n");
1348 ret = ieee802154_register_hw(devrec->hw);
1349 if (ret)
1350 goto err_register_device;
1351
Alan Ott3731a332012-09-02 15:44:13 +00001352 return 0;
1353
Alan Ott3731a332012-09-02 15:44:13 +00001354err_register_device:
Alexander Aring5a504392014-10-25 17:16:34 +02001355 ieee802154_free_hw(devrec->hw);
Varka Bhadram0aaf43f2014-06-11 10:04:44 +05301356err_ret:
Alan Ott3731a332012-09-02 15:44:13 +00001357 return ret;
1358}
1359
Bill Pembertonbb1f4602012-12-03 09:24:12 -05001360static int mrf24j40_remove(struct spi_device *spi)
Alan Ott3731a332012-09-02 15:44:13 +00001361{
Jingoo Han4fa0a0e2013-04-05 20:34:18 +00001362 struct mrf24j40 *devrec = spi_get_drvdata(spi);
Alan Ott3731a332012-09-02 15:44:13 +00001363
1364 dev_dbg(printdev(devrec), "remove\n");
1365
Alexander Aring5a504392014-10-25 17:16:34 +02001366 ieee802154_unregister_hw(devrec->hw);
1367 ieee802154_free_hw(devrec->hw);
Alan Ott3731a332012-09-02 15:44:13 +00001368 /* TODO: Will ieee802154_free_device() wait until ->xmit() is
1369 * complete? */
1370
Alan Ott3731a332012-09-02 15:44:13 +00001371 return 0;
1372}
1373
Alexander Aring2e6fd642015-09-21 11:24:26 +02001374static const struct of_device_id mrf24j40_of_match[] = {
1375 { .compatible = "microchip,mrf24j40", .data = (void *)MRF24J40 },
1376 { .compatible = "microchip,mrf24j40ma", .data = (void *)MRF24J40MA },
1377 { .compatible = "microchip,mrf24j40mc", .data = (void *)MRF24J40MC },
1378 { },
1379};
1380MODULE_DEVICE_TABLE(of, mrf24j40_of_match);
1381
Alan Ott3731a332012-09-02 15:44:13 +00001382static const struct spi_device_id mrf24j40_ids[] = {
Simon Vincentdb9e0ee2014-10-06 10:39:45 +01001383 { "mrf24j40", MRF24J40 },
1384 { "mrf24j40ma", MRF24J40MA },
1385 { "mrf24j40mc", MRF24J40MC },
Alan Ott3731a332012-09-02 15:44:13 +00001386 { },
1387};
1388MODULE_DEVICE_TABLE(spi, mrf24j40_ids);
1389
1390static struct spi_driver mrf24j40_driver = {
1391 .driver = {
Alexander Aring2e6fd642015-09-21 11:24:26 +02001392 .of_match_table = of_match_ptr(mrf24j40_of_match),
Alan Ott3731a332012-09-02 15:44:13 +00001393 .name = "mrf24j40",
Alan Ott3731a332012-09-02 15:44:13 +00001394 },
1395 .id_table = mrf24j40_ids,
1396 .probe = mrf24j40_probe,
Bill Pembertonbb1f4602012-12-03 09:24:12 -05001397 .remove = mrf24j40_remove,
Alan Ott3731a332012-09-02 15:44:13 +00001398};
1399
Wei Yongjun3d4a1312013-04-08 20:34:44 +00001400module_spi_driver(mrf24j40_driver);
Alan Ott3731a332012-09-02 15:44:13 +00001401
1402MODULE_LICENSE("GPL");
1403MODULE_AUTHOR("Alan Ott");
1404MODULE_DESCRIPTION("MRF24J40 SPI 802.15.4 Controller Driver");