blob: d9489d5c4f08d96c942676ee00dddc93d62f3208 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DSS"
24
25#include <linux/kernel.h>
26#include <linux/io.h>
27#include <linux/err.h>
28#include <linux/delay.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020029#include <linux/seq_file.h>
30#include <linux/clk.h>
31
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030032#include <video/omapdss.h>
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +000033#include <plat/clock.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020034#include "dss.h"
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +020035#include "dss_features.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020036
Tomi Valkeinen559d6702009-11-03 11:23:50 +020037#define DSS_SZ_REGS SZ_512
38
39struct dss_reg {
40 u16 idx;
41};
42
43#define DSS_REG(idx) ((const struct dss_reg) { idx })
44
45#define DSS_REVISION DSS_REG(0x0000)
46#define DSS_SYSCONFIG DSS_REG(0x0010)
47#define DSS_SYSSTATUS DSS_REG(0x0014)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020048#define DSS_CONTROL DSS_REG(0x0040)
49#define DSS_SDI_CONTROL DSS_REG(0x0044)
50#define DSS_PLL_CONTROL DSS_REG(0x0048)
51#define DSS_SDI_STATUS DSS_REG(0x005C)
52
53#define REG_GET(idx, start, end) \
54 FLD_GET(dss_read_reg(idx), start, end)
55
56#define REG_FLD_MOD(idx, val, start, end) \
57 dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
58
59static struct {
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +000060 struct platform_device *pdev;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020061 void __iomem *base;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +000062 int ctx_id;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020063
64 struct clk *dpll4_m4_ck;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +000065 struct clk *dss_ick;
Archit Tanejac7642f62011-01-31 16:27:45 +000066 struct clk *dss_fck;
67 struct clk *dss_sys_clk;
68 struct clk *dss_tv_fck;
69 struct clk *dss_video_fck;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +000070 unsigned num_clks_enabled;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020071
72 unsigned long cache_req_pck;
73 unsigned long cache_prate;
74 struct dss_clock_info cache_dss_cinfo;
75 struct dispc_clock_info cache_dispc_cinfo;
76
Archit Taneja5a8b5722011-05-12 17:26:29 +053077 enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
Archit Taneja89a35e52011-04-12 13:52:23 +053078 enum omap_dss_clk_source dispc_clk_source;
79 enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +020080
Tomi Valkeinen559d6702009-11-03 11:23:50 +020081 u32 ctx[DSS_SZ_REGS / sizeof(u32)];
82} dss;
83
Taneja, Archit235e7db2011-03-14 23:28:21 -050084static const char * const dss_generic_clk_source_names[] = {
Archit Taneja89a35e52011-04-12 13:52:23 +053085 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
86 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
87 [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
Archit Taneja067a57e2011-03-02 11:57:25 +053088};
89
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +000090static void dss_clk_enable_all_no_ctx(void);
91static void dss_clk_disable_all_no_ctx(void);
92static void dss_clk_enable_no_ctx(enum dss_clock clks);
93static void dss_clk_disable_no_ctx(enum dss_clock clks);
94
Tomi Valkeinen559d6702009-11-03 11:23:50 +020095static int _omap_dss_wait_reset(void);
96
97static inline void dss_write_reg(const struct dss_reg idx, u32 val)
98{
99 __raw_writel(val, dss.base + idx.idx);
100}
101
102static inline u32 dss_read_reg(const struct dss_reg idx)
103{
104 return __raw_readl(dss.base + idx.idx);
105}
106
107#define SR(reg) \
108 dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
109#define RR(reg) \
110 dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
111
112void dss_save_context(void)
113{
114 if (cpu_is_omap24xx())
115 return;
116
117 SR(SYSCONFIG);
118 SR(CONTROL);
119
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200120 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
121 OMAP_DISPLAY_TYPE_SDI) {
122 SR(SDI_CONTROL);
123 SR(PLL_CONTROL);
124 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200125}
126
127void dss_restore_context(void)
128{
129 if (_omap_dss_wait_reset())
130 DSSERR("DSS not coming out of reset after sleep\n");
131
132 RR(SYSCONFIG);
133 RR(CONTROL);
134
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200135 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
136 OMAP_DISPLAY_TYPE_SDI) {
137 RR(SDI_CONTROL);
138 RR(PLL_CONTROL);
139 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200140}
141
142#undef SR
143#undef RR
144
145void dss_sdi_init(u8 datapairs)
146{
147 u32 l;
148
149 BUG_ON(datapairs > 3 || datapairs < 1);
150
151 l = dss_read_reg(DSS_SDI_CONTROL);
152 l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
153 l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
154 l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
155 dss_write_reg(DSS_SDI_CONTROL, l);
156
157 l = dss_read_reg(DSS_PLL_CONTROL);
158 l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
159 l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
160 l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
161 dss_write_reg(DSS_PLL_CONTROL, l);
162}
163
164int dss_sdi_enable(void)
165{
166 unsigned long timeout;
167
168 dispc_pck_free_enable(1);
169
170 /* Reset SDI PLL */
171 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
172 udelay(1); /* wait 2x PCLK */
173
174 /* Lock SDI PLL */
175 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
176
177 /* Waiting for PLL lock request to complete */
178 timeout = jiffies + msecs_to_jiffies(500);
179 while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
180 if (time_after_eq(jiffies, timeout)) {
181 DSSERR("PLL lock request timed out\n");
182 goto err1;
183 }
184 }
185
186 /* Clearing PLL_GO bit */
187 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
188
189 /* Waiting for PLL to lock */
190 timeout = jiffies + msecs_to_jiffies(500);
191 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
192 if (time_after_eq(jiffies, timeout)) {
193 DSSERR("PLL lock timed out\n");
194 goto err1;
195 }
196 }
197
198 dispc_lcd_enable_signal(1);
199
200 /* Waiting for SDI reset to complete */
201 timeout = jiffies + msecs_to_jiffies(500);
202 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
203 if (time_after_eq(jiffies, timeout)) {
204 DSSERR("SDI reset timed out\n");
205 goto err2;
206 }
207 }
208
209 return 0;
210
211 err2:
212 dispc_lcd_enable_signal(0);
213 err1:
214 /* Reset SDI PLL */
215 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
216
217 dispc_pck_free_enable(0);
218
219 return -ETIMEDOUT;
220}
221
222void dss_sdi_disable(void)
223{
224 dispc_lcd_enable_signal(0);
225
226 dispc_pck_free_enable(0);
227
228 /* Reset SDI PLL */
229 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
230}
231
Archit Taneja89a35e52011-04-12 13:52:23 +0530232const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
Archit Taneja067a57e2011-03-02 11:57:25 +0530233{
Taneja, Archit235e7db2011-03-14 23:28:21 -0500234 return dss_generic_clk_source_names[clk_src];
Archit Taneja067a57e2011-03-02 11:57:25 +0530235}
236
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200237void dss_dump_clocks(struct seq_file *s)
238{
239 unsigned long dpll4_ck_rate;
240 unsigned long dpll4_m4_ck_rate;
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500241 const char *fclk_name, *fclk_real_name;
242 unsigned long fclk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200243
Archit Taneja6af9cd12011-01-31 16:27:44 +0000244 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200245
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200246 seq_printf(s, "- DSS -\n");
247
Archit Taneja89a35e52011-04-12 13:52:23 +0530248 fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
249 fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500250 fclk_rate = dss_clk_get_rate(DSS_CLK_FCK);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200251
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500252 if (dss.dpll4_m4_ck) {
253 dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
254 dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
255
256 seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
257
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500258 if (cpu_is_omap3630() || cpu_is_omap44xx())
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500259 seq_printf(s, "%s (%s) = %lu / %lu = %lu\n",
260 fclk_name, fclk_real_name,
261 dpll4_ck_rate,
262 dpll4_ck_rate / dpll4_m4_ck_rate,
263 fclk_rate);
264 else
265 seq_printf(s, "%s (%s) = %lu / %lu * 2 = %lu\n",
266 fclk_name, fclk_real_name,
267 dpll4_ck_rate,
268 dpll4_ck_rate / dpll4_m4_ck_rate,
269 fclk_rate);
270 } else {
271 seq_printf(s, "%s (%s) = %lu\n",
272 fclk_name, fclk_real_name,
273 fclk_rate);
274 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200275
Archit Taneja6af9cd12011-01-31 16:27:44 +0000276 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200277}
278
279void dss_dump_regs(struct seq_file *s)
280{
281#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
282
Archit Taneja6af9cd12011-01-31 16:27:44 +0000283 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200284
285 DUMPREG(DSS_REVISION);
286 DUMPREG(DSS_SYSCONFIG);
287 DUMPREG(DSS_SYSSTATUS);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200288 DUMPREG(DSS_CONTROL);
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200289
290 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
291 OMAP_DISPLAY_TYPE_SDI) {
292 DUMPREG(DSS_SDI_CONTROL);
293 DUMPREG(DSS_PLL_CONTROL);
294 DUMPREG(DSS_SDI_STATUS);
295 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200296
Archit Taneja6af9cd12011-01-31 16:27:44 +0000297 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200298#undef DUMPREG
299}
300
Archit Taneja89a35e52011-04-12 13:52:23 +0530301void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200302{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530303 struct platform_device *dsidev;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200304 int b;
Taneja, Architea751592011-03-08 05:50:35 -0600305 u8 start, end;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200306
Taneja, Archit66534e82011-03-08 05:50:34 -0600307 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530308 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600309 b = 0;
310 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530311 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Taneja, Archit66534e82011-03-08 05:50:34 -0600312 b = 1;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530313 dsidev = dsi_get_dsidev_from_id(0);
314 dsi_wait_pll_hsdiv_dispc_active(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -0600315 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530316 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
317 b = 2;
318 dsidev = dsi_get_dsidev_from_id(1);
319 dsi_wait_pll_hsdiv_dispc_active(dsidev);
320 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600321 default:
322 BUG();
323 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300324
Taneja, Architea751592011-03-08 05:50:35 -0600325 dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
326
327 REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200328
329 dss.dispc_clk_source = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200330}
331
Archit Taneja5a8b5722011-05-12 17:26:29 +0530332void dss_select_dsi_clk_source(int dsi_module,
333 enum omap_dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200334{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530335 struct platform_device *dsidev;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200336 int b;
337
Taneja, Archit66534e82011-03-08 05:50:34 -0600338 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530339 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600340 b = 0;
341 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530342 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530343 BUG_ON(dsi_module != 0);
Taneja, Archit66534e82011-03-08 05:50:34 -0600344 b = 1;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530345 dsidev = dsi_get_dsidev_from_id(0);
346 dsi_wait_pll_hsdiv_dsi_active(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -0600347 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530348 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
349 BUG_ON(dsi_module != 1);
350 b = 1;
351 dsidev = dsi_get_dsidev_from_id(1);
352 dsi_wait_pll_hsdiv_dsi_active(dsidev);
353 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600354 default:
355 BUG();
356 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300357
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200358 REG_FLD_MOD(DSS_CONTROL, b, 1, 1); /* DSI_CLK_SWITCH */
359
Archit Taneja5a8b5722011-05-12 17:26:29 +0530360 dss.dsi_clk_source[dsi_module] = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200361}
362
Taneja, Architea751592011-03-08 05:50:35 -0600363void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530364 enum omap_dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600365{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530366 struct platform_device *dsidev;
Taneja, Architea751592011-03-08 05:50:35 -0600367 int b, ix, pos;
368
369 if (!dss_has_feature(FEAT_LCD_CLK_SRC))
370 return;
371
372 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530373 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Architea751592011-03-08 05:50:35 -0600374 b = 0;
375 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530376 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Taneja, Architea751592011-03-08 05:50:35 -0600377 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
378 b = 1;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530379 dsidev = dsi_get_dsidev_from_id(0);
380 dsi_wait_pll_hsdiv_dispc_active(dsidev);
Taneja, Architea751592011-03-08 05:50:35 -0600381 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530382 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
383 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2);
384 b = 1;
385 dsidev = dsi_get_dsidev_from_id(1);
386 dsi_wait_pll_hsdiv_dispc_active(dsidev);
387 break;
Taneja, Architea751592011-03-08 05:50:35 -0600388 default:
389 BUG();
390 }
391
392 pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 12;
393 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
394
395 ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
396 dss.lcd_clk_source[ix] = clk_src;
397}
398
Archit Taneja89a35e52011-04-12 13:52:23 +0530399enum omap_dss_clk_source dss_get_dispc_clk_source(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200400{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200401 return dss.dispc_clk_source;
402}
403
Archit Taneja5a8b5722011-05-12 17:26:29 +0530404enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200405{
Archit Taneja5a8b5722011-05-12 17:26:29 +0530406 return dss.dsi_clk_source[dsi_module];
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200407}
408
Archit Taneja89a35e52011-04-12 13:52:23 +0530409enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
Taneja, Architea751592011-03-08 05:50:35 -0600410{
Archit Taneja89976f22011-03-31 13:23:35 +0530411 if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
412 int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
413 return dss.lcd_clk_source[ix];
414 } else {
415 /* LCD_CLK source is the same as DISPC_FCLK source for
416 * OMAP2 and OMAP3 */
417 return dss.dispc_clk_source;
418 }
Taneja, Architea751592011-03-08 05:50:35 -0600419}
420
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200421/* calculate clock rates using dividers in cinfo */
422int dss_calc_clock_rates(struct dss_clock_info *cinfo)
423{
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500424 if (dss.dpll4_m4_ck) {
425 unsigned long prate;
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500426 u16 fck_div_max = 16;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200427
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500428 if (cpu_is_omap3630() || cpu_is_omap44xx())
429 fck_div_max = 32;
430
431 if (cinfo->fck_div > fck_div_max || cinfo->fck_div == 0)
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500432 return -EINVAL;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200433
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500434 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200435
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500436 cinfo->fck = prate / cinfo->fck_div;
437 } else {
438 if (cinfo->fck_div != 0)
439 return -EINVAL;
440 cinfo->fck = dss_clk_get_rate(DSS_CLK_FCK);
441 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200442
443 return 0;
444}
445
446int dss_set_clock_div(struct dss_clock_info *cinfo)
447{
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500448 if (dss.dpll4_m4_ck) {
449 unsigned long prate;
450 int r;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200451
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200452 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
453 DSSDBG("dpll4_m4 = %ld\n", prate);
454
455 r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
456 if (r)
457 return r;
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500458 } else {
459 if (cinfo->fck_div != 0)
460 return -EINVAL;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200461 }
462
463 DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
464
465 return 0;
466}
467
468int dss_get_clock_div(struct dss_clock_info *cinfo)
469{
Archit Taneja6af9cd12011-01-31 16:27:44 +0000470 cinfo->fck = dss_clk_get_rate(DSS_CLK_FCK);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200471
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500472 if (dss.dpll4_m4_ck) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200473 unsigned long prate;
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500474
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200475 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500476
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500477 if (cpu_is_omap3630() || cpu_is_omap44xx())
Kishore Yac01bb72010-04-25 16:27:19 +0530478 cinfo->fck_div = prate / (cinfo->fck);
479 else
480 cinfo->fck_div = prate / (cinfo->fck / 2);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200481 } else {
482 cinfo->fck_div = 0;
483 }
484
485 return 0;
486}
487
488unsigned long dss_get_dpll4_rate(void)
489{
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500490 if (dss.dpll4_m4_ck)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200491 return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
492 else
493 return 0;
494}
495
496int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
497 struct dss_clock_info *dss_cinfo,
498 struct dispc_clock_info *dispc_cinfo)
499{
500 unsigned long prate;
501 struct dss_clock_info best_dss;
502 struct dispc_clock_info best_dispc;
503
Archit Taneja819d8072011-03-01 11:54:00 +0530504 unsigned long fck, max_dss_fck;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200505
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500506 u16 fck_div, fck_div_max = 16;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200507
508 int match = 0;
509 int min_fck_per_pck;
510
511 prate = dss_get_dpll4_rate();
512
Taneja, Archit31ef8232011-03-14 23:28:22 -0500513 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +0530514
Archit Taneja6af9cd12011-01-31 16:27:44 +0000515 fck = dss_clk_get_rate(DSS_CLK_FCK);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200516 if (req_pck == dss.cache_req_pck &&
517 ((cpu_is_omap34xx() && prate == dss.cache_prate) ||
518 dss.cache_dss_cinfo.fck == fck)) {
519 DSSDBG("dispc clock info found from cache.\n");
520 *dss_cinfo = dss.cache_dss_cinfo;
521 *dispc_cinfo = dss.cache_dispc_cinfo;
522 return 0;
523 }
524
525 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
526
527 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +0530528 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200529 DSSERR("Requested pixel clock not possible with the current "
530 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
531 "the constraint off.\n");
532 min_fck_per_pck = 0;
533 }
534
535retry:
536 memset(&best_dss, 0, sizeof(best_dss));
537 memset(&best_dispc, 0, sizeof(best_dispc));
538
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500539 if (dss.dpll4_m4_ck == NULL) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200540 struct dispc_clock_info cur_dispc;
541 /* XXX can we change the clock on omap2? */
Archit Taneja6af9cd12011-01-31 16:27:44 +0000542 fck = dss_clk_get_rate(DSS_CLK_FCK);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200543 fck_div = 1;
544
545 dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
546 match = 1;
547
548 best_dss.fck = fck;
549 best_dss.fck_div = fck_div;
550
551 best_dispc = cur_dispc;
552
553 goto found;
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500554 } else {
555 if (cpu_is_omap3630() || cpu_is_omap44xx())
556 fck_div_max = 32;
557
558 for (fck_div = fck_div_max; fck_div > 0; --fck_div) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200559 struct dispc_clock_info cur_dispc;
560
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500561 if (fck_div_max == 32)
Kishore Yac01bb72010-04-25 16:27:19 +0530562 fck = prate / fck_div;
563 else
564 fck = prate / fck_div * 2;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200565
Archit Taneja819d8072011-03-01 11:54:00 +0530566 if (fck > max_dss_fck)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200567 continue;
568
569 if (min_fck_per_pck &&
570 fck < req_pck * min_fck_per_pck)
571 continue;
572
573 match = 1;
574
575 dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
576
577 if (abs(cur_dispc.pck - req_pck) <
578 abs(best_dispc.pck - req_pck)) {
579
580 best_dss.fck = fck;
581 best_dss.fck_div = fck_div;
582
583 best_dispc = cur_dispc;
584
585 if (cur_dispc.pck == req_pck)
586 goto found;
587 }
588 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200589 }
590
591found:
592 if (!match) {
593 if (min_fck_per_pck) {
594 DSSERR("Could not find suitable clock settings.\n"
595 "Turning FCK/PCK constraint off and"
596 "trying again.\n");
597 min_fck_per_pck = 0;
598 goto retry;
599 }
600
601 DSSERR("Could not find suitable clock settings.\n");
602
603 return -EINVAL;
604 }
605
606 if (dss_cinfo)
607 *dss_cinfo = best_dss;
608 if (dispc_cinfo)
609 *dispc_cinfo = best_dispc;
610
611 dss.cache_req_pck = req_pck;
612 dss.cache_prate = prate;
613 dss.cache_dss_cinfo = best_dss;
614 dss.cache_dispc_cinfo = best_dispc;
615
616 return 0;
617}
618
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200619static int _omap_dss_wait_reset(void)
620{
Tomi Valkeinen24be78b2010-01-07 14:19:48 +0200621 int t = 0;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200622
623 while (REG_GET(DSS_SYSSTATUS, 0, 0) == 0) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +0200624 if (++t > 1000) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200625 DSSERR("soft reset failed\n");
626 return -ENODEV;
627 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +0200628 udelay(1);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200629 }
630
631 return 0;
632}
633
634static int _omap_dss_reset(void)
635{
636 /* Soft reset */
637 REG_FLD_MOD(DSS_SYSCONFIG, 1, 1, 1);
638 return _omap_dss_wait_reset();
639}
640
641void dss_set_venc_output(enum omap_dss_venc_type type)
642{
643 int l = 0;
644
645 if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
646 l = 0;
647 else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
648 l = 1;
649 else
650 BUG();
651
652 /* venc out selection. 0 = comp, 1 = svideo */
653 REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
654}
655
656void dss_set_dac_pwrdn_bgz(bool enable)
657{
658 REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
659}
660
Mythri P K7ed024a2011-03-09 16:31:38 +0530661void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select hdmi)
662{
663 REG_FLD_MOD(DSS_CONTROL, hdmi, 15, 15); /* VENC_HDMI_SWITCH */
664}
665
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200666static int dss_init(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200667{
668 int r;
669 u32 rev;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000670 struct resource *dss_mem;
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500671 struct clk *dpll4_m4_ck;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200672
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000673 dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
674 if (!dss_mem) {
675 DSSERR("can't get IORESOURCE_MEM DSS\n");
676 r = -EINVAL;
677 goto fail0;
678 }
679 dss.base = ioremap(dss_mem->start, resource_size(dss_mem));
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200680 if (!dss.base) {
681 DSSERR("can't ioremap DSS\n");
682 r = -ENOMEM;
683 goto fail0;
684 }
685
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200686 /* disable LCD and DIGIT output. This seems to fix the synclost
687 * problem that we get, if the bootloader starts the DSS and
688 * the kernel resets it */
689 omap_writel(omap_readl(0x48050440) & ~0x3, 0x48050440);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200690
Tomi Valkeinenf1aafdc2010-06-02 17:31:53 +0300691#ifdef CONFIG_OMAP2_DSS_SLEEP_BEFORE_RESET
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200692 /* We need to wait here a bit, otherwise we sometimes start to
693 * get synclost errors, and after that only power cycle will
694 * restore DSS functionality. I have no idea why this happens.
695 * And we have to wait _before_ resetting the DSS, but after
696 * enabling clocks.
Tomi Valkeinenf1aafdc2010-06-02 17:31:53 +0300697 *
698 * This bug was at least present on OMAP3430. It's unknown
699 * if it happens on OMAP2 or OMAP3630.
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200700 */
701 msleep(50);
Tomi Valkeinenf1aafdc2010-06-02 17:31:53 +0300702#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200703
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200704 _omap_dss_reset();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200705
706 /* autoidle */
707 REG_FLD_MOD(DSS_SYSCONFIG, 1, 0, 0);
708
709 /* Select DPLL */
710 REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
711
712#ifdef CONFIG_OMAP2_DSS_VENC
713 REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
714 REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
715 REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
716#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200717 if (cpu_is_omap34xx()) {
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500718 dpll4_m4_ck = clk_get(NULL, "dpll4_m4_ck");
719 if (IS_ERR(dpll4_m4_ck)) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200720 DSSERR("Failed to get dpll4_m4_ck\n");
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500721 r = PTR_ERR(dpll4_m4_ck);
archit tanejaaffe3602011-02-23 08:41:03 +0000722 goto fail1;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200723 }
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500724 } else if (cpu_is_omap44xx()) {
725 dpll4_m4_ck = clk_get(NULL, "dpll_per_m5x2_ck");
726 if (IS_ERR(dpll4_m4_ck)) {
727 DSSERR("Failed to get dpll4_m4_ck\n");
728 r = PTR_ERR(dpll4_m4_ck);
729 goto fail1;
730 }
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500731 } else { /* omap24xx */
732 dpll4_m4_ck = NULL;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200733 }
734
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500735 dss.dpll4_m4_ck = dpll4_m4_ck;
736
Archit Taneja5a8b5722011-05-12 17:26:29 +0530737 dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
738 dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
Archit Taneja89a35e52011-04-12 13:52:23 +0530739 dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
740 dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
741 dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
Tomi Valkeinence619e12010-03-12 12:46:05 +0200742
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200743 dss_save_context();
744
745 rev = dss_read_reg(DSS_REVISION);
746 printk(KERN_INFO "OMAP DSS rev %d.%d\n",
747 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
748
749 return 0;
750
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200751fail1:
752 iounmap(dss.base);
753fail0:
754 return r;
755}
756
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000757static void dss_exit(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200758{
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500759 if (dss.dpll4_m4_ck)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200760 clk_put(dss.dpll4_m4_ck);
761
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200762 iounmap(dss.base);
763}
764
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000765/* CONTEXT */
766static int dss_get_ctx_id(void)
767{
768 struct omap_display_platform_data *pdata = dss.pdev->dev.platform_data;
769 int r;
770
771 if (!pdata->board_data->get_last_off_on_transaction_id)
772 return 0;
773 r = pdata->board_data->get_last_off_on_transaction_id(&dss.pdev->dev);
774 if (r < 0) {
775 dev_err(&dss.pdev->dev, "getting transaction ID failed, "
776 "will force context restore\n");
777 r = -1;
778 }
779 return r;
780}
781
782int dss_need_ctx_restore(void)
783{
784 int id = dss_get_ctx_id();
785
786 if (id < 0 || id != dss.ctx_id) {
787 DSSDBG("ctx id %d -> id %d\n",
788 dss.ctx_id, id);
789 dss.ctx_id = id;
790 return 1;
791 } else {
792 return 0;
793 }
794}
795
796static void save_all_ctx(void)
797{
798 DSSDBG("save context\n");
799
Archit Taneja6af9cd12011-01-31 16:27:44 +0000800 dss_clk_enable_no_ctx(DSS_CLK_ICK | DSS_CLK_FCK);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000801
802 dss_save_context();
803 dispc_save_context();
804#ifdef CONFIG_OMAP2_DSS_DSI
805 dsi_save_context();
806#endif
807
Archit Taneja6af9cd12011-01-31 16:27:44 +0000808 dss_clk_disable_no_ctx(DSS_CLK_ICK | DSS_CLK_FCK);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000809}
810
811static void restore_all_ctx(void)
812{
813 DSSDBG("restore context\n");
814
815 dss_clk_enable_all_no_ctx();
816
817 dss_restore_context();
818 dispc_restore_context();
819#ifdef CONFIG_OMAP2_DSS_DSI
820 dsi_restore_context();
821#endif
822
823 dss_clk_disable_all_no_ctx();
824}
825
826static int dss_get_clock(struct clk **clock, const char *clk_name)
827{
828 struct clk *clk;
829
830 clk = clk_get(&dss.pdev->dev, clk_name);
831
832 if (IS_ERR(clk)) {
833 DSSERR("can't get clock %s", clk_name);
834 return PTR_ERR(clk);
835 }
836
837 *clock = clk;
838
839 DSSDBG("clk %s, rate %ld\n", clk_name, clk_get_rate(clk));
840
841 return 0;
842}
843
844static int dss_get_clocks(void)
845{
846 int r;
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600847 struct omap_display_platform_data *pdata = dss.pdev->dev.platform_data;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000848
849 dss.dss_ick = NULL;
Archit Tanejac7642f62011-01-31 16:27:45 +0000850 dss.dss_fck = NULL;
851 dss.dss_sys_clk = NULL;
852 dss.dss_tv_fck = NULL;
853 dss.dss_video_fck = NULL;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000854
855 r = dss_get_clock(&dss.dss_ick, "ick");
856 if (r)
857 goto err;
858
Archit Tanejac7642f62011-01-31 16:27:45 +0000859 r = dss_get_clock(&dss.dss_fck, "fck");
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000860 if (r)
861 goto err;
862
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600863 if (!pdata->opt_clock_available) {
864 r = -ENODEV;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000865 goto err;
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600866 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000867
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600868 if (pdata->opt_clock_available("sys_clk")) {
869 r = dss_get_clock(&dss.dss_sys_clk, "sys_clk");
870 if (r)
871 goto err;
872 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000873
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600874 if (pdata->opt_clock_available("tv_clk")) {
875 r = dss_get_clock(&dss.dss_tv_fck, "tv_clk");
876 if (r)
877 goto err;
878 }
879
880 if (pdata->opt_clock_available("video_clk")) {
881 r = dss_get_clock(&dss.dss_video_fck, "video_clk");
882 if (r)
883 goto err;
884 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000885
886 return 0;
887
888err:
889 if (dss.dss_ick)
890 clk_put(dss.dss_ick);
Archit Tanejac7642f62011-01-31 16:27:45 +0000891 if (dss.dss_fck)
892 clk_put(dss.dss_fck);
893 if (dss.dss_sys_clk)
894 clk_put(dss.dss_sys_clk);
895 if (dss.dss_tv_fck)
896 clk_put(dss.dss_tv_fck);
897 if (dss.dss_video_fck)
898 clk_put(dss.dss_video_fck);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000899
900 return r;
901}
902
903static void dss_put_clocks(void)
904{
Archit Tanejac7642f62011-01-31 16:27:45 +0000905 if (dss.dss_video_fck)
906 clk_put(dss.dss_video_fck);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600907 if (dss.dss_tv_fck)
908 clk_put(dss.dss_tv_fck);
909 if (dss.dss_sys_clk)
910 clk_put(dss.dss_sys_clk);
Archit Tanejac7642f62011-01-31 16:27:45 +0000911 clk_put(dss.dss_fck);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000912 clk_put(dss.dss_ick);
913}
914
915unsigned long dss_clk_get_rate(enum dss_clock clk)
916{
917 switch (clk) {
918 case DSS_CLK_ICK:
919 return clk_get_rate(dss.dss_ick);
Archit Taneja6af9cd12011-01-31 16:27:44 +0000920 case DSS_CLK_FCK:
Archit Tanejac7642f62011-01-31 16:27:45 +0000921 return clk_get_rate(dss.dss_fck);
Archit Taneja6af9cd12011-01-31 16:27:44 +0000922 case DSS_CLK_SYSCK:
Archit Tanejac7642f62011-01-31 16:27:45 +0000923 return clk_get_rate(dss.dss_sys_clk);
Archit Taneja6af9cd12011-01-31 16:27:44 +0000924 case DSS_CLK_TVFCK:
Archit Tanejac7642f62011-01-31 16:27:45 +0000925 return clk_get_rate(dss.dss_tv_fck);
Archit Taneja6af9cd12011-01-31 16:27:44 +0000926 case DSS_CLK_VIDFCK:
Archit Tanejac7642f62011-01-31 16:27:45 +0000927 return clk_get_rate(dss.dss_video_fck);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000928 }
929
930 BUG();
931 return 0;
932}
933
934static unsigned count_clk_bits(enum dss_clock clks)
935{
936 unsigned num_clks = 0;
937
938 if (clks & DSS_CLK_ICK)
939 ++num_clks;
Archit Taneja6af9cd12011-01-31 16:27:44 +0000940 if (clks & DSS_CLK_FCK)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000941 ++num_clks;
Archit Taneja6af9cd12011-01-31 16:27:44 +0000942 if (clks & DSS_CLK_SYSCK)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000943 ++num_clks;
Archit Taneja6af9cd12011-01-31 16:27:44 +0000944 if (clks & DSS_CLK_TVFCK)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000945 ++num_clks;
Archit Taneja6af9cd12011-01-31 16:27:44 +0000946 if (clks & DSS_CLK_VIDFCK)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000947 ++num_clks;
948
949 return num_clks;
950}
951
952static void dss_clk_enable_no_ctx(enum dss_clock clks)
953{
954 unsigned num_clks = count_clk_bits(clks);
955
956 if (clks & DSS_CLK_ICK)
957 clk_enable(dss.dss_ick);
Archit Taneja6af9cd12011-01-31 16:27:44 +0000958 if (clks & DSS_CLK_FCK)
Archit Tanejac7642f62011-01-31 16:27:45 +0000959 clk_enable(dss.dss_fck);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600960 if ((clks & DSS_CLK_SYSCK) && dss.dss_sys_clk)
Archit Tanejac7642f62011-01-31 16:27:45 +0000961 clk_enable(dss.dss_sys_clk);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600962 if ((clks & DSS_CLK_TVFCK) && dss.dss_tv_fck)
Archit Tanejac7642f62011-01-31 16:27:45 +0000963 clk_enable(dss.dss_tv_fck);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600964 if ((clks & DSS_CLK_VIDFCK) && dss.dss_video_fck)
Archit Tanejac7642f62011-01-31 16:27:45 +0000965 clk_enable(dss.dss_video_fck);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000966
967 dss.num_clks_enabled += num_clks;
968}
969
970void dss_clk_enable(enum dss_clock clks)
971{
972 bool check_ctx = dss.num_clks_enabled == 0;
973
974 dss_clk_enable_no_ctx(clks);
975
Tomi Valkeinen85604b02011-03-03 13:16:23 +0200976 /*
977 * HACK: On omap4 the registers may not be accessible right after
978 * enabling the clocks. At some point this will be handled by
979 * pm_runtime, but for the time begin this should make things work.
980 */
981 if (cpu_is_omap44xx() && check_ctx)
982 udelay(10);
983
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000984 if (check_ctx && cpu_is_omap34xx() && dss_need_ctx_restore())
985 restore_all_ctx();
986}
987
988static void dss_clk_disable_no_ctx(enum dss_clock clks)
989{
990 unsigned num_clks = count_clk_bits(clks);
991
992 if (clks & DSS_CLK_ICK)
993 clk_disable(dss.dss_ick);
Archit Taneja6af9cd12011-01-31 16:27:44 +0000994 if (clks & DSS_CLK_FCK)
Archit Tanejac7642f62011-01-31 16:27:45 +0000995 clk_disable(dss.dss_fck);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600996 if ((clks & DSS_CLK_SYSCK) && dss.dss_sys_clk)
Archit Tanejac7642f62011-01-31 16:27:45 +0000997 clk_disable(dss.dss_sys_clk);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600998 if ((clks & DSS_CLK_TVFCK) && dss.dss_tv_fck)
Archit Tanejac7642f62011-01-31 16:27:45 +0000999 clk_disable(dss.dss_tv_fck);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -06001000 if ((clks & DSS_CLK_VIDFCK) && dss.dss_video_fck)
Archit Tanejac7642f62011-01-31 16:27:45 +00001001 clk_disable(dss.dss_video_fck);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001002
1003 dss.num_clks_enabled -= num_clks;
1004}
1005
1006void dss_clk_disable(enum dss_clock clks)
1007{
1008 if (cpu_is_omap34xx()) {
1009 unsigned num_clks = count_clk_bits(clks);
1010
1011 BUG_ON(dss.num_clks_enabled < num_clks);
1012
1013 if (dss.num_clks_enabled == num_clks)
1014 save_all_ctx();
1015 }
1016
1017 dss_clk_disable_no_ctx(clks);
1018}
1019
1020static void dss_clk_enable_all_no_ctx(void)
1021{
1022 enum dss_clock clks;
1023
Archit Taneja6af9cd12011-01-31 16:27:44 +00001024 clks = DSS_CLK_ICK | DSS_CLK_FCK | DSS_CLK_SYSCK | DSS_CLK_TVFCK;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001025 if (cpu_is_omap34xx())
Archit Taneja6af9cd12011-01-31 16:27:44 +00001026 clks |= DSS_CLK_VIDFCK;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001027 dss_clk_enable_no_ctx(clks);
1028}
1029
1030static void dss_clk_disable_all_no_ctx(void)
1031{
1032 enum dss_clock clks;
1033
Archit Taneja6af9cd12011-01-31 16:27:44 +00001034 clks = DSS_CLK_ICK | DSS_CLK_FCK | DSS_CLK_SYSCK | DSS_CLK_TVFCK;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001035 if (cpu_is_omap34xx())
Archit Taneja6af9cd12011-01-31 16:27:44 +00001036 clks |= DSS_CLK_VIDFCK;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001037 dss_clk_disable_no_ctx(clks);
1038}
1039
1040#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
1041/* CLOCKS */
1042static void core_dump_clocks(struct seq_file *s)
1043{
1044 int i;
1045 struct clk *clocks[5] = {
1046 dss.dss_ick,
Archit Tanejac7642f62011-01-31 16:27:45 +00001047 dss.dss_fck,
1048 dss.dss_sys_clk,
1049 dss.dss_tv_fck,
1050 dss.dss_video_fck
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001051 };
1052
Tomi Valkeinenab46d8b2011-04-04 09:36:23 +03001053 const char *names[5] = {
1054 "ick",
1055 "fck",
1056 "sys_clk",
1057 "tv_fck",
1058 "video_fck"
1059 };
1060
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001061 seq_printf(s, "- CORE -\n");
1062
1063 seq_printf(s, "internal clk count\t\t%u\n", dss.num_clks_enabled);
1064
1065 for (i = 0; i < 5; i++) {
1066 if (!clocks[i])
1067 continue;
Tomi Valkeinenab46d8b2011-04-04 09:36:23 +03001068 seq_printf(s, "%s (%s)%*s\t%lu\t%d\n",
1069 names[i],
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001070 clocks[i]->name,
Tomi Valkeinenab46d8b2011-04-04 09:36:23 +03001071 24 - strlen(names[i]) - strlen(clocks[i]->name),
1072 "",
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001073 clk_get_rate(clocks[i]),
1074 clocks[i]->usecount);
1075 }
1076}
1077#endif /* defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT) */
1078
1079/* DEBUGFS */
1080#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
1081void dss_debug_dump_clocks(struct seq_file *s)
1082{
1083 core_dump_clocks(s);
1084 dss_dump_clocks(s);
1085 dispc_dump_clocks(s);
1086#ifdef CONFIG_OMAP2_DSS_DSI
1087 dsi_dump_clocks(s);
1088#endif
1089}
1090#endif
1091
1092
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001093/* DSS HW IP initialisation */
1094static int omap_dsshw_probe(struct platform_device *pdev)
1095{
1096 int r;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001097
1098 dss.pdev = pdev;
1099
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001100 r = dss_get_clocks();
1101 if (r)
1102 goto err_clocks;
1103
1104 dss_clk_enable_all_no_ctx();
1105
1106 dss.ctx_id = dss_get_ctx_id();
1107 DSSDBG("initial ctx id %u\n", dss.ctx_id);
1108
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +02001109 r = dss_init();
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001110 if (r) {
1111 DSSERR("Failed to initialize DSS\n");
1112 goto err_dss;
1113 }
1114
Tomi Valkeinen587b5e82011-03-02 12:47:54 +02001115 r = dpi_init();
1116 if (r) {
1117 DSSERR("Failed to initialize DPI\n");
1118 goto err_dpi;
1119 }
1120
1121 r = sdi_init();
1122 if (r) {
1123 DSSERR("Failed to initialize SDI\n");
1124 goto err_sdi;
1125 }
1126
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001127 dss_clk_disable_all_no_ctx();
1128 return 0;
Tomi Valkeinen587b5e82011-03-02 12:47:54 +02001129err_sdi:
1130 dpi_exit();
1131err_dpi:
1132 dss_exit();
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001133err_dss:
1134 dss_clk_disable_all_no_ctx();
1135 dss_put_clocks();
1136err_clocks:
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001137 return r;
1138}
1139
1140static int omap_dsshw_remove(struct platform_device *pdev)
1141{
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001142
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001143 dss_exit();
1144
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001145 /*
1146 * As part of hwmod changes, DSS is not the only controller of dss
1147 * clocks; hwmod framework itself will also enable clocks during hwmod
1148 * init for dss, and autoidle is set in h/w for DSS. Hence, there's no
1149 * need to disable clocks if their usecounts > 1.
1150 */
1151 WARN_ON(dss.num_clks_enabled > 0);
1152
1153 dss_put_clocks();
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001154 return 0;
1155}
1156
1157static struct platform_driver omap_dsshw_driver = {
1158 .probe = omap_dsshw_probe,
1159 .remove = omap_dsshw_remove,
1160 .driver = {
1161 .name = "omapdss_dss",
1162 .owner = THIS_MODULE,
1163 },
1164};
1165
1166int dss_init_platform_driver(void)
1167{
1168 return platform_driver_register(&omap_dsshw_driver);
1169}
1170
1171void dss_uninit_platform_driver(void)
1172{
1173 return platform_driver_unregister(&omap_dsshw_driver);
1174}