blob: 61517dd0d0b73b7077be4acc5cf075792a00d86e [file] [log] [blame]
Zhang Wei173acc72008-03-01 07:42:48 -07001/*
2 * Freescale MPC85xx, MPC83xx DMA Engine support
3 *
Li Yange2c8e4252010-11-11 20:16:29 +08004 * Copyright (C) 2007-2010 Freescale Semiconductor, Inc. All rights reserved.
Zhang Wei173acc72008-03-01 07:42:48 -07005 *
6 * Author:
7 * Zhang Wei <wei.zhang@freescale.com>, Jul 2007
8 * Ebony Zhu <ebony.zhu@freescale.com>, May 2007
9 *
10 * Description:
11 * DMA engine driver for Freescale MPC8540 DMA controller, which is
12 * also fit for MPC8560, MPC8555, MPC8548, MPC8641, and etc.
Stefan Weilc2e07b32010-08-03 19:44:52 +020013 * The support for MPC8349 DMA controller is also added.
Zhang Wei173acc72008-03-01 07:42:48 -070014 *
Ira W. Snydera7aea372009-04-23 16:17:54 -070015 * This driver instructs the DMA controller to issue the PCI Read Multiple
16 * command for PCI read operations, instead of using the default PCI Read Line
17 * command. Please be aware that this setting may result in read pre-fetching
18 * on some platforms.
19 *
Zhang Wei173acc72008-03-01 07:42:48 -070020 * This is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2 of the License, or
23 * (at your option) any later version.
24 *
25 */
26
27#include <linux/init.h>
28#include <linux/module.h>
29#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Zhang Wei173acc72008-03-01 07:42:48 -070031#include <linux/interrupt.h>
32#include <linux/dmaengine.h>
33#include <linux/delay.h>
34#include <linux/dma-mapping.h>
35#include <linux/dmapool.h>
Rob Herring5af50732013-09-17 14:28:33 -050036#include <linux/of_address.h>
37#include <linux/of_irq.h>
Zhang Wei173acc72008-03-01 07:42:48 -070038#include <linux/of_platform.h>
39
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000040#include "dmaengine.h"
Zhang Wei173acc72008-03-01 07:42:48 -070041#include "fsldma.h"
42
Ira Snyderb1584712011-03-03 07:54:55 +000043#define chan_dbg(chan, fmt, arg...) \
44 dev_dbg(chan->dev, "%s: " fmt, chan->name, ##arg)
45#define chan_err(chan, fmt, arg...) \
46 dev_err(chan->dev, "%s: " fmt, chan->name, ##arg)
Ira Snyderc14330412010-09-30 11:46:45 +000047
Ira Snyderb1584712011-03-03 07:54:55 +000048static const char msg_ld_oom[] = "No free memory for link descriptor";
Zhang Wei173acc72008-03-01 07:42:48 -070049
Ira Snydere8bd84d2011-03-03 07:54:54 +000050/*
51 * Register Helpers
52 */
Zhang Wei173acc72008-03-01 07:42:48 -070053
Ira Snydera1c03312010-01-06 13:34:05 +000054static void set_sr(struct fsldma_chan *chan, u32 val)
Zhang Wei173acc72008-03-01 07:42:48 -070055{
Ira Snydera1c03312010-01-06 13:34:05 +000056 DMA_OUT(chan, &chan->regs->sr, val, 32);
Zhang Wei173acc72008-03-01 07:42:48 -070057}
58
Ira Snydera1c03312010-01-06 13:34:05 +000059static u32 get_sr(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -070060{
Ira Snydera1c03312010-01-06 13:34:05 +000061 return DMA_IN(chan, &chan->regs->sr, 32);
Zhang Wei173acc72008-03-01 07:42:48 -070062}
63
Ira Snydera1c03312010-01-06 13:34:05 +000064static void set_cdar(struct fsldma_chan *chan, dma_addr_t addr)
Zhang Wei173acc72008-03-01 07:42:48 -070065{
Ira Snydera1c03312010-01-06 13:34:05 +000066 DMA_OUT(chan, &chan->regs->cdar, addr | FSL_DMA_SNEN, 64);
Zhang Wei173acc72008-03-01 07:42:48 -070067}
68
Ira Snydera1c03312010-01-06 13:34:05 +000069static dma_addr_t get_cdar(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -070070{
Ira Snydera1c03312010-01-06 13:34:05 +000071 return DMA_IN(chan, &chan->regs->cdar, 64) & ~FSL_DMA_SNEN;
Zhang Wei173acc72008-03-01 07:42:48 -070072}
73
Ira Snydera1c03312010-01-06 13:34:05 +000074static u32 get_bcr(struct fsldma_chan *chan)
Zhang Weif79abb62008-03-18 18:45:00 -070075{
Ira Snydera1c03312010-01-06 13:34:05 +000076 return DMA_IN(chan, &chan->regs->bcr, 32);
Zhang Weif79abb62008-03-18 18:45:00 -070077}
78
Ira Snydere8bd84d2011-03-03 07:54:54 +000079/*
80 * Descriptor Helpers
81 */
82
Zhang Wei173acc72008-03-01 07:42:48 -070083static void set_desc_cnt(struct fsldma_chan *chan,
84 struct fsl_dma_ld_hw *hw, u32 count)
Zhang Wei173acc72008-03-01 07:42:48 -070085{
Zhang Wei173acc72008-03-01 07:42:48 -070086 hw->count = CPU_TO_DMA(chan, count, 32);
Zhang Wei173acc72008-03-01 07:42:48 -070087}
88
Ira Snyder9c4d1e72011-03-03 07:54:59 +000089static u32 get_desc_cnt(struct fsldma_chan *chan, struct fsl_desc_sw *desc)
Zhang Wei173acc72008-03-01 07:42:48 -070090{
Ira Snyder9c4d1e72011-03-03 07:54:59 +000091 return DMA_TO_CPU(chan, desc->hw.count, 32);
Zhang Wei173acc72008-03-01 07:42:48 -070092}
93
Zhang Wei173acc72008-03-01 07:42:48 -070094static void set_desc_src(struct fsldma_chan *chan,
Ira Snyder31f43062011-03-03 07:54:57 +000095 struct fsl_dma_ld_hw *hw, dma_addr_t src)
Zhang Wei173acc72008-03-01 07:42:48 -070096{
Zhang Wei173acc72008-03-01 07:42:48 -070097 u64 snoop_bits;
Dan Williams900325a2009-03-02 15:33:46 -070098
Zhang Wei173acc72008-03-01 07:42:48 -070099 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
100 ? ((u64)FSL_DMA_SATR_SREADTYPE_SNOOP_READ << 32) : 0;
101 hw->src_addr = CPU_TO_DMA(chan, snoop_bits | src, 64);
Zhang Wei173acc72008-03-01 07:42:48 -0700102}
103
Ira Snyder9c4d1e72011-03-03 07:54:59 +0000104static dma_addr_t get_desc_src(struct fsldma_chan *chan,
105 struct fsl_desc_sw *desc)
106{
107 u64 snoop_bits;
108
109 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
110 ? ((u64)FSL_DMA_SATR_SREADTYPE_SNOOP_READ << 32) : 0;
111 return DMA_TO_CPU(chan, desc->hw.src_addr, 64) & ~snoop_bits;
112}
113
Zhang Wei173acc72008-03-01 07:42:48 -0700114static void set_desc_dst(struct fsldma_chan *chan,
Ira Snyder31f43062011-03-03 07:54:57 +0000115 struct fsl_dma_ld_hw *hw, dma_addr_t dst)
Zhang Wei173acc72008-03-01 07:42:48 -0700116{
117 u64 snoop_bits;
118
119 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
120 ? ((u64)FSL_DMA_DATR_DWRITETYPE_SNOOP_WRITE << 32) : 0;
121 hw->dst_addr = CPU_TO_DMA(chan, snoop_bits | dst, 64);
122}
123
Ira Snyder9c4d1e72011-03-03 07:54:59 +0000124static dma_addr_t get_desc_dst(struct fsldma_chan *chan,
125 struct fsl_desc_sw *desc)
126{
127 u64 snoop_bits;
128
129 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
130 ? ((u64)FSL_DMA_DATR_DWRITETYPE_SNOOP_WRITE << 32) : 0;
131 return DMA_TO_CPU(chan, desc->hw.dst_addr, 64) & ~snoop_bits;
132}
133
Zhang Wei173acc72008-03-01 07:42:48 -0700134static void set_desc_next(struct fsldma_chan *chan,
Ira Snyder31f43062011-03-03 07:54:57 +0000135 struct fsl_dma_ld_hw *hw, dma_addr_t next)
Zhang Wei173acc72008-03-01 07:42:48 -0700136{
137 u64 snoop_bits;
138
139 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX)
140 ? FSL_DMA_SNEN : 0;
141 hw->next_ln_addr = CPU_TO_DMA(chan, snoop_bits | next, 64);
142}
143
Ira Snyder31f43062011-03-03 07:54:57 +0000144static void set_ld_eol(struct fsldma_chan *chan, struct fsl_desc_sw *desc)
Zhang Wei173acc72008-03-01 07:42:48 -0700145{
Ira Snyder776c8942009-05-15 11:33:20 -0700146 u64 snoop_bits;
147
Ira Snydera1c03312010-01-06 13:34:05 +0000148 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX)
Ira Snyder776c8942009-05-15 11:33:20 -0700149 ? FSL_DMA_SNEN : 0;
150
Ira Snydera1c03312010-01-06 13:34:05 +0000151 desc->hw.next_ln_addr = CPU_TO_DMA(chan,
152 DMA_TO_CPU(chan, desc->hw.next_ln_addr, 64) | FSL_DMA_EOL
Ira Snyder776c8942009-05-15 11:33:20 -0700153 | snoop_bits, 64);
Zhang Wei173acc72008-03-01 07:42:48 -0700154}
155
Ira Snydere8bd84d2011-03-03 07:54:54 +0000156/*
157 * DMA Engine Hardware Control Helpers
158 */
Zhang Wei173acc72008-03-01 07:42:48 -0700159
Ira Snydere8bd84d2011-03-03 07:54:54 +0000160static void dma_init(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -0700161{
Ira Snydere8bd84d2011-03-03 07:54:54 +0000162 /* Reset the channel */
163 DMA_OUT(chan, &chan->regs->mr, 0, 32);
Zhang Wei173acc72008-03-01 07:42:48 -0700164
Ira Snydere8bd84d2011-03-03 07:54:54 +0000165 switch (chan->feature & FSL_DMA_IP_MASK) {
166 case FSL_DMA_IP_85XX:
167 /* Set the channel to below modes:
168 * EIE - Error interrupt enable
Ira Snydere8bd84d2011-03-03 07:54:54 +0000169 * EOLNIE - End of links interrupt enable
170 * BWC - Bandwidth sharing among channels
171 */
172 DMA_OUT(chan, &chan->regs->mr, FSL_DMA_MR_BWC
Ira Snyderf04cd402011-03-03 07:54:58 +0000173 | FSL_DMA_MR_EIE | FSL_DMA_MR_EOLNIE, 32);
Ira Snydere8bd84d2011-03-03 07:54:54 +0000174 break;
175 case FSL_DMA_IP_83XX:
176 /* Set the channel to below modes:
177 * EOTIE - End-of-transfer interrupt enable
178 * PRC_RM - PCI read multiple
179 */
180 DMA_OUT(chan, &chan->regs->mr, FSL_DMA_MR_EOTIE
181 | FSL_DMA_MR_PRC_RM, 32);
182 break;
183 }
Zhang Wei173acc72008-03-01 07:42:48 -0700184}
185
186static int dma_is_idle(struct fsldma_chan *chan)
187{
188 u32 sr = get_sr(chan);
189 return (!(sr & FSL_DMA_SR_CB)) || (sr & FSL_DMA_SR_CH);
190}
191
Ira Snyderf04cd402011-03-03 07:54:58 +0000192/*
193 * Start the DMA controller
194 *
195 * Preconditions:
196 * - the CDAR register must point to the start descriptor
197 * - the MRn[CS] bit must be cleared
198 */
Zhang Wei173acc72008-03-01 07:42:48 -0700199static void dma_start(struct fsldma_chan *chan)
200{
201 u32 mode;
202
203 mode = DMA_IN(chan, &chan->regs->mr, 32);
204
Ira Snyderf04cd402011-03-03 07:54:58 +0000205 if (chan->feature & FSL_DMA_CHAN_PAUSE_EXT) {
206 DMA_OUT(chan, &chan->regs->bcr, 0, 32);
207 mode |= FSL_DMA_MR_EMP_EN;
208 } else {
209 mode &= ~FSL_DMA_MR_EMP_EN;
Zhang Wei173acc72008-03-01 07:42:48 -0700210 }
211
Ira Snyderf04cd402011-03-03 07:54:58 +0000212 if (chan->feature & FSL_DMA_CHAN_START_EXT) {
Zhang Wei173acc72008-03-01 07:42:48 -0700213 mode |= FSL_DMA_MR_EMS_EN;
Ira Snyderf04cd402011-03-03 07:54:58 +0000214 } else {
215 mode &= ~FSL_DMA_MR_EMS_EN;
Zhang Wei173acc72008-03-01 07:42:48 -0700216 mode |= FSL_DMA_MR_CS;
Ira Snyderf04cd402011-03-03 07:54:58 +0000217 }
Zhang Wei173acc72008-03-01 07:42:48 -0700218
219 DMA_OUT(chan, &chan->regs->mr, mode, 32);
220}
221
222static void dma_halt(struct fsldma_chan *chan)
223{
224 u32 mode;
225 int i;
226
Ira Snydera00ae342011-03-03 07:55:01 +0000227 /* read the mode register */
Zhang Wei173acc72008-03-01 07:42:48 -0700228 mode = DMA_IN(chan, &chan->regs->mr, 32);
Ira Snydera00ae342011-03-03 07:55:01 +0000229
230 /*
231 * The 85xx controller supports channel abort, which will stop
232 * the current transfer. On 83xx, this bit is the transfer error
233 * mask bit, which should not be changed.
234 */
235 if ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) {
236 mode |= FSL_DMA_MR_CA;
237 DMA_OUT(chan, &chan->regs->mr, mode, 32);
238
239 mode &= ~FSL_DMA_MR_CA;
240 }
241
242 /* stop the DMA controller */
243 mode &= ~(FSL_DMA_MR_CS | FSL_DMA_MR_EMS_EN);
Zhang Wei173acc72008-03-01 07:42:48 -0700244 DMA_OUT(chan, &chan->regs->mr, mode, 32);
245
Ira Snydera00ae342011-03-03 07:55:01 +0000246 /* wait for the DMA controller to become idle */
Zhang Wei173acc72008-03-01 07:42:48 -0700247 for (i = 0; i < 100; i++) {
248 if (dma_is_idle(chan))
249 return;
250
251 udelay(10);
252 }
253
254 if (!dma_is_idle(chan))
Ira Snyderb1584712011-03-03 07:54:55 +0000255 chan_err(chan, "DMA halt timeout!\n");
Zhang Wei173acc72008-03-01 07:42:48 -0700256}
257
Zhang Wei173acc72008-03-01 07:42:48 -0700258/**
259 * fsl_chan_set_src_loop_size - Set source address hold transfer size
Ira Snydera1c03312010-01-06 13:34:05 +0000260 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700261 * @size : Address loop size, 0 for disable loop
262 *
263 * The set source address hold transfer size. The source
264 * address hold or loop transfer size is when the DMA transfer
265 * data from source address (SA), if the loop size is 4, the DMA will
266 * read data from SA, SA + 1, SA + 2, SA + 3, then loop back to SA,
267 * SA + 1 ... and so on.
268 */
Ira Snydera1c03312010-01-06 13:34:05 +0000269static void fsl_chan_set_src_loop_size(struct fsldma_chan *chan, int size)
Zhang Wei173acc72008-03-01 07:42:48 -0700270{
Ira Snyder272ca652010-01-06 13:33:59 +0000271 u32 mode;
272
Ira Snydera1c03312010-01-06 13:34:05 +0000273 mode = DMA_IN(chan, &chan->regs->mr, 32);
Ira Snyder272ca652010-01-06 13:33:59 +0000274
Zhang Wei173acc72008-03-01 07:42:48 -0700275 switch (size) {
276 case 0:
Ira Snyder272ca652010-01-06 13:33:59 +0000277 mode &= ~FSL_DMA_MR_SAHE;
Zhang Wei173acc72008-03-01 07:42:48 -0700278 break;
279 case 1:
280 case 2:
281 case 4:
282 case 8:
Ira Snyder272ca652010-01-06 13:33:59 +0000283 mode |= FSL_DMA_MR_SAHE | (__ilog2(size) << 14);
Zhang Wei173acc72008-03-01 07:42:48 -0700284 break;
285 }
Ira Snyder272ca652010-01-06 13:33:59 +0000286
Ira Snydera1c03312010-01-06 13:34:05 +0000287 DMA_OUT(chan, &chan->regs->mr, mode, 32);
Zhang Wei173acc72008-03-01 07:42:48 -0700288}
289
290/**
Ira Snyder738f5f72010-01-06 13:34:02 +0000291 * fsl_chan_set_dst_loop_size - Set destination address hold transfer size
Ira Snydera1c03312010-01-06 13:34:05 +0000292 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700293 * @size : Address loop size, 0 for disable loop
294 *
295 * The set destination address hold transfer size. The destination
296 * address hold or loop transfer size is when the DMA transfer
297 * data to destination address (TA), if the loop size is 4, the DMA will
298 * write data to TA, TA + 1, TA + 2, TA + 3, then loop back to TA,
299 * TA + 1 ... and so on.
300 */
Ira Snydera1c03312010-01-06 13:34:05 +0000301static void fsl_chan_set_dst_loop_size(struct fsldma_chan *chan, int size)
Zhang Wei173acc72008-03-01 07:42:48 -0700302{
Ira Snyder272ca652010-01-06 13:33:59 +0000303 u32 mode;
304
Ira Snydera1c03312010-01-06 13:34:05 +0000305 mode = DMA_IN(chan, &chan->regs->mr, 32);
Ira Snyder272ca652010-01-06 13:33:59 +0000306
Zhang Wei173acc72008-03-01 07:42:48 -0700307 switch (size) {
308 case 0:
Ira Snyder272ca652010-01-06 13:33:59 +0000309 mode &= ~FSL_DMA_MR_DAHE;
Zhang Wei173acc72008-03-01 07:42:48 -0700310 break;
311 case 1:
312 case 2:
313 case 4:
314 case 8:
Ira Snyder272ca652010-01-06 13:33:59 +0000315 mode |= FSL_DMA_MR_DAHE | (__ilog2(size) << 16);
Zhang Wei173acc72008-03-01 07:42:48 -0700316 break;
317 }
Ira Snyder272ca652010-01-06 13:33:59 +0000318
Ira Snydera1c03312010-01-06 13:34:05 +0000319 DMA_OUT(chan, &chan->regs->mr, mode, 32);
Zhang Wei173acc72008-03-01 07:42:48 -0700320}
321
322/**
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700323 * fsl_chan_set_request_count - Set DMA Request Count for external control
Ira Snydera1c03312010-01-06 13:34:05 +0000324 * @chan : Freescale DMA channel
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700325 * @size : Number of bytes to transfer in a single request
326 *
327 * The Freescale DMA channel can be controlled by the external signal DREQ#.
328 * The DMA request count is how many bytes are allowed to transfer before
329 * pausing the channel, after which a new assertion of DREQ# resumes channel
330 * operation.
331 *
332 * A size of 0 disables external pause control. The maximum size is 1024.
333 */
Ira Snydera1c03312010-01-06 13:34:05 +0000334static void fsl_chan_set_request_count(struct fsldma_chan *chan, int size)
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700335{
Ira Snyder272ca652010-01-06 13:33:59 +0000336 u32 mode;
337
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700338 BUG_ON(size > 1024);
Ira Snyder272ca652010-01-06 13:33:59 +0000339
Ira Snydera1c03312010-01-06 13:34:05 +0000340 mode = DMA_IN(chan, &chan->regs->mr, 32);
Ira Snyder272ca652010-01-06 13:33:59 +0000341 mode |= (__ilog2(size) << 24) & 0x0f000000;
342
Ira Snydera1c03312010-01-06 13:34:05 +0000343 DMA_OUT(chan, &chan->regs->mr, mode, 32);
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700344}
345
346/**
Zhang Wei173acc72008-03-01 07:42:48 -0700347 * fsl_chan_toggle_ext_pause - Toggle channel external pause status
Ira Snydera1c03312010-01-06 13:34:05 +0000348 * @chan : Freescale DMA channel
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700349 * @enable : 0 is disabled, 1 is enabled.
Zhang Wei173acc72008-03-01 07:42:48 -0700350 *
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700351 * The Freescale DMA channel can be controlled by the external signal DREQ#.
352 * The DMA Request Count feature should be used in addition to this feature
353 * to set the number of bytes to transfer before pausing the channel.
Zhang Wei173acc72008-03-01 07:42:48 -0700354 */
Ira Snydera1c03312010-01-06 13:34:05 +0000355static void fsl_chan_toggle_ext_pause(struct fsldma_chan *chan, int enable)
Zhang Wei173acc72008-03-01 07:42:48 -0700356{
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700357 if (enable)
Ira Snydera1c03312010-01-06 13:34:05 +0000358 chan->feature |= FSL_DMA_CHAN_PAUSE_EXT;
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700359 else
Ira Snydera1c03312010-01-06 13:34:05 +0000360 chan->feature &= ~FSL_DMA_CHAN_PAUSE_EXT;
Zhang Wei173acc72008-03-01 07:42:48 -0700361}
362
363/**
364 * fsl_chan_toggle_ext_start - Toggle channel external start status
Ira Snydera1c03312010-01-06 13:34:05 +0000365 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700366 * @enable : 0 is disabled, 1 is enabled.
367 *
368 * If enable the external start, the channel can be started by an
369 * external DMA start pin. So the dma_start() does not start the
370 * transfer immediately. The DMA channel will wait for the
371 * control pin asserted.
372 */
Ira Snydera1c03312010-01-06 13:34:05 +0000373static void fsl_chan_toggle_ext_start(struct fsldma_chan *chan, int enable)
Zhang Wei173acc72008-03-01 07:42:48 -0700374{
375 if (enable)
Ira Snydera1c03312010-01-06 13:34:05 +0000376 chan->feature |= FSL_DMA_CHAN_START_EXT;
Zhang Wei173acc72008-03-01 07:42:48 -0700377 else
Ira Snydera1c03312010-01-06 13:34:05 +0000378 chan->feature &= ~FSL_DMA_CHAN_START_EXT;
Zhang Wei173acc72008-03-01 07:42:48 -0700379}
380
Ira Snyder31f43062011-03-03 07:54:57 +0000381static void append_ld_queue(struct fsldma_chan *chan, struct fsl_desc_sw *desc)
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000382{
383 struct fsl_desc_sw *tail = to_fsl_desc(chan->ld_pending.prev);
384
385 if (list_empty(&chan->ld_pending))
386 goto out_splice;
387
388 /*
389 * Add the hardware descriptor to the chain of hardware descriptors
390 * that already exists in memory.
391 *
392 * This will un-set the EOL bit of the existing transaction, and the
393 * last link in this transaction will become the EOL descriptor.
394 */
395 set_desc_next(chan, &tail->hw, desc->async_tx.phys);
396
397 /*
398 * Add the software descriptor and all children to the list
399 * of pending transactions
400 */
401out_splice:
402 list_splice_tail_init(&desc->tx_list, &chan->ld_pending);
403}
404
Zhang Wei173acc72008-03-01 07:42:48 -0700405static dma_cookie_t fsl_dma_tx_submit(struct dma_async_tx_descriptor *tx)
406{
Ira Snydera1c03312010-01-06 13:34:05 +0000407 struct fsldma_chan *chan = to_fsl_chan(tx->chan);
Dan Williamseda34232009-09-08 17:53:02 -0700408 struct fsl_desc_sw *desc = tx_to_fsl_desc(tx);
409 struct fsl_desc_sw *child;
Zhang Wei173acc72008-03-01 07:42:48 -0700410 unsigned long flags;
411 dma_cookie_t cookie;
412
Ira Snydera1c03312010-01-06 13:34:05 +0000413 spin_lock_irqsave(&chan->desc_lock, flags);
Zhang Wei173acc72008-03-01 07:42:48 -0700414
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000415 /*
416 * assign cookies to all of the software descriptors
417 * that make up this transaction
418 */
Dan Williamseda34232009-09-08 17:53:02 -0700419 list_for_each_entry(child, &desc->tx_list, node) {
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000420 cookie = dma_cookie_assign(&child->async_tx);
Ira Snyderbcfb7462009-05-15 14:27:16 -0700421 }
422
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000423 /* put this transaction onto the tail of the pending queue */
Ira Snydera1c03312010-01-06 13:34:05 +0000424 append_ld_queue(chan, desc);
Zhang Wei173acc72008-03-01 07:42:48 -0700425
Ira Snydera1c03312010-01-06 13:34:05 +0000426 spin_unlock_irqrestore(&chan->desc_lock, flags);
Zhang Wei173acc72008-03-01 07:42:48 -0700427
428 return cookie;
429}
430
431/**
432 * fsl_dma_alloc_descriptor - Allocate descriptor from channel's DMA pool.
Ira Snydera1c03312010-01-06 13:34:05 +0000433 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700434 *
435 * Return - The descriptor allocated. NULL for failed.
436 */
Ira Snyder31f43062011-03-03 07:54:57 +0000437static struct fsl_desc_sw *fsl_dma_alloc_descriptor(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -0700438{
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000439 struct fsl_desc_sw *desc;
Zhang Wei173acc72008-03-01 07:42:48 -0700440 dma_addr_t pdesc;
Zhang Wei173acc72008-03-01 07:42:48 -0700441
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000442 desc = dma_pool_alloc(chan->desc_pool, GFP_ATOMIC, &pdesc);
443 if (!desc) {
Ira Snyderb1584712011-03-03 07:54:55 +0000444 chan_dbg(chan, "out of memory for link descriptor\n");
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000445 return NULL;
Zhang Wei173acc72008-03-01 07:42:48 -0700446 }
447
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000448 memset(desc, 0, sizeof(*desc));
449 INIT_LIST_HEAD(&desc->tx_list);
450 dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
451 desc->async_tx.tx_submit = fsl_dma_tx_submit;
452 desc->async_tx.phys = pdesc;
453
Ira Snyder0ab09c32011-03-03 07:54:56 +0000454#ifdef FSL_DMA_LD_DEBUG
455 chan_dbg(chan, "LD %p allocated\n", desc);
456#endif
457
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000458 return desc;
Zhang Wei173acc72008-03-01 07:42:48 -0700459}
460
Zhang Wei173acc72008-03-01 07:42:48 -0700461/**
462 * fsl_dma_alloc_chan_resources - Allocate resources for DMA channel.
Ira Snydera1c03312010-01-06 13:34:05 +0000463 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700464 *
465 * This function will create a dma pool for descriptor allocation.
466 *
467 * Return - The number of descriptors allocated.
468 */
Ira Snydera1c03312010-01-06 13:34:05 +0000469static int fsl_dma_alloc_chan_resources(struct dma_chan *dchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700470{
Ira Snydera1c03312010-01-06 13:34:05 +0000471 struct fsldma_chan *chan = to_fsl_chan(dchan);
Timur Tabi77cd62e2008-09-26 17:00:11 -0700472
473 /* Has this channel already been allocated? */
Ira Snydera1c03312010-01-06 13:34:05 +0000474 if (chan->desc_pool)
Timur Tabi77cd62e2008-09-26 17:00:11 -0700475 return 1;
Zhang Wei173acc72008-03-01 07:42:48 -0700476
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000477 /*
478 * We need the descriptor to be aligned to 32bytes
Zhang Wei173acc72008-03-01 07:42:48 -0700479 * for meeting FSL DMA specification requirement.
480 */
Ira Snyderb1584712011-03-03 07:54:55 +0000481 chan->desc_pool = dma_pool_create(chan->name, chan->dev,
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000482 sizeof(struct fsl_desc_sw),
483 __alignof__(struct fsl_desc_sw), 0);
Ira Snydera1c03312010-01-06 13:34:05 +0000484 if (!chan->desc_pool) {
Ira Snyderb1584712011-03-03 07:54:55 +0000485 chan_err(chan, "unable to allocate descriptor pool\n");
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000486 return -ENOMEM;
Zhang Wei173acc72008-03-01 07:42:48 -0700487 }
488
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000489 /* there is at least one descriptor free to be allocated */
Zhang Wei173acc72008-03-01 07:42:48 -0700490 return 1;
491}
492
493/**
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000494 * fsldma_free_desc_list - Free all descriptors in a queue
495 * @chan: Freescae DMA channel
496 * @list: the list to free
497 *
498 * LOCKING: must hold chan->desc_lock
499 */
500static void fsldma_free_desc_list(struct fsldma_chan *chan,
501 struct list_head *list)
502{
503 struct fsl_desc_sw *desc, *_desc;
504
505 list_for_each_entry_safe(desc, _desc, list, node) {
506 list_del(&desc->node);
Ira Snyder0ab09c32011-03-03 07:54:56 +0000507#ifdef FSL_DMA_LD_DEBUG
508 chan_dbg(chan, "LD %p free\n", desc);
509#endif
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000510 dma_pool_free(chan->desc_pool, desc, desc->async_tx.phys);
511 }
512}
513
514static void fsldma_free_desc_list_reverse(struct fsldma_chan *chan,
515 struct list_head *list)
516{
517 struct fsl_desc_sw *desc, *_desc;
518
519 list_for_each_entry_safe_reverse(desc, _desc, list, node) {
520 list_del(&desc->node);
Ira Snyder0ab09c32011-03-03 07:54:56 +0000521#ifdef FSL_DMA_LD_DEBUG
522 chan_dbg(chan, "LD %p free\n", desc);
523#endif
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000524 dma_pool_free(chan->desc_pool, desc, desc->async_tx.phys);
525 }
526}
527
528/**
Zhang Wei173acc72008-03-01 07:42:48 -0700529 * fsl_dma_free_chan_resources - Free all resources of the channel.
Ira Snydera1c03312010-01-06 13:34:05 +0000530 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700531 */
Ira Snydera1c03312010-01-06 13:34:05 +0000532static void fsl_dma_free_chan_resources(struct dma_chan *dchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700533{
Ira Snydera1c03312010-01-06 13:34:05 +0000534 struct fsldma_chan *chan = to_fsl_chan(dchan);
Zhang Wei173acc72008-03-01 07:42:48 -0700535 unsigned long flags;
536
Ira Snyderb1584712011-03-03 07:54:55 +0000537 chan_dbg(chan, "free all channel resources\n");
Ira Snydera1c03312010-01-06 13:34:05 +0000538 spin_lock_irqsave(&chan->desc_lock, flags);
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000539 fsldma_free_desc_list(chan, &chan->ld_pending);
540 fsldma_free_desc_list(chan, &chan->ld_running);
Ira Snydera1c03312010-01-06 13:34:05 +0000541 spin_unlock_irqrestore(&chan->desc_lock, flags);
Timur Tabi77cd62e2008-09-26 17:00:11 -0700542
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000543 dma_pool_destroy(chan->desc_pool);
Ira Snydera1c03312010-01-06 13:34:05 +0000544 chan->desc_pool = NULL;
Zhang Wei173acc72008-03-01 07:42:48 -0700545}
546
Zhang Wei2187c262008-03-13 17:45:28 -0700547static struct dma_async_tx_descriptor *
Ira Snydera1c03312010-01-06 13:34:05 +0000548fsl_dma_prep_interrupt(struct dma_chan *dchan, unsigned long flags)
Zhang Wei2187c262008-03-13 17:45:28 -0700549{
Ira Snydera1c03312010-01-06 13:34:05 +0000550 struct fsldma_chan *chan;
Zhang Wei2187c262008-03-13 17:45:28 -0700551 struct fsl_desc_sw *new;
552
Ira Snydera1c03312010-01-06 13:34:05 +0000553 if (!dchan)
Zhang Wei2187c262008-03-13 17:45:28 -0700554 return NULL;
555
Ira Snydera1c03312010-01-06 13:34:05 +0000556 chan = to_fsl_chan(dchan);
Zhang Wei2187c262008-03-13 17:45:28 -0700557
Ira Snydera1c03312010-01-06 13:34:05 +0000558 new = fsl_dma_alloc_descriptor(chan);
Zhang Wei2187c262008-03-13 17:45:28 -0700559 if (!new) {
Ira Snyderb1584712011-03-03 07:54:55 +0000560 chan_err(chan, "%s\n", msg_ld_oom);
Zhang Wei2187c262008-03-13 17:45:28 -0700561 return NULL;
562 }
563
564 new->async_tx.cookie = -EBUSY;
Dan Williams636bdea2008-04-17 20:17:26 -0700565 new->async_tx.flags = flags;
Zhang Wei2187c262008-03-13 17:45:28 -0700566
Zhang Weif79abb62008-03-18 18:45:00 -0700567 /* Insert the link descriptor to the LD ring */
Dan Williamseda34232009-09-08 17:53:02 -0700568 list_add_tail(&new->node, &new->tx_list);
Zhang Weif79abb62008-03-18 18:45:00 -0700569
Ira Snyder31f43062011-03-03 07:54:57 +0000570 /* Set End-of-link to the last link descriptor of new list */
Ira Snydera1c03312010-01-06 13:34:05 +0000571 set_ld_eol(chan, new);
Zhang Wei2187c262008-03-13 17:45:28 -0700572
573 return &new->async_tx;
574}
575
Ira Snyder31f43062011-03-03 07:54:57 +0000576static struct dma_async_tx_descriptor *
577fsl_dma_prep_memcpy(struct dma_chan *dchan,
578 dma_addr_t dma_dst, dma_addr_t dma_src,
Zhang Wei173acc72008-03-01 07:42:48 -0700579 size_t len, unsigned long flags)
580{
Ira Snydera1c03312010-01-06 13:34:05 +0000581 struct fsldma_chan *chan;
Zhang Wei173acc72008-03-01 07:42:48 -0700582 struct fsl_desc_sw *first = NULL, *prev = NULL, *new;
583 size_t copy;
Zhang Wei173acc72008-03-01 07:42:48 -0700584
Ira Snydera1c03312010-01-06 13:34:05 +0000585 if (!dchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700586 return NULL;
587
588 if (!len)
589 return NULL;
590
Ira Snydera1c03312010-01-06 13:34:05 +0000591 chan = to_fsl_chan(dchan);
Zhang Wei173acc72008-03-01 07:42:48 -0700592
593 do {
594
595 /* Allocate the link descriptor from DMA pool */
Ira Snydera1c03312010-01-06 13:34:05 +0000596 new = fsl_dma_alloc_descriptor(chan);
Zhang Wei173acc72008-03-01 07:42:48 -0700597 if (!new) {
Ira Snyderb1584712011-03-03 07:54:55 +0000598 chan_err(chan, "%s\n", msg_ld_oom);
Ira Snyder2e077f82009-05-15 09:59:46 -0700599 goto fail;
Zhang Wei173acc72008-03-01 07:42:48 -0700600 }
Zhang Wei173acc72008-03-01 07:42:48 -0700601
Zhang Wei56822842008-03-13 10:45:27 -0700602 copy = min(len, (size_t)FSL_DMA_BCR_MAX_CNT);
Zhang Wei173acc72008-03-01 07:42:48 -0700603
Ira Snydera1c03312010-01-06 13:34:05 +0000604 set_desc_cnt(chan, &new->hw, copy);
605 set_desc_src(chan, &new->hw, dma_src);
606 set_desc_dst(chan, &new->hw, dma_dst);
Zhang Wei173acc72008-03-01 07:42:48 -0700607
608 if (!first)
609 first = new;
610 else
Ira Snydera1c03312010-01-06 13:34:05 +0000611 set_desc_next(chan, &prev->hw, new->async_tx.phys);
Zhang Wei173acc72008-03-01 07:42:48 -0700612
613 new->async_tx.cookie = 0;
Dan Williams636bdea2008-04-17 20:17:26 -0700614 async_tx_ack(&new->async_tx);
Zhang Wei173acc72008-03-01 07:42:48 -0700615
616 prev = new;
617 len -= copy;
618 dma_src += copy;
Ira Snyder738f5f72010-01-06 13:34:02 +0000619 dma_dst += copy;
Zhang Wei173acc72008-03-01 07:42:48 -0700620
621 /* Insert the link descriptor to the LD ring */
Dan Williamseda34232009-09-08 17:53:02 -0700622 list_add_tail(&new->node, &first->tx_list);
Zhang Wei173acc72008-03-01 07:42:48 -0700623 } while (len);
624
Dan Williams636bdea2008-04-17 20:17:26 -0700625 new->async_tx.flags = flags; /* client is in control of this ack */
Zhang Wei173acc72008-03-01 07:42:48 -0700626 new->async_tx.cookie = -EBUSY;
627
Ira Snyder31f43062011-03-03 07:54:57 +0000628 /* Set End-of-link to the last link descriptor of new list */
Ira Snydera1c03312010-01-06 13:34:05 +0000629 set_ld_eol(chan, new);
Zhang Wei173acc72008-03-01 07:42:48 -0700630
Ira Snyder2e077f82009-05-15 09:59:46 -0700631 return &first->async_tx;
632
633fail:
634 if (!first)
635 return NULL;
636
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000637 fsldma_free_desc_list_reverse(chan, &first->tx_list);
Ira Snyder2e077f82009-05-15 09:59:46 -0700638 return NULL;
Zhang Wei173acc72008-03-01 07:42:48 -0700639}
640
Ira Snyderc14330412010-09-30 11:46:45 +0000641static struct dma_async_tx_descriptor *fsl_dma_prep_sg(struct dma_chan *dchan,
642 struct scatterlist *dst_sg, unsigned int dst_nents,
643 struct scatterlist *src_sg, unsigned int src_nents,
644 unsigned long flags)
645{
646 struct fsl_desc_sw *first = NULL, *prev = NULL, *new = NULL;
647 struct fsldma_chan *chan = to_fsl_chan(dchan);
648 size_t dst_avail, src_avail;
649 dma_addr_t dst, src;
650 size_t len;
651
652 /* basic sanity checks */
653 if (dst_nents == 0 || src_nents == 0)
654 return NULL;
655
656 if (dst_sg == NULL || src_sg == NULL)
657 return NULL;
658
659 /*
660 * TODO: should we check that both scatterlists have the same
661 * TODO: number of bytes in total? Is that really an error?
662 */
663
664 /* get prepared for the loop */
665 dst_avail = sg_dma_len(dst_sg);
666 src_avail = sg_dma_len(src_sg);
667
668 /* run until we are out of scatterlist entries */
669 while (true) {
670
671 /* create the largest transaction possible */
672 len = min_t(size_t, src_avail, dst_avail);
673 len = min_t(size_t, len, FSL_DMA_BCR_MAX_CNT);
674 if (len == 0)
675 goto fetch;
676
677 dst = sg_dma_address(dst_sg) + sg_dma_len(dst_sg) - dst_avail;
678 src = sg_dma_address(src_sg) + sg_dma_len(src_sg) - src_avail;
679
680 /* allocate and populate the descriptor */
681 new = fsl_dma_alloc_descriptor(chan);
682 if (!new) {
Ira Snyderb1584712011-03-03 07:54:55 +0000683 chan_err(chan, "%s\n", msg_ld_oom);
Ira Snyderc14330412010-09-30 11:46:45 +0000684 goto fail;
685 }
Ira Snyderc14330412010-09-30 11:46:45 +0000686
687 set_desc_cnt(chan, &new->hw, len);
688 set_desc_src(chan, &new->hw, src);
689 set_desc_dst(chan, &new->hw, dst);
690
691 if (!first)
692 first = new;
693 else
694 set_desc_next(chan, &prev->hw, new->async_tx.phys);
695
696 new->async_tx.cookie = 0;
697 async_tx_ack(&new->async_tx);
698 prev = new;
699
700 /* Insert the link descriptor to the LD ring */
701 list_add_tail(&new->node, &first->tx_list);
702
703 /* update metadata */
704 dst_avail -= len;
705 src_avail -= len;
706
707fetch:
708 /* fetch the next dst scatterlist entry */
709 if (dst_avail == 0) {
710
711 /* no more entries: we're done */
712 if (dst_nents == 0)
713 break;
714
715 /* fetch the next entry: if there are no more: done */
716 dst_sg = sg_next(dst_sg);
717 if (dst_sg == NULL)
718 break;
719
720 dst_nents--;
721 dst_avail = sg_dma_len(dst_sg);
722 }
723
724 /* fetch the next src scatterlist entry */
725 if (src_avail == 0) {
726
727 /* no more entries: we're done */
728 if (src_nents == 0)
729 break;
730
731 /* fetch the next entry: if there are no more: done */
732 src_sg = sg_next(src_sg);
733 if (src_sg == NULL)
734 break;
735
736 src_nents--;
737 src_avail = sg_dma_len(src_sg);
738 }
739 }
740
741 new->async_tx.flags = flags; /* client is in control of this ack */
742 new->async_tx.cookie = -EBUSY;
743
744 /* Set End-of-link to the last link descriptor of new list */
745 set_ld_eol(chan, new);
746
747 return &first->async_tx;
748
749fail:
750 if (!first)
751 return NULL;
752
753 fsldma_free_desc_list_reverse(chan, &first->tx_list);
754 return NULL;
755}
756
Zhang Wei173acc72008-03-01 07:42:48 -0700757/**
Ira Snyderbbea0b62009-09-08 17:53:04 -0700758 * fsl_dma_prep_slave_sg - prepare descriptors for a DMA_SLAVE transaction
759 * @chan: DMA channel
760 * @sgl: scatterlist to transfer to/from
761 * @sg_len: number of entries in @scatterlist
762 * @direction: DMA direction
763 * @flags: DMAEngine flags
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500764 * @context: transaction context (ignored)
Ira Snyderbbea0b62009-09-08 17:53:04 -0700765 *
766 * Prepare a set of descriptors for a DMA_SLAVE transaction. Following the
767 * DMA_SLAVE API, this gets the device-specific information from the
768 * chan->private variable.
769 */
770static struct dma_async_tx_descriptor *fsl_dma_prep_slave_sg(
Ira Snydera1c03312010-01-06 13:34:05 +0000771 struct dma_chan *dchan, struct scatterlist *sgl, unsigned int sg_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500772 enum dma_transfer_direction direction, unsigned long flags,
773 void *context)
Ira Snyderbbea0b62009-09-08 17:53:04 -0700774{
Ira Snyderbbea0b62009-09-08 17:53:04 -0700775 /*
Ira Snyder968f19a2010-09-30 11:46:46 +0000776 * This operation is not supported on the Freescale DMA controller
Ira Snyderbbea0b62009-09-08 17:53:04 -0700777 *
Ira Snyder968f19a2010-09-30 11:46:46 +0000778 * However, we need to provide the function pointer to allow the
779 * device_control() method to work.
Ira Snyderbbea0b62009-09-08 17:53:04 -0700780 */
Ira Snyderbbea0b62009-09-08 17:53:04 -0700781 return NULL;
782}
783
Linus Walleijc3635c72010-03-26 16:44:01 -0700784static int fsl_dma_device_control(struct dma_chan *dchan,
Linus Walleij05827632010-05-17 16:30:42 -0700785 enum dma_ctrl_cmd cmd, unsigned long arg)
Ira Snyderbbea0b62009-09-08 17:53:04 -0700786{
Ira Snyder968f19a2010-09-30 11:46:46 +0000787 struct dma_slave_config *config;
Ira Snydera1c03312010-01-06 13:34:05 +0000788 struct fsldma_chan *chan;
Ira Snyderbbea0b62009-09-08 17:53:04 -0700789 unsigned long flags;
Ira Snyder968f19a2010-09-30 11:46:46 +0000790 int size;
Linus Walleijc3635c72010-03-26 16:44:01 -0700791
Ira Snydera1c03312010-01-06 13:34:05 +0000792 if (!dchan)
Linus Walleijc3635c72010-03-26 16:44:01 -0700793 return -EINVAL;
Ira Snyderbbea0b62009-09-08 17:53:04 -0700794
Ira Snydera1c03312010-01-06 13:34:05 +0000795 chan = to_fsl_chan(dchan);
Ira Snyderbbea0b62009-09-08 17:53:04 -0700796
Ira Snyder968f19a2010-09-30 11:46:46 +0000797 switch (cmd) {
798 case DMA_TERMINATE_ALL:
Ira Snyderf04cd402011-03-03 07:54:58 +0000799 spin_lock_irqsave(&chan->desc_lock, flags);
800
Ira Snyder968f19a2010-09-30 11:46:46 +0000801 /* Halt the DMA engine */
802 dma_halt(chan);
Ira Snyderbbea0b62009-09-08 17:53:04 -0700803
Ira Snyder968f19a2010-09-30 11:46:46 +0000804 /* Remove and free all of the descriptors in the LD queue */
805 fsldma_free_desc_list(chan, &chan->ld_pending);
806 fsldma_free_desc_list(chan, &chan->ld_running);
Ira Snyderf04cd402011-03-03 07:54:58 +0000807 chan->idle = true;
Ira Snyderbbea0b62009-09-08 17:53:04 -0700808
Ira Snyder968f19a2010-09-30 11:46:46 +0000809 spin_unlock_irqrestore(&chan->desc_lock, flags);
810 return 0;
811
812 case DMA_SLAVE_CONFIG:
813 config = (struct dma_slave_config *)arg;
814
815 /* make sure the channel supports setting burst size */
816 if (!chan->set_request_count)
817 return -ENXIO;
818
819 /* we set the controller burst size depending on direction */
Vinod Kouldb8196d2011-10-13 22:34:23 +0530820 if (config->direction == DMA_MEM_TO_DEV)
Ira Snyder968f19a2010-09-30 11:46:46 +0000821 size = config->dst_addr_width * config->dst_maxburst;
822 else
823 size = config->src_addr_width * config->src_maxburst;
824
825 chan->set_request_count(chan, size);
826 return 0;
827
828 case FSLDMA_EXTERNAL_START:
829
830 /* make sure the channel supports external start */
831 if (!chan->toggle_ext_start)
832 return -ENXIO;
833
834 chan->toggle_ext_start(chan, arg);
835 return 0;
836
837 default:
838 return -ENXIO;
839 }
Linus Walleijc3635c72010-03-26 16:44:01 -0700840
841 return 0;
Ira Snyderbbea0b62009-09-08 17:53:04 -0700842}
843
844/**
Ira Snyder9c4d1e72011-03-03 07:54:59 +0000845 * fsldma_cleanup_descriptor - cleanup and free a single link descriptor
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000846 * @chan: Freescale DMA channel
Ira Snyder9c4d1e72011-03-03 07:54:59 +0000847 * @desc: descriptor to cleanup and free
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000848 *
Ira Snyder9c4d1e72011-03-03 07:54:59 +0000849 * This function is used on a descriptor which has been executed by the DMA
850 * controller. It will run any callbacks, submit any dependencies, and then
851 * free the descriptor.
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000852 */
Ira Snyder9c4d1e72011-03-03 07:54:59 +0000853static void fsldma_cleanup_descriptor(struct fsldma_chan *chan,
854 struct fsl_desc_sw *desc)
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000855{
Ira Snyder9c4d1e72011-03-03 07:54:59 +0000856 struct dma_async_tx_descriptor *txd = &desc->async_tx;
857 struct device *dev = chan->common.device->dev;
858 dma_addr_t src = get_desc_src(chan, desc);
859 dma_addr_t dst = get_desc_dst(chan, desc);
860 u32 len = get_desc_cnt(chan, desc);
Zhang Wei173acc72008-03-01 07:42:48 -0700861
Ira Snyder9c4d1e72011-03-03 07:54:59 +0000862 /* Run the link descriptor callback function */
863 if (txd->callback) {
864#ifdef FSL_DMA_LD_DEBUG
865 chan_dbg(chan, "LD %p callback\n", desc);
866#endif
867 txd->callback(txd->callback_param);
Zhang Wei173acc72008-03-01 07:42:48 -0700868 }
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000869
Ira Snyder9c4d1e72011-03-03 07:54:59 +0000870 /* Run any dependencies */
871 dma_run_dependencies(txd);
872
873 /* Unmap the dst buffer, if requested */
874 if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
875 if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
876 dma_unmap_single(dev, dst, len, DMA_FROM_DEVICE);
877 else
878 dma_unmap_page(dev, dst, len, DMA_FROM_DEVICE);
879 }
880
881 /* Unmap the src buffer, if requested */
882 if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
883 if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
884 dma_unmap_single(dev, src, len, DMA_TO_DEVICE);
885 else
886 dma_unmap_page(dev, src, len, DMA_TO_DEVICE);
887 }
888
889#ifdef FSL_DMA_LD_DEBUG
890 chan_dbg(chan, "LD %p free\n", desc);
891#endif
892 dma_pool_free(chan->desc_pool, desc, txd->phys);
Zhang Wei173acc72008-03-01 07:42:48 -0700893}
894
895/**
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000896 * fsl_chan_xfer_ld_queue - transfer any pending transactions
Ira Snydera1c03312010-01-06 13:34:05 +0000897 * @chan : Freescale DMA channel
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000898 *
Ira Snyderf04cd402011-03-03 07:54:58 +0000899 * HARDWARE STATE: idle
Ira Snyderdc8d4092011-03-03 07:55:00 +0000900 * LOCKING: must hold chan->desc_lock
Zhang Wei173acc72008-03-01 07:42:48 -0700901 */
Ira Snydera1c03312010-01-06 13:34:05 +0000902static void fsl_chan_xfer_ld_queue(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -0700903{
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000904 struct fsl_desc_sw *desc;
Ira Snyder138ef012009-05-19 15:42:13 -0700905
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000906 /*
907 * If the list of pending descriptors is empty, then we
908 * don't need to do any work at all
909 */
910 if (list_empty(&chan->ld_pending)) {
Ira Snyderb1584712011-03-03 07:54:55 +0000911 chan_dbg(chan, "no pending LDs\n");
Ira Snyderdc8d4092011-03-03 07:55:00 +0000912 return;
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000913 }
Zhang Wei173acc72008-03-01 07:42:48 -0700914
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000915 /*
Ira Snyderf04cd402011-03-03 07:54:58 +0000916 * The DMA controller is not idle, which means that the interrupt
917 * handler will start any queued transactions when it runs after
918 * this transaction finishes
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000919 */
Ira Snyderf04cd402011-03-03 07:54:58 +0000920 if (!chan->idle) {
Ira Snyderb1584712011-03-03 07:54:55 +0000921 chan_dbg(chan, "DMA controller still busy\n");
Ira Snyderdc8d4092011-03-03 07:55:00 +0000922 return;
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000923 }
924
925 /*
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000926 * If there are some link descriptors which have not been
927 * transferred, we need to start the controller
Zhang Wei173acc72008-03-01 07:42:48 -0700928 */
Zhang Wei173acc72008-03-01 07:42:48 -0700929
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000930 /*
931 * Move all elements from the queue of pending transactions
932 * onto the list of running transactions
933 */
Ira Snyderf04cd402011-03-03 07:54:58 +0000934 chan_dbg(chan, "idle, starting controller\n");
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000935 desc = list_first_entry(&chan->ld_pending, struct fsl_desc_sw, node);
936 list_splice_tail_init(&chan->ld_pending, &chan->ld_running);
Zhang Wei173acc72008-03-01 07:42:48 -0700937
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000938 /*
Ira Snyderf04cd402011-03-03 07:54:58 +0000939 * The 85xx DMA controller doesn't clear the channel start bit
940 * automatically at the end of a transfer. Therefore we must clear
941 * it in software before starting the transfer.
942 */
943 if ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) {
944 u32 mode;
945
946 mode = DMA_IN(chan, &chan->regs->mr, 32);
947 mode &= ~FSL_DMA_MR_CS;
948 DMA_OUT(chan, &chan->regs->mr, mode, 32);
949 }
950
951 /*
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000952 * Program the descriptor's address into the DMA controller,
953 * then start the DMA transaction
954 */
955 set_cdar(chan, desc->async_tx.phys);
Ira Snyderf04cd402011-03-03 07:54:58 +0000956 get_cdar(chan);
Ira Snyder138ef012009-05-19 15:42:13 -0700957
Zhang Wei173acc72008-03-01 07:42:48 -0700958 dma_start(chan);
Ira Snyderf04cd402011-03-03 07:54:58 +0000959 chan->idle = false;
Zhang Wei173acc72008-03-01 07:42:48 -0700960}
961
962/**
963 * fsl_dma_memcpy_issue_pending - Issue the DMA start command
Ira Snydera1c03312010-01-06 13:34:05 +0000964 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700965 */
Ira Snydera1c03312010-01-06 13:34:05 +0000966static void fsl_dma_memcpy_issue_pending(struct dma_chan *dchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700967{
Ira Snydera1c03312010-01-06 13:34:05 +0000968 struct fsldma_chan *chan = to_fsl_chan(dchan);
Ira Snyderdc8d4092011-03-03 07:55:00 +0000969 unsigned long flags;
970
971 spin_lock_irqsave(&chan->desc_lock, flags);
Ira Snydera1c03312010-01-06 13:34:05 +0000972 fsl_chan_xfer_ld_queue(chan);
Ira Snyderdc8d4092011-03-03 07:55:00 +0000973 spin_unlock_irqrestore(&chan->desc_lock, flags);
Zhang Wei173acc72008-03-01 07:42:48 -0700974}
975
Zhang Wei173acc72008-03-01 07:42:48 -0700976/**
Linus Walleij07934482010-03-26 16:50:49 -0700977 * fsl_tx_status - Determine the DMA status
Ira Snydera1c03312010-01-06 13:34:05 +0000978 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700979 */
Linus Walleij07934482010-03-26 16:50:49 -0700980static enum dma_status fsl_tx_status(struct dma_chan *dchan,
Zhang Wei173acc72008-03-01 07:42:48 -0700981 dma_cookie_t cookie,
Linus Walleij07934482010-03-26 16:50:49 -0700982 struct dma_tx_state *txstate)
Zhang Wei173acc72008-03-01 07:42:48 -0700983{
Andy Shevchenko9b0b0bd2013-05-27 15:14:35 +0300984 return dma_cookie_status(dchan, cookie, txstate);
Zhang Wei173acc72008-03-01 07:42:48 -0700985}
986
Ira Snyderd3f620b2010-01-06 13:34:04 +0000987/*----------------------------------------------------------------------------*/
988/* Interrupt Handling */
989/*----------------------------------------------------------------------------*/
990
Ira Snydere7a29152010-01-06 13:34:03 +0000991static irqreturn_t fsldma_chan_irq(int irq, void *data)
Zhang Wei173acc72008-03-01 07:42:48 -0700992{
Ira Snydera1c03312010-01-06 13:34:05 +0000993 struct fsldma_chan *chan = data;
Ira Snydera1c03312010-01-06 13:34:05 +0000994 u32 stat;
Zhang Wei173acc72008-03-01 07:42:48 -0700995
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000996 /* save and clear the status register */
Ira Snydera1c03312010-01-06 13:34:05 +0000997 stat = get_sr(chan);
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000998 set_sr(chan, stat);
Ira Snyderb1584712011-03-03 07:54:55 +0000999 chan_dbg(chan, "irq: stat = 0x%x\n", stat);
Zhang Wei173acc72008-03-01 07:42:48 -07001000
Ira Snyderf04cd402011-03-03 07:54:58 +00001001 /* check that this was really our device */
Zhang Wei173acc72008-03-01 07:42:48 -07001002 stat &= ~(FSL_DMA_SR_CB | FSL_DMA_SR_CH);
1003 if (!stat)
1004 return IRQ_NONE;
1005
1006 if (stat & FSL_DMA_SR_TE)
Ira Snyderb1584712011-03-03 07:54:55 +00001007 chan_err(chan, "Transfer Error!\n");
Zhang Wei173acc72008-03-01 07:42:48 -07001008
Ira Snyder9c3a50b2010-01-06 13:34:06 +00001009 /*
1010 * Programming Error
Zhang Weif79abb62008-03-18 18:45:00 -07001011 * The DMA_INTERRUPT async_tx is a NULL transfer, which will
Masanari Iidad73111c2012-08-04 23:37:53 +09001012 * trigger a PE interrupt.
Zhang Weif79abb62008-03-18 18:45:00 -07001013 */
1014 if (stat & FSL_DMA_SR_PE) {
Ira Snyderb1584712011-03-03 07:54:55 +00001015 chan_dbg(chan, "irq: Programming Error INT\n");
Zhang Weif79abb62008-03-18 18:45:00 -07001016 stat &= ~FSL_DMA_SR_PE;
Ira Snyderf04cd402011-03-03 07:54:58 +00001017 if (get_bcr(chan) != 0)
1018 chan_err(chan, "Programming Error!\n");
Zhang Wei1c629792008-04-17 20:17:25 -07001019 }
1020
Ira Snyder9c3a50b2010-01-06 13:34:06 +00001021 /*
1022 * For MPC8349, EOCDI event need to update cookie
Zhang Wei1c629792008-04-17 20:17:25 -07001023 * and start the next transfer if it exist.
1024 */
1025 if (stat & FSL_DMA_SR_EOCDI) {
Ira Snyderb1584712011-03-03 07:54:55 +00001026 chan_dbg(chan, "irq: End-of-Chain link INT\n");
Zhang Wei1c629792008-04-17 20:17:25 -07001027 stat &= ~FSL_DMA_SR_EOCDI;
Zhang Wei173acc72008-03-01 07:42:48 -07001028 }
1029
Ira Snyder9c3a50b2010-01-06 13:34:06 +00001030 /*
1031 * If it current transfer is the end-of-transfer,
Zhang Wei173acc72008-03-01 07:42:48 -07001032 * we should clear the Channel Start bit for
1033 * prepare next transfer.
1034 */
Zhang Wei1c629792008-04-17 20:17:25 -07001035 if (stat & FSL_DMA_SR_EOLNI) {
Ira Snyderb1584712011-03-03 07:54:55 +00001036 chan_dbg(chan, "irq: End-of-link INT\n");
Zhang Wei173acc72008-03-01 07:42:48 -07001037 stat &= ~FSL_DMA_SR_EOLNI;
Zhang Wei173acc72008-03-01 07:42:48 -07001038 }
1039
Ira Snyderf04cd402011-03-03 07:54:58 +00001040 /* check that the DMA controller is really idle */
1041 if (!dma_is_idle(chan))
1042 chan_err(chan, "irq: controller not idle!\n");
Zhang Wei173acc72008-03-01 07:42:48 -07001043
Ira Snyderf04cd402011-03-03 07:54:58 +00001044 /* check that we handled all of the bits */
1045 if (stat)
1046 chan_err(chan, "irq: unhandled sr 0x%08x\n", stat);
1047
1048 /*
1049 * Schedule the tasklet to handle all cleanup of the current
1050 * transaction. It will start a new transaction if there is
1051 * one pending.
1052 */
Ira Snydera1c03312010-01-06 13:34:05 +00001053 tasklet_schedule(&chan->tasklet);
Ira Snyderf04cd402011-03-03 07:54:58 +00001054 chan_dbg(chan, "irq: Exit\n");
Zhang Wei173acc72008-03-01 07:42:48 -07001055 return IRQ_HANDLED;
1056}
1057
Zhang Wei173acc72008-03-01 07:42:48 -07001058static void dma_do_tasklet(unsigned long data)
1059{
Ira Snydera1c03312010-01-06 13:34:05 +00001060 struct fsldma_chan *chan = (struct fsldma_chan *)data;
Ira Snyderdc8d4092011-03-03 07:55:00 +00001061 struct fsl_desc_sw *desc, *_desc;
1062 LIST_HEAD(ld_cleanup);
Ira Snyderf04cd402011-03-03 07:54:58 +00001063 unsigned long flags;
1064
1065 chan_dbg(chan, "tasklet entry\n");
1066
Ira Snyderf04cd402011-03-03 07:54:58 +00001067 spin_lock_irqsave(&chan->desc_lock, flags);
Ira Snyderdc8d4092011-03-03 07:55:00 +00001068
1069 /* update the cookie if we have some descriptors to cleanup */
1070 if (!list_empty(&chan->ld_running)) {
1071 dma_cookie_t cookie;
1072
1073 desc = to_fsl_desc(chan->ld_running.prev);
1074 cookie = desc->async_tx.cookie;
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +00001075 dma_cookie_complete(&desc->async_tx);
Ira Snyderdc8d4092011-03-03 07:55:00 +00001076
Ira Snyderdc8d4092011-03-03 07:55:00 +00001077 chan_dbg(chan, "completed_cookie=%d\n", cookie);
1078 }
1079
1080 /*
1081 * move the descriptors to a temporary list so we can drop the lock
1082 * during the entire cleanup operation
1083 */
1084 list_splice_tail_init(&chan->ld_running, &ld_cleanup);
1085
1086 /* the hardware is now idle and ready for more */
Ira Snyderf04cd402011-03-03 07:54:58 +00001087 chan->idle = true;
Ira Snyderdc8d4092011-03-03 07:55:00 +00001088
1089 /*
1090 * Start any pending transactions automatically
1091 *
1092 * In the ideal case, we keep the DMA controller busy while we go
1093 * ahead and free the descriptors below.
1094 */
1095 fsl_chan_xfer_ld_queue(chan);
Ira Snyderf04cd402011-03-03 07:54:58 +00001096 spin_unlock_irqrestore(&chan->desc_lock, flags);
1097
Ira Snyderdc8d4092011-03-03 07:55:00 +00001098 /* Run the callback for each descriptor, in order */
1099 list_for_each_entry_safe(desc, _desc, &ld_cleanup, node) {
1100
1101 /* Remove from the list of transactions */
1102 list_del(&desc->node);
1103
1104 /* Run all cleanup for this descriptor */
1105 fsldma_cleanup_descriptor(chan, desc);
1106 }
1107
Ira Snyderf04cd402011-03-03 07:54:58 +00001108 chan_dbg(chan, "tasklet exit\n");
Zhang Wei173acc72008-03-01 07:42:48 -07001109}
1110
Ira Snyderd3f620b2010-01-06 13:34:04 +00001111static irqreturn_t fsldma_ctrl_irq(int irq, void *data)
1112{
1113 struct fsldma_device *fdev = data;
1114 struct fsldma_chan *chan;
1115 unsigned int handled = 0;
1116 u32 gsr, mask;
1117 int i;
1118
1119 gsr = (fdev->feature & FSL_DMA_BIG_ENDIAN) ? in_be32(fdev->regs)
1120 : in_le32(fdev->regs);
1121 mask = 0xff000000;
1122 dev_dbg(fdev->dev, "IRQ: gsr 0x%.8x\n", gsr);
1123
1124 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1125 chan = fdev->chan[i];
1126 if (!chan)
1127 continue;
1128
1129 if (gsr & mask) {
1130 dev_dbg(fdev->dev, "IRQ: chan %d\n", chan->id);
1131 fsldma_chan_irq(irq, chan);
1132 handled++;
1133 }
1134
1135 gsr &= ~mask;
1136 mask >>= 8;
1137 }
1138
1139 return IRQ_RETVAL(handled);
1140}
1141
1142static void fsldma_free_irqs(struct fsldma_device *fdev)
1143{
1144 struct fsldma_chan *chan;
1145 int i;
1146
1147 if (fdev->irq != NO_IRQ) {
1148 dev_dbg(fdev->dev, "free per-controller IRQ\n");
1149 free_irq(fdev->irq, fdev);
1150 return;
1151 }
1152
1153 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1154 chan = fdev->chan[i];
1155 if (chan && chan->irq != NO_IRQ) {
Ira Snyderb1584712011-03-03 07:54:55 +00001156 chan_dbg(chan, "free per-channel IRQ\n");
Ira Snyderd3f620b2010-01-06 13:34:04 +00001157 free_irq(chan->irq, chan);
1158 }
1159 }
1160}
1161
1162static int fsldma_request_irqs(struct fsldma_device *fdev)
1163{
1164 struct fsldma_chan *chan;
1165 int ret;
1166 int i;
1167
1168 /* if we have a per-controller IRQ, use that */
1169 if (fdev->irq != NO_IRQ) {
1170 dev_dbg(fdev->dev, "request per-controller IRQ\n");
1171 ret = request_irq(fdev->irq, fsldma_ctrl_irq, IRQF_SHARED,
1172 "fsldma-controller", fdev);
1173 return ret;
1174 }
1175
1176 /* no per-controller IRQ, use the per-channel IRQs */
1177 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1178 chan = fdev->chan[i];
1179 if (!chan)
1180 continue;
1181
1182 if (chan->irq == NO_IRQ) {
Ira Snyderb1584712011-03-03 07:54:55 +00001183 chan_err(chan, "interrupts property missing in device tree\n");
Ira Snyderd3f620b2010-01-06 13:34:04 +00001184 ret = -ENODEV;
1185 goto out_unwind;
1186 }
1187
Ira Snyderb1584712011-03-03 07:54:55 +00001188 chan_dbg(chan, "request per-channel IRQ\n");
Ira Snyderd3f620b2010-01-06 13:34:04 +00001189 ret = request_irq(chan->irq, fsldma_chan_irq, IRQF_SHARED,
1190 "fsldma-chan", chan);
1191 if (ret) {
Ira Snyderb1584712011-03-03 07:54:55 +00001192 chan_err(chan, "unable to request per-channel IRQ\n");
Ira Snyderd3f620b2010-01-06 13:34:04 +00001193 goto out_unwind;
1194 }
1195 }
1196
1197 return 0;
1198
1199out_unwind:
1200 for (/* none */; i >= 0; i--) {
1201 chan = fdev->chan[i];
1202 if (!chan)
1203 continue;
1204
1205 if (chan->irq == NO_IRQ)
1206 continue;
1207
1208 free_irq(chan->irq, chan);
1209 }
1210
1211 return ret;
1212}
1213
Ira Snydera4f56d42010-01-06 13:34:01 +00001214/*----------------------------------------------------------------------------*/
1215/* OpenFirmware Subsystem */
1216/*----------------------------------------------------------------------------*/
1217
Bill Pemberton463a1f82012-11-19 13:22:55 -05001218static int fsl_dma_chan_probe(struct fsldma_device *fdev,
Timur Tabi77cd62e2008-09-26 17:00:11 -07001219 struct device_node *node, u32 feature, const char *compatible)
Zhang Wei173acc72008-03-01 07:42:48 -07001220{
Ira Snydera1c03312010-01-06 13:34:05 +00001221 struct fsldma_chan *chan;
Ira Snyder4ce0e952010-01-06 13:34:00 +00001222 struct resource res;
Zhang Wei173acc72008-03-01 07:42:48 -07001223 int err;
1224
Zhang Wei173acc72008-03-01 07:42:48 -07001225 /* alloc channel */
Ira Snydera1c03312010-01-06 13:34:05 +00001226 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
1227 if (!chan) {
Ira Snydere7a29152010-01-06 13:34:03 +00001228 dev_err(fdev->dev, "no free memory for DMA channels!\n");
1229 err = -ENOMEM;
1230 goto out_return;
Zhang Wei173acc72008-03-01 07:42:48 -07001231 }
1232
Ira Snydere7a29152010-01-06 13:34:03 +00001233 /* ioremap registers for use */
Ira Snydera1c03312010-01-06 13:34:05 +00001234 chan->regs = of_iomap(node, 0);
1235 if (!chan->regs) {
Ira Snydere7a29152010-01-06 13:34:03 +00001236 dev_err(fdev->dev, "unable to ioremap registers\n");
1237 err = -ENOMEM;
Ira Snydera1c03312010-01-06 13:34:05 +00001238 goto out_free_chan;
Ira Snydere7a29152010-01-06 13:34:03 +00001239 }
1240
Ira Snyder4ce0e952010-01-06 13:34:00 +00001241 err = of_address_to_resource(node, 0, &res);
Zhang Wei173acc72008-03-01 07:42:48 -07001242 if (err) {
Ira Snydere7a29152010-01-06 13:34:03 +00001243 dev_err(fdev->dev, "unable to find 'reg' property\n");
1244 goto out_iounmap_regs;
Zhang Wei173acc72008-03-01 07:42:48 -07001245 }
1246
Ira Snydera1c03312010-01-06 13:34:05 +00001247 chan->feature = feature;
Zhang Wei173acc72008-03-01 07:42:48 -07001248 if (!fdev->feature)
Ira Snydera1c03312010-01-06 13:34:05 +00001249 fdev->feature = chan->feature;
Zhang Wei173acc72008-03-01 07:42:48 -07001250
Ira Snydere7a29152010-01-06 13:34:03 +00001251 /*
1252 * If the DMA device's feature is different than the feature
1253 * of its channels, report the bug
Zhang Wei173acc72008-03-01 07:42:48 -07001254 */
Ira Snydera1c03312010-01-06 13:34:05 +00001255 WARN_ON(fdev->feature != chan->feature);
Zhang Wei173acc72008-03-01 07:42:48 -07001256
Ira Snydera1c03312010-01-06 13:34:05 +00001257 chan->dev = fdev->dev;
1258 chan->id = ((res.start - 0x100) & 0xfff) >> 7;
1259 if (chan->id >= FSL_DMA_MAX_CHANS_PER_DEVICE) {
Ira Snydere7a29152010-01-06 13:34:03 +00001260 dev_err(fdev->dev, "too many channels for device\n");
Zhang Wei173acc72008-03-01 07:42:48 -07001261 err = -EINVAL;
Ira Snydere7a29152010-01-06 13:34:03 +00001262 goto out_iounmap_regs;
Zhang Wei173acc72008-03-01 07:42:48 -07001263 }
Zhang Wei173acc72008-03-01 07:42:48 -07001264
Ira Snydera1c03312010-01-06 13:34:05 +00001265 fdev->chan[chan->id] = chan;
1266 tasklet_init(&chan->tasklet, dma_do_tasklet, (unsigned long)chan);
Ira Snyderb1584712011-03-03 07:54:55 +00001267 snprintf(chan->name, sizeof(chan->name), "chan%d", chan->id);
Ira Snydere7a29152010-01-06 13:34:03 +00001268
1269 /* Initialize the channel */
Ira Snydera1c03312010-01-06 13:34:05 +00001270 dma_init(chan);
Zhang Wei173acc72008-03-01 07:42:48 -07001271
1272 /* Clear cdar registers */
Ira Snydera1c03312010-01-06 13:34:05 +00001273 set_cdar(chan, 0);
Zhang Wei173acc72008-03-01 07:42:48 -07001274
Ira Snydera1c03312010-01-06 13:34:05 +00001275 switch (chan->feature & FSL_DMA_IP_MASK) {
Zhang Wei173acc72008-03-01 07:42:48 -07001276 case FSL_DMA_IP_85XX:
Ira Snydera1c03312010-01-06 13:34:05 +00001277 chan->toggle_ext_pause = fsl_chan_toggle_ext_pause;
Zhang Wei173acc72008-03-01 07:42:48 -07001278 case FSL_DMA_IP_83XX:
Ira Snydera1c03312010-01-06 13:34:05 +00001279 chan->toggle_ext_start = fsl_chan_toggle_ext_start;
1280 chan->set_src_loop_size = fsl_chan_set_src_loop_size;
1281 chan->set_dst_loop_size = fsl_chan_set_dst_loop_size;
1282 chan->set_request_count = fsl_chan_set_request_count;
Zhang Wei173acc72008-03-01 07:42:48 -07001283 }
1284
Ira Snydera1c03312010-01-06 13:34:05 +00001285 spin_lock_init(&chan->desc_lock);
Ira Snyder9c3a50b2010-01-06 13:34:06 +00001286 INIT_LIST_HEAD(&chan->ld_pending);
1287 INIT_LIST_HEAD(&chan->ld_running);
Ira Snyderf04cd402011-03-03 07:54:58 +00001288 chan->idle = true;
Zhang Wei173acc72008-03-01 07:42:48 -07001289
Ira Snydera1c03312010-01-06 13:34:05 +00001290 chan->common.device = &fdev->common;
Russell King - ARM Linux8ac69542012-03-06 22:36:27 +00001291 dma_cookie_init(&chan->common);
Zhang Wei173acc72008-03-01 07:42:48 -07001292
Ira Snyderd3f620b2010-01-06 13:34:04 +00001293 /* find the IRQ line, if it exists in the device tree */
Ira Snydera1c03312010-01-06 13:34:05 +00001294 chan->irq = irq_of_parse_and_map(node, 0);
Ira Snyderd3f620b2010-01-06 13:34:04 +00001295
Zhang Wei173acc72008-03-01 07:42:48 -07001296 /* Add the channel to DMA device channel list */
Ira Snydera1c03312010-01-06 13:34:05 +00001297 list_add_tail(&chan->common.device_node, &fdev->common.channels);
Zhang Wei173acc72008-03-01 07:42:48 -07001298 fdev->common.chancnt++;
1299
Ira Snydera1c03312010-01-06 13:34:05 +00001300 dev_info(fdev->dev, "#%d (%s), irq %d\n", chan->id, compatible,
1301 chan->irq != NO_IRQ ? chan->irq : fdev->irq);
Zhang Wei173acc72008-03-01 07:42:48 -07001302
1303 return 0;
Li Yang51ee87f2008-05-29 23:25:45 -07001304
Ira Snydere7a29152010-01-06 13:34:03 +00001305out_iounmap_regs:
Ira Snydera1c03312010-01-06 13:34:05 +00001306 iounmap(chan->regs);
1307out_free_chan:
1308 kfree(chan);
Ira Snydere7a29152010-01-06 13:34:03 +00001309out_return:
Zhang Wei173acc72008-03-01 07:42:48 -07001310 return err;
1311}
1312
Ira Snydera1c03312010-01-06 13:34:05 +00001313static void fsl_dma_chan_remove(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -07001314{
Ira Snydera1c03312010-01-06 13:34:05 +00001315 irq_dispose_mapping(chan->irq);
1316 list_del(&chan->common.device_node);
1317 iounmap(chan->regs);
1318 kfree(chan);
Zhang Wei173acc72008-03-01 07:42:48 -07001319}
1320
Bill Pemberton463a1f82012-11-19 13:22:55 -05001321static int fsldma_of_probe(struct platform_device *op)
Zhang Wei173acc72008-03-01 07:42:48 -07001322{
Ira Snydera4f56d42010-01-06 13:34:01 +00001323 struct fsldma_device *fdev;
Timur Tabi77cd62e2008-09-26 17:00:11 -07001324 struct device_node *child;
Ira Snydere7a29152010-01-06 13:34:03 +00001325 int err;
Zhang Wei173acc72008-03-01 07:42:48 -07001326
Ira Snydera4f56d42010-01-06 13:34:01 +00001327 fdev = kzalloc(sizeof(*fdev), GFP_KERNEL);
Zhang Wei173acc72008-03-01 07:42:48 -07001328 if (!fdev) {
Ira Snydere7a29152010-01-06 13:34:03 +00001329 dev_err(&op->dev, "No enough memory for 'priv'\n");
1330 err = -ENOMEM;
1331 goto out_return;
Zhang Wei173acc72008-03-01 07:42:48 -07001332 }
Ira Snydere7a29152010-01-06 13:34:03 +00001333
1334 fdev->dev = &op->dev;
Zhang Wei173acc72008-03-01 07:42:48 -07001335 INIT_LIST_HEAD(&fdev->common.channels);
1336
Ira Snydere7a29152010-01-06 13:34:03 +00001337 /* ioremap the registers for use */
Grant Likely61c7a082010-04-13 16:12:29 -07001338 fdev->regs = of_iomap(op->dev.of_node, 0);
Ira Snydere7a29152010-01-06 13:34:03 +00001339 if (!fdev->regs) {
1340 dev_err(&op->dev, "unable to ioremap registers\n");
1341 err = -ENOMEM;
1342 goto out_free_fdev;
Zhang Wei173acc72008-03-01 07:42:48 -07001343 }
1344
Ira Snyderd3f620b2010-01-06 13:34:04 +00001345 /* map the channel IRQ if it exists, but don't hookup the handler yet */
Grant Likely61c7a082010-04-13 16:12:29 -07001346 fdev->irq = irq_of_parse_and_map(op->dev.of_node, 0);
Ira Snyderd3f620b2010-01-06 13:34:04 +00001347
Zhang Wei173acc72008-03-01 07:42:48 -07001348 dma_cap_set(DMA_MEMCPY, fdev->common.cap_mask);
1349 dma_cap_set(DMA_INTERRUPT, fdev->common.cap_mask);
Ira Snyderc14330412010-09-30 11:46:45 +00001350 dma_cap_set(DMA_SG, fdev->common.cap_mask);
Ira Snyderbbea0b62009-09-08 17:53:04 -07001351 dma_cap_set(DMA_SLAVE, fdev->common.cap_mask);
Zhang Wei173acc72008-03-01 07:42:48 -07001352 fdev->common.device_alloc_chan_resources = fsl_dma_alloc_chan_resources;
1353 fdev->common.device_free_chan_resources = fsl_dma_free_chan_resources;
Zhang Wei2187c262008-03-13 17:45:28 -07001354 fdev->common.device_prep_dma_interrupt = fsl_dma_prep_interrupt;
Zhang Wei173acc72008-03-01 07:42:48 -07001355 fdev->common.device_prep_dma_memcpy = fsl_dma_prep_memcpy;
Ira Snyderc14330412010-09-30 11:46:45 +00001356 fdev->common.device_prep_dma_sg = fsl_dma_prep_sg;
Linus Walleij07934482010-03-26 16:50:49 -07001357 fdev->common.device_tx_status = fsl_tx_status;
Zhang Wei173acc72008-03-01 07:42:48 -07001358 fdev->common.device_issue_pending = fsl_dma_memcpy_issue_pending;
Ira Snyderbbea0b62009-09-08 17:53:04 -07001359 fdev->common.device_prep_slave_sg = fsl_dma_prep_slave_sg;
Linus Walleijc3635c72010-03-26 16:44:01 -07001360 fdev->common.device_control = fsl_dma_device_control;
Ira Snydere7a29152010-01-06 13:34:03 +00001361 fdev->common.dev = &op->dev;
Zhang Wei173acc72008-03-01 07:42:48 -07001362
Li Yange2c8e4252010-11-11 20:16:29 +08001363 dma_set_mask(&(op->dev), DMA_BIT_MASK(36));
1364
Jingoo Handd3daca2013-05-24 10:10:13 +09001365 platform_set_drvdata(op, fdev);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001366
Ira Snydere7a29152010-01-06 13:34:03 +00001367 /*
1368 * We cannot use of_platform_bus_probe() because there is no
1369 * of_platform_bus_remove(). Instead, we manually instantiate every DMA
Timur Tabi77cd62e2008-09-26 17:00:11 -07001370 * channel object.
1371 */
Grant Likely61c7a082010-04-13 16:12:29 -07001372 for_each_child_of_node(op->dev.of_node, child) {
Ira Snydere7a29152010-01-06 13:34:03 +00001373 if (of_device_is_compatible(child, "fsl,eloplus-dma-channel")) {
Timur Tabi77cd62e2008-09-26 17:00:11 -07001374 fsl_dma_chan_probe(fdev, child,
1375 FSL_DMA_IP_85XX | FSL_DMA_BIG_ENDIAN,
1376 "fsl,eloplus-dma-channel");
Ira Snydere7a29152010-01-06 13:34:03 +00001377 }
1378
1379 if (of_device_is_compatible(child, "fsl,elo-dma-channel")) {
Timur Tabi77cd62e2008-09-26 17:00:11 -07001380 fsl_dma_chan_probe(fdev, child,
1381 FSL_DMA_IP_83XX | FSL_DMA_LITTLE_ENDIAN,
1382 "fsl,elo-dma-channel");
Ira Snydere7a29152010-01-06 13:34:03 +00001383 }
Timur Tabi77cd62e2008-09-26 17:00:11 -07001384 }
Zhang Wei173acc72008-03-01 07:42:48 -07001385
Ira Snyderd3f620b2010-01-06 13:34:04 +00001386 /*
1387 * Hookup the IRQ handler(s)
1388 *
1389 * If we have a per-controller interrupt, we prefer that to the
1390 * per-channel interrupts to reduce the number of shared interrupt
1391 * handlers on the same IRQ line
1392 */
1393 err = fsldma_request_irqs(fdev);
1394 if (err) {
1395 dev_err(fdev->dev, "unable to request IRQs\n");
1396 goto out_free_fdev;
1397 }
1398
Zhang Wei173acc72008-03-01 07:42:48 -07001399 dma_async_device_register(&fdev->common);
1400 return 0;
1401
Ira Snydere7a29152010-01-06 13:34:03 +00001402out_free_fdev:
Ira Snyderd3f620b2010-01-06 13:34:04 +00001403 irq_dispose_mapping(fdev->irq);
Zhang Wei173acc72008-03-01 07:42:48 -07001404 kfree(fdev);
Ira Snydere7a29152010-01-06 13:34:03 +00001405out_return:
Zhang Wei173acc72008-03-01 07:42:48 -07001406 return err;
1407}
1408
Grant Likely2dc11582010-08-06 09:25:50 -06001409static int fsldma_of_remove(struct platform_device *op)
Timur Tabi77cd62e2008-09-26 17:00:11 -07001410{
Ira Snydera4f56d42010-01-06 13:34:01 +00001411 struct fsldma_device *fdev;
Timur Tabi77cd62e2008-09-26 17:00:11 -07001412 unsigned int i;
1413
Jingoo Handd3daca2013-05-24 10:10:13 +09001414 fdev = platform_get_drvdata(op);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001415 dma_async_device_unregister(&fdev->common);
1416
Ira Snyderd3f620b2010-01-06 13:34:04 +00001417 fsldma_free_irqs(fdev);
1418
Ira Snydere7a29152010-01-06 13:34:03 +00001419 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
Timur Tabi77cd62e2008-09-26 17:00:11 -07001420 if (fdev->chan[i])
1421 fsl_dma_chan_remove(fdev->chan[i]);
Ira Snydere7a29152010-01-06 13:34:03 +00001422 }
Timur Tabi77cd62e2008-09-26 17:00:11 -07001423
Ira Snydere7a29152010-01-06 13:34:03 +00001424 iounmap(fdev->regs);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001425 kfree(fdev);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001426
1427 return 0;
1428}
1429
Márton Németh4b1cf1f2010-02-02 23:41:06 -07001430static const struct of_device_id fsldma_of_ids[] = {
Kumar Gala049c9d42008-03-31 11:13:21 -05001431 { .compatible = "fsl,eloplus-dma", },
1432 { .compatible = "fsl,elo-dma", },
Zhang Wei173acc72008-03-01 07:42:48 -07001433 {}
1434};
1435
Ira W. Snyder8faa7cf2011-04-07 10:33:03 -07001436static struct platform_driver fsldma_of_driver = {
Grant Likely40182942010-04-13 16:13:02 -07001437 .driver = {
1438 .name = "fsl-elo-dma",
1439 .owner = THIS_MODULE,
1440 .of_match_table = fsldma_of_ids,
1441 },
1442 .probe = fsldma_of_probe,
1443 .remove = fsldma_of_remove,
Zhang Wei173acc72008-03-01 07:42:48 -07001444};
1445
Ira Snydera4f56d42010-01-06 13:34:01 +00001446/*----------------------------------------------------------------------------*/
1447/* Module Init / Exit */
1448/*----------------------------------------------------------------------------*/
1449
1450static __init int fsldma_init(void)
Zhang Wei173acc72008-03-01 07:42:48 -07001451{
Timur Tabi77cd62e2008-09-26 17:00:11 -07001452 pr_info("Freescale Elo / Elo Plus DMA driver\n");
Grant Likely00006122011-02-22 19:59:54 -07001453 return platform_driver_register(&fsldma_of_driver);
Zhang Wei173acc72008-03-01 07:42:48 -07001454}
1455
Ira Snydera4f56d42010-01-06 13:34:01 +00001456static void __exit fsldma_exit(void)
Timur Tabi77cd62e2008-09-26 17:00:11 -07001457{
Grant Likely00006122011-02-22 19:59:54 -07001458 platform_driver_unregister(&fsldma_of_driver);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001459}
1460
Ira Snydera4f56d42010-01-06 13:34:01 +00001461subsys_initcall(fsldma_init);
1462module_exit(fsldma_exit);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001463
1464MODULE_DESCRIPTION("Freescale Elo / Elo Plus DMA driver");
1465MODULE_LICENSE("GPL");