blob: bf6e3e08ec675fd3cda9b4b77e9f8a85c3baf5f5 [file] [log] [blame]
Alexander Shiyanf6544412012-08-06 19:42:32 +04001/*
Alexander Shiyan003236d2013-06-29 10:44:19 +04002 * Maxim (Dallas) MAX3107/8/9, MAX14830 serial driver
Alexander Shiyanf6544412012-08-06 19:42:32 +04003 *
Alexander Shiyane97e1552014-02-07 18:16:04 +04004 * Copyright (C) 2012-2014 Alexander Shiyan <shc_work@mail.ru>
Alexander Shiyanf6544412012-08-06 19:42:32 +04005 *
6 * Based on max3100.c, by Christian Pellegrin <chripell@evolware.org>
7 * Based on max3110.c, by Feng Tang <feng.tang@intel.com>
8 * Based on max3107.c, by Aavamobile
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 */
15
Alexander Shiyan10d8b342013-06-29 10:44:17 +040016#include <linux/bitops.h>
Alexander Shiyand3a8a252014-02-10 22:18:31 +040017#include <linux/clk.h>
Alexander Shiyan5f529042014-02-10 22:18:35 +040018#include <linux/delay.h>
19#include <linux/device.h>
Linus Walleija00d60a2015-12-08 23:11:05 +010020#include <linux/gpio/driver.h>
Alexander Shiyan5f529042014-02-10 22:18:35 +040021#include <linux/module.h>
Alexander Shiyan58afc902014-02-10 22:18:36 +040022#include <linux/of.h>
23#include <linux/of_device.h>
Alexander Shiyan5f529042014-02-10 22:18:35 +040024#include <linux/regmap.h>
Alexander Shiyanf6544412012-08-06 19:42:32 +040025#include <linux/serial_core.h>
26#include <linux/serial.h>
27#include <linux/tty.h>
28#include <linux/tty_flip.h>
Greg Kroah-Hartman1456dad2014-02-13 15:18:57 -080029#include <linux/spi/spi.h>
Geert Uytterhoeven58dea352014-03-12 15:01:54 +010030#include <linux/uaccess.h>
Alexander Shiyan10d8b342013-06-29 10:44:17 +040031
Alexander Shiyan10d8b342013-06-29 10:44:17 +040032#define MAX310X_NAME "max310x"
Alexander Shiyanf6544412012-08-06 19:42:32 +040033#define MAX310X_MAJOR 204
34#define MAX310X_MINOR 209
35
36/* MAX310X register definitions */
37#define MAX310X_RHR_REG (0x00) /* RX FIFO */
38#define MAX310X_THR_REG (0x00) /* TX FIFO */
39#define MAX310X_IRQEN_REG (0x01) /* IRQ enable */
40#define MAX310X_IRQSTS_REG (0x02) /* IRQ status */
41#define MAX310X_LSR_IRQEN_REG (0x03) /* LSR IRQ enable */
42#define MAX310X_LSR_IRQSTS_REG (0x04) /* LSR IRQ status */
Alexander Shiyan10d8b342013-06-29 10:44:17 +040043#define MAX310X_REG_05 (0x05)
44#define MAX310X_SPCHR_IRQEN_REG MAX310X_REG_05 /* Special char IRQ en */
Alexander Shiyanf6544412012-08-06 19:42:32 +040045#define MAX310X_SPCHR_IRQSTS_REG (0x06) /* Special char IRQ status */
46#define MAX310X_STS_IRQEN_REG (0x07) /* Status IRQ enable */
47#define MAX310X_STS_IRQSTS_REG (0x08) /* Status IRQ status */
48#define MAX310X_MODE1_REG (0x09) /* MODE1 */
49#define MAX310X_MODE2_REG (0x0a) /* MODE2 */
50#define MAX310X_LCR_REG (0x0b) /* LCR */
51#define MAX310X_RXTO_REG (0x0c) /* RX timeout */
52#define MAX310X_HDPIXDELAY_REG (0x0d) /* Auto transceiver delays */
53#define MAX310X_IRDA_REG (0x0e) /* IRDA settings */
54#define MAX310X_FLOWLVL_REG (0x0f) /* Flow control levels */
55#define MAX310X_FIFOTRIGLVL_REG (0x10) /* FIFO IRQ trigger levels */
56#define MAX310X_TXFIFOLVL_REG (0x11) /* TX FIFO level */
57#define MAX310X_RXFIFOLVL_REG (0x12) /* RX FIFO level */
58#define MAX310X_FLOWCTRL_REG (0x13) /* Flow control */
59#define MAX310X_XON1_REG (0x14) /* XON1 character */
60#define MAX310X_XON2_REG (0x15) /* XON2 character */
61#define MAX310X_XOFF1_REG (0x16) /* XOFF1 character */
62#define MAX310X_XOFF2_REG (0x17) /* XOFF2 character */
63#define MAX310X_GPIOCFG_REG (0x18) /* GPIO config */
64#define MAX310X_GPIODATA_REG (0x19) /* GPIO data */
65#define MAX310X_PLLCFG_REG (0x1a) /* PLL config */
66#define MAX310X_BRGCFG_REG (0x1b) /* Baud rate generator conf */
67#define MAX310X_BRGDIVLSB_REG (0x1c) /* Baud rate divisor LSB */
68#define MAX310X_BRGDIVMSB_REG (0x1d) /* Baud rate divisor MSB */
69#define MAX310X_CLKSRC_REG (0x1e) /* Clock source */
Alexander Shiyan10d8b342013-06-29 10:44:17 +040070#define MAX310X_REG_1F (0x1f)
71
72#define MAX310X_REVID_REG MAX310X_REG_1F /* Revision ID */
73
74#define MAX310X_GLOBALIRQ_REG MAX310X_REG_1F /* Global IRQ (RO) */
75#define MAX310X_GLOBALCMD_REG MAX310X_REG_1F /* Global Command (WO) */
76
77/* Extended registers */
78#define MAX310X_REVID_EXTREG MAX310X_REG_05 /* Revision ID */
Alexander Shiyanf6544412012-08-06 19:42:32 +040079
80/* IRQ register bits */
81#define MAX310X_IRQ_LSR_BIT (1 << 0) /* LSR interrupt */
82#define MAX310X_IRQ_SPCHR_BIT (1 << 1) /* Special char interrupt */
83#define MAX310X_IRQ_STS_BIT (1 << 2) /* Status interrupt */
84#define MAX310X_IRQ_RXFIFO_BIT (1 << 3) /* RX FIFO interrupt */
85#define MAX310X_IRQ_TXFIFO_BIT (1 << 4) /* TX FIFO interrupt */
86#define MAX310X_IRQ_TXEMPTY_BIT (1 << 5) /* TX FIFO empty interrupt */
87#define MAX310X_IRQ_RXEMPTY_BIT (1 << 6) /* RX FIFO empty interrupt */
88#define MAX310X_IRQ_CTS_BIT (1 << 7) /* CTS interrupt */
89
90/* LSR register bits */
91#define MAX310X_LSR_RXTO_BIT (1 << 0) /* RX timeout */
92#define MAX310X_LSR_RXOVR_BIT (1 << 1) /* RX overrun */
93#define MAX310X_LSR_RXPAR_BIT (1 << 2) /* RX parity error */
94#define MAX310X_LSR_FRERR_BIT (1 << 3) /* Frame error */
95#define MAX310X_LSR_RXBRK_BIT (1 << 4) /* RX break */
96#define MAX310X_LSR_RXNOISE_BIT (1 << 5) /* RX noise */
97#define MAX310X_LSR_CTS_BIT (1 << 7) /* CTS pin state */
98
99/* Special character register bits */
100#define MAX310X_SPCHR_XON1_BIT (1 << 0) /* XON1 character */
101#define MAX310X_SPCHR_XON2_BIT (1 << 1) /* XON2 character */
102#define MAX310X_SPCHR_XOFF1_BIT (1 << 2) /* XOFF1 character */
103#define MAX310X_SPCHR_XOFF2_BIT (1 << 3) /* XOFF2 character */
104#define MAX310X_SPCHR_BREAK_BIT (1 << 4) /* RX break */
105#define MAX310X_SPCHR_MULTIDROP_BIT (1 << 5) /* 9-bit multidrop addr char */
106
107/* Status register bits */
108#define MAX310X_STS_GPIO0_BIT (1 << 0) /* GPIO 0 interrupt */
109#define MAX310X_STS_GPIO1_BIT (1 << 1) /* GPIO 1 interrupt */
110#define MAX310X_STS_GPIO2_BIT (1 << 2) /* GPIO 2 interrupt */
111#define MAX310X_STS_GPIO3_BIT (1 << 3) /* GPIO 3 interrupt */
112#define MAX310X_STS_CLKREADY_BIT (1 << 5) /* Clock ready */
113#define MAX310X_STS_SLEEP_BIT (1 << 6) /* Sleep interrupt */
114
115/* MODE1 register bits */
116#define MAX310X_MODE1_RXDIS_BIT (1 << 0) /* RX disable */
117#define MAX310X_MODE1_TXDIS_BIT (1 << 1) /* TX disable */
118#define MAX310X_MODE1_TXHIZ_BIT (1 << 2) /* TX pin three-state */
119#define MAX310X_MODE1_RTSHIZ_BIT (1 << 3) /* RTS pin three-state */
120#define MAX310X_MODE1_TRNSCVCTRL_BIT (1 << 4) /* Transceiver ctrl enable */
121#define MAX310X_MODE1_FORCESLEEP_BIT (1 << 5) /* Force sleep mode */
122#define MAX310X_MODE1_AUTOSLEEP_BIT (1 << 6) /* Auto sleep enable */
123#define MAX310X_MODE1_IRQSEL_BIT (1 << 7) /* IRQ pin enable */
124
125/* MODE2 register bits */
126#define MAX310X_MODE2_RST_BIT (1 << 0) /* Chip reset */
127#define MAX310X_MODE2_FIFORST_BIT (1 << 1) /* FIFO reset */
128#define MAX310X_MODE2_RXTRIGINV_BIT (1 << 2) /* RX FIFO INT invert */
129#define MAX310X_MODE2_RXEMPTINV_BIT (1 << 3) /* RX FIFO empty INT invert */
130#define MAX310X_MODE2_SPCHR_BIT (1 << 4) /* Special chr detect enable */
131#define MAX310X_MODE2_LOOPBACK_BIT (1 << 5) /* Internal loopback enable */
132#define MAX310X_MODE2_MULTIDROP_BIT (1 << 6) /* 9-bit multidrop enable */
133#define MAX310X_MODE2_ECHOSUPR_BIT (1 << 7) /* ECHO suppression enable */
134
135/* LCR register bits */
136#define MAX310X_LCR_LENGTH0_BIT (1 << 0) /* Word length bit 0 */
137#define MAX310X_LCR_LENGTH1_BIT (1 << 1) /* Word length bit 1
138 *
139 * Word length bits table:
140 * 00 -> 5 bit words
141 * 01 -> 6 bit words
142 * 10 -> 7 bit words
143 * 11 -> 8 bit words
144 */
145#define MAX310X_LCR_STOPLEN_BIT (1 << 2) /* STOP length bit
146 *
147 * STOP length bit table:
148 * 0 -> 1 stop bit
149 * 1 -> 1-1.5 stop bits if
150 * word length is 5,
151 * 2 stop bits otherwise
152 */
153#define MAX310X_LCR_PARITY_BIT (1 << 3) /* Parity bit enable */
154#define MAX310X_LCR_EVENPARITY_BIT (1 << 4) /* Even parity bit enable */
155#define MAX310X_LCR_FORCEPARITY_BIT (1 << 5) /* 9-bit multidrop parity */
156#define MAX310X_LCR_TXBREAK_BIT (1 << 6) /* TX break enable */
157#define MAX310X_LCR_RTS_BIT (1 << 7) /* RTS pin control */
158#define MAX310X_LCR_WORD_LEN_5 (0x00)
159#define MAX310X_LCR_WORD_LEN_6 (0x01)
160#define MAX310X_LCR_WORD_LEN_7 (0x02)
161#define MAX310X_LCR_WORD_LEN_8 (0x03)
162
163/* IRDA register bits */
164#define MAX310X_IRDA_IRDAEN_BIT (1 << 0) /* IRDA mode enable */
165#define MAX310X_IRDA_SIR_BIT (1 << 1) /* SIR mode enable */
Alexander Shiyanf6544412012-08-06 19:42:32 +0400166
167/* Flow control trigger level register masks */
168#define MAX310X_FLOWLVL_HALT_MASK (0x000f) /* Flow control halt level */
169#define MAX310X_FLOWLVL_RES_MASK (0x00f0) /* Flow control resume level */
170#define MAX310X_FLOWLVL_HALT(words) ((words / 8) & 0x0f)
171#define MAX310X_FLOWLVL_RES(words) (((words / 8) & 0x0f) << 4)
172
173/* FIFO interrupt trigger level register masks */
174#define MAX310X_FIFOTRIGLVL_TX_MASK (0x0f) /* TX FIFO trigger level */
175#define MAX310X_FIFOTRIGLVL_RX_MASK (0xf0) /* RX FIFO trigger level */
176#define MAX310X_FIFOTRIGLVL_TX(words) ((words / 8) & 0x0f)
177#define MAX310X_FIFOTRIGLVL_RX(words) (((words / 8) & 0x0f) << 4)
178
179/* Flow control register bits */
180#define MAX310X_FLOWCTRL_AUTORTS_BIT (1 << 0) /* Auto RTS flow ctrl enable */
181#define MAX310X_FLOWCTRL_AUTOCTS_BIT (1 << 1) /* Auto CTS flow ctrl enable */
182#define MAX310X_FLOWCTRL_GPIADDR_BIT (1 << 2) /* Enables that GPIO inputs
183 * are used in conjunction with
184 * XOFF2 for definition of
185 * special character */
186#define MAX310X_FLOWCTRL_SWFLOWEN_BIT (1 << 3) /* Auto SW flow ctrl enable */
187#define MAX310X_FLOWCTRL_SWFLOW0_BIT (1 << 4) /* SWFLOW bit 0 */
188#define MAX310X_FLOWCTRL_SWFLOW1_BIT (1 << 5) /* SWFLOW bit 1
189 *
190 * SWFLOW bits 1 & 0 table:
191 * 00 -> no transmitter flow
192 * control
193 * 01 -> receiver compares
194 * XON2 and XOFF2
195 * and controls
196 * transmitter
197 * 10 -> receiver compares
198 * XON1 and XOFF1
199 * and controls
200 * transmitter
201 * 11 -> receiver compares
202 * XON1, XON2, XOFF1 and
203 * XOFF2 and controls
204 * transmitter
205 */
206#define MAX310X_FLOWCTRL_SWFLOW2_BIT (1 << 6) /* SWFLOW bit 2 */
207#define MAX310X_FLOWCTRL_SWFLOW3_BIT (1 << 7) /* SWFLOW bit 3
208 *
209 * SWFLOW bits 3 & 2 table:
210 * 00 -> no received flow
211 * control
212 * 01 -> transmitter generates
213 * XON2 and XOFF2
214 * 10 -> transmitter generates
215 * XON1 and XOFF1
216 * 11 -> transmitter generates
217 * XON1, XON2, XOFF1 and
218 * XOFF2
219 */
220
Alexander Shiyanf6544412012-08-06 19:42:32 +0400221/* PLL configuration register masks */
222#define MAX310X_PLLCFG_PREDIV_MASK (0x3f) /* PLL predivision value */
223#define MAX310X_PLLCFG_PLLFACTOR_MASK (0xc0) /* PLL multiplication factor */
224
225/* Baud rate generator configuration register bits */
226#define MAX310X_BRGCFG_2XMODE_BIT (1 << 4) /* Double baud rate */
227#define MAX310X_BRGCFG_4XMODE_BIT (1 << 5) /* Quadruple baud rate */
228
229/* Clock source register bits */
230#define MAX310X_CLKSRC_CRYST_BIT (1 << 1) /* Crystal osc enable */
231#define MAX310X_CLKSRC_PLL_BIT (1 << 2) /* PLL enable */
232#define MAX310X_CLKSRC_PLLBYP_BIT (1 << 3) /* PLL bypass */
233#define MAX310X_CLKSRC_EXTCLK_BIT (1 << 4) /* External clock enable */
234#define MAX310X_CLKSRC_CLK2RTS_BIT (1 << 7) /* Baud clk to RTS pin */
235
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400236/* Global commands */
237#define MAX310X_EXTREG_ENBL (0xce)
238#define MAX310X_EXTREG_DSBL (0xcd)
239
Alexander Shiyanf6544412012-08-06 19:42:32 +0400240/* Misc definitions */
241#define MAX310X_FIFO_SIZE (128)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400242#define MAX310x_REV_MASK (0xfc)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400243
244/* MAX3107 specific */
245#define MAX3107_REV_ID (0xa0)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400246
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400247/* MAX3109 specific */
248#define MAX3109_REV_ID (0xc0)
249
Alexander Shiyan003236d2013-06-29 10:44:19 +0400250/* MAX14830 specific */
251#define MAX14830_BRGCFG_CLKDIS_BIT (1 << 6) /* Clock Disable */
252#define MAX14830_REV_ID (0xb0)
253
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400254struct max310x_devtype {
255 char name[9];
256 int nr;
257 int (*detect)(struct device *);
258 void (*power)(struct uart_port *, int);
259};
Alexander Shiyanf6544412012-08-06 19:42:32 +0400260
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400261struct max310x_one {
262 struct uart_port port;
263 struct work_struct tx_work;
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +0400264 struct work_struct md_work;
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +0300265 struct work_struct rs_work;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400266};
267
268struct max310x_port {
269 struct uart_driver uart;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400270 struct max310x_devtype *devtype;
271 struct regmap *regmap;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400272 struct mutex mutex;
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400273 struct clk *clk;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400274#ifdef CONFIG_GPIOLIB
275 struct gpio_chip gpio;
276#endif
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400277 struct max310x_one p[0];
Alexander Shiyanf6544412012-08-06 19:42:32 +0400278};
279
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400280static u8 max310x_port_read(struct uart_port *port, u8 reg)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400281{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400282 struct max310x_port *s = dev_get_drvdata(port->dev);
283 unsigned int val = 0;
284
285 regmap_read(s->regmap, port->iobase + reg, &val);
286
287 return val;
288}
289
290static void max310x_port_write(struct uart_port *port, u8 reg, u8 val)
291{
292 struct max310x_port *s = dev_get_drvdata(port->dev);
293
294 regmap_write(s->regmap, port->iobase + reg, val);
295}
296
297static void max310x_port_update(struct uart_port *port, u8 reg, u8 mask, u8 val)
298{
299 struct max310x_port *s = dev_get_drvdata(port->dev);
300
301 regmap_update_bits(s->regmap, port->iobase + reg, mask, val);
302}
303
304static int max3107_detect(struct device *dev)
305{
306 struct max310x_port *s = dev_get_drvdata(dev);
307 unsigned int val = 0;
308 int ret;
309
310 ret = regmap_read(s->regmap, MAX310X_REVID_REG, &val);
311 if (ret)
312 return ret;
313
314 if (((val & MAX310x_REV_MASK) != MAX3107_REV_ID)) {
315 dev_err(dev,
316 "%s ID 0x%02x does not match\n", s->devtype->name, val);
317 return -ENODEV;
318 }
319
320 return 0;
321}
322
323static int max3108_detect(struct device *dev)
324{
325 struct max310x_port *s = dev_get_drvdata(dev);
326 unsigned int val = 0;
327 int ret;
328
329 /* MAX3108 have not REV ID register, we just check default value
330 * from clocksource register to make sure everything works.
331 */
332 ret = regmap_read(s->regmap, MAX310X_CLKSRC_REG, &val);
333 if (ret)
334 return ret;
335
336 if (val != (MAX310X_CLKSRC_EXTCLK_BIT | MAX310X_CLKSRC_PLLBYP_BIT)) {
337 dev_err(dev, "%s not present\n", s->devtype->name);
338 return -ENODEV;
339 }
340
341 return 0;
342}
343
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400344static int max3109_detect(struct device *dev)
345{
346 struct max310x_port *s = dev_get_drvdata(dev);
347 unsigned int val = 0;
348 int ret;
349
Gregory Hermant32304d72014-09-30 08:59:17 +0200350 ret = regmap_write(s->regmap, MAX310X_GLOBALCMD_REG,
351 MAX310X_EXTREG_ENBL);
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400352 if (ret)
353 return ret;
354
Gregory Hermant32304d72014-09-30 08:59:17 +0200355 regmap_read(s->regmap, MAX310X_REVID_EXTREG, &val);
356 regmap_write(s->regmap, MAX310X_GLOBALCMD_REG, MAX310X_EXTREG_DSBL);
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400357 if (((val & MAX310x_REV_MASK) != MAX3109_REV_ID)) {
358 dev_err(dev,
359 "%s ID 0x%02x does not match\n", s->devtype->name, val);
360 return -ENODEV;
361 }
362
363 return 0;
364}
365
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400366static void max310x_power(struct uart_port *port, int on)
367{
368 max310x_port_update(port, MAX310X_MODE1_REG,
369 MAX310X_MODE1_FORCESLEEP_BIT,
370 on ? 0 : MAX310X_MODE1_FORCESLEEP_BIT);
371 if (on)
372 msleep(50);
373}
374
Alexander Shiyan003236d2013-06-29 10:44:19 +0400375static int max14830_detect(struct device *dev)
376{
377 struct max310x_port *s = dev_get_drvdata(dev);
378 unsigned int val = 0;
379 int ret;
380
381 ret = regmap_write(s->regmap, MAX310X_GLOBALCMD_REG,
382 MAX310X_EXTREG_ENBL);
383 if (ret)
384 return ret;
385
386 regmap_read(s->regmap, MAX310X_REVID_EXTREG, &val);
387 regmap_write(s->regmap, MAX310X_GLOBALCMD_REG, MAX310X_EXTREG_DSBL);
388 if (((val & MAX310x_REV_MASK) != MAX14830_REV_ID)) {
389 dev_err(dev,
390 "%s ID 0x%02x does not match\n", s->devtype->name, val);
391 return -ENODEV;
392 }
393
394 return 0;
395}
396
397static void max14830_power(struct uart_port *port, int on)
398{
399 max310x_port_update(port, MAX310X_BRGCFG_REG,
400 MAX14830_BRGCFG_CLKDIS_BIT,
401 on ? 0 : MAX14830_BRGCFG_CLKDIS_BIT);
402 if (on)
403 msleep(50);
404}
405
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400406static const struct max310x_devtype max3107_devtype = {
407 .name = "MAX3107",
408 .nr = 1,
409 .detect = max3107_detect,
410 .power = max310x_power,
411};
412
413static const struct max310x_devtype max3108_devtype = {
414 .name = "MAX3108",
415 .nr = 1,
416 .detect = max3108_detect,
417 .power = max310x_power,
418};
419
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400420static const struct max310x_devtype max3109_devtype = {
421 .name = "MAX3109",
422 .nr = 2,
423 .detect = max3109_detect,
424 .power = max310x_power,
425};
426
Alexander Shiyan003236d2013-06-29 10:44:19 +0400427static const struct max310x_devtype max14830_devtype = {
428 .name = "MAX14830",
429 .nr = 4,
430 .detect = max14830_detect,
431 .power = max14830_power,
432};
433
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400434static bool max310x_reg_writeable(struct device *dev, unsigned int reg)
435{
436 switch (reg & 0x1f) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400437 case MAX310X_IRQSTS_REG:
438 case MAX310X_LSR_IRQSTS_REG:
439 case MAX310X_SPCHR_IRQSTS_REG:
440 case MAX310X_STS_IRQSTS_REG:
441 case MAX310X_TXFIFOLVL_REG:
442 case MAX310X_RXFIFOLVL_REG:
Alexander Shiyanf6544412012-08-06 19:42:32 +0400443 return false;
444 default:
445 break;
446 }
447
448 return true;
449}
450
451static bool max310x_reg_volatile(struct device *dev, unsigned int reg)
452{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400453 switch (reg & 0x1f) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400454 case MAX310X_RHR_REG:
455 case MAX310X_IRQSTS_REG:
456 case MAX310X_LSR_IRQSTS_REG:
457 case MAX310X_SPCHR_IRQSTS_REG:
458 case MAX310X_STS_IRQSTS_REG:
459 case MAX310X_TXFIFOLVL_REG:
460 case MAX310X_RXFIFOLVL_REG:
461 case MAX310X_GPIODATA_REG:
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400462 case MAX310X_BRGDIVLSB_REG:
463 case MAX310X_REG_05:
464 case MAX310X_REG_1F:
Alexander Shiyanf6544412012-08-06 19:42:32 +0400465 return true;
466 default:
467 break;
468 }
469
470 return false;
471}
472
473static bool max310x_reg_precious(struct device *dev, unsigned int reg)
474{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400475 switch (reg & 0x1f) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400476 case MAX310X_RHR_REG:
477 case MAX310X_IRQSTS_REG:
478 case MAX310X_SPCHR_IRQSTS_REG:
479 case MAX310X_STS_IRQSTS_REG:
480 return true;
481 default:
482 break;
483 }
484
485 return false;
486}
487
Alexander Shiyane97e1552014-02-07 18:16:04 +0400488static int max310x_set_baud(struct uart_port *port, int baud)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400489{
Alexander Shiyane97e1552014-02-07 18:16:04 +0400490 unsigned int mode = 0, clk = port->uartclk, div = clk / baud;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400491
Alexander Shiyane97e1552014-02-07 18:16:04 +0400492 /* Check for minimal value for divider */
493 if (div < 16)
494 div = 16;
495
496 if (clk % baud && (div / 16) < 0x8000) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400497 /* Mode x2 */
498 mode = MAX310X_BRGCFG_2XMODE_BIT;
Alexander Shiyane97e1552014-02-07 18:16:04 +0400499 clk = port->uartclk * 2;
500 div = clk / baud;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400501
Alexander Shiyane97e1552014-02-07 18:16:04 +0400502 if (clk % baud && (div / 16) < 0x8000) {
503 /* Mode x4 */
504 mode = MAX310X_BRGCFG_4XMODE_BIT;
505 clk = port->uartclk * 4;
506 div = clk / baud;
507 }
Alexander Shiyanf6544412012-08-06 19:42:32 +0400508 }
509
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400510 max310x_port_write(port, MAX310X_BRGDIVMSB_REG, (div / 16) >> 8);
511 max310x_port_write(port, MAX310X_BRGDIVLSB_REG, div / 16);
512 max310x_port_write(port, MAX310X_BRGCFG_REG, (div % 16) | mode);
Alexander Shiyane97e1552014-02-07 18:16:04 +0400513
514 return DIV_ROUND_CLOSEST(clk, div);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400515}
516
Bill Pemberton9671f092012-11-19 13:21:50 -0500517static int max310x_update_best_err(unsigned long f, long *besterr)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400518{
519 /* Use baudrate 115200 for calculate error */
520 long err = f % (115200 * 16);
521
522 if ((*besterr < 0) || (*besterr > err)) {
523 *besterr = err;
524 return 0;
525 }
526
527 return 1;
528}
529
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400530static int max310x_set_ref_clk(struct max310x_port *s, unsigned long freq,
531 bool xtal)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400532{
533 unsigned int div, clksrc, pllcfg = 0;
534 long besterr = -1;
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400535 unsigned long fdiv, fmul, bestfreq = freq;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400536
537 /* First, update error without PLL */
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400538 max310x_update_best_err(freq, &besterr);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400539
540 /* Try all possible PLL dividers */
541 for (div = 1; (div <= 63) && besterr; div++) {
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400542 fdiv = DIV_ROUND_CLOSEST(freq, div);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400543
544 /* Try multiplier 6 */
545 fmul = fdiv * 6;
546 if ((fdiv >= 500000) && (fdiv <= 800000))
547 if (!max310x_update_best_err(fmul, &besterr)) {
548 pllcfg = (0 << 6) | div;
549 bestfreq = fmul;
550 }
551 /* Try multiplier 48 */
552 fmul = fdiv * 48;
553 if ((fdiv >= 850000) && (fdiv <= 1200000))
554 if (!max310x_update_best_err(fmul, &besterr)) {
555 pllcfg = (1 << 6) | div;
556 bestfreq = fmul;
557 }
558 /* Try multiplier 96 */
559 fmul = fdiv * 96;
560 if ((fdiv >= 425000) && (fdiv <= 1000000))
561 if (!max310x_update_best_err(fmul, &besterr)) {
562 pllcfg = (2 << 6) | div;
563 bestfreq = fmul;
564 }
565 /* Try multiplier 144 */
566 fmul = fdiv * 144;
567 if ((fdiv >= 390000) && (fdiv <= 667000))
568 if (!max310x_update_best_err(fmul, &besterr)) {
569 pllcfg = (3 << 6) | div;
570 bestfreq = fmul;
571 }
572 }
573
574 /* Configure clock source */
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400575 clksrc = xtal ? MAX310X_CLKSRC_CRYST_BIT : MAX310X_CLKSRC_EXTCLK_BIT;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400576
577 /* Configure PLL */
578 if (pllcfg) {
579 clksrc |= MAX310X_CLKSRC_PLL_BIT;
580 regmap_write(s->regmap, MAX310X_PLLCFG_REG, pllcfg);
581 } else
582 clksrc |= MAX310X_CLKSRC_PLLBYP_BIT;
583
584 regmap_write(s->regmap, MAX310X_CLKSRC_REG, clksrc);
585
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400586 /* Wait for crystal */
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400587 if (pllcfg && xtal)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400588 msleep(10);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400589
590 return (int)bestfreq;
591}
592
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400593static void max310x_handle_rx(struct uart_port *port, unsigned int rxlen)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400594{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400595 unsigned int sts, ch, flag;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400596
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400597 if (unlikely(rxlen >= port->fifosize)) {
598 dev_warn_ratelimited(port->dev,
599 "Port %i: Possible RX FIFO overrun\n",
600 port->line);
601 port->icount.buf_overrun++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400602 /* Ensure sanity of RX level */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400603 rxlen = port->fifosize;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400604 }
605
Alexander Shiyanf6544412012-08-06 19:42:32 +0400606 while (rxlen--) {
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400607 ch = max310x_port_read(port, MAX310X_RHR_REG);
608 sts = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400609
610 sts &= MAX310X_LSR_RXPAR_BIT | MAX310X_LSR_FRERR_BIT |
611 MAX310X_LSR_RXOVR_BIT | MAX310X_LSR_RXBRK_BIT;
612
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400613 port->icount.rx++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400614 flag = TTY_NORMAL;
615
616 if (unlikely(sts)) {
617 if (sts & MAX310X_LSR_RXBRK_BIT) {
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400618 port->icount.brk++;
619 if (uart_handle_break(port))
Alexander Shiyanf6544412012-08-06 19:42:32 +0400620 continue;
621 } else if (sts & MAX310X_LSR_RXPAR_BIT)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400622 port->icount.parity++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400623 else if (sts & MAX310X_LSR_FRERR_BIT)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400624 port->icount.frame++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400625 else if (sts & MAX310X_LSR_RXOVR_BIT)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400626 port->icount.overrun++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400627
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400628 sts &= port->read_status_mask;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400629 if (sts & MAX310X_LSR_RXBRK_BIT)
630 flag = TTY_BREAK;
631 else if (sts & MAX310X_LSR_RXPAR_BIT)
632 flag = TTY_PARITY;
633 else if (sts & MAX310X_LSR_FRERR_BIT)
634 flag = TTY_FRAME;
635 else if (sts & MAX310X_LSR_RXOVR_BIT)
636 flag = TTY_OVERRUN;
637 }
638
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400639 if (uart_handle_sysrq_char(port, ch))
Alexander Shiyanf6544412012-08-06 19:42:32 +0400640 continue;
641
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400642 if (sts & port->ignore_status_mask)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400643 continue;
644
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400645 uart_insert_char(port, sts, MAX310X_LSR_RXOVR_BIT, ch, flag);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400646 }
647
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400648 tty_flip_buffer_push(&port->state->port);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400649}
650
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400651static void max310x_handle_tx(struct uart_port *port)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400652{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400653 struct circ_buf *xmit = &port->state->xmit;
654 unsigned int txlen, to_send;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400655
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400656 if (unlikely(port->x_char)) {
657 max310x_port_write(port, MAX310X_THR_REG, port->x_char);
658 port->icount.tx++;
659 port->x_char = 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400660 return;
661 }
662
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400663 if (uart_circ_empty(xmit) || uart_tx_stopped(port))
Alexander Shiyanf6544412012-08-06 19:42:32 +0400664 return;
665
666 /* Get length of data pending in circular buffer */
667 to_send = uart_circ_chars_pending(xmit);
668 if (likely(to_send)) {
669 /* Limit to size of TX FIFO */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400670 txlen = max310x_port_read(port, MAX310X_TXFIFOLVL_REG);
671 txlen = port->fifosize - txlen;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400672 to_send = (to_send > txlen) ? txlen : to_send;
673
Alexander Shiyanf6544412012-08-06 19:42:32 +0400674 /* Add data to send */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400675 port->icount.tx += to_send;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400676 while (to_send--) {
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400677 max310x_port_write(port, MAX310X_THR_REG,
678 xmit->buf[xmit->tail]);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400679 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
Joe Perchesfc8114722013-10-08 16:14:21 -0700680 }
Alexander Shiyanf6544412012-08-06 19:42:32 +0400681 }
682
683 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400684 uart_write_wakeup(port);
685}
686
687static void max310x_port_irq(struct max310x_port *s, int portno)
688{
689 struct uart_port *port = &s->p[portno].port;
690
691 do {
692 unsigned int ists, lsr, rxlen;
693
694 /* Read IRQ status & RX FIFO level */
695 ists = max310x_port_read(port, MAX310X_IRQSTS_REG);
696 rxlen = max310x_port_read(port, MAX310X_RXFIFOLVL_REG);
697 if (!ists && !rxlen)
698 break;
699
700 if (ists & MAX310X_IRQ_CTS_BIT) {
701 lsr = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG);
702 uart_handle_cts_change(port,
703 !!(lsr & MAX310X_LSR_CTS_BIT));
704 }
705 if (rxlen)
706 max310x_handle_rx(port, rxlen);
707 if (ists & MAX310X_IRQ_TXEMPTY_BIT) {
708 mutex_lock(&s->mutex);
709 max310x_handle_tx(port);
710 mutex_unlock(&s->mutex);
711 }
712 } while (1);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400713}
714
715static irqreturn_t max310x_ist(int irq, void *dev_id)
716{
717 struct max310x_port *s = (struct max310x_port *)dev_id;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400718
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400719 if (s->uart.nr > 1) {
720 do {
721 unsigned int val = ~0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400722
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400723 WARN_ON_ONCE(regmap_read(s->regmap,
724 MAX310X_GLOBALIRQ_REG, &val));
725 val = ((1 << s->uart.nr) - 1) & ~val;
726 if (!val)
727 break;
728 max310x_port_irq(s, fls(val) - 1);
729 } while (1);
730 } else
731 max310x_port_irq(s, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400732
733 return IRQ_HANDLED;
734}
735
736static void max310x_wq_proc(struct work_struct *ws)
737{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400738 struct max310x_one *one = container_of(ws, struct max310x_one, tx_work);
739 struct max310x_port *s = dev_get_drvdata(one->port.dev);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400740
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400741 mutex_lock(&s->mutex);
742 max310x_handle_tx(&one->port);
743 mutex_unlock(&s->mutex);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400744}
745
746static void max310x_start_tx(struct uart_port *port)
747{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400748 struct max310x_one *one = container_of(port, struct max310x_one, port);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400749
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400750 if (!work_pending(&one->tx_work))
751 schedule_work(&one->tx_work);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400752}
753
754static unsigned int max310x_tx_empty(struct uart_port *port)
755{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400756 unsigned int lvl, sts;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400757
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400758 lvl = max310x_port_read(port, MAX310X_TXFIFOLVL_REG);
759 sts = max310x_port_read(port, MAX310X_IRQSTS_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400760
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400761 return ((sts & MAX310X_IRQ_TXEMPTY_BIT) && !lvl) ? TIOCSER_TEMT : 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400762}
763
764static unsigned int max310x_get_mctrl(struct uart_port *port)
765{
766 /* DCD and DSR are not wired and CTS/RTS is handled automatically
767 * so just indicate DSR and CAR asserted
768 */
769 return TIOCM_DSR | TIOCM_CAR;
770}
771
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +0400772static void max310x_md_proc(struct work_struct *ws)
773{
774 struct max310x_one *one = container_of(ws, struct max310x_one, md_work);
775
776 max310x_port_update(&one->port, MAX310X_MODE2_REG,
777 MAX310X_MODE2_LOOPBACK_BIT,
778 (one->port.mctrl & TIOCM_LOOP) ?
779 MAX310X_MODE2_LOOPBACK_BIT : 0);
780}
781
Alexander Shiyanf6544412012-08-06 19:42:32 +0400782static void max310x_set_mctrl(struct uart_port *port, unsigned int mctrl)
783{
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +0400784 struct max310x_one *one = container_of(port, struct max310x_one, port);
785
786 schedule_work(&one->md_work);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400787}
788
789static void max310x_break_ctl(struct uart_port *port, int break_state)
790{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400791 max310x_port_update(port, MAX310X_LCR_REG,
792 MAX310X_LCR_TXBREAK_BIT,
793 break_state ? MAX310X_LCR_TXBREAK_BIT : 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400794}
795
796static void max310x_set_termios(struct uart_port *port,
797 struct ktermios *termios,
798 struct ktermios *old)
799{
Alexander Shiyanf6544412012-08-06 19:42:32 +0400800 unsigned int lcr, flow = 0;
801 int baud;
802
Alexander Shiyanf6544412012-08-06 19:42:32 +0400803 /* Mask termios capabilities we don't support */
804 termios->c_cflag &= ~CMSPAR;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400805
806 /* Word size */
807 switch (termios->c_cflag & CSIZE) {
808 case CS5:
809 lcr = MAX310X_LCR_WORD_LEN_5;
810 break;
811 case CS6:
812 lcr = MAX310X_LCR_WORD_LEN_6;
813 break;
814 case CS7:
815 lcr = MAX310X_LCR_WORD_LEN_7;
816 break;
817 case CS8:
818 default:
819 lcr = MAX310X_LCR_WORD_LEN_8;
820 break;
821 }
822
823 /* Parity */
824 if (termios->c_cflag & PARENB) {
825 lcr |= MAX310X_LCR_PARITY_BIT;
826 if (!(termios->c_cflag & PARODD))
827 lcr |= MAX310X_LCR_EVENPARITY_BIT;
828 }
829
830 /* Stop bits */
831 if (termios->c_cflag & CSTOPB)
832 lcr |= MAX310X_LCR_STOPLEN_BIT; /* 2 stops */
833
834 /* Update LCR register */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400835 max310x_port_write(port, MAX310X_LCR_REG, lcr);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400836
837 /* Set read status mask */
838 port->read_status_mask = MAX310X_LSR_RXOVR_BIT;
839 if (termios->c_iflag & INPCK)
840 port->read_status_mask |= MAX310X_LSR_RXPAR_BIT |
841 MAX310X_LSR_FRERR_BIT;
Peter Hurleyef8b9dd2014-06-16 08:10:41 -0400842 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
Alexander Shiyanf6544412012-08-06 19:42:32 +0400843 port->read_status_mask |= MAX310X_LSR_RXBRK_BIT;
844
845 /* Set status ignore mask */
846 port->ignore_status_mask = 0;
847 if (termios->c_iflag & IGNBRK)
848 port->ignore_status_mask |= MAX310X_LSR_RXBRK_BIT;
849 if (!(termios->c_cflag & CREAD))
850 port->ignore_status_mask |= MAX310X_LSR_RXPAR_BIT |
851 MAX310X_LSR_RXOVR_BIT |
852 MAX310X_LSR_FRERR_BIT |
853 MAX310X_LSR_RXBRK_BIT;
854
855 /* Configure flow control */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400856 max310x_port_write(port, MAX310X_XON1_REG, termios->c_cc[VSTART]);
857 max310x_port_write(port, MAX310X_XOFF1_REG, termios->c_cc[VSTOP]);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400858 if (termios->c_cflag & CRTSCTS)
859 flow |= MAX310X_FLOWCTRL_AUTOCTS_BIT |
860 MAX310X_FLOWCTRL_AUTORTS_BIT;
861 if (termios->c_iflag & IXON)
862 flow |= MAX310X_FLOWCTRL_SWFLOW3_BIT |
863 MAX310X_FLOWCTRL_SWFLOWEN_BIT;
864 if (termios->c_iflag & IXOFF)
865 flow |= MAX310X_FLOWCTRL_SWFLOW1_BIT |
866 MAX310X_FLOWCTRL_SWFLOWEN_BIT;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400867 max310x_port_write(port, MAX310X_FLOWCTRL_REG, flow);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400868
869 /* Get baud rate generator configuration */
870 baud = uart_get_baud_rate(port, termios, old,
871 port->uartclk / 16 / 0xffff,
872 port->uartclk / 4);
873
874 /* Setup baudrate generator */
Alexander Shiyane97e1552014-02-07 18:16:04 +0400875 baud = max310x_set_baud(port, baud);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400876
877 /* Update timeout according to new baud rate */
878 uart_update_timeout(port, termios->c_cflag, baud);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400879}
880
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +0300881static void max310x_rs_proc(struct work_struct *ws)
Alexander Shiyan55367c62014-02-10 22:18:34 +0400882{
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +0300883 struct max310x_one *one = container_of(ws, struct max310x_one, rs_work);
Alexander Shiyan55367c62014-02-10 22:18:34 +0400884 unsigned int val;
885
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +0300886 val = (one->port.rs485.delay_rts_before_send << 4) |
887 one->port.rs485.delay_rts_after_send;
888 max310x_port_write(&one->port, MAX310X_HDPIXDELAY_REG, val);
Ricardo Ribalda Delgadoc267d672014-11-06 09:22:58 +0100889
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +0300890 if (one->port.rs485.flags & SER_RS485_ENABLED) {
891 max310x_port_update(&one->port, MAX310X_MODE1_REG,
Ricardo Ribalda Delgadoc267d672014-11-06 09:22:58 +0100892 MAX310X_MODE1_TRNSCVCTRL_BIT,
893 MAX310X_MODE1_TRNSCVCTRL_BIT);
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +0300894 max310x_port_update(&one->port, MAX310X_MODE2_REG,
Ricardo Ribalda Delgadoc267d672014-11-06 09:22:58 +0100895 MAX310X_MODE2_ECHOSUPR_BIT,
896 MAX310X_MODE2_ECHOSUPR_BIT);
897 } else {
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +0300898 max310x_port_update(&one->port, MAX310X_MODE1_REG,
Ricardo Ribalda Delgadoc267d672014-11-06 09:22:58 +0100899 MAX310X_MODE1_TRNSCVCTRL_BIT, 0);
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +0300900 max310x_port_update(&one->port, MAX310X_MODE2_REG,
Ricardo Ribalda Delgadoc267d672014-11-06 09:22:58 +0100901 MAX310X_MODE2_ECHOSUPR_BIT, 0);
Alexander Shiyan55367c62014-02-10 22:18:34 +0400902 }
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +0300903}
904
905static int max310x_rs485_config(struct uart_port *port,
906 struct serial_rs485 *rs485)
907{
908 struct max310x_one *one = container_of(port, struct max310x_one, port);
909
910 if ((rs485->delay_rts_before_send > 0x0f) ||
911 (rs485->delay_rts_after_send > 0x0f))
912 return -ERANGE;
Alexander Shiyan55367c62014-02-10 22:18:34 +0400913
Ricardo Ribalda Delgadoc267d672014-11-06 09:22:58 +0100914 rs485->flags &= SER_RS485_RTS_ON_SEND | SER_RS485_ENABLED;
915 memset(rs485->padding, 0, sizeof(rs485->padding));
916 port->rs485 = *rs485;
917
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +0300918 schedule_work(&one->rs_work);
919
Ricardo Ribalda Delgadoc267d672014-11-06 09:22:58 +0100920 return 0;
Alexander Shiyan55367c62014-02-10 22:18:34 +0400921}
922
Alexander Shiyanf6544412012-08-06 19:42:32 +0400923static int max310x_startup(struct uart_port *port)
924{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400925 struct max310x_port *s = dev_get_drvdata(port->dev);
Alexander Shiyan55367c62014-02-10 22:18:34 +0400926 unsigned int val;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400927
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400928 s->devtype->power(port, 1);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400929
Alexander Shiyanf6544412012-08-06 19:42:32 +0400930 /* Configure MODE1 register */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400931 max310x_port_update(port, MAX310X_MODE1_REG,
Alexander Shiyan55367c62014-02-10 22:18:34 +0400932 MAX310X_MODE1_TRNSCVCTRL_BIT, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400933
Alexander Shiyan55367c62014-02-10 22:18:34 +0400934 /* Configure MODE2 register & Reset FIFOs*/
935 val = MAX310X_MODE2_RXEMPTINV_BIT | MAX310X_MODE2_FIFORST_BIT;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400936 max310x_port_write(port, MAX310X_MODE2_REG, val);
937 max310x_port_update(port, MAX310X_MODE2_REG,
938 MAX310X_MODE2_FIFORST_BIT, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400939
940 /* Configure flow control levels */
941 /* Flow control halt level 96, resume level 48 */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400942 max310x_port_write(port, MAX310X_FLOWLVL_REG,
943 MAX310X_FLOWLVL_RES(48) | MAX310X_FLOWLVL_HALT(96));
Alexander Shiyanf6544412012-08-06 19:42:32 +0400944
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400945 /* Clear IRQ status register */
946 max310x_port_read(port, MAX310X_IRQSTS_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400947
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400948 /* Enable RX, TX, CTS change interrupts */
949 val = MAX310X_IRQ_RXEMPTY_BIT | MAX310X_IRQ_TXEMPTY_BIT;
950 max310x_port_write(port, MAX310X_IRQEN_REG, val | MAX310X_IRQ_CTS_BIT);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400951
952 return 0;
953}
954
955static void max310x_shutdown(struct uart_port *port)
956{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400957 struct max310x_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400958
959 /* Disable all interrupts */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400960 max310x_port_write(port, MAX310X_IRQEN_REG, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400961
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400962 s->devtype->power(port, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400963}
964
965static const char *max310x_type(struct uart_port *port)
966{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400967 struct max310x_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400968
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400969 return (port->type == PORT_MAX310X) ? s->devtype->name : NULL;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400970}
971
972static int max310x_request_port(struct uart_port *port)
973{
974 /* Do nothing */
975 return 0;
976}
977
Alexander Shiyanf6544412012-08-06 19:42:32 +0400978static void max310x_config_port(struct uart_port *port, int flags)
979{
980 if (flags & UART_CONFIG_TYPE)
981 port->type = PORT_MAX310X;
982}
983
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400984static int max310x_verify_port(struct uart_port *port, struct serial_struct *s)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400985{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400986 if ((s->type != PORT_UNKNOWN) && (s->type != PORT_MAX310X))
987 return -EINVAL;
988 if (s->irq != port->irq)
989 return -EINVAL;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400990
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400991 return 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400992}
993
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400994static void max310x_null_void(struct uart_port *port)
995{
996 /* Do nothing */
997}
998
999static const struct uart_ops max310x_ops = {
Alexander Shiyanf6544412012-08-06 19:42:32 +04001000 .tx_empty = max310x_tx_empty,
1001 .set_mctrl = max310x_set_mctrl,
1002 .get_mctrl = max310x_get_mctrl,
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001003 .stop_tx = max310x_null_void,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001004 .start_tx = max310x_start_tx,
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001005 .stop_rx = max310x_null_void,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001006 .break_ctl = max310x_break_ctl,
1007 .startup = max310x_startup,
1008 .shutdown = max310x_shutdown,
1009 .set_termios = max310x_set_termios,
1010 .type = max310x_type,
1011 .request_port = max310x_request_port,
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001012 .release_port = max310x_null_void,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001013 .config_port = max310x_config_port,
1014 .verify_port = max310x_verify_port,
1015};
1016
Alexander Shiyanc2978292013-07-29 19:27:32 +04001017static int __maybe_unused max310x_suspend(struct device *dev)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001018{
Alexander Shiyanc2978292013-07-29 19:27:32 +04001019 struct max310x_port *s = dev_get_drvdata(dev);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001020 int i;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001021
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001022 for (i = 0; i < s->uart.nr; i++) {
1023 uart_suspend_port(&s->uart, &s->p[i].port);
1024 s->devtype->power(&s->p[i].port, 0);
1025 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001026
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001027 return 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001028}
1029
Alexander Shiyanc2978292013-07-29 19:27:32 +04001030static int __maybe_unused max310x_resume(struct device *dev)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001031{
Alexander Shiyanc2978292013-07-29 19:27:32 +04001032 struct max310x_port *s = dev_get_drvdata(dev);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001033 int i;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001034
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001035 for (i = 0; i < s->uart.nr; i++) {
1036 s->devtype->power(&s->p[i].port, 1);
1037 uart_resume_port(&s->uart, &s->p[i].port);
1038 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001039
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001040 return 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001041}
1042
Alexander Shiyan27027a72014-02-10 22:18:30 +04001043static SIMPLE_DEV_PM_OPS(max310x_pm_ops, max310x_suspend, max310x_resume);
1044
Alexander Shiyanf6544412012-08-06 19:42:32 +04001045#ifdef CONFIG_GPIOLIB
1046static int max310x_gpio_get(struct gpio_chip *chip, unsigned offset)
1047{
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001048 unsigned int val;
Linus Walleija00d60a2015-12-08 23:11:05 +01001049 struct max310x_port *s = gpiochip_get_data(chip);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001050 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001051
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001052 val = max310x_port_read(port, MAX310X_GPIODATA_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001053
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001054 return !!((val >> 4) & (1 << (offset % 4)));
Alexander Shiyanf6544412012-08-06 19:42:32 +04001055}
1056
1057static void max310x_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
1058{
Linus Walleija00d60a2015-12-08 23:11:05 +01001059 struct max310x_port *s = gpiochip_get_data(chip);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001060 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001061
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001062 max310x_port_update(port, MAX310X_GPIODATA_REG, 1 << (offset % 4),
1063 value ? 1 << (offset % 4) : 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001064}
1065
1066static int max310x_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
1067{
Linus Walleija00d60a2015-12-08 23:11:05 +01001068 struct max310x_port *s = gpiochip_get_data(chip);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001069 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001070
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001071 max310x_port_update(port, MAX310X_GPIOCFG_REG, 1 << (offset % 4), 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001072
1073 return 0;
1074}
1075
1076static int max310x_gpio_direction_output(struct gpio_chip *chip,
1077 unsigned offset, int value)
1078{
Linus Walleija00d60a2015-12-08 23:11:05 +01001079 struct max310x_port *s = gpiochip_get_data(chip);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001080 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001081
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001082 max310x_port_update(port, MAX310X_GPIODATA_REG, 1 << (offset % 4),
1083 value ? 1 << (offset % 4) : 0);
1084 max310x_port_update(port, MAX310X_GPIOCFG_REG, 1 << (offset % 4),
1085 1 << (offset % 4));
Alexander Shiyanf6544412012-08-06 19:42:32 +04001086
1087 return 0;
1088}
1089#endif
1090
Alexander Shiyan27027a72014-02-10 22:18:30 +04001091static int max310x_probe(struct device *dev, struct max310x_devtype *devtype,
Alexander Shiyan58afc902014-02-10 22:18:36 +04001092 struct regmap *regmap, int irq, unsigned long flags)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001093{
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001094 int i, ret, fmin, fmax, freq, uartclk;
1095 struct clk *clk_osc, *clk_xtal;
1096 struct max310x_port *s;
1097 bool xtal = false;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001098
Alexander Shiyan27027a72014-02-10 22:18:30 +04001099 if (IS_ERR(regmap))
1100 return PTR_ERR(regmap);
1101
Alexander Shiyanf6544412012-08-06 19:42:32 +04001102 /* Alloc port structure */
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001103 s = devm_kzalloc(dev, sizeof(*s) +
1104 sizeof(struct max310x_one) * devtype->nr, GFP_KERNEL);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001105 if (!s) {
1106 dev_err(dev, "Error allocating port structure\n");
1107 return -ENOMEM;
1108 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001109
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001110 clk_osc = devm_clk_get(dev, "osc");
1111 clk_xtal = devm_clk_get(dev, "xtal");
1112 if (!IS_ERR(clk_osc)) {
1113 s->clk = clk_osc;
1114 fmin = 500000;
1115 fmax = 35000000;
1116 } else if (!IS_ERR(clk_xtal)) {
1117 s->clk = clk_xtal;
1118 fmin = 1000000;
1119 fmax = 4000000;
1120 xtal = true;
1121 } else if (PTR_ERR(clk_osc) == -EPROBE_DEFER ||
1122 PTR_ERR(clk_xtal) == -EPROBE_DEFER) {
1123 return -EPROBE_DEFER;
1124 } else {
1125 dev_err(dev, "Cannot get clock\n");
1126 return -EINVAL;
1127 }
1128
1129 ret = clk_prepare_enable(s->clk);
1130 if (ret)
1131 return ret;
1132
1133 freq = clk_get_rate(s->clk);
1134 /* Check frequency limits */
1135 if (freq < fmin || freq > fmax) {
1136 ret = -ERANGE;
1137 goto out_clk;
1138 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001139
Alexander Shiyan27027a72014-02-10 22:18:30 +04001140 s->regmap = regmap;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001141 s->devtype = devtype;
1142 dev_set_drvdata(dev, s);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001143
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001144 /* Check device to ensure we are talking to what we expect */
1145 ret = devtype->detect(dev);
1146 if (ret)
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001147 goto out_clk;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001148
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001149 for (i = 0; i < devtype->nr; i++) {
1150 unsigned int offs = i << 5;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001151
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001152 /* Reset port */
1153 regmap_write(s->regmap, MAX310X_MODE2_REG + offs,
1154 MAX310X_MODE2_RST_BIT);
1155 /* Clear port reset */
1156 regmap_write(s->regmap, MAX310X_MODE2_REG + offs, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001157
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001158 /* Wait for port startup */
1159 do {
1160 regmap_read(s->regmap,
1161 MAX310X_BRGDIVLSB_REG + offs, &ret);
1162 } while (ret != 0x01);
1163
1164 regmap_update_bits(s->regmap, MAX310X_MODE1_REG + offs,
1165 MAX310X_MODE1_AUTOSLEEP_BIT,
1166 MAX310X_MODE1_AUTOSLEEP_BIT);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001167 }
1168
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001169 uartclk = max310x_set_ref_clk(s, freq, xtal);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001170 dev_dbg(dev, "Reference clock set to %i Hz\n", uartclk);
1171
Alexander Shiyanf6544412012-08-06 19:42:32 +04001172 /* Register UART driver */
1173 s->uart.owner = THIS_MODULE;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001174 s->uart.dev_name = "ttyMAX";
1175 s->uart.major = MAX310X_MAJOR;
1176 s->uart.minor = MAX310X_MINOR;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001177 s->uart.nr = devtype->nr;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001178 ret = uart_register_driver(&s->uart);
1179 if (ret) {
1180 dev_err(dev, "Registering UART driver failed\n");
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001181 goto out_clk;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001182 }
1183
Alexander Shiyandba29a22014-02-10 22:18:32 +04001184#ifdef CONFIG_GPIOLIB
1185 /* Setup GPIO cotroller */
1186 s->gpio.owner = THIS_MODULE;
Linus Walleij58383c72015-11-04 09:56:26 +01001187 s->gpio.parent = dev;
Alexander Shiyandba29a22014-02-10 22:18:32 +04001188 s->gpio.label = dev_name(dev);
1189 s->gpio.direction_input = max310x_gpio_direction_input;
1190 s->gpio.get = max310x_gpio_get;
1191 s->gpio.direction_output= max310x_gpio_direction_output;
1192 s->gpio.set = max310x_gpio_set;
1193 s->gpio.base = -1;
1194 s->gpio.ngpio = devtype->nr * 4;
1195 s->gpio.can_sleep = 1;
Linus Walleija00d60a2015-12-08 23:11:05 +01001196 ret = gpiochip_add_data(&s->gpio, s);
Alexander Shiyandba29a22014-02-10 22:18:32 +04001197 if (ret)
1198 goto out_uart;
1199#endif
1200
Alexander Shiyan0fbae882014-02-10 22:18:33 +04001201 mutex_init(&s->mutex);
1202
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001203 for (i = 0; i < devtype->nr; i++) {
1204 /* Initialize port data */
1205 s->p[i].port.line = i;
1206 s->p[i].port.dev = dev;
1207 s->p[i].port.irq = irq;
1208 s->p[i].port.type = PORT_MAX310X;
1209 s->p[i].port.fifosize = MAX310X_FIFO_SIZE;
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +04001210 s->p[i].port.flags = UPF_FIXED_TYPE | UPF_LOW_LATENCY;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001211 s->p[i].port.iotype = UPIO_PORT;
1212 s->p[i].port.iobase = i * 0x20;
1213 s->p[i].port.membase = (void __iomem *)~0;
1214 s->p[i].port.uartclk = uartclk;
Ricardo Ribalda Delgadoc267d672014-11-06 09:22:58 +01001215 s->p[i].port.rs485_config = max310x_rs485_config;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001216 s->p[i].port.ops = &max310x_ops;
1217 /* Disable all interrupts */
1218 max310x_port_write(&s->p[i].port, MAX310X_IRQEN_REG, 0);
1219 /* Clear IRQ status register */
1220 max310x_port_read(&s->p[i].port, MAX310X_IRQSTS_REG);
1221 /* Enable IRQ pin */
1222 max310x_port_update(&s->p[i].port, MAX310X_MODE1_REG,
1223 MAX310X_MODE1_IRQSEL_BIT,
1224 MAX310X_MODE1_IRQSEL_BIT);
1225 /* Initialize queue for start TX */
1226 INIT_WORK(&s->p[i].tx_work, max310x_wq_proc);
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +03001227 /* Initialize queue for changing LOOPBACK mode */
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +04001228 INIT_WORK(&s->p[i].md_work, max310x_md_proc);
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +03001229 /* Initialize queue for changing RS485 mode */
1230 INIT_WORK(&s->p[i].rs_work, max310x_rs_proc);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001231 /* Register port */
1232 uart_add_one_port(&s->uart, &s->p[i].port);
1233 /* Go to suspend mode */
1234 devtype->power(&s->p[i].port, 0);
1235 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001236
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001237 /* Setup interrupt */
1238 ret = devm_request_threaded_irq(dev, irq, NULL, max310x_ist,
Alexander Shiyan58afc902014-02-10 22:18:36 +04001239 IRQF_ONESHOT | flags, dev_name(dev), s);
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001240 if (!ret)
1241 return 0;
1242
1243 dev_err(dev, "Unable to reguest IRQ %i\n", irq);
Alexander Shiyandba29a22014-02-10 22:18:32 +04001244
Alexander Shiyan0fbae882014-02-10 22:18:33 +04001245 mutex_destroy(&s->mutex);
1246
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001247#ifdef CONFIG_GPIOLIB
abdoulaye berthe88d5e522014-07-12 22:30:14 +02001248 gpiochip_remove(&s->gpio);
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001249
Alexander Shiyandba29a22014-02-10 22:18:32 +04001250out_uart:
Alexander Shiyand4f6b412014-02-13 22:08:29 +04001251#endif
Alexander Shiyandba29a22014-02-10 22:18:32 +04001252 uart_unregister_driver(&s->uart);
1253
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001254out_clk:
1255 clk_disable_unprepare(s->clk);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001256
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001257 return ret;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001258}
1259
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001260static int max310x_remove(struct device *dev)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001261{
Alexander Shiyanf6544412012-08-06 19:42:32 +04001262 struct max310x_port *s = dev_get_drvdata(dev);
abdoulaye berthe88d5e522014-07-12 22:30:14 +02001263 int i;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001264
Alexander Shiyandba29a22014-02-10 22:18:32 +04001265#ifdef CONFIG_GPIOLIB
abdoulaye berthe88d5e522014-07-12 22:30:14 +02001266 gpiochip_remove(&s->gpio);
Alexander Shiyandba29a22014-02-10 22:18:32 +04001267#endif
1268
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001269 for (i = 0; i < s->uart.nr; i++) {
1270 cancel_work_sync(&s->p[i].tx_work);
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +04001271 cancel_work_sync(&s->p[i].md_work);
Alexander Shiyan5bdb48b2016-06-07 18:59:21 +03001272 cancel_work_sync(&s->p[i].rs_work);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001273 uart_remove_one_port(&s->uart, &s->p[i].port);
1274 s->devtype->power(&s->p[i].port, 0);
1275 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001276
Alexander Shiyan0fbae882014-02-10 22:18:33 +04001277 mutex_destroy(&s->mutex);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001278 uart_unregister_driver(&s->uart);
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001279 clk_disable_unprepare(s->clk);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001280
abdoulaye berthe88d5e522014-07-12 22:30:14 +02001281 return 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001282}
1283
Alexander Shiyan58afc902014-02-10 22:18:36 +04001284static const struct of_device_id __maybe_unused max310x_dt_ids[] = {
1285 { .compatible = "maxim,max3107", .data = &max3107_devtype, },
1286 { .compatible = "maxim,max3108", .data = &max3108_devtype, },
1287 { .compatible = "maxim,max3109", .data = &max3109_devtype, },
1288 { .compatible = "maxim,max14830", .data = &max14830_devtype },
1289 { }
1290};
1291MODULE_DEVICE_TABLE(of, max310x_dt_ids);
1292
Alexander Shiyan27027a72014-02-10 22:18:30 +04001293static struct regmap_config regcfg = {
1294 .reg_bits = 8,
1295 .val_bits = 8,
1296 .write_flag_mask = 0x80,
1297 .cache_type = REGCACHE_RBTREE,
1298 .writeable_reg = max310x_reg_writeable,
1299 .volatile_reg = max310x_reg_volatile,
1300 .precious_reg = max310x_reg_precious,
1301};
1302
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001303#ifdef CONFIG_SPI_MASTER
1304static int max310x_spi_probe(struct spi_device *spi)
1305{
Alexander Shiyan58afc902014-02-10 22:18:36 +04001306 struct max310x_devtype *devtype;
1307 unsigned long flags = 0;
Alexander Shiyan27027a72014-02-10 22:18:30 +04001308 struct regmap *regmap;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001309 int ret;
1310
1311 /* Setup SPI bus */
1312 spi->bits_per_word = 8;
1313 spi->mode = spi->mode ? : SPI_MODE_0;
1314 spi->max_speed_hz = spi->max_speed_hz ? : 26000000;
1315 ret = spi_setup(spi);
Alexander Shiyan27027a72014-02-10 22:18:30 +04001316 if (ret)
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001317 return ret;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001318
Alexander Shiyan58afc902014-02-10 22:18:36 +04001319 if (spi->dev.of_node) {
1320 const struct of_device_id *of_id =
1321 of_match_device(max310x_dt_ids, &spi->dev);
1322
1323 devtype = (struct max310x_devtype *)of_id->data;
1324 } else {
1325 const struct spi_device_id *id_entry = spi_get_device_id(spi);
1326
1327 devtype = (struct max310x_devtype *)id_entry->driver_data;
1328 flags = IRQF_TRIGGER_FALLING;
1329 }
1330
Alexander Shiyan27027a72014-02-10 22:18:30 +04001331 regcfg.max_register = devtype->nr * 0x20 - 1;
1332 regmap = devm_regmap_init_spi(spi, &regcfg);
1333
Alexander Shiyan58afc902014-02-10 22:18:36 +04001334 return max310x_probe(&spi->dev, devtype, regmap, spi->irq, flags);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001335}
1336
1337static int max310x_spi_remove(struct spi_device *spi)
1338{
1339 return max310x_remove(&spi->dev);
1340}
1341
Alexander Shiyanf6544412012-08-06 19:42:32 +04001342static const struct spi_device_id max310x_id_table[] = {
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001343 { "max3107", (kernel_ulong_t)&max3107_devtype, },
1344 { "max3108", (kernel_ulong_t)&max3108_devtype, },
Alexander Shiyan21fc5092013-06-29 10:44:18 +04001345 { "max3109", (kernel_ulong_t)&max3109_devtype, },
Alexander Shiyan003236d2013-06-29 10:44:19 +04001346 { "max14830", (kernel_ulong_t)&max14830_devtype, },
Axel Lin1838b8c2012-11-04 23:34:18 +08001347 { }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001348};
1349MODULE_DEVICE_TABLE(spi, max310x_id_table);
1350
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001351static struct spi_driver max310x_uart_driver = {
Alexander Shiyanf6544412012-08-06 19:42:32 +04001352 .driver = {
Alexander Shiyan58afc902014-02-10 22:18:36 +04001353 .name = MAX310X_NAME,
Alexander Shiyan58afc902014-02-10 22:18:36 +04001354 .of_match_table = of_match_ptr(max310x_dt_ids),
1355 .pm = &max310x_pm_ops,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001356 },
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001357 .probe = max310x_spi_probe,
1358 .remove = max310x_spi_remove,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001359 .id_table = max310x_id_table,
1360};
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001361module_spi_driver(max310x_uart_driver);
1362#endif
Alexander Shiyanf6544412012-08-06 19:42:32 +04001363
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001364MODULE_LICENSE("GPL");
Alexander Shiyanf6544412012-08-06 19:42:32 +04001365MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
1366MODULE_DESCRIPTION("MAX310X serial driver");