Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1 | /******************************************************************************* |
| 2 | |
| 3 | Intel PRO/1000 Linux driver |
Bruce Allan | bf67044 | 2013-01-01 16:00:01 +0000 | [diff] [blame] | 4 | Copyright(c) 1999 - 2013 Intel Corporation. |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 5 | |
| 6 | This program is free software; you can redistribute it and/or modify it |
| 7 | under the terms and conditions of the GNU General Public License, |
| 8 | version 2, as published by the Free Software Foundation. |
| 9 | |
| 10 | This program is distributed in the hope it will be useful, but WITHOUT |
| 11 | ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 12 | FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 13 | more details. |
| 14 | |
| 15 | You should have received a copy of the GNU General Public License along with |
| 16 | this program; if not, write to the Free Software Foundation, Inc., |
| 17 | 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. |
| 18 | |
| 19 | The full GNU General Public License is included in this distribution in |
| 20 | the file called "COPYING". |
| 21 | |
| 22 | Contact Information: |
| 23 | Linux NICS <linux.nics@intel.com> |
| 24 | e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> |
| 25 | Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 26 | |
| 27 | *******************************************************************************/ |
| 28 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 29 | /* 82571EB Gigabit Ethernet Controller |
Bruce Allan | 1605927 | 2008-11-21 16:51:06 -0800 | [diff] [blame] | 30 | * 82571EB Gigabit Ethernet Controller (Copper) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 31 | * 82571EB Gigabit Ethernet Controller (Fiber) |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 32 | * 82571EB Dual Port Gigabit Mezzanine Adapter |
| 33 | * 82571EB Quad Port Gigabit Mezzanine Adapter |
| 34 | * 82571PT Gigabit PT Quad Port Server ExpressModule |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 35 | * 82572EI Gigabit Ethernet Controller (Copper) |
| 36 | * 82572EI Gigabit Ethernet Controller (Fiber) |
| 37 | * 82572EI Gigabit Ethernet Controller |
| 38 | * 82573V Gigabit Ethernet Controller (Copper) |
| 39 | * 82573E Gigabit Ethernet Controller (Copper) |
| 40 | * 82573L Gigabit Ethernet Controller |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 41 | * 82574L Gigabit Network Connection |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 42 | * 82583V Gigabit Network Connection |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 43 | */ |
| 44 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 45 | #include "e1000.h" |
| 46 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 47 | static s32 e1000_get_phy_id_82571(struct e1000_hw *hw); |
| 48 | static s32 e1000_setup_copper_link_82571(struct e1000_hw *hw); |
| 49 | static s32 e1000_setup_fiber_serdes_link_82571(struct e1000_hw *hw); |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 50 | static s32 e1000_check_for_serdes_link_82571(struct e1000_hw *hw); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 51 | static s32 e1000_write_nvm_eewr_82571(struct e1000_hw *hw, u16 offset, |
| 52 | u16 words, u16 *data); |
| 53 | static s32 e1000_fix_nvm_checksum_82571(struct e1000_hw *hw); |
| 54 | static void e1000_initialize_hw_bits_82571(struct e1000_hw *hw); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 55 | static void e1000_clear_hw_cntrs_82571(struct e1000_hw *hw); |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 56 | static bool e1000_check_mng_mode_82574(struct e1000_hw *hw); |
| 57 | static s32 e1000_led_on_82574(struct e1000_hw *hw); |
Dave Graham | 23a2d1b | 2009-06-08 14:28:17 +0000 | [diff] [blame] | 58 | static void e1000_put_hw_semaphore_82571(struct e1000_hw *hw); |
Bruce Allan | 17f208d | 2009-12-01 15:47:22 +0000 | [diff] [blame] | 59 | static void e1000_power_down_phy_copper_82571(struct e1000_hw *hw); |
Bruce Allan | 1b98c2b | 2010-11-16 19:50:14 -0800 | [diff] [blame] | 60 | static void e1000_put_hw_semaphore_82573(struct e1000_hw *hw); |
| 61 | static s32 e1000_get_hw_semaphore_82574(struct e1000_hw *hw); |
| 62 | static void e1000_put_hw_semaphore_82574(struct e1000_hw *hw); |
Bruce Allan | 77996d1 | 2011-01-06 14:29:53 +0000 | [diff] [blame] | 63 | static s32 e1000_set_d0_lplu_state_82574(struct e1000_hw *hw, bool active); |
| 64 | static s32 e1000_set_d3_lplu_state_82574(struct e1000_hw *hw, bool active); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 65 | |
| 66 | /** |
| 67 | * e1000_init_phy_params_82571 - Init PHY func ptrs. |
| 68 | * @hw: pointer to the HW structure |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 69 | **/ |
| 70 | static s32 e1000_init_phy_params_82571(struct e1000_hw *hw) |
| 71 | { |
| 72 | struct e1000_phy_info *phy = &hw->phy; |
| 73 | s32 ret_val; |
| 74 | |
Jeff Kirsher | 318a94d | 2008-03-28 09:15:16 -0700 | [diff] [blame] | 75 | if (hw->phy.media_type != e1000_media_type_copper) { |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 76 | phy->type = e1000_phy_none; |
| 77 | return 0; |
| 78 | } |
| 79 | |
Bruce Allan | e80bd1d | 2013-05-01 01:19:46 +0000 | [diff] [blame] | 80 | phy->addr = 1; |
| 81 | phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT; |
| 82 | phy->reset_delay_us = 100; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 83 | |
Bruce Allan | e80bd1d | 2013-05-01 01:19:46 +0000 | [diff] [blame] | 84 | phy->ops.power_up = e1000_power_up_phy_copper; |
| 85 | phy->ops.power_down = e1000_power_down_phy_copper_82571; |
Bruce Allan | 17f208d | 2009-12-01 15:47:22 +0000 | [diff] [blame] | 86 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 87 | switch (hw->mac.type) { |
| 88 | case e1000_82571: |
| 89 | case e1000_82572: |
Bruce Allan | e80bd1d | 2013-05-01 01:19:46 +0000 | [diff] [blame] | 90 | phy->type = e1000_phy_igp_2; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 91 | break; |
| 92 | case e1000_82573: |
Bruce Allan | e80bd1d | 2013-05-01 01:19:46 +0000 | [diff] [blame] | 93 | phy->type = e1000_phy_m88; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 94 | break; |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 95 | case e1000_82574: |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 96 | case e1000_82583: |
Bruce Allan | e80bd1d | 2013-05-01 01:19:46 +0000 | [diff] [blame] | 97 | phy->type = e1000_phy_bm; |
Bruce Allan | 1b98c2b | 2010-11-16 19:50:14 -0800 | [diff] [blame] | 98 | phy->ops.acquire = e1000_get_hw_semaphore_82574; |
| 99 | phy->ops.release = e1000_put_hw_semaphore_82574; |
Bruce Allan | 77996d1 | 2011-01-06 14:29:53 +0000 | [diff] [blame] | 100 | phy->ops.set_d0_lplu_state = e1000_set_d0_lplu_state_82574; |
| 101 | phy->ops.set_d3_lplu_state = e1000_set_d3_lplu_state_82574; |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 102 | break; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 103 | default: |
| 104 | return -E1000_ERR_PHY; |
| 105 | break; |
| 106 | } |
| 107 | |
| 108 | /* This can only be done after all function pointers are setup. */ |
| 109 | ret_val = e1000_get_phy_id_82571(hw); |
Bruce Allan | dd93f95 | 2011-01-06 14:29:48 +0000 | [diff] [blame] | 110 | if (ret_val) { |
| 111 | e_dbg("Error getting PHY ID\n"); |
| 112 | return ret_val; |
| 113 | } |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 114 | |
| 115 | /* Verify phy id */ |
| 116 | switch (hw->mac.type) { |
| 117 | case e1000_82571: |
| 118 | case e1000_82572: |
| 119 | if (phy->id != IGP01E1000_I_PHY_ID) |
Bruce Allan | dd93f95 | 2011-01-06 14:29:48 +0000 | [diff] [blame] | 120 | ret_val = -E1000_ERR_PHY; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 121 | break; |
| 122 | case e1000_82573: |
| 123 | if (phy->id != M88E1111_I_PHY_ID) |
Bruce Allan | dd93f95 | 2011-01-06 14:29:48 +0000 | [diff] [blame] | 124 | ret_val = -E1000_ERR_PHY; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 125 | break; |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 126 | case e1000_82574: |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 127 | case e1000_82583: |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 128 | if (phy->id != BME1000_E_PHY_ID_R2) |
Bruce Allan | dd93f95 | 2011-01-06 14:29:48 +0000 | [diff] [blame] | 129 | ret_val = -E1000_ERR_PHY; |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 130 | break; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 131 | default: |
Bruce Allan | dd93f95 | 2011-01-06 14:29:48 +0000 | [diff] [blame] | 132 | ret_val = -E1000_ERR_PHY; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 133 | break; |
| 134 | } |
| 135 | |
Bruce Allan | dd93f95 | 2011-01-06 14:29:48 +0000 | [diff] [blame] | 136 | if (ret_val) |
| 137 | e_dbg("PHY ID unknown: type = 0x%08x\n", phy->id); |
| 138 | |
| 139 | return ret_val; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 140 | } |
| 141 | |
| 142 | /** |
| 143 | * e1000_init_nvm_params_82571 - Init NVM func ptrs. |
| 144 | * @hw: pointer to the HW structure |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 145 | **/ |
| 146 | static s32 e1000_init_nvm_params_82571(struct e1000_hw *hw) |
| 147 | { |
| 148 | struct e1000_nvm_info *nvm = &hw->nvm; |
| 149 | u32 eecd = er32(EECD); |
| 150 | u16 size; |
| 151 | |
| 152 | nvm->opcode_bits = 8; |
| 153 | nvm->delay_usec = 1; |
| 154 | switch (nvm->override) { |
| 155 | case e1000_nvm_override_spi_large: |
| 156 | nvm->page_size = 32; |
| 157 | nvm->address_bits = 16; |
| 158 | break; |
| 159 | case e1000_nvm_override_spi_small: |
| 160 | nvm->page_size = 8; |
| 161 | nvm->address_bits = 8; |
| 162 | break; |
| 163 | default: |
| 164 | nvm->page_size = eecd & E1000_EECD_ADDR_BITS ? 32 : 8; |
| 165 | nvm->address_bits = eecd & E1000_EECD_ADDR_BITS ? 16 : 8; |
| 166 | break; |
| 167 | } |
| 168 | |
| 169 | switch (hw->mac.type) { |
| 170 | case e1000_82573: |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 171 | case e1000_82574: |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 172 | case e1000_82583: |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 173 | if (((eecd >> 15) & 0x3) == 0x3) { |
| 174 | nvm->type = e1000_nvm_flash_hw; |
| 175 | nvm->word_size = 2048; |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 176 | /* Autonomous Flash update bit must be cleared due |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 177 | * to Flash update issue. |
| 178 | */ |
| 179 | eecd &= ~E1000_EECD_AUPDEN; |
| 180 | ew32(EECD, eecd); |
| 181 | break; |
| 182 | } |
| 183 | /* Fall Through */ |
| 184 | default: |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 185 | nvm->type = e1000_nvm_eeprom_spi; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 186 | size = (u16)((eecd & E1000_EECD_SIZE_EX_MASK) >> |
Bruce Allan | 17e813e | 2013-02-20 04:06:01 +0000 | [diff] [blame] | 187 | E1000_EECD_SIZE_EX_SHIFT); |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 188 | /* Added to a constant, "size" becomes the left-shift value |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 189 | * for setting word_size. |
| 190 | */ |
| 191 | size += NVM_WORD_SIZE_BASE_SHIFT; |
Jeff Kirsher | 8d7c294 | 2008-04-02 13:48:07 -0700 | [diff] [blame] | 192 | |
| 193 | /* EEPROM access above 16k is unsupported */ |
| 194 | if (size > 14) |
| 195 | size = 14; |
Bruce Allan | e80bd1d | 2013-05-01 01:19:46 +0000 | [diff] [blame] | 196 | nvm->word_size = 1 << size; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 197 | break; |
| 198 | } |
| 199 | |
Bruce Allan | 1b98c2b | 2010-11-16 19:50:14 -0800 | [diff] [blame] | 200 | /* Function Pointers */ |
| 201 | switch (hw->mac.type) { |
| 202 | case e1000_82574: |
| 203 | case e1000_82583: |
| 204 | nvm->ops.acquire = e1000_get_hw_semaphore_82574; |
| 205 | nvm->ops.release = e1000_put_hw_semaphore_82574; |
| 206 | break; |
| 207 | default: |
| 208 | break; |
| 209 | } |
| 210 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 211 | return 0; |
| 212 | } |
| 213 | |
| 214 | /** |
| 215 | * e1000_init_mac_params_82571 - Init MAC func ptrs. |
| 216 | * @hw: pointer to the HW structure |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 217 | **/ |
Bruce Allan | ec34c17 | 2012-02-01 10:53:05 +0000 | [diff] [blame] | 218 | static s32 e1000_init_mac_params_82571(struct e1000_hw *hw) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 219 | { |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 220 | struct e1000_mac_info *mac = &hw->mac; |
Dave Graham | 23a2d1b | 2009-06-08 14:28:17 +0000 | [diff] [blame] | 221 | u32 swsm = 0; |
| 222 | u32 swsm2 = 0; |
| 223 | bool force_clear_smbi = false; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 224 | |
Bruce Allan | 66092f5 | 2012-01-31 06:37:48 +0000 | [diff] [blame] | 225 | /* Set media type and media-dependent function pointers */ |
Bruce Allan | ec34c17 | 2012-02-01 10:53:05 +0000 | [diff] [blame] | 226 | switch (hw->adapter->pdev->device) { |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 227 | case E1000_DEV_ID_82571EB_FIBER: |
| 228 | case E1000_DEV_ID_82572EI_FIBER: |
| 229 | case E1000_DEV_ID_82571EB_QUAD_FIBER: |
Jeff Kirsher | 318a94d | 2008-03-28 09:15:16 -0700 | [diff] [blame] | 230 | hw->phy.media_type = e1000_media_type_fiber; |
Bruce Allan | 66092f5 | 2012-01-31 06:37:48 +0000 | [diff] [blame] | 231 | mac->ops.setup_physical_interface = |
| 232 | e1000_setup_fiber_serdes_link_82571; |
| 233 | mac->ops.check_for_link = e1000e_check_for_fiber_link; |
| 234 | mac->ops.get_link_up_info = |
| 235 | e1000e_get_speed_and_duplex_fiber_serdes; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 236 | break; |
| 237 | case E1000_DEV_ID_82571EB_SERDES: |
Auke Kok | 040babf | 2007-10-31 15:22:05 -0700 | [diff] [blame] | 238 | case E1000_DEV_ID_82571EB_SERDES_DUAL: |
| 239 | case E1000_DEV_ID_82571EB_SERDES_QUAD: |
Bruce Allan | 66092f5 | 2012-01-31 06:37:48 +0000 | [diff] [blame] | 240 | case E1000_DEV_ID_82572EI_SERDES: |
Jeff Kirsher | 318a94d | 2008-03-28 09:15:16 -0700 | [diff] [blame] | 241 | hw->phy.media_type = e1000_media_type_internal_serdes; |
Bruce Allan | 66092f5 | 2012-01-31 06:37:48 +0000 | [diff] [blame] | 242 | mac->ops.setup_physical_interface = |
| 243 | e1000_setup_fiber_serdes_link_82571; |
| 244 | mac->ops.check_for_link = e1000_check_for_serdes_link_82571; |
| 245 | mac->ops.get_link_up_info = |
| 246 | e1000e_get_speed_and_duplex_fiber_serdes; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 247 | break; |
| 248 | default: |
Jeff Kirsher | 318a94d | 2008-03-28 09:15:16 -0700 | [diff] [blame] | 249 | hw->phy.media_type = e1000_media_type_copper; |
Bruce Allan | 66092f5 | 2012-01-31 06:37:48 +0000 | [diff] [blame] | 250 | mac->ops.setup_physical_interface = |
| 251 | e1000_setup_copper_link_82571; |
| 252 | mac->ops.check_for_link = e1000e_check_for_copper_link; |
| 253 | mac->ops.get_link_up_info = e1000e_get_speed_and_duplex_copper; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 254 | break; |
| 255 | } |
| 256 | |
| 257 | /* Set mta register count */ |
| 258 | mac->mta_reg_count = 128; |
| 259 | /* Set rar entry count */ |
| 260 | mac->rar_entry_count = E1000_RAR_ENTRIES; |
Bruce Allan | f464ba8 | 2010-01-07 16:31:35 +0000 | [diff] [blame] | 261 | /* Adaptive IFS supported */ |
| 262 | mac->adaptive_ifs = true; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 263 | |
Bruce Allan | 66092f5 | 2012-01-31 06:37:48 +0000 | [diff] [blame] | 264 | /* MAC-specific function pointers */ |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 265 | switch (hw->mac.type) { |
Bruce Allan | f4d2dd4 | 2010-01-13 02:05:18 +0000 | [diff] [blame] | 266 | case e1000_82573: |
Bruce Allan | 66092f5 | 2012-01-31 06:37:48 +0000 | [diff] [blame] | 267 | mac->ops.set_lan_id = e1000_set_lan_id_single_port; |
| 268 | mac->ops.check_mng_mode = e1000e_check_mng_mode_generic; |
| 269 | mac->ops.led_on = e1000e_led_on_generic; |
| 270 | mac->ops.blink_led = e1000e_blink_led_generic; |
Bruce Allan | a65a4a0 | 2010-05-10 15:01:51 +0000 | [diff] [blame] | 271 | |
| 272 | /* FWSM register */ |
| 273 | mac->has_fwsm = true; |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 274 | /* ARC supported; valid only if manageability features are |
Bruce Allan | a65a4a0 | 2010-05-10 15:01:51 +0000 | [diff] [blame] | 275 | * enabled. |
| 276 | */ |
Bruce Allan | 04499ec | 2012-04-13 00:08:31 +0000 | [diff] [blame] | 277 | mac->arc_subsystem_valid = !!(er32(FWSM) & |
| 278 | E1000_FWSM_MODE_MASK); |
Bruce Allan | f4d2dd4 | 2010-01-13 02:05:18 +0000 | [diff] [blame] | 279 | break; |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 280 | case e1000_82574: |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 281 | case e1000_82583: |
Bruce Allan | 66092f5 | 2012-01-31 06:37:48 +0000 | [diff] [blame] | 282 | mac->ops.set_lan_id = e1000_set_lan_id_single_port; |
| 283 | mac->ops.check_mng_mode = e1000_check_mng_mode_82574; |
| 284 | mac->ops.led_on = e1000_led_on_82574; |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 285 | break; |
| 286 | default: |
Bruce Allan | 66092f5 | 2012-01-31 06:37:48 +0000 | [diff] [blame] | 287 | mac->ops.check_mng_mode = e1000e_check_mng_mode_generic; |
| 288 | mac->ops.led_on = e1000e_led_on_generic; |
| 289 | mac->ops.blink_led = e1000e_blink_led_generic; |
Bruce Allan | a65a4a0 | 2010-05-10 15:01:51 +0000 | [diff] [blame] | 290 | |
| 291 | /* FWSM register */ |
| 292 | mac->has_fwsm = true; |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 293 | break; |
| 294 | } |
| 295 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 296 | /* Ensure that the inter-port SWSM.SMBI lock bit is clear before |
Uwe Kleine-König | b595076 | 2010-11-01 15:38:34 -0400 | [diff] [blame] | 297 | * first NVM or PHY access. This should be done for single-port |
Dave Graham | 23a2d1b | 2009-06-08 14:28:17 +0000 | [diff] [blame] | 298 | * devices, and for one port only on dual-port devices so that |
| 299 | * for those devices we can still use the SMBI lock to synchronize |
| 300 | * inter-port accesses to the PHY & NVM. |
| 301 | */ |
| 302 | switch (hw->mac.type) { |
| 303 | case e1000_82571: |
| 304 | case e1000_82572: |
| 305 | swsm2 = er32(SWSM2); |
| 306 | |
| 307 | if (!(swsm2 & E1000_SWSM2_LOCK)) { |
| 308 | /* Only do this for the first interface on this card */ |
Bruce Allan | 66092f5 | 2012-01-31 06:37:48 +0000 | [diff] [blame] | 309 | ew32(SWSM2, swsm2 | E1000_SWSM2_LOCK); |
Dave Graham | 23a2d1b | 2009-06-08 14:28:17 +0000 | [diff] [blame] | 310 | force_clear_smbi = true; |
Bruce Allan | 66092f5 | 2012-01-31 06:37:48 +0000 | [diff] [blame] | 311 | } else { |
Dave Graham | 23a2d1b | 2009-06-08 14:28:17 +0000 | [diff] [blame] | 312 | force_clear_smbi = false; |
Bruce Allan | 66092f5 | 2012-01-31 06:37:48 +0000 | [diff] [blame] | 313 | } |
Dave Graham | 23a2d1b | 2009-06-08 14:28:17 +0000 | [diff] [blame] | 314 | break; |
| 315 | default: |
| 316 | force_clear_smbi = true; |
| 317 | break; |
| 318 | } |
| 319 | |
| 320 | if (force_clear_smbi) { |
| 321 | /* Make sure SWSM.SMBI is clear */ |
| 322 | swsm = er32(SWSM); |
| 323 | if (swsm & E1000_SWSM_SMBI) { |
| 324 | /* This bit should not be set on a first interface, and |
| 325 | * indicates that the bootagent or EFI code has |
| 326 | * improperly left this bit enabled |
| 327 | */ |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 328 | e_dbg("Please update your 82571 Bootagent\n"); |
Dave Graham | 23a2d1b | 2009-06-08 14:28:17 +0000 | [diff] [blame] | 329 | } |
| 330 | ew32(SWSM, swsm & ~E1000_SWSM_SMBI); |
| 331 | } |
| 332 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 333 | /* Initialize device specific counter of SMBI acquisition timeouts. */ |
| 334 | hw->dev_spec.e82571.smb_counter = 0; |
Dave Graham | 23a2d1b | 2009-06-08 14:28:17 +0000 | [diff] [blame] | 335 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 336 | return 0; |
| 337 | } |
| 338 | |
Jeff Kirsher | 69e3fd8 | 2008-04-02 13:48:18 -0700 | [diff] [blame] | 339 | static s32 e1000_get_variants_82571(struct e1000_adapter *adapter) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 340 | { |
| 341 | struct e1000_hw *hw = &adapter->hw; |
Bruce Allan | e80bd1d | 2013-05-01 01:19:46 +0000 | [diff] [blame] | 342 | static int global_quad_port_a; /* global port a indication */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 343 | struct pci_dev *pdev = adapter->pdev; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 344 | int is_port_b = er32(STATUS) & E1000_STATUS_FUNC_1; |
| 345 | s32 rc; |
| 346 | |
Bruce Allan | ec34c17 | 2012-02-01 10:53:05 +0000 | [diff] [blame] | 347 | rc = e1000_init_mac_params_82571(hw); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 348 | if (rc) |
| 349 | return rc; |
| 350 | |
| 351 | rc = e1000_init_nvm_params_82571(hw); |
| 352 | if (rc) |
| 353 | return rc; |
| 354 | |
| 355 | rc = e1000_init_phy_params_82571(hw); |
| 356 | if (rc) |
| 357 | return rc; |
| 358 | |
| 359 | /* tag quad port adapters first, it's used below */ |
| 360 | switch (pdev->device) { |
| 361 | case E1000_DEV_ID_82571EB_QUAD_COPPER: |
| 362 | case E1000_DEV_ID_82571EB_QUAD_FIBER: |
| 363 | case E1000_DEV_ID_82571EB_QUAD_COPPER_LP: |
Auke Kok | 040babf | 2007-10-31 15:22:05 -0700 | [diff] [blame] | 364 | case E1000_DEV_ID_82571PT_QUAD_COPPER: |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 365 | adapter->flags |= FLAG_IS_QUAD_PORT; |
| 366 | /* mark the first port */ |
| 367 | if (global_quad_port_a == 0) |
| 368 | adapter->flags |= FLAG_IS_QUAD_PORT_A; |
| 369 | /* Reset for multiple quad port adapters */ |
| 370 | global_quad_port_a++; |
| 371 | if (global_quad_port_a == 4) |
| 372 | global_quad_port_a = 0; |
| 373 | break; |
| 374 | default: |
| 375 | break; |
| 376 | } |
| 377 | |
| 378 | switch (adapter->hw.mac.type) { |
| 379 | case e1000_82571: |
| 380 | /* these dual ports don't have WoL on port B at all */ |
| 381 | if (((pdev->device == E1000_DEV_ID_82571EB_FIBER) || |
| 382 | (pdev->device == E1000_DEV_ID_82571EB_SERDES) || |
| 383 | (pdev->device == E1000_DEV_ID_82571EB_COPPER)) && |
| 384 | (is_port_b)) |
| 385 | adapter->flags &= ~FLAG_HAS_WOL; |
| 386 | /* quad ports only support WoL on port A */ |
| 387 | if (adapter->flags & FLAG_IS_QUAD_PORT && |
Roel Kluin | 6e4ca80 | 2007-10-29 10:50:05 -0700 | [diff] [blame] | 388 | (!(adapter->flags & FLAG_IS_QUAD_PORT_A))) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 389 | adapter->flags &= ~FLAG_HAS_WOL; |
Auke Kok | 040babf | 2007-10-31 15:22:05 -0700 | [diff] [blame] | 390 | /* Does not support WoL on any port */ |
| 391 | if (pdev->device == E1000_DEV_ID_82571EB_SERDES_QUAD) |
| 392 | adapter->flags &= ~FLAG_HAS_WOL; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 393 | break; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 394 | case e1000_82573: |
| 395 | if (pdev->device == E1000_DEV_ID_82573L) { |
Bruce Allan | 6f461f6 | 2010-04-27 03:33:04 +0000 | [diff] [blame] | 396 | adapter->flags |= FLAG_HAS_JUMBO_FRAMES; |
| 397 | adapter->max_hw_frame_size = DEFAULT_JUMBO; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 398 | } |
| 399 | break; |
| 400 | default: |
| 401 | break; |
| 402 | } |
| 403 | |
| 404 | return 0; |
| 405 | } |
| 406 | |
| 407 | /** |
| 408 | * e1000_get_phy_id_82571 - Retrieve the PHY ID and revision |
| 409 | * @hw: pointer to the HW structure |
| 410 | * |
| 411 | * Reads the PHY registers and stores the PHY ID and possibly the PHY |
| 412 | * revision in the hardware structure. |
| 413 | **/ |
| 414 | static s32 e1000_get_phy_id_82571(struct e1000_hw *hw) |
| 415 | { |
| 416 | struct e1000_phy_info *phy = &hw->phy; |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 417 | s32 ret_val; |
| 418 | u16 phy_id = 0; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 419 | |
| 420 | switch (hw->mac.type) { |
| 421 | case e1000_82571: |
| 422 | case e1000_82572: |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 423 | /* The 82571 firmware may still be configuring the PHY. |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 424 | * In this case, we cannot access the PHY until the |
| 425 | * configuration is done. So we explicitly set the |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 426 | * PHY ID. |
| 427 | */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 428 | phy->id = IGP01E1000_I_PHY_ID; |
| 429 | break; |
| 430 | case e1000_82573: |
| 431 | return e1000e_get_phy_id(hw); |
| 432 | break; |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 433 | case e1000_82574: |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 434 | case e1000_82583: |
Bruce Allan | c2ade1a | 2013-01-16 08:54:35 +0000 | [diff] [blame] | 435 | ret_val = e1e_rphy(hw, MII_PHYSID1, &phy_id); |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 436 | if (ret_val) |
| 437 | return ret_val; |
| 438 | |
| 439 | phy->id = (u32)(phy_id << 16); |
Bruce Allan | ce43a21 | 2013-02-20 04:06:32 +0000 | [diff] [blame] | 440 | usleep_range(20, 40); |
Bruce Allan | c2ade1a | 2013-01-16 08:54:35 +0000 | [diff] [blame] | 441 | ret_val = e1e_rphy(hw, MII_PHYSID2, &phy_id); |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 442 | if (ret_val) |
| 443 | return ret_val; |
| 444 | |
| 445 | phy->id |= (u32)(phy_id); |
| 446 | phy->revision = (u32)(phy_id & ~PHY_REVISION_MASK); |
| 447 | break; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 448 | default: |
| 449 | return -E1000_ERR_PHY; |
| 450 | break; |
| 451 | } |
| 452 | |
| 453 | return 0; |
| 454 | } |
| 455 | |
| 456 | /** |
| 457 | * e1000_get_hw_semaphore_82571 - Acquire hardware semaphore |
| 458 | * @hw: pointer to the HW structure |
| 459 | * |
| 460 | * Acquire the HW semaphore to access the PHY or NVM |
| 461 | **/ |
| 462 | static s32 e1000_get_hw_semaphore_82571(struct e1000_hw *hw) |
| 463 | { |
| 464 | u32 swsm; |
Dave Graham | 23a2d1b | 2009-06-08 14:28:17 +0000 | [diff] [blame] | 465 | s32 sw_timeout = hw->nvm.word_size + 1; |
| 466 | s32 fw_timeout = hw->nvm.word_size + 1; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 467 | s32 i = 0; |
| 468 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 469 | /* If we have timedout 3 times on trying to acquire |
Dave Graham | 23a2d1b | 2009-06-08 14:28:17 +0000 | [diff] [blame] | 470 | * the inter-port SMBI semaphore, there is old code |
| 471 | * operating on the other port, and it is not |
| 472 | * releasing SMBI. Modify the number of times that |
| 473 | * we try for the semaphore to interwork with this |
| 474 | * older code. |
| 475 | */ |
| 476 | if (hw->dev_spec.e82571.smb_counter > 2) |
| 477 | sw_timeout = 1; |
| 478 | |
| 479 | /* Get the SW semaphore */ |
| 480 | while (i < sw_timeout) { |
| 481 | swsm = er32(SWSM); |
| 482 | if (!(swsm & E1000_SWSM_SMBI)) |
| 483 | break; |
| 484 | |
Bruce Allan | ce43a21 | 2013-02-20 04:06:32 +0000 | [diff] [blame] | 485 | usleep_range(50, 100); |
Dave Graham | 23a2d1b | 2009-06-08 14:28:17 +0000 | [diff] [blame] | 486 | i++; |
| 487 | } |
| 488 | |
| 489 | if (i == sw_timeout) { |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 490 | e_dbg("Driver can't access device - SMBI bit is set.\n"); |
Dave Graham | 23a2d1b | 2009-06-08 14:28:17 +0000 | [diff] [blame] | 491 | hw->dev_spec.e82571.smb_counter++; |
| 492 | } |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 493 | /* Get the FW semaphore. */ |
Dave Graham | 23a2d1b | 2009-06-08 14:28:17 +0000 | [diff] [blame] | 494 | for (i = 0; i < fw_timeout; i++) { |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 495 | swsm = er32(SWSM); |
| 496 | ew32(SWSM, swsm | E1000_SWSM_SWESMBI); |
| 497 | |
| 498 | /* Semaphore acquired if bit latched */ |
| 499 | if (er32(SWSM) & E1000_SWSM_SWESMBI) |
| 500 | break; |
| 501 | |
Bruce Allan | ce43a21 | 2013-02-20 04:06:32 +0000 | [diff] [blame] | 502 | usleep_range(50, 100); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 503 | } |
| 504 | |
Dave Graham | 23a2d1b | 2009-06-08 14:28:17 +0000 | [diff] [blame] | 505 | if (i == fw_timeout) { |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 506 | /* Release semaphores */ |
Dave Graham | 23a2d1b | 2009-06-08 14:28:17 +0000 | [diff] [blame] | 507 | e1000_put_hw_semaphore_82571(hw); |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 508 | e_dbg("Driver can't access the NVM\n"); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 509 | return -E1000_ERR_NVM; |
| 510 | } |
| 511 | |
| 512 | return 0; |
| 513 | } |
| 514 | |
| 515 | /** |
| 516 | * e1000_put_hw_semaphore_82571 - Release hardware semaphore |
| 517 | * @hw: pointer to the HW structure |
| 518 | * |
| 519 | * Release hardware semaphore used to access the PHY or NVM |
| 520 | **/ |
| 521 | static void e1000_put_hw_semaphore_82571(struct e1000_hw *hw) |
| 522 | { |
| 523 | u32 swsm; |
| 524 | |
| 525 | swsm = er32(SWSM); |
Dave Graham | 23a2d1b | 2009-06-08 14:28:17 +0000 | [diff] [blame] | 526 | swsm &= ~(E1000_SWSM_SMBI | E1000_SWSM_SWESMBI); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 527 | ew32(SWSM, swsm); |
| 528 | } |
Bruce Allan | fc830b7 | 2013-02-20 04:06:11 +0000 | [diff] [blame] | 529 | |
Bruce Allan | 1b98c2b | 2010-11-16 19:50:14 -0800 | [diff] [blame] | 530 | /** |
| 531 | * e1000_get_hw_semaphore_82573 - Acquire hardware semaphore |
| 532 | * @hw: pointer to the HW structure |
| 533 | * |
| 534 | * Acquire the HW semaphore during reset. |
| 535 | * |
| 536 | **/ |
| 537 | static s32 e1000_get_hw_semaphore_82573(struct e1000_hw *hw) |
| 538 | { |
| 539 | u32 extcnf_ctrl; |
Bruce Allan | 1b98c2b | 2010-11-16 19:50:14 -0800 | [diff] [blame] | 540 | s32 i = 0; |
| 541 | |
| 542 | extcnf_ctrl = er32(EXTCNF_CTRL); |
Bruce Allan | 1b98c2b | 2010-11-16 19:50:14 -0800 | [diff] [blame] | 543 | do { |
Bruce Allan | 7dbbe5d | 2013-01-05 05:08:31 +0000 | [diff] [blame] | 544 | extcnf_ctrl |= E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP; |
Bruce Allan | 1b98c2b | 2010-11-16 19:50:14 -0800 | [diff] [blame] | 545 | ew32(EXTCNF_CTRL, extcnf_ctrl); |
| 546 | extcnf_ctrl = er32(EXTCNF_CTRL); |
| 547 | |
| 548 | if (extcnf_ctrl & E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP) |
| 549 | break; |
| 550 | |
Bruce Allan | 1bba438 | 2011-03-19 00:27:20 +0000 | [diff] [blame] | 551 | usleep_range(2000, 4000); |
Bruce Allan | 1b98c2b | 2010-11-16 19:50:14 -0800 | [diff] [blame] | 552 | i++; |
| 553 | } while (i < MDIO_OWNERSHIP_TIMEOUT); |
| 554 | |
| 555 | if (i == MDIO_OWNERSHIP_TIMEOUT) { |
| 556 | /* Release semaphores */ |
| 557 | e1000_put_hw_semaphore_82573(hw); |
| 558 | e_dbg("Driver can't access the PHY\n"); |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 559 | return -E1000_ERR_PHY; |
Bruce Allan | 1b98c2b | 2010-11-16 19:50:14 -0800 | [diff] [blame] | 560 | } |
| 561 | |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 562 | return 0; |
Bruce Allan | 1b98c2b | 2010-11-16 19:50:14 -0800 | [diff] [blame] | 563 | } |
| 564 | |
| 565 | /** |
| 566 | * e1000_put_hw_semaphore_82573 - Release hardware semaphore |
| 567 | * @hw: pointer to the HW structure |
| 568 | * |
| 569 | * Release hardware semaphore used during reset. |
| 570 | * |
| 571 | **/ |
| 572 | static void e1000_put_hw_semaphore_82573(struct e1000_hw *hw) |
| 573 | { |
| 574 | u32 extcnf_ctrl; |
| 575 | |
| 576 | extcnf_ctrl = er32(EXTCNF_CTRL); |
| 577 | extcnf_ctrl &= ~E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP; |
| 578 | ew32(EXTCNF_CTRL, extcnf_ctrl); |
| 579 | } |
| 580 | |
| 581 | static DEFINE_MUTEX(swflag_mutex); |
| 582 | |
| 583 | /** |
| 584 | * e1000_get_hw_semaphore_82574 - Acquire hardware semaphore |
| 585 | * @hw: pointer to the HW structure |
| 586 | * |
| 587 | * Acquire the HW semaphore to access the PHY or NVM. |
| 588 | * |
| 589 | **/ |
| 590 | static s32 e1000_get_hw_semaphore_82574(struct e1000_hw *hw) |
| 591 | { |
| 592 | s32 ret_val; |
| 593 | |
| 594 | mutex_lock(&swflag_mutex); |
| 595 | ret_val = e1000_get_hw_semaphore_82573(hw); |
| 596 | if (ret_val) |
| 597 | mutex_unlock(&swflag_mutex); |
| 598 | return ret_val; |
| 599 | } |
| 600 | |
| 601 | /** |
| 602 | * e1000_put_hw_semaphore_82574 - Release hardware semaphore |
| 603 | * @hw: pointer to the HW structure |
| 604 | * |
| 605 | * Release hardware semaphore used to access the PHY or NVM |
| 606 | * |
| 607 | **/ |
| 608 | static void e1000_put_hw_semaphore_82574(struct e1000_hw *hw) |
| 609 | { |
| 610 | e1000_put_hw_semaphore_82573(hw); |
| 611 | mutex_unlock(&swflag_mutex); |
| 612 | } |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 613 | |
| 614 | /** |
Bruce Allan | 77996d1 | 2011-01-06 14:29:53 +0000 | [diff] [blame] | 615 | * e1000_set_d0_lplu_state_82574 - Set Low Power Linkup D0 state |
| 616 | * @hw: pointer to the HW structure |
| 617 | * @active: true to enable LPLU, false to disable |
| 618 | * |
| 619 | * Sets the LPLU D0 state according to the active flag. |
| 620 | * LPLU will not be activated unless the |
| 621 | * device autonegotiation advertisement meets standards of |
| 622 | * either 10 or 10/100 or 10/100/1000 at all duplexes. |
| 623 | * This is a function pointer entry point only called by |
| 624 | * PHY setup routines. |
| 625 | **/ |
| 626 | static s32 e1000_set_d0_lplu_state_82574(struct e1000_hw *hw, bool active) |
| 627 | { |
Bruce Allan | efc38d2 | 2012-08-17 06:17:51 +0000 | [diff] [blame] | 628 | u32 data = er32(POEMB); |
Bruce Allan | 77996d1 | 2011-01-06 14:29:53 +0000 | [diff] [blame] | 629 | |
| 630 | if (active) |
| 631 | data |= E1000_PHY_CTRL_D0A_LPLU; |
| 632 | else |
| 633 | data &= ~E1000_PHY_CTRL_D0A_LPLU; |
| 634 | |
| 635 | ew32(POEMB, data); |
| 636 | return 0; |
| 637 | } |
| 638 | |
| 639 | /** |
| 640 | * e1000_set_d3_lplu_state_82574 - Sets low power link up state for D3 |
| 641 | * @hw: pointer to the HW structure |
| 642 | * @active: boolean used to enable/disable lplu |
| 643 | * |
| 644 | * The low power link up (lplu) state is set to the power management level D3 |
| 645 | * when active is true, else clear lplu for D3. LPLU |
| 646 | * is used during Dx states where the power conservation is most important. |
| 647 | * During driver activity, SmartSpeed should be enabled so performance is |
| 648 | * maintained. |
| 649 | **/ |
| 650 | static s32 e1000_set_d3_lplu_state_82574(struct e1000_hw *hw, bool active) |
| 651 | { |
Bruce Allan | efc38d2 | 2012-08-17 06:17:51 +0000 | [diff] [blame] | 652 | u32 data = er32(POEMB); |
Bruce Allan | 77996d1 | 2011-01-06 14:29:53 +0000 | [diff] [blame] | 653 | |
| 654 | if (!active) { |
| 655 | data &= ~E1000_PHY_CTRL_NOND0A_LPLU; |
| 656 | } else if ((hw->phy.autoneg_advertised == E1000_ALL_SPEED_DUPLEX) || |
| 657 | (hw->phy.autoneg_advertised == E1000_ALL_NOT_GIG) || |
| 658 | (hw->phy.autoneg_advertised == E1000_ALL_10_SPEED)) { |
| 659 | data |= E1000_PHY_CTRL_NOND0A_LPLU; |
| 660 | } |
| 661 | |
| 662 | ew32(POEMB, data); |
| 663 | return 0; |
| 664 | } |
| 665 | |
| 666 | /** |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 667 | * e1000_acquire_nvm_82571 - Request for access to the EEPROM |
| 668 | * @hw: pointer to the HW structure |
| 669 | * |
| 670 | * To gain access to the EEPROM, first we must obtain a hardware semaphore. |
| 671 | * Then for non-82573 hardware, set the EEPROM access request bit and wait |
| 672 | * for EEPROM access grant bit. If the access grant bit is not set, release |
| 673 | * hardware semaphore. |
| 674 | **/ |
| 675 | static s32 e1000_acquire_nvm_82571(struct e1000_hw *hw) |
| 676 | { |
| 677 | s32 ret_val; |
| 678 | |
| 679 | ret_val = e1000_get_hw_semaphore_82571(hw); |
| 680 | if (ret_val) |
| 681 | return ret_val; |
| 682 | |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 683 | switch (hw->mac.type) { |
| 684 | case e1000_82573: |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 685 | break; |
| 686 | default: |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 687 | ret_val = e1000e_acquire_nvm(hw); |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 688 | break; |
| 689 | } |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 690 | |
| 691 | if (ret_val) |
| 692 | e1000_put_hw_semaphore_82571(hw); |
| 693 | |
| 694 | return ret_val; |
| 695 | } |
| 696 | |
| 697 | /** |
| 698 | * e1000_release_nvm_82571 - Release exclusive access to EEPROM |
| 699 | * @hw: pointer to the HW structure |
| 700 | * |
| 701 | * Stop any current commands to the EEPROM and clear the EEPROM request bit. |
| 702 | **/ |
| 703 | static void e1000_release_nvm_82571(struct e1000_hw *hw) |
| 704 | { |
| 705 | e1000e_release_nvm(hw); |
| 706 | e1000_put_hw_semaphore_82571(hw); |
| 707 | } |
| 708 | |
| 709 | /** |
| 710 | * e1000_write_nvm_82571 - Write to EEPROM using appropriate interface |
| 711 | * @hw: pointer to the HW structure |
| 712 | * @offset: offset within the EEPROM to be written to |
| 713 | * @words: number of words to write |
| 714 | * @data: 16 bit word(s) to be written to the EEPROM |
| 715 | * |
| 716 | * For non-82573 silicon, write data to EEPROM at offset using SPI interface. |
| 717 | * |
| 718 | * If e1000e_update_nvm_checksum is not called after this function, the |
Auke Kok | 489815c | 2008-02-21 15:11:07 -0800 | [diff] [blame] | 719 | * EEPROM will most likely contain an invalid checksum. |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 720 | **/ |
| 721 | static s32 e1000_write_nvm_82571(struct e1000_hw *hw, u16 offset, u16 words, |
| 722 | u16 *data) |
| 723 | { |
| 724 | s32 ret_val; |
| 725 | |
| 726 | switch (hw->mac.type) { |
| 727 | case e1000_82573: |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 728 | case e1000_82574: |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 729 | case e1000_82583: |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 730 | ret_val = e1000_write_nvm_eewr_82571(hw, offset, words, data); |
| 731 | break; |
| 732 | case e1000_82571: |
| 733 | case e1000_82572: |
| 734 | ret_val = e1000e_write_nvm_spi(hw, offset, words, data); |
| 735 | break; |
| 736 | default: |
| 737 | ret_val = -E1000_ERR_NVM; |
| 738 | break; |
| 739 | } |
| 740 | |
| 741 | return ret_val; |
| 742 | } |
| 743 | |
| 744 | /** |
| 745 | * e1000_update_nvm_checksum_82571 - Update EEPROM checksum |
| 746 | * @hw: pointer to the HW structure |
| 747 | * |
| 748 | * Updates the EEPROM checksum by reading/adding each word of the EEPROM |
| 749 | * up to the checksum. Then calculates the EEPROM checksum and writes the |
| 750 | * value to the EEPROM. |
| 751 | **/ |
| 752 | static s32 e1000_update_nvm_checksum_82571(struct e1000_hw *hw) |
| 753 | { |
| 754 | u32 eecd; |
| 755 | s32 ret_val; |
| 756 | u16 i; |
| 757 | |
| 758 | ret_val = e1000e_update_nvm_checksum_generic(hw); |
| 759 | if (ret_val) |
| 760 | return ret_val; |
| 761 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 762 | /* If our nvm is an EEPROM, then we're done |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 763 | * otherwise, commit the checksum to the flash NVM. |
| 764 | */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 765 | if (hw->nvm.type != e1000_nvm_flash_hw) |
Bruce Allan | 8260725 | 2012-02-08 02:55:09 +0000 | [diff] [blame] | 766 | return 0; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 767 | |
| 768 | /* Check for pending operations. */ |
| 769 | for (i = 0; i < E1000_FLASH_UPDATES; i++) { |
Bruce Allan | 1bba438 | 2011-03-19 00:27:20 +0000 | [diff] [blame] | 770 | usleep_range(1000, 2000); |
Bruce Allan | 04499ec | 2012-04-13 00:08:31 +0000 | [diff] [blame] | 771 | if (!(er32(EECD) & E1000_EECD_FLUPD)) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 772 | break; |
| 773 | } |
| 774 | |
| 775 | if (i == E1000_FLASH_UPDATES) |
| 776 | return -E1000_ERR_NVM; |
| 777 | |
| 778 | /* Reset the firmware if using STM opcode. */ |
| 779 | if ((er32(FLOP) & 0xFF00) == E1000_STM_OPCODE) { |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 780 | /* The enabling of and the actual reset must be done |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 781 | * in two write cycles. |
| 782 | */ |
| 783 | ew32(HICR, E1000_HICR_FW_RESET_ENABLE); |
| 784 | e1e_flush(); |
| 785 | ew32(HICR, E1000_HICR_FW_RESET); |
| 786 | } |
| 787 | |
| 788 | /* Commit the write to flash */ |
| 789 | eecd = er32(EECD) | E1000_EECD_FLUPD; |
| 790 | ew32(EECD, eecd); |
| 791 | |
| 792 | for (i = 0; i < E1000_FLASH_UPDATES; i++) { |
Bruce Allan | 1bba438 | 2011-03-19 00:27:20 +0000 | [diff] [blame] | 793 | usleep_range(1000, 2000); |
Bruce Allan | 04499ec | 2012-04-13 00:08:31 +0000 | [diff] [blame] | 794 | if (!(er32(EECD) & E1000_EECD_FLUPD)) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 795 | break; |
| 796 | } |
| 797 | |
| 798 | if (i == E1000_FLASH_UPDATES) |
| 799 | return -E1000_ERR_NVM; |
| 800 | |
| 801 | return 0; |
| 802 | } |
| 803 | |
| 804 | /** |
| 805 | * e1000_validate_nvm_checksum_82571 - Validate EEPROM checksum |
| 806 | * @hw: pointer to the HW structure |
| 807 | * |
| 808 | * Calculates the EEPROM checksum by reading/adding each word of the EEPROM |
| 809 | * and then verifies that the sum of the EEPROM is equal to 0xBABA. |
| 810 | **/ |
| 811 | static s32 e1000_validate_nvm_checksum_82571(struct e1000_hw *hw) |
| 812 | { |
| 813 | if (hw->nvm.type == e1000_nvm_flash_hw) |
| 814 | e1000_fix_nvm_checksum_82571(hw); |
| 815 | |
| 816 | return e1000e_validate_nvm_checksum_generic(hw); |
| 817 | } |
| 818 | |
| 819 | /** |
| 820 | * e1000_write_nvm_eewr_82571 - Write to EEPROM for 82573 silicon |
| 821 | * @hw: pointer to the HW structure |
| 822 | * @offset: offset within the EEPROM to be written to |
| 823 | * @words: number of words to write |
| 824 | * @data: 16 bit word(s) to be written to the EEPROM |
| 825 | * |
| 826 | * After checking for invalid values, poll the EEPROM to ensure the previous |
| 827 | * command has completed before trying to write the next word. After write |
| 828 | * poll for completion. |
| 829 | * |
| 830 | * If e1000e_update_nvm_checksum is not called after this function, the |
Auke Kok | 489815c | 2008-02-21 15:11:07 -0800 | [diff] [blame] | 831 | * EEPROM will most likely contain an invalid checksum. |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 832 | **/ |
| 833 | static s32 e1000_write_nvm_eewr_82571(struct e1000_hw *hw, u16 offset, |
| 834 | u16 words, u16 *data) |
| 835 | { |
| 836 | struct e1000_nvm_info *nvm = &hw->nvm; |
Bruce Allan | a708dd8 | 2009-11-20 23:28:37 +0000 | [diff] [blame] | 837 | u32 i, eewr = 0; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 838 | s32 ret_val = 0; |
| 839 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 840 | /* A check for invalid values: offset too large, too many words, |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 841 | * and not enough words. |
| 842 | */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 843 | if ((offset >= nvm->word_size) || (words > (nvm->word_size - offset)) || |
| 844 | (words == 0)) { |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 845 | e_dbg("nvm parameter(s) out of bounds\n"); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 846 | return -E1000_ERR_NVM; |
| 847 | } |
| 848 | |
| 849 | for (i = 0; i < words; i++) { |
Bruce Allan | f0ff439 | 2013-02-20 04:05:39 +0000 | [diff] [blame] | 850 | eewr = ((data[i] << E1000_NVM_RW_REG_DATA) | |
Bruce Allan | 362e20c | 2013-02-20 04:05:45 +0000 | [diff] [blame] | 851 | ((offset + i) << E1000_NVM_RW_ADDR_SHIFT) | |
Bruce Allan | f0ff439 | 2013-02-20 04:05:39 +0000 | [diff] [blame] | 852 | E1000_NVM_RW_REG_START); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 853 | |
| 854 | ret_val = e1000e_poll_eerd_eewr_done(hw, E1000_NVM_POLL_WRITE); |
| 855 | if (ret_val) |
| 856 | break; |
| 857 | |
| 858 | ew32(EEWR, eewr); |
| 859 | |
| 860 | ret_val = e1000e_poll_eerd_eewr_done(hw, E1000_NVM_POLL_WRITE); |
| 861 | if (ret_val) |
| 862 | break; |
| 863 | } |
| 864 | |
| 865 | return ret_val; |
| 866 | } |
| 867 | |
| 868 | /** |
| 869 | * e1000_get_cfg_done_82571 - Poll for configuration done |
| 870 | * @hw: pointer to the HW structure |
| 871 | * |
| 872 | * Reads the management control register for the config done bit to be set. |
| 873 | **/ |
| 874 | static s32 e1000_get_cfg_done_82571(struct e1000_hw *hw) |
| 875 | { |
| 876 | s32 timeout = PHY_CFG_TIMEOUT; |
| 877 | |
| 878 | while (timeout) { |
Bruce Allan | e5fe254 | 2013-02-20 04:06:27 +0000 | [diff] [blame] | 879 | if (er32(EEMNGCTL) & E1000_NVM_CFG_DONE_PORT_0) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 880 | break; |
Bruce Allan | 1bba438 | 2011-03-19 00:27:20 +0000 | [diff] [blame] | 881 | usleep_range(1000, 2000); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 882 | timeout--; |
| 883 | } |
| 884 | if (!timeout) { |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 885 | e_dbg("MNG configuration cycle has not completed.\n"); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 886 | return -E1000_ERR_RESET; |
| 887 | } |
| 888 | |
| 889 | return 0; |
| 890 | } |
| 891 | |
| 892 | /** |
| 893 | * e1000_set_d0_lplu_state_82571 - Set Low Power Linkup D0 state |
| 894 | * @hw: pointer to the HW structure |
Bruce Allan | 564ea9b | 2009-11-20 23:26:44 +0000 | [diff] [blame] | 895 | * @active: true to enable LPLU, false to disable |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 896 | * |
| 897 | * Sets the LPLU D0 state according to the active flag. When activating LPLU |
| 898 | * this function also disables smart speed and vice versa. LPLU will not be |
| 899 | * activated unless the device autonegotiation advertisement meets standards |
| 900 | * of either 10 or 10/100 or 10/100/1000 at all duplexes. This is a function |
| 901 | * pointer entry point only called by PHY setup routines. |
| 902 | **/ |
| 903 | static s32 e1000_set_d0_lplu_state_82571(struct e1000_hw *hw, bool active) |
| 904 | { |
| 905 | struct e1000_phy_info *phy = &hw->phy; |
| 906 | s32 ret_val; |
| 907 | u16 data; |
| 908 | |
| 909 | ret_val = e1e_rphy(hw, IGP02E1000_PHY_POWER_MGMT, &data); |
| 910 | if (ret_val) |
| 911 | return ret_val; |
| 912 | |
| 913 | if (active) { |
| 914 | data |= IGP02E1000_PM_D0_LPLU; |
| 915 | ret_val = e1e_wphy(hw, IGP02E1000_PHY_POWER_MGMT, data); |
| 916 | if (ret_val) |
| 917 | return ret_val; |
| 918 | |
| 919 | /* When LPLU is enabled, we should disable SmartSpeed */ |
| 920 | ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data); |
Bruce Allan | 7dbbe5d | 2013-01-05 05:08:31 +0000 | [diff] [blame] | 921 | if (ret_val) |
| 922 | return ret_val; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 923 | data &= ~IGP01E1000_PSCFR_SMART_SPEED; |
| 924 | ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data); |
| 925 | if (ret_val) |
| 926 | return ret_val; |
| 927 | } else { |
| 928 | data &= ~IGP02E1000_PM_D0_LPLU; |
| 929 | ret_val = e1e_wphy(hw, IGP02E1000_PHY_POWER_MGMT, data); |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 930 | /* LPLU and SmartSpeed are mutually exclusive. LPLU is used |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 931 | * during Dx states where the power conservation is most |
| 932 | * important. During driver activity we should enable |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 933 | * SmartSpeed, so performance is maintained. |
| 934 | */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 935 | if (phy->smart_speed == e1000_smart_speed_on) { |
| 936 | ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 937 | &data); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 938 | if (ret_val) |
| 939 | return ret_val; |
| 940 | |
| 941 | data |= IGP01E1000_PSCFR_SMART_SPEED; |
| 942 | ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 943 | data); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 944 | if (ret_val) |
| 945 | return ret_val; |
| 946 | } else if (phy->smart_speed == e1000_smart_speed_off) { |
| 947 | ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 948 | &data); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 949 | if (ret_val) |
| 950 | return ret_val; |
| 951 | |
| 952 | data &= ~IGP01E1000_PSCFR_SMART_SPEED; |
| 953 | ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 954 | data); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 955 | if (ret_val) |
| 956 | return ret_val; |
| 957 | } |
| 958 | } |
| 959 | |
| 960 | return 0; |
| 961 | } |
| 962 | |
| 963 | /** |
| 964 | * e1000_reset_hw_82571 - Reset hardware |
| 965 | * @hw: pointer to the HW structure |
| 966 | * |
Bruce Allan | fe40167 | 2009-11-20 23:26:05 +0000 | [diff] [blame] | 967 | * This resets the hardware into a known state. |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 968 | **/ |
| 969 | static s32 e1000_reset_hw_82571(struct e1000_hw *hw) |
| 970 | { |
Tushar Dave | eca90f5 | 2012-08-01 02:11:15 +0000 | [diff] [blame] | 971 | u32 ctrl, ctrl_ext, eecd, tctl; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 972 | s32 ret_val; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 973 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 974 | /* Prevent the PCI-E bus from sticking if there is no TLP connection |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 975 | * on the last TLP read/write transaction when MAC is reset. |
| 976 | */ |
| 977 | ret_val = e1000e_disable_pcie_master(hw); |
| 978 | if (ret_val) |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 979 | e_dbg("PCI-E Master disable polling has failed.\n"); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 980 | |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 981 | e_dbg("Masking off all interrupts\n"); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 982 | ew32(IMC, 0xffffffff); |
| 983 | |
| 984 | ew32(RCTL, 0); |
Tushar Dave | eca90f5 | 2012-08-01 02:11:15 +0000 | [diff] [blame] | 985 | tctl = er32(TCTL); |
| 986 | tctl &= ~E1000_TCTL_EN; |
| 987 | ew32(TCTL, tctl); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 988 | e1e_flush(); |
| 989 | |
Bruce Allan | 1bba438 | 2011-03-19 00:27:20 +0000 | [diff] [blame] | 990 | usleep_range(10000, 20000); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 991 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 992 | /* Must acquire the MDIO ownership before MAC reset. |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 993 | * Ownership defaults to firmware after a reset. |
| 994 | */ |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 995 | switch (hw->mac.type) { |
| 996 | case e1000_82573: |
Bruce Allan | 1b98c2b | 2010-11-16 19:50:14 -0800 | [diff] [blame] | 997 | ret_val = e1000_get_hw_semaphore_82573(hw); |
| 998 | break; |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 999 | case e1000_82574: |
| 1000 | case e1000_82583: |
Bruce Allan | 1b98c2b | 2010-11-16 19:50:14 -0800 | [diff] [blame] | 1001 | ret_val = e1000_get_hw_semaphore_82574(hw); |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 1002 | break; |
| 1003 | default: |
| 1004 | break; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1005 | } |
Bruce Allan | 1b98c2b | 2010-11-16 19:50:14 -0800 | [diff] [blame] | 1006 | if (ret_val) |
| 1007 | e_dbg("Cannot acquire MDIO ownership\n"); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1008 | |
| 1009 | ctrl = er32(CTRL); |
| 1010 | |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 1011 | e_dbg("Issuing a global reset to MAC\n"); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1012 | ew32(CTRL, ctrl | E1000_CTRL_RST); |
| 1013 | |
Bruce Allan | 1b98c2b | 2010-11-16 19:50:14 -0800 | [diff] [blame] | 1014 | /* Must release MDIO ownership and mutex after MAC reset. */ |
| 1015 | switch (hw->mac.type) { |
| 1016 | case e1000_82574: |
| 1017 | case e1000_82583: |
| 1018 | e1000_put_hw_semaphore_82574(hw); |
| 1019 | break; |
| 1020 | default: |
| 1021 | break; |
| 1022 | } |
| 1023 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1024 | if (hw->nvm.type == e1000_nvm_flash_hw) { |
Bruce Allan | ce43a21 | 2013-02-20 04:06:32 +0000 | [diff] [blame] | 1025 | usleep_range(10, 20); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1026 | ctrl_ext = er32(CTRL_EXT); |
| 1027 | ctrl_ext |= E1000_CTRL_EXT_EE_RST; |
| 1028 | ew32(CTRL_EXT, ctrl_ext); |
| 1029 | e1e_flush(); |
| 1030 | } |
| 1031 | |
| 1032 | ret_val = e1000e_get_auto_rd_done(hw); |
| 1033 | if (ret_val) |
| 1034 | /* We don't want to continue accessing MAC registers. */ |
| 1035 | return ret_val; |
| 1036 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1037 | /* Phy configuration from NVM just starts after EECD_AUTO_RD is set. |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1038 | * Need to wait for Phy configuration completion before accessing |
| 1039 | * NVM and Phy. |
| 1040 | */ |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 1041 | |
| 1042 | switch (hw->mac.type) { |
Richard Alpe | 1f56f45 | 2012-04-20 15:24:50 +0000 | [diff] [blame] | 1043 | case e1000_82571: |
| 1044 | case e1000_82572: |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1045 | /* REQ and GNT bits need to be cleared when using AUTO_RD |
Richard Alpe | 1f56f45 | 2012-04-20 15:24:50 +0000 | [diff] [blame] | 1046 | * to access the EEPROM. |
| 1047 | */ |
| 1048 | eecd = er32(EECD); |
| 1049 | eecd &= ~(E1000_EECD_REQ | E1000_EECD_GNT); |
| 1050 | ew32(EECD, eecd); |
| 1051 | break; |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 1052 | case e1000_82573: |
| 1053 | case e1000_82574: |
| 1054 | case e1000_82583: |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1055 | msleep(25); |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 1056 | break; |
| 1057 | default: |
| 1058 | break; |
| 1059 | } |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1060 | |
| 1061 | /* Clear any pending interrupt events. */ |
| 1062 | ew32(IMC, 0xffffffff); |
Bruce Allan | dd93f95 | 2011-01-06 14:29:48 +0000 | [diff] [blame] | 1063 | er32(ICR); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1064 | |
Bruce Allan | 1aef70e | 2010-08-19 15:48:52 -0700 | [diff] [blame] | 1065 | if (hw->mac.type == e1000_82571) { |
| 1066 | /* Install any alternate MAC address into RAR0 */ |
| 1067 | ret_val = e1000_check_alt_mac_addr_generic(hw); |
| 1068 | if (ret_val) |
| 1069 | return ret_val; |
Bruce Allan | 608f8a0 | 2010-01-13 02:04:58 +0000 | [diff] [blame] | 1070 | |
Bruce Allan | 1aef70e | 2010-08-19 15:48:52 -0700 | [diff] [blame] | 1071 | e1000e_set_laa_state_82571(hw, true); |
| 1072 | } |
Bill Hayes | 93ca161 | 2007-10-31 15:21:52 -0700 | [diff] [blame] | 1073 | |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1074 | /* Reinitialize the 82571 serdes link state machine */ |
| 1075 | if (hw->phy.media_type == e1000_media_type_internal_serdes) |
| 1076 | hw->mac.serdes_link_state = e1000_serdes_link_down; |
| 1077 | |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1078 | return 0; |
| 1079 | } |
| 1080 | |
| 1081 | /** |
| 1082 | * e1000_init_hw_82571 - Initialize hardware |
| 1083 | * @hw: pointer to the HW structure |
| 1084 | * |
| 1085 | * This inits the hardware readying it for operation. |
| 1086 | **/ |
| 1087 | static s32 e1000_init_hw_82571(struct e1000_hw *hw) |
| 1088 | { |
| 1089 | struct e1000_mac_info *mac = &hw->mac; |
| 1090 | u32 reg_data; |
| 1091 | s32 ret_val; |
Bruce Allan | a708dd8 | 2009-11-20 23:28:37 +0000 | [diff] [blame] | 1092 | u16 i, rar_count = mac->rar_entry_count; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1093 | |
| 1094 | e1000_initialize_hw_bits_82571(hw); |
| 1095 | |
| 1096 | /* Initialize identification LED */ |
Bruce Allan | d1964eb | 2012-02-22 09:02:21 +0000 | [diff] [blame] | 1097 | ret_val = mac->ops.id_led_init(hw); |
Bruce Allan | 33550ce | 2013-02-20 04:06:16 +0000 | [diff] [blame] | 1098 | /* An error is not fatal and we should not stop init due to this */ |
Bruce Allan | de39b75 | 2009-11-20 23:27:59 +0000 | [diff] [blame] | 1099 | if (ret_val) |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 1100 | e_dbg("Error initializing identification LED\n"); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1101 | |
| 1102 | /* Disabling VLAN filtering */ |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 1103 | e_dbg("Initializing the IEEE VLAN\n"); |
Bruce Allan | caaddaf | 2009-12-01 15:46:43 +0000 | [diff] [blame] | 1104 | mac->ops.clear_vfta(hw); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1105 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1106 | /* Setup the receive address. |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 1107 | * If, however, a locally administered address was assigned to the |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1108 | * 82571, we must reserve a RAR for it to work around an issue where |
| 1109 | * resetting one port will reload the MAC on the other port. |
| 1110 | */ |
| 1111 | if (e1000e_get_laa_state_82571(hw)) |
| 1112 | rar_count--; |
| 1113 | e1000e_init_rx_addrs(hw, rar_count); |
| 1114 | |
| 1115 | /* Zero out the Multicast HASH table */ |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 1116 | e_dbg("Zeroing the MTA\n"); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1117 | for (i = 0; i < mac->mta_reg_count; i++) |
| 1118 | E1000_WRITE_REG_ARRAY(hw, E1000_MTA, i, 0); |
| 1119 | |
| 1120 | /* Setup link and flow control */ |
Bruce Allan | 1a46b40 | 2012-02-22 09:02:26 +0000 | [diff] [blame] | 1121 | ret_val = mac->ops.setup_link(hw); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1122 | |
| 1123 | /* Set the transmit descriptor write-back policy */ |
Jeff Kirsher | e9ec2c0 | 2008-04-02 13:48:13 -0700 | [diff] [blame] | 1124 | reg_data = er32(TXDCTL(0)); |
Bruce Allan | f0ff439 | 2013-02-20 04:05:39 +0000 | [diff] [blame] | 1125 | reg_data = ((reg_data & ~E1000_TXDCTL_WTHRESH) | |
Bruce Allan | e5fe254 | 2013-02-20 04:06:27 +0000 | [diff] [blame] | 1126 | E1000_TXDCTL_FULL_TX_DESC_WB | E1000_TXDCTL_COUNT_DESC); |
Jeff Kirsher | e9ec2c0 | 2008-04-02 13:48:13 -0700 | [diff] [blame] | 1127 | ew32(TXDCTL(0), reg_data); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1128 | |
| 1129 | /* ...for both queues. */ |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 1130 | switch (mac->type) { |
| 1131 | case e1000_82573: |
Bruce Allan | a65a4a0 | 2010-05-10 15:01:51 +0000 | [diff] [blame] | 1132 | e1000e_enable_tx_pkt_filtering(hw); |
| 1133 | /* fall through */ |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 1134 | case e1000_82574: |
| 1135 | case e1000_82583: |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 1136 | reg_data = er32(GCR); |
| 1137 | reg_data |= E1000_GCR_L1_ACT_WITHOUT_L0S_RX; |
| 1138 | ew32(GCR, reg_data); |
| 1139 | break; |
| 1140 | default: |
Jeff Kirsher | e9ec2c0 | 2008-04-02 13:48:13 -0700 | [diff] [blame] | 1141 | reg_data = er32(TXDCTL(1)); |
Bruce Allan | f0ff439 | 2013-02-20 04:05:39 +0000 | [diff] [blame] | 1142 | reg_data = ((reg_data & ~E1000_TXDCTL_WTHRESH) | |
| 1143 | E1000_TXDCTL_FULL_TX_DESC_WB | |
| 1144 | E1000_TXDCTL_COUNT_DESC); |
Jeff Kirsher | e9ec2c0 | 2008-04-02 13:48:13 -0700 | [diff] [blame] | 1145 | ew32(TXDCTL(1), reg_data); |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 1146 | break; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1147 | } |
| 1148 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1149 | /* Clear all of the statistics registers (clear on read). It is |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1150 | * important that we do this after we have tried to establish link |
| 1151 | * because the symbol error count will increment wildly if there |
| 1152 | * is no link. |
| 1153 | */ |
| 1154 | e1000_clear_hw_cntrs_82571(hw); |
| 1155 | |
| 1156 | return ret_val; |
| 1157 | } |
| 1158 | |
| 1159 | /** |
| 1160 | * e1000_initialize_hw_bits_82571 - Initialize hardware-dependent bits |
| 1161 | * @hw: pointer to the HW structure |
| 1162 | * |
| 1163 | * Initializes required hardware-dependent bits needed for normal operation. |
| 1164 | **/ |
| 1165 | static void e1000_initialize_hw_bits_82571(struct e1000_hw *hw) |
| 1166 | { |
| 1167 | u32 reg; |
| 1168 | |
| 1169 | /* Transmit Descriptor Control 0 */ |
Jeff Kirsher | e9ec2c0 | 2008-04-02 13:48:13 -0700 | [diff] [blame] | 1170 | reg = er32(TXDCTL(0)); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1171 | reg |= (1 << 22); |
Jeff Kirsher | e9ec2c0 | 2008-04-02 13:48:13 -0700 | [diff] [blame] | 1172 | ew32(TXDCTL(0), reg); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1173 | |
| 1174 | /* Transmit Descriptor Control 1 */ |
Jeff Kirsher | e9ec2c0 | 2008-04-02 13:48:13 -0700 | [diff] [blame] | 1175 | reg = er32(TXDCTL(1)); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1176 | reg |= (1 << 22); |
Jeff Kirsher | e9ec2c0 | 2008-04-02 13:48:13 -0700 | [diff] [blame] | 1177 | ew32(TXDCTL(1), reg); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1178 | |
| 1179 | /* Transmit Arbitration Control 0 */ |
Jeff Kirsher | e9ec2c0 | 2008-04-02 13:48:13 -0700 | [diff] [blame] | 1180 | reg = er32(TARC(0)); |
Bruce Allan | e80bd1d | 2013-05-01 01:19:46 +0000 | [diff] [blame] | 1181 | reg &= ~(0xF << 27); /* 30:27 */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1182 | switch (hw->mac.type) { |
| 1183 | case e1000_82571: |
| 1184 | case e1000_82572: |
| 1185 | reg |= (1 << 23) | (1 << 24) | (1 << 25) | (1 << 26); |
| 1186 | break; |
Bruce Allan | d6cb17d | 2011-12-16 00:46:22 +0000 | [diff] [blame] | 1187 | case e1000_82574: |
| 1188 | case e1000_82583: |
| 1189 | reg |= (1 << 26); |
| 1190 | break; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1191 | default: |
| 1192 | break; |
| 1193 | } |
Jeff Kirsher | e9ec2c0 | 2008-04-02 13:48:13 -0700 | [diff] [blame] | 1194 | ew32(TARC(0), reg); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1195 | |
| 1196 | /* Transmit Arbitration Control 1 */ |
Jeff Kirsher | e9ec2c0 | 2008-04-02 13:48:13 -0700 | [diff] [blame] | 1197 | reg = er32(TARC(1)); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1198 | switch (hw->mac.type) { |
| 1199 | case e1000_82571: |
| 1200 | case e1000_82572: |
| 1201 | reg &= ~((1 << 29) | (1 << 30)); |
| 1202 | reg |= (1 << 22) | (1 << 24) | (1 << 25) | (1 << 26); |
| 1203 | if (er32(TCTL) & E1000_TCTL_MULR) |
| 1204 | reg &= ~(1 << 28); |
| 1205 | else |
| 1206 | reg |= (1 << 28); |
Jeff Kirsher | e9ec2c0 | 2008-04-02 13:48:13 -0700 | [diff] [blame] | 1207 | ew32(TARC(1), reg); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1208 | break; |
| 1209 | default: |
| 1210 | break; |
| 1211 | } |
| 1212 | |
| 1213 | /* Device Control */ |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 1214 | switch (hw->mac.type) { |
| 1215 | case e1000_82573: |
| 1216 | case e1000_82574: |
| 1217 | case e1000_82583: |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1218 | reg = er32(CTRL); |
| 1219 | reg &= ~(1 << 29); |
| 1220 | ew32(CTRL, reg); |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 1221 | break; |
| 1222 | default: |
| 1223 | break; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1224 | } |
| 1225 | |
| 1226 | /* Extended Device Control */ |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 1227 | switch (hw->mac.type) { |
| 1228 | case e1000_82573: |
| 1229 | case e1000_82574: |
| 1230 | case e1000_82583: |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1231 | reg = er32(CTRL_EXT); |
| 1232 | reg &= ~(1 << 23); |
| 1233 | reg |= (1 << 22); |
| 1234 | ew32(CTRL_EXT, reg); |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 1235 | break; |
| 1236 | default: |
| 1237 | break; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1238 | } |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 1239 | |
Alexander Duyck | 6ea7ae1 | 2008-11-14 06:54:36 +0000 | [diff] [blame] | 1240 | if (hw->mac.type == e1000_82571) { |
| 1241 | reg = er32(PBA_ECC); |
| 1242 | reg |= E1000_PBA_ECC_CORR_EN; |
| 1243 | ew32(PBA_ECC, reg); |
| 1244 | } |
Bruce Allan | 3d3a167 | 2012-02-23 03:13:18 +0000 | [diff] [blame] | 1245 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1246 | /* Workaround for hardware errata. |
dave graham | 5df3f0e | 2009-02-10 12:51:41 +0000 | [diff] [blame] | 1247 | * Ensure that DMA Dynamic Clock gating is disabled on 82571 and 82572 |
| 1248 | */ |
Bruce Allan | 3d3a167 | 2012-02-23 03:13:18 +0000 | [diff] [blame] | 1249 | if ((hw->mac.type == e1000_82571) || (hw->mac.type == e1000_82572)) { |
| 1250 | reg = er32(CTRL_EXT); |
| 1251 | reg &= ~E1000_CTRL_EXT_DMA_DYN_CLK_EN; |
| 1252 | ew32(CTRL_EXT, reg); |
| 1253 | } |
Alexander Duyck | 6ea7ae1 | 2008-11-14 06:54:36 +0000 | [diff] [blame] | 1254 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1255 | /* Disable IPv6 extension header parsing because some malformed |
Matthew Vick | f6bd557 | 2012-04-25 08:01:05 +0000 | [diff] [blame] | 1256 | * IPv6 headers can hang the Rx. |
| 1257 | */ |
| 1258 | if (hw->mac.type <= e1000_82573) { |
| 1259 | reg = er32(RFCTL); |
| 1260 | reg |= (E1000_RFCTL_IPV6_EX_DIS | E1000_RFCTL_NEW_IPV6_EXT_DIS); |
| 1261 | ew32(RFCTL, reg); |
| 1262 | } |
| 1263 | |
Jesse Brandeburg | 78272bb | 2009-01-26 12:16:26 -0800 | [diff] [blame] | 1264 | /* PCI-Ex Control Registers */ |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 1265 | switch (hw->mac.type) { |
| 1266 | case e1000_82574: |
| 1267 | case e1000_82583: |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 1268 | reg = er32(GCR); |
| 1269 | reg |= (1 << 22); |
| 1270 | ew32(GCR, reg); |
Jesse Brandeburg | 78272bb | 2009-01-26 12:16:26 -0800 | [diff] [blame] | 1271 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1272 | /* Workaround for hardware errata. |
Bruce Allan | 84efb7b | 2009-11-20 23:26:24 +0000 | [diff] [blame] | 1273 | * apply workaround for hardware errata documented in errata |
| 1274 | * docs Fixes issue where some error prone or unreliable PCIe |
| 1275 | * completions are occurring, particularly with ASPM enabled. |
Bruce Allan | af667a2 | 2010-12-31 06:10:01 +0000 | [diff] [blame] | 1276 | * Without fix, issue can cause Tx timeouts. |
Bruce Allan | 84efb7b | 2009-11-20 23:26:24 +0000 | [diff] [blame] | 1277 | */ |
Jesse Brandeburg | 78272bb | 2009-01-26 12:16:26 -0800 | [diff] [blame] | 1278 | reg = er32(GCR2); |
| 1279 | reg |= 1; |
| 1280 | ew32(GCR2, reg); |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 1281 | break; |
| 1282 | default: |
| 1283 | break; |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 1284 | } |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1285 | } |
| 1286 | |
| 1287 | /** |
Bruce Allan | caaddaf | 2009-12-01 15:46:43 +0000 | [diff] [blame] | 1288 | * e1000_clear_vfta_82571 - Clear VLAN filter table |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1289 | * @hw: pointer to the HW structure |
| 1290 | * |
| 1291 | * Clears the register array which contains the VLAN filter table by |
| 1292 | * setting all the values to 0. |
| 1293 | **/ |
Bruce Allan | caaddaf | 2009-12-01 15:46:43 +0000 | [diff] [blame] | 1294 | static void e1000_clear_vfta_82571(struct e1000_hw *hw) |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1295 | { |
| 1296 | u32 offset; |
| 1297 | u32 vfta_value = 0; |
| 1298 | u32 vfta_offset = 0; |
| 1299 | u32 vfta_bit_in_reg = 0; |
| 1300 | |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 1301 | switch (hw->mac.type) { |
| 1302 | case e1000_82573: |
| 1303 | case e1000_82574: |
| 1304 | case e1000_82583: |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1305 | if (hw->mng_cookie.vlan_id != 0) { |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1306 | /* The VFTA is a 4096b bit-field, each identifying |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1307 | * a single VLAN ID. The following operations |
| 1308 | * determine which 32b entry (i.e. offset) into the |
| 1309 | * array we want to set the VLAN ID (i.e. bit) of |
| 1310 | * the manageability unit. |
| 1311 | */ |
| 1312 | vfta_offset = (hw->mng_cookie.vlan_id >> |
| 1313 | E1000_VFTA_ENTRY_SHIFT) & |
Bruce Allan | 55c5f55 | 2013-01-12 07:28:24 +0000 | [diff] [blame] | 1314 | E1000_VFTA_ENTRY_MASK; |
| 1315 | vfta_bit_in_reg = |
| 1316 | 1 << (hw->mng_cookie.vlan_id & |
| 1317 | E1000_VFTA_ENTRY_BIT_SHIFT_MASK); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1318 | } |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 1319 | break; |
| 1320 | default: |
| 1321 | break; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1322 | } |
| 1323 | for (offset = 0; offset < E1000_VLAN_FILTER_TBL_SIZE; offset++) { |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1324 | /* If the offset we want to clear is the same offset of the |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1325 | * manageability VLAN ID, then clear all bits except that of |
| 1326 | * the manageability unit. |
| 1327 | */ |
| 1328 | vfta_value = (offset == vfta_offset) ? vfta_bit_in_reg : 0; |
| 1329 | E1000_WRITE_REG_ARRAY(hw, E1000_VFTA, offset, vfta_value); |
| 1330 | e1e_flush(); |
| 1331 | } |
| 1332 | } |
| 1333 | |
| 1334 | /** |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 1335 | * e1000_check_mng_mode_82574 - Check manageability is enabled |
| 1336 | * @hw: pointer to the HW structure |
| 1337 | * |
| 1338 | * Reads the NVM Initialization Control Word 2 and returns true |
| 1339 | * (>0) if any manageability is enabled, else false (0). |
| 1340 | **/ |
| 1341 | static bool e1000_check_mng_mode_82574(struct e1000_hw *hw) |
| 1342 | { |
| 1343 | u16 data; |
| 1344 | |
| 1345 | e1000_read_nvm(hw, NVM_INIT_CONTROL2_REG, 1, &data); |
| 1346 | return (data & E1000_NVM_INIT_CTRL2_MNGM) != 0; |
| 1347 | } |
| 1348 | |
| 1349 | /** |
| 1350 | * e1000_led_on_82574 - Turn LED on |
| 1351 | * @hw: pointer to the HW structure |
| 1352 | * |
| 1353 | * Turn LED on. |
| 1354 | **/ |
| 1355 | static s32 e1000_led_on_82574(struct e1000_hw *hw) |
| 1356 | { |
| 1357 | u32 ctrl; |
| 1358 | u32 i; |
| 1359 | |
| 1360 | ctrl = hw->mac.ledctl_mode2; |
| 1361 | if (!(E1000_STATUS_LU & er32(STATUS))) { |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1362 | /* If no link, then turn LED on by setting the invert bit |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 1363 | * for each LED that's "on" (0x0E) in ledctl_mode2. |
| 1364 | */ |
| 1365 | for (i = 0; i < 4; i++) |
| 1366 | if (((hw->mac.ledctl_mode2 >> (i * 8)) & 0xFF) == |
| 1367 | E1000_LEDCTL_MODE_LED_ON) |
| 1368 | ctrl |= (E1000_LEDCTL_LED0_IVRT << (i * 8)); |
| 1369 | } |
| 1370 | ew32(LEDCTL, ctrl); |
| 1371 | |
| 1372 | return 0; |
| 1373 | } |
| 1374 | |
| 1375 | /** |
Carolyn Wyborny | ff10e13 | 2010-10-28 00:59:53 +0000 | [diff] [blame] | 1376 | * e1000_check_phy_82574 - check 82574 phy hung state |
| 1377 | * @hw: pointer to the HW structure |
| 1378 | * |
| 1379 | * Returns whether phy is hung or not |
| 1380 | **/ |
| 1381 | bool e1000_check_phy_82574(struct e1000_hw *hw) |
| 1382 | { |
| 1383 | u16 status_1kbt = 0; |
| 1384 | u16 receive_errors = 0; |
Bruce Allan | 70806a7 | 2013-01-05 05:08:37 +0000 | [diff] [blame] | 1385 | s32 ret_val; |
Carolyn Wyborny | ff10e13 | 2010-10-28 00:59:53 +0000 | [diff] [blame] | 1386 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1387 | /* Read PHY Receive Error counter first, if its is max - all F's then |
Carolyn Wyborny | ff10e13 | 2010-10-28 00:59:53 +0000 | [diff] [blame] | 1388 | * read the Base1000T status register If both are max then PHY is hung. |
| 1389 | */ |
| 1390 | ret_val = e1e_rphy(hw, E1000_RECEIVE_ERROR_COUNTER, &receive_errors); |
Carolyn Wyborny | ff10e13 | 2010-10-28 00:59:53 +0000 | [diff] [blame] | 1391 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 1392 | return false; |
Bruce Allan | e80bd1d | 2013-05-01 01:19:46 +0000 | [diff] [blame] | 1393 | if (receive_errors == E1000_RECEIVE_ERROR_MAX) { |
Carolyn Wyborny | ff10e13 | 2010-10-28 00:59:53 +0000 | [diff] [blame] | 1394 | ret_val = e1e_rphy(hw, E1000_BASE1000T_STATUS, &status_1kbt); |
| 1395 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 1396 | return false; |
Carolyn Wyborny | ff10e13 | 2010-10-28 00:59:53 +0000 | [diff] [blame] | 1397 | if ((status_1kbt & E1000_IDLE_ERROR_COUNT_MASK) == |
| 1398 | E1000_IDLE_ERROR_COUNT_MASK) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 1399 | return true; |
Carolyn Wyborny | ff10e13 | 2010-10-28 00:59:53 +0000 | [diff] [blame] | 1400 | } |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 1401 | |
| 1402 | return false; |
Carolyn Wyborny | ff10e13 | 2010-10-28 00:59:53 +0000 | [diff] [blame] | 1403 | } |
| 1404 | |
| 1405 | /** |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1406 | * e1000_setup_link_82571 - Setup flow control and link settings |
| 1407 | * @hw: pointer to the HW structure |
| 1408 | * |
| 1409 | * Determines which flow control settings to use, then configures flow |
| 1410 | * control. Calls the appropriate media-specific link configuration |
| 1411 | * function. Assuming the adapter has a valid link partner, a valid link |
| 1412 | * should be established. Assumes the hardware has previously been reset |
| 1413 | * and the transmitter and receiver are not enabled. |
| 1414 | **/ |
| 1415 | static s32 e1000_setup_link_82571(struct e1000_hw *hw) |
| 1416 | { |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1417 | /* 82573 does not have a word in the NVM to determine |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1418 | * the default flow control setting, so we explicitly |
| 1419 | * set it to full. |
| 1420 | */ |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 1421 | switch (hw->mac.type) { |
| 1422 | case e1000_82573: |
| 1423 | case e1000_82574: |
| 1424 | case e1000_82583: |
| 1425 | if (hw->fc.requested_mode == e1000_fc_default) |
| 1426 | hw->fc.requested_mode = e1000_fc_full; |
| 1427 | break; |
| 1428 | default: |
| 1429 | break; |
| 1430 | } |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1431 | |
Bruce Allan | 1a46b40 | 2012-02-22 09:02:26 +0000 | [diff] [blame] | 1432 | return e1000e_setup_link_generic(hw); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1433 | } |
| 1434 | |
| 1435 | /** |
| 1436 | * e1000_setup_copper_link_82571 - Configure copper link settings |
| 1437 | * @hw: pointer to the HW structure |
| 1438 | * |
| 1439 | * Configures the link for auto-neg or forced speed and duplex. Then we check |
| 1440 | * for link, once link is established calls to configure collision distance |
| 1441 | * and flow control are called. |
| 1442 | **/ |
| 1443 | static s32 e1000_setup_copper_link_82571(struct e1000_hw *hw) |
| 1444 | { |
| 1445 | u32 ctrl; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1446 | s32 ret_val; |
| 1447 | |
| 1448 | ctrl = er32(CTRL); |
| 1449 | ctrl |= E1000_CTRL_SLU; |
| 1450 | ctrl &= ~(E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX); |
| 1451 | ew32(CTRL, ctrl); |
| 1452 | |
| 1453 | switch (hw->phy.type) { |
| 1454 | case e1000_phy_m88: |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 1455 | case e1000_phy_bm: |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1456 | ret_val = e1000e_copper_link_setup_m88(hw); |
| 1457 | break; |
| 1458 | case e1000_phy_igp_2: |
| 1459 | ret_val = e1000e_copper_link_setup_igp(hw); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1460 | break; |
| 1461 | default: |
| 1462 | return -E1000_ERR_PHY; |
| 1463 | break; |
| 1464 | } |
| 1465 | |
| 1466 | if (ret_val) |
| 1467 | return ret_val; |
| 1468 | |
Bruce Allan | 7eb61d8 | 2012-02-08 02:55:03 +0000 | [diff] [blame] | 1469 | return e1000e_setup_copper_link(hw); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1470 | } |
| 1471 | |
| 1472 | /** |
| 1473 | * e1000_setup_fiber_serdes_link_82571 - Setup link for fiber/serdes |
| 1474 | * @hw: pointer to the HW structure |
| 1475 | * |
| 1476 | * Configures collision distance and flow control for fiber and serdes links. |
| 1477 | * Upon successful setup, poll for link. |
| 1478 | **/ |
| 1479 | static s32 e1000_setup_fiber_serdes_link_82571(struct e1000_hw *hw) |
| 1480 | { |
| 1481 | switch (hw->mac.type) { |
| 1482 | case e1000_82571: |
| 1483 | case e1000_82572: |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1484 | /* If SerDes loopback mode is entered, there is no form |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1485 | * of reset to take the adapter out of that mode. So we |
| 1486 | * have to explicitly take the adapter out of loopback |
Auke Kok | 489815c | 2008-02-21 15:11:07 -0800 | [diff] [blame] | 1487 | * mode. This prevents drivers from twiddling their thumbs |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1488 | * if another tool failed to take it out of loopback mode. |
| 1489 | */ |
Bruce Allan | ad68076 | 2008-03-28 09:15:03 -0700 | [diff] [blame] | 1490 | ew32(SCTL, E1000_SCTL_DISABLE_SERDES_LOOPBACK); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1491 | break; |
| 1492 | default: |
| 1493 | break; |
| 1494 | } |
| 1495 | |
| 1496 | return e1000e_setup_fiber_serdes_link(hw); |
| 1497 | } |
| 1498 | |
| 1499 | /** |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1500 | * e1000_check_for_serdes_link_82571 - Check for link (Serdes) |
| 1501 | * @hw: pointer to the HW structure |
| 1502 | * |
Bruce Allan | 1a40d5c | 2009-12-01 15:49:51 +0000 | [diff] [blame] | 1503 | * Reports the link state as up or down. |
| 1504 | * |
| 1505 | * If autonegotiation is supported by the link partner, the link state is |
| 1506 | * determined by the result of autonegotiation. This is the most likely case. |
| 1507 | * If autonegotiation is not supported by the link partner, and the link |
| 1508 | * has a valid signal, force the link up. |
| 1509 | * |
| 1510 | * The link state is represented internally here by 4 states: |
| 1511 | * |
| 1512 | * 1) down |
| 1513 | * 2) autoneg_progress |
Daniel Mack | 3ad2f3f | 2010-02-03 08:01:28 +0800 | [diff] [blame] | 1514 | * 3) autoneg_complete (the link successfully autonegotiated) |
Bruce Allan | 1a40d5c | 2009-12-01 15:49:51 +0000 | [diff] [blame] | 1515 | * 4) forced_up (the link has been forced up, it did not autonegotiate) |
| 1516 | * |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1517 | **/ |
Hannes Eder | f637011 | 2009-02-14 11:32:25 +0000 | [diff] [blame] | 1518 | static s32 e1000_check_for_serdes_link_82571(struct e1000_hw *hw) |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1519 | { |
| 1520 | struct e1000_mac_info *mac = &hw->mac; |
| 1521 | u32 rxcw; |
| 1522 | u32 ctrl; |
| 1523 | u32 status; |
Bruce Allan | d9c76f9 | 2010-11-24 06:01:35 +0000 | [diff] [blame] | 1524 | u32 txcw; |
| 1525 | u32 i; |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1526 | s32 ret_val = 0; |
| 1527 | |
| 1528 | ctrl = er32(CTRL); |
| 1529 | status = er32(STATUS); |
Bruce Allan | 70806a7 | 2013-01-05 05:08:37 +0000 | [diff] [blame] | 1530 | er32(RXCW); |
Tushar Dave | d0efa8f | 2012-07-12 08:56:56 +0000 | [diff] [blame] | 1531 | /* SYNCH bit and IV bit are sticky */ |
Bruce Allan | ce43a21 | 2013-02-20 04:06:32 +0000 | [diff] [blame] | 1532 | usleep_range(10, 20); |
Tushar Dave | d0efa8f | 2012-07-12 08:56:56 +0000 | [diff] [blame] | 1533 | rxcw = er32(RXCW); |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1534 | |
| 1535 | if ((rxcw & E1000_RXCW_SYNCH) && !(rxcw & E1000_RXCW_IV)) { |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1536 | /* Receiver is synchronized with no invalid bits. */ |
| 1537 | switch (mac->serdes_link_state) { |
| 1538 | case e1000_serdes_link_autoneg_complete: |
| 1539 | if (!(status & E1000_STATUS_LU)) { |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1540 | /* We have lost link, retry autoneg before |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1541 | * reporting link failure |
| 1542 | */ |
| 1543 | mac->serdes_link_state = |
| 1544 | e1000_serdes_link_autoneg_progress; |
Bruce Allan | 1a40d5c | 2009-12-01 15:49:51 +0000 | [diff] [blame] | 1545 | mac->serdes_has_link = false; |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 1546 | e_dbg("AN_UP -> AN_PROG\n"); |
Bruce Allan | a82a14f | 2010-11-24 06:01:20 +0000 | [diff] [blame] | 1547 | } else { |
| 1548 | mac->serdes_has_link = true; |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1549 | } |
Bruce Allan | a82a14f | 2010-11-24 06:01:20 +0000 | [diff] [blame] | 1550 | break; |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1551 | |
| 1552 | case e1000_serdes_link_forced_up: |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1553 | /* If we are receiving /C/ ordered sets, re-enable |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1554 | * auto-negotiation in the TXCW register and disable |
| 1555 | * forced link in the Device Control register in an |
| 1556 | * attempt to auto-negotiate with our link partner. |
| 1557 | */ |
Tushar Dave | b7ec70b | 2012-07-31 02:02:43 +0000 | [diff] [blame] | 1558 | if (rxcw & E1000_RXCW_C) { |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1559 | /* Enable autoneg, and unforce link up */ |
| 1560 | ew32(TXCW, mac->txcw); |
Bruce Allan | 1a40d5c | 2009-12-01 15:49:51 +0000 | [diff] [blame] | 1561 | ew32(CTRL, (ctrl & ~E1000_CTRL_SLU)); |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1562 | mac->serdes_link_state = |
| 1563 | e1000_serdes_link_autoneg_progress; |
Bruce Allan | 1a40d5c | 2009-12-01 15:49:51 +0000 | [diff] [blame] | 1564 | mac->serdes_has_link = false; |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 1565 | e_dbg("FORCED_UP -> AN_PROG\n"); |
Bruce Allan | a82a14f | 2010-11-24 06:01:20 +0000 | [diff] [blame] | 1566 | } else { |
| 1567 | mac->serdes_has_link = true; |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1568 | } |
| 1569 | break; |
| 1570 | |
| 1571 | case e1000_serdes_link_autoneg_progress: |
Bruce Allan | 1a40d5c | 2009-12-01 15:49:51 +0000 | [diff] [blame] | 1572 | if (rxcw & E1000_RXCW_C) { |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1573 | /* We received /C/ ordered sets, meaning the |
Bruce Allan | 1a40d5c | 2009-12-01 15:49:51 +0000 | [diff] [blame] | 1574 | * link partner has autonegotiated, and we can |
| 1575 | * trust the Link Up (LU) status bit. |
| 1576 | */ |
| 1577 | if (status & E1000_STATUS_LU) { |
| 1578 | mac->serdes_link_state = |
| 1579 | e1000_serdes_link_autoneg_complete; |
| 1580 | e_dbg("AN_PROG -> AN_UP\n"); |
| 1581 | mac->serdes_has_link = true; |
| 1582 | } else { |
| 1583 | /* Autoneg completed, but failed. */ |
| 1584 | mac->serdes_link_state = |
| 1585 | e1000_serdes_link_down; |
| 1586 | e_dbg("AN_PROG -> DOWN\n"); |
| 1587 | } |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1588 | } else { |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1589 | /* The link partner did not autoneg. |
Bruce Allan | 1a40d5c | 2009-12-01 15:49:51 +0000 | [diff] [blame] | 1590 | * Force link up and full duplex, and change |
| 1591 | * state to forced. |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1592 | */ |
Bruce Allan | 1a40d5c | 2009-12-01 15:49:51 +0000 | [diff] [blame] | 1593 | ew32(TXCW, (mac->txcw & ~E1000_TXCW_ANE)); |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1594 | ctrl |= (E1000_CTRL_SLU | E1000_CTRL_FD); |
| 1595 | ew32(CTRL, ctrl); |
| 1596 | |
| 1597 | /* Configure Flow Control after link up. */ |
Bruce Allan | 1a40d5c | 2009-12-01 15:49:51 +0000 | [diff] [blame] | 1598 | ret_val = e1000e_config_fc_after_link_up(hw); |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1599 | if (ret_val) { |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 1600 | e_dbg("Error config flow control\n"); |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1601 | break; |
| 1602 | } |
| 1603 | mac->serdes_link_state = |
| 1604 | e1000_serdes_link_forced_up; |
Bruce Allan | 1a40d5c | 2009-12-01 15:49:51 +0000 | [diff] [blame] | 1605 | mac->serdes_has_link = true; |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 1606 | e_dbg("AN_PROG -> FORCED_UP\n"); |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1607 | } |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1608 | break; |
| 1609 | |
| 1610 | case e1000_serdes_link_down: |
| 1611 | default: |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1612 | /* The link was down but the receiver has now gained |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1613 | * valid sync, so lets see if we can bring the link |
Bruce Allan | 1a40d5c | 2009-12-01 15:49:51 +0000 | [diff] [blame] | 1614 | * up. |
| 1615 | */ |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1616 | ew32(TXCW, mac->txcw); |
Bruce Allan | 1a40d5c | 2009-12-01 15:49:51 +0000 | [diff] [blame] | 1617 | ew32(CTRL, (ctrl & ~E1000_CTRL_SLU)); |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1618 | mac->serdes_link_state = |
| 1619 | e1000_serdes_link_autoneg_progress; |
Bruce Allan | a82a14f | 2010-11-24 06:01:20 +0000 | [diff] [blame] | 1620 | mac->serdes_has_link = false; |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 1621 | e_dbg("DOWN -> AN_PROG\n"); |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1622 | break; |
| 1623 | } |
| 1624 | } else { |
| 1625 | if (!(rxcw & E1000_RXCW_SYNCH)) { |
| 1626 | mac->serdes_has_link = false; |
| 1627 | mac->serdes_link_state = e1000_serdes_link_down; |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 1628 | e_dbg("ANYSTATE -> DOWN\n"); |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1629 | } else { |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1630 | /* Check several times, if SYNCH bit and CONFIG |
Tushar Dave | 18115f8 | 2012-07-12 08:00:15 +0000 | [diff] [blame] | 1631 | * bit both are consistently 1 then simply ignore |
| 1632 | * the IV bit and restart Autoneg |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1633 | */ |
Bruce Allan | d9c76f9 | 2010-11-24 06:01:35 +0000 | [diff] [blame] | 1634 | for (i = 0; i < AN_RETRY_COUNT; i++) { |
Bruce Allan | ce43a21 | 2013-02-20 04:06:32 +0000 | [diff] [blame] | 1635 | usleep_range(10, 20); |
Bruce Allan | d9c76f9 | 2010-11-24 06:01:35 +0000 | [diff] [blame] | 1636 | rxcw = er32(RXCW); |
Tushar Dave | 18115f8 | 2012-07-12 08:00:15 +0000 | [diff] [blame] | 1637 | if ((rxcw & E1000_RXCW_SYNCH) && |
| 1638 | (rxcw & E1000_RXCW_C)) |
| 1639 | continue; |
| 1640 | |
| 1641 | if (rxcw & E1000_RXCW_IV) { |
Bruce Allan | d9c76f9 | 2010-11-24 06:01:35 +0000 | [diff] [blame] | 1642 | mac->serdes_has_link = false; |
| 1643 | mac->serdes_link_state = |
| 1644 | e1000_serdes_link_down; |
| 1645 | e_dbg("ANYSTATE -> DOWN\n"); |
| 1646 | break; |
| 1647 | } |
| 1648 | } |
| 1649 | |
| 1650 | if (i == AN_RETRY_COUNT) { |
| 1651 | txcw = er32(TXCW); |
| 1652 | txcw |= E1000_TXCW_ANE; |
| 1653 | ew32(TXCW, txcw); |
| 1654 | mac->serdes_link_state = |
| 1655 | e1000_serdes_link_autoneg_progress; |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1656 | mac->serdes_has_link = false; |
Bruce Allan | d9c76f9 | 2010-11-24 06:01:35 +0000 | [diff] [blame] | 1657 | e_dbg("ANYSTATE -> AN_PROG\n"); |
dave graham | c952337 | 2009-02-10 12:52:28 +0000 | [diff] [blame] | 1658 | } |
| 1659 | } |
| 1660 | } |
| 1661 | |
| 1662 | return ret_val; |
| 1663 | } |
| 1664 | |
| 1665 | /** |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1666 | * e1000_valid_led_default_82571 - Verify a valid default LED config |
| 1667 | * @hw: pointer to the HW structure |
| 1668 | * @data: pointer to the NVM (EEPROM) |
| 1669 | * |
| 1670 | * Read the EEPROM for the current default LED configuration. If the |
| 1671 | * LED configuration is not valid, set to a valid LED configuration. |
| 1672 | **/ |
| 1673 | static s32 e1000_valid_led_default_82571(struct e1000_hw *hw, u16 *data) |
| 1674 | { |
| 1675 | s32 ret_val; |
| 1676 | |
| 1677 | ret_val = e1000_read_nvm(hw, NVM_ID_LED_SETTINGS, 1, data); |
| 1678 | if (ret_val) { |
Bruce Allan | 3bb99fe | 2009-11-20 23:25:07 +0000 | [diff] [blame] | 1679 | e_dbg("NVM Read Error\n"); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1680 | return ret_val; |
| 1681 | } |
| 1682 | |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 1683 | switch (hw->mac.type) { |
| 1684 | case e1000_82573: |
| 1685 | case e1000_82574: |
| 1686 | case e1000_82583: |
| 1687 | if (*data == ID_LED_RESERVED_F746) |
| 1688 | *data = ID_LED_DEFAULT_82573; |
| 1689 | break; |
| 1690 | default: |
| 1691 | if (*data == ID_LED_RESERVED_0000 || |
| 1692 | *data == ID_LED_RESERVED_FFFF) |
| 1693 | *data = ID_LED_DEFAULT; |
| 1694 | break; |
| 1695 | } |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1696 | |
| 1697 | return 0; |
| 1698 | } |
| 1699 | |
| 1700 | /** |
| 1701 | * e1000e_get_laa_state_82571 - Get locally administered address state |
| 1702 | * @hw: pointer to the HW structure |
| 1703 | * |
Auke Kok | 489815c | 2008-02-21 15:11:07 -0800 | [diff] [blame] | 1704 | * Retrieve and return the current locally administered address state. |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1705 | **/ |
| 1706 | bool e1000e_get_laa_state_82571(struct e1000_hw *hw) |
| 1707 | { |
| 1708 | if (hw->mac.type != e1000_82571) |
Bruce Allan | 564ea9b | 2009-11-20 23:26:44 +0000 | [diff] [blame] | 1709 | return false; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1710 | |
| 1711 | return hw->dev_spec.e82571.laa_is_present; |
| 1712 | } |
| 1713 | |
| 1714 | /** |
| 1715 | * e1000e_set_laa_state_82571 - Set locally administered address state |
| 1716 | * @hw: pointer to the HW structure |
| 1717 | * @state: enable/disable locally administered address |
| 1718 | * |
Bruce Allan | 5ff5b66 | 2009-12-01 15:51:11 +0000 | [diff] [blame] | 1719 | * Enable/Disable the current locally administered address state. |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1720 | **/ |
| 1721 | void e1000e_set_laa_state_82571(struct e1000_hw *hw, bool state) |
| 1722 | { |
| 1723 | if (hw->mac.type != e1000_82571) |
| 1724 | return; |
| 1725 | |
| 1726 | hw->dev_spec.e82571.laa_is_present = state; |
| 1727 | |
| 1728 | /* If workaround is activated... */ |
| 1729 | if (state) |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1730 | /* Hold a copy of the LAA in RAR[14] This is done so that |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1731 | * between the time RAR[0] gets clobbered and the time it |
| 1732 | * gets fixed, the actual LAA is in one of the RARs and no |
| 1733 | * incoming packets directed to this port are dropped. |
| 1734 | * Eventually the LAA will be in RAR[0] and RAR[14]. |
| 1735 | */ |
Bruce Allan | 69e1e01 | 2012-04-14 03:28:50 +0000 | [diff] [blame] | 1736 | hw->mac.ops.rar_set(hw, hw->mac.addr, |
| 1737 | hw->mac.rar_entry_count - 1); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1738 | } |
| 1739 | |
| 1740 | /** |
| 1741 | * e1000_fix_nvm_checksum_82571 - Fix EEPROM checksum |
| 1742 | * @hw: pointer to the HW structure |
| 1743 | * |
| 1744 | * Verifies that the EEPROM has completed the update. After updating the |
| 1745 | * EEPROM, we need to check bit 15 in work 0x23 for the checksum fix. If |
| 1746 | * the checksum fix is not implemented, we need to set the bit and update |
| 1747 | * the checksum. Otherwise, if bit 15 is set and the checksum is incorrect, |
| 1748 | * we need to return bad checksum. |
| 1749 | **/ |
| 1750 | static s32 e1000_fix_nvm_checksum_82571(struct e1000_hw *hw) |
| 1751 | { |
| 1752 | struct e1000_nvm_info *nvm = &hw->nvm; |
| 1753 | s32 ret_val; |
| 1754 | u16 data; |
| 1755 | |
| 1756 | if (nvm->type != e1000_nvm_flash_hw) |
| 1757 | return 0; |
| 1758 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1759 | /* Check bit 4 of word 10h. If it is 0, firmware is done updating |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1760 | * 10h-12h. Checksum may need to be fixed. |
| 1761 | */ |
| 1762 | ret_val = e1000_read_nvm(hw, 0x10, 1, &data); |
| 1763 | if (ret_val) |
| 1764 | return ret_val; |
| 1765 | |
| 1766 | if (!(data & 0x10)) { |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1767 | /* Read 0x23 and check bit 15. This bit is a 1 |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1768 | * when the checksum has already been fixed. If |
| 1769 | * the checksum is still wrong and this bit is a |
| 1770 | * 1, we need to return bad checksum. Otherwise, |
| 1771 | * we need to set this bit to a 1 and update the |
| 1772 | * checksum. |
| 1773 | */ |
| 1774 | ret_val = e1000_read_nvm(hw, 0x23, 1, &data); |
| 1775 | if (ret_val) |
| 1776 | return ret_val; |
| 1777 | |
| 1778 | if (!(data & 0x8000)) { |
| 1779 | data |= 0x8000; |
| 1780 | ret_val = e1000_write_nvm(hw, 0x23, 1, &data); |
| 1781 | if (ret_val) |
| 1782 | return ret_val; |
| 1783 | ret_val = e1000e_update_nvm_checksum(hw); |
Bruce Allan | 7dbbe5d | 2013-01-05 05:08:31 +0000 | [diff] [blame] | 1784 | if (ret_val) |
| 1785 | return ret_val; |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1786 | } |
| 1787 | } |
| 1788 | |
| 1789 | return 0; |
| 1790 | } |
| 1791 | |
| 1792 | /** |
Bruce Allan | 608f8a0 | 2010-01-13 02:04:58 +0000 | [diff] [blame] | 1793 | * e1000_read_mac_addr_82571 - Read device MAC address |
| 1794 | * @hw: pointer to the HW structure |
| 1795 | **/ |
| 1796 | static s32 e1000_read_mac_addr_82571(struct e1000_hw *hw) |
| 1797 | { |
Bruce Allan | 1aef70e | 2010-08-19 15:48:52 -0700 | [diff] [blame] | 1798 | if (hw->mac.type == e1000_82571) { |
Bruce Allan | 70806a7 | 2013-01-05 05:08:37 +0000 | [diff] [blame] | 1799 | s32 ret_val; |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 1800 | |
Bruce Allan | e921eb1 | 2012-11-28 09:28:37 +0000 | [diff] [blame] | 1801 | /* If there's an alternate MAC address place it in RAR0 |
Bruce Allan | 1aef70e | 2010-08-19 15:48:52 -0700 | [diff] [blame] | 1802 | * so that it will override the Si installed default perm |
| 1803 | * address. |
| 1804 | */ |
| 1805 | ret_val = e1000_check_alt_mac_addr_generic(hw); |
| 1806 | if (ret_val) |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 1807 | return ret_val; |
Bruce Allan | 1aef70e | 2010-08-19 15:48:52 -0700 | [diff] [blame] | 1808 | } |
Bruce Allan | 608f8a0 | 2010-01-13 02:04:58 +0000 | [diff] [blame] | 1809 | |
Bruce Allan | 5015e53 | 2012-02-08 02:55:56 +0000 | [diff] [blame] | 1810 | return e1000_read_mac_addr_generic(hw); |
Bruce Allan | 608f8a0 | 2010-01-13 02:04:58 +0000 | [diff] [blame] | 1811 | } |
| 1812 | |
| 1813 | /** |
Bruce Allan | 17f208d | 2009-12-01 15:47:22 +0000 | [diff] [blame] | 1814 | * e1000_power_down_phy_copper_82571 - Remove link during PHY power down |
| 1815 | * @hw: pointer to the HW structure |
| 1816 | * |
| 1817 | * In the case of a PHY power down to save power, or to turn off link during a |
| 1818 | * driver unload, or wake on lan is not enabled, remove the link. |
| 1819 | **/ |
| 1820 | static void e1000_power_down_phy_copper_82571(struct e1000_hw *hw) |
| 1821 | { |
| 1822 | struct e1000_phy_info *phy = &hw->phy; |
| 1823 | struct e1000_mac_info *mac = &hw->mac; |
| 1824 | |
Bruce Allan | 668018d | 2012-01-31 07:02:56 +0000 | [diff] [blame] | 1825 | if (!phy->ops.check_reset_block) |
Bruce Allan | 17f208d | 2009-12-01 15:47:22 +0000 | [diff] [blame] | 1826 | return; |
| 1827 | |
| 1828 | /* If the management interface is not enabled, then power down */ |
| 1829 | if (!(mac->ops.check_mng_mode(hw) || phy->ops.check_reset_block(hw))) |
| 1830 | e1000_power_down_phy_copper(hw); |
Bruce Allan | 17f208d | 2009-12-01 15:47:22 +0000 | [diff] [blame] | 1831 | } |
| 1832 | |
| 1833 | /** |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1834 | * e1000_clear_hw_cntrs_82571 - Clear device specific hardware counters |
| 1835 | * @hw: pointer to the HW structure |
| 1836 | * |
| 1837 | * Clears the hardware counters by reading the counter registers. |
| 1838 | **/ |
| 1839 | static void e1000_clear_hw_cntrs_82571(struct e1000_hw *hw) |
| 1840 | { |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1841 | e1000e_clear_hw_cntrs_base(hw); |
| 1842 | |
Bruce Allan | 99673d9 | 2009-11-20 23:27:21 +0000 | [diff] [blame] | 1843 | er32(PRC64); |
| 1844 | er32(PRC127); |
| 1845 | er32(PRC255); |
| 1846 | er32(PRC511); |
| 1847 | er32(PRC1023); |
| 1848 | er32(PRC1522); |
| 1849 | er32(PTC64); |
| 1850 | er32(PTC127); |
| 1851 | er32(PTC255); |
| 1852 | er32(PTC511); |
| 1853 | er32(PTC1023); |
| 1854 | er32(PTC1522); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1855 | |
Bruce Allan | 99673d9 | 2009-11-20 23:27:21 +0000 | [diff] [blame] | 1856 | er32(ALGNERRC); |
| 1857 | er32(RXERRC); |
| 1858 | er32(TNCRS); |
| 1859 | er32(CEXTERR); |
| 1860 | er32(TSCTC); |
| 1861 | er32(TSCTFC); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1862 | |
Bruce Allan | 99673d9 | 2009-11-20 23:27:21 +0000 | [diff] [blame] | 1863 | er32(MGTPRC); |
| 1864 | er32(MGTPDC); |
| 1865 | er32(MGTPTC); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1866 | |
Bruce Allan | 99673d9 | 2009-11-20 23:27:21 +0000 | [diff] [blame] | 1867 | er32(IAC); |
| 1868 | er32(ICRXOC); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1869 | |
Bruce Allan | 99673d9 | 2009-11-20 23:27:21 +0000 | [diff] [blame] | 1870 | er32(ICRXPTC); |
| 1871 | er32(ICRXATC); |
| 1872 | er32(ICTXPTC); |
| 1873 | er32(ICTXATC); |
| 1874 | er32(ICTXQEC); |
| 1875 | er32(ICTXQMTC); |
| 1876 | er32(ICRXDMTC); |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1877 | } |
| 1878 | |
Jeff Kirsher | 8ce9d6c | 2011-09-24 13:23:52 +0000 | [diff] [blame] | 1879 | static const struct e1000_mac_operations e82571_mac_ops = { |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 1880 | /* .check_mng_mode: mac type dependent */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1881 | /* .check_for_link: media type dependent */ |
Bruce Allan | d1964eb | 2012-02-22 09:02:21 +0000 | [diff] [blame] | 1882 | .id_led_init = e1000e_id_led_init_generic, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1883 | .cleanup_led = e1000e_cleanup_led_generic, |
| 1884 | .clear_hw_cntrs = e1000_clear_hw_cntrs_82571, |
| 1885 | .get_bus_info = e1000e_get_bus_info_pcie, |
Bruce Allan | f4d2dd4 | 2010-01-13 02:05:18 +0000 | [diff] [blame] | 1886 | .set_lan_id = e1000_set_lan_id_multi_port_pcie, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1887 | /* .get_link_up_info: media type dependent */ |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 1888 | /* .led_on: mac type dependent */ |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1889 | .led_off = e1000e_led_off_generic, |
Bruce Allan | ab8932f | 2010-01-13 02:05:38 +0000 | [diff] [blame] | 1890 | .update_mc_addr_list = e1000e_update_mc_addr_list_generic, |
Bruce Allan | caaddaf | 2009-12-01 15:46:43 +0000 | [diff] [blame] | 1891 | .write_vfta = e1000_write_vfta_generic, |
| 1892 | .clear_vfta = e1000_clear_vfta_82571, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1893 | .reset_hw = e1000_reset_hw_82571, |
| 1894 | .init_hw = e1000_init_hw_82571, |
| 1895 | .setup_link = e1000_setup_link_82571, |
| 1896 | /* .setup_physical_interface: media type dependent */ |
Bruce Allan | a4f58f5 | 2009-06-02 11:29:18 +0000 | [diff] [blame] | 1897 | .setup_led = e1000e_setup_led_generic, |
Bruce Allan | 57cde76 | 2012-02-22 09:02:58 +0000 | [diff] [blame] | 1898 | .config_collision_dist = e1000e_config_collision_dist_generic, |
Bruce Allan | 608f8a0 | 2010-01-13 02:04:58 +0000 | [diff] [blame] | 1899 | .read_mac_addr = e1000_read_mac_addr_82571, |
Bruce Allan | 69e1e01 | 2012-04-14 03:28:50 +0000 | [diff] [blame] | 1900 | .rar_set = e1000e_rar_set_generic, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1901 | }; |
| 1902 | |
Jeff Kirsher | 8ce9d6c | 2011-09-24 13:23:52 +0000 | [diff] [blame] | 1903 | static const struct e1000_phy_operations e82_phy_ops_igp = { |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 1904 | .acquire = e1000_get_hw_semaphore_82571, |
Bruce Allan | 94e5b65 | 2009-12-02 17:02:14 +0000 | [diff] [blame] | 1905 | .check_polarity = e1000_check_polarity_igp, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1906 | .check_reset_block = e1000e_check_reset_block_generic, |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 1907 | .commit = NULL, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1908 | .force_speed_duplex = e1000e_phy_force_speed_duplex_igp, |
| 1909 | .get_cfg_done = e1000_get_cfg_done_82571, |
| 1910 | .get_cable_length = e1000e_get_cable_length_igp_2, |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 1911 | .get_info = e1000e_get_phy_info_igp, |
| 1912 | .read_reg = e1000e_read_phy_reg_igp, |
| 1913 | .release = e1000_put_hw_semaphore_82571, |
| 1914 | .reset = e1000e_phy_hw_reset_generic, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1915 | .set_d0_lplu_state = e1000_set_d0_lplu_state_82571, |
| 1916 | .set_d3_lplu_state = e1000e_set_d3_lplu_state, |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 1917 | .write_reg = e1000e_write_phy_reg_igp, |
Bruce Allan | 55c5f55 | 2013-01-12 07:28:24 +0000 | [diff] [blame] | 1918 | .cfg_on_link_up = NULL, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1919 | }; |
| 1920 | |
Jeff Kirsher | 8ce9d6c | 2011-09-24 13:23:52 +0000 | [diff] [blame] | 1921 | static const struct e1000_phy_operations e82_phy_ops_m88 = { |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 1922 | .acquire = e1000_get_hw_semaphore_82571, |
Bruce Allan | 94e5b65 | 2009-12-02 17:02:14 +0000 | [diff] [blame] | 1923 | .check_polarity = e1000_check_polarity_m88, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1924 | .check_reset_block = e1000e_check_reset_block_generic, |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 1925 | .commit = e1000e_phy_sw_reset, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1926 | .force_speed_duplex = e1000e_phy_force_speed_duplex_m88, |
Bruce Allan | fe90849 | 2013-01-05 08:06:14 +0000 | [diff] [blame] | 1927 | .get_cfg_done = e1000e_get_cfg_done_generic, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1928 | .get_cable_length = e1000e_get_cable_length_m88, |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 1929 | .get_info = e1000e_get_phy_info_m88, |
| 1930 | .read_reg = e1000e_read_phy_reg_m88, |
| 1931 | .release = e1000_put_hw_semaphore_82571, |
| 1932 | .reset = e1000e_phy_hw_reset_generic, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1933 | .set_d0_lplu_state = e1000_set_d0_lplu_state_82571, |
| 1934 | .set_d3_lplu_state = e1000e_set_d3_lplu_state, |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 1935 | .write_reg = e1000e_write_phy_reg_m88, |
Bruce Allan | 55c5f55 | 2013-01-12 07:28:24 +0000 | [diff] [blame] | 1936 | .cfg_on_link_up = NULL, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1937 | }; |
| 1938 | |
Jeff Kirsher | 8ce9d6c | 2011-09-24 13:23:52 +0000 | [diff] [blame] | 1939 | static const struct e1000_phy_operations e82_phy_ops_bm = { |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 1940 | .acquire = e1000_get_hw_semaphore_82571, |
Bruce Allan | 94e5b65 | 2009-12-02 17:02:14 +0000 | [diff] [blame] | 1941 | .check_polarity = e1000_check_polarity_m88, |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 1942 | .check_reset_block = e1000e_check_reset_block_generic, |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 1943 | .commit = e1000e_phy_sw_reset, |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 1944 | .force_speed_duplex = e1000e_phy_force_speed_duplex_m88, |
Bruce Allan | fe90849 | 2013-01-05 08:06:14 +0000 | [diff] [blame] | 1945 | .get_cfg_done = e1000e_get_cfg_done_generic, |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 1946 | .get_cable_length = e1000e_get_cable_length_m88, |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 1947 | .get_info = e1000e_get_phy_info_m88, |
| 1948 | .read_reg = e1000e_read_phy_reg_bm2, |
| 1949 | .release = e1000_put_hw_semaphore_82571, |
| 1950 | .reset = e1000e_phy_hw_reset_generic, |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 1951 | .set_d0_lplu_state = e1000_set_d0_lplu_state_82571, |
| 1952 | .set_d3_lplu_state = e1000e_set_d3_lplu_state, |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 1953 | .write_reg = e1000e_write_phy_reg_bm2, |
Bruce Allan | 55c5f55 | 2013-01-12 07:28:24 +0000 | [diff] [blame] | 1954 | .cfg_on_link_up = NULL, |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 1955 | }; |
| 1956 | |
Jeff Kirsher | 8ce9d6c | 2011-09-24 13:23:52 +0000 | [diff] [blame] | 1957 | static const struct e1000_nvm_operations e82571_nvm_ops = { |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 1958 | .acquire = e1000_acquire_nvm_82571, |
| 1959 | .read = e1000e_read_nvm_eerd, |
| 1960 | .release = e1000_release_nvm_82571, |
Bruce Allan | e85e363 | 2012-02-22 09:03:14 +0000 | [diff] [blame] | 1961 | .reload = e1000e_reload_nvm_generic, |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 1962 | .update = e1000_update_nvm_checksum_82571, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1963 | .valid_led_default = e1000_valid_led_default_82571, |
Bruce Allan | 94d8186 | 2009-11-20 23:25:26 +0000 | [diff] [blame] | 1964 | .validate = e1000_validate_nvm_checksum_82571, |
| 1965 | .write = e1000_write_nvm_82571, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1966 | }; |
| 1967 | |
Jeff Kirsher | 8ce9d6c | 2011-09-24 13:23:52 +0000 | [diff] [blame] | 1968 | const struct e1000_info e1000_82571_info = { |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1969 | .mac = e1000_82571, |
| 1970 | .flags = FLAG_HAS_HW_VLAN_FILTER |
| 1971 | | FLAG_HAS_JUMBO_FRAMES |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1972 | | FLAG_HAS_WOL |
| 1973 | | FLAG_APME_IN_CTRL3 |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1974 | | FLAG_HAS_CTRLEXT_ON_LOAD |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1975 | | FLAG_HAS_SMART_POWER_DOWN |
| 1976 | | FLAG_RESET_OVERWRITES_LAA /* errata */ |
| 1977 | | FLAG_TARC_SPEED_MODE_BIT /* errata */ |
| 1978 | | FLAG_APME_CHECK_PORT_B, |
Jesse Brandeburg | 3a3b758 | 2010-09-29 21:38:49 +0000 | [diff] [blame] | 1979 | .flags2 = FLAG2_DISABLE_ASPM_L1 /* errata 13 */ |
| 1980 | | FLAG2_DMA_BURST, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1981 | .pba = 38, |
Bruce Allan | 2adc55c | 2009-06-02 11:28:58 +0000 | [diff] [blame] | 1982 | .max_hw_frame_size = DEFAULT_JUMBO, |
Jeff Kirsher | 69e3fd8 | 2008-04-02 13:48:18 -0700 | [diff] [blame] | 1983 | .get_variants = e1000_get_variants_82571, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1984 | .mac_ops = &e82571_mac_ops, |
| 1985 | .phy_ops = &e82_phy_ops_igp, |
| 1986 | .nvm_ops = &e82571_nvm_ops, |
| 1987 | }; |
| 1988 | |
Jeff Kirsher | 8ce9d6c | 2011-09-24 13:23:52 +0000 | [diff] [blame] | 1989 | const struct e1000_info e1000_82572_info = { |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1990 | .mac = e1000_82572, |
| 1991 | .flags = FLAG_HAS_HW_VLAN_FILTER |
| 1992 | | FLAG_HAS_JUMBO_FRAMES |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1993 | | FLAG_HAS_WOL |
| 1994 | | FLAG_APME_IN_CTRL3 |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1995 | | FLAG_HAS_CTRLEXT_ON_LOAD |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1996 | | FLAG_TARC_SPEED_MODE_BIT, /* errata */ |
Jesse Brandeburg | 3a3b758 | 2010-09-29 21:38:49 +0000 | [diff] [blame] | 1997 | .flags2 = FLAG2_DISABLE_ASPM_L1 /* errata 13 */ |
| 1998 | | FLAG2_DMA_BURST, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 1999 | .pba = 38, |
Bruce Allan | 2adc55c | 2009-06-02 11:28:58 +0000 | [diff] [blame] | 2000 | .max_hw_frame_size = DEFAULT_JUMBO, |
Jeff Kirsher | 69e3fd8 | 2008-04-02 13:48:18 -0700 | [diff] [blame] | 2001 | .get_variants = e1000_get_variants_82571, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2002 | .mac_ops = &e82571_mac_ops, |
| 2003 | .phy_ops = &e82_phy_ops_igp, |
| 2004 | .nvm_ops = &e82571_nvm_ops, |
| 2005 | }; |
| 2006 | |
Jeff Kirsher | 8ce9d6c | 2011-09-24 13:23:52 +0000 | [diff] [blame] | 2007 | const struct e1000_info e1000_82573_info = { |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2008 | .mac = e1000_82573, |
| 2009 | .flags = FLAG_HAS_HW_VLAN_FILTER |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2010 | | FLAG_HAS_WOL |
| 2011 | | FLAG_APME_IN_CTRL3 |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2012 | | FLAG_HAS_SMART_POWER_DOWN |
| 2013 | | FLAG_HAS_AMT |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2014 | | FLAG_HAS_SWSM_ON_LOAD, |
Bruce Allan | 78cd29d | 2011-03-24 03:09:03 +0000 | [diff] [blame] | 2015 | .flags2 = FLAG2_DISABLE_ASPM_L1 |
| 2016 | | FLAG2_DISABLE_ASPM_L0S, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2017 | .pba = 20, |
Bruce Allan | 2adc55c | 2009-06-02 11:28:58 +0000 | [diff] [blame] | 2018 | .max_hw_frame_size = ETH_FRAME_LEN + ETH_FCS_LEN, |
Jeff Kirsher | 69e3fd8 | 2008-04-02 13:48:18 -0700 | [diff] [blame] | 2019 | .get_variants = e1000_get_variants_82571, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2020 | .mac_ops = &e82571_mac_ops, |
| 2021 | .phy_ops = &e82_phy_ops_m88, |
Auke Kok | 31f8c4f | 2008-02-21 15:10:47 -0800 | [diff] [blame] | 2022 | .nvm_ops = &e82571_nvm_ops, |
Auke Kok | bc7f75f | 2007-09-17 12:30:59 -0700 | [diff] [blame] | 2023 | }; |
| 2024 | |
Jeff Kirsher | 8ce9d6c | 2011-09-24 13:23:52 +0000 | [diff] [blame] | 2025 | const struct e1000_info e1000_82574_info = { |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 2026 | .mac = e1000_82574, |
| 2027 | .flags = FLAG_HAS_HW_VLAN_FILTER |
| 2028 | | FLAG_HAS_MSIX |
| 2029 | | FLAG_HAS_JUMBO_FRAMES |
| 2030 | | FLAG_HAS_WOL |
Bruce Allan | b67e191 | 2012-12-27 08:32:33 +0000 | [diff] [blame] | 2031 | | FLAG_HAS_HW_TIMESTAMP |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 2032 | | FLAG_APME_IN_CTRL3 |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 2033 | | FLAG_HAS_SMART_POWER_DOWN |
| 2034 | | FLAG_HAS_AMT |
| 2035 | | FLAG_HAS_CTRLEXT_ON_LOAD, |
Chris Boot | d4a4206 | 2012-04-24 07:24:52 +0000 | [diff] [blame] | 2036 | .flags2 = FLAG2_CHECK_PHY_HANG |
Bruce Allan | 7f99ae6 | 2011-07-22 06:21:35 +0000 | [diff] [blame] | 2037 | | FLAG2_DISABLE_ASPM_L0S |
Chris Boot | d4a4206 | 2012-04-24 07:24:52 +0000 | [diff] [blame] | 2038 | | FLAG2_DISABLE_ASPM_L1 |
Matthew Vick | 2cb7a9c | 2012-03-16 09:02:59 +0000 | [diff] [blame] | 2039 | | FLAG2_NO_DISABLE_RX |
| 2040 | | FLAG2_DMA_BURST, |
Bruce Allan | ed5c2b0 | 2010-11-24 06:01:25 +0000 | [diff] [blame] | 2041 | .pba = 32, |
Alexander Duyck | a825e00 | 2009-10-02 12:30:42 +0000 | [diff] [blame] | 2042 | .max_hw_frame_size = DEFAULT_JUMBO, |
Bruce Allan | 4662e82 | 2008-08-26 18:37:06 -0700 | [diff] [blame] | 2043 | .get_variants = e1000_get_variants_82571, |
| 2044 | .mac_ops = &e82571_mac_ops, |
| 2045 | .phy_ops = &e82_phy_ops_bm, |
| 2046 | .nvm_ops = &e82571_nvm_ops, |
| 2047 | }; |
| 2048 | |
Jeff Kirsher | 8ce9d6c | 2011-09-24 13:23:52 +0000 | [diff] [blame] | 2049 | const struct e1000_info e1000_82583_info = { |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 2050 | .mac = e1000_82583, |
| 2051 | .flags = FLAG_HAS_HW_VLAN_FILTER |
| 2052 | | FLAG_HAS_WOL |
Bruce Allan | b67e191 | 2012-12-27 08:32:33 +0000 | [diff] [blame] | 2053 | | FLAG_HAS_HW_TIMESTAMP |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 2054 | | FLAG_APME_IN_CTRL3 |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 2055 | | FLAG_HAS_SMART_POWER_DOWN |
| 2056 | | FLAG_HAS_AMT |
Carolyn Wyborny | a3d72d5 | 2011-07-12 16:10:11 +0000 | [diff] [blame] | 2057 | | FLAG_HAS_JUMBO_FRAMES |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 2058 | | FLAG_HAS_CTRLEXT_ON_LOAD, |
Bruce Allan | 7f99ae6 | 2011-07-22 06:21:35 +0000 | [diff] [blame] | 2059 | .flags2 = FLAG2_DISABLE_ASPM_L0S |
| 2060 | | FLAG2_NO_DISABLE_RX, |
Bruce Allan | ed5c2b0 | 2010-11-24 06:01:25 +0000 | [diff] [blame] | 2061 | .pba = 32, |
Carolyn Wyborny | a3d72d5 | 2011-07-12 16:10:11 +0000 | [diff] [blame] | 2062 | .max_hw_frame_size = DEFAULT_JUMBO, |
Alexander Duyck | 8c81c9c | 2009-03-19 01:12:27 +0000 | [diff] [blame] | 2063 | .get_variants = e1000_get_variants_82571, |
| 2064 | .mac_ops = &e82571_mac_ops, |
| 2065 | .phy_ops = &e82_phy_ops_bm, |
| 2066 | .nvm_ops = &e82571_nvm_ops, |
| 2067 | }; |