blob: bef571769e685e5f5c6352725f3fd60c4d21b585 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_APIC_H
2#define _ASM_X86_APIC_H
Thomas Gleixner67c5fc52008-01-30 13:30:15 +01003
Ingo Molnare2780a62009-02-17 13:52:29 +01004#include <linux/cpumask.h>
Ingo Molnare2780a62009-02-17 13:52:29 +01005#include <linux/pm.h>
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01006
7#include <asm/alternative.h>
Suresh Siddha13c88fb52008-07-10 11:16:52 -07008#include <asm/cpufeature.h>
Ingo Molnare2780a62009-02-17 13:52:29 +01009#include <asm/processor.h>
10#include <asm/apicdef.h>
Arun Sharma600634972011-07-26 16:09:06 -070011#include <linux/atomic.h>
Ingo Molnare2780a62009-02-17 13:52:29 +010012#include <asm/fixmap.h>
13#include <asm/mpspec.h>
Suresh Siddha13c88fb52008-07-10 11:16:52 -070014#include <asm/msr.h>
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010015
16#define ARCH_APICTIMER_STOPS_ON_C3 1
17
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010018/*
19 * Debugging macros
20 */
21#define APIC_QUIET 0
22#define APIC_VERBOSE 1
23#define APIC_DEBUG 2
24
25/*
26 * Define the default level of output to be very little
27 * This can be turned up by using apic=verbose for more
28 * information and apic=debug for _lots_ of information.
29 * apic_verbosity is defined in apic.c
30 */
31#define apic_printk(v, s, a...) do { \
32 if ((v) <= apic_verbosity) \
33 printk(s, ##a); \
34 } while (0)
35
36
Ingo Molnar160d8da2009-02-11 11:27:39 +010037#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010038extern void generic_apic_probe(void);
Ingo Molnar160d8da2009-02-11 11:27:39 +010039#else
40static inline void generic_apic_probe(void)
41{
42}
43#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010044
45#ifdef CONFIG_X86_LOCAL_APIC
46
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +010047extern unsigned int apic_verbosity;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010048extern int local_apic_timer_c2_ok;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010049
Yinghai Lu3c999f12008-06-20 16:11:20 -070050extern int disable_apic;
Jacob Pan1ade93e2011-11-10 13:42:40 +000051extern unsigned int lapic_timer_frequency;
Ingo Molnar0939e4f2009-01-28 17:16:25 +010052
53#ifdef CONFIG_SMP
54extern void __inquire_remote_apic(int apicid);
55#else /* CONFIG_SMP */
56static inline void __inquire_remote_apic(int apicid)
57{
58}
59#endif /* CONFIG_SMP */
60
61static inline void default_inquire_remote_apic(int apicid)
62{
63 if (apic_verbosity >= APIC_DEBUG)
64 __inquire_remote_apic(apicid);
65}
66
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010067/*
Cyrill Gorcunov83121362009-09-15 11:12:30 +040068 * With 82489DX we can't rely on apic feature bit
69 * retrieved via cpuid but still have to deal with
70 * such an apic chip so we assume that SMP configuration
71 * is found from MP table (64bit case uses ACPI mostly
72 * which set smp presence flag as well so we are safe
73 * to use this helper too).
74 */
75static inline bool apic_from_smp_config(void)
76{
77 return smp_found_config && !disable_apic;
78}
79
80/*
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010081 * Basic functions accessing APICs.
82 */
83#ifdef CONFIG_PARAVIRT
84#include <asm/paravirt.h>
Thomas Gleixner96a388d2007-10-11 11:20:03 +020085#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010086
Ravikiran G Thirumalai70511132009-03-23 23:14:29 -070087#ifdef CONFIG_X86_64
Ravikiran G Thirumalaiaa7d8e25e2008-03-20 00:41:16 -070088extern int is_vsmp_box(void);
Yinghai Lu129d8bc2009-02-25 21:20:50 -080089#else
90static inline int is_vsmp_box(void)
91{
92 return 0;
93}
94#endif
Jaswinder Singh2b97df02008-07-23 17:13:14 +053095extern void xapic_wait_icr_idle(void);
96extern u32 safe_xapic_wait_icr_idle(void);
Jaswinder Singh2b97df02008-07-23 17:13:14 +053097extern void xapic_icr_write(u32, u32);
98extern int setup_profiling_timer(unsigned int);
Ravikiran G Thirumalaiaa7d8e25e2008-03-20 00:41:16 -070099
Suresh Siddha1b374e42008-07-10 11:16:49 -0700100static inline void native_apic_mem_write(u32 reg, u32 v)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100101{
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100102 volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100103
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100104 alternative_io("movl %0, %1", "xchgl %0, %1", X86_FEATURE_11AP,
105 ASM_OUTPUT2("=r" (v), "=m" (*addr)),
106 ASM_OUTPUT2("0" (v), "m" (*addr)));
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100107}
108
Suresh Siddha1b374e42008-07-10 11:16:49 -0700109static inline u32 native_apic_mem_read(u32 reg)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100110{
111 return *((volatile u32 *)(APIC_BASE + reg));
112}
113
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800114extern void native_apic_wait_icr_idle(void);
115extern u32 native_safe_apic_wait_icr_idle(void);
116extern void native_apic_icr_write(u32 low, u32 id);
117extern u64 native_apic_icr_read(void);
118
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700119extern int x2apic_mode;
Fenghua Yub24696b2009-03-27 14:22:44 -0700120
Han, Weidongd0b03bd2009-04-03 17:15:50 +0800121#ifdef CONFIG_X86_X2APIC
Suresh Siddhace4e2402009-03-17 10:16:54 -0800122/*
123 * Make previous memory operations globally visible before
124 * sending the IPI through x2apic wrmsr. We need a serializing instruction or
125 * mfence for this.
126 */
127static inline void x2apic_wrmsr_fence(void)
128{
129 asm volatile("mfence" : : : "memory");
130}
131
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700132static inline void native_apic_msr_write(u32 reg, u32 v)
133{
134 if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
135 reg == APIC_LVR)
136 return;
137
138 wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
139}
140
Michael S. Tsirkin0ab711a2012-05-16 19:03:58 +0300141static inline void native_apic_msr_eoi_write(u32 reg, u32 v)
142{
143 wrmsr(APIC_BASE_MSR + (APIC_EOI >> 4), APIC_EOI_ACK, 0);
144}
145
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700146static inline u32 native_apic_msr_read(u32 reg)
147{
Andi Kleen0059b242010-11-08 22:20:29 +0100148 u64 msr;
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700149
150 if (reg == APIC_DFR)
151 return -1;
152
Andi Kleen0059b242010-11-08 22:20:29 +0100153 rdmsrl(APIC_BASE_MSR + (reg >> 4), msr);
154 return (u32)msr;
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700155}
156
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800157static inline void native_x2apic_wait_icr_idle(void)
158{
159 /* no need to wait for icr idle in x2apic */
160 return;
161}
162
163static inline u32 native_safe_x2apic_wait_icr_idle(void)
164{
165 /* no need to wait for icr idle in x2apic */
166 return 0;
167}
168
169static inline void native_x2apic_icr_write(u32 low, u32 id)
170{
171 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
172}
173
174static inline u64 native_x2apic_icr_read(void)
175{
176 unsigned long val;
177
178 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
179 return val;
180}
181
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700182extern int x2apic_phys;
Yinghai Lufb209bd2011-12-21 17:45:17 -0800183extern int x2apic_preenabled;
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700184extern void check_x2apic(void);
185extern void enable_x2apic(void);
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700186extern void x2apic_icr_write(u32 low, u32 id);
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700187static inline int x2apic_enabled(void)
188{
Andi Kleen0059b242010-11-08 22:20:29 +0100189 u64 msr;
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700190
191 if (!cpu_has_x2apic)
192 return 0;
193
Andi Kleen0059b242010-11-08 22:20:29 +0100194 rdmsrl(MSR_IA32_APICBASE, msr);
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700195 if (msr & X2APIC_ENABLE)
196 return 1;
197 return 0;
198}
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700199
200#define x2apic_supported() (cpu_has_x2apic)
Gleb Natapovce69a782009-07-20 15:24:17 +0300201static inline void x2apic_force_phys(void)
202{
203 x2apic_phys = 1;
204}
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700205#else
Yinghai Lufb209bd2011-12-21 17:45:17 -0800206static inline void disable_x2apic(void)
207{
208}
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800209static inline void check_x2apic(void)
210{
211}
212static inline void enable_x2apic(void)
213{
214}
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800215static inline int x2apic_enabled(void)
216{
217 return 0;
218}
Gleb Natapovce69a782009-07-20 15:24:17 +0300219static inline void x2apic_force_phys(void)
220{
221}
Suresh Siddhacf6567f2009-03-16 17:05:00 -0700222
Yinghai Lua31bc322011-12-23 11:01:43 -0800223#define nox2apic 0
Weidong Han93758232009-04-17 16:42:14 +0800224#define x2apic_preenabled 0
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700225#define x2apic_supported() 0
Yinghai Luc535b6a2008-07-11 18:41:54 -0700226#endif
Suresh Siddha1b374e42008-07-10 11:16:49 -0700227
Weidong Han93758232009-04-17 16:42:14 +0800228extern void enable_IR_x2apic(void);
229
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100230extern int get_physical_broadcast(void);
231
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100232extern int lapic_get_maxlvt(void);
233extern void clear_local_APIC(void);
234extern void connect_bsp_APIC(void);
235extern void disconnect_bsp_APIC(int virt_wire_setup);
236extern void disable_local_APIC(void);
237extern void lapic_shutdown(void);
238extern int verify_local_APIC(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100239extern void sync_Arb_IDs(void);
240extern void init_bsp_APIC(void);
241extern void setup_local_APIC(void);
Andi Kleen739f33b2008-01-30 13:30:40 +0100242extern void end_local_APIC_setup(void);
Jan Beulich2fb270f2011-02-09 08:21:02 +0000243extern void bsp_end_local_APIC_setup(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100244extern void init_apic_mappings(void);
Yinghai Luc0104d32010-12-07 00:55:17 -0800245void register_lapic_address(unsigned long address);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100246extern void setup_boot_APIC_clock(void);
247extern void setup_secondary_APIC_clock(void);
248extern int APIC_init_uniprocessor(void);
Thomas Gleixnera906fda2011-02-25 16:09:31 +0100249extern int apic_force_enable(unsigned long addr);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100250
251/*
252 * On 32bit this is mach-xxx local
253 */
254#ifdef CONFIG_X86_64
Alok Kataria8fbbc4b2008-07-01 11:43:34 -0700255extern int apic_is_clustered_box(void);
256#else
257static inline int apic_is_clustered_box(void)
258{
259 return 0;
260}
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100261#endif
262
Robert Richter27afdf22010-10-06 12:27:54 +0200263extern int setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100264
265#else /* !CONFIG_X86_LOCAL_APIC */
266static inline void lapic_shutdown(void) { }
267#define local_apic_timer_c2_ok 1
Yinghai Luf3294a32008-06-27 01:41:56 -0700268static inline void init_apic_mappings(void) { }
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100269static inline void disable_local_APIC(void) { }
Thomas Gleixner736deca2009-08-19 12:35:53 +0200270# define setup_boot_APIC_clock x86_init_noop
271# define setup_secondary_APIC_clock x86_init_noop
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100272#endif /* !CONFIG_X86_LOCAL_APIC */
273
Ingo Molnar1f75ed02009-01-28 17:36:56 +0100274#ifdef CONFIG_X86_64
275#define SET_APIC_ID(x) (apic->set_apic_id(x))
276#else
277
Ingo Molnar1f75ed02009-01-28 17:36:56 +0100278#endif
279
Ingo Molnare2780a62009-02-17 13:52:29 +0100280/*
281 * Copyright 2004 James Cleverdon, IBM.
282 * Subject to the GNU Public License, v.2
283 *
284 * Generic APIC sub-arch data struct.
285 *
286 * Hacked for x86-64 by James Cleverdon from i386 architecture code by
287 * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
288 * James Cleverdon.
289 */
Ingo Molnarbe163a12009-02-17 16:28:46 +0100290struct apic {
Ingo Molnare2780a62009-02-17 13:52:29 +0100291 char *name;
292
293 int (*probe)(void);
294 int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
Daniel J Bluemanfa630302012-03-14 15:17:34 +0800295 int (*apic_id_valid)(int apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100296 int (*apic_id_registered)(void);
297
298 u32 irq_delivery_mode;
299 u32 irq_dest_mode;
300
301 const struct cpumask *(*target_cpus)(void);
302
303 int disable_esr;
304
305 int dest_logical;
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300306 unsigned long (*check_apicid_used)(physid_mask_t *map, int apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100307 unsigned long (*check_apicid_present)(int apicid);
308
309 void (*vector_allocation_domain)(int cpu, struct cpumask *retmask);
310 void (*init_apic_ldr)(void);
311
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300312 void (*ioapic_phys_id_map)(physid_mask_t *phys_map, physid_mask_t *retmap);
Ingo Molnare2780a62009-02-17 13:52:29 +0100313
314 void (*setup_apic_routing)(void);
315 int (*multi_timer_check)(int apic, int irq);
Ingo Molnare2780a62009-02-17 13:52:29 +0100316 int (*cpu_present_to_apicid)(int mps_cpu);
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300317 void (*apicid_to_cpu_present)(int phys_apicid, physid_mask_t *retmap);
Ingo Molnare2780a62009-02-17 13:52:29 +0100318 void (*setup_portio_remap)(void);
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200319 int (*check_phys_apicid_present)(int phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100320 void (*enable_apic_mode)(void);
321 int (*phys_pkg_id)(int cpuid_apic, int index_msb);
322
323 /*
Ingo Molnarbe163a12009-02-17 16:28:46 +0100324 * When one of the next two hooks returns 1 the apic
Ingo Molnare2780a62009-02-17 13:52:29 +0100325 * is switched to this. Essentially they are additional
326 * probe functions:
327 */
328 int (*mps_oem_check)(struct mpc_table *mpc, char *oem, char *productid);
329
330 unsigned int (*get_apic_id)(unsigned long x);
331 unsigned long (*set_apic_id)(unsigned int id);
332 unsigned long apic_id_mask;
333
334 unsigned int (*cpu_mask_to_apicid)(const struct cpumask *cpumask);
335 unsigned int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
336 const struct cpumask *andmask);
337
338 /* ipi */
339 void (*send_IPI_mask)(const struct cpumask *mask, int vector);
340 void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
341 int vector);
342 void (*send_IPI_allbutself)(int vector);
343 void (*send_IPI_all)(int vector);
344 void (*send_IPI_self)(int vector);
345
346 /* wakeup_secondary_cpu */
Ingo Molnar1f5bcab2009-02-26 13:51:40 +0100347 int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
Ingo Molnare2780a62009-02-17 13:52:29 +0100348
349 int trampoline_phys_low;
350 int trampoline_phys_high;
351
352 void (*wait_for_init_deassert)(atomic_t *deassert);
353 void (*smp_callin_clear_local_apic)(void);
Ingo Molnare2780a62009-02-17 13:52:29 +0100354 void (*inquire_remote_apic)(int apicid);
355
356 /* apic ops */
357 u32 (*read)(u32 reg);
358 void (*write)(u32 reg, u32 v);
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300359 /*
360 * ->eoi_write() has the same signature as ->write().
361 *
362 * Drivers can support both ->eoi_write() and ->write() by passing the same
363 * callback value. Kernel can override ->eoi_write() and fall back
364 * on write for EOI.
365 */
366 void (*eoi_write)(u32 reg, u32 v);
Ingo Molnare2780a62009-02-17 13:52:29 +0100367 u64 (*icr_read)(void);
368 void (*icr_write)(u32 low, u32 high);
369 void (*wait_icr_idle)(void);
370 u32 (*safe_wait_icr_idle)(void);
Tejun Heoacb8bc02011-01-23 14:37:33 +0100371
372#ifdef CONFIG_X86_32
373 /*
374 * Called very early during boot from get_smp_config(). It should
375 * return the logical apicid. x86_[bios]_cpu_to_apicid is
376 * initialized before this function is called.
377 *
378 * If logical apicid can't be determined that early, the function
379 * may return BAD_APICID. Logical apicid will be configured after
380 * init_apic_ldr() while bringing up CPUs. Note that NUMA affinity
381 * won't be applied properly during early boot in this case.
382 */
383 int (*x86_32_early_logical_apicid)(int cpu);
Tejun Heo89e5dc22011-01-23 14:37:38 +0100384
Tejun Heo84914ed02011-05-02 14:18:52 +0200385 /*
386 * Optional method called from setup_local_APIC() after logical
387 * apicid is guaranteed to be known to initialize apicid -> node
388 * mapping if NUMA initialization hasn't done so already. Don't
389 * add new users.
390 */
Tejun Heo89e5dc22011-01-23 14:37:38 +0100391 int (*x86_32_numa_cpu_node)(int cpu);
Tejun Heoacb8bc02011-01-23 14:37:33 +0100392#endif
Ingo Molnare2780a62009-02-17 13:52:29 +0100393};
394
Ingo Molnar0917c012009-02-26 12:47:40 +0100395/*
396 * Pointer to the local APIC driver in use on this system (there's
397 * always just one such driver in use - the kernel decides via an
398 * early probing process which one it picks - and then sticks to it):
399 */
Ingo Molnarbe163a12009-02-17 16:28:46 +0100400extern struct apic *apic;
Ingo Molnar0917c012009-02-26 12:47:40 +0100401
402/*
Suresh Siddha107e0e02011-05-20 17:51:17 -0700403 * APIC drivers are probed based on how they are listed in the .apicdrivers
404 * section. So the order is important and enforced by the ordering
405 * of different apic driver files in the Makefile.
406 *
407 * For the files having two apic drivers, we use apic_drivers()
408 * to enforce the order with in them.
409 */
410#define apic_driver(sym) \
411 static struct apic *__apicdrivers_##sym __used \
412 __aligned(sizeof(struct apic *)) \
413 __section(.apicdrivers) = { &sym }
414
415#define apic_drivers(sym1, sym2) \
416 static struct apic *__apicdrivers_##sym1##sym2[2] __used \
417 __aligned(sizeof(struct apic *)) \
418 __section(.apicdrivers) = { &sym1, &sym2 }
419
420extern struct apic *__apicdrivers[], *__apicdrivers_end[];
421
422/*
Ingo Molnar0917c012009-02-26 12:47:40 +0100423 * APIC functionality to boot other CPUs - only used on SMP:
424 */
425#ifdef CONFIG_SMP
Yinghai Lu2b6163b2009-02-25 20:50:49 -0800426extern atomic_t init_deasserted;
427extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
Ingo Molnar0917c012009-02-26 12:47:40 +0100428#endif
Ingo Molnare2780a62009-02-17 13:52:29 +0100429
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300430#ifdef CONFIG_X86_LOCAL_APIC
Fernando Luis Vázquez Cao346b46b2011-12-13 11:51:53 +0900431
Ingo Molnare2780a62009-02-17 13:52:29 +0100432static inline u32 apic_read(u32 reg)
433{
434 return apic->read(reg);
435}
436
437static inline void apic_write(u32 reg, u32 val)
438{
439 apic->write(reg, val);
440}
441
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300442static inline void apic_eoi(void)
443{
444 apic->eoi_write(APIC_EOI, APIC_EOI_ACK);
445}
446
Ingo Molnare2780a62009-02-17 13:52:29 +0100447static inline u64 apic_icr_read(void)
448{
449 return apic->icr_read();
450}
451
452static inline void apic_icr_write(u32 low, u32 high)
453{
454 apic->icr_write(low, high);
455}
456
457static inline void apic_wait_icr_idle(void)
458{
459 apic->wait_icr_idle();
460}
461
462static inline u32 safe_apic_wait_icr_idle(void)
463{
464 return apic->safe_wait_icr_idle();
465}
466
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300467#else /* CONFIG_X86_LOCAL_APIC */
468
469static inline u32 apic_read(u32 reg) { return 0; }
470static inline void apic_write(u32 reg, u32 val) { }
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300471static inline void apic_eoi(void) { }
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300472static inline u64 apic_icr_read(void) { return 0; }
473static inline void apic_icr_write(u32 low, u32 high) { }
474static inline void apic_wait_icr_idle(void) { }
475static inline u32 safe_apic_wait_icr_idle(void) { return 0; }
476
477#endif /* CONFIG_X86_LOCAL_APIC */
Ingo Molnare2780a62009-02-17 13:52:29 +0100478
479static inline void ack_APIC_irq(void)
480{
481 /*
482 * ack_APIC_irq() actually gets compiled as a single instruction
483 * ... yummie.
484 */
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300485 apic_eoi();
Ingo Molnare2780a62009-02-17 13:52:29 +0100486}
487
488static inline unsigned default_get_apic_id(unsigned long x)
489{
490 unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
491
Andreas Herrmann42937e82009-06-08 15:55:09 +0200492 if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID))
Ingo Molnare2780a62009-02-17 13:52:29 +0100493 return (x >> 24) & 0xFF;
494 else
495 return (x >> 24) & 0x0F;
496}
497
498/*
499 * Warm reset vector default position:
500 */
501#define DEFAULT_TRAMPOLINE_PHYS_LOW 0x467
502#define DEFAULT_TRAMPOLINE_PHYS_HIGH 0x469
503
Yinghai Lu2b6163b2009-02-25 20:50:49 -0800504#ifdef CONFIG_X86_64
Ingo Molnare2780a62009-02-17 13:52:29 +0100505extern int default_acpi_madt_oem_check(char *, char *);
506
507extern void apic_send_IPI_self(int vector);
508
Ingo Molnare2780a62009-02-17 13:52:29 +0100509DECLARE_PER_CPU(int, x2apic_extra_bits);
510
511extern int default_cpu_present_to_apicid(int mps_cpu);
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200512extern int default_check_phys_apicid_present(int phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100513#endif
514
515static inline void default_wait_for_init_deassert(atomic_t *deassert)
516{
517 while (!atomic_read(deassert))
518 cpu_relax();
519 return;
520}
521
Jan Beulich838312b2011-09-28 16:44:54 +0100522extern void generic_bigsmp_probe(void);
Ingo Molnare2780a62009-02-17 13:52:29 +0100523
524
525#ifdef CONFIG_X86_LOCAL_APIC
526
527#include <asm/smp.h>
528
529#define APIC_DFR_VALUE (APIC_DFR_FLAT)
530
531static inline const struct cpumask *default_target_cpus(void)
532{
533#ifdef CONFIG_SMP
534 return cpu_online_mask;
535#else
536 return cpumask_of(0);
537#endif
538}
539
Alexander Gordeevbf721d32012-06-05 13:23:29 +0200540static inline const struct cpumask *online_target_cpus(void)
541{
542 return cpu_online_mask;
543}
544
Ingo Molnare2780a62009-02-17 13:52:29 +0100545DECLARE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid);
546
547
548static inline unsigned int read_apic_id(void)
549{
550 unsigned int reg;
551
552 reg = apic_read(APIC_ID);
553
554 return apic->get_apic_id(reg);
555}
556
Daniel J Bluemanfa630302012-03-14 15:17:34 +0800557static inline int default_apic_id_valid(int apicid)
558{
Steffen Persvoldb7157ac2012-03-16 20:25:35 +0100559 return (apicid < 255);
Daniel J Bluemanfa630302012-03-14 15:17:34 +0800560}
561
Ingo Molnare2780a62009-02-17 13:52:29 +0100562extern void default_setup_apic_routing(void);
563
Cyrill Gorcunov9844ab12009-10-14 00:07:03 +0400564extern struct apic apic_noop;
565
Ingo Molnare2780a62009-02-17 13:52:29 +0100566#ifdef CONFIG_X86_32
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +0530567
Tejun Heoacb8bc02011-01-23 14:37:33 +0100568static inline int noop_x86_32_early_logical_apicid(int cpu)
569{
570 return BAD_APICID;
571}
572
Ingo Molnare2780a62009-02-17 13:52:29 +0100573/*
574 * Set up the logical destination ID.
575 *
576 * Intel recommends to set DFR, LDR and TPR before enabling
577 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
578 * document number 292116). So here it goes...
579 */
580extern void default_init_apic_ldr(void);
581
582static inline int default_apic_id_registered(void)
583{
584 return physid_isset(read_apic_id(), phys_cpu_present_map);
585}
586
Yinghai Luf56e5032009-03-24 14:16:30 -0700587static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
588{
589 return cpuid_apic >> index_msb;
590}
591
Yinghai Luf56e5032009-03-24 14:16:30 -0700592#endif
593
Ingo Molnare2780a62009-02-17 13:52:29 +0100594static inline unsigned int
Alexander Gordeev63982682012-06-05 13:23:44 +0200595flat_cpu_mask_to_apicid(const struct cpumask *cpumask)
Ingo Molnare2780a62009-02-17 13:52:29 +0100596{
Yinghai Luf56e5032009-03-24 14:16:30 -0700597 return cpumask_bits(cpumask)[0] & APIC_ALL_CPUS;
Ingo Molnare2780a62009-02-17 13:52:29 +0100598}
599
600static inline unsigned int
Alexander Gordeev63982682012-06-05 13:23:44 +0200601flat_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
602 const struct cpumask *andmask)
Ingo Molnare2780a62009-02-17 13:52:29 +0100603{
604 unsigned long mask1 = cpumask_bits(cpumask)[0];
605 unsigned long mask2 = cpumask_bits(andmask)[0];
606 unsigned long mask3 = cpumask_bits(cpu_online_mask)[0];
607
608 return (unsigned int)(mask1 & mask2 & mask3);
609}
610
Alexander Gordeev63982682012-06-05 13:23:44 +0200611extern unsigned int
612default_cpu_mask_to_apicid(const struct cpumask *cpumask);
613
614extern unsigned int
615default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
616 const struct cpumask *andmask);
617
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300618static inline unsigned long default_check_apicid_used(physid_mask_t *map, int apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100619{
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300620 return physid_isset(apicid, *map);
Ingo Molnare2780a62009-02-17 13:52:29 +0100621}
622
623static inline unsigned long default_check_apicid_present(int bit)
624{
625 return physid_isset(bit, phys_cpu_present_map);
626}
627
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300628static inline void default_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap)
Ingo Molnare2780a62009-02-17 13:52:29 +0100629{
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300630 *retmap = *phys_map;
Ingo Molnare2780a62009-02-17 13:52:29 +0100631}
632
Ingo Molnare2780a62009-02-17 13:52:29 +0100633static inline int __default_cpu_present_to_apicid(int mps_cpu)
634{
635 if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
636 return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
637 else
638 return BAD_APICID;
639}
640
641static inline int
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200642__default_check_phys_apicid_present(int phys_apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100643{
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200644 return physid_isset(phys_apicid, phys_cpu_present_map);
Ingo Molnare2780a62009-02-17 13:52:29 +0100645}
646
647#ifdef CONFIG_X86_32
648static inline int default_cpu_present_to_apicid(int mps_cpu)
649{
650 return __default_cpu_present_to_apicid(mps_cpu);
651}
652
653static inline int
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200654default_check_phys_apicid_present(int phys_apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100655{
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200656 return __default_check_phys_apicid_present(phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100657}
658#else
659extern int default_cpu_present_to_apicid(int mps_cpu);
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200660extern int default_check_phys_apicid_present(int phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100661#endif
662
Ingo Molnare2780a62009-02-17 13:52:29 +0100663#endif /* CONFIG_X86_LOCAL_APIC */
664
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700665#endif /* _ASM_X86_APIC_H */