blob: be7fab934d3f380eb8322a8349d88c362a64df7a [file] [log] [blame]
Eric Anholt7d573822009-01-02 13:33:00 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eric Anholt7d573822009-01-02 13:33:00 -080031#include <linux/delay.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010032#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_edid.h>
Eric Anholt7d573822009-01-02 13:33:00 -080037#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Eric Anholt7d573822009-01-02 13:33:00 -080039#include "i915_drv.h"
40
Paulo Zanoni30add222012-10-26 19:05:45 -020041static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
42{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020043 return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
Paulo Zanoni30add222012-10-26 19:05:45 -020044}
45
Daniel Vetterafba0182012-06-12 16:36:45 +020046static void
47assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
48{
Paulo Zanoni30add222012-10-26 19:05:45 -020049 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
Daniel Vetterafba0182012-06-12 16:36:45 +020050 struct drm_i915_private *dev_priv = dev->dev_private;
51 uint32_t enabled_bits;
52
Paulo Zanoniaffa9352012-11-23 15:30:39 -020053 enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
Daniel Vetterafba0182012-06-12 16:36:45 +020054
Paulo Zanonib242b7f2013-02-18 19:00:26 -030055 WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
Daniel Vetterafba0182012-06-12 16:36:45 +020056 "HDMI port enabled, expecting disabled\n");
57}
58
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -030059struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +010060{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020061 struct intel_digital_port *intel_dig_port =
62 container_of(encoder, struct intel_digital_port, base.base);
63 return &intel_dig_port->hdmi;
Chris Wilsonea5b2132010-08-04 13:50:23 +010064}
65
Chris Wilsondf0e9242010-09-09 16:20:55 +010066static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
67{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020068 return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010069}
70
Damien Lespiau178f7362013-08-06 20:32:18 +010071static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
David Härdeman3c17fe42010-09-24 21:44:32 +020072{
Damien Lespiau178f7362013-08-06 20:32:18 +010073 switch (type) {
74 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030075 return VIDEO_DIP_SELECT_AVI;
Damien Lespiau178f7362013-08-06 20:32:18 +010076 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030077 return VIDEO_DIP_SELECT_SPD;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +010078 case HDMI_INFOFRAME_TYPE_VENDOR:
79 return VIDEO_DIP_SELECT_VENDOR;
Jesse Barnes45187ac2011-08-03 09:22:55 -070080 default:
Damien Lespiau178f7362013-08-06 20:32:18 +010081 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030082 return 0;
Jesse Barnes45187ac2011-08-03 09:22:55 -070083 }
Jesse Barnes45187ac2011-08-03 09:22:55 -070084}
85
Damien Lespiau178f7362013-08-06 20:32:18 +010086static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
Jesse Barnes45187ac2011-08-03 09:22:55 -070087{
Damien Lespiau178f7362013-08-06 20:32:18 +010088 switch (type) {
89 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030090 return VIDEO_DIP_ENABLE_AVI;
Damien Lespiau178f7362013-08-06 20:32:18 +010091 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030092 return VIDEO_DIP_ENABLE_SPD;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +010093 case HDMI_INFOFRAME_TYPE_VENDOR:
94 return VIDEO_DIP_ENABLE_VENDOR;
Paulo Zanonifa193ff2012-05-04 17:18:20 -030095 default:
Damien Lespiau178f7362013-08-06 20:32:18 +010096 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030097 return 0;
Paulo Zanonifa193ff2012-05-04 17:18:20 -030098 }
Paulo Zanonifa193ff2012-05-04 17:18:20 -030099}
100
Damien Lespiau178f7362013-08-06 20:32:18 +0100101static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300102{
Damien Lespiau178f7362013-08-06 20:32:18 +0100103 switch (type) {
104 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300105 return VIDEO_DIP_ENABLE_AVI_HSW;
Damien Lespiau178f7362013-08-06 20:32:18 +0100106 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300107 return VIDEO_DIP_ENABLE_SPD_HSW;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100108 case HDMI_INFOFRAME_TYPE_VENDOR:
109 return VIDEO_DIP_ENABLE_VS_HSW;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300110 default:
Damien Lespiau178f7362013-08-06 20:32:18 +0100111 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300112 return 0;
113 }
114}
115
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200116static i915_reg_t
117hsw_dip_data_reg(struct drm_i915_private *dev_priv,
118 enum transcoder cpu_transcoder,
119 enum hdmi_infoframe_type type,
120 int i)
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300121{
Damien Lespiau178f7362013-08-06 20:32:18 +0100122 switch (type) {
123 case HDMI_INFOFRAME_TYPE_AVI:
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300124 return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder, i);
Damien Lespiau178f7362013-08-06 20:32:18 +0100125 case HDMI_INFOFRAME_TYPE_SPD:
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300126 return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder, i);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100127 case HDMI_INFOFRAME_TYPE_VENDOR:
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300128 return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder, i);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300129 default:
Damien Lespiau178f7362013-08-06 20:32:18 +0100130 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200131 return INVALID_MMIO_REG;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300132 }
133}
134
Daniel Vettera3da1df2012-05-08 15:19:06 +0200135static void g4x_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100136 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200137 const void *frame, ssize_t len)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700138{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200139 const uint32_t *data = frame;
David Härdeman3c17fe42010-09-24 21:44:32 +0200140 struct drm_device *dev = encoder->dev;
141 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300142 u32 val = I915_READ(VIDEO_DIP_CTL);
Damien Lespiau178f7362013-08-06 20:32:18 +0100143 int i;
David Härdeman3c17fe42010-09-24 21:44:32 +0200144
Paulo Zanoni822974a2012-05-28 16:42:51 -0300145 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
146
Paulo Zanoni1d4f85a2012-05-04 17:18:18 -0300147 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100148 val |= g4x_infoframe_index(type);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700149
Damien Lespiau178f7362013-08-06 20:32:18 +0100150 val &= ~g4x_infoframe_enable(type);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300151
152 I915_WRITE(VIDEO_DIP_CTL, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700153
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300154 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700155 for (i = 0; i < len; i += 4) {
David Härdeman3c17fe42010-09-24 21:44:32 +0200156 I915_WRITE(VIDEO_DIP_DATA, *data);
157 data++;
158 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300159 /* Write every possible data byte to force correct ECC calculation. */
160 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
161 I915_WRITE(VIDEO_DIP_DATA, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300162 mmiowb();
David Härdeman3c17fe42010-09-24 21:44:32 +0200163
Damien Lespiau178f7362013-08-06 20:32:18 +0100164 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300165 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200166 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700167
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300168 I915_WRITE(VIDEO_DIP_CTL, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300169 POSTING_READ(VIDEO_DIP_CTL);
David Härdeman3c17fe42010-09-24 21:44:32 +0200170}
171
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200172static bool g4x_infoframe_enabled(struct drm_encoder *encoder,
173 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800174{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200175 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Jesse Barnes89a35ec2014-11-20 13:24:13 -0800176 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Jesse Barnese43823e2014-11-05 14:26:08 -0800177 u32 val = I915_READ(VIDEO_DIP_CTL);
178
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300179 if ((val & VIDEO_DIP_ENABLE) == 0)
180 return false;
Jesse Barnes89a35ec2014-11-20 13:24:13 -0800181
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300182 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
183 return false;
184
185 return val & (VIDEO_DIP_ENABLE_AVI |
186 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
Jesse Barnese43823e2014-11-05 14:26:08 -0800187}
188
Paulo Zanonifdf12502012-05-04 17:18:24 -0300189static void ibx_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100190 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200191 const void *frame, ssize_t len)
Paulo Zanonifdf12502012-05-04 17:18:24 -0300192{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200193 const uint32_t *data = frame;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300194 struct drm_device *dev = encoder->dev;
195 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300196 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200197 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300198 u32 val = I915_READ(reg);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200199 int i;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300200
Paulo Zanoni822974a2012-05-28 16:42:51 -0300201 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
202
Paulo Zanonifdf12502012-05-04 17:18:24 -0300203 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100204 val |= g4x_infoframe_index(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300205
Damien Lespiau178f7362013-08-06 20:32:18 +0100206 val &= ~g4x_infoframe_enable(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300207
208 I915_WRITE(reg, val);
209
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300210 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300211 for (i = 0; i < len; i += 4) {
212 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
213 data++;
214 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300215 /* Write every possible data byte to force correct ECC calculation. */
216 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
217 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300218 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300219
Damien Lespiau178f7362013-08-06 20:32:18 +0100220 val |= g4x_infoframe_enable(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300221 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200222 val |= VIDEO_DIP_FREQ_VSYNC;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300223
224 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300225 POSTING_READ(reg);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300226}
227
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200228static bool ibx_infoframe_enabled(struct drm_encoder *encoder,
229 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800230{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200231 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Jani Nikula052f62f2015-04-29 15:30:07 +0300232 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200233 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
234 i915_reg_t reg = TVIDEO_DIP_CTL(pipe);
Jesse Barnese43823e2014-11-05 14:26:08 -0800235 u32 val = I915_READ(reg);
236
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300237 if ((val & VIDEO_DIP_ENABLE) == 0)
238 return false;
Jani Nikula052f62f2015-04-29 15:30:07 +0300239
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300240 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
241 return false;
242
243 return val & (VIDEO_DIP_ENABLE_AVI |
244 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
245 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Jesse Barnese43823e2014-11-05 14:26:08 -0800246}
247
Paulo Zanonifdf12502012-05-04 17:18:24 -0300248static void cpt_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100249 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200250 const void *frame, ssize_t len)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700251{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200252 const uint32_t *data = frame;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700253 struct drm_device *dev = encoder->dev;
254 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300255 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200256 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300257 u32 val = I915_READ(reg);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200258 int i;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700259
Paulo Zanoni822974a2012-05-28 16:42:51 -0300260 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
261
Jesse Barnes64a8fc02011-09-22 11:16:00 +0530262 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100263 val |= g4x_infoframe_index(type);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700264
Paulo Zanoniecb97852012-05-04 17:18:21 -0300265 /* The DIP control register spec says that we need to update the AVI
266 * infoframe without clearing its enable bit */
Damien Lespiau178f7362013-08-06 20:32:18 +0100267 if (type != HDMI_INFOFRAME_TYPE_AVI)
268 val &= ~g4x_infoframe_enable(type);
Paulo Zanoniecb97852012-05-04 17:18:21 -0300269
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300270 I915_WRITE(reg, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700271
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300272 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700273 for (i = 0; i < len; i += 4) {
274 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
275 data++;
276 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300277 /* Write every possible data byte to force correct ECC calculation. */
278 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
279 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300280 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700281
Damien Lespiau178f7362013-08-06 20:32:18 +0100282 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300283 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200284 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700285
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300286 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300287 POSTING_READ(reg);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700288}
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700289
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200290static bool cpt_infoframe_enabled(struct drm_encoder *encoder,
291 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800292{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200293 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
294 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
295 u32 val = I915_READ(TVIDEO_DIP_CTL(pipe));
Jesse Barnese43823e2014-11-05 14:26:08 -0800296
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300297 if ((val & VIDEO_DIP_ENABLE) == 0)
298 return false;
299
300 return val & (VIDEO_DIP_ENABLE_AVI |
301 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
302 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Jesse Barnese43823e2014-11-05 14:26:08 -0800303}
304
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700305static void vlv_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100306 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200307 const void *frame, ssize_t len)
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700308{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200309 const uint32_t *data = frame;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700310 struct drm_device *dev = encoder->dev;
311 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300312 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200313 i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300314 u32 val = I915_READ(reg);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200315 int i;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700316
Paulo Zanoni822974a2012-05-28 16:42:51 -0300317 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
318
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700319 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100320 val |= g4x_infoframe_index(type);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700321
Damien Lespiau178f7362013-08-06 20:32:18 +0100322 val &= ~g4x_infoframe_enable(type);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300323
324 I915_WRITE(reg, val);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700325
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300326 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700327 for (i = 0; i < len; i += 4) {
328 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
329 data++;
330 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300331 /* Write every possible data byte to force correct ECC calculation. */
332 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
333 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300334 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700335
Damien Lespiau178f7362013-08-06 20:32:18 +0100336 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300337 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200338 val |= VIDEO_DIP_FREQ_VSYNC;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700339
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300340 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300341 POSTING_READ(reg);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700342}
343
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200344static bool vlv_infoframe_enabled(struct drm_encoder *encoder,
345 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800346{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200347 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Jesse Barnes535afa22015-04-15 16:52:29 -0700348 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200349 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
350 u32 val = I915_READ(VLV_TVIDEO_DIP_CTL(pipe));
Jesse Barnese43823e2014-11-05 14:26:08 -0800351
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300352 if ((val & VIDEO_DIP_ENABLE) == 0)
353 return false;
Jesse Barnes535afa22015-04-15 16:52:29 -0700354
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300355 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
356 return false;
357
358 return val & (VIDEO_DIP_ENABLE_AVI |
359 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
360 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Jesse Barnese43823e2014-11-05 14:26:08 -0800361}
362
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300363static void hsw_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100364 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200365 const void *frame, ssize_t len)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300366{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200367 const uint32_t *data = frame;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300368 struct drm_device *dev = encoder->dev;
369 struct drm_i915_private *dev_priv = dev->dev_private;
370 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300371 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200372 i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
373 i915_reg_t data_reg;
Damien Lespiau178f7362013-08-06 20:32:18 +0100374 int i;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300375 u32 val = I915_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300376
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300377 data_reg = hsw_dip_data_reg(dev_priv, cpu_transcoder, type, 0);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200378 if (i915_mmio_reg_valid(data_reg))
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300379 return;
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300380
Damien Lespiau178f7362013-08-06 20:32:18 +0100381 val &= ~hsw_infoframe_enable(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300382 I915_WRITE(ctl_reg, val);
383
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300384 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300385 for (i = 0; i < len; i += 4) {
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300386 I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
387 type, i >> 2), *data);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300388 data++;
389 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300390 /* Write every possible data byte to force correct ECC calculation. */
391 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300392 I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
393 type, i >> 2), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300394 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300395
Damien Lespiau178f7362013-08-06 20:32:18 +0100396 val |= hsw_infoframe_enable(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300397 I915_WRITE(ctl_reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300398 POSTING_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300399}
400
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200401static bool hsw_infoframe_enabled(struct drm_encoder *encoder,
402 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800403{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200404 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
405 u32 val = I915_READ(HSW_TVIDEO_DIP_CTL(pipe_config->cpu_transcoder));
Jesse Barnese43823e2014-11-05 14:26:08 -0800406
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300407 return val & (VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
408 VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
409 VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
Jesse Barnese43823e2014-11-05 14:26:08 -0800410}
411
Damien Lespiau5adaea72013-08-06 20:32:19 +0100412/*
413 * The data we write to the DIP data buffer registers is 1 byte bigger than the
414 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
415 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
416 * used for both technologies.
417 *
418 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
419 * DW1: DB3 | DB2 | DB1 | DB0
420 * DW2: DB7 | DB6 | DB5 | DB4
421 * DW3: ...
422 *
423 * (HB is Header Byte, DB is Data Byte)
424 *
425 * The hdmi pack() functions don't know about that hardware specific hole so we
426 * trick them by giving an offset into the buffer and moving back the header
427 * bytes by one.
428 */
Damien Lespiau9198ee52013-08-06 20:32:24 +0100429static void intel_write_infoframe(struct drm_encoder *encoder,
430 union hdmi_infoframe *frame)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700431{
432 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Damien Lespiau5adaea72013-08-06 20:32:19 +0100433 uint8_t buffer[VIDEO_DIP_DATA_SIZE];
434 ssize_t len;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700435
Damien Lespiau5adaea72013-08-06 20:32:19 +0100436 /* see comment above for the reason for this offset */
437 len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
438 if (len < 0)
439 return;
440
441 /* Insert the 'hole' (see big comment above) at position 3 */
442 buffer[0] = buffer[1];
443 buffer[1] = buffer[2];
444 buffer[2] = buffer[3];
445 buffer[3] = 0;
446 len++;
447
448 intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700449}
450
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300451static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300452 const struct drm_display_mode *adjusted_mode)
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700453{
Ville Syrjäläabedc072013-01-17 16:31:31 +0200454 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Daniel Vetter50f3b012013-03-27 00:44:56 +0100455 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Damien Lespiau5adaea72013-08-06 20:32:19 +0100456 union hdmi_infoframe frame;
457 int ret;
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700458
Damien Lespiau5adaea72013-08-06 20:32:19 +0100459 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
460 adjusted_mode);
461 if (ret < 0) {
462 DRM_ERROR("couldn't fill AVI infoframe\n");
463 return;
464 }
Paulo Zanonic846b612012-04-13 16:31:41 -0300465
Ville Syrjäläabedc072013-01-17 16:31:31 +0200466 if (intel_hdmi->rgb_quant_range_selectable) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200467 if (intel_crtc->config->limited_color_range)
Damien Lespiau5adaea72013-08-06 20:32:19 +0100468 frame.avi.quantization_range =
469 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200470 else
Damien Lespiau5adaea72013-08-06 20:32:19 +0100471 frame.avi.quantization_range =
472 HDMI_QUANTIZATION_RANGE_FULL;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200473 }
474
Damien Lespiau9198ee52013-08-06 20:32:24 +0100475 intel_write_infoframe(encoder, &frame);
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700476}
477
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300478static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700479{
Damien Lespiau5adaea72013-08-06 20:32:19 +0100480 union hdmi_infoframe frame;
481 int ret;
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700482
Damien Lespiau5adaea72013-08-06 20:32:19 +0100483 ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
484 if (ret < 0) {
485 DRM_ERROR("couldn't fill SPD infoframe\n");
486 return;
487 }
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700488
Damien Lespiau5adaea72013-08-06 20:32:19 +0100489 frame.spd.sdi = HDMI_SPD_SDI_PC;
490
Damien Lespiau9198ee52013-08-06 20:32:24 +0100491 intel_write_infoframe(encoder, &frame);
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700492}
493
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100494static void
495intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300496 const struct drm_display_mode *adjusted_mode)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100497{
498 union hdmi_infoframe frame;
499 int ret;
500
501 ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
502 adjusted_mode);
503 if (ret < 0)
504 return;
505
506 intel_write_infoframe(encoder, &frame);
507}
508
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300509static void g4x_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200510 bool enable,
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300511 const struct drm_display_mode *adjusted_mode)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300512{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300513 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200514 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
515 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200516 i915_reg_t reg = VIDEO_DIP_CTL;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300517 u32 val = I915_READ(reg);
Ville Syrjälä822cdc52014-01-23 23:15:34 +0200518 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300519
Daniel Vetterafba0182012-06-12 16:36:45 +0200520 assert_hdmi_port_disabled(intel_hdmi);
521
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300522 /* If the registers were not initialized yet, they might be zeroes,
523 * which means we're selecting the AVI DIP and we're setting its
524 * frequency to once. This seems to really confuse the HW and make
525 * things stop working (the register spec says the AVI always needs to
526 * be sent every VSync). So here we avoid writing to the register more
527 * than we need and also explicitly select the AVI DIP and explicitly
528 * set its frequency to every VSync. Avoiding to write it twice seems to
529 * be enough to solve the problem, but being defensive shouldn't hurt us
530 * either. */
531 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
532
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200533 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300534 if (!(val & VIDEO_DIP_ENABLE))
535 return;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300536 if (port != (val & VIDEO_DIP_PORT_MASK)) {
537 DRM_DEBUG_KMS("video DIP still enabled on port %c\n",
538 (val & VIDEO_DIP_PORT_MASK) >> 29);
539 return;
540 }
541 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
542 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300543 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300544 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300545 return;
546 }
547
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300548 if (port != (val & VIDEO_DIP_PORT_MASK)) {
549 if (val & VIDEO_DIP_ENABLE) {
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300550 DRM_DEBUG_KMS("video DIP already enabled on port %c\n",
551 (val & VIDEO_DIP_PORT_MASK) >> 29);
552 return;
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300553 }
554 val &= ~VIDEO_DIP_PORT_MASK;
555 val |= port;
556 }
557
Paulo Zanoni822974a2012-05-28 16:42:51 -0300558 val |= VIDEO_DIP_ENABLE;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300559 val &= ~(VIDEO_DIP_ENABLE_AVI |
560 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300561
Paulo Zanonif278d972012-05-28 16:42:50 -0300562 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300563 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300564
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300565 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
566 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100567 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300568}
569
Ville Syrjälä6d674152015-05-05 17:06:20 +0300570static bool hdmi_sink_is_deep_color(struct drm_encoder *encoder)
571{
572 struct drm_device *dev = encoder->dev;
573 struct drm_connector *connector;
574
575 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
576
577 /*
578 * HDMI cloning is only supported on g4x which doesn't
579 * support deep color or GCP infoframes anyway so no
580 * need to worry about multiple HDMI sinks here.
581 */
582 list_for_each_entry(connector, &dev->mode_config.connector_list, head)
583 if (connector->encoder == encoder)
584 return connector->display_info.bpc > 8;
585
586 return false;
587}
588
Ville Syrjälä12aa3292015-05-05 17:06:21 +0300589/*
590 * Determine if default_phase=1 can be indicated in the GCP infoframe.
591 *
592 * From HDMI specification 1.4a:
593 * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0
594 * - The first pixel following each Video Data Period shall have a pixel packing phase of 0
595 * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase
596 * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing
597 * phase of 0
598 */
599static bool gcp_default_phase_possible(int pipe_bpp,
600 const struct drm_display_mode *mode)
601{
602 unsigned int pixels_per_group;
603
604 switch (pipe_bpp) {
605 case 30:
606 /* 4 pixels in 5 clocks */
607 pixels_per_group = 4;
608 break;
609 case 36:
610 /* 2 pixels in 3 clocks */
611 pixels_per_group = 2;
612 break;
613 case 48:
614 /* 1 pixel in 2 clocks */
615 pixels_per_group = 1;
616 break;
617 default:
618 /* phase information not relevant for 8bpc */
619 return false;
620 }
621
622 return mode->crtc_hdisplay % pixels_per_group == 0 &&
623 mode->crtc_htotal % pixels_per_group == 0 &&
624 mode->crtc_hblank_start % pixels_per_group == 0 &&
625 mode->crtc_hblank_end % pixels_per_group == 0 &&
626 mode->crtc_hsync_start % pixels_per_group == 0 &&
627 mode->crtc_hsync_end % pixels_per_group == 0 &&
628 ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 ||
629 mode->crtc_htotal/2 % pixels_per_group == 0);
630}
631
Ville Syrjälä6d674152015-05-05 17:06:20 +0300632static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder)
633{
634 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
635 struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200636 i915_reg_t reg;
637 u32 val = 0;
Ville Syrjälä6d674152015-05-05 17:06:20 +0300638
639 if (HAS_DDI(dev_priv))
640 reg = HSW_TVIDEO_DIP_GCP(crtc->config->cpu_transcoder);
Wayne Boyer666a4532015-12-09 12:29:35 -0800641 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300642 reg = VLV_TVIDEO_DIP_GCP(crtc->pipe);
643 else if (HAS_PCH_SPLIT(dev_priv->dev))
644 reg = TVIDEO_DIP_GCP(crtc->pipe);
645 else
646 return false;
647
648 /* Indicate color depth whenever the sink supports deep color */
649 if (hdmi_sink_is_deep_color(encoder))
650 val |= GCP_COLOR_INDICATION;
651
Ville Syrjälä12aa3292015-05-05 17:06:21 +0300652 /* Enable default_phase whenever the display mode is suitably aligned */
653 if (gcp_default_phase_possible(crtc->config->pipe_bpp,
654 &crtc->config->base.adjusted_mode))
655 val |= GCP_DEFAULT_PHASE_ENABLE;
656
Ville Syrjälä6d674152015-05-05 17:06:20 +0300657 I915_WRITE(reg, val);
658
659 return val != 0;
660}
661
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300662static void ibx_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200663 bool enable,
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300664 const struct drm_display_mode *adjusted_mode)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300665{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300666 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
667 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200668 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
669 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200670 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300671 u32 val = I915_READ(reg);
Ville Syrjälä822cdc52014-01-23 23:15:34 +0200672 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300673
Daniel Vetterafba0182012-06-12 16:36:45 +0200674 assert_hdmi_port_disabled(intel_hdmi);
675
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300676 /* See the big comment in g4x_set_infoframes() */
677 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
678
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200679 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300680 if (!(val & VIDEO_DIP_ENABLE))
681 return;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300682 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
683 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
684 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300685 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300686 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300687 return;
688 }
689
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300690 if (port != (val & VIDEO_DIP_PORT_MASK)) {
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300691 WARN(val & VIDEO_DIP_ENABLE,
692 "DIP already enabled on port %c\n",
693 (val & VIDEO_DIP_PORT_MASK) >> 29);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300694 val &= ~VIDEO_DIP_PORT_MASK;
695 val |= port;
696 }
697
Paulo Zanoni822974a2012-05-28 16:42:51 -0300698 val |= VIDEO_DIP_ENABLE;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300699 val &= ~(VIDEO_DIP_ENABLE_AVI |
700 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
701 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300702
Ville Syrjälä6d674152015-05-05 17:06:20 +0300703 if (intel_hdmi_set_gcp_infoframe(encoder))
704 val |= VIDEO_DIP_ENABLE_GCP;
705
Paulo Zanonif278d972012-05-28 16:42:50 -0300706 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300707 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300708
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300709 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
710 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100711 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300712}
713
714static void cpt_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200715 bool enable,
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300716 const struct drm_display_mode *adjusted_mode)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300717{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300718 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
719 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
720 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200721 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300722 u32 val = I915_READ(reg);
723
Daniel Vetterafba0182012-06-12 16:36:45 +0200724 assert_hdmi_port_disabled(intel_hdmi);
725
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300726 /* See the big comment in g4x_set_infoframes() */
727 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
728
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200729 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300730 if (!(val & VIDEO_DIP_ENABLE))
731 return;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300732 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
733 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
734 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300735 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300736 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300737 return;
738 }
739
Paulo Zanoni822974a2012-05-28 16:42:51 -0300740 /* Set both together, unset both together: see the spec. */
741 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300742 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300743 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300744
Ville Syrjälä6d674152015-05-05 17:06:20 +0300745 if (intel_hdmi_set_gcp_infoframe(encoder))
746 val |= VIDEO_DIP_ENABLE_GCP;
747
Paulo Zanoni822974a2012-05-28 16:42:51 -0300748 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300749 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300750
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300751 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
752 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100753 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300754}
755
756static void vlv_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200757 bool enable,
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300758 const struct drm_display_mode *adjusted_mode)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300759{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300760 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700761 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300762 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
763 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200764 i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300765 u32 val = I915_READ(reg);
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700766 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300767
Daniel Vetterafba0182012-06-12 16:36:45 +0200768 assert_hdmi_port_disabled(intel_hdmi);
769
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300770 /* See the big comment in g4x_set_infoframes() */
771 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
772
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200773 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300774 if (!(val & VIDEO_DIP_ENABLE))
775 return;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300776 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
777 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
778 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300779 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300780 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300781 return;
782 }
783
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700784 if (port != (val & VIDEO_DIP_PORT_MASK)) {
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300785 WARN(val & VIDEO_DIP_ENABLE,
786 "DIP already enabled on port %c\n",
787 (val & VIDEO_DIP_PORT_MASK) >> 29);
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700788 val &= ~VIDEO_DIP_PORT_MASK;
789 val |= port;
790 }
791
Paulo Zanoni822974a2012-05-28 16:42:51 -0300792 val |= VIDEO_DIP_ENABLE;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300793 val &= ~(VIDEO_DIP_ENABLE_AVI |
794 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
795 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300796
Ville Syrjälä6d674152015-05-05 17:06:20 +0300797 if (intel_hdmi_set_gcp_infoframe(encoder))
798 val |= VIDEO_DIP_ENABLE_GCP;
799
Paulo Zanoni822974a2012-05-28 16:42:51 -0300800 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300801 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300802
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300803 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
804 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100805 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300806}
807
808static void hsw_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200809 bool enable,
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300810 const struct drm_display_mode *adjusted_mode)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300811{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300812 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
813 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
814 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200815 i915_reg_t reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300816 u32 val = I915_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300817
Daniel Vetterafba0182012-06-12 16:36:45 +0200818 assert_hdmi_port_disabled(intel_hdmi);
819
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300820 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
821 VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
822 VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
823
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200824 if (!enable) {
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300825 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300826 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300827 return;
828 }
829
Ville Syrjälä6d674152015-05-05 17:06:20 +0300830 if (intel_hdmi_set_gcp_infoframe(encoder))
831 val |= VIDEO_DIP_ENABLE_GCP_HSW;
832
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300833 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300834 POSTING_READ(reg);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300835
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300836 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
837 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100838 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300839}
840
Daniel Vetter4cde8a22014-04-24 23:54:56 +0200841static void intel_hdmi_prepare(struct intel_encoder *encoder)
Eric Anholt7d573822009-01-02 13:33:00 -0800842{
Daniel Vetterc59423a2013-07-21 21:37:04 +0200843 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800844 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc59423a2013-07-21 21:37:04 +0200845 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
846 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300847 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300848 u32 hdmi_val;
Eric Anholt7d573822009-01-02 13:33:00 -0800849
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300850 hdmi_val = SDVO_ENCODING_HDMI;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300851 if (!HAS_PCH_SPLIT(dev) && crtc->config->limited_color_range)
852 hdmi_val |= HDMI_COLOR_RANGE_16_235;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400853 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300854 hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400855 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300856 hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
Eric Anholt7d573822009-01-02 13:33:00 -0800857
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200858 if (crtc->config->pipe_bpp > 24)
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -0300859 hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
Jesse Barnes020f6702011-06-24 12:19:25 -0700860 else
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -0300861 hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
Jesse Barnes020f6702011-06-24 12:19:25 -0700862
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200863 if (crtc->config->has_hdmi_sink)
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300864 hdmi_val |= HDMI_MODE_SELECT_HDMI;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800865
Jesse Barnes75770562011-10-12 09:01:58 -0700866 if (HAS_PCH_CPT(dev))
Daniel Vetterc59423a2013-07-21 21:37:04 +0200867 hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
Chon Ming Lee44f37d12014-04-09 13:28:21 +0300868 else if (IS_CHERRYVIEW(dev))
869 hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300870 else
Daniel Vetterc59423a2013-07-21 21:37:04 +0200871 hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
Eric Anholt7d573822009-01-02 13:33:00 -0800872
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300873 I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
874 POSTING_READ(intel_hdmi->hdmi_reg);
Eric Anholt7d573822009-01-02 13:33:00 -0800875}
876
Daniel Vetter85234cd2012-07-02 13:27:29 +0200877static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
878 enum pipe *pipe)
Eric Anholt7d573822009-01-02 13:33:00 -0800879{
Daniel Vetter85234cd2012-07-02 13:27:29 +0200880 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800881 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200882 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Imre Deak6d129be2014-03-05 16:20:54 +0200883 enum intel_display_power_domain power_domain;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200884 u32 tmp;
885
Imre Deak6d129be2014-03-05 16:20:54 +0200886 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200887 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +0200888 return false;
889
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300890 tmp = I915_READ(intel_hdmi->hdmi_reg);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200891
892 if (!(tmp & SDVO_ENABLE))
893 return false;
894
895 if (HAS_PCH_CPT(dev))
896 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +0300897 else if (IS_CHERRYVIEW(dev))
898 *pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200899 else
900 *pipe = PORT_TO_PIPE(tmp);
901
902 return true;
903}
904
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700905static void intel_hdmi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200906 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700907{
908 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Ville Syrjälä8c875fc2014-09-12 15:46:29 +0300909 struct drm_device *dev = encoder->base.dev;
910 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700911 u32 tmp, flags = 0;
Ville Syrjälä18442d02013-09-13 16:00:08 +0300912 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700913
914 tmp = I915_READ(intel_hdmi->hdmi_reg);
915
916 if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
917 flags |= DRM_MODE_FLAG_PHSYNC;
918 else
919 flags |= DRM_MODE_FLAG_NHSYNC;
920
921 if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
922 flags |= DRM_MODE_FLAG_PVSYNC;
923 else
924 flags |= DRM_MODE_FLAG_NVSYNC;
925
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200926 if (tmp & HDMI_MODE_SELECT_HDMI)
927 pipe_config->has_hdmi_sink = true;
928
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200929 if (intel_hdmi->infoframe_enabled(&encoder->base, pipe_config))
Jesse Barnese43823e2014-11-05 14:26:08 -0800930 pipe_config->has_infoframe = true;
931
Jani Nikulac84db772014-09-17 15:34:58 +0300932 if (tmp & SDVO_AUDIO_ENABLE)
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200933 pipe_config->has_audio = true;
934
Ville Syrjälä8c875fc2014-09-12 15:46:29 +0300935 if (!HAS_PCH_SPLIT(dev) &&
936 tmp & HDMI_COLOR_RANGE_16_235)
937 pipe_config->limited_color_range = true;
938
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200939 pipe_config->base.adjusted_mode.flags |= flags;
Ville Syrjälä18442d02013-09-13 16:00:08 +0300940
941 if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
942 dotclock = pipe_config->port_clock * 2 / 3;
943 else
944 dotclock = pipe_config->port_clock;
945
Ville Syrjäläbe69a132015-05-05 17:06:26 +0300946 if (pipe_config->pixel_multiplier)
947 dotclock /= pipe_config->pixel_multiplier;
948
Ville Syrjälä18442d02013-09-13 16:00:08 +0300949 if (HAS_PCH_SPLIT(dev_priv->dev))
950 ironlake_check_encoder_dotclock(pipe_config, dotclock);
951
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200952 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700953}
954
Ville Syrjäläd1b15892015-05-05 17:06:19 +0300955static void intel_enable_hdmi_audio(struct intel_encoder *encoder)
956{
957 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
958
959 WARN_ON(!crtc->config->has_hdmi_sink);
960 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
961 pipe_name(crtc->pipe));
962 intel_audio_codec_enable(encoder);
963}
964
Ville Syrjäläbf868c72015-05-05 17:06:23 +0300965static void g4x_enable_hdmi(struct intel_encoder *encoder)
Eric Anholt7d573822009-01-02 13:33:00 -0800966{
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200967 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800968 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbf868c72015-05-05 17:06:23 +0300969 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200970 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Eric Anholt7d573822009-01-02 13:33:00 -0800971 u32 temp;
972
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300973 temp = I915_READ(intel_hdmi->hdmi_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000974
Ville Syrjäläbf868c72015-05-05 17:06:23 +0300975 temp |= SDVO_ENABLE;
976 if (crtc->config->has_audio)
977 temp |= SDVO_AUDIO_ENABLE;
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200978
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300979 I915_WRITE(intel_hdmi->hdmi_reg, temp);
980 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200981
Ville Syrjäläbf868c72015-05-05 17:06:23 +0300982 if (crtc->config->has_audio)
983 intel_enable_hdmi_audio(encoder);
984}
985
986static void ibx_enable_hdmi(struct intel_encoder *encoder)
987{
988 struct drm_device *dev = encoder->base.dev;
989 struct drm_i915_private *dev_priv = dev->dev_private;
990 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
991 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
992 u32 temp;
993
994 temp = I915_READ(intel_hdmi->hdmi_reg);
995
996 temp |= SDVO_ENABLE;
997 if (crtc->config->has_audio)
998 temp |= SDVO_AUDIO_ENABLE;
999
1000 /*
1001 * HW workaround, need to write this twice for issue
1002 * that may result in first write getting masked.
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001003 */
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001004 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1005 POSTING_READ(intel_hdmi->hdmi_reg);
1006 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1007 POSTING_READ(intel_hdmi->hdmi_reg);
1008
1009 /*
1010 * HW workaround, need to toggle enable bit off and on
1011 * for 12bpc with pixel repeat.
1012 *
1013 * FIXME: BSpec says this should be done at the end of
1014 * of the modeset sequence, so not sure if this isn't too soon.
1015 */
1016 if (crtc->config->pipe_bpp > 24 &&
1017 crtc->config->pixel_multiplier > 1) {
1018 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
1019 POSTING_READ(intel_hdmi->hdmi_reg);
1020
1021 /*
1022 * HW workaround, need to write this twice for issue
1023 * that may result in first write getting masked.
1024 */
1025 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1026 POSTING_READ(intel_hdmi->hdmi_reg);
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001027 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1028 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001029 }
Jani Nikulac1dec792014-10-27 16:26:56 +02001030
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001031 if (crtc->config->has_audio)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001032 intel_enable_hdmi_audio(encoder);
1033}
1034
1035static void cpt_enable_hdmi(struct intel_encoder *encoder)
1036{
1037 struct drm_device *dev = encoder->base.dev;
1038 struct drm_i915_private *dev_priv = dev->dev_private;
1039 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1040 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1041 enum pipe pipe = crtc->pipe;
1042 u32 temp;
1043
1044 temp = I915_READ(intel_hdmi->hdmi_reg);
1045
1046 temp |= SDVO_ENABLE;
1047 if (crtc->config->has_audio)
1048 temp |= SDVO_AUDIO_ENABLE;
1049
1050 /*
1051 * WaEnableHDMI8bpcBefore12bpc:snb,ivb
1052 *
1053 * The procedure for 12bpc is as follows:
1054 * 1. disable HDMI clock gating
1055 * 2. enable HDMI with 8bpc
1056 * 3. enable HDMI with 12bpc
1057 * 4. enable HDMI clock gating
1058 */
1059
1060 if (crtc->config->pipe_bpp > 24) {
1061 I915_WRITE(TRANS_CHICKEN1(pipe),
1062 I915_READ(TRANS_CHICKEN1(pipe)) |
1063 TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
1064
1065 temp &= ~SDVO_COLOR_FORMAT_MASK;
1066 temp |= SDVO_COLOR_FORMAT_8bpc;
Jani Nikulac1dec792014-10-27 16:26:56 +02001067 }
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001068
1069 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1070 POSTING_READ(intel_hdmi->hdmi_reg);
1071
1072 if (crtc->config->pipe_bpp > 24) {
1073 temp &= ~SDVO_COLOR_FORMAT_MASK;
1074 temp |= HDMI_COLOR_FORMAT_12bpc;
1075
1076 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1077 POSTING_READ(intel_hdmi->hdmi_reg);
1078
1079 I915_WRITE(TRANS_CHICKEN1(pipe),
1080 I915_READ(TRANS_CHICKEN1(pipe)) &
1081 ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
1082 }
1083
1084 if (crtc->config->has_audio)
1085 intel_enable_hdmi_audio(encoder);
Jani Nikulab76cf762013-07-30 12:20:31 +03001086}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001087
Jani Nikulab76cf762013-07-30 12:20:31 +03001088static void vlv_enable_hdmi(struct intel_encoder *encoder)
1089{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001090}
1091
1092static void intel_disable_hdmi(struct intel_encoder *encoder)
1093{
1094 struct drm_device *dev = encoder->base.dev;
1095 struct drm_i915_private *dev_priv = dev->dev_private;
1096 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Jani Nikula495a5bb2014-10-27 16:26:55 +02001097 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001098 u32 temp;
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001099
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001100 temp = I915_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001101
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001102 temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE);
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001103 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1104 POSTING_READ(intel_hdmi->hdmi_reg);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001105
1106 /*
1107 * HW workaround for IBX, we need to move the port
1108 * to transcoder A after disabling it to allow the
1109 * matching DP port to be enabled on transcoder A.
1110 */
1111 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001112 /*
1113 * We get CPU/PCH FIFO underruns on the other pipe when
1114 * doing the workaround. Sweep them under the rug.
1115 */
1116 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1117 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1118
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001119 temp &= ~SDVO_PIPE_B_SELECT;
1120 temp |= SDVO_ENABLE;
1121 /*
1122 * HW workaround, need to write this twice for issue
1123 * that may result in first write getting masked.
1124 */
1125 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1126 POSTING_READ(intel_hdmi->hdmi_reg);
1127 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1128 POSTING_READ(intel_hdmi->hdmi_reg);
1129
1130 temp &= ~SDVO_ENABLE;
1131 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1132 POSTING_READ(intel_hdmi->hdmi_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001133
1134 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
1135 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
1136 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001137 }
Ville Syrjälä6d674152015-05-05 17:06:20 +03001138
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +03001139 intel_hdmi->set_infoframes(&encoder->base, false, NULL);
Eric Anholt7d573822009-01-02 13:33:00 -08001140}
1141
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001142static void g4x_disable_hdmi(struct intel_encoder *encoder)
1143{
1144 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1145
1146 if (crtc->config->has_audio)
1147 intel_audio_codec_disable(encoder);
1148
1149 intel_disable_hdmi(encoder);
1150}
1151
1152static void pch_disable_hdmi(struct intel_encoder *encoder)
1153{
1154 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1155
1156 if (crtc->config->has_audio)
1157 intel_audio_codec_disable(encoder);
1158}
1159
1160static void pch_post_disable_hdmi(struct intel_encoder *encoder)
1161{
1162 intel_disable_hdmi(encoder);
1163}
1164
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001165static int hdmi_port_clock_limit(struct intel_hdmi *hdmi, bool respect_dvi_limit)
Daniel Vetter7d148ef2013-07-22 18:02:39 +02001166{
1167 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
1168
Ville Syrjälä40478452014-03-27 11:08:45 +02001169 if ((respect_dvi_limit && !hdmi->has_hdmi_sink) || IS_G4X(dev))
Daniel Vetter7d148ef2013-07-22 18:02:39 +02001170 return 165000;
Damien Lespiaue3c33572013-11-02 21:07:51 -07001171 else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8)
Daniel Vetter7d148ef2013-07-22 18:02:39 +02001172 return 300000;
1173 else
1174 return 225000;
1175}
1176
Damien Lespiauc19de8e2013-11-28 15:29:18 +00001177static enum drm_mode_status
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001178hdmi_port_clock_valid(struct intel_hdmi *hdmi,
1179 int clock, bool respect_dvi_limit)
1180{
1181 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
1182
1183 if (clock < 25000)
1184 return MODE_CLOCK_LOW;
1185 if (clock > hdmi_port_clock_limit(hdmi, respect_dvi_limit))
1186 return MODE_CLOCK_HIGH;
1187
Ville Syrjälä5e6ccc02015-07-06 14:44:11 +03001188 /* BXT DPLL can't generate 223-240 MHz */
1189 if (IS_BROXTON(dev) && clock > 223333 && clock < 240000)
1190 return MODE_CLOCK_RANGE;
1191
1192 /* CHV DPLL can't generate 216-240 MHz */
1193 if (IS_CHERRYVIEW(dev) && clock > 216000 && clock < 240000)
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001194 return MODE_CLOCK_RANGE;
1195
1196 return MODE_OK;
1197}
1198
1199static enum drm_mode_status
Damien Lespiauc19de8e2013-11-28 15:29:18 +00001200intel_hdmi_mode_valid(struct drm_connector *connector,
1201 struct drm_display_mode *mode)
Eric Anholt7d573822009-01-02 13:33:00 -08001202{
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001203 struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
1204 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
1205 enum drm_mode_status status;
1206 int clock;
Eric Anholt7d573822009-01-02 13:33:00 -08001207
1208 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1209 return MODE_NO_DBLESCAN;
1210
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001211 clock = mode->clock;
1212 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
1213 clock *= 2;
1214
1215 /* check if we can do 8bpc */
1216 status = hdmi_port_clock_valid(hdmi, clock, true);
1217
1218 /* if we can't do 8bpc we may still be able to do 12bpc */
1219 if (!HAS_GMCH_DISPLAY(dev) && status != MODE_OK)
1220 status = hdmi_port_clock_valid(hdmi, clock * 3 / 2, true);
1221
1222 return status;
Eric Anholt7d573822009-01-02 13:33:00 -08001223}
1224
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +02001225static bool hdmi_12bpc_possible(struct intel_crtc_state *crtc_state)
Ville Syrjälä71800632014-03-03 16:15:29 +02001226{
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +02001227 struct drm_device *dev = crtc_state->base.crtc->dev;
1228 struct drm_atomic_state *state;
Ville Syrjälä71800632014-03-03 16:15:29 +02001229 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced22015-04-21 17:12:59 +03001230 struct drm_connector *connector;
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +02001231 struct drm_connector_state *connector_state;
Ville Syrjälä71800632014-03-03 16:15:29 +02001232 int count = 0, count_hdmi = 0;
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +02001233 int i;
Ville Syrjälä71800632014-03-03 16:15:29 +02001234
Sonika Jindalf227ae92014-07-21 15:23:45 +05301235 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä71800632014-03-03 16:15:29 +02001236 return false;
1237
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +02001238 state = crtc_state->base.state;
1239
Ander Conselvan de Oliveirada3ced22015-04-21 17:12:59 +03001240 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +02001241 if (connector_state->crtc != crtc_state->base.crtc)
1242 continue;
1243
1244 encoder = to_intel_encoder(connector_state->best_encoder);
1245
Ville Syrjälä71800632014-03-03 16:15:29 +02001246 count_hdmi += encoder->type == INTEL_OUTPUT_HDMI;
1247 count++;
1248 }
1249
1250 /*
1251 * HDMI 12bpc affects the clocks, so it's only possible
1252 * when not cloning with other encoder types.
1253 */
1254 return count_hdmi > 0 && count_hdmi == count;
1255}
1256
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001257bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001258 struct intel_crtc_state *pipe_config)
Eric Anholt7d573822009-01-02 13:33:00 -08001259{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001260 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1261 struct drm_device *dev = encoder->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001262 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001263 int clock_8bpc = pipe_config->base.adjusted_mode.crtc_clock;
1264 int clock_12bpc = clock_8bpc * 3 / 2;
Daniel Vettere29c22c2013-02-21 00:00:16 +01001265 int desired_bpp;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001266
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001267 pipe_config->has_hdmi_sink = intel_hdmi->has_hdmi_sink;
1268
Jesse Barnese43823e2014-11-05 14:26:08 -08001269 if (pipe_config->has_hdmi_sink)
1270 pipe_config->has_infoframe = true;
1271
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001272 if (intel_hdmi->color_range_auto) {
1273 /* See CEA-861-E - 5.1 Default Encoding Parameters */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001274 pipe_config->limited_color_range =
1275 pipe_config->has_hdmi_sink &&
1276 drm_match_cea_mode(adjusted_mode) > 1;
1277 } else {
1278 pipe_config->limited_color_range =
1279 intel_hdmi->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001280 }
1281
Clint Taylor697c4072014-09-02 17:03:36 -07001282 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
1283 pipe_config->pixel_multiplier = 2;
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001284 clock_8bpc *= 2;
Ville Syrjälä3320e372015-05-05 17:06:27 +03001285 clock_12bpc *= 2;
Clint Taylor697c4072014-09-02 17:03:36 -07001286 }
1287
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001288 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
1289 pipe_config->has_pch_encoder = true;
1290
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001291 if (pipe_config->has_hdmi_sink && intel_hdmi->has_audio)
1292 pipe_config->has_audio = true;
1293
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001294 /*
1295 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
1296 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
Daniel Vetter325b9d02013-04-19 11:24:33 +02001297 * outputs. We also need to check that the higher clock still fits
1298 * within limits.
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001299 */
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001300 if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink &&
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001301 hdmi_port_clock_valid(intel_hdmi, clock_12bpc, false) == MODE_OK &&
Ville Syrjälä7a0baa62015-06-30 15:33:54 +03001302 hdmi_12bpc_possible(pipe_config)) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01001303 DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
1304 desired_bpp = 12*3;
Daniel Vetter325b9d02013-04-19 11:24:33 +02001305
1306 /* Need to adjust the port link by 1.5x for 12bpc. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02001307 pipe_config->port_clock = clock_12bpc;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001308 } else {
Daniel Vettere29c22c2013-02-21 00:00:16 +01001309 DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
1310 desired_bpp = 8*3;
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001311
1312 pipe_config->port_clock = clock_8bpc;
Daniel Vettere29c22c2013-02-21 00:00:16 +01001313 }
1314
1315 if (!pipe_config->bw_constrained) {
1316 DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
1317 pipe_config->pipe_bpp = desired_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001318 }
1319
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001320 if (hdmi_port_clock_valid(intel_hdmi, pipe_config->port_clock,
1321 false) != MODE_OK) {
1322 DRM_DEBUG_KMS("unsupported HDMI clock, rejecting mode\n");
Daniel Vetter325b9d02013-04-19 11:24:33 +02001323 return false;
1324 }
1325
Ville Syrjälä28b468a2015-09-08 13:40:48 +03001326 /* Set user selected PAR to incoming mode's member */
1327 adjusted_mode->picture_aspect_ratio = intel_hdmi->aspect_ratio;
1328
Eric Anholt7d573822009-01-02 13:33:00 -08001329 return true;
1330}
1331
Chris Wilson953ece6972014-09-02 20:04:01 +01001332static void
1333intel_hdmi_unset_edid(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001334{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001335 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02001336
Chris Wilsonea5b2132010-08-04 13:50:23 +01001337 intel_hdmi->has_hdmi_sink = false;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +08001338 intel_hdmi->has_audio = false;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001339 intel_hdmi->rgb_quant_range_selectable = false;
ling.ma@intel.com2ded9e22009-07-16 17:23:09 +08001340
Chris Wilson953ece6972014-09-02 20:04:01 +01001341 kfree(to_intel_connector(connector)->detect_edid);
1342 to_intel_connector(connector)->detect_edid = NULL;
Ma Ling9dff6af2009-04-02 13:13:26 +08001343}
1344
Chris Wilson953ece6972014-09-02 20:04:01 +01001345static bool
Sonika Jindal237ed862015-09-15 09:44:20 +05301346intel_hdmi_set_edid(struct drm_connector *connector, bool force)
Eric Anholt7d573822009-01-02 13:33:00 -08001347{
Chris Wilson953ece6972014-09-02 20:04:01 +01001348 struct drm_i915_private *dev_priv = to_i915(connector->dev);
1349 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Sonika Jindal237ed862015-09-15 09:44:20 +05301350 struct edid *edid = NULL;
Chris Wilson953ece6972014-09-02 20:04:01 +01001351 bool connected = false;
Eric Anholt7d573822009-01-02 13:33:00 -08001352
Imre Deak69172f22015-11-19 20:55:00 +02001353 if (force) {
1354 intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
Imre Deak671dedd2014-03-05 16:20:53 +02001355
Sonika Jindal237ed862015-09-15 09:44:20 +05301356 edid = drm_get_edid(connector,
1357 intel_gmbus_get_adapter(dev_priv,
1358 intel_hdmi->ddc_bus));
Imre Deak671dedd2014-03-05 16:20:53 +02001359
Imre Deak69172f22015-11-19 20:55:00 +02001360 intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
1361 }
Imre Deak671dedd2014-03-05 16:20:53 +02001362
Chris Wilson953ece6972014-09-02 20:04:01 +01001363 to_intel_connector(connector)->detect_edid = edid;
1364 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
1365 intel_hdmi->rgb_quant_range_selectable =
1366 drm_rgb_quant_range_selectable(edid);
1367
1368 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
1369 if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
1370 intel_hdmi->has_audio =
1371 intel_hdmi->force_audio == HDMI_AUDIO_ON;
1372
1373 if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
1374 intel_hdmi->has_hdmi_sink =
1375 drm_detect_hdmi_monitor(edid);
1376
1377 connected = true;
1378 }
1379
1380 return connected;
1381}
1382
Daniel Vetter8166fce2015-10-08 21:50:57 +02001383static enum drm_connector_status
1384intel_hdmi_detect(struct drm_connector *connector, bool force)
Chris Wilson953ece6972014-09-02 20:04:01 +01001385{
Daniel Vetter8166fce2015-10-08 21:50:57 +02001386 enum drm_connector_status status;
1387 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1388 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Sonika Jindal237ed862015-09-15 09:44:20 +05301389 bool live_status = false;
1390 unsigned int retry = 3;
Chris Wilson953ece6972014-09-02 20:04:01 +01001391
Daniel Vetter8166fce2015-10-08 21:50:57 +02001392 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1393 connector->base.id, connector->name);
1394
Imre Deak29bb94b2015-11-19 20:55:01 +02001395 intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
1396
Sonika Jindal237ed862015-09-15 09:44:20 +05301397 while (!live_status && --retry) {
1398 live_status = intel_digital_port_connected(dev_priv,
1399 hdmi_to_dig_port(intel_hdmi));
1400 mdelay(10);
1401 }
1402
1403 if (!live_status)
1404 DRM_DEBUG_KMS("Live status not up!");
1405
Daniel Vetter8166fce2015-10-08 21:50:57 +02001406 intel_hdmi_unset_edid(connector);
Chris Wilson953ece6972014-09-02 20:04:01 +01001407
Daniel Vetter8166fce2015-10-08 21:50:57 +02001408 if (intel_hdmi_set_edid(connector, live_status)) {
Chris Wilson953ece6972014-09-02 20:04:01 +01001409 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1410
1411 hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
1412 status = connector_status_connected;
Daniel Vetter8166fce2015-10-08 21:50:57 +02001413 } else
Chris Wilson953ece6972014-09-02 20:04:01 +01001414 status = connector_status_disconnected;
1415
Imre Deak29bb94b2015-11-19 20:55:01 +02001416 intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
1417
Chris Wilson953ece6972014-09-02 20:04:01 +01001418 return status;
1419}
1420
1421static void
1422intel_hdmi_force(struct drm_connector *connector)
1423{
1424 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1425
1426 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1427 connector->base.id, connector->name);
1428
1429 intel_hdmi_unset_edid(connector);
1430
1431 if (connector->status != connector_status_connected)
1432 return;
1433
Sonika Jindal237ed862015-09-15 09:44:20 +05301434 intel_hdmi_set_edid(connector, true);
Chris Wilson953ece6972014-09-02 20:04:01 +01001435 hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
1436}
1437
1438static int intel_hdmi_get_modes(struct drm_connector *connector)
1439{
1440 struct edid *edid;
1441
1442 edid = to_intel_connector(connector)->detect_edid;
1443 if (edid == NULL)
1444 return 0;
1445
1446 return intel_connector_update_modes(connector, edid);
Eric Anholt7d573822009-01-02 13:33:00 -08001447}
1448
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001449static bool
1450intel_hdmi_detect_audio(struct drm_connector *connector)
1451{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001452 bool has_audio = false;
Chris Wilson953ece6972014-09-02 20:04:01 +01001453 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001454
Chris Wilson953ece6972014-09-02 20:04:01 +01001455 edid = to_intel_connector(connector)->detect_edid;
1456 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL)
1457 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02001458
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001459 return has_audio;
1460}
1461
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001462static int
1463intel_hdmi_set_property(struct drm_connector *connector,
Paulo Zanonied517fb2012-05-14 17:12:50 -03001464 struct drm_property *property,
1465 uint64_t val)
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001466{
1467 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001468 struct intel_digital_port *intel_dig_port =
1469 hdmi_to_dig_port(intel_hdmi);
Chris Wilsone953fd72011-02-21 22:23:52 +00001470 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001471 int ret;
1472
Rob Clark662595d2012-10-11 20:36:04 -05001473 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001474 if (ret)
1475 return ret;
1476
Chris Wilson3f43c482011-05-12 22:17:24 +01001477 if (property == dev_priv->force_audio_property) {
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001478 enum hdmi_force_audio i = val;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001479 bool has_audio;
1480
1481 if (i == intel_hdmi->force_audio)
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001482 return 0;
1483
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001484 intel_hdmi->force_audio = i;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001485
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001486 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001487 has_audio = intel_hdmi_detect_audio(connector);
1488 else
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001489 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001490
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001491 if (i == HDMI_AUDIO_OFF_DVI)
1492 intel_hdmi->has_hdmi_sink = 0;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001493
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001494 intel_hdmi->has_audio = has_audio;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001495 goto done;
1496 }
1497
Chris Wilsone953fd72011-02-21 22:23:52 +00001498 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02001499 bool old_auto = intel_hdmi->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001500 bool old_range = intel_hdmi->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02001501
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001502 switch (val) {
1503 case INTEL_BROADCAST_RGB_AUTO:
1504 intel_hdmi->color_range_auto = true;
1505 break;
1506 case INTEL_BROADCAST_RGB_FULL:
1507 intel_hdmi->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001508 intel_hdmi->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001509 break;
1510 case INTEL_BROADCAST_RGB_LIMITED:
1511 intel_hdmi->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001512 intel_hdmi->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001513 break;
1514 default:
1515 return -EINVAL;
1516 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02001517
1518 if (old_auto == intel_hdmi->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001519 old_range == intel_hdmi->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02001520 return 0;
1521
Chris Wilsone953fd72011-02-21 22:23:52 +00001522 goto done;
1523 }
1524
Vandana Kannan94a11dd2014-06-11 11:06:01 +05301525 if (property == connector->dev->mode_config.aspect_ratio_property) {
1526 switch (val) {
1527 case DRM_MODE_PICTURE_ASPECT_NONE:
1528 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
1529 break;
1530 case DRM_MODE_PICTURE_ASPECT_4_3:
1531 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_4_3;
1532 break;
1533 case DRM_MODE_PICTURE_ASPECT_16_9:
1534 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_16_9;
1535 break;
1536 default:
1537 return -EINVAL;
1538 }
1539 goto done;
1540 }
1541
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001542 return -EINVAL;
1543
1544done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00001545 if (intel_dig_port->base.base.crtc)
1546 intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001547
1548 return 0;
1549}
1550
Jesse Barnes13732ba2014-04-05 11:51:35 -07001551static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
1552{
1553 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1554 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001555 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Jesse Barnes13732ba2014-04-05 11:51:35 -07001556
Daniel Vetter4cde8a22014-04-24 23:54:56 +02001557 intel_hdmi_prepare(encoder);
1558
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001559 intel_hdmi->set_infoframes(&encoder->base,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001560 intel_crtc->config->has_hdmi_sink,
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001561 adjusted_mode);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001562}
1563
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001564static void vlv_hdmi_pre_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001565{
1566 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001567 struct intel_hdmi *intel_hdmi = &dport->hdmi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001568 struct drm_device *dev = encoder->base.dev;
1569 struct drm_i915_private *dev_priv = dev->dev_private;
1570 struct intel_crtc *intel_crtc =
1571 to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001572 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001573 enum dpio_channel port = vlv_dport_to_channel(dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001574 int pipe = intel_crtc->pipe;
1575 u32 val;
1576
Jesse Barnes89b667f2013-04-18 14:51:36 -07001577 /* Enable clock channels for this port */
Ville Syrjäläa5805162015-05-26 20:42:30 +03001578 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001579 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001580 val = 0;
1581 if (pipe)
1582 val |= (1<<21);
1583 else
1584 val &= ~(1<<21);
1585 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001586 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001587
1588 /* HDMI 1.0V-2dB */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001589 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0);
1590 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), 0x2b245f5f);
1591 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port), 0x5578b83a);
1592 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0c782040);
1593 vlv_dpio_write(dev_priv, pipe, VLV_TX3_DW4(port), 0x2b247878);
1594 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
1595 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
1596 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001597
1598 /* Program lane clock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001599 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
1600 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001601 mutex_unlock(&dev_priv->sb_lock);
Jani Nikulab76cf762013-07-30 12:20:31 +03001602
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001603 intel_hdmi->set_infoframes(&encoder->base,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001604 intel_crtc->config->has_hdmi_sink,
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001605 adjusted_mode);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001606
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001607 g4x_enable_hdmi(encoder);
Jani Nikulab76cf762013-07-30 12:20:31 +03001608
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001609 vlv_wait_port_ready(dev_priv, dport, 0x0);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001610}
1611
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001612static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001613{
1614 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1615 struct drm_device *dev = encoder->base.dev;
1616 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001617 struct intel_crtc *intel_crtc =
1618 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001619 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001620 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001621
Daniel Vetter4cde8a22014-04-24 23:54:56 +02001622 intel_hdmi_prepare(encoder);
1623
Jesse Barnes89b667f2013-04-18 14:51:36 -07001624 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03001625 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001626 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001627 DPIO_PCS_TX_LANE2_RESET |
1628 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001629 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001630 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1631 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1632 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1633 DPIO_PCS_CLK_SOFT_RESET);
1634
1635 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001636 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
1637 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
1638 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001639
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001640 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
1641 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001642 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001643}
1644
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03001645static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
1646 bool reset)
1647{
1648 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1649 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
1650 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1651 enum pipe pipe = crtc->pipe;
1652 uint32_t val;
1653
1654 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
1655 if (reset)
1656 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1657 else
1658 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
1659 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
1660
1661 if (crtc->config->lane_count > 2) {
1662 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
1663 if (reset)
1664 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1665 else
1666 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
1667 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
1668 }
1669
1670 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
1671 val |= CHV_PCS_REQ_SOFTRESET_EN;
1672 if (reset)
1673 val &= ~DPIO_PCS_CLK_SOFT_RESET;
1674 else
1675 val |= DPIO_PCS_CLK_SOFT_RESET;
1676 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
1677
1678 if (crtc->config->lane_count > 2) {
1679 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
1680 val |= CHV_PCS_REQ_SOFTRESET_EN;
1681 if (reset)
1682 val &= ~DPIO_PCS_CLK_SOFT_RESET;
1683 else
1684 val |= DPIO_PCS_CLK_SOFT_RESET;
1685 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
1686 }
1687}
1688
Ville Syrjälä9197c882014-04-09 13:29:05 +03001689static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
1690{
1691 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1692 struct drm_device *dev = encoder->base.dev;
1693 struct drm_i915_private *dev_priv = dev->dev_private;
1694 struct intel_crtc *intel_crtc =
1695 to_intel_crtc(encoder->base.crtc);
1696 enum dpio_channel ch = vlv_dport_to_channel(dport);
1697 enum pipe pipe = intel_crtc->pipe;
1698 u32 val;
1699
Ville Syrjälä625695f2014-06-28 02:04:02 +03001700 intel_hdmi_prepare(encoder);
1701
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001702 /*
1703 * Must trick the second common lane into life.
1704 * Otherwise we can't even access the PLL.
1705 */
1706 if (ch == DPIO_CH0 && pipe == PIPE_B)
1707 dport->release_cl2_override =
1708 !chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);
1709
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001710 chv_phy_powergate_lanes(encoder, true, 0x0);
1711
Ville Syrjäläa5805162015-05-26 20:42:30 +03001712 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03001713
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03001714 /* Assert data lane reset */
1715 chv_data_lane_soft_reset(encoder, true);
1716
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001717 /* program left/right clock distribution */
1718 if (pipe != PIPE_B) {
1719 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1720 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1721 if (ch == DPIO_CH0)
1722 val |= CHV_BUFLEFTENA1_FORCE;
1723 if (ch == DPIO_CH1)
1724 val |= CHV_BUFRIGHTENA1_FORCE;
1725 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1726 } else {
1727 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1728 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1729 if (ch == DPIO_CH0)
1730 val |= CHV_BUFLEFTENA2_FORCE;
1731 if (ch == DPIO_CH1)
1732 val |= CHV_BUFRIGHTENA2_FORCE;
1733 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1734 }
1735
Ville Syrjälä9197c882014-04-09 13:29:05 +03001736 /* program clock channel usage */
1737 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
1738 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
1739 if (pipe != PIPE_B)
1740 val &= ~CHV_PCS_USEDCLKCHANNEL;
1741 else
1742 val |= CHV_PCS_USEDCLKCHANNEL;
1743 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
1744
1745 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
1746 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
1747 if (pipe != PIPE_B)
1748 val &= ~CHV_PCS_USEDCLKCHANNEL;
1749 else
1750 val |= CHV_PCS_USEDCLKCHANNEL;
1751 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
1752
1753 /*
1754 * This a a bit weird since generally CL
1755 * matches the pipe, but here we need to
1756 * pick the CL based on the port.
1757 */
1758 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
1759 if (pipe != PIPE_B)
1760 val &= ~CHV_CMN_USEDCLKCHANNEL;
1761 else
1762 val |= CHV_CMN_USEDCLKCHANNEL;
1763 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
1764
Ville Syrjäläa5805162015-05-26 20:42:30 +03001765 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03001766}
1767
Ville Syrjäläd6db9952015-07-08 23:45:49 +03001768static void chv_hdmi_post_pll_disable(struct intel_encoder *encoder)
1769{
1770 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1771 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
1772 u32 val;
1773
1774 mutex_lock(&dev_priv->sb_lock);
1775
1776 /* disable left/right clock distribution */
1777 if (pipe != PIPE_B) {
1778 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1779 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1780 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1781 } else {
1782 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1783 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1784 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1785 }
1786
1787 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001788
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001789 /*
1790 * Leave the power down bit cleared for at least one
1791 * lane so that chv_powergate_phy_ch() will power
1792 * on something when the channel is otherwise unused.
1793 * When the port is off and the override is removed
1794 * the lanes power down anyway, so otherwise it doesn't
1795 * really matter what the state of power down bits is
1796 * after this.
1797 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001798 chv_phy_powergate_lanes(encoder, false, 0x0);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03001799}
1800
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001801static void vlv_hdmi_post_disable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001802{
1803 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1804 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001805 struct intel_crtc *intel_crtc =
1806 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001807 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001808 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001809
1810 /* Reset lanes to avoid HDMI flicker (VLV w/a) */
Ville Syrjäläa5805162015-05-26 20:42:30 +03001811 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001812 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), 0x00000000);
1813 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), 0x00e00060);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001814 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001815}
1816
Ville Syrjälä580d3812014-04-09 13:29:00 +03001817static void chv_hdmi_post_disable(struct intel_encoder *encoder)
1818{
Ville Syrjälä580d3812014-04-09 13:29:00 +03001819 struct drm_device *dev = encoder->base.dev;
1820 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä580d3812014-04-09 13:29:00 +03001821
Ville Syrjäläa5805162015-05-26 20:42:30 +03001822 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001823
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03001824 /* Assert data lane reset */
1825 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001826
Ville Syrjäläa5805162015-05-26 20:42:30 +03001827 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001828}
1829
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001830static void chv_hdmi_pre_enable(struct intel_encoder *encoder)
1831{
1832 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
Clint Taylorb4eb1562014-11-21 11:13:02 -08001833 struct intel_hdmi *intel_hdmi = &dport->hdmi;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001834 struct drm_device *dev = encoder->base.dev;
1835 struct drm_i915_private *dev_priv = dev->dev_private;
1836 struct intel_crtc *intel_crtc =
1837 to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001838 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001839 enum dpio_channel ch = vlv_dport_to_channel(dport);
1840 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001841 int data, i, stagger;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001842 u32 val;
1843
Ville Syrjäläa5805162015-05-26 20:42:30 +03001844 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03001845
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001846 /* allow hardware to manage TX FIFO reset source */
1847 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
1848 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
1849 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
1850
1851 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
1852 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
1853 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
1854
Ville Syrjälä949c1d42014-04-09 13:28:58 +03001855 /* Program Tx latency optimal setting */
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001856 for (i = 0; i < 4; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001857 /* Set the upar bit */
1858 data = (i == 1) ? 0x0 : 0x1;
1859 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
1860 data << DPIO_UPAR_SHIFT);
1861 }
1862
1863 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001864 if (intel_crtc->config->port_clock > 270000)
1865 stagger = 0x18;
1866 else if (intel_crtc->config->port_clock > 135000)
1867 stagger = 0xd;
1868 else if (intel_crtc->config->port_clock > 67500)
1869 stagger = 0x7;
1870 else if (intel_crtc->config->port_clock > 33750)
1871 stagger = 0x4;
1872 else
1873 stagger = 0x2;
1874
1875 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
1876 val |= DPIO_TX2_STAGGER_MASK(0x1f);
1877 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
1878
1879 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
1880 val |= DPIO_TX2_STAGGER_MASK(0x1f);
1881 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
1882
1883 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
1884 DPIO_LANESTAGGER_STRAP(stagger) |
1885 DPIO_LANESTAGGER_STRAP_OVRD |
1886 DPIO_TX1_STAGGER_MASK(0x1f) |
1887 DPIO_TX1_STAGGER_MULT(6) |
1888 DPIO_TX2_STAGGER_MULT(0));
1889
1890 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
1891 DPIO_LANESTAGGER_STRAP(stagger) |
1892 DPIO_LANESTAGGER_STRAP_OVRD |
1893 DPIO_TX1_STAGGER_MASK(0x1f) |
1894 DPIO_TX1_STAGGER_MULT(7) |
1895 DPIO_TX2_STAGGER_MULT(5));
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001896
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03001897 /* Deassert data lane reset */
1898 chv_data_lane_soft_reset(encoder, false);
1899
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001900 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03001901 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
1902 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001903 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
1904 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03001905 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
1906
1907 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
1908 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001909 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
1910 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03001911 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001912
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001913 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
1914 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
1915 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
1916 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
1917
1918 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
1919 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
1920 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
1921 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
1922
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001923 /* FIXME: Program the support xxx V-dB */
1924 /* Use 800mV-0dB */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001925 for (i = 0; i < 4; i++) {
1926 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
1927 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
1928 val |= 128 << DPIO_SWING_DEEMPH9P5_SHIFT;
1929 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
1930 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001931
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001932 for (i = 0; i < 4; i++) {
1933 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03001934
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001935 val &= ~DPIO_SWING_MARGIN000_MASK;
1936 val |= 102 << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03001937
1938 /*
1939 * Supposedly this value shouldn't matter when unique transition
1940 * scale is disabled, but in fact it does matter. Let's just
1941 * always program the same value and hope it's OK.
1942 */
1943 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
1944 val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;
1945
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001946 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
1947 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001948
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03001949 /*
1950 * The document said it needs to set bit 27 for ch0 and bit 26
1951 * for ch1. Might be a typo in the doc.
1952 * For now, for this unique transition scale selection, set bit
1953 * 27 for ch0 and ch1.
1954 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001955 for (i = 0; i < 4; i++) {
1956 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
1957 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
1958 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
1959 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001960
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001961 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03001962 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
1963 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
1964 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
1965
1966 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
1967 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
1968 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001969
Ville Syrjäläa5805162015-05-26 20:42:30 +03001970 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001971
Clint Taylorb4eb1562014-11-21 11:13:02 -08001972 intel_hdmi->set_infoframes(&encoder->base,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001973 intel_crtc->config->has_hdmi_sink,
Clint Taylorb4eb1562014-11-21 11:13:02 -08001974 adjusted_mode);
1975
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001976 g4x_enable_hdmi(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001977
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001978 vlv_wait_port_ready(dev_priv, dport, 0x0);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001979
1980 /* Second common lane will stay alive on its own now */
1981 if (dport->release_cl2_override) {
1982 chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
1983 dport->release_cl2_override = false;
1984 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001985}
1986
Eric Anholt7d573822009-01-02 13:33:00 -08001987static void intel_hdmi_destroy(struct drm_connector *connector)
1988{
Chris Wilson10e972d2014-09-04 21:43:45 +01001989 kfree(to_intel_connector(connector)->detect_edid);
Eric Anholt7d573822009-01-02 13:33:00 -08001990 drm_connector_cleanup(connector);
Zhenyu Wang674e2d02010-03-29 15:57:42 +08001991 kfree(connector);
Eric Anholt7d573822009-01-02 13:33:00 -08001992}
1993
Eric Anholt7d573822009-01-02 13:33:00 -08001994static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02001995 .dpms = drm_atomic_helper_connector_dpms,
Eric Anholt7d573822009-01-02 13:33:00 -08001996 .detect = intel_hdmi_detect,
Chris Wilson953ece6972014-09-02 20:04:01 +01001997 .force = intel_hdmi_force,
Eric Anholt7d573822009-01-02 13:33:00 -08001998 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001999 .set_property = intel_hdmi_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08002000 .atomic_get_property = intel_connector_atomic_get_property,
Eric Anholt7d573822009-01-02 13:33:00 -08002001 .destroy = intel_hdmi_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08002002 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02002003 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Eric Anholt7d573822009-01-02 13:33:00 -08002004};
2005
2006static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
2007 .get_modes = intel_hdmi_get_modes,
2008 .mode_valid = intel_hdmi_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002009 .best_encoder = intel_best_encoder,
Eric Anholt7d573822009-01-02 13:33:00 -08002010};
2011
Eric Anholt7d573822009-01-02 13:33:00 -08002012static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002013 .destroy = intel_encoder_destroy,
Eric Anholt7d573822009-01-02 13:33:00 -08002014};
2015
Chris Wilson55b7d6e82010-09-19 09:29:33 +01002016static void
2017intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
2018{
Chris Wilson3f43c482011-05-12 22:17:24 +01002019 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002020 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002021 intel_hdmi->color_range_auto = true;
Vandana Kannan94a11dd2014-06-11 11:06:01 +05302022 intel_attach_aspect_ratio_property(connector);
2023 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01002024}
2025
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002026void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
2027 struct intel_connector *intel_connector)
Eric Anholt7d573822009-01-02 13:33:00 -08002028{
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002029 struct drm_connector *connector = &intel_connector->base;
2030 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
2031 struct intel_encoder *intel_encoder = &intel_dig_port->base;
2032 struct drm_device *dev = intel_encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -08002033 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002034 enum port port = intel_dig_port->port;
Xiong Zhang11c1b652015-08-17 16:04:04 +08002035 uint8_t alternate_ddc_pin;
Eric Anholt7d573822009-01-02 13:33:00 -08002036
Eric Anholt7d573822009-01-02 13:33:00 -08002037 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
Adam Jackson8d911042009-09-23 15:08:29 -04002038 DRM_MODE_CONNECTOR_HDMIA);
Eric Anholt7d573822009-01-02 13:33:00 -08002039 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
2040
Peter Rossc3febcc2012-01-28 14:49:26 +01002041 connector->interlace_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -08002042 connector->doublescan_allowed = 0;
Damien Lespiau573e74a2013-09-25 16:45:40 +01002043 connector->stereo_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -08002044
Daniel Vetter08d644a2012-07-12 20:19:59 +02002045 switch (port) {
2046 case PORT_B:
Jani Nikula4c272832015-04-01 10:58:05 +03002047 if (IS_BROXTON(dev_priv))
2048 intel_hdmi->ddc_bus = GMBUS_PIN_1_BXT;
2049 else
2050 intel_hdmi->ddc_bus = GMBUS_PIN_DPB;
Sonika Jindalcf1d5882015-08-10 10:35:36 +05302051 /*
2052 * On BXT A0/A1, sw needs to activate DDIA HPD logic and
2053 * interrupts to check the external panel connection.
2054 */
Jani Nikulae87a0052015-10-20 15:22:02 +03002055 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05302056 intel_encoder->hpd_pin = HPD_PORT_A;
2057 else
2058 intel_encoder->hpd_pin = HPD_PORT_B;
Daniel Vetter08d644a2012-07-12 20:19:59 +02002059 break;
2060 case PORT_C:
Jani Nikula4c272832015-04-01 10:58:05 +03002061 if (IS_BROXTON(dev_priv))
2062 intel_hdmi->ddc_bus = GMBUS_PIN_2_BXT;
2063 else
2064 intel_hdmi->ddc_bus = GMBUS_PIN_DPC;
Egbert Eich1d843f92013-02-25 12:06:49 -05002065 intel_encoder->hpd_pin = HPD_PORT_C;
Daniel Vetter08d644a2012-07-12 20:19:59 +02002066 break;
2067 case PORT_D:
Jani Nikula4c272832015-04-01 10:58:05 +03002068 if (WARN_ON(IS_BROXTON(dev_priv)))
2069 intel_hdmi->ddc_bus = GMBUS_PIN_DISABLED;
2070 else if (IS_CHERRYVIEW(dev_priv))
Jani Nikula988c7012015-03-27 00:20:19 +02002071 intel_hdmi->ddc_bus = GMBUS_PIN_DPD_CHV;
Ville Syrjäläc0c35322014-04-09 13:28:52 +03002072 else
Jani Nikula988c7012015-03-27 00:20:19 +02002073 intel_hdmi->ddc_bus = GMBUS_PIN_DPD;
Egbert Eich1d843f92013-02-25 12:06:49 -05002074 intel_encoder->hpd_pin = HPD_PORT_D;
Daniel Vetter08d644a2012-07-12 20:19:59 +02002075 break;
Xiong Zhang11c1b652015-08-17 16:04:04 +08002076 case PORT_E:
2077 /* On SKL PORT E doesn't have seperate GMBUS pin
2078 * We rely on VBT to set a proper alternate GMBUS pin. */
2079 alternate_ddc_pin =
2080 dev_priv->vbt.ddi_port_info[PORT_E].alternate_ddc_pin;
2081 switch (alternate_ddc_pin) {
2082 case DDC_PIN_B:
2083 intel_hdmi->ddc_bus = GMBUS_PIN_DPB;
2084 break;
2085 case DDC_PIN_C:
2086 intel_hdmi->ddc_bus = GMBUS_PIN_DPC;
2087 break;
2088 case DDC_PIN_D:
2089 intel_hdmi->ddc_bus = GMBUS_PIN_DPD;
2090 break;
2091 default:
2092 MISSING_CASE(alternate_ddc_pin);
2093 }
2094 intel_encoder->hpd_pin = HPD_PORT_E;
2095 break;
Daniel Vetter08d644a2012-07-12 20:19:59 +02002096 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05002097 intel_encoder->hpd_pin = HPD_PORT_A;
Daniel Vetter08d644a2012-07-12 20:19:59 +02002098 /* Internal port only for eDP. */
2099 default:
Eugeni Dodonov6e4c1672012-05-09 15:37:13 -03002100 BUG();
Ma Lingf8aed702009-08-24 13:50:24 +08002101 }
Eric Anholt7d573822009-01-02 13:33:00 -08002102
Wayne Boyer666a4532015-12-09 12:29:35 -08002103 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Shobhit Kumar90b107c2012-03-28 13:39:32 -07002104 intel_hdmi->write_infoframe = vlv_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03002105 intel_hdmi->set_infoframes = vlv_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08002106 intel_hdmi->infoframe_enabled = vlv_infoframe_enabled;
Sonika Jindalb98856a2014-07-22 11:13:46 +05302107 } else if (IS_G4X(dev)) {
Jesse Barnes7637bfd2013-03-08 10:46:01 -08002108 intel_hdmi->write_infoframe = g4x_write_infoframe;
2109 intel_hdmi->set_infoframes = g4x_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08002110 intel_hdmi->infoframe_enabled = g4x_infoframe_enabled;
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002111 } else if (HAS_DDI(dev)) {
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03002112 intel_hdmi->write_infoframe = hsw_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03002113 intel_hdmi->set_infoframes = hsw_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08002114 intel_hdmi->infoframe_enabled = hsw_infoframe_enabled;
Paulo Zanonifdf12502012-05-04 17:18:24 -03002115 } else if (HAS_PCH_IBX(dev)) {
2116 intel_hdmi->write_infoframe = ibx_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03002117 intel_hdmi->set_infoframes = ibx_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08002118 intel_hdmi->infoframe_enabled = ibx_infoframe_enabled;
Paulo Zanonifdf12502012-05-04 17:18:24 -03002119 } else {
2120 intel_hdmi->write_infoframe = cpt_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03002121 intel_hdmi->set_infoframes = cpt_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08002122 intel_hdmi->infoframe_enabled = cpt_infoframe_enabled;
Jesse Barnes64a8fc02011-09-22 11:16:00 +05302123 }
Jesse Barnes45187ac2011-08-03 09:22:55 -07002124
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002125 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02002126 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
2127 else
2128 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak4932e2c2014-02-11 17:12:48 +02002129 intel_connector->unregister = intel_connector_unregister;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002130
2131 intel_hdmi_add_properties(intel_hdmi, connector);
2132
2133 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01002134 drm_connector_register(connector);
Shashank Sharmad8b4c432015-09-04 18:56:11 +05302135 intel_hdmi->attached_connector = intel_connector;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002136
2137 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2138 * 0xd. Failure to do so will result in spurious interrupts being
2139 * generated on the port when a cable is not attached.
2140 */
2141 if (IS_G4X(dev) && !IS_GM45(dev)) {
2142 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2143 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2144 }
2145}
2146
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002147void intel_hdmi_init(struct drm_device *dev,
2148 i915_reg_t hdmi_reg, enum port port)
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002149{
2150 struct intel_digital_port *intel_dig_port;
2151 struct intel_encoder *intel_encoder;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002152 struct intel_connector *intel_connector;
2153
Daniel Vetterb14c5672013-09-19 12:18:32 +02002154 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002155 if (!intel_dig_port)
2156 return;
2157
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03002158 intel_connector = intel_connector_alloc();
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002159 if (!intel_connector) {
2160 kfree(intel_dig_port);
2161 return;
2162 }
2163
2164 intel_encoder = &intel_dig_port->base;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002165
2166 drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
2167 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002168
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002169 intel_encoder->compute_config = intel_hdmi_compute_config;
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03002170 if (HAS_PCH_SPLIT(dev)) {
2171 intel_encoder->disable = pch_disable_hdmi;
2172 intel_encoder->post_disable = pch_post_disable_hdmi;
2173 } else {
2174 intel_encoder->disable = g4x_disable_hdmi;
2175 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002176 intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002177 intel_encoder->get_config = intel_hdmi_get_config;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002178 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03002179 intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002180 intel_encoder->pre_enable = chv_hdmi_pre_enable;
2181 intel_encoder->enable = vlv_enable_hdmi;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002182 intel_encoder->post_disable = chv_hdmi_post_disable;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002183 intel_encoder->post_pll_disable = chv_hdmi_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002184 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee9514ac62013-10-16 17:07:41 +08002185 intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
2186 intel_encoder->pre_enable = vlv_hdmi_pre_enable;
Jani Nikulab76cf762013-07-30 12:20:31 +03002187 intel_encoder->enable = vlv_enable_hdmi;
Chon Ming Lee9514ac62013-10-16 17:07:41 +08002188 intel_encoder->post_disable = vlv_hdmi_post_disable;
Jani Nikulab76cf762013-07-30 12:20:31 +03002189 } else {
Jesse Barnes13732ba2014-04-05 11:51:35 -07002190 intel_encoder->pre_enable = intel_hdmi_pre_enable;
Ville Syrjäläd1b15892015-05-05 17:06:19 +03002191 if (HAS_PCH_CPT(dev))
2192 intel_encoder->enable = cpt_enable_hdmi;
Ville Syrjäläbf868c72015-05-05 17:06:23 +03002193 else if (HAS_PCH_IBX(dev))
2194 intel_encoder->enable = ibx_enable_hdmi;
Ville Syrjäläd1b15892015-05-05 17:06:19 +03002195 else
Ville Syrjäläbf868c72015-05-05 17:06:23 +03002196 intel_encoder->enable = g4x_enable_hdmi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002197 }
Daniel Vetter5ab432e2012-06-30 08:59:56 +02002198
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002199 intel_encoder->type = INTEL_OUTPUT_HDMI;
Ville Syrjälä882ec382014-04-28 14:07:43 +03002200 if (IS_CHERRYVIEW(dev)) {
2201 if (port == PORT_D)
2202 intel_encoder->crtc_mask = 1 << 2;
2203 else
2204 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
2205 } else {
2206 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2207 }
Ville Syrjälä301ea742014-03-03 16:15:30 +02002208 intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
Ville Syrjäläc6f14952014-03-03 16:15:31 +02002209 /*
2210 * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
2211 * to work on real hardware. And since g4x can send infoframes to
2212 * only one port anyway, nothing is lost by allowing it.
2213 */
2214 if (IS_G4X(dev))
2215 intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
Eric Anholt7d573822009-01-02 13:33:00 -08002216
Paulo Zanoni174edf12012-10-26 19:05:50 -02002217 intel_dig_port->port = port;
Paulo Zanonib242b7f2013-02-18 19:00:26 -03002218 intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002219 intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01002220
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002221 intel_hdmi_init_connector(intel_dig_port, intel_connector);
Eric Anholt7d573822009-01-02 13:33:00 -08002222}