blob: 2bd9c83300b2bc3810da219e821f79e4385cc98d [file] [log] [blame]
Benoit Coussond9fda072011-08-09 17:15:17 +02001/*
2 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
Florian Vaussard6d624ea2013-05-31 14:32:56 +02009#include <dt-bindings/gpio/gpio.h>
Florian Vaussard8fea7d52013-05-31 14:32:57 +020010#include <dt-bindings/interrupt-controller/arm-gic.h>
Florian Vaussardbcd3cca2013-05-31 14:32:59 +020011#include <dt-bindings/pinctrl/omap.h>
Benoit Coussond9fda072011-08-09 17:15:17 +020012
Florian Vaussard98ef79572013-05-31 14:32:55 +020013#include "skeleton.dtsi"
Benoit Coussond9fda072011-08-09 17:15:17 +020014
15/ {
16 compatible = "ti,omap4430", "ti,omap4";
Marc Zyngier7136d452015-03-11 15:43:49 +000017 interrupt-parent = <&wakeupgen>;
Benoit Coussond9fda072011-08-09 17:15:17 +020018
19 aliases {
Nishanth Menon20b80942013-10-16 15:21:03 -050020 i2c0 = &i2c1;
21 i2c1 = &i2c2;
22 i2c2 = &i2c3;
23 i2c3 = &i2c4;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +053024 serial0 = &uart1;
25 serial1 = &uart2;
26 serial2 = &uart3;
27 serial3 = &uart4;
Benoit Coussond9fda072011-08-09 17:15:17 +020028 };
29
Benoit Cousson476b6792011-08-16 11:49:08 +020030 cpus {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010031 #address-cells = <1>;
32 #size-cells = <0>;
33
Benoit Cousson476b6792011-08-16 11:49:08 +020034 cpu@0 {
35 compatible = "arm,cortex-a9";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010036 device_type = "cpu";
Santosh Shilimkar926fd452012-07-04 17:57:34 +053037 next-level-cache = <&L2>;
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010038 reg = <0x0>;
Nishanth Menon8d766fa2014-01-29 12:19:17 -060039
40 clocks = <&dpll_mpu_ck>;
41 clock-names = "cpu";
42
43 clock-latency = <300000>; /* From omap-cpufreq driver */
Benoit Cousson476b6792011-08-16 11:49:08 +020044 };
45 cpu@1 {
46 compatible = "arm,cortex-a9";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010047 device_type = "cpu";
Santosh Shilimkar926fd452012-07-04 17:57:34 +053048 next-level-cache = <&L2>;
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010049 reg = <0x1>;
Benoit Cousson476b6792011-08-16 11:49:08 +020050 };
51 };
52
Benoit Cousson56351212012-09-03 17:56:32 +020053 gic: interrupt-controller@48241000 {
54 compatible = "arm,cortex-a9-gic";
55 interrupt-controller;
56 #interrupt-cells = <3>;
57 reg = <0x48241000 0x1000>,
58 <0x48240100 0x0100>;
Marc Zyngier7136d452015-03-11 15:43:49 +000059 interrupt-parent = <&gic>;
Benoit Cousson56351212012-09-03 17:56:32 +020060 };
61
Santosh Shilimkar926fd452012-07-04 17:57:34 +053062 L2: l2-cache-controller@48242000 {
63 compatible = "arm,pl310-cache";
64 reg = <0x48242000 0x1000>;
65 cache-unified;
66 cache-level = <2>;
67 };
68
Lee Jones75d71d42013-07-22 11:52:36 +010069 local-timer@48240600 {
Santosh Shilimkareed0de22012-07-04 18:32:32 +053070 compatible = "arm,cortex-a9-twd-timer";
Gilles Chanteperdrix23c47372014-04-07 22:05:39 +020071 clocks = <&mpu_periphclk>;
Santosh Shilimkareed0de22012-07-04 18:32:32 +053072 reg = <0x48240600 0x20>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +020073 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_HIGH)>;
Marc Zyngier7136d452015-03-11 15:43:49 +000074 interrupt-parent = <&gic>;
75 };
76
77 wakeupgen: interrupt-controller@48281000 {
78 compatible = "ti,omap4-wugen-mpu";
79 interrupt-controller;
80 #interrupt-cells = <3>;
81 reg = <0x48281000 0x1000>;
82 interrupt-parent = <&gic>;
Santosh Shilimkareed0de22012-07-04 18:32:32 +053083 };
84
Benoit Coussond9fda072011-08-09 17:15:17 +020085 /*
Geert Uytterhoeven5c5be9d2014-03-28 11:11:37 +010086 * The soc node represents the soc top level view. It is used for IPs
Benoit Coussond9fda072011-08-09 17:15:17 +020087 * that are not memory mapped in the MPU view or for the MPU itself.
88 */
89 soc {
90 compatible = "ti,omap-infra";
Benoit Cousson476b6792011-08-16 11:49:08 +020091 mpu {
92 compatible = "ti,omap4-mpu";
93 ti,hwmods = "mpu";
Rajendra Nayak1306c082014-09-10 11:04:04 -050094 sram = <&ocmcram>;
Benoit Cousson476b6792011-08-16 11:49:08 +020095 };
96
97 dsp {
98 compatible = "ti,omap3-c64";
99 ti,hwmods = "dsp";
100 };
101
102 iva {
103 compatible = "ti,ivahd";
104 ti,hwmods = "iva";
105 };
Benoit Coussond9fda072011-08-09 17:15:17 +0200106 };
107
108 /*
109 * XXX: Use a flat representation of the OMAP4 interconnect.
110 * The real OMAP interconnect network is quite complex.
Geert Uytterhoevenb7ab5242014-03-28 11:11:39 +0100111 * Since it will not bring real advantage to represent that in DT for
Benoit Coussond9fda072011-08-09 17:15:17 +0200112 * the moment, just use a fake OCP bus entry to represent the whole bus
113 * hierarchy.
114 */
115 ocp {
Benoit Coussonad8dfac2011-08-12 13:48:47 +0200116 compatible = "ti,omap4-l3-noc", "simple-bus";
Benoit Coussond9fda072011-08-09 17:15:17 +0200117 #address-cells = <1>;
118 #size-cells = <1>;
119 ranges;
Benoit Coussonad8dfac2011-08-12 13:48:47 +0200120 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
Santosh Shilimkar20a60ea2013-02-26 17:36:14 +0530121 reg = <0x44000000 0x1000>,
122 <0x44800000 0x2000>,
123 <0x45000000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200124 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
125 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussond9fda072011-08-09 17:15:17 +0200126
Tero Kristo7415b0b2015-02-12 11:32:14 +0200127 l4_cfg: l4@4a000000 {
128 compatible = "ti,omap4-l4-cfg", "simple-bus";
Tony Lindgren679e3312012-09-10 10:34:51 -0700129 #address-cells = <1>;
Tero Kristo7415b0b2015-02-12 11:32:14 +0200130 #size-cells = <1>;
131 ranges = <0 0x4a000000 0x1000000>;
Tony Lindgren679e3312012-09-10 10:34:51 -0700132
Tero Kristo7415b0b2015-02-12 11:32:14 +0200133 cm1: cm1@4000 {
134 compatible = "ti,omap4-cm1";
135 reg = <0x4000 0x2000>;
Balaji T Kcd042fe2014-02-19 20:26:40 +0530136
Tero Kristo7415b0b2015-02-12 11:32:14 +0200137 cm1_clocks: clocks {
138 #address-cells = <1>;
139 #size-cells = <0>;
140 };
141
142 cm1_clockdomains: clockdomains {
143 };
144 };
145
146 cm2: cm2@8000 {
147 compatible = "ti,omap4-cm2";
148 reg = <0x8000 0x3000>;
149
150 cm2_clocks: clocks {
151 #address-cells = <1>;
152 #size-cells = <0>;
153 };
154
155 cm2_clockdomains: clockdomains {
156 };
157 };
158
159 omap4_scm_core: scm@2000 {
160 compatible = "ti,omap4-scm-core", "simple-bus";
161 reg = <0x2000 0x1000>;
162 #address-cells = <1>;
163 #size-cells = <1>;
164 ranges = <0 0x2000 0x1000>;
165
166 scm_conf: scm_conf@0 {
167 compatible = "syscon";
168 reg = <0x0 0x800>;
169 #address-cells = <1>;
170 #size-cells = <1>;
171 };
172 };
173
174 omap4_padconf_core: scm@100000 {
175 compatible = "ti,omap4-scm-padconf-core",
176 "simple-bus";
177 #address-cells = <1>;
178 #size-cells = <1>;
179 ranges = <0 0x100000 0x1000>;
180
181 omap4_pmx_core: pinmux@40 {
182 compatible = "ti,omap4-padconf",
183 "pinctrl-single";
184 reg = <0x40 0x0196>;
185 #address-cells = <1>;
186 #size-cells = <0>;
187 #interrupt-cells = <1>;
188 interrupt-controller;
189 pinctrl-single,register-width = <16>;
190 pinctrl-single,function-mask = <0x7fff>;
191 };
192
193 omap4_padconf_global: omap4_padconf_global@5a0 {
Kishon Vijay Abraham I89a898d2015-07-27 17:46:39 +0530194 compatible = "syscon",
195 "simple-bus";
Tero Kristo7415b0b2015-02-12 11:32:14 +0200196 reg = <0x5a0 0x170>;
197 #address-cells = <1>;
198 #size-cells = <1>;
Kishon Vijay Abraham I9a5e3f22015-09-04 17:38:24 +0530199 ranges = <0 0x5a0 0x170>;
Tero Kristo7415b0b2015-02-12 11:32:14 +0200200
201 pbias_regulator: pbias_regulator {
Kishon Vijay Abraham I737f1462015-09-04 17:30:25 +0530202 compatible = "ti,pbias-omap4", "ti,pbias-omap";
Tero Kristo7415b0b2015-02-12 11:32:14 +0200203 reg = <0x60 0x4>;
204 syscon = <&omap4_padconf_global>;
205 pbias_mmc_reg: pbias_mmc_omap4 {
206 regulator-name = "pbias_mmc_omap4";
207 regulator-min-microvolt = <1800000>;
208 regulator-max-microvolt = <3000000>;
209 };
210 };
211 };
212 };
213
214 l4_wkup: l4@300000 {
215 compatible = "ti,omap4-l4-wkup", "simple-bus";
216 #address-cells = <1>;
217 #size-cells = <1>;
218 ranges = <0 0x300000 0x40000>;
219
220 counter32k: counter@4000 {
221 compatible = "ti,omap-counter32k";
222 reg = <0x4000 0x20>;
223 ti,hwmods = "counter_32k";
224 };
225
226 prm: prm@6000 {
227 compatible = "ti,omap4-prm";
228 reg = <0x6000 0x3000>;
229 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
230
231 prm_clocks: clocks {
232 #address-cells = <1>;
233 #size-cells = <0>;
234 };
235
236 prm_clockdomains: clockdomains {
237 };
238 };
239
240 scrm: scrm@a000 {
241 compatible = "ti,omap4-scrm";
242 reg = <0xa000 0x2000>;
243
244 scrm_clocks: clocks {
245 #address-cells = <1>;
246 #size-cells = <0>;
247 };
248
249 scrm_clockdomains: clockdomains {
250 };
251 };
252
253 omap4_pmx_wkup: pinmux@1e040 {
254 compatible = "ti,omap4-padconf",
255 "pinctrl-single";
256 reg = <0x1e040 0x0038>;
257 #address-cells = <1>;
258 #size-cells = <0>;
259 #interrupt-cells = <1>;
260 interrupt-controller;
261 pinctrl-single,register-width = <16>;
262 pinctrl-single,function-mask = <0x7fff>;
263 };
Balaji T Kcd042fe2014-02-19 20:26:40 +0530264 };
265 };
266
Rajendra Nayak8b9a2812014-09-10 11:04:03 -0500267 ocmcram: ocmcram@40304000 {
268 compatible = "mmio-sram";
269 reg = <0x40304000 0xa000>; /* 40k */
270 };
271
Jon Hunter2c2dc542012-04-26 13:47:59 -0500272 sdma: dma-controller@4a056000 {
273 compatible = "ti,omap4430-sdma";
274 reg = <0x4a056000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200275 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
276 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
277 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
278 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500279 #dma-cells = <1>;
Peter Ujfalusi24ac1772015-02-20 15:42:04 +0200280 dma-channels = <32>;
281 dma-requests = <127>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500282 };
283
Benoit Coussone3e5a922011-08-16 11:51:54 +0200284 gpio1: gpio@4a310000 {
285 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200286 reg = <0x4a310000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200287 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200288 ti,hwmods = "gpio1";
Jon Huntere4b9b9f2013-04-04 15:16:16 -0500289 ti,gpio-always-on;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200290 gpio-controller;
291 #gpio-cells = <2>;
292 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600293 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200294 };
295
296 gpio2: gpio@48055000 {
297 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200298 reg = <0x48055000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200299 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200300 ti,hwmods = "gpio2";
301 gpio-controller;
302 #gpio-cells = <2>;
303 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600304 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200305 };
306
307 gpio3: gpio@48057000 {
308 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200309 reg = <0x48057000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200310 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200311 ti,hwmods = "gpio3";
312 gpio-controller;
313 #gpio-cells = <2>;
314 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600315 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200316 };
317
318 gpio4: gpio@48059000 {
319 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200320 reg = <0x48059000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200321 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200322 ti,hwmods = "gpio4";
323 gpio-controller;
324 #gpio-cells = <2>;
325 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600326 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200327 };
328
329 gpio5: gpio@4805b000 {
330 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200331 reg = <0x4805b000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200332 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200333 ti,hwmods = "gpio5";
334 gpio-controller;
335 #gpio-cells = <2>;
336 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600337 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200338 };
339
340 gpio6: gpio@4805d000 {
341 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200342 reg = <0x4805d000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200343 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200344 ti,hwmods = "gpio6";
345 gpio-controller;
346 #gpio-cells = <2>;
347 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600348 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200349 };
350
Franklin S Cooper Jr258511e2015-10-28 16:02:16 -0500351 elm: elm@48078000 {
352 compatible = "ti,am3352-elm";
353 reg = <0x48078000 0x2000>;
354 interrupts = <4>;
355 ti,hwmods = "elm";
356 status = "disabled";
357 };
358
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600359 gpmc: gpmc@50000000 {
360 compatible = "ti,omap4430-gpmc";
361 reg = <0x50000000 0x1000>;
362 #address-cells = <2>;
363 #size-cells = <1>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200364 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Franklin S Cooper Jr201c7e32015-10-15 12:37:27 -0500365 dmas = <&sdma 4>;
366 dma-names = "rxtx";
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600367 gpmc,num-cs = <8>;
368 gpmc,num-waitpins = <4>;
369 ti,hwmods = "gpmc";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530370 ti,no-idle-on-init;
Florian Vaussard7b8b6af2014-02-26 11:38:09 +0100371 clocks = <&l3_div_ck>;
372 clock-names = "fck";
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600373 };
374
Benoit Cousson19bfb762012-02-16 11:55:27 +0100375 uart1: serial@4806a000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530376 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200377 reg = <0x4806a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200378 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530379 ti,hwmods = "uart1";
380 clock-frequency = <48000000>;
381 };
382
Benoit Cousson19bfb762012-02-16 11:55:27 +0100383 uart2: serial@4806c000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530384 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200385 reg = <0x4806c000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000386 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530387 ti,hwmods = "uart2";
388 clock-frequency = <48000000>;
389 };
390
Benoit Cousson19bfb762012-02-16 11:55:27 +0100391 uart3: serial@48020000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530392 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200393 reg = <0x48020000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000394 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530395 ti,hwmods = "uart3";
396 clock-frequency = <48000000>;
397 };
398
Benoit Cousson19bfb762012-02-16 11:55:27 +0100399 uart4: serial@4806e000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530400 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200401 reg = <0x4806e000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000402 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530403 ti,hwmods = "uart4";
404 clock-frequency = <48000000>;
405 };
Benoit Cousson58e778f2011-08-17 19:00:03 +0530406
Suman Anna04c7d922013-10-10 16:15:33 -0500407 hwspinlock: spinlock@4a0f6000 {
408 compatible = "ti,omap4-hwspinlock";
409 reg = <0x4a0f6000 0x1000>;
410 ti,hwmods = "spinlock";
Suman Anna34054212014-01-13 18:26:45 -0600411 #hwlock-cells = <1>;
Suman Anna04c7d922013-10-10 16:15:33 -0500412 };
413
Benoit Cousson58e778f2011-08-17 19:00:03 +0530414 i2c1: i2c@48070000 {
415 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200416 reg = <0x48070000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200417 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530418 #address-cells = <1>;
419 #size-cells = <0>;
420 ti,hwmods = "i2c1";
421 };
422
423 i2c2: i2c@48072000 {
424 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200425 reg = <0x48072000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200426 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530427 #address-cells = <1>;
428 #size-cells = <0>;
429 ti,hwmods = "i2c2";
430 };
431
432 i2c3: i2c@48060000 {
433 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200434 reg = <0x48060000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200435 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530436 #address-cells = <1>;
437 #size-cells = <0>;
438 ti,hwmods = "i2c3";
439 };
440
441 i2c4: i2c@48350000 {
442 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200443 reg = <0x48350000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200444 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530445 #address-cells = <1>;
446 #size-cells = <0>;
447 ti,hwmods = "i2c4";
448 };
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100449
450 mcspi1: spi@48098000 {
451 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200452 reg = <0x48098000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200453 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100454 #address-cells = <1>;
455 #size-cells = <0>;
456 ti,hwmods = "mcspi1";
457 ti,spi-num-cs = <4>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500458 dmas = <&sdma 35>,
459 <&sdma 36>,
460 <&sdma 37>,
461 <&sdma 38>,
462 <&sdma 39>,
463 <&sdma 40>,
464 <&sdma 41>,
465 <&sdma 42>;
466 dma-names = "tx0", "rx0", "tx1", "rx1",
467 "tx2", "rx2", "tx3", "rx3";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100468 };
469
470 mcspi2: spi@4809a000 {
471 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200472 reg = <0x4809a000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200473 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100474 #address-cells = <1>;
475 #size-cells = <0>;
476 ti,hwmods = "mcspi2";
477 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500478 dmas = <&sdma 43>,
479 <&sdma 44>,
480 <&sdma 45>,
481 <&sdma 46>;
482 dma-names = "tx0", "rx0", "tx1", "rx1";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100483 };
484
485 mcspi3: spi@480b8000 {
486 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200487 reg = <0x480b8000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200488 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100489 #address-cells = <1>;
490 #size-cells = <0>;
491 ti,hwmods = "mcspi3";
492 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500493 dmas = <&sdma 15>, <&sdma 16>;
494 dma-names = "tx0", "rx0";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100495 };
496
497 mcspi4: spi@480ba000 {
498 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200499 reg = <0x480ba000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200500 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100501 #address-cells = <1>;
502 #size-cells = <0>;
503 ti,hwmods = "mcspi4";
504 ti,spi-num-cs = <1>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500505 dmas = <&sdma 70>, <&sdma 71>;
506 dma-names = "tx0", "rx0";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100507 };
Rajendra Nayak74981762011-10-04 17:10:27 +0530508
509 mmc1: mmc@4809c000 {
510 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200511 reg = <0x4809c000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200512 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530513 ti,hwmods = "mmc1";
514 ti,dual-volt;
515 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500516 dmas = <&sdma 61>, <&sdma 62>;
517 dma-names = "tx", "rx";
Balaji T Kcd042fe2014-02-19 20:26:40 +0530518 pbias-supply = <&pbias_mmc_reg>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530519 };
520
521 mmc2: mmc@480b4000 {
522 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200523 reg = <0x480b4000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200524 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530525 ti,hwmods = "mmc2";
526 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500527 dmas = <&sdma 47>, <&sdma 48>;
528 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530529 };
530
531 mmc3: mmc@480ad000 {
532 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200533 reg = <0x480ad000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200534 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530535 ti,hwmods = "mmc3";
536 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500537 dmas = <&sdma 77>, <&sdma 78>;
538 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530539 };
540
541 mmc4: mmc@480d1000 {
542 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200543 reg = <0x480d1000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200544 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530545 ti,hwmods = "mmc4";
546 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500547 dmas = <&sdma 57>, <&sdma 58>;
548 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530549 };
550
551 mmc5: mmc@480d5000 {
552 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200553 reg = <0x480d5000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200554 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530555 ti,hwmods = "mmc5";
556 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500557 dmas = <&sdma 59>, <&sdma 60>;
558 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530559 };
Xiao Jiang94c30732012-06-01 12:44:14 +0800560
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600561 mmu_dsp: mmu@4a066000 {
562 compatible = "ti,omap4-iommu";
563 reg = <0x4a066000 0x100>;
564 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
565 ti,hwmods = "mmu_dsp";
Suman Anna22e3bcc2015-07-10 12:28:55 -0500566 #iommu-cells = <0>;
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600567 };
568
569 mmu_ipu: mmu@55082000 {
570 compatible = "ti,omap4-iommu";
571 reg = <0x55082000 0x100>;
572 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
573 ti,hwmods = "mmu_ipu";
Suman Anna22e3bcc2015-07-10 12:28:55 -0500574 #iommu-cells = <0>;
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600575 ti,iommu-bus-err-back;
576 };
577
Xiao Jiang94c30732012-06-01 12:44:14 +0800578 wdt2: wdt@4a314000 {
579 compatible = "ti,omap4-wdt", "ti,omap3-wdt";
Benoit Cousson48420db2012-09-05 11:38:23 +0200580 reg = <0x4a314000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200581 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Xiao Jiang94c30732012-06-01 12:44:14 +0800582 ti,hwmods = "wd_timer2";
583 };
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300584
585 mcpdm: mcpdm@40132000 {
586 compatible = "ti,omap4-mcpdm";
587 reg = <0x40132000 0x7f>, /* MPU private access */
588 <0x49032000 0x7f>; /* L3 Interconnect */
Peter Ujfalusi63467cf2012-08-29 16:31:06 +0300589 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200590 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300591 ti,hwmods = "mcpdm";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100592 dmas = <&sdma 65>,
593 <&sdma 66>;
594 dma-names = "up_link", "dn_link";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200595 status = "disabled";
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300596 };
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300597
598 dmic: dmic@4012e000 {
599 compatible = "ti,omap4-dmic";
600 reg = <0x4012e000 0x7f>, /* MPU private access */
601 <0x4902e000 0x7f>; /* L3 Interconnect */
Peter Ujfalusi63467cf2012-08-29 16:31:06 +0300602 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200603 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300604 ti,hwmods = "dmic";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100605 dmas = <&sdma 67>;
606 dma-names = "up_link";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200607 status = "disabled";
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300608 };
Sourav Poddar61bc3542012-08-14 16:45:37 +0530609
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300610 mcbsp1: mcbsp@40122000 {
611 compatible = "ti,omap4-mcbsp";
612 reg = <0x40122000 0xff>, /* MPU private access */
613 <0x49022000 0xff>; /* L3 Interconnect */
614 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200615 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300616 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300617 ti,buffer-size = <128>;
618 ti,hwmods = "mcbsp1";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100619 dmas = <&sdma 33>,
620 <&sdma 34>;
621 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200622 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300623 };
624
625 mcbsp2: mcbsp@40124000 {
626 compatible = "ti,omap4-mcbsp";
627 reg = <0x40124000 0xff>, /* MPU private access */
628 <0x49024000 0xff>; /* L3 Interconnect */
629 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200630 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300631 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300632 ti,buffer-size = <128>;
633 ti,hwmods = "mcbsp2";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100634 dmas = <&sdma 17>,
635 <&sdma 18>;
636 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200637 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300638 };
639
640 mcbsp3: mcbsp@40126000 {
641 compatible = "ti,omap4-mcbsp";
642 reg = <0x40126000 0xff>, /* MPU private access */
643 <0x49026000 0xff>; /* L3 Interconnect */
644 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200645 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300646 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300647 ti,buffer-size = <128>;
648 ti,hwmods = "mcbsp3";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100649 dmas = <&sdma 19>,
650 <&sdma 20>;
651 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200652 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300653 };
654
655 mcbsp4: mcbsp@48096000 {
656 compatible = "ti,omap4-mcbsp";
657 reg = <0x48096000 0xff>; /* L4 Interconnect */
658 reg-names = "mpu";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200659 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300660 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300661 ti,buffer-size = <128>;
662 ti,hwmods = "mcbsp4";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100663 dmas = <&sdma 31>,
664 <&sdma 32>;
665 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200666 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300667 };
668
Sourav Poddar61bc3542012-08-14 16:45:37 +0530669 keypad: keypad@4a31c000 {
670 compatible = "ti,omap4-keypad";
Benoit Cousson48420db2012-09-05 11:38:23 +0200671 reg = <0x4a31c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200672 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson48420db2012-09-05 11:38:23 +0200673 reg-names = "mpu";
Sourav Poddar61bc3542012-08-14 16:45:37 +0530674 ti,hwmods = "kbd";
675 };
Aneesh V11c27062012-01-20 20:35:26 +0530676
Archit Taneja1a5fe3c2013-12-17 15:32:21 +0530677 dmm@4e000000 {
678 compatible = "ti,omap4-dmm";
679 reg = <0x4e000000 0x800>;
680 interrupts = <0 113 0x4>;
681 ti,hwmods = "dmm";
682 };
683
Aneesh V11c27062012-01-20 20:35:26 +0530684 emif1: emif@4c000000 {
685 compatible = "ti,emif-4d";
Benoit Cousson48420db2012-09-05 11:38:23 +0200686 reg = <0x4c000000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200687 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Aneesh V11c27062012-01-20 20:35:26 +0530688 ti,hwmods = "emif1";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530689 ti,no-idle-on-init;
Aneesh V11c27062012-01-20 20:35:26 +0530690 phy-type = <1>;
691 hw-caps-read-idle-ctrl;
692 hw-caps-ll-interface;
693 hw-caps-temp-alert;
694 };
695
696 emif2: emif@4d000000 {
697 compatible = "ti,emif-4d";
Benoit Cousson48420db2012-09-05 11:38:23 +0200698 reg = <0x4d000000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200699 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
Aneesh V11c27062012-01-20 20:35:26 +0530700 ti,hwmods = "emif2";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530701 ti,no-idle-on-init;
Aneesh V11c27062012-01-20 20:35:26 +0530702 phy-type = <1>;
703 hw-caps-read-idle-ctrl;
704 hw-caps-ll-interface;
705 hw-caps-temp-alert;
706 };
Linus Torvalds8f446a72012-10-01 18:46:13 -0700707
Kishon Vijay Abraham I3ce0a992012-09-19 16:02:51 +0530708 ocp2scp@4a0ad000 {
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530709 compatible = "ti,omap-ocp2scp";
Kishon Vijay Abraham I3ce0a992012-09-19 16:02:51 +0530710 reg = <0x4a0ad000 0x1f>;
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530711 #address-cells = <1>;
712 #size-cells = <1>;
713 ranges;
714 ti,hwmods = "ocp2scp_usb_phy";
Kishon Vijay Abraham Icf0d8692013-03-07 19:05:15 +0530715 usb2_phy: usb2phy@4a0ad080 {
716 compatible = "ti,omap-usb2";
717 reg = <0x4a0ad080 0x58>;
Roger Quadros470019a2013-10-03 18:12:36 +0300718 ctrl-module = <&omap_control_usb2phy>;
Roger Quadrosc65d0ad2014-05-05 12:54:42 +0300719 clocks = <&usb_phy_cm_clk32k>;
720 clock-names = "wkupclk";
Kishon Vijay Abraham I975d9632013-09-27 11:53:29 +0530721 #phy-cells = <0>;
Kishon Vijay Abraham Icf0d8692013-03-07 19:05:15 +0530722 };
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530723 };
Jon Hunterfab8ad02012-10-19 09:59:00 -0500724
Suman Anna8ebc30d2014-07-11 16:44:35 -0500725 mailbox: mailbox@4a0f4000 {
726 compatible = "ti,omap4-mailbox";
727 reg = <0x4a0f4000 0x200>;
728 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
729 ti,hwmods = "mailbox";
Suman Anna24df0452014-11-03 17:07:35 -0600730 #mbox-cells = <1>;
Suman Anna8ebc30d2014-07-11 16:44:35 -0500731 ti,mbox-num-users = <3>;
732 ti,mbox-num-fifos = <8>;
Suman Annad27704d2014-09-10 14:27:23 -0500733 mbox_ipu: mbox_ipu {
734 ti,mbox-tx = <0 0 0>;
735 ti,mbox-rx = <1 0 0>;
736 };
737 mbox_dsp: mbox_dsp {
738 ti,mbox-tx = <3 0 0>;
739 ti,mbox-rx = <2 0 0>;
740 };
Suman Anna8ebc30d2014-07-11 16:44:35 -0500741 };
742
Jon Hunterfab8ad02012-10-19 09:59:00 -0500743 timer1: timer@4a318000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500744 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500745 reg = <0x4a318000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200746 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500747 ti,hwmods = "timer1";
748 ti,timer-alwon;
749 };
750
751 timer2: timer@48032000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500752 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500753 reg = <0x48032000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200754 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500755 ti,hwmods = "timer2";
756 };
757
758 timer3: timer@48034000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500759 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500760 reg = <0x48034000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200761 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500762 ti,hwmods = "timer3";
763 };
764
765 timer4: timer@48036000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500766 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500767 reg = <0x48036000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200768 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500769 ti,hwmods = "timer4";
770 };
771
Jon Hunterd03a93b2012-11-01 08:57:08 -0500772 timer5: timer@40138000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500773 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500774 reg = <0x40138000 0x80>,
775 <0x49038000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200776 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500777 ti,hwmods = "timer5";
778 ti,timer-dsp;
779 };
780
Jon Hunterd03a93b2012-11-01 08:57:08 -0500781 timer6: timer@4013a000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500782 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500783 reg = <0x4013a000 0x80>,
784 <0x4903a000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200785 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500786 ti,hwmods = "timer6";
787 ti,timer-dsp;
788 };
789
Jon Hunterd03a93b2012-11-01 08:57:08 -0500790 timer7: timer@4013c000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500791 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500792 reg = <0x4013c000 0x80>,
793 <0x4903c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200794 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500795 ti,hwmods = "timer7";
796 ti,timer-dsp;
797 };
798
Jon Hunterd03a93b2012-11-01 08:57:08 -0500799 timer8: timer@4013e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500800 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500801 reg = <0x4013e000 0x80>,
802 <0x4903e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200803 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500804 ti,hwmods = "timer8";
805 ti,timer-pwm;
806 ti,timer-dsp;
807 };
808
809 timer9: timer@4803e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500810 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500811 reg = <0x4803e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200812 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500813 ti,hwmods = "timer9";
814 ti,timer-pwm;
815 };
816
817 timer10: timer@48086000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500818 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500819 reg = <0x48086000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200820 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500821 ti,hwmods = "timer10";
822 ti,timer-pwm;
823 };
824
825 timer11: timer@48088000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500826 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500827 reg = <0x48088000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200828 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500829 ti,hwmods = "timer11";
830 ti,timer-pwm;
831 };
Roger Quadrosf17c8992013-03-20 17:44:58 +0200832
833 usbhstll: usbhstll@4a062000 {
834 compatible = "ti,usbhs-tll";
835 reg = <0x4a062000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200836 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200837 ti,hwmods = "usb_tll_hs";
838 };
839
840 usbhshost: usbhshost@4a064000 {
841 compatible = "ti,usbhs-host";
842 reg = <0x4a064000 0x800>;
843 ti,hwmods = "usb_host_hs";
844 #address-cells = <1>;
845 #size-cells = <1>;
846 ranges;
Roger Quadros051fc062014-02-27 16:18:26 +0200847 clocks = <&init_60m_fclk>,
848 <&xclk60mhsp1_ck>,
849 <&xclk60mhsp2_ck>;
850 clock-names = "refclk_60m_int",
851 "refclk_60m_ext_p1",
852 "refclk_60m_ext_p2";
Roger Quadrosf17c8992013-03-20 17:44:58 +0200853
854 usbhsohci: ohci@4a064800 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200855 compatible = "ti,ohci-omap3";
Roger Quadrosf17c8992013-03-20 17:44:58 +0200856 reg = <0x4a064800 0x400>;
857 interrupt-parent = <&gic>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200858 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200859 };
860
861 usbhsehci: ehci@4a064c00 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200862 compatible = "ti,ehci-omap";
Roger Quadrosf17c8992013-03-20 17:44:58 +0200863 reg = <0x4a064c00 0x400>;
864 interrupt-parent = <&gic>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200865 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200866 };
867 };
Kishon Vijay Abraham I840e5fd2013-03-07 19:05:14 +0530868
Roger Quadros470019a2013-10-03 18:12:36 +0300869 omap_control_usb2phy: control-phy@4a002300 {
870 compatible = "ti,control-phy-usb2";
871 reg = <0x4a002300 0x4>;
872 reg-names = "power";
873 };
874
875 omap_control_usbotg: control-phy@4a00233c {
876 compatible = "ti,control-phy-otghs";
877 reg = <0x4a00233c 0x4>;
878 reg-names = "otghs_control";
Kishon Vijay Abraham I840e5fd2013-03-07 19:05:14 +0530879 };
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530880
881 usb_otg_hs: usb_otg_hs@4a0ab000 {
882 compatible = "ti,omap4-musb";
883 reg = <0x4a0ab000 0x7ff>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200884 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530885 interrupt-names = "mc", "dma";
886 ti,hwmods = "usb_otg_hs";
887 usb-phy = <&usb2_phy>;
Kishon Vijay Abraham I975d9632013-09-27 11:53:29 +0530888 phys = <&usb2_phy>;
889 phy-names = "usb2-phy";
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530890 multipoint = <1>;
891 num-eps = <16>;
892 ram-bits = <12>;
Roger Quadros470019a2013-10-03 18:12:36 +0300893 ctrl-module = <&omap_control_usbotg>;
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530894 };
Joel Fernandesdd6317d2013-07-11 18:20:05 -0500895
896 aes: aes@4b501000 {
897 compatible = "ti,omap4-aes";
898 ti,hwmods = "aes";
899 reg = <0x4b501000 0xa0>;
900 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
901 dmas = <&sdma 111>, <&sdma 110>;
902 dma-names = "tx", "rx";
903 };
Joel Fernandes806e9432013-09-24 15:23:33 -0500904
905 des: des@480a5000 {
906 compatible = "ti,omap4-des";
907 ti,hwmods = "des";
908 reg = <0x480a5000 0xa0>;
909 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
910 dmas = <&sdma 117>, <&sdma 116>;
911 dma-names = "tx", "rx";
912 };
Andrii.Tseglytskyie12c7732014-03-03 20:20:22 +0530913
914 abb_mpu: regulator-abb-mpu {
915 compatible = "ti,abb-v2";
916 regulator-name = "abb_mpu";
917 #address-cells = <0>;
918 #size-cells = <0>;
919 ti,tranxdone-status-mask = <0x80>;
920 clocks = <&sys_clkin_ck>;
921 ti,settling-time = <50>;
922 ti,clock-cycles = <16>;
923
924 status = "disabled";
925 };
926
927 abb_iva: regulator-abb-iva {
928 compatible = "ti,abb-v2";
929 regulator-name = "abb_iva";
930 #address-cells = <0>;
931 #size-cells = <0>;
932 ti,tranxdone-status-mask = <0x80000000>;
933 clocks = <&sys_clkin_ck>;
934 ti,settling-time = <50>;
935 ti,clock-cycles = <16>;
936
937 status = "disabled";
938 };
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +0300939
940 dss: dss@58000000 {
941 compatible = "ti,omap4-dss";
942 reg = <0x58000000 0x80>;
943 status = "disabled";
944 ti,hwmods = "dss_core";
945 clocks = <&dss_dss_clk>;
946 clock-names = "fck";
947 #address-cells = <1>;
948 #size-cells = <1>;
949 ranges;
950
951 dispc@58001000 {
952 compatible = "ti,omap4-dispc";
953 reg = <0x58001000 0x1000>;
954 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
955 ti,hwmods = "dss_dispc";
956 clocks = <&dss_dss_clk>;
957 clock-names = "fck";
958 };
959
960 rfbi: encoder@58002000 {
961 compatible = "ti,omap4-rfbi";
962 reg = <0x58002000 0x1000>;
963 status = "disabled";
964 ti,hwmods = "dss_rfbi";
Tomi Valkeinen2cc84f42014-10-09 17:03:18 +0300965 clocks = <&dss_dss_clk>, <&l3_div_ck>;
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +0300966 clock-names = "fck", "ick";
967 };
968
969 venc: encoder@58003000 {
970 compatible = "ti,omap4-venc";
971 reg = <0x58003000 0x1000>;
972 status = "disabled";
973 ti,hwmods = "dss_venc";
974 clocks = <&dss_tv_clk>;
975 clock-names = "fck";
976 };
977
978 dsi1: encoder@58004000 {
979 compatible = "ti,omap4-dsi";
980 reg = <0x58004000 0x200>,
981 <0x58004200 0x40>,
982 <0x58004300 0x20>;
983 reg-names = "proto", "phy", "pll";
984 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
985 status = "disabled";
986 ti,hwmods = "dss_dsi1";
987 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
988 clock-names = "fck", "sys_clk";
989 };
990
991 dsi2: encoder@58005000 {
992 compatible = "ti,omap4-dsi";
993 reg = <0x58005000 0x200>,
994 <0x58005200 0x40>,
995 <0x58005300 0x20>;
996 reg-names = "proto", "phy", "pll";
997 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
998 status = "disabled";
999 ti,hwmods = "dss_dsi2";
1000 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
1001 clock-names = "fck", "sys_clk";
1002 };
1003
1004 hdmi: encoder@58006000 {
1005 compatible = "ti,omap4-hdmi";
1006 reg = <0x58006000 0x200>,
1007 <0x58006200 0x100>,
1008 <0x58006300 0x100>,
1009 <0x58006400 0x1000>;
1010 reg-names = "wp", "pll", "phy", "core";
1011 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
1012 status = "disabled";
1013 ti,hwmods = "dss_hdmi";
1014 clocks = <&dss_48mhz_clk>, <&dss_sys_clk>;
1015 clock-names = "fck", "sys_clk";
Jyri Sarha53855b32014-05-12 12:12:24 +03001016 dmas = <&sdma 76>;
1017 dma-names = "audio_tx";
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +03001018 };
1019 };
Benoit Coussond9fda072011-08-09 17:15:17 +02001020 };
1021};
Tero Kristo2488ff62013-07-18 12:42:02 +03001022
1023/include/ "omap44xx-clocks.dtsi"