blob: c627bac87a405cdae63d693da307f7b499a0f49a [file] [log] [blame]
Michael Buesche4d6b792007-09-18 15:39:42 -04001/*
2
3 Broadcom B43 wireless driver
4
5 Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
Stefano Brivio1f21ad22007-11-06 22:49:20 +01006 Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
Michael Buesche4d6b792007-09-18 15:39:42 -04007 Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
8 Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
9 Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
10
11 Some parts of the code in this file are derived from the ipw2200
12 driver Copyright(c) 2003 - 2004 Intel Corporation.
13
14 This program is free software; you can redistribute it and/or modify
15 it under the terms of the GNU General Public License as published by
16 the Free Software Foundation; either version 2 of the License, or
17 (at your option) any later version.
18
19 This program is distributed in the hope that it will be useful,
20 but WITHOUT ANY WARRANTY; without even the implied warranty of
21 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 GNU General Public License for more details.
23
24 You should have received a copy of the GNU General Public License
25 along with this program; see the file COPYING. If not, write to
26 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
27 Boston, MA 02110-1301, USA.
28
29*/
30
31#include <linux/delay.h>
32#include <linux/init.h>
33#include <linux/moduleparam.h>
34#include <linux/if_arp.h>
35#include <linux/etherdevice.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040036#include <linux/firmware.h>
37#include <linux/wireless.h>
38#include <linux/workqueue.h>
39#include <linux/skbuff.h>
Andrew Morton96cf49a2008-02-04 22:27:19 -080040#include <linux/io.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040041#include <linux/dma-mapping.h>
42#include <asm/unaligned.h>
43
44#include "b43.h"
45#include "main.h"
46#include "debugfs.h"
Michael Bueschef1a6282008-08-27 18:53:02 +020047#include "phy_common.h"
48#include "phy_g.h"
Michael Buesch3d0da752008-08-30 02:27:19 +020049#include "phy_n.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040050#include "dma.h"
Michael Buesch5100d5a2008-03-29 21:01:16 +010051#include "pio.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040052#include "sysfs.h"
53#include "xmit.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040054#include "lo.h"
55#include "pcmcia.h"
56
57MODULE_DESCRIPTION("Broadcom B43 wireless driver");
58MODULE_AUTHOR("Martin Langer");
59MODULE_AUTHOR("Stefano Brivio");
60MODULE_AUTHOR("Michael Buesch");
61MODULE_LICENSE("GPL");
62
Michael Buesch9c7d99d2008-02-09 10:23:49 +010063MODULE_FIRMWARE(B43_SUPPORTED_FIRMWARE_ID);
64
Michael Buesche4d6b792007-09-18 15:39:42 -040065
66static int modparam_bad_frames_preempt;
67module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
68MODULE_PARM_DESC(bad_frames_preempt,
69 "enable(1) / disable(0) Bad Frames Preemption");
70
Michael Buesche4d6b792007-09-18 15:39:42 -040071static char modparam_fwpostfix[16];
72module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
73MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
74
Michael Buesche4d6b792007-09-18 15:39:42 -040075static int modparam_hwpctl;
76module_param_named(hwpctl, modparam_hwpctl, int, 0444);
77MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
78
79static int modparam_nohwcrypt;
80module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
81MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
82
Michael Buesche6f5b932008-03-05 21:18:49 +010083int b43_modparam_qos = 1;
84module_param_named(qos, b43_modparam_qos, int, 0444);
85MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
86
Michael Buesch1855ba72008-04-18 20:51:41 +020087static int modparam_btcoex = 1;
88module_param_named(btcoex, modparam_btcoex, int, 0444);
89MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistance (default on)");
90
Michael Buesche6f5b932008-03-05 21:18:49 +010091
Michael Buesche4d6b792007-09-18 15:39:42 -040092static const struct ssb_device_id b43_ssb_tbl[] = {
93 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
94 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
95 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
96 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
97 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
Michael Bueschd5c71e42008-01-04 17:06:29 +010098 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
Larry Finger013978b2007-11-26 10:29:47 -060099 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
Michael Buesch6b1c7c62008-12-25 00:39:28 +0100100 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
Johannes Berg92d61282008-12-24 12:44:09 +0100101 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
Michael Buesche4d6b792007-09-18 15:39:42 -0400102 SSB_DEVTABLE_END
103};
104
105MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
106
107/* Channel and ratetables are shared for all devices.
108 * They can't be const, because ieee80211 puts some precalculated
109 * data in there. This data is the same for all devices, so we don't
110 * get concurrency issues */
111#define RATETAB_ENT(_rateid, _flags) \
Johannes Berg8318d782008-01-24 19:38:38 +0100112 { \
113 .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
114 .hw_value = (_rateid), \
115 .flags = (_flags), \
Michael Buesche4d6b792007-09-18 15:39:42 -0400116 }
Johannes Berg8318d782008-01-24 19:38:38 +0100117
118/*
119 * NOTE: When changing this, sync with xmit.c's
120 * b43_plcp_get_bitrate_idx_* functions!
121 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400122static struct ieee80211_rate __b43_ratetable[] = {
Johannes Berg8318d782008-01-24 19:38:38 +0100123 RATETAB_ENT(B43_CCK_RATE_1MB, 0),
124 RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
125 RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
126 RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
127 RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
128 RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
129 RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
130 RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
131 RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
132 RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
133 RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
134 RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400135};
136
137#define b43_a_ratetable (__b43_ratetable + 4)
138#define b43_a_ratetable_size 8
139#define b43_b_ratetable (__b43_ratetable + 0)
140#define b43_b_ratetable_size 4
141#define b43_g_ratetable (__b43_ratetable + 0)
142#define b43_g_ratetable_size 12
143
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100144#define CHAN4G(_channel, _freq, _flags) { \
145 .band = IEEE80211_BAND_2GHZ, \
146 .center_freq = (_freq), \
147 .hw_value = (_channel), \
148 .flags = (_flags), \
149 .max_antenna_gain = 0, \
150 .max_power = 30, \
151}
Michael Buesch96c755a2008-01-06 00:09:46 +0100152static struct ieee80211_channel b43_2ghz_chantable[] = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100153 CHAN4G(1, 2412, 0),
154 CHAN4G(2, 2417, 0),
155 CHAN4G(3, 2422, 0),
156 CHAN4G(4, 2427, 0),
157 CHAN4G(5, 2432, 0),
158 CHAN4G(6, 2437, 0),
159 CHAN4G(7, 2442, 0),
160 CHAN4G(8, 2447, 0),
161 CHAN4G(9, 2452, 0),
162 CHAN4G(10, 2457, 0),
163 CHAN4G(11, 2462, 0),
164 CHAN4G(12, 2467, 0),
165 CHAN4G(13, 2472, 0),
166 CHAN4G(14, 2484, 0),
167};
168#undef CHAN4G
169
170#define CHAN5G(_channel, _flags) { \
171 .band = IEEE80211_BAND_5GHZ, \
172 .center_freq = 5000 + (5 * (_channel)), \
173 .hw_value = (_channel), \
174 .flags = (_flags), \
175 .max_antenna_gain = 0, \
176 .max_power = 30, \
177}
178static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
179 CHAN5G(32, 0), CHAN5G(34, 0),
180 CHAN5G(36, 0), CHAN5G(38, 0),
181 CHAN5G(40, 0), CHAN5G(42, 0),
182 CHAN5G(44, 0), CHAN5G(46, 0),
183 CHAN5G(48, 0), CHAN5G(50, 0),
184 CHAN5G(52, 0), CHAN5G(54, 0),
185 CHAN5G(56, 0), CHAN5G(58, 0),
186 CHAN5G(60, 0), CHAN5G(62, 0),
187 CHAN5G(64, 0), CHAN5G(66, 0),
188 CHAN5G(68, 0), CHAN5G(70, 0),
189 CHAN5G(72, 0), CHAN5G(74, 0),
190 CHAN5G(76, 0), CHAN5G(78, 0),
191 CHAN5G(80, 0), CHAN5G(82, 0),
192 CHAN5G(84, 0), CHAN5G(86, 0),
193 CHAN5G(88, 0), CHAN5G(90, 0),
194 CHAN5G(92, 0), CHAN5G(94, 0),
195 CHAN5G(96, 0), CHAN5G(98, 0),
196 CHAN5G(100, 0), CHAN5G(102, 0),
197 CHAN5G(104, 0), CHAN5G(106, 0),
198 CHAN5G(108, 0), CHAN5G(110, 0),
199 CHAN5G(112, 0), CHAN5G(114, 0),
200 CHAN5G(116, 0), CHAN5G(118, 0),
201 CHAN5G(120, 0), CHAN5G(122, 0),
202 CHAN5G(124, 0), CHAN5G(126, 0),
203 CHAN5G(128, 0), CHAN5G(130, 0),
204 CHAN5G(132, 0), CHAN5G(134, 0),
205 CHAN5G(136, 0), CHAN5G(138, 0),
206 CHAN5G(140, 0), CHAN5G(142, 0),
207 CHAN5G(144, 0), CHAN5G(145, 0),
208 CHAN5G(146, 0), CHAN5G(147, 0),
209 CHAN5G(148, 0), CHAN5G(149, 0),
210 CHAN5G(150, 0), CHAN5G(151, 0),
211 CHAN5G(152, 0), CHAN5G(153, 0),
212 CHAN5G(154, 0), CHAN5G(155, 0),
213 CHAN5G(156, 0), CHAN5G(157, 0),
214 CHAN5G(158, 0), CHAN5G(159, 0),
215 CHAN5G(160, 0), CHAN5G(161, 0),
216 CHAN5G(162, 0), CHAN5G(163, 0),
217 CHAN5G(164, 0), CHAN5G(165, 0),
218 CHAN5G(166, 0), CHAN5G(168, 0),
219 CHAN5G(170, 0), CHAN5G(172, 0),
220 CHAN5G(174, 0), CHAN5G(176, 0),
221 CHAN5G(178, 0), CHAN5G(180, 0),
222 CHAN5G(182, 0), CHAN5G(184, 0),
223 CHAN5G(186, 0), CHAN5G(188, 0),
224 CHAN5G(190, 0), CHAN5G(192, 0),
225 CHAN5G(194, 0), CHAN5G(196, 0),
226 CHAN5G(198, 0), CHAN5G(200, 0),
227 CHAN5G(202, 0), CHAN5G(204, 0),
228 CHAN5G(206, 0), CHAN5G(208, 0),
229 CHAN5G(210, 0), CHAN5G(212, 0),
230 CHAN5G(214, 0), CHAN5G(216, 0),
231 CHAN5G(218, 0), CHAN5G(220, 0),
232 CHAN5G(222, 0), CHAN5G(224, 0),
233 CHAN5G(226, 0), CHAN5G(228, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400234};
235
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100236static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
237 CHAN5G(34, 0), CHAN5G(36, 0),
238 CHAN5G(38, 0), CHAN5G(40, 0),
239 CHAN5G(42, 0), CHAN5G(44, 0),
240 CHAN5G(46, 0), CHAN5G(48, 0),
241 CHAN5G(52, 0), CHAN5G(56, 0),
242 CHAN5G(60, 0), CHAN5G(64, 0),
243 CHAN5G(100, 0), CHAN5G(104, 0),
244 CHAN5G(108, 0), CHAN5G(112, 0),
245 CHAN5G(116, 0), CHAN5G(120, 0),
246 CHAN5G(124, 0), CHAN5G(128, 0),
247 CHAN5G(132, 0), CHAN5G(136, 0),
248 CHAN5G(140, 0), CHAN5G(149, 0),
249 CHAN5G(153, 0), CHAN5G(157, 0),
250 CHAN5G(161, 0), CHAN5G(165, 0),
251 CHAN5G(184, 0), CHAN5G(188, 0),
252 CHAN5G(192, 0), CHAN5G(196, 0),
253 CHAN5G(200, 0), CHAN5G(204, 0),
254 CHAN5G(208, 0), CHAN5G(212, 0),
255 CHAN5G(216, 0),
256};
257#undef CHAN5G
258
259static struct ieee80211_supported_band b43_band_5GHz_nphy = {
260 .band = IEEE80211_BAND_5GHZ,
261 .channels = b43_5ghz_nphy_chantable,
262 .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
263 .bitrates = b43_a_ratetable,
264 .n_bitrates = b43_a_ratetable_size,
Michael Buesche4d6b792007-09-18 15:39:42 -0400265};
Johannes Berg8318d782008-01-24 19:38:38 +0100266
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100267static struct ieee80211_supported_band b43_band_5GHz_aphy = {
268 .band = IEEE80211_BAND_5GHZ,
269 .channels = b43_5ghz_aphy_chantable,
270 .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
271 .bitrates = b43_a_ratetable,
272 .n_bitrates = b43_a_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100273};
Michael Buesche4d6b792007-09-18 15:39:42 -0400274
Johannes Berg8318d782008-01-24 19:38:38 +0100275static struct ieee80211_supported_band b43_band_2GHz = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100276 .band = IEEE80211_BAND_2GHZ,
277 .channels = b43_2ghz_chantable,
278 .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
279 .bitrates = b43_g_ratetable,
280 .n_bitrates = b43_g_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100281};
282
Michael Buesche4d6b792007-09-18 15:39:42 -0400283static void b43_wireless_core_exit(struct b43_wldev *dev);
284static int b43_wireless_core_init(struct b43_wldev *dev);
285static void b43_wireless_core_stop(struct b43_wldev *dev);
286static int b43_wireless_core_start(struct b43_wldev *dev);
287
288static int b43_ratelimit(struct b43_wl *wl)
289{
290 if (!wl || !wl->current_dev)
291 return 1;
292 if (b43_status(wl->current_dev) < B43_STAT_STARTED)
293 return 1;
294 /* We are up and running.
295 * Ratelimit the messages to avoid DoS over the net. */
296 return net_ratelimit();
297}
298
299void b43info(struct b43_wl *wl, const char *fmt, ...)
300{
301 va_list args;
302
303 if (!b43_ratelimit(wl))
304 return;
305 va_start(args, fmt);
306 printk(KERN_INFO "b43-%s: ",
307 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
308 vprintk(fmt, args);
309 va_end(args);
310}
311
312void b43err(struct b43_wl *wl, const char *fmt, ...)
313{
314 va_list args;
315
316 if (!b43_ratelimit(wl))
317 return;
318 va_start(args, fmt);
319 printk(KERN_ERR "b43-%s ERROR: ",
320 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
321 vprintk(fmt, args);
322 va_end(args);
323}
324
325void b43warn(struct b43_wl *wl, const char *fmt, ...)
326{
327 va_list args;
328
329 if (!b43_ratelimit(wl))
330 return;
331 va_start(args, fmt);
332 printk(KERN_WARNING "b43-%s warning: ",
333 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
334 vprintk(fmt, args);
335 va_end(args);
336}
337
338#if B43_DEBUG
339void b43dbg(struct b43_wl *wl, const char *fmt, ...)
340{
341 va_list args;
342
343 va_start(args, fmt);
344 printk(KERN_DEBUG "b43-%s debug: ",
345 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
346 vprintk(fmt, args);
347 va_end(args);
348}
349#endif /* DEBUG */
350
351static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
352{
353 u32 macctl;
354
355 B43_WARN_ON(offset % 4 != 0);
356
357 macctl = b43_read32(dev, B43_MMIO_MACCTL);
358 if (macctl & B43_MACCTL_BE)
359 val = swab32(val);
360
361 b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
362 mmiowb();
363 b43_write32(dev, B43_MMIO_RAM_DATA, val);
364}
365
Michael Buesch280d0e12007-12-26 18:26:17 +0100366static inline void b43_shm_control_word(struct b43_wldev *dev,
367 u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400368{
369 u32 control;
370
371 /* "offset" is the WORD offset. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400372 control = routing;
373 control <<= 16;
374 control |= offset;
375 b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
376}
377
Michael Buesch6bbc3212008-06-19 19:33:51 +0200378u32 __b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400379{
380 u32 ret;
381
382 if (routing == B43_SHM_SHARED) {
383 B43_WARN_ON(offset & 0x0001);
384 if (offset & 0x0003) {
385 /* Unaligned access */
386 b43_shm_control_word(dev, routing, offset >> 2);
387 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
388 ret <<= 16;
389 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
390 ret |= b43_read16(dev, B43_MMIO_SHM_DATA);
391
Michael Buesch280d0e12007-12-26 18:26:17 +0100392 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400393 }
394 offset >>= 2;
395 }
396 b43_shm_control_word(dev, routing, offset);
397 ret = b43_read32(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100398out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200399 return ret;
400}
401
402u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
403{
404 struct b43_wl *wl = dev->wl;
405 unsigned long flags;
406 u32 ret;
407
408 spin_lock_irqsave(&wl->shm_lock, flags);
409 ret = __b43_shm_read32(dev, routing, offset);
Michael Buesch280d0e12007-12-26 18:26:17 +0100410 spin_unlock_irqrestore(&wl->shm_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -0400411
412 return ret;
413}
414
Michael Buesch6bbc3212008-06-19 19:33:51 +0200415u16 __b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400416{
417 u16 ret;
418
419 if (routing == B43_SHM_SHARED) {
420 B43_WARN_ON(offset & 0x0001);
421 if (offset & 0x0003) {
422 /* Unaligned access */
423 b43_shm_control_word(dev, routing, offset >> 2);
424 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
425
Michael Buesch280d0e12007-12-26 18:26:17 +0100426 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400427 }
428 offset >>= 2;
429 }
430 b43_shm_control_word(dev, routing, offset);
431 ret = b43_read16(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100432out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200433 return ret;
434}
435
436u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
437{
438 struct b43_wl *wl = dev->wl;
439 unsigned long flags;
440 u16 ret;
441
442 spin_lock_irqsave(&wl->shm_lock, flags);
443 ret = __b43_shm_read16(dev, routing, offset);
Michael Buesch280d0e12007-12-26 18:26:17 +0100444 spin_unlock_irqrestore(&wl->shm_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -0400445
446 return ret;
447}
448
Michael Buesch6bbc3212008-06-19 19:33:51 +0200449void __b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400450{
451 if (routing == B43_SHM_SHARED) {
452 B43_WARN_ON(offset & 0x0001);
453 if (offset & 0x0003) {
454 /* Unaligned access */
455 b43_shm_control_word(dev, routing, offset >> 2);
Michael Buesche4d6b792007-09-18 15:39:42 -0400456 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
457 (value >> 16) & 0xffff);
Michael Buesche4d6b792007-09-18 15:39:42 -0400458 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Buesche4d6b792007-09-18 15:39:42 -0400459 b43_write16(dev, B43_MMIO_SHM_DATA, value & 0xffff);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200460 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400461 }
462 offset >>= 2;
463 }
464 b43_shm_control_word(dev, routing, offset);
Michael Buesche4d6b792007-09-18 15:39:42 -0400465 b43_write32(dev, B43_MMIO_SHM_DATA, value);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200466}
467
468void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
469{
470 struct b43_wl *wl = dev->wl;
471 unsigned long flags;
472
473 spin_lock_irqsave(&wl->shm_lock, flags);
474 __b43_shm_write32(dev, routing, offset, value);
Michael Buesch280d0e12007-12-26 18:26:17 +0100475 spin_unlock_irqrestore(&wl->shm_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -0400476}
477
Michael Buesch6bbc3212008-06-19 19:33:51 +0200478void __b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
479{
480 if (routing == B43_SHM_SHARED) {
481 B43_WARN_ON(offset & 0x0001);
482 if (offset & 0x0003) {
483 /* Unaligned access */
484 b43_shm_control_word(dev, routing, offset >> 2);
485 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
486 return;
487 }
488 offset >>= 2;
489 }
490 b43_shm_control_word(dev, routing, offset);
491 b43_write16(dev, B43_MMIO_SHM_DATA, value);
492}
493
Michael Buesche4d6b792007-09-18 15:39:42 -0400494void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
495{
Michael Buesch280d0e12007-12-26 18:26:17 +0100496 struct b43_wl *wl = dev->wl;
497 unsigned long flags;
498
499 spin_lock_irqsave(&wl->shm_lock, flags);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200500 __b43_shm_write16(dev, routing, offset, value);
Michael Buesch280d0e12007-12-26 18:26:17 +0100501 spin_unlock_irqrestore(&wl->shm_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -0400502}
503
504/* Read HostFlags */
Michael Buesch35f0d352008-02-13 14:31:08 +0100505u64 b43_hf_read(struct b43_wldev * dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400506{
Michael Buesch35f0d352008-02-13 14:31:08 +0100507 u64 ret;
Michael Buesche4d6b792007-09-18 15:39:42 -0400508
509 ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
510 ret <<= 16;
Michael Buesch35f0d352008-02-13 14:31:08 +0100511 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
512 ret <<= 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400513 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
514
515 return ret;
516}
517
518/* Write HostFlags */
Michael Buesch35f0d352008-02-13 14:31:08 +0100519void b43_hf_write(struct b43_wldev *dev, u64 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400520{
Michael Buesch35f0d352008-02-13 14:31:08 +0100521 u16 lo, mi, hi;
522
523 lo = (value & 0x00000000FFFFULL);
524 mi = (value & 0x0000FFFF0000ULL) >> 16;
525 hi = (value & 0xFFFF00000000ULL) >> 32;
526 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
527 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
528 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
Michael Buesche4d6b792007-09-18 15:39:42 -0400529}
530
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100531void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
Michael Buesche4d6b792007-09-18 15:39:42 -0400532{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100533 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400534
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100535 B43_WARN_ON(dev->dev->id.revision < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400536
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100537 /* The hardware guarantees us an atomic read, if we
538 * read the low register first. */
539 low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
540 high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
Michael Buesche4d6b792007-09-18 15:39:42 -0400541
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100542 *tsf = high;
543 *tsf <<= 32;
544 *tsf |= low;
Michael Buesche4d6b792007-09-18 15:39:42 -0400545}
546
547static void b43_time_lock(struct b43_wldev *dev)
548{
549 u32 macctl;
550
551 macctl = b43_read32(dev, B43_MMIO_MACCTL);
552 macctl |= B43_MACCTL_TBTTHOLD;
553 b43_write32(dev, B43_MMIO_MACCTL, macctl);
554 /* Commit the write */
555 b43_read32(dev, B43_MMIO_MACCTL);
556}
557
558static void b43_time_unlock(struct b43_wldev *dev)
559{
560 u32 macctl;
561
562 macctl = b43_read32(dev, B43_MMIO_MACCTL);
563 macctl &= ~B43_MACCTL_TBTTHOLD;
564 b43_write32(dev, B43_MMIO_MACCTL, macctl);
565 /* Commit the write */
566 b43_read32(dev, B43_MMIO_MACCTL);
567}
568
569static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
570{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100571 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400572
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100573 B43_WARN_ON(dev->dev->id.revision < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400574
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100575 low = tsf;
576 high = (tsf >> 32);
577 /* The hardware guarantees us an atomic write, if we
578 * write the low register first. */
579 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
580 mmiowb();
581 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
582 mmiowb();
Michael Buesche4d6b792007-09-18 15:39:42 -0400583}
584
585void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
586{
587 b43_time_lock(dev);
588 b43_tsf_write_locked(dev, tsf);
589 b43_time_unlock(dev);
590}
591
592static
593void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 * mac)
594{
595 static const u8 zero_addr[ETH_ALEN] = { 0 };
596 u16 data;
597
598 if (!mac)
599 mac = zero_addr;
600
601 offset |= 0x0020;
602 b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
603
604 data = mac[0];
605 data |= mac[1] << 8;
606 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
607 data = mac[2];
608 data |= mac[3] << 8;
609 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
610 data = mac[4];
611 data |= mac[5] << 8;
612 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
613}
614
615static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
616{
617 const u8 *mac;
618 const u8 *bssid;
619 u8 mac_bssid[ETH_ALEN * 2];
620 int i;
621 u32 tmp;
622
623 bssid = dev->wl->bssid;
624 mac = dev->wl->mac_addr;
625
626 b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
627
628 memcpy(mac_bssid, mac, ETH_ALEN);
629 memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
630
631 /* Write our MAC address and BSSID to template ram */
632 for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
633 tmp = (u32) (mac_bssid[i + 0]);
634 tmp |= (u32) (mac_bssid[i + 1]) << 8;
635 tmp |= (u32) (mac_bssid[i + 2]) << 16;
636 tmp |= (u32) (mac_bssid[i + 3]) << 24;
637 b43_ram_write(dev, 0x20 + i, tmp);
638 }
639}
640
Johannes Berg4150c572007-09-17 01:29:23 -0400641static void b43_upload_card_macaddress(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400642{
Michael Buesche4d6b792007-09-18 15:39:42 -0400643 b43_write_mac_bssid_templates(dev);
Johannes Berg4150c572007-09-17 01:29:23 -0400644 b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
Michael Buesche4d6b792007-09-18 15:39:42 -0400645}
646
647static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
648{
649 /* slot_time is in usec. */
650 if (dev->phy.type != B43_PHYTYPE_G)
651 return;
652 b43_write16(dev, 0x684, 510 + slot_time);
653 b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
654}
655
656static void b43_short_slot_timing_enable(struct b43_wldev *dev)
657{
658 b43_set_slot_time(dev, 9);
Michael Buesche4d6b792007-09-18 15:39:42 -0400659}
660
661static void b43_short_slot_timing_disable(struct b43_wldev *dev)
662{
663 b43_set_slot_time(dev, 20);
Michael Buesche4d6b792007-09-18 15:39:42 -0400664}
665
666/* Enable a Generic IRQ. "mask" is the mask of which IRQs to enable.
667 * Returns the _previously_ enabled IRQ mask.
668 */
669static inline u32 b43_interrupt_enable(struct b43_wldev *dev, u32 mask)
670{
671 u32 old_mask;
672
673 old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
674 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask | mask);
675
676 return old_mask;
677}
678
679/* Disable a Generic IRQ. "mask" is the mask of which IRQs to disable.
680 * Returns the _previously_ enabled IRQ mask.
681 */
682static inline u32 b43_interrupt_disable(struct b43_wldev *dev, u32 mask)
683{
684 u32 old_mask;
685
686 old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
687 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask & ~mask);
688
689 return old_mask;
690}
691
692/* Synchronize IRQ top- and bottom-half.
693 * IRQs must be masked before calling this.
694 * This must not be called with the irq_lock held.
695 */
696static void b43_synchronize_irq(struct b43_wldev *dev)
697{
698 synchronize_irq(dev->dev->irq);
699 tasklet_kill(&dev->isr_tasklet);
700}
701
702/* DummyTransmission function, as documented on
703 * http://bcm-specs.sipsolutions.net/DummyTransmission
704 */
705void b43_dummy_transmission(struct b43_wldev *dev)
706{
Michael Buesch21a75d72008-04-25 19:29:08 +0200707 struct b43_wl *wl = dev->wl;
Michael Buesche4d6b792007-09-18 15:39:42 -0400708 struct b43_phy *phy = &dev->phy;
709 unsigned int i, max_loop;
710 u16 value;
711 u32 buffer[5] = {
712 0x00000000,
713 0x00D40000,
714 0x00000000,
715 0x01000000,
716 0x00000000,
717 };
718
719 switch (phy->type) {
720 case B43_PHYTYPE_A:
721 max_loop = 0x1E;
722 buffer[0] = 0x000201CC;
723 break;
724 case B43_PHYTYPE_B:
725 case B43_PHYTYPE_G:
726 max_loop = 0xFA;
727 buffer[0] = 0x000B846E;
728 break;
729 default:
730 B43_WARN_ON(1);
731 return;
732 }
733
Michael Buesch21a75d72008-04-25 19:29:08 +0200734 spin_lock_irq(&wl->irq_lock);
735 write_lock(&wl->tx_lock);
736
Michael Buesche4d6b792007-09-18 15:39:42 -0400737 for (i = 0; i < 5; i++)
738 b43_ram_write(dev, i * 4, buffer[i]);
739
740 /* Commit writes */
741 b43_read32(dev, B43_MMIO_MACCTL);
742
743 b43_write16(dev, 0x0568, 0x0000);
744 b43_write16(dev, 0x07C0, 0x0000);
745 value = ((phy->type == B43_PHYTYPE_A) ? 1 : 0);
746 b43_write16(dev, 0x050C, value);
747 b43_write16(dev, 0x0508, 0x0000);
748 b43_write16(dev, 0x050A, 0x0000);
749 b43_write16(dev, 0x054C, 0x0000);
750 b43_write16(dev, 0x056A, 0x0014);
751 b43_write16(dev, 0x0568, 0x0826);
752 b43_write16(dev, 0x0500, 0x0000);
753 b43_write16(dev, 0x0502, 0x0030);
754
755 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
756 b43_radio_write16(dev, 0x0051, 0x0017);
757 for (i = 0x00; i < max_loop; i++) {
758 value = b43_read16(dev, 0x050E);
759 if (value & 0x0080)
760 break;
761 udelay(10);
762 }
763 for (i = 0x00; i < 0x0A; i++) {
764 value = b43_read16(dev, 0x050E);
765 if (value & 0x0400)
766 break;
767 udelay(10);
768 }
Larry Finger1d280dd2008-09-29 14:19:29 -0500769 for (i = 0x00; i < 0x19; i++) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400770 value = b43_read16(dev, 0x0690);
771 if (!(value & 0x0100))
772 break;
773 udelay(10);
774 }
775 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
776 b43_radio_write16(dev, 0x0051, 0x0037);
Michael Buesch21a75d72008-04-25 19:29:08 +0200777
778 write_unlock(&wl->tx_lock);
779 spin_unlock_irq(&wl->irq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -0400780}
781
782static void key_write(struct b43_wldev *dev,
783 u8 index, u8 algorithm, const u8 * key)
784{
785 unsigned int i;
786 u32 offset;
787 u16 value;
788 u16 kidx;
789
790 /* Key index/algo block */
791 kidx = b43_kidx_to_fw(dev, index);
792 value = ((kidx << 4) | algorithm);
793 b43_shm_write16(dev, B43_SHM_SHARED,
794 B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
795
796 /* Write the key to the Key Table Pointer offset */
797 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
798 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
799 value = key[i];
800 value |= (u16) (key[i + 1]) << 8;
801 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
802 }
803}
804
805static void keymac_write(struct b43_wldev *dev, u8 index, const u8 * addr)
806{
807 u32 addrtmp[2] = { 0, 0, };
808 u8 per_sta_keys_start = 8;
809
810 if (b43_new_kidx_api(dev))
811 per_sta_keys_start = 4;
812
813 B43_WARN_ON(index < per_sta_keys_start);
814 /* We have two default TX keys and possibly two default RX keys.
815 * Physical mac 0 is mapped to physical key 4 or 8, depending
816 * on the firmware version.
817 * So we must adjust the index here.
818 */
819 index -= per_sta_keys_start;
820
821 if (addr) {
822 addrtmp[0] = addr[0];
823 addrtmp[0] |= ((u32) (addr[1]) << 8);
824 addrtmp[0] |= ((u32) (addr[2]) << 16);
825 addrtmp[0] |= ((u32) (addr[3]) << 24);
826 addrtmp[1] = addr[4];
827 addrtmp[1] |= ((u32) (addr[5]) << 8);
828 }
829
830 if (dev->dev->id.revision >= 5) {
831 /* Receive match transmitter address mechanism */
832 b43_shm_write32(dev, B43_SHM_RCMTA,
833 (index * 2) + 0, addrtmp[0]);
834 b43_shm_write16(dev, B43_SHM_RCMTA,
835 (index * 2) + 1, addrtmp[1]);
836 } else {
837 /* RXE (Receive Engine) and
838 * PSM (Programmable State Machine) mechanism
839 */
840 if (index < 8) {
841 /* TODO write to RCM 16, 19, 22 and 25 */
842 } else {
843 b43_shm_write32(dev, B43_SHM_SHARED,
844 B43_SHM_SH_PSM + (index * 6) + 0,
845 addrtmp[0]);
846 b43_shm_write16(dev, B43_SHM_SHARED,
847 B43_SHM_SH_PSM + (index * 6) + 4,
848 addrtmp[1]);
849 }
850 }
851}
852
853static void do_key_write(struct b43_wldev *dev,
854 u8 index, u8 algorithm,
855 const u8 * key, size_t key_len, const u8 * mac_addr)
856{
857 u8 buf[B43_SEC_KEYSIZE] = { 0, };
858 u8 per_sta_keys_start = 8;
859
860 if (b43_new_kidx_api(dev))
861 per_sta_keys_start = 4;
862
863 B43_WARN_ON(index >= dev->max_nr_keys);
864 B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
865
866 if (index >= per_sta_keys_start)
867 keymac_write(dev, index, NULL); /* First zero out mac. */
868 if (key)
869 memcpy(buf, key, key_len);
870 key_write(dev, index, algorithm, buf);
871 if (index >= per_sta_keys_start)
872 keymac_write(dev, index, mac_addr);
873
874 dev->key[index].algorithm = algorithm;
875}
876
877static int b43_key_write(struct b43_wldev *dev,
878 int index, u8 algorithm,
879 const u8 * key, size_t key_len,
880 const u8 * mac_addr,
881 struct ieee80211_key_conf *keyconf)
882{
883 int i;
884 int sta_keys_start;
885
886 if (key_len > B43_SEC_KEYSIZE)
887 return -EINVAL;
888 for (i = 0; i < dev->max_nr_keys; i++) {
889 /* Check that we don't already have this key. */
890 B43_WARN_ON(dev->key[i].keyconf == keyconf);
891 }
892 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +0100893 /* Pairwise key. Get an empty slot for the key. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400894 if (b43_new_kidx_api(dev))
895 sta_keys_start = 4;
896 else
897 sta_keys_start = 8;
898 for (i = sta_keys_start; i < dev->max_nr_keys; i++) {
899 if (!dev->key[i].keyconf) {
900 /* found empty */
901 index = i;
902 break;
903 }
904 }
905 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +0100906 b43warn(dev->wl, "Out of hardware key memory\n");
Michael Buesche4d6b792007-09-18 15:39:42 -0400907 return -ENOSPC;
908 }
909 } else
910 B43_WARN_ON(index > 3);
911
912 do_key_write(dev, index, algorithm, key, key_len, mac_addr);
913 if ((index <= 3) && !b43_new_kidx_api(dev)) {
914 /* Default RX key */
915 B43_WARN_ON(mac_addr);
916 do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
917 }
918 keyconf->hw_key_idx = index;
919 dev->key[index].keyconf = keyconf;
920
921 return 0;
922}
923
924static int b43_key_clear(struct b43_wldev *dev, int index)
925{
926 if (B43_WARN_ON((index < 0) || (index >= dev->max_nr_keys)))
927 return -EINVAL;
928 do_key_write(dev, index, B43_SEC_ALGO_NONE,
929 NULL, B43_SEC_KEYSIZE, NULL);
930 if ((index <= 3) && !b43_new_kidx_api(dev)) {
931 do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
932 NULL, B43_SEC_KEYSIZE, NULL);
933 }
934 dev->key[index].keyconf = NULL;
935
936 return 0;
937}
938
939static void b43_clear_keys(struct b43_wldev *dev)
940{
941 int i;
942
943 for (i = 0; i < dev->max_nr_keys; i++)
944 b43_key_clear(dev, i);
945}
946
Michael Buesch9cf7f242008-12-19 20:24:30 +0100947static void b43_dump_keymemory(struct b43_wldev *dev)
948{
949 unsigned int i, index, offset;
950 DECLARE_MAC_BUF(macbuf);
951 u8 mac[ETH_ALEN];
952 u16 algo;
953 u32 rcmta0;
954 u16 rcmta1;
955 u64 hf;
956 struct b43_key *key;
957
958 if (!b43_debug(dev, B43_DBG_KEYS))
959 return;
960
961 hf = b43_hf_read(dev);
962 b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
963 !!(hf & B43_HF_USEDEFKEYS));
964 for (index = 0; index < dev->max_nr_keys; index++) {
965 key = &(dev->key[index]);
966 printk(KERN_DEBUG "Key slot %02u: %s",
967 index, (key->keyconf == NULL) ? " " : "*");
968 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
969 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
970 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
971 printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
972 }
973
974 algo = b43_shm_read16(dev, B43_SHM_SHARED,
975 B43_SHM_SH_KEYIDXBLOCK + (index * 2));
976 printk(" Algo: %04X/%02X", algo, key->algorithm);
977
978 if (index >= 4) {
979 rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
980 ((index - 4) * 2) + 0);
981 rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
982 ((index - 4) * 2) + 1);
983 *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
984 *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
985 printk(" MAC: %s",
986 print_mac(macbuf, mac));
987 } else
988 printk(" DEFAULT KEY");
989 printk("\n");
990 }
991}
992
Michael Buesche4d6b792007-09-18 15:39:42 -0400993void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
994{
995 u32 macctl;
996 u16 ucstat;
997 bool hwps;
998 bool awake;
999 int i;
1000
1001 B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
1002 (ps_flags & B43_PS_DISABLED));
1003 B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
1004
1005 if (ps_flags & B43_PS_ENABLED) {
1006 hwps = 1;
1007 } else if (ps_flags & B43_PS_DISABLED) {
1008 hwps = 0;
1009 } else {
1010 //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
1011 // and thus is not an AP and we are associated, set bit 25
1012 }
1013 if (ps_flags & B43_PS_AWAKE) {
1014 awake = 1;
1015 } else if (ps_flags & B43_PS_ASLEEP) {
1016 awake = 0;
1017 } else {
1018 //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
1019 // or we are associated, or FIXME, or the latest PS-Poll packet sent was
1020 // successful, set bit26
1021 }
1022
1023/* FIXME: For now we force awake-on and hwps-off */
1024 hwps = 0;
1025 awake = 1;
1026
1027 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1028 if (hwps)
1029 macctl |= B43_MACCTL_HWPS;
1030 else
1031 macctl &= ~B43_MACCTL_HWPS;
1032 if (awake)
1033 macctl |= B43_MACCTL_AWAKE;
1034 else
1035 macctl &= ~B43_MACCTL_AWAKE;
1036 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1037 /* Commit write */
1038 b43_read32(dev, B43_MMIO_MACCTL);
1039 if (awake && dev->dev->id.revision >= 5) {
1040 /* Wait for the microcode to wake up. */
1041 for (i = 0; i < 100; i++) {
1042 ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
1043 B43_SHM_SH_UCODESTAT);
1044 if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
1045 break;
1046 udelay(10);
1047 }
1048 }
1049}
1050
Michael Buesche4d6b792007-09-18 15:39:42 -04001051void b43_wireless_core_reset(struct b43_wldev *dev, u32 flags)
1052{
1053 u32 tmslow;
1054 u32 macctl;
1055
1056 flags |= B43_TMSLOW_PHYCLKEN;
1057 flags |= B43_TMSLOW_PHYRESET;
1058 ssb_device_enable(dev->dev, flags);
1059 msleep(2); /* Wait for the PLL to turn on. */
1060
1061 /* Now take the PHY out of Reset again */
1062 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
1063 tmslow |= SSB_TMSLOW_FGC;
1064 tmslow &= ~B43_TMSLOW_PHYRESET;
1065 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
1066 ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
1067 msleep(1);
1068 tmslow &= ~SSB_TMSLOW_FGC;
1069 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
1070 ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
1071 msleep(1);
1072
Michael Bueschfb111372008-09-02 13:00:34 +02001073 /* Turn Analog ON, but only if we already know the PHY-type.
1074 * This protects against very early setup where we don't know the
1075 * PHY-type, yet. wireless_core_reset will be called once again later,
1076 * when we know the PHY-type. */
1077 if (dev->phy.ops)
Michael Bueschcb24f572008-09-03 12:12:20 +02001078 dev->phy.ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001079
1080 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1081 macctl &= ~B43_MACCTL_GMODE;
1082 if (flags & B43_TMSLOW_GMODE)
1083 macctl |= B43_MACCTL_GMODE;
1084 macctl |= B43_MACCTL_IHR_ENABLED;
1085 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1086}
1087
1088static void handle_irq_transmit_status(struct b43_wldev *dev)
1089{
1090 u32 v0, v1;
1091 u16 tmp;
1092 struct b43_txstatus stat;
1093
1094 while (1) {
1095 v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1096 if (!(v0 & 0x00000001))
1097 break;
1098 v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1099
1100 stat.cookie = (v0 >> 16);
1101 stat.seq = (v1 & 0x0000FFFF);
1102 stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
1103 tmp = (v0 & 0x0000FFFF);
1104 stat.frame_count = ((tmp & 0xF000) >> 12);
1105 stat.rts_count = ((tmp & 0x0F00) >> 8);
1106 stat.supp_reason = ((tmp & 0x001C) >> 2);
1107 stat.pm_indicated = !!(tmp & 0x0080);
1108 stat.intermediate = !!(tmp & 0x0040);
1109 stat.for_ampdu = !!(tmp & 0x0020);
1110 stat.acked = !!(tmp & 0x0002);
1111
1112 b43_handle_txstatus(dev, &stat);
1113 }
1114}
1115
1116static void drain_txstatus_queue(struct b43_wldev *dev)
1117{
1118 u32 dummy;
1119
1120 if (dev->dev->id.revision < 5)
1121 return;
1122 /* Read all entries from the microcode TXstatus FIFO
1123 * and throw them away.
1124 */
1125 while (1) {
1126 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1127 if (!(dummy & 0x00000001))
1128 break;
1129 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1130 }
1131}
1132
1133static u32 b43_jssi_read(struct b43_wldev *dev)
1134{
1135 u32 val = 0;
1136
1137 val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
1138 val <<= 16;
1139 val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
1140
1141 return val;
1142}
1143
1144static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
1145{
1146 b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
1147 b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
1148}
1149
1150static void b43_generate_noise_sample(struct b43_wldev *dev)
1151{
1152 b43_jssi_write(dev, 0x7F7F7F7F);
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001153 b43_write32(dev, B43_MMIO_MACCMD,
1154 b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001155}
1156
1157static void b43_calculate_link_quality(struct b43_wldev *dev)
1158{
1159 /* Top half of Link Quality calculation. */
1160
Michael Bueschef1a6282008-08-27 18:53:02 +02001161 if (dev->phy.type != B43_PHYTYPE_G)
1162 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001163 if (dev->noisecalc.calculation_running)
1164 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001165 dev->noisecalc.calculation_running = 1;
1166 dev->noisecalc.nr_samples = 0;
1167
1168 b43_generate_noise_sample(dev);
1169}
1170
1171static void handle_irq_noise(struct b43_wldev *dev)
1172{
Michael Bueschef1a6282008-08-27 18:53:02 +02001173 struct b43_phy_g *phy = dev->phy.g;
Michael Buesche4d6b792007-09-18 15:39:42 -04001174 u16 tmp;
1175 u8 noise[4];
1176 u8 i, j;
1177 s32 average;
1178
1179 /* Bottom half of Link Quality calculation. */
1180
Michael Bueschef1a6282008-08-27 18:53:02 +02001181 if (dev->phy.type != B43_PHYTYPE_G)
1182 return;
1183
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001184 /* Possible race condition: It might be possible that the user
1185 * changed to a different channel in the meantime since we
1186 * started the calculation. We ignore that fact, since it's
1187 * not really that much of a problem. The background noise is
1188 * an estimation only anyway. Slightly wrong results will get damped
1189 * by the averaging of the 8 sample rounds. Additionally the
1190 * value is shortlived. So it will be replaced by the next noise
1191 * calculation round soon. */
1192
Michael Buesche4d6b792007-09-18 15:39:42 -04001193 B43_WARN_ON(!dev->noisecalc.calculation_running);
Michael Buesch1a094042007-09-20 11:13:40 -07001194 *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
Michael Buesche4d6b792007-09-18 15:39:42 -04001195 if (noise[0] == 0x7F || noise[1] == 0x7F ||
1196 noise[2] == 0x7F || noise[3] == 0x7F)
1197 goto generate_new;
1198
1199 /* Get the noise samples. */
1200 B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
1201 i = dev->noisecalc.nr_samples;
Harvey Harrisoncdbf0842008-05-02 13:47:48 -07001202 noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1203 noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1204 noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1205 noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001206 dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
1207 dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
1208 dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
1209 dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
1210 dev->noisecalc.nr_samples++;
1211 if (dev->noisecalc.nr_samples == 8) {
1212 /* Calculate the Link Quality by the noise samples. */
1213 average = 0;
1214 for (i = 0; i < 8; i++) {
1215 for (j = 0; j < 4; j++)
1216 average += dev->noisecalc.samples[i][j];
1217 }
1218 average /= (8 * 4);
1219 average *= 125;
1220 average += 64;
1221 average /= 128;
1222 tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
1223 tmp = (tmp / 128) & 0x1F;
1224 if (tmp >= 8)
1225 average += 2;
1226 else
1227 average -= 25;
1228 if (tmp == 8)
1229 average -= 72;
1230 else
1231 average -= 48;
1232
1233 dev->stats.link_noise = average;
Michael Buesche4d6b792007-09-18 15:39:42 -04001234 dev->noisecalc.calculation_running = 0;
1235 return;
1236 }
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001237generate_new:
Michael Buesche4d6b792007-09-18 15:39:42 -04001238 b43_generate_noise_sample(dev);
1239}
1240
1241static void handle_irq_tbtt_indication(struct b43_wldev *dev)
1242{
Johannes Berg05c914f2008-09-11 00:01:58 +02001243 if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001244 ///TODO: PS TBTT
1245 } else {
1246 if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
1247 b43_power_saving_ctl_bits(dev, 0);
1248 }
Johannes Berg05c914f2008-09-11 00:01:58 +02001249 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001250 dev->dfq_valid = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04001251}
1252
1253static void handle_irq_atim_end(struct b43_wldev *dev)
1254{
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001255 if (dev->dfq_valid) {
1256 b43_write32(dev, B43_MMIO_MACCMD,
1257 b43_read32(dev, B43_MMIO_MACCMD)
1258 | B43_MACCMD_DFQ_VALID);
1259 dev->dfq_valid = 0;
1260 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001261}
1262
1263static void handle_irq_pmq(struct b43_wldev *dev)
1264{
1265 u32 tmp;
1266
1267 //TODO: AP mode.
1268
1269 while (1) {
1270 tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
1271 if (!(tmp & 0x00000008))
1272 break;
1273 }
1274 /* 16bit write is odd, but correct. */
1275 b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
1276}
1277
1278static void b43_write_template_common(struct b43_wldev *dev,
1279 const u8 * data, u16 size,
1280 u16 ram_offset,
1281 u16 shm_size_offset, u8 rate)
1282{
1283 u32 i, tmp;
1284 struct b43_plcp_hdr4 plcp;
1285
1286 plcp.data = 0;
1287 b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
1288 b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
1289 ram_offset += sizeof(u32);
1290 /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
1291 * So leave the first two bytes of the next write blank.
1292 */
1293 tmp = (u32) (data[0]) << 16;
1294 tmp |= (u32) (data[1]) << 24;
1295 b43_ram_write(dev, ram_offset, tmp);
1296 ram_offset += sizeof(u32);
1297 for (i = 2; i < size; i += sizeof(u32)) {
1298 tmp = (u32) (data[i + 0]);
1299 if (i + 1 < size)
1300 tmp |= (u32) (data[i + 1]) << 8;
1301 if (i + 2 < size)
1302 tmp |= (u32) (data[i + 2]) << 16;
1303 if (i + 3 < size)
1304 tmp |= (u32) (data[i + 3]) << 24;
1305 b43_ram_write(dev, ram_offset + i - 2, tmp);
1306 }
1307 b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
1308 size + sizeof(struct b43_plcp_hdr6));
1309}
1310
Michael Buesch5042c502008-04-05 15:05:00 +02001311/* Check if the use of the antenna that ieee80211 told us to
1312 * use is possible. This will fall back to DEFAULT.
1313 * "antenna_nr" is the antenna identifier we got from ieee80211. */
1314u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
1315 u8 antenna_nr)
1316{
1317 u8 antenna_mask;
1318
1319 if (antenna_nr == 0) {
1320 /* Zero means "use default antenna". That's always OK. */
1321 return 0;
1322 }
1323
1324 /* Get the mask of available antennas. */
1325 if (dev->phy.gmode)
1326 antenna_mask = dev->dev->bus->sprom.ant_available_bg;
1327 else
1328 antenna_mask = dev->dev->bus->sprom.ant_available_a;
1329
1330 if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
1331 /* This antenna is not available. Fall back to default. */
1332 return 0;
1333 }
1334
1335 return antenna_nr;
1336}
1337
Michael Buesch5042c502008-04-05 15:05:00 +02001338/* Convert a b43 antenna number value to the PHY TX control value. */
1339static u16 b43_antenna_to_phyctl(int antenna)
1340{
1341 switch (antenna) {
1342 case B43_ANTENNA0:
1343 return B43_TXH_PHY_ANT0;
1344 case B43_ANTENNA1:
1345 return B43_TXH_PHY_ANT1;
1346 case B43_ANTENNA2:
1347 return B43_TXH_PHY_ANT2;
1348 case B43_ANTENNA3:
1349 return B43_TXH_PHY_ANT3;
1350 case B43_ANTENNA_AUTO:
1351 return B43_TXH_PHY_ANT01AUTO;
1352 }
1353 B43_WARN_ON(1);
1354 return 0;
1355}
1356
Michael Buesche4d6b792007-09-18 15:39:42 -04001357static void b43_write_beacon_template(struct b43_wldev *dev,
1358 u16 ram_offset,
Michael Buesch5042c502008-04-05 15:05:00 +02001359 u16 shm_size_offset)
Michael Buesche4d6b792007-09-18 15:39:42 -04001360{
Michael Buesch47f76ca2007-12-27 22:15:11 +01001361 unsigned int i, len, variable_len;
Michael Buesche66fee62007-12-26 17:47:10 +01001362 const struct ieee80211_mgmt *bcn;
1363 const u8 *ie;
1364 bool tim_found = 0;
Michael Buesch5042c502008-04-05 15:05:00 +02001365 unsigned int rate;
1366 u16 ctl;
1367 int antenna;
Johannes Berge039fa42008-05-15 12:55:29 +02001368 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
Michael Buesche4d6b792007-09-18 15:39:42 -04001369
Michael Buesche66fee62007-12-26 17:47:10 +01001370 bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
1371 len = min((size_t) dev->wl->current_beacon->len,
Michael Buesche4d6b792007-09-18 15:39:42 -04001372 0x200 - sizeof(struct b43_plcp_hdr6));
Johannes Berge039fa42008-05-15 12:55:29 +02001373 rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
Michael Buesche66fee62007-12-26 17:47:10 +01001374
1375 b43_write_template_common(dev, (const u8 *)bcn,
Michael Buesche4d6b792007-09-18 15:39:42 -04001376 len, ram_offset, shm_size_offset, rate);
Michael Buesche66fee62007-12-26 17:47:10 +01001377
Michael Buesch5042c502008-04-05 15:05:00 +02001378 /* Write the PHY TX control parameters. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02001379 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch5042c502008-04-05 15:05:00 +02001380 antenna = b43_antenna_to_phyctl(antenna);
1381 ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
1382 /* We can't send beacons with short preamble. Would get PHY errors. */
1383 ctl &= ~B43_TXH_PHY_SHORTPRMBL;
1384 ctl &= ~B43_TXH_PHY_ANT;
1385 ctl &= ~B43_TXH_PHY_ENC;
1386 ctl |= antenna;
1387 if (b43_is_cck_rate(rate))
1388 ctl |= B43_TXH_PHY_ENC_CCK;
1389 else
1390 ctl |= B43_TXH_PHY_ENC_OFDM;
1391 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
1392
Michael Buesche66fee62007-12-26 17:47:10 +01001393 /* Find the position of the TIM and the DTIM_period value
1394 * and write them to SHM. */
1395 ie = bcn->u.beacon.variable;
Michael Buesch47f76ca2007-12-27 22:15:11 +01001396 variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
1397 for (i = 0; i < variable_len - 2; ) {
Michael Buesche66fee62007-12-26 17:47:10 +01001398 uint8_t ie_id, ie_len;
1399
1400 ie_id = ie[i];
1401 ie_len = ie[i + 1];
1402 if (ie_id == 5) {
1403 u16 tim_position;
1404 u16 dtim_period;
1405 /* This is the TIM Information Element */
1406
1407 /* Check whether the ie_len is in the beacon data range. */
Michael Buesch47f76ca2007-12-27 22:15:11 +01001408 if (variable_len < ie_len + 2 + i)
Michael Buesche66fee62007-12-26 17:47:10 +01001409 break;
1410 /* A valid TIM is at least 4 bytes long. */
1411 if (ie_len < 4)
1412 break;
1413 tim_found = 1;
1414
1415 tim_position = sizeof(struct b43_plcp_hdr6);
1416 tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
1417 tim_position += i;
1418
1419 dtim_period = ie[i + 3];
1420
1421 b43_shm_write16(dev, B43_SHM_SHARED,
1422 B43_SHM_SH_TIMBPOS, tim_position);
1423 b43_shm_write16(dev, B43_SHM_SHARED,
1424 B43_SHM_SH_DTIMPER, dtim_period);
1425 break;
1426 }
1427 i += ie_len + 2;
1428 }
1429 if (!tim_found) {
Johannes Berg04dea132008-05-20 12:10:49 +02001430 /*
1431 * If ucode wants to modify TIM do it behind the beacon, this
1432 * will happen, for example, when doing mesh networking.
1433 */
1434 b43_shm_write16(dev, B43_SHM_SHARED,
1435 B43_SHM_SH_TIMBPOS,
1436 len + sizeof(struct b43_plcp_hdr6));
1437 b43_shm_write16(dev, B43_SHM_SHARED,
1438 B43_SHM_SH_DTIMPER, 0);
1439 }
1440 b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
Michael Buesche4d6b792007-09-18 15:39:42 -04001441}
1442
1443static void b43_write_probe_resp_plcp(struct b43_wldev *dev,
Johannes Berg8318d782008-01-24 19:38:38 +01001444 u16 shm_offset, u16 size,
1445 struct ieee80211_rate *rate)
Michael Buesche4d6b792007-09-18 15:39:42 -04001446{
1447 struct b43_plcp_hdr4 plcp;
1448 u32 tmp;
1449 __le16 dur;
1450
1451 plcp.data = 0;
Johannes Berg8318d782008-01-24 19:38:38 +01001452 b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate->hw_value);
Michael Buesche4d6b792007-09-18 15:39:42 -04001453 dur = ieee80211_generic_frame_duration(dev->wl->hw,
Johannes Berg32bfd352007-12-19 01:31:26 +01001454 dev->wl->vif, size,
Johannes Berg8318d782008-01-24 19:38:38 +01001455 rate);
Michael Buesche4d6b792007-09-18 15:39:42 -04001456 /* Write PLCP in two parts and timing for packet transfer */
1457 tmp = le32_to_cpu(plcp.data);
1458 b43_shm_write16(dev, B43_SHM_SHARED, shm_offset, tmp & 0xFFFF);
1459 b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 2, tmp >> 16);
1460 b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 6, le16_to_cpu(dur));
1461}
1462
1463/* Instead of using custom probe response template, this function
1464 * just patches custom beacon template by:
1465 * 1) Changing packet type
1466 * 2) Patching duration field
1467 * 3) Stripping TIM
1468 */
Michael Buesche66fee62007-12-26 17:47:10 +01001469static const u8 * b43_generate_probe_resp(struct b43_wldev *dev,
Johannes Berg8318d782008-01-24 19:38:38 +01001470 u16 *dest_size,
1471 struct ieee80211_rate *rate)
Michael Buesche4d6b792007-09-18 15:39:42 -04001472{
1473 const u8 *src_data;
1474 u8 *dest_data;
1475 u16 src_size, elem_size, src_pos, dest_pos;
1476 __le16 dur;
1477 struct ieee80211_hdr *hdr;
Michael Buesche66fee62007-12-26 17:47:10 +01001478 size_t ie_start;
Michael Buesche4d6b792007-09-18 15:39:42 -04001479
Michael Buesche66fee62007-12-26 17:47:10 +01001480 src_size = dev->wl->current_beacon->len;
1481 src_data = (const u8 *)dev->wl->current_beacon->data;
Michael Buesche4d6b792007-09-18 15:39:42 -04001482
Michael Buesche66fee62007-12-26 17:47:10 +01001483 /* Get the start offset of the variable IEs in the packet. */
1484 ie_start = offsetof(struct ieee80211_mgmt, u.probe_resp.variable);
1485 B43_WARN_ON(ie_start != offsetof(struct ieee80211_mgmt, u.beacon.variable));
1486
1487 if (B43_WARN_ON(src_size < ie_start))
Michael Buesche4d6b792007-09-18 15:39:42 -04001488 return NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04001489
1490 dest_data = kmalloc(src_size, GFP_ATOMIC);
1491 if (unlikely(!dest_data))
1492 return NULL;
1493
Michael Buesche66fee62007-12-26 17:47:10 +01001494 /* Copy the static data and all Information Elements, except the TIM. */
1495 memcpy(dest_data, src_data, ie_start);
1496 src_pos = ie_start;
1497 dest_pos = ie_start;
1498 for ( ; src_pos < src_size - 2; src_pos += elem_size) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001499 elem_size = src_data[src_pos + 1] + 2;
Michael Buesche66fee62007-12-26 17:47:10 +01001500 if (src_data[src_pos] == 5) {
1501 /* This is the TIM. */
1502 continue;
Michael Buesche4d6b792007-09-18 15:39:42 -04001503 }
Michael Buesche66fee62007-12-26 17:47:10 +01001504 memcpy(dest_data + dest_pos, src_data + src_pos,
1505 elem_size);
1506 dest_pos += elem_size;
Michael Buesche4d6b792007-09-18 15:39:42 -04001507 }
1508 *dest_size = dest_pos;
1509 hdr = (struct ieee80211_hdr *)dest_data;
1510
1511 /* Set the frame control. */
1512 hdr->frame_control = cpu_to_le16(IEEE80211_FTYPE_MGMT |
1513 IEEE80211_STYPE_PROBE_RESP);
1514 dur = ieee80211_generic_frame_duration(dev->wl->hw,
Johannes Berg32bfd352007-12-19 01:31:26 +01001515 dev->wl->vif, *dest_size,
Johannes Berg8318d782008-01-24 19:38:38 +01001516 rate);
Michael Buesche4d6b792007-09-18 15:39:42 -04001517 hdr->duration_id = dur;
1518
1519 return dest_data;
1520}
1521
1522static void b43_write_probe_resp_template(struct b43_wldev *dev,
1523 u16 ram_offset,
Johannes Berg8318d782008-01-24 19:38:38 +01001524 u16 shm_size_offset,
1525 struct ieee80211_rate *rate)
Michael Buesche4d6b792007-09-18 15:39:42 -04001526{
Michael Buesche66fee62007-12-26 17:47:10 +01001527 const u8 *probe_resp_data;
Michael Buesche4d6b792007-09-18 15:39:42 -04001528 u16 size;
1529
Michael Buesche66fee62007-12-26 17:47:10 +01001530 size = dev->wl->current_beacon->len;
Michael Buesche4d6b792007-09-18 15:39:42 -04001531 probe_resp_data = b43_generate_probe_resp(dev, &size, rate);
1532 if (unlikely(!probe_resp_data))
1533 return;
1534
1535 /* Looks like PLCP headers plus packet timings are stored for
1536 * all possible basic rates
1537 */
Johannes Berg8318d782008-01-24 19:38:38 +01001538 b43_write_probe_resp_plcp(dev, 0x31A, size, &b43_b_ratetable[0]);
1539 b43_write_probe_resp_plcp(dev, 0x32C, size, &b43_b_ratetable[1]);
1540 b43_write_probe_resp_plcp(dev, 0x33E, size, &b43_b_ratetable[2]);
1541 b43_write_probe_resp_plcp(dev, 0x350, size, &b43_b_ratetable[3]);
Michael Buesche4d6b792007-09-18 15:39:42 -04001542
1543 size = min((size_t) size, 0x200 - sizeof(struct b43_plcp_hdr6));
1544 b43_write_template_common(dev, probe_resp_data,
Johannes Berg8318d782008-01-24 19:38:38 +01001545 size, ram_offset, shm_size_offset,
1546 rate->hw_value);
Michael Buesche4d6b792007-09-18 15:39:42 -04001547 kfree(probe_resp_data);
1548}
1549
Michael Buesch6b4bec012008-05-20 12:16:28 +02001550static void b43_upload_beacon0(struct b43_wldev *dev)
1551{
1552 struct b43_wl *wl = dev->wl;
1553
1554 if (wl->beacon0_uploaded)
1555 return;
1556 b43_write_beacon_template(dev, 0x68, 0x18);
1557 /* FIXME: Probe resp upload doesn't really belong here,
1558 * but we don't use that feature anyway. */
1559 b43_write_probe_resp_template(dev, 0x268, 0x4A,
1560 &__b43_ratetable[3]);
1561 wl->beacon0_uploaded = 1;
1562}
1563
1564static void b43_upload_beacon1(struct b43_wldev *dev)
1565{
1566 struct b43_wl *wl = dev->wl;
1567
1568 if (wl->beacon1_uploaded)
1569 return;
1570 b43_write_beacon_template(dev, 0x468, 0x1A);
1571 wl->beacon1_uploaded = 1;
1572}
1573
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001574static void handle_irq_beacon(struct b43_wldev *dev)
1575{
1576 struct b43_wl *wl = dev->wl;
1577 u32 cmd, beacon0_valid, beacon1_valid;
1578
Johannes Berg05c914f2008-09-11 00:01:58 +02001579 if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
1580 !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001581 return;
1582
1583 /* This is the bottom half of the asynchronous beacon update. */
1584
1585 /* Ignore interrupt in the future. */
1586 dev->irq_savedstate &= ~B43_IRQ_BEACON;
1587
1588 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1589 beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
1590 beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
1591
1592 /* Schedule interrupt manually, if busy. */
1593 if (beacon0_valid && beacon1_valid) {
1594 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
1595 dev->irq_savedstate |= B43_IRQ_BEACON;
1596 return;
1597 }
1598
Michael Buesch6b4bec012008-05-20 12:16:28 +02001599 if (unlikely(wl->beacon_templates_virgin)) {
1600 /* We never uploaded a beacon before.
1601 * Upload both templates now, but only mark one valid. */
1602 wl->beacon_templates_virgin = 0;
1603 b43_upload_beacon0(dev);
1604 b43_upload_beacon1(dev);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001605 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1606 cmd |= B43_MACCMD_BEACON0_VALID;
1607 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Buesch6b4bec012008-05-20 12:16:28 +02001608 } else {
1609 if (!beacon0_valid) {
1610 b43_upload_beacon0(dev);
1611 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1612 cmd |= B43_MACCMD_BEACON0_VALID;
1613 b43_write32(dev, B43_MMIO_MACCMD, cmd);
1614 } else if (!beacon1_valid) {
1615 b43_upload_beacon1(dev);
1616 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1617 cmd |= B43_MACCMD_BEACON1_VALID;
1618 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001619 }
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001620 }
1621}
1622
Michael Buescha82d9922008-04-04 21:40:06 +02001623static void b43_beacon_update_trigger_work(struct work_struct *work)
1624{
1625 struct b43_wl *wl = container_of(work, struct b43_wl,
1626 beacon_update_trigger);
1627 struct b43_wldev *dev;
1628
1629 mutex_lock(&wl->mutex);
1630 dev = wl->current_dev;
1631 if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
Michael Buescha82d9922008-04-04 21:40:06 +02001632 spin_lock_irq(&wl->irq_lock);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001633 /* update beacon right away or defer to irq */
1634 dev->irq_savedstate = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
1635 handle_irq_beacon(dev);
1636 /* The handler might have updated the IRQ mask. */
1637 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK,
1638 dev->irq_savedstate);
1639 mmiowb();
Michael Buescha82d9922008-04-04 21:40:06 +02001640 spin_unlock_irq(&wl->irq_lock);
1641 }
1642 mutex_unlock(&wl->mutex);
1643}
1644
Michael Bueschd4df6f12007-12-26 18:04:14 +01001645/* Asynchronously update the packet templates in template RAM.
1646 * Locking: Requires wl->irq_lock to be locked. */
Johannes Berg9d139c82008-07-09 14:40:37 +02001647static void b43_update_templates(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04001648{
Johannes Berg9d139c82008-07-09 14:40:37 +02001649 struct sk_buff *beacon;
1650
Michael Buesche66fee62007-12-26 17:47:10 +01001651 /* This is the top half of the ansynchronous beacon update.
1652 * The bottom half is the beacon IRQ.
1653 * Beacon update must be asynchronous to avoid sending an
1654 * invalid beacon. This can happen for example, if the firmware
1655 * transmits a beacon while we are updating it. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001656
Johannes Berg9d139c82008-07-09 14:40:37 +02001657 /* We could modify the existing beacon and set the aid bit in
1658 * the TIM field, but that would probably require resizing and
1659 * moving of data within the beacon template.
1660 * Simply request a new beacon and let mac80211 do the hard work. */
1661 beacon = ieee80211_beacon_get(wl->hw, wl->vif);
1662 if (unlikely(!beacon))
1663 return;
1664
Michael Buesche66fee62007-12-26 17:47:10 +01001665 if (wl->current_beacon)
1666 dev_kfree_skb_any(wl->current_beacon);
1667 wl->current_beacon = beacon;
1668 wl->beacon0_uploaded = 0;
1669 wl->beacon1_uploaded = 0;
Michael Buescha82d9922008-04-04 21:40:06 +02001670 queue_work(wl->hw->workqueue, &wl->beacon_update_trigger);
Michael Buesche4d6b792007-09-18 15:39:42 -04001671}
1672
Michael Buesche4d6b792007-09-18 15:39:42 -04001673static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
1674{
1675 b43_time_lock(dev);
1676 if (dev->dev->id.revision >= 3) {
Michael Buescha82d9922008-04-04 21:40:06 +02001677 b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
1678 b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
Michael Buesche4d6b792007-09-18 15:39:42 -04001679 } else {
1680 b43_write16(dev, 0x606, (beacon_int >> 6));
1681 b43_write16(dev, 0x610, beacon_int);
1682 }
1683 b43_time_unlock(dev);
Michael Buescha82d9922008-04-04 21:40:06 +02001684 b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
Michael Buesche4d6b792007-09-18 15:39:42 -04001685}
1686
Michael Bueschafa83e22008-05-19 23:51:37 +02001687static void b43_handle_firmware_panic(struct b43_wldev *dev)
1688{
1689 u16 reason;
1690
1691 /* Read the register that contains the reason code for the panic. */
1692 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
1693 b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
1694
1695 switch (reason) {
1696 default:
1697 b43dbg(dev->wl, "The panic reason is unknown.\n");
1698 /* fallthrough */
1699 case B43_FWPANIC_DIE:
1700 /* Do not restart the controller or firmware.
1701 * The device is nonfunctional from now on.
1702 * Restarting would result in this panic to trigger again,
1703 * so we avoid that recursion. */
1704 break;
1705 case B43_FWPANIC_RESTART:
1706 b43_controller_restart(dev, "Microcode panic");
1707 break;
1708 }
1709}
1710
Michael Buesche4d6b792007-09-18 15:39:42 -04001711static void handle_irq_ucode_debug(struct b43_wldev *dev)
1712{
Michael Buesche48b0ee2008-05-17 22:44:35 +02001713 unsigned int i, cnt;
Michael Buesch53c06852008-05-20 00:24:36 +02001714 u16 reason, marker_id, marker_line;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001715 __le16 *buf;
1716
1717 /* The proprietary firmware doesn't have this IRQ. */
1718 if (!dev->fw.opensource)
1719 return;
1720
Michael Bueschafa83e22008-05-19 23:51:37 +02001721 /* Read the register that contains the reason code for this IRQ. */
1722 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
1723
Michael Buesche48b0ee2008-05-17 22:44:35 +02001724 switch (reason) {
1725 case B43_DEBUGIRQ_PANIC:
Michael Bueschafa83e22008-05-19 23:51:37 +02001726 b43_handle_firmware_panic(dev);
Michael Buesche48b0ee2008-05-17 22:44:35 +02001727 break;
1728 case B43_DEBUGIRQ_DUMP_SHM:
1729 if (!B43_DEBUG)
1730 break; /* Only with driver debugging enabled. */
1731 buf = kmalloc(4096, GFP_ATOMIC);
1732 if (!buf) {
1733 b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
1734 goto out;
1735 }
1736 for (i = 0; i < 4096; i += 2) {
1737 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
1738 buf[i / 2] = cpu_to_le16(tmp);
1739 }
1740 b43info(dev->wl, "Shared memory dump:\n");
1741 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
1742 16, 2, buf, 4096, 1);
1743 kfree(buf);
1744 break;
1745 case B43_DEBUGIRQ_DUMP_REGS:
1746 if (!B43_DEBUG)
1747 break; /* Only with driver debugging enabled. */
1748 b43info(dev->wl, "Microcode register dump:\n");
1749 for (i = 0, cnt = 0; i < 64; i++) {
1750 u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
1751 if (cnt == 0)
1752 printk(KERN_INFO);
1753 printk("r%02u: 0x%04X ", i, tmp);
1754 cnt++;
1755 if (cnt == 6) {
1756 printk("\n");
1757 cnt = 0;
1758 }
1759 }
1760 printk("\n");
1761 break;
Michael Buesch53c06852008-05-20 00:24:36 +02001762 case B43_DEBUGIRQ_MARKER:
1763 if (!B43_DEBUG)
1764 break; /* Only with driver debugging enabled. */
1765 marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
1766 B43_MARKER_ID_REG);
1767 marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
1768 B43_MARKER_LINE_REG);
1769 b43info(dev->wl, "The firmware just executed the MARKER(%u) "
1770 "at line number %u\n",
1771 marker_id, marker_line);
1772 break;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001773 default:
1774 b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
1775 reason);
1776 }
1777out:
Michael Bueschafa83e22008-05-19 23:51:37 +02001778 /* Acknowledge the debug-IRQ, so the firmware can continue. */
1779 b43_shm_write16(dev, B43_SHM_SCRATCH,
1780 B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
Michael Buesche4d6b792007-09-18 15:39:42 -04001781}
1782
1783/* Interrupt handler bottom-half */
1784static void b43_interrupt_tasklet(struct b43_wldev *dev)
1785{
1786 u32 reason;
1787 u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
1788 u32 merged_dma_reason = 0;
Michael Buesch21954c32007-09-27 15:31:40 +02001789 int i;
Michael Buesche4d6b792007-09-18 15:39:42 -04001790 unsigned long flags;
1791
1792 spin_lock_irqsave(&dev->wl->irq_lock, flags);
1793
1794 B43_WARN_ON(b43_status(dev) != B43_STAT_STARTED);
1795
1796 reason = dev->irq_reason;
1797 for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
1798 dma_reason[i] = dev->dma_reason[i];
1799 merged_dma_reason |= dma_reason[i];
1800 }
1801
1802 if (unlikely(reason & B43_IRQ_MAC_TXERR))
1803 b43err(dev->wl, "MAC transmission error\n");
1804
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001805 if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001806 b43err(dev->wl, "PHY transmission error\n");
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001807 rmb();
1808 if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
1809 atomic_set(&dev->phy.txerr_cnt,
1810 B43_PHY_TX_BADNESS_LIMIT);
1811 b43err(dev->wl, "Too many PHY TX errors, "
1812 "restarting the controller\n");
1813 b43_controller_restart(dev, "PHY TX errors");
1814 }
1815 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001816
1817 if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
1818 B43_DMAIRQ_NONFATALMASK))) {
1819 if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
1820 b43err(dev->wl, "Fatal DMA error: "
1821 "0x%08X, 0x%08X, 0x%08X, "
1822 "0x%08X, 0x%08X, 0x%08X\n",
1823 dma_reason[0], dma_reason[1],
1824 dma_reason[2], dma_reason[3],
1825 dma_reason[4], dma_reason[5]);
1826 b43_controller_restart(dev, "DMA error");
1827 mmiowb();
1828 spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
1829 return;
1830 }
1831 if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
1832 b43err(dev->wl, "DMA error: "
1833 "0x%08X, 0x%08X, 0x%08X, "
1834 "0x%08X, 0x%08X, 0x%08X\n",
1835 dma_reason[0], dma_reason[1],
1836 dma_reason[2], dma_reason[3],
1837 dma_reason[4], dma_reason[5]);
1838 }
1839 }
1840
1841 if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
1842 handle_irq_ucode_debug(dev);
1843 if (reason & B43_IRQ_TBTT_INDI)
1844 handle_irq_tbtt_indication(dev);
1845 if (reason & B43_IRQ_ATIM_END)
1846 handle_irq_atim_end(dev);
1847 if (reason & B43_IRQ_BEACON)
1848 handle_irq_beacon(dev);
1849 if (reason & B43_IRQ_PMQ)
1850 handle_irq_pmq(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02001851 if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
1852 ;/* TODO */
1853 if (reason & B43_IRQ_NOISESAMPLE_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001854 handle_irq_noise(dev);
1855
1856 /* Check the DMA reason registers for received data. */
Michael Buesch5100d5a2008-03-29 21:01:16 +01001857 if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
1858 if (b43_using_pio_transfers(dev))
1859 b43_pio_rx(dev->pio.rx_queue);
1860 else
1861 b43_dma_rx(dev->dma.rx_ring);
1862 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001863 B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
1864 B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
Michael Bueschb27faf82008-03-06 16:32:46 +01001865 B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001866 B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
1867 B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
1868
Michael Buesch21954c32007-09-27 15:31:40 +02001869 if (reason & B43_IRQ_TX_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001870 handle_irq_transmit_status(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04001871
Michael Buesche4d6b792007-09-18 15:39:42 -04001872 b43_interrupt_enable(dev, dev->irq_savedstate);
1873 mmiowb();
1874 spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
1875}
1876
Michael Buesche4d6b792007-09-18 15:39:42 -04001877static void b43_interrupt_ack(struct b43_wldev *dev, u32 reason)
1878{
Michael Buesche4d6b792007-09-18 15:39:42 -04001879 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
1880
1881 b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
1882 b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
1883 b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
1884 b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
1885 b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
1886 b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
1887}
1888
1889/* Interrupt handler top-half */
1890static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
1891{
1892 irqreturn_t ret = IRQ_NONE;
1893 struct b43_wldev *dev = dev_id;
1894 u32 reason;
1895
1896 if (!dev)
1897 return IRQ_NONE;
1898
1899 spin_lock(&dev->wl->irq_lock);
1900
1901 if (b43_status(dev) < B43_STAT_STARTED)
1902 goto out;
1903 reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
1904 if (reason == 0xffffffff) /* shared IRQ */
1905 goto out;
1906 ret = IRQ_HANDLED;
1907 reason &= b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
1908 if (!reason)
1909 goto out;
1910
1911 dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
1912 & 0x0001DC00;
1913 dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
1914 & 0x0000DC00;
1915 dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
1916 & 0x0000DC00;
1917 dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
1918 & 0x0001DC00;
1919 dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
1920 & 0x0000DC00;
1921 dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
1922 & 0x0000DC00;
1923
1924 b43_interrupt_ack(dev, reason);
1925 /* disable all IRQs. They are enabled again in the bottom half. */
1926 dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
1927 /* save the reason code and call our bottom half. */
1928 dev->irq_reason = reason;
1929 tasklet_schedule(&dev->isr_tasklet);
1930 out:
1931 mmiowb();
1932 spin_unlock(&dev->wl->irq_lock);
1933
1934 return ret;
1935}
1936
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001937static void do_release_fw(struct b43_firmware_file *fw)
1938{
1939 release_firmware(fw->data);
1940 fw->data = NULL;
1941 fw->filename = NULL;
1942}
1943
Michael Buesche4d6b792007-09-18 15:39:42 -04001944static void b43_release_firmware(struct b43_wldev *dev)
1945{
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001946 do_release_fw(&dev->fw.ucode);
1947 do_release_fw(&dev->fw.pcm);
1948 do_release_fw(&dev->fw.initvals);
1949 do_release_fw(&dev->fw.initvals_band);
Michael Buesche4d6b792007-09-18 15:39:42 -04001950}
1951
Michael Buescheb189d8b2008-01-28 14:47:41 -08001952static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
Michael Buesche4d6b792007-09-18 15:39:42 -04001953{
Michael Buescheb189d8b2008-01-28 14:47:41 -08001954 const char *text;
1955
1956 text = "You must go to "
Stefano Brivio354807e2007-11-19 20:21:31 +01001957 "http://linuxwireless.org/en/users/Drivers/b43#devicefirmware "
Michael Buescheb189d8b2008-01-28 14:47:41 -08001958 "and download the latest firmware (version 4).\n";
1959 if (error)
1960 b43err(wl, text);
1961 else
1962 b43warn(wl, text);
Michael Buesche4d6b792007-09-18 15:39:42 -04001963}
1964
1965static int do_request_fw(struct b43_wldev *dev,
1966 const char *name,
Michael Buesch68217832008-05-17 23:43:57 +02001967 struct b43_firmware_file *fw,
1968 bool silent)
Michael Buesche4d6b792007-09-18 15:39:42 -04001969{
Michael Buesch1a094042007-09-20 11:13:40 -07001970 char path[sizeof(modparam_fwpostfix) + 32];
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001971 const struct firmware *blob;
Michael Buesche4d6b792007-09-18 15:39:42 -04001972 struct b43_fw_header *hdr;
1973 u32 size;
1974 int err;
1975
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001976 if (!name) {
1977 /* Don't fetch anything. Free possibly cached firmware. */
1978 do_release_fw(fw);
Michael Buesche4d6b792007-09-18 15:39:42 -04001979 return 0;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001980 }
1981 if (fw->filename) {
1982 if (strcmp(fw->filename, name) == 0)
1983 return 0; /* Already have this fw. */
1984 /* Free the cached firmware first. */
1985 do_release_fw(fw);
1986 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001987
1988 snprintf(path, ARRAY_SIZE(path),
1989 "b43%s/%s.fw",
1990 modparam_fwpostfix, name);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001991 err = request_firmware(&blob, path, dev->dev->dev);
Michael Buesch68217832008-05-17 23:43:57 +02001992 if (err == -ENOENT) {
1993 if (!silent) {
1994 b43err(dev->wl, "Firmware file \"%s\" not found\n",
1995 path);
1996 }
1997 return err;
1998 } else if (err) {
1999 b43err(dev->wl, "Firmware file \"%s\" request failed (err=%d)\n",
2000 path, err);
Michael Buesche4d6b792007-09-18 15:39:42 -04002001 return err;
2002 }
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002003 if (blob->size < sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002004 goto err_format;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002005 hdr = (struct b43_fw_header *)(blob->data);
Michael Buesche4d6b792007-09-18 15:39:42 -04002006 switch (hdr->type) {
2007 case B43_FW_TYPE_UCODE:
2008 case B43_FW_TYPE_PCM:
2009 size = be32_to_cpu(hdr->size);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002010 if (size != blob->size - sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002011 goto err_format;
2012 /* fallthrough */
2013 case B43_FW_TYPE_IV:
2014 if (hdr->ver != 1)
2015 goto err_format;
2016 break;
2017 default:
2018 goto err_format;
2019 }
2020
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002021 fw->data = blob;
2022 fw->filename = name;
2023
2024 return 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04002025
2026err_format:
2027 b43err(dev->wl, "Firmware file \"%s\" format error.\n", path);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002028 release_firmware(blob);
2029
Michael Buesche4d6b792007-09-18 15:39:42 -04002030 return -EPROTO;
2031}
2032
2033static int b43_request_firmware(struct b43_wldev *dev)
2034{
2035 struct b43_firmware *fw = &dev->fw;
2036 const u8 rev = dev->dev->id.revision;
2037 const char *filename;
2038 u32 tmshigh;
2039 int err;
2040
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002041 /* Get microcode */
Michael Buesche4d6b792007-09-18 15:39:42 -04002042 tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002043 if ((rev >= 5) && (rev <= 10))
2044 filename = "ucode5";
2045 else if ((rev >= 11) && (rev <= 12))
2046 filename = "ucode11";
2047 else if (rev >= 13)
2048 filename = "ucode13";
2049 else
2050 goto err_no_ucode;
Michael Buesch68217832008-05-17 23:43:57 +02002051 err = do_request_fw(dev, filename, &fw->ucode, 0);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002052 if (err)
2053 goto err_load;
2054
2055 /* Get PCM code */
2056 if ((rev >= 5) && (rev <= 10))
2057 filename = "pcm5";
2058 else if (rev >= 11)
2059 filename = NULL;
2060 else
2061 goto err_no_pcm;
Michael Buesch68217832008-05-17 23:43:57 +02002062 fw->pcm_request_failed = 0;
2063 err = do_request_fw(dev, filename, &fw->pcm, 1);
2064 if (err == -ENOENT) {
2065 /* We did not find a PCM file? Not fatal, but
2066 * core rev <= 10 must do without hwcrypto then. */
2067 fw->pcm_request_failed = 1;
2068 } else if (err)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002069 goto err_load;
2070
2071 /* Get initvals */
2072 switch (dev->phy.type) {
2073 case B43_PHYTYPE_A:
2074 if ((rev >= 5) && (rev <= 10)) {
2075 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2076 filename = "a0g1initvals5";
2077 else
2078 filename = "a0g0initvals5";
2079 } else
2080 goto err_no_initvals;
2081 break;
2082 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002083 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002084 filename = "b0g0initvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002085 else if (rev >= 13)
Larry.Finger@lwfinger.nete9304882008-05-15 14:07:36 -05002086 filename = "b0g0initvals13";
Michael Buesche4d6b792007-09-18 15:39:42 -04002087 else
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002088 goto err_no_initvals;
2089 break;
2090 case B43_PHYTYPE_N:
2091 if ((rev >= 11) && (rev <= 12))
2092 filename = "n0initvals11";
2093 else
2094 goto err_no_initvals;
2095 break;
2096 default:
2097 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002098 }
Michael Buesch68217832008-05-17 23:43:57 +02002099 err = do_request_fw(dev, filename, &fw->initvals, 0);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002100 if (err)
2101 goto err_load;
2102
2103 /* Get bandswitch initvals */
2104 switch (dev->phy.type) {
2105 case B43_PHYTYPE_A:
2106 if ((rev >= 5) && (rev <= 10)) {
2107 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2108 filename = "a0g1bsinitvals5";
2109 else
2110 filename = "a0g0bsinitvals5";
2111 } else if (rev >= 11)
2112 filename = NULL;
2113 else
2114 goto err_no_initvals;
2115 break;
2116 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002117 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002118 filename = "b0g0bsinitvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002119 else if (rev >= 11)
2120 filename = NULL;
2121 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002122 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002123 break;
2124 case B43_PHYTYPE_N:
2125 if ((rev >= 11) && (rev <= 12))
2126 filename = "n0bsinitvals11";
2127 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002128 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002129 break;
2130 default:
2131 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002132 }
Michael Buesch68217832008-05-17 23:43:57 +02002133 err = do_request_fw(dev, filename, &fw->initvals_band, 0);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002134 if (err)
2135 goto err_load;
Michael Buesche4d6b792007-09-18 15:39:42 -04002136
2137 return 0;
2138
2139err_load:
Michael Buescheb189d8b2008-01-28 14:47:41 -08002140 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002141 goto error;
2142
2143err_no_ucode:
2144 err = -ENODEV;
2145 b43err(dev->wl, "No microcode available for core rev %u\n", rev);
2146 goto error;
2147
2148err_no_pcm:
2149 err = -ENODEV;
2150 b43err(dev->wl, "No PCM available for core rev %u\n", rev);
2151 goto error;
2152
2153err_no_initvals:
2154 err = -ENODEV;
2155 b43err(dev->wl, "No Initial Values firmware file for PHY %u, "
2156 "core rev %u\n", dev->phy.type, rev);
2157 goto error;
2158
2159error:
2160 b43_release_firmware(dev);
2161 return err;
2162}
2163
2164static int b43_upload_microcode(struct b43_wldev *dev)
2165{
2166 const size_t hdr_len = sizeof(struct b43_fw_header);
2167 const __be32 *data;
2168 unsigned int i, len;
2169 u16 fwrev, fwpatch, fwdate, fwtime;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002170 u32 tmp, macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04002171 int err = 0;
2172
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002173 /* Jump the microcode PSM to offset 0 */
2174 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2175 B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
2176 macctl |= B43_MACCTL_PSM_JMP0;
2177 b43_write32(dev, B43_MMIO_MACCTL, macctl);
2178 /* Zero out all microcode PSM registers and shared memory. */
2179 for (i = 0; i < 64; i++)
2180 b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
2181 for (i = 0; i < 4096; i += 2)
2182 b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
2183
Michael Buesche4d6b792007-09-18 15:39:42 -04002184 /* Upload Microcode. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002185 data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
2186 len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002187 b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
2188 for (i = 0; i < len; i++) {
2189 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2190 udelay(10);
2191 }
2192
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002193 if (dev->fw.pcm.data) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002194 /* Upload PCM data. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002195 data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
2196 len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002197 b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
2198 b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
2199 /* No need for autoinc bit in SHM_HW */
2200 b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
2201 for (i = 0; i < len; i++) {
2202 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2203 udelay(10);
2204 }
2205 }
2206
2207 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002208
2209 /* Start the microcode PSM */
2210 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2211 macctl &= ~B43_MACCTL_PSM_JMP0;
2212 macctl |= B43_MACCTL_PSM_RUN;
2213 b43_write32(dev, B43_MMIO_MACCTL, macctl);
Michael Buesche4d6b792007-09-18 15:39:42 -04002214
2215 /* Wait for the microcode to load and respond */
2216 i = 0;
2217 while (1) {
2218 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2219 if (tmp == B43_IRQ_MAC_SUSPENDED)
2220 break;
2221 i++;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002222 if (i >= 20) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002223 b43err(dev->wl, "Microcode not responding\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002224 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002225 err = -ENODEV;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002226 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002227 }
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002228 msleep_interruptible(50);
2229 if (signal_pending(current)) {
2230 err = -EINTR;
2231 goto error;
2232 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002233 }
2234 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
2235
2236 /* Get and check the revisions. */
2237 fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
2238 fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
2239 fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
2240 fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
2241
2242 if (fwrev <= 0x128) {
2243 b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
2244 "binary drivers older than version 4.x is unsupported. "
2245 "You must upgrade your firmware files.\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002246 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002247 err = -EOPNOTSUPP;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002248 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002249 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002250 dev->fw.rev = fwrev;
2251 dev->fw.patch = fwpatch;
Michael Buesche48b0ee2008-05-17 22:44:35 +02002252 dev->fw.opensource = (fwdate == 0xFFFF);
2253
2254 if (dev->fw.opensource) {
2255 /* Patchlevel info is encoded in the "time" field. */
2256 dev->fw.patch = fwtime;
Michael Buesch68217832008-05-17 23:43:57 +02002257 b43info(dev->wl, "Loading OpenSource firmware version %u.%u%s\n",
2258 dev->fw.rev, dev->fw.patch,
2259 dev->fw.pcm_request_failed ? " (Hardware crypto not supported)" : "");
Michael Buesche48b0ee2008-05-17 22:44:35 +02002260 } else {
2261 b43info(dev->wl, "Loading firmware version %u.%u "
2262 "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
2263 fwrev, fwpatch,
2264 (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
2265 (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
Michael Buesch68217832008-05-17 23:43:57 +02002266 if (dev->fw.pcm_request_failed) {
2267 b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
2268 "Hardware accelerated cryptography is disabled.\n");
2269 b43_print_fw_helptext(dev->wl, 0);
2270 }
Michael Buesche48b0ee2008-05-17 22:44:35 +02002271 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002272
Michael Buescheb189d8b2008-01-28 14:47:41 -08002273 if (b43_is_old_txhdr_format(dev)) {
2274 b43warn(dev->wl, "You are using an old firmware image. "
2275 "Support for old firmware will be removed in July 2008.\n");
2276 b43_print_fw_helptext(dev->wl, 0);
2277 }
2278
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002279 return 0;
2280
2281error:
2282 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2283 macctl &= ~B43_MACCTL_PSM_RUN;
2284 macctl |= B43_MACCTL_PSM_JMP0;
2285 b43_write32(dev, B43_MMIO_MACCTL, macctl);
2286
Michael Buesche4d6b792007-09-18 15:39:42 -04002287 return err;
2288}
2289
2290static int b43_write_initvals(struct b43_wldev *dev,
2291 const struct b43_iv *ivals,
2292 size_t count,
2293 size_t array_size)
2294{
2295 const struct b43_iv *iv;
2296 u16 offset;
2297 size_t i;
2298 bool bit32;
2299
2300 BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
2301 iv = ivals;
2302 for (i = 0; i < count; i++) {
2303 if (array_size < sizeof(iv->offset_size))
2304 goto err_format;
2305 array_size -= sizeof(iv->offset_size);
2306 offset = be16_to_cpu(iv->offset_size);
2307 bit32 = !!(offset & B43_IV_32BIT);
2308 offset &= B43_IV_OFFSET_MASK;
2309 if (offset >= 0x1000)
2310 goto err_format;
2311 if (bit32) {
2312 u32 value;
2313
2314 if (array_size < sizeof(iv->data.d32))
2315 goto err_format;
2316 array_size -= sizeof(iv->data.d32);
2317
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002318 value = get_unaligned_be32(&iv->data.d32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002319 b43_write32(dev, offset, value);
2320
2321 iv = (const struct b43_iv *)((const uint8_t *)iv +
2322 sizeof(__be16) +
2323 sizeof(__be32));
2324 } else {
2325 u16 value;
2326
2327 if (array_size < sizeof(iv->data.d16))
2328 goto err_format;
2329 array_size -= sizeof(iv->data.d16);
2330
2331 value = be16_to_cpu(iv->data.d16);
2332 b43_write16(dev, offset, value);
2333
2334 iv = (const struct b43_iv *)((const uint8_t *)iv +
2335 sizeof(__be16) +
2336 sizeof(__be16));
2337 }
2338 }
2339 if (array_size)
2340 goto err_format;
2341
2342 return 0;
2343
2344err_format:
2345 b43err(dev->wl, "Initial Values Firmware file-format error.\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002346 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002347
2348 return -EPROTO;
2349}
2350
2351static int b43_upload_initvals(struct b43_wldev *dev)
2352{
2353 const size_t hdr_len = sizeof(struct b43_fw_header);
2354 const struct b43_fw_header *hdr;
2355 struct b43_firmware *fw = &dev->fw;
2356 const struct b43_iv *ivals;
2357 size_t count;
2358 int err;
2359
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002360 hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
2361 ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002362 count = be32_to_cpu(hdr->size);
2363 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002364 fw->initvals.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002365 if (err)
2366 goto out;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002367 if (fw->initvals_band.data) {
2368 hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
2369 ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002370 count = be32_to_cpu(hdr->size);
2371 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002372 fw->initvals_band.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002373 if (err)
2374 goto out;
2375 }
2376out:
2377
2378 return err;
2379}
2380
2381/* Initialize the GPIOs
2382 * http://bcm-specs.sipsolutions.net/GPIO
2383 */
2384static int b43_gpio_init(struct b43_wldev *dev)
2385{
2386 struct ssb_bus *bus = dev->dev->bus;
2387 struct ssb_device *gpiodev, *pcidev = NULL;
2388 u32 mask, set;
2389
2390 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
2391 & ~B43_MACCTL_GPOUTSMSK);
2392
Michael Buesche4d6b792007-09-18 15:39:42 -04002393 b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
2394 | 0x000F);
2395
2396 mask = 0x0000001F;
2397 set = 0x0000000F;
2398 if (dev->dev->bus->chip_id == 0x4301) {
2399 mask |= 0x0060;
2400 set |= 0x0060;
2401 }
2402 if (0 /* FIXME: conditional unknown */ ) {
2403 b43_write16(dev, B43_MMIO_GPIO_MASK,
2404 b43_read16(dev, B43_MMIO_GPIO_MASK)
2405 | 0x0100);
2406 mask |= 0x0180;
2407 set |= 0x0180;
2408 }
Larry Finger95de2842007-11-09 16:57:18 -06002409 if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002410 b43_write16(dev, B43_MMIO_GPIO_MASK,
2411 b43_read16(dev, B43_MMIO_GPIO_MASK)
2412 | 0x0200);
2413 mask |= 0x0200;
2414 set |= 0x0200;
2415 }
2416 if (dev->dev->id.revision >= 2)
2417 mask |= 0x0010; /* FIXME: This is redundant. */
2418
2419#ifdef CONFIG_SSB_DRIVER_PCICORE
2420 pcidev = bus->pcicore.dev;
2421#endif
2422 gpiodev = bus->chipco.dev ? : pcidev;
2423 if (!gpiodev)
2424 return 0;
2425 ssb_write32(gpiodev, B43_GPIO_CONTROL,
2426 (ssb_read32(gpiodev, B43_GPIO_CONTROL)
2427 & mask) | set);
2428
2429 return 0;
2430}
2431
2432/* Turn off all GPIO stuff. Call this on module unload, for example. */
2433static void b43_gpio_cleanup(struct b43_wldev *dev)
2434{
2435 struct ssb_bus *bus = dev->dev->bus;
2436 struct ssb_device *gpiodev, *pcidev = NULL;
2437
2438#ifdef CONFIG_SSB_DRIVER_PCICORE
2439 pcidev = bus->pcicore.dev;
2440#endif
2441 gpiodev = bus->chipco.dev ? : pcidev;
2442 if (!gpiodev)
2443 return;
2444 ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
2445}
2446
2447/* http://bcm-specs.sipsolutions.net/EnableMac */
Michael Bueschf5eda472008-04-20 16:03:32 +02002448void b43_mac_enable(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002449{
Michael Buesch923fd702008-06-20 18:02:08 +02002450 if (b43_debug(dev, B43_DBG_FIRMWARE)) {
2451 u16 fwstate;
2452
2453 fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
2454 B43_SHM_SH_UCODESTAT);
2455 if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
2456 (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
2457 b43err(dev->wl, "b43_mac_enable(): The firmware "
2458 "should be suspended, but current state is %u\n",
2459 fwstate);
2460 }
2461 }
2462
Michael Buesche4d6b792007-09-18 15:39:42 -04002463 dev->mac_suspended--;
2464 B43_WARN_ON(dev->mac_suspended < 0);
2465 if (dev->mac_suspended == 0) {
2466 b43_write32(dev, B43_MMIO_MACCTL,
2467 b43_read32(dev, B43_MMIO_MACCTL)
2468 | B43_MACCTL_ENABLED);
2469 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
2470 B43_IRQ_MAC_SUSPENDED);
2471 /* Commit writes */
2472 b43_read32(dev, B43_MMIO_MACCTL);
2473 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2474 b43_power_saving_ctl_bits(dev, 0);
2475 }
2476}
2477
2478/* http://bcm-specs.sipsolutions.net/SuspendMAC */
Michael Bueschf5eda472008-04-20 16:03:32 +02002479void b43_mac_suspend(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002480{
2481 int i;
2482 u32 tmp;
2483
Michael Buesch05b64b32007-09-28 16:19:03 +02002484 might_sleep();
Michael Buesche4d6b792007-09-18 15:39:42 -04002485 B43_WARN_ON(dev->mac_suspended < 0);
Michael Buesch05b64b32007-09-28 16:19:03 +02002486
Michael Buesche4d6b792007-09-18 15:39:42 -04002487 if (dev->mac_suspended == 0) {
2488 b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
2489 b43_write32(dev, B43_MMIO_MACCTL,
2490 b43_read32(dev, B43_MMIO_MACCTL)
2491 & ~B43_MACCTL_ENABLED);
2492 /* force pci to flush the write */
2493 b43_read32(dev, B43_MMIO_MACCTL);
Michael Bueschba380012008-04-15 21:13:36 +02002494 for (i = 35; i; i--) {
2495 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2496 if (tmp & B43_IRQ_MAC_SUSPENDED)
2497 goto out;
2498 udelay(10);
2499 }
2500 /* Hm, it seems this will take some time. Use msleep(). */
Michael Buesch05b64b32007-09-28 16:19:03 +02002501 for (i = 40; i; i--) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002502 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2503 if (tmp & B43_IRQ_MAC_SUSPENDED)
2504 goto out;
Michael Buesch05b64b32007-09-28 16:19:03 +02002505 msleep(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002506 }
2507 b43err(dev->wl, "MAC suspend failed\n");
2508 }
Michael Buesch05b64b32007-09-28 16:19:03 +02002509out:
Michael Buesche4d6b792007-09-18 15:39:42 -04002510 dev->mac_suspended++;
2511}
2512
2513static void b43_adjust_opmode(struct b43_wldev *dev)
2514{
2515 struct b43_wl *wl = dev->wl;
2516 u32 ctl;
2517 u16 cfp_pretbtt;
2518
2519 ctl = b43_read32(dev, B43_MMIO_MACCTL);
2520 /* Reset status to STA infrastructure mode. */
2521 ctl &= ~B43_MACCTL_AP;
2522 ctl &= ~B43_MACCTL_KEEP_CTL;
2523 ctl &= ~B43_MACCTL_KEEP_BADPLCP;
2524 ctl &= ~B43_MACCTL_KEEP_BAD;
2525 ctl &= ~B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002526 ctl &= ~B43_MACCTL_BEACPROMISC;
Michael Buesche4d6b792007-09-18 15:39:42 -04002527 ctl |= B43_MACCTL_INFRA;
2528
Johannes Berg05c914f2008-09-11 00:01:58 +02002529 if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
2530 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
Johannes Berg4150c572007-09-17 01:29:23 -04002531 ctl |= B43_MACCTL_AP;
Johannes Berg05c914f2008-09-11 00:01:58 +02002532 else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
Johannes Berg4150c572007-09-17 01:29:23 -04002533 ctl &= ~B43_MACCTL_INFRA;
2534
2535 if (wl->filter_flags & FIF_CONTROL)
Michael Buesche4d6b792007-09-18 15:39:42 -04002536 ctl |= B43_MACCTL_KEEP_CTL;
Johannes Berg4150c572007-09-17 01:29:23 -04002537 if (wl->filter_flags & FIF_FCSFAIL)
2538 ctl |= B43_MACCTL_KEEP_BAD;
2539 if (wl->filter_flags & FIF_PLCPFAIL)
2540 ctl |= B43_MACCTL_KEEP_BADPLCP;
2541 if (wl->filter_flags & FIF_PROMISC_IN_BSS)
Michael Buesche4d6b792007-09-18 15:39:42 -04002542 ctl |= B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002543 if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
2544 ctl |= B43_MACCTL_BEACPROMISC;
2545
Michael Buesche4d6b792007-09-18 15:39:42 -04002546 /* Workaround: On old hardware the HW-MAC-address-filter
2547 * doesn't work properly, so always run promisc in filter
2548 * it in software. */
2549 if (dev->dev->id.revision <= 4)
2550 ctl |= B43_MACCTL_PROMISC;
2551
2552 b43_write32(dev, B43_MMIO_MACCTL, ctl);
2553
2554 cfp_pretbtt = 2;
2555 if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
2556 if (dev->dev->bus->chip_id == 0x4306 &&
2557 dev->dev->bus->chip_rev == 3)
2558 cfp_pretbtt = 100;
2559 else
2560 cfp_pretbtt = 50;
2561 }
2562 b43_write16(dev, 0x612, cfp_pretbtt);
2563}
2564
2565static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
2566{
2567 u16 offset;
2568
2569 if (is_ofdm) {
2570 offset = 0x480;
2571 offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
2572 } else {
2573 offset = 0x4C0;
2574 offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
2575 }
2576 b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
2577 b43_shm_read16(dev, B43_SHM_SHARED, offset));
2578}
2579
2580static void b43_rate_memory_init(struct b43_wldev *dev)
2581{
2582 switch (dev->phy.type) {
2583 case B43_PHYTYPE_A:
2584 case B43_PHYTYPE_G:
Michael Buesch53a6e232008-01-13 21:23:44 +01002585 case B43_PHYTYPE_N:
Michael Buesche4d6b792007-09-18 15:39:42 -04002586 b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
2587 b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
2588 b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
2589 b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
2590 b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
2591 b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
2592 b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
2593 if (dev->phy.type == B43_PHYTYPE_A)
2594 break;
2595 /* fallthrough */
2596 case B43_PHYTYPE_B:
2597 b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
2598 b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
2599 b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
2600 b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
2601 break;
2602 default:
2603 B43_WARN_ON(1);
2604 }
2605}
2606
Michael Buesch5042c502008-04-05 15:05:00 +02002607/* Set the default values for the PHY TX Control Words. */
2608static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
2609{
2610 u16 ctl = 0;
2611
2612 ctl |= B43_TXH_PHY_ENC_CCK;
2613 ctl |= B43_TXH_PHY_ANT01AUTO;
2614 ctl |= B43_TXH_PHY_TXPWR;
2615
2616 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
2617 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
2618 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
2619}
2620
Michael Buesche4d6b792007-09-18 15:39:42 -04002621/* Set the TX-Antenna for management frames sent by firmware. */
2622static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
2623{
Michael Buesch5042c502008-04-05 15:05:00 +02002624 u16 ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04002625 u16 tmp;
2626
Michael Buesch5042c502008-04-05 15:05:00 +02002627 ant = b43_antenna_to_phyctl(antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04002628
Michael Buesche4d6b792007-09-18 15:39:42 -04002629 /* For ACK/CTS */
2630 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
Michael Buescheb189d8b2008-01-28 14:47:41 -08002631 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04002632 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
2633 /* For Probe Resposes */
2634 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
Michael Buescheb189d8b2008-01-28 14:47:41 -08002635 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04002636 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
2637}
2638
2639/* This is the opposite of b43_chip_init() */
2640static void b43_chip_exit(struct b43_wldev *dev)
2641{
Michael Bueschfb111372008-09-02 13:00:34 +02002642 b43_phy_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002643 b43_gpio_cleanup(dev);
2644 /* firmware is released later */
2645}
2646
2647/* Initialize the chip
2648 * http://bcm-specs.sipsolutions.net/ChipInit
2649 */
2650static int b43_chip_init(struct b43_wldev *dev)
2651{
2652 struct b43_phy *phy = &dev->phy;
Michael Bueschef1a6282008-08-27 18:53:02 +02002653 int err;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002654 u32 value32, macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04002655 u16 value16;
2656
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002657 /* Initialize the MAC control */
2658 macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
2659 if (dev->phy.gmode)
2660 macctl |= B43_MACCTL_GMODE;
2661 macctl |= B43_MACCTL_INFRA;
2662 b43_write32(dev, B43_MMIO_MACCTL, macctl);
Michael Buesche4d6b792007-09-18 15:39:42 -04002663
2664 err = b43_request_firmware(dev);
2665 if (err)
2666 goto out;
2667 err = b43_upload_microcode(dev);
2668 if (err)
2669 goto out; /* firmware is released later */
2670
2671 err = b43_gpio_init(dev);
2672 if (err)
2673 goto out; /* firmware is released later */
Michael Buesch21954c32007-09-27 15:31:40 +02002674
Michael Buesche4d6b792007-09-18 15:39:42 -04002675 err = b43_upload_initvals(dev);
2676 if (err)
Larry Finger1a8d1222007-12-14 13:59:11 +01002677 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04002678
Michael Buesch0b7dcd92008-09-03 12:31:54 +02002679 /* Turn the Analog on and initialize the PHY. */
2680 phy->ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002681 err = b43_phy_init(dev);
2682 if (err)
Michael Bueschef1a6282008-08-27 18:53:02 +02002683 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04002684
Michael Bueschef1a6282008-08-27 18:53:02 +02002685 /* Disable Interference Mitigation. */
2686 if (phy->ops->interf_mitigation)
2687 phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04002688
Michael Bueschef1a6282008-08-27 18:53:02 +02002689 /* Select the antennae */
2690 if (phy->ops->set_rx_antenna)
2691 phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
Michael Buesche4d6b792007-09-18 15:39:42 -04002692 b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
2693
2694 if (phy->type == B43_PHYTYPE_B) {
2695 value16 = b43_read16(dev, 0x005E);
2696 value16 |= 0x0004;
2697 b43_write16(dev, 0x005E, value16);
2698 }
2699 b43_write32(dev, 0x0100, 0x01000000);
2700 if (dev->dev->id.revision < 5)
2701 b43_write32(dev, 0x010C, 0x01000000);
2702
2703 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
2704 & ~B43_MACCTL_INFRA);
2705 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
2706 | B43_MACCTL_INFRA);
Michael Buesche4d6b792007-09-18 15:39:42 -04002707
Michael Buesche4d6b792007-09-18 15:39:42 -04002708 /* Probe Response Timeout value */
2709 /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
2710 b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
2711
2712 /* Initially set the wireless operation mode. */
2713 b43_adjust_opmode(dev);
2714
2715 if (dev->dev->id.revision < 3) {
2716 b43_write16(dev, 0x060E, 0x0000);
2717 b43_write16(dev, 0x0610, 0x8000);
2718 b43_write16(dev, 0x0604, 0x0000);
2719 b43_write16(dev, 0x0606, 0x0200);
2720 } else {
2721 b43_write32(dev, 0x0188, 0x80000000);
2722 b43_write32(dev, 0x018C, 0x02000000);
2723 }
2724 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
2725 b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
2726 b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
2727 b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
2728 b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
2729 b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
2730 b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
2731
2732 value32 = ssb_read32(dev->dev, SSB_TMSLOW);
2733 value32 |= 0x00100000;
2734 ssb_write32(dev->dev, SSB_TMSLOW, value32);
2735
2736 b43_write16(dev, B43_MMIO_POWERUP_DELAY,
2737 dev->dev->bus->chipco.fast_pwrup_delay);
2738
2739 err = 0;
2740 b43dbg(dev->wl, "Chip initialized\n");
Michael Buesch21954c32007-09-27 15:31:40 +02002741out:
Michael Buesche4d6b792007-09-18 15:39:42 -04002742 return err;
2743
Larry Finger1a8d1222007-12-14 13:59:11 +01002744err_gpio_clean:
Michael Buesche4d6b792007-09-18 15:39:42 -04002745 b43_gpio_cleanup(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02002746 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04002747}
2748
Michael Buesche4d6b792007-09-18 15:39:42 -04002749static void b43_periodic_every60sec(struct b43_wldev *dev)
2750{
Michael Bueschef1a6282008-08-27 18:53:02 +02002751 const struct b43_phy_operations *ops = dev->phy.ops;
Michael Buesche4d6b792007-09-18 15:39:42 -04002752
Michael Bueschef1a6282008-08-27 18:53:02 +02002753 if (ops->pwork_60sec)
2754 ops->pwork_60sec(dev);
Michael Buesch18c8ade2008-08-28 19:33:40 +02002755
2756 /* Force check the TX power emission now. */
2757 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
Michael Buesche4d6b792007-09-18 15:39:42 -04002758}
2759
2760static void b43_periodic_every30sec(struct b43_wldev *dev)
2761{
2762 /* Update device statistics. */
2763 b43_calculate_link_quality(dev);
2764}
2765
2766static void b43_periodic_every15sec(struct b43_wldev *dev)
2767{
2768 struct b43_phy *phy = &dev->phy;
Michael Buesch9b839a72008-06-20 17:44:02 +02002769 u16 wdr;
2770
2771 if (dev->fw.opensource) {
2772 /* Check if the firmware is still alive.
2773 * It will reset the watchdog counter to 0 in its idle loop. */
2774 wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
2775 if (unlikely(wdr)) {
2776 b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
2777 b43_controller_restart(dev, "Firmware watchdog");
2778 return;
2779 } else {
2780 b43_shm_write16(dev, B43_SHM_SCRATCH,
2781 B43_WATCHDOG_REG, 1);
2782 }
2783 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002784
Michael Bueschef1a6282008-08-27 18:53:02 +02002785 if (phy->ops->pwork_15sec)
2786 phy->ops->pwork_15sec(dev);
2787
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01002788 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
2789 wmb();
Michael Buesche4d6b792007-09-18 15:39:42 -04002790}
2791
Michael Buesche4d6b792007-09-18 15:39:42 -04002792static void do_periodic_work(struct b43_wldev *dev)
2793{
2794 unsigned int state;
2795
2796 state = dev->periodic_state;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002797 if (state % 4 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04002798 b43_periodic_every60sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002799 if (state % 2 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04002800 b43_periodic_every30sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002801 b43_periodic_every15sec(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002802}
2803
Michael Buesch05b64b32007-09-28 16:19:03 +02002804/* Periodic work locking policy:
2805 * The whole periodic work handler is protected by
2806 * wl->mutex. If another lock is needed somewhere in the
2807 * pwork callchain, it's aquired in-place, where it's needed.
Michael Buesche4d6b792007-09-18 15:39:42 -04002808 */
Michael Buesche4d6b792007-09-18 15:39:42 -04002809static void b43_periodic_work_handler(struct work_struct *work)
2810{
Michael Buesch05b64b32007-09-28 16:19:03 +02002811 struct b43_wldev *dev = container_of(work, struct b43_wldev,
2812 periodic_work.work);
2813 struct b43_wl *wl = dev->wl;
2814 unsigned long delay;
Michael Buesche4d6b792007-09-18 15:39:42 -04002815
Michael Buesch05b64b32007-09-28 16:19:03 +02002816 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04002817
2818 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
2819 goto out;
2820 if (b43_debug(dev, B43_DBG_PWORK_STOP))
2821 goto out_requeue;
2822
Michael Buesch05b64b32007-09-28 16:19:03 +02002823 do_periodic_work(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002824
Michael Buesche4d6b792007-09-18 15:39:42 -04002825 dev->periodic_state++;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002826out_requeue:
Michael Buesche4d6b792007-09-18 15:39:42 -04002827 if (b43_debug(dev, B43_DBG_PWORK_FAST))
2828 delay = msecs_to_jiffies(50);
2829 else
Anton Blanchard82cd6822007-10-15 00:42:23 -05002830 delay = round_jiffies_relative(HZ * 15);
Michael Buesch05b64b32007-09-28 16:19:03 +02002831 queue_delayed_work(wl->hw->workqueue, &dev->periodic_work, delay);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002832out:
Michael Buesch05b64b32007-09-28 16:19:03 +02002833 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04002834}
2835
2836static void b43_periodic_tasks_setup(struct b43_wldev *dev)
2837{
2838 struct delayed_work *work = &dev->periodic_work;
2839
2840 dev->periodic_state = 0;
2841 INIT_DELAYED_WORK(work, b43_periodic_work_handler);
2842 queue_delayed_work(dev->wl->hw->workqueue, work, 0);
2843}
2844
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002845/* Check if communication with the device works correctly. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002846static int b43_validate_chipaccess(struct b43_wldev *dev)
2847{
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002848 u32 v, backup;
Michael Buesche4d6b792007-09-18 15:39:42 -04002849
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002850 backup = b43_shm_read32(dev, B43_SHM_SHARED, 0);
2851
2852 /* Check for read/write and endianness problems. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002853 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
2854 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
2855 goto error;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002856 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
2857 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
Michael Buesche4d6b792007-09-18 15:39:42 -04002858 goto error;
2859
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002860 b43_shm_write32(dev, B43_SHM_SHARED, 0, backup);
2861
2862 if ((dev->dev->id.revision >= 3) && (dev->dev->id.revision <= 10)) {
2863 /* The 32bit register shadows the two 16bit registers
2864 * with update sideeffects. Validate this. */
2865 b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
2866 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
2867 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
2868 goto error;
2869 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
2870 goto error;
2871 }
2872 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
2873
2874 v = b43_read32(dev, B43_MMIO_MACCTL);
2875 v |= B43_MACCTL_GMODE;
2876 if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
Michael Buesche4d6b792007-09-18 15:39:42 -04002877 goto error;
2878
2879 return 0;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002880error:
Michael Buesche4d6b792007-09-18 15:39:42 -04002881 b43err(dev->wl, "Failed to validate the chipaccess\n");
2882 return -ENODEV;
2883}
2884
2885static void b43_security_init(struct b43_wldev *dev)
2886{
2887 dev->max_nr_keys = (dev->dev->id.revision >= 5) ? 58 : 20;
2888 B43_WARN_ON(dev->max_nr_keys > ARRAY_SIZE(dev->key));
2889 dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
2890 /* KTP is a word address, but we address SHM bytewise.
2891 * So multiply by two.
2892 */
2893 dev->ktp *= 2;
2894 if (dev->dev->id.revision >= 5) {
2895 /* Number of RCMTA address slots */
2896 b43_write16(dev, B43_MMIO_RCMTA_COUNT, dev->max_nr_keys - 8);
2897 }
2898 b43_clear_keys(dev);
2899}
2900
2901static int b43_rng_read(struct hwrng *rng, u32 * data)
2902{
2903 struct b43_wl *wl = (struct b43_wl *)rng->priv;
2904 unsigned long flags;
2905
2906 /* Don't take wl->mutex here, as it could deadlock with
2907 * hwrng internal locking. It's not needed to take
2908 * wl->mutex here, anyway. */
2909
2910 spin_lock_irqsave(&wl->irq_lock, flags);
2911 *data = b43_read16(wl->current_dev, B43_MMIO_RNG);
2912 spin_unlock_irqrestore(&wl->irq_lock, flags);
2913
2914 return (sizeof(u16));
2915}
2916
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01002917static void b43_rng_exit(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04002918{
2919 if (wl->rng_initialized)
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01002920 hwrng_unregister(&wl->rng);
Michael Buesche4d6b792007-09-18 15:39:42 -04002921}
2922
2923static int b43_rng_init(struct b43_wl *wl)
2924{
2925 int err;
2926
2927 snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
2928 "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
2929 wl->rng.name = wl->rng_name;
2930 wl->rng.data_read = b43_rng_read;
2931 wl->rng.priv = (unsigned long)wl;
2932 wl->rng_initialized = 1;
2933 err = hwrng_register(&wl->rng);
2934 if (err) {
2935 wl->rng_initialized = 0;
2936 b43err(wl, "Failed to register the random "
2937 "number generator (%d)\n", err);
2938 }
2939
2940 return err;
2941}
2942
Michael Buesch40faacc2007-10-28 16:29:32 +01002943static int b43_op_tx(struct ieee80211_hw *hw,
Johannes Berge039fa42008-05-15 12:55:29 +02002944 struct sk_buff *skb)
Michael Buesche4d6b792007-09-18 15:39:42 -04002945{
2946 struct b43_wl *wl = hw_to_b43_wl(hw);
2947 struct b43_wldev *dev = wl->current_dev;
Michael Buesch21a75d72008-04-25 19:29:08 +02002948 unsigned long flags;
2949 int err;
Michael Buesche4d6b792007-09-18 15:39:42 -04002950
Michael Buesch5100d5a2008-03-29 21:01:16 +01002951 if (unlikely(skb->len < 2 + 2 + 6)) {
2952 /* Too short, this can't be a valid frame. */
Michael Bueschc9e8eae2008-06-15 15:17:29 +02002953 goto drop_packet;
Michael Buesch5100d5a2008-03-29 21:01:16 +01002954 }
2955 B43_WARN_ON(skb_shinfo(skb)->nr_frags);
Michael Buesche4d6b792007-09-18 15:39:42 -04002956 if (unlikely(!dev))
Michael Bueschc9e8eae2008-06-15 15:17:29 +02002957 goto drop_packet;
Michael Buesch21a75d72008-04-25 19:29:08 +02002958
2959 /* Transmissions on seperate queues can run concurrently. */
2960 read_lock_irqsave(&wl->tx_lock, flags);
2961
2962 err = -ENODEV;
2963 if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
2964 if (b43_using_pio_transfers(dev))
Johannes Berge039fa42008-05-15 12:55:29 +02002965 err = b43_pio_tx(dev, skb);
Michael Buesch21a75d72008-04-25 19:29:08 +02002966 else
Johannes Berge039fa42008-05-15 12:55:29 +02002967 err = b43_dma_tx(dev, skb);
Michael Buesch21a75d72008-04-25 19:29:08 +02002968 }
2969
2970 read_unlock_irqrestore(&wl->tx_lock, flags);
2971
Michael Buesche4d6b792007-09-18 15:39:42 -04002972 if (unlikely(err))
Michael Bueschc9e8eae2008-06-15 15:17:29 +02002973 goto drop_packet;
2974 return NETDEV_TX_OK;
2975
2976drop_packet:
2977 /* We can not transmit this packet. Drop it. */
2978 dev_kfree_skb_any(skb);
Michael Buesche4d6b792007-09-18 15:39:42 -04002979 return NETDEV_TX_OK;
2980}
2981
Michael Buesche6f5b932008-03-05 21:18:49 +01002982/* Locking: wl->irq_lock */
2983static void b43_qos_params_upload(struct b43_wldev *dev,
2984 const struct ieee80211_tx_queue_params *p,
2985 u16 shm_offset)
2986{
2987 u16 params[B43_NR_QOSPARAMS];
Johannes Berg0b576642008-07-15 02:08:24 -07002988 int bslots, tmp;
Michael Buesche6f5b932008-03-05 21:18:49 +01002989 unsigned int i;
2990
Johannes Berg0b576642008-07-15 02:08:24 -07002991 bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
Michael Buesche6f5b932008-03-05 21:18:49 +01002992
2993 memset(&params, 0, sizeof(params));
2994
2995 params[B43_QOSPARAM_TXOP] = p->txop * 32;
Johannes Berg0b576642008-07-15 02:08:24 -07002996 params[B43_QOSPARAM_CWMIN] = p->cw_min;
2997 params[B43_QOSPARAM_CWMAX] = p->cw_max;
2998 params[B43_QOSPARAM_CWCUR] = p->cw_min;
2999 params[B43_QOSPARAM_AIFS] = p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003000 params[B43_QOSPARAM_BSLOTS] = bslots;
Johannes Berg0b576642008-07-15 02:08:24 -07003001 params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003002
3003 for (i = 0; i < ARRAY_SIZE(params); i++) {
3004 if (i == B43_QOSPARAM_STATUS) {
3005 tmp = b43_shm_read16(dev, B43_SHM_SHARED,
3006 shm_offset + (i * 2));
3007 /* Mark the parameters as updated. */
3008 tmp |= 0x100;
3009 b43_shm_write16(dev, B43_SHM_SHARED,
3010 shm_offset + (i * 2),
3011 tmp);
3012 } else {
3013 b43_shm_write16(dev, B43_SHM_SHARED,
3014 shm_offset + (i * 2),
3015 params[i]);
3016 }
3017 }
3018}
3019
Michael Bueschc40c1122008-09-06 16:21:47 +02003020/* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
3021static const u16 b43_qos_shm_offsets[] = {
3022 /* [mac80211-queue-nr] = SHM_OFFSET, */
3023 [0] = B43_QOS_VOICE,
3024 [1] = B43_QOS_VIDEO,
3025 [2] = B43_QOS_BESTEFFORT,
3026 [3] = B43_QOS_BACKGROUND,
3027};
3028
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003029/* Update all QOS parameters in hardware. */
3030static void b43_qos_upload_all(struct b43_wldev *dev)
Michael Buesche6f5b932008-03-05 21:18:49 +01003031{
3032 struct b43_wl *wl = dev->wl;
3033 struct b43_qos_params *params;
Michael Buesche6f5b932008-03-05 21:18:49 +01003034 unsigned int i;
3035
Michael Bueschc40c1122008-09-06 16:21:47 +02003036 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3037 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003038
3039 b43_mac_suspend(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003040 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3041 params = &(wl->qos_params[i]);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003042 b43_qos_params_upload(dev, &(params->p),
3043 b43_qos_shm_offsets[i]);
Michael Buesche6f5b932008-03-05 21:18:49 +01003044 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003045 b43_mac_enable(dev);
3046}
3047
3048static void b43_qos_clear(struct b43_wl *wl)
3049{
3050 struct b43_qos_params *params;
3051 unsigned int i;
3052
Michael Bueschc40c1122008-09-06 16:21:47 +02003053 /* Initialize QoS parameters to sane defaults. */
3054
3055 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3056 ARRAY_SIZE(wl->qos_params));
3057
Michael Buesche6f5b932008-03-05 21:18:49 +01003058 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3059 params = &(wl->qos_params[i]);
3060
Michael Bueschc40c1122008-09-06 16:21:47 +02003061 switch (b43_qos_shm_offsets[i]) {
3062 case B43_QOS_VOICE:
3063 params->p.txop = 0;
3064 params->p.aifs = 2;
3065 params->p.cw_min = 0x0001;
3066 params->p.cw_max = 0x0001;
3067 break;
3068 case B43_QOS_VIDEO:
3069 params->p.txop = 0;
3070 params->p.aifs = 2;
3071 params->p.cw_min = 0x0001;
3072 params->p.cw_max = 0x0001;
3073 break;
3074 case B43_QOS_BESTEFFORT:
3075 params->p.txop = 0;
3076 params->p.aifs = 3;
3077 params->p.cw_min = 0x0001;
3078 params->p.cw_max = 0x03FF;
3079 break;
3080 case B43_QOS_BACKGROUND:
3081 params->p.txop = 0;
3082 params->p.aifs = 7;
3083 params->p.cw_min = 0x0001;
3084 params->p.cw_max = 0x03FF;
3085 break;
3086 default:
3087 B43_WARN_ON(1);
3088 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003089 }
3090}
3091
3092/* Initialize the core's QOS capabilities */
3093static void b43_qos_init(struct b43_wldev *dev)
3094{
Michael Buesche6f5b932008-03-05 21:18:49 +01003095 /* Upload the current QOS parameters. */
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003096 b43_qos_upload_all(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003097
3098 /* Enable QOS support. */
3099 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
3100 b43_write16(dev, B43_MMIO_IFSCTL,
3101 b43_read16(dev, B43_MMIO_IFSCTL)
3102 | B43_MMIO_IFSCTL_USE_EDCF);
3103}
3104
Johannes Berge100bb62008-04-30 18:51:21 +02003105static int b43_op_conf_tx(struct ieee80211_hw *hw, u16 _queue,
Michael Buesch40faacc2007-10-28 16:29:32 +01003106 const struct ieee80211_tx_queue_params *params)
Michael Buesche4d6b792007-09-18 15:39:42 -04003107{
Michael Buesche6f5b932008-03-05 21:18:49 +01003108 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003109 struct b43_wldev *dev;
Michael Buesche6f5b932008-03-05 21:18:49 +01003110 unsigned int queue = (unsigned int)_queue;
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003111 int err = -ENODEV;
Michael Buesche6f5b932008-03-05 21:18:49 +01003112
3113 if (queue >= ARRAY_SIZE(wl->qos_params)) {
3114 /* Queue not available or don't support setting
3115 * params on this queue. Return success to not
3116 * confuse mac80211. */
3117 return 0;
3118 }
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003119 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3120 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003121
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003122 mutex_lock(&wl->mutex);
3123 dev = wl->current_dev;
3124 if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
3125 goto out_unlock;
Michael Buesche6f5b932008-03-05 21:18:49 +01003126
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003127 memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
3128 b43_mac_suspend(dev);
3129 b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
3130 b43_qos_shm_offsets[queue]);
3131 b43_mac_enable(dev);
3132 err = 0;
Michael Buesche6f5b932008-03-05 21:18:49 +01003133
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003134out_unlock:
3135 mutex_unlock(&wl->mutex);
3136
3137 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04003138}
3139
Michael Buesch40faacc2007-10-28 16:29:32 +01003140static int b43_op_get_tx_stats(struct ieee80211_hw *hw,
3141 struct ieee80211_tx_queue_stats *stats)
Michael Buesche4d6b792007-09-18 15:39:42 -04003142{
3143 struct b43_wl *wl = hw_to_b43_wl(hw);
3144 struct b43_wldev *dev = wl->current_dev;
3145 unsigned long flags;
3146 int err = -ENODEV;
3147
3148 if (!dev)
3149 goto out;
3150 spin_lock_irqsave(&wl->irq_lock, flags);
3151 if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
Michael Buesch5100d5a2008-03-29 21:01:16 +01003152 if (b43_using_pio_transfers(dev))
3153 b43_pio_get_tx_stats(dev, stats);
3154 else
3155 b43_dma_get_tx_stats(dev, stats);
Michael Buesche4d6b792007-09-18 15:39:42 -04003156 err = 0;
3157 }
3158 spin_unlock_irqrestore(&wl->irq_lock, flags);
Michael Buesch40faacc2007-10-28 16:29:32 +01003159out:
Michael Buesche4d6b792007-09-18 15:39:42 -04003160 return err;
3161}
3162
Michael Buesch40faacc2007-10-28 16:29:32 +01003163static int b43_op_get_stats(struct ieee80211_hw *hw,
3164 struct ieee80211_low_level_stats *stats)
Michael Buesche4d6b792007-09-18 15:39:42 -04003165{
3166 struct b43_wl *wl = hw_to_b43_wl(hw);
3167 unsigned long flags;
3168
3169 spin_lock_irqsave(&wl->irq_lock, flags);
3170 memcpy(stats, &wl->ieee_stats, sizeof(*stats));
3171 spin_unlock_irqrestore(&wl->irq_lock, flags);
3172
3173 return 0;
3174}
3175
Michael Buesche4d6b792007-09-18 15:39:42 -04003176static void b43_put_phy_into_reset(struct b43_wldev *dev)
3177{
3178 struct ssb_device *sdev = dev->dev;
3179 u32 tmslow;
3180
3181 tmslow = ssb_read32(sdev, SSB_TMSLOW);
3182 tmslow &= ~B43_TMSLOW_GMODE;
3183 tmslow |= B43_TMSLOW_PHYRESET;
3184 tmslow |= SSB_TMSLOW_FGC;
3185 ssb_write32(sdev, SSB_TMSLOW, tmslow);
3186 msleep(1);
3187
3188 tmslow = ssb_read32(sdev, SSB_TMSLOW);
3189 tmslow &= ~SSB_TMSLOW_FGC;
3190 tmslow |= B43_TMSLOW_PHYRESET;
3191 ssb_write32(sdev, SSB_TMSLOW, tmslow);
3192 msleep(1);
3193}
3194
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003195static const char * band_to_string(enum ieee80211_band band)
Michael Buesche4d6b792007-09-18 15:39:42 -04003196{
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003197 switch (band) {
3198 case IEEE80211_BAND_5GHZ:
3199 return "5";
3200 case IEEE80211_BAND_2GHZ:
3201 return "2.4";
3202 default:
3203 break;
3204 }
3205 B43_WARN_ON(1);
3206 return "";
3207}
3208
3209/* Expects wl->mutex locked */
3210static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
3211{
3212 struct b43_wldev *up_dev = NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04003213 struct b43_wldev *down_dev;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003214 struct b43_wldev *d;
Michael Buesche4d6b792007-09-18 15:39:42 -04003215 int err;
John W. Linville922d8a02009-01-12 14:40:20 -05003216 bool uninitialized_var(gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04003217 int prev_status;
3218
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003219 /* Find a device and PHY which supports the band. */
3220 list_for_each_entry(d, &wl->devlist, list) {
3221 switch (chan->band) {
3222 case IEEE80211_BAND_5GHZ:
3223 if (d->phy.supports_5ghz) {
3224 up_dev = d;
3225 gmode = 0;
3226 }
3227 break;
3228 case IEEE80211_BAND_2GHZ:
3229 if (d->phy.supports_2ghz) {
3230 up_dev = d;
3231 gmode = 1;
3232 }
3233 break;
3234 default:
3235 B43_WARN_ON(1);
3236 return -EINVAL;
3237 }
3238 if (up_dev)
3239 break;
3240 }
3241 if (!up_dev) {
3242 b43err(wl, "Could not find a device for %s-GHz band operation\n",
3243 band_to_string(chan->band));
3244 return -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003245 }
3246 if ((up_dev == wl->current_dev) &&
3247 (!!wl->current_dev->phy.gmode == !!gmode)) {
3248 /* This device is already running. */
3249 return 0;
3250 }
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003251 b43dbg(wl, "Switching to %s-GHz band\n",
3252 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003253 down_dev = wl->current_dev;
3254
3255 prev_status = b43_status(down_dev);
3256 /* Shutdown the currently running core. */
3257 if (prev_status >= B43_STAT_STARTED)
3258 b43_wireless_core_stop(down_dev);
3259 if (prev_status >= B43_STAT_INITIALIZED)
3260 b43_wireless_core_exit(down_dev);
3261
3262 if (down_dev != up_dev) {
3263 /* We switch to a different core, so we put PHY into
3264 * RESET on the old core. */
3265 b43_put_phy_into_reset(down_dev);
3266 }
3267
3268 /* Now start the new core. */
3269 up_dev->phy.gmode = gmode;
3270 if (prev_status >= B43_STAT_INITIALIZED) {
3271 err = b43_wireless_core_init(up_dev);
3272 if (err) {
3273 b43err(wl, "Fatal: Could not initialize device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003274 "selected %s-GHz band\n",
3275 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003276 goto init_failure;
3277 }
3278 }
3279 if (prev_status >= B43_STAT_STARTED) {
3280 err = b43_wireless_core_start(up_dev);
3281 if (err) {
3282 b43err(wl, "Fatal: Coult not start device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003283 "selected %s-GHz band\n",
3284 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003285 b43_wireless_core_exit(up_dev);
3286 goto init_failure;
3287 }
3288 }
3289 B43_WARN_ON(b43_status(up_dev) != prev_status);
3290
3291 wl->current_dev = up_dev;
3292
3293 return 0;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003294init_failure:
Michael Buesche4d6b792007-09-18 15:39:42 -04003295 /* Whoops, failed to init the new core. No core is operating now. */
3296 wl->current_dev = NULL;
3297 return err;
3298}
3299
Johannes Berg9124b072008-10-14 19:17:54 +02003300/* Write the short and long frame retry limit values. */
3301static void b43_set_retry_limits(struct b43_wldev *dev,
3302 unsigned int short_retry,
3303 unsigned int long_retry)
3304{
3305 /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
3306 * the chip-internal counter. */
3307 short_retry = min(short_retry, (unsigned int)0xF);
3308 long_retry = min(long_retry, (unsigned int)0xF);
3309
3310 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
3311 short_retry);
3312 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
3313 long_retry);
3314}
3315
Johannes Berge8975582008-10-09 12:18:51 +02003316static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
Michael Buesche4d6b792007-09-18 15:39:42 -04003317{
3318 struct b43_wl *wl = hw_to_b43_wl(hw);
3319 struct b43_wldev *dev;
3320 struct b43_phy *phy;
Johannes Berge8975582008-10-09 12:18:51 +02003321 struct ieee80211_conf *conf = &hw->conf;
Michael Buesche4d6b792007-09-18 15:39:42 -04003322 unsigned long flags;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003323 int antenna;
Michael Buesche4d6b792007-09-18 15:39:42 -04003324 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003325
Michael Buesche4d6b792007-09-18 15:39:42 -04003326 mutex_lock(&wl->mutex);
3327
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003328 /* Switch the band (if necessary). This might change the active core. */
3329 err = b43_switch_band(wl, conf->channel);
Michael Buesche4d6b792007-09-18 15:39:42 -04003330 if (err)
3331 goto out_unlock_mutex;
3332 dev = wl->current_dev;
3333 phy = &dev->phy;
3334
Michael Bueschd10d0e52008-12-18 22:13:39 +01003335 b43_mac_suspend(dev);
3336
Johannes Berg9124b072008-10-14 19:17:54 +02003337 if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
3338 b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
3339 conf->long_frame_max_tx_count);
3340 changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
3341 if (!changed)
Michael Bueschd10d0e52008-12-18 22:13:39 +01003342 goto out_mac_enable;
Michael Buesche4d6b792007-09-18 15:39:42 -04003343
3344 /* Switch to the requested channel.
3345 * The firmware takes care of races with the TX handler. */
Johannes Berg8318d782008-01-24 19:38:38 +01003346 if (conf->channel->hw_value != phy->channel)
Michael Bueschef1a6282008-08-27 18:53:02 +02003347 b43_switch_channel(dev, conf->channel->hw_value);
Michael Buesche4d6b792007-09-18 15:39:42 -04003348
Johannes Bergd42ce842007-11-23 14:50:51 +01003349 dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_RADIOTAP);
3350
Michael Buesche4d6b792007-09-18 15:39:42 -04003351 /* Adjust the desired TX power level. */
3352 if (conf->power_level != 0) {
Michael Buesch18c8ade2008-08-28 19:33:40 +02003353 spin_lock_irqsave(&wl->irq_lock, flags);
3354 if (conf->power_level != phy->desired_txpower) {
3355 phy->desired_txpower = conf->power_level;
3356 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
3357 B43_TXPWR_IGNORE_TSSI);
Michael Buesche4d6b792007-09-18 15:39:42 -04003358 }
Michael Buesch18c8ade2008-08-28 19:33:40 +02003359 spin_unlock_irqrestore(&wl->irq_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -04003360 }
3361
3362 /* Antennas for RX and management frame TX. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02003363 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003364 b43_mgmtframe_txantenna(dev, antenna);
Johannes Berg0f4ac382008-10-09 12:18:04 +02003365 antenna = B43_ANTENNA_DEFAULT;
Michael Bueschef1a6282008-08-27 18:53:02 +02003366 if (phy->ops->set_rx_antenna)
3367 phy->ops->set_rx_antenna(dev, antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04003368
Johannes Berg04dea132008-05-20 12:10:49 +02003369 /* Update templates for AP/mesh mode. */
Johannes Berg05c914f2008-09-11 00:01:58 +02003370 if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
3371 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
Michael Buesche4d6b792007-09-18 15:39:42 -04003372 b43_set_beacon_int(dev, conf->beacon_int);
3373
Michael Bueschfda9abc2007-09-20 22:14:18 +02003374 if (!!conf->radio_enabled != phy->radio_on) {
3375 if (conf->radio_enabled) {
Michael Bueschef1a6282008-08-27 18:53:02 +02003376 b43_software_rfkill(dev, RFKILL_STATE_UNBLOCKED);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003377 b43info(dev->wl, "Radio turned on by software\n");
3378 if (!dev->radio_hw_enable) {
3379 b43info(dev->wl, "The hardware RF-kill button "
3380 "still turns the radio physically off. "
3381 "Press the button to turn it on.\n");
3382 }
3383 } else {
Michael Bueschef1a6282008-08-27 18:53:02 +02003384 b43_software_rfkill(dev, RFKILL_STATE_SOFT_BLOCKED);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003385 b43info(dev->wl, "Radio turned off by software\n");
3386 }
3387 }
3388
Michael Bueschd10d0e52008-12-18 22:13:39 +01003389out_mac_enable:
3390 b43_mac_enable(dev);
3391out_unlock_mutex:
Michael Buesche4d6b792007-09-18 15:39:42 -04003392 mutex_unlock(&wl->mutex);
3393
3394 return err;
3395}
3396
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003397static void b43_update_basic_rates(struct b43_wldev *dev, u64 brates)
3398{
3399 struct ieee80211_supported_band *sband =
3400 dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
3401 struct ieee80211_rate *rate;
3402 int i;
3403 u16 basic, direct, offset, basic_offset, rateptr;
3404
3405 for (i = 0; i < sband->n_bitrates; i++) {
3406 rate = &sband->bitrates[i];
3407
3408 if (b43_is_cck_rate(rate->hw_value)) {
3409 direct = B43_SHM_SH_CCKDIRECT;
3410 basic = B43_SHM_SH_CCKBASIC;
3411 offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3412 offset &= 0xF;
3413 } else {
3414 direct = B43_SHM_SH_OFDMDIRECT;
3415 basic = B43_SHM_SH_OFDMBASIC;
3416 offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3417 offset &= 0xF;
3418 }
3419
3420 rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
3421
3422 if (b43_is_cck_rate(rate->hw_value)) {
3423 basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3424 basic_offset &= 0xF;
3425 } else {
3426 basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3427 basic_offset &= 0xF;
3428 }
3429
3430 /*
3431 * Get the pointer that we need to point to
3432 * from the direct map
3433 */
3434 rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
3435 direct + 2 * basic_offset);
3436 /* and write it to the basic map */
3437 b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
3438 rateptr);
3439 }
3440}
3441
3442static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
3443 struct ieee80211_vif *vif,
3444 struct ieee80211_bss_conf *conf,
3445 u32 changed)
3446{
3447 struct b43_wl *wl = hw_to_b43_wl(hw);
3448 struct b43_wldev *dev;
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003449
3450 mutex_lock(&wl->mutex);
3451
3452 dev = wl->current_dev;
Michael Bueschd10d0e52008-12-18 22:13:39 +01003453 if (!dev || b43_status(dev) < B43_STAT_STARTED)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003454 goto out_unlock_mutex;
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003455 b43_mac_suspend(dev);
3456
3457 if (changed & BSS_CHANGED_BASIC_RATES)
3458 b43_update_basic_rates(dev, conf->basic_rates);
3459
3460 if (changed & BSS_CHANGED_ERP_SLOT) {
3461 if (conf->use_short_slot)
3462 b43_short_slot_timing_enable(dev);
3463 else
3464 b43_short_slot_timing_disable(dev);
3465 }
3466
3467 b43_mac_enable(dev);
Michael Bueschd10d0e52008-12-18 22:13:39 +01003468out_unlock_mutex:
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003469 mutex_unlock(&wl->mutex);
3470
3471 return;
3472}
3473
Michael Buesch40faacc2007-10-28 16:29:32 +01003474static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Berg4150c572007-09-17 01:29:23 -04003475 const u8 *local_addr, const u8 *addr,
3476 struct ieee80211_key_conf *key)
Michael Buesche4d6b792007-09-18 15:39:42 -04003477{
3478 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003479 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04003480 u8 algorithm;
3481 u8 index;
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003482 int err;
Michael Buesche4d6b792007-09-18 15:39:42 -04003483
3484 if (modparam_nohwcrypt)
3485 return -ENOSPC; /* User disabled HW-crypto */
3486
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003487 mutex_lock(&wl->mutex);
Michael Buesche808e582008-12-19 21:30:52 +01003488 spin_lock_irq(&wl->irq_lock);
3489 write_lock(&wl->tx_lock);
3490 /* Why do we need all this locking here?
3491 * mutex -> Every config operation must take it.
3492 * irq_lock -> We modify the dev->key array, which is accessed
3493 * in the IRQ handlers.
3494 * tx_lock -> We modify the dev->key array, which is accessed
3495 * in the TX handler.
3496 */
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003497
3498 dev = wl->current_dev;
3499 err = -ENODEV;
3500 if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
3501 goto out_unlock;
3502
Michael Buesch68217832008-05-17 23:43:57 +02003503 if (dev->fw.pcm_request_failed) {
3504 /* We don't have firmware for the crypto engine.
3505 * Must use software-crypto. */
3506 err = -EOPNOTSUPP;
3507 goto out_unlock;
3508 }
3509
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003510 err = -EINVAL;
Michael Buesche4d6b792007-09-18 15:39:42 -04003511 switch (key->alg) {
Michael Buesche4d6b792007-09-18 15:39:42 -04003512 case ALG_WEP:
Michael Buesche808e582008-12-19 21:30:52 +01003513 if (key->keylen == LEN_WEP40)
Michael Buesche4d6b792007-09-18 15:39:42 -04003514 algorithm = B43_SEC_ALGO_WEP40;
3515 else
3516 algorithm = B43_SEC_ALGO_WEP104;
3517 break;
3518 case ALG_TKIP:
3519 algorithm = B43_SEC_ALGO_TKIP;
3520 break;
3521 case ALG_CCMP:
3522 algorithm = B43_SEC_ALGO_AES;
3523 break;
3524 default:
3525 B43_WARN_ON(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04003526 goto out_unlock;
3527 }
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003528 index = (u8) (key->keyidx);
3529 if (index > 3)
3530 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04003531
3532 switch (cmd) {
3533 case SET_KEY:
3534 if (algorithm == B43_SEC_ALGO_TKIP) {
3535 /* FIXME: No TKIP hardware encryption for now. */
3536 err = -EOPNOTSUPP;
3537 goto out_unlock;
3538 }
3539
Michael Buesche808e582008-12-19 21:30:52 +01003540 if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
3541 /* Pairwise key with an assigned MAC address. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003542 err = b43_key_write(dev, -1, algorithm,
3543 key->key, key->keylen, addr, key);
Michael Buesche808e582008-12-19 21:30:52 +01003544 } else {
3545 /* Group key */
3546 err = b43_key_write(dev, index, algorithm,
3547 key->key, key->keylen, NULL, key);
Michael Buesche4d6b792007-09-18 15:39:42 -04003548 }
3549 if (err)
3550 goto out_unlock;
3551
3552 if (algorithm == B43_SEC_ALGO_WEP40 ||
3553 algorithm == B43_SEC_ALGO_WEP104) {
3554 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
3555 } else {
3556 b43_hf_write(dev,
3557 b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
3558 }
3559 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
3560 break;
3561 case DISABLE_KEY: {
3562 err = b43_key_clear(dev, key->hw_key_idx);
3563 if (err)
3564 goto out_unlock;
3565 break;
3566 }
3567 default:
3568 B43_WARN_ON(1);
3569 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01003570
Michael Buesche4d6b792007-09-18 15:39:42 -04003571out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04003572 if (!err) {
3573 b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
Johannes Berge1749612008-10-27 15:59:26 -07003574 "mac: %pM\n",
Michael Buesche4d6b792007-09-18 15:39:42 -04003575 cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
Johannes Berge1749612008-10-27 15:59:26 -07003576 addr);
Michael Buesch9cf7f242008-12-19 20:24:30 +01003577 b43_dump_keymemory(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003578 }
Michael Buesche808e582008-12-19 21:30:52 +01003579 write_unlock(&wl->tx_lock);
3580 spin_unlock_irq(&wl->irq_lock);
Michael Buesch9cf7f242008-12-19 20:24:30 +01003581 mutex_unlock(&wl->mutex);
3582
Michael Buesche4d6b792007-09-18 15:39:42 -04003583 return err;
3584}
3585
Michael Buesch40faacc2007-10-28 16:29:32 +01003586static void b43_op_configure_filter(struct ieee80211_hw *hw,
3587 unsigned int changed, unsigned int *fflags,
3588 int mc_count, struct dev_addr_list *mc_list)
Michael Buesche4d6b792007-09-18 15:39:42 -04003589{
3590 struct b43_wl *wl = hw_to_b43_wl(hw);
3591 struct b43_wldev *dev = wl->current_dev;
3592 unsigned long flags;
3593
Johannes Berg4150c572007-09-17 01:29:23 -04003594 if (!dev) {
3595 *fflags = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003596 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04003597 }
Johannes Berg4150c572007-09-17 01:29:23 -04003598
3599 spin_lock_irqsave(&wl->irq_lock, flags);
3600 *fflags &= FIF_PROMISC_IN_BSS |
3601 FIF_ALLMULTI |
3602 FIF_FCSFAIL |
3603 FIF_PLCPFAIL |
3604 FIF_CONTROL |
3605 FIF_OTHER_BSS |
3606 FIF_BCN_PRBRESP_PROMISC;
3607
3608 changed &= FIF_PROMISC_IN_BSS |
3609 FIF_ALLMULTI |
3610 FIF_FCSFAIL |
3611 FIF_PLCPFAIL |
3612 FIF_CONTROL |
3613 FIF_OTHER_BSS |
3614 FIF_BCN_PRBRESP_PROMISC;
3615
3616 wl->filter_flags = *fflags;
3617
3618 if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
3619 b43_adjust_opmode(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003620 spin_unlock_irqrestore(&wl->irq_lock, flags);
3621}
3622
Michael Buesch40faacc2007-10-28 16:29:32 +01003623static int b43_op_config_interface(struct ieee80211_hw *hw,
Johannes Berg32bfd352007-12-19 01:31:26 +01003624 struct ieee80211_vif *vif,
Michael Buesch40faacc2007-10-28 16:29:32 +01003625 struct ieee80211_if_conf *conf)
Michael Buesche4d6b792007-09-18 15:39:42 -04003626{
3627 struct b43_wl *wl = hw_to_b43_wl(hw);
3628 struct b43_wldev *dev = wl->current_dev;
3629 unsigned long flags;
3630
3631 if (!dev)
3632 return -ENODEV;
3633 mutex_lock(&wl->mutex);
3634 spin_lock_irqsave(&wl->irq_lock, flags);
Johannes Berg32bfd352007-12-19 01:31:26 +01003635 B43_WARN_ON(wl->vif != vif);
Johannes Berg4150c572007-09-17 01:29:23 -04003636 if (conf->bssid)
3637 memcpy(wl->bssid, conf->bssid, ETH_ALEN);
3638 else
3639 memset(wl->bssid, 0, ETH_ALEN);
3640 if (b43_status(dev) >= B43_STAT_INITIALIZED) {
Johannes Berg05c914f2008-09-11 00:01:58 +02003641 if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
3642 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT)) {
Johannes Berg9d139c82008-07-09 14:40:37 +02003643 B43_WARN_ON(vif->type != wl->if_type);
Johannes Berg9d139c82008-07-09 14:40:37 +02003644 if (conf->changed & IEEE80211_IFCC_BEACON)
3645 b43_update_templates(wl);
Johannes Berg05c914f2008-09-11 00:01:58 +02003646 } else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC)) {
Johannes Berg9d139c82008-07-09 14:40:37 +02003647 if (conf->changed & IEEE80211_IFCC_BEACON)
3648 b43_update_templates(wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04003649 }
Johannes Berg4150c572007-09-17 01:29:23 -04003650 b43_write_mac_bssid_templates(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003651 }
3652 spin_unlock_irqrestore(&wl->irq_lock, flags);
3653 mutex_unlock(&wl->mutex);
3654
3655 return 0;
3656}
3657
3658/* Locking: wl->mutex */
3659static void b43_wireless_core_stop(struct b43_wldev *dev)
3660{
3661 struct b43_wl *wl = dev->wl;
3662 unsigned long flags;
3663
3664 if (b43_status(dev) < B43_STAT_STARTED)
3665 return;
Stefano Brivioa19d12d2007-11-07 18:16:11 +01003666
3667 /* Disable and sync interrupts. We must do this before than
3668 * setting the status to INITIALIZED, as the interrupt handler
3669 * won't care about IRQs then. */
3670 spin_lock_irqsave(&wl->irq_lock, flags);
3671 dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
3672 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* flush */
3673 spin_unlock_irqrestore(&wl->irq_lock, flags);
3674 b43_synchronize_irq(dev);
3675
Michael Buesch21a75d72008-04-25 19:29:08 +02003676 write_lock_irqsave(&wl->tx_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -04003677 b43_set_status(dev, B43_STAT_INITIALIZED);
Michael Buesch21a75d72008-04-25 19:29:08 +02003678 write_unlock_irqrestore(&wl->tx_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -04003679
Michael Buesch5100d5a2008-03-29 21:01:16 +01003680 b43_pio_stop(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003681 mutex_unlock(&wl->mutex);
3682 /* Must unlock as it would otherwise deadlock. No races here.
3683 * Cancel the possibly running self-rearming periodic work. */
3684 cancel_delayed_work_sync(&dev->periodic_work);
3685 mutex_lock(&wl->mutex);
3686
Michael Buesche4d6b792007-09-18 15:39:42 -04003687 b43_mac_suspend(dev);
3688 free_irq(dev->dev->irq, dev);
3689 b43dbg(wl, "Wireless interface stopped\n");
3690}
3691
3692/* Locking: wl->mutex */
3693static int b43_wireless_core_start(struct b43_wldev *dev)
3694{
3695 int err;
3696
3697 B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
3698
3699 drain_txstatus_queue(dev);
3700 err = request_irq(dev->dev->irq, b43_interrupt_handler,
3701 IRQF_SHARED, KBUILD_MODNAME, dev);
3702 if (err) {
3703 b43err(dev->wl, "Cannot request IRQ-%d\n", dev->dev->irq);
3704 goto out;
3705 }
3706
3707 /* We are ready to run. */
3708 b43_set_status(dev, B43_STAT_STARTED);
3709
3710 /* Start data flow (TX/RX). */
3711 b43_mac_enable(dev);
3712 b43_interrupt_enable(dev, dev->irq_savedstate);
Michael Buesche4d6b792007-09-18 15:39:42 -04003713
3714 /* Start maintainance work */
3715 b43_periodic_tasks_setup(dev);
3716
3717 b43dbg(dev->wl, "Wireless interface started\n");
3718 out:
3719 return err;
3720}
3721
3722/* Get PHY and RADIO versioning numbers */
3723static int b43_phy_versioning(struct b43_wldev *dev)
3724{
3725 struct b43_phy *phy = &dev->phy;
3726 u32 tmp;
3727 u8 analog_type;
3728 u8 phy_type;
3729 u8 phy_rev;
3730 u16 radio_manuf;
3731 u16 radio_ver;
3732 u16 radio_rev;
3733 int unsupported = 0;
3734
3735 /* Get PHY versioning */
3736 tmp = b43_read16(dev, B43_MMIO_PHY_VER);
3737 analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
3738 phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
3739 phy_rev = (tmp & B43_PHYVER_VERSION);
3740 switch (phy_type) {
3741 case B43_PHYTYPE_A:
3742 if (phy_rev >= 4)
3743 unsupported = 1;
3744 break;
3745 case B43_PHYTYPE_B:
3746 if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
3747 && phy_rev != 7)
3748 unsupported = 1;
3749 break;
3750 case B43_PHYTYPE_G:
Larry Finger013978b2007-11-26 10:29:47 -06003751 if (phy_rev > 9)
Michael Buesche4d6b792007-09-18 15:39:42 -04003752 unsupported = 1;
3753 break;
Michael Bueschd5c71e42008-01-04 17:06:29 +01003754#ifdef CONFIG_B43_NPHY
3755 case B43_PHYTYPE_N:
Johannes Bergbb519be2008-12-24 15:26:40 +01003756 if (phy_rev > 4)
Michael Bueschd5c71e42008-01-04 17:06:29 +01003757 unsupported = 1;
3758 break;
3759#endif
Michael Buesch6b1c7c62008-12-25 00:39:28 +01003760#ifdef CONFIG_B43_PHY_LP
3761 case B43_PHYTYPE_LP:
3762 if (phy_rev > 1)
3763 unsupported = 1;
3764 break;
3765#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04003766 default:
3767 unsupported = 1;
3768 };
3769 if (unsupported) {
3770 b43err(dev->wl, "FOUND UNSUPPORTED PHY "
3771 "(Analog %u, Type %u, Revision %u)\n",
3772 analog_type, phy_type, phy_rev);
3773 return -EOPNOTSUPP;
3774 }
3775 b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
3776 analog_type, phy_type, phy_rev);
3777
3778 /* Get RADIO versioning */
3779 if (dev->dev->bus->chip_id == 0x4317) {
3780 if (dev->dev->bus->chip_rev == 0)
3781 tmp = 0x3205017F;
3782 else if (dev->dev->bus->chip_rev == 1)
3783 tmp = 0x4205017F;
3784 else
3785 tmp = 0x5205017F;
3786 } else {
3787 b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
Michael Buesch243dcfc2008-01-13 14:12:44 +01003788 tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
Michael Buesche4d6b792007-09-18 15:39:42 -04003789 b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
Michael Buesch243dcfc2008-01-13 14:12:44 +01003790 tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH) << 16;
Michael Buesche4d6b792007-09-18 15:39:42 -04003791 }
3792 radio_manuf = (tmp & 0x00000FFF);
3793 radio_ver = (tmp & 0x0FFFF000) >> 12;
3794 radio_rev = (tmp & 0xF0000000) >> 28;
Michael Buesch96c755a2008-01-06 00:09:46 +01003795 if (radio_manuf != 0x17F /* Broadcom */)
3796 unsupported = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04003797 switch (phy_type) {
3798 case B43_PHYTYPE_A:
3799 if (radio_ver != 0x2060)
3800 unsupported = 1;
3801 if (radio_rev != 1)
3802 unsupported = 1;
3803 if (radio_manuf != 0x17F)
3804 unsupported = 1;
3805 break;
3806 case B43_PHYTYPE_B:
3807 if ((radio_ver & 0xFFF0) != 0x2050)
3808 unsupported = 1;
3809 break;
3810 case B43_PHYTYPE_G:
3811 if (radio_ver != 0x2050)
3812 unsupported = 1;
3813 break;
Michael Buesch96c755a2008-01-06 00:09:46 +01003814 case B43_PHYTYPE_N:
Johannes Bergbb519be2008-12-24 15:26:40 +01003815 if (radio_ver != 0x2055 && radio_ver != 0x2056)
Michael Buesch96c755a2008-01-06 00:09:46 +01003816 unsupported = 1;
3817 break;
Michael Buesch6b1c7c62008-12-25 00:39:28 +01003818 case B43_PHYTYPE_LP:
3819 if (radio_ver != 0x2062)
3820 unsupported = 1;
3821 break;
Michael Buesche4d6b792007-09-18 15:39:42 -04003822 default:
3823 B43_WARN_ON(1);
3824 }
3825 if (unsupported) {
3826 b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
3827 "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
3828 radio_manuf, radio_ver, radio_rev);
3829 return -EOPNOTSUPP;
3830 }
3831 b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
3832 radio_manuf, radio_ver, radio_rev);
3833
3834 phy->radio_manuf = radio_manuf;
3835 phy->radio_ver = radio_ver;
3836 phy->radio_rev = radio_rev;
3837
3838 phy->analog = analog_type;
3839 phy->type = phy_type;
3840 phy->rev = phy_rev;
3841
3842 return 0;
3843}
3844
3845static void setup_struct_phy_for_init(struct b43_wldev *dev,
3846 struct b43_phy *phy)
3847{
Michael Buesche4d6b792007-09-18 15:39:42 -04003848 phy->hardware_power_control = !!modparam_hwpctl;
Michael Buesch18c8ade2008-08-28 19:33:40 +02003849 phy->next_txpwr_check_time = jiffies;
Michael Buesch8ed7fc42007-12-09 22:34:59 +01003850 /* PHY TX errors counter. */
3851 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
Michael Buesche4d6b792007-09-18 15:39:42 -04003852}
3853
3854static void setup_struct_wldev_for_init(struct b43_wldev *dev)
3855{
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01003856 dev->dfq_valid = 0;
3857
Michael Buesch6a724d62007-09-20 22:12:58 +02003858 /* Assume the radio is enabled. If it's not enabled, the state will
3859 * immediately get fixed on the first periodic work run. */
3860 dev->radio_hw_enable = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04003861
3862 /* Stats */
3863 memset(&dev->stats, 0, sizeof(dev->stats));
3864
3865 setup_struct_phy_for_init(dev, &dev->phy);
3866
3867 /* IRQ related flags */
3868 dev->irq_reason = 0;
3869 memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
3870 dev->irq_savedstate = B43_IRQ_MASKTEMPLATE;
3871
3872 dev->mac_suspended = 1;
3873
3874 /* Noise calculation context */
3875 memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
3876}
3877
3878static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
3879{
3880 struct ssb_sprom *sprom = &dev->dev->bus->sprom;
Michael Buescha259d6a2008-04-18 21:06:37 +02003881 u64 hf;
Michael Buesche4d6b792007-09-18 15:39:42 -04003882
Michael Buesch1855ba72008-04-18 20:51:41 +02003883 if (!modparam_btcoex)
3884 return;
Larry Finger95de2842007-11-09 16:57:18 -06003885 if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
Michael Buesche4d6b792007-09-18 15:39:42 -04003886 return;
3887 if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
3888 return;
3889
3890 hf = b43_hf_read(dev);
Larry Finger95de2842007-11-09 16:57:18 -06003891 if (sprom->boardflags_lo & B43_BFL_BTCMOD)
Michael Buesche4d6b792007-09-18 15:39:42 -04003892 hf |= B43_HF_BTCOEXALT;
3893 else
3894 hf |= B43_HF_BTCOEX;
3895 b43_hf_write(dev, hf);
Michael Buesche4d6b792007-09-18 15:39:42 -04003896}
3897
3898static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
Michael Buesch1855ba72008-04-18 20:51:41 +02003899{
3900 if (!modparam_btcoex)
3901 return;
3902 //TODO
Michael Buesche4d6b792007-09-18 15:39:42 -04003903}
3904
3905static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
3906{
3907#ifdef CONFIG_SSB_DRIVER_PCICORE
3908 struct ssb_bus *bus = dev->dev->bus;
3909 u32 tmp;
3910
3911 if (bus->pcicore.dev &&
3912 bus->pcicore.dev->id.coreid == SSB_DEV_PCI &&
3913 bus->pcicore.dev->id.revision <= 5) {
3914 /* IMCFGLO timeouts workaround. */
3915 tmp = ssb_read32(dev->dev, SSB_IMCFGLO);
3916 tmp &= ~SSB_IMCFGLO_REQTO;
3917 tmp &= ~SSB_IMCFGLO_SERTO;
3918 switch (bus->bustype) {
3919 case SSB_BUSTYPE_PCI:
3920 case SSB_BUSTYPE_PCMCIA:
3921 tmp |= 0x32;
3922 break;
3923 case SSB_BUSTYPE_SSB:
3924 tmp |= 0x53;
3925 break;
3926 }
3927 ssb_write32(dev->dev, SSB_IMCFGLO, tmp);
3928 }
3929#endif /* CONFIG_SSB_DRIVER_PCICORE */
3930}
3931
Michael Bueschd59f7202008-04-03 18:56:19 +02003932static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
3933{
3934 u16 pu_delay;
3935
3936 /* The time value is in microseconds. */
3937 if (dev->phy.type == B43_PHYTYPE_A)
3938 pu_delay = 3700;
3939 else
3940 pu_delay = 1050;
Johannes Berg05c914f2008-09-11 00:01:58 +02003941 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
Michael Bueschd59f7202008-04-03 18:56:19 +02003942 pu_delay = 500;
3943 if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
3944 pu_delay = max(pu_delay, (u16)2400);
3945
3946 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
3947}
3948
3949/* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
3950static void b43_set_pretbtt(struct b43_wldev *dev)
3951{
3952 u16 pretbtt;
3953
3954 /* The time value is in microseconds. */
Johannes Berg05c914f2008-09-11 00:01:58 +02003955 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
Michael Bueschd59f7202008-04-03 18:56:19 +02003956 pretbtt = 2;
3957 } else {
3958 if (dev->phy.type == B43_PHYTYPE_A)
3959 pretbtt = 120;
3960 else
3961 pretbtt = 250;
3962 }
3963 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
3964 b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
3965}
3966
Michael Buesche4d6b792007-09-18 15:39:42 -04003967/* Shutdown a wireless core */
3968/* Locking: wl->mutex */
3969static void b43_wireless_core_exit(struct b43_wldev *dev)
3970{
Michael Buesch1f7d87b2008-01-22 20:23:34 +01003971 u32 macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04003972
3973 B43_WARN_ON(b43_status(dev) > B43_STAT_INITIALIZED);
3974 if (b43_status(dev) != B43_STAT_INITIALIZED)
3975 return;
3976 b43_set_status(dev, B43_STAT_UNINIT);
3977
Michael Buesch1f7d87b2008-01-22 20:23:34 +01003978 /* Stop the microcode PSM. */
3979 macctl = b43_read32(dev, B43_MMIO_MACCTL);
3980 macctl &= ~B43_MACCTL_PSM_RUN;
3981 macctl |= B43_MACCTL_PSM_JMP0;
3982 b43_write32(dev, B43_MMIO_MACCTL, macctl);
3983
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08003984 if (!dev->suspend_in_progress) {
3985 b43_leds_exit(dev);
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003986 b43_rng_exit(dev->wl);
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08003987 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003988 b43_dma_free(dev);
Michael Buesch5100d5a2008-03-29 21:01:16 +01003989 b43_pio_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003990 b43_chip_exit(dev);
Michael Bueschcb24f572008-09-03 12:12:20 +02003991 dev->phy.ops->switch_analog(dev, 0);
Michael Buesche66fee62007-12-26 17:47:10 +01003992 if (dev->wl->current_beacon) {
3993 dev_kfree_skb_any(dev->wl->current_beacon);
3994 dev->wl->current_beacon = NULL;
3995 }
3996
Michael Buesche4d6b792007-09-18 15:39:42 -04003997 ssb_device_disable(dev->dev, 0);
3998 ssb_bus_may_powerdown(dev->dev->bus);
3999}
4000
4001/* Initialize a wireless core */
4002static int b43_wireless_core_init(struct b43_wldev *dev)
4003{
4004 struct b43_wl *wl = dev->wl;
4005 struct ssb_bus *bus = dev->dev->bus;
4006 struct ssb_sprom *sprom = &bus->sprom;
4007 struct b43_phy *phy = &dev->phy;
4008 int err;
Michael Buescha259d6a2008-04-18 21:06:37 +02004009 u64 hf;
4010 u32 tmp;
Michael Buesche4d6b792007-09-18 15:39:42 -04004011
4012 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4013
4014 err = ssb_bus_powerup(bus, 0);
4015 if (err)
4016 goto out;
4017 if (!ssb_device_is_enabled(dev->dev)) {
4018 tmp = phy->gmode ? B43_TMSLOW_GMODE : 0;
4019 b43_wireless_core_reset(dev, tmp);
4020 }
4021
Michael Bueschfb111372008-09-02 13:00:34 +02004022 /* Reset all data structures. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004023 setup_struct_wldev_for_init(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004024 phy->ops->prepare_structs(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004025
4026 /* Enable IRQ routing to this device. */
4027 ssb_pcicore_dev_irqvecs_enable(&bus->pcicore, dev->dev);
4028
4029 b43_imcfglo_timeouts_workaround(dev);
4030 b43_bluetooth_coext_disable(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004031 if (phy->ops->prepare_hardware) {
4032 err = phy->ops->prepare_hardware(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004033 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004034 goto err_busdown;
Michael Bueschef1a6282008-08-27 18:53:02 +02004035 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004036 err = b43_chip_init(dev);
4037 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004038 goto err_busdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04004039 b43_shm_write16(dev, B43_SHM_SHARED,
4040 B43_SHM_SH_WLCOREREV, dev->dev->id.revision);
4041 hf = b43_hf_read(dev);
4042 if (phy->type == B43_PHYTYPE_G) {
4043 hf |= B43_HF_SYMW;
4044 if (phy->rev == 1)
4045 hf |= B43_HF_GDCW;
Larry Finger95de2842007-11-09 16:57:18 -06004046 if (sprom->boardflags_lo & B43_BFL_PACTRL)
Michael Buesche4d6b792007-09-18 15:39:42 -04004047 hf |= B43_HF_OFDMPABOOST;
4048 } else if (phy->type == B43_PHYTYPE_B) {
4049 hf |= B43_HF_SYMW;
4050 if (phy->rev >= 2 && phy->radio_ver == 0x2050)
4051 hf &= ~B43_HF_GDCW;
4052 }
4053 b43_hf_write(dev, hf);
4054
Michael Buesch74cfdba2007-10-28 16:19:44 +01004055 b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
4056 B43_DEFAULT_LONG_RETRY_LIMIT);
Michael Buesche4d6b792007-09-18 15:39:42 -04004057 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
4058 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
4059
4060 /* Disable sending probe responses from firmware.
4061 * Setting the MaxTime to one usec will always trigger
4062 * a timeout, so we never send any probe resp.
4063 * A timeout of zero is infinite. */
4064 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
4065
4066 b43_rate_memory_init(dev);
Michael Buesch5042c502008-04-05 15:05:00 +02004067 b43_set_phytxctl_defaults(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004068
4069 /* Minimum Contention Window */
4070 if (phy->type == B43_PHYTYPE_B) {
4071 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
4072 } else {
4073 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
4074 }
4075 /* Maximum Contention Window */
4076 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
4077
Michael Buesch5100d5a2008-03-29 21:01:16 +01004078 if ((dev->dev->bus->bustype == SSB_BUSTYPE_PCMCIA) || B43_FORCE_PIO) {
4079 dev->__using_pio_transfers = 1;
4080 err = b43_pio_init(dev);
4081 } else {
4082 dev->__using_pio_transfers = 0;
4083 err = b43_dma_init(dev);
4084 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004085 if (err)
4086 goto err_chip_exit;
Michael Buesch03b29772007-12-26 14:41:30 +01004087 b43_qos_init(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004088 b43_set_synth_pu_delay(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004089 b43_bluetooth_coext_enable(dev);
4090
4091 ssb_bus_powerup(bus, 1); /* Enable dynamic PCTL */
Johannes Berg4150c572007-09-17 01:29:23 -04004092 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004093 b43_security_init(dev);
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08004094 if (!dev->suspend_in_progress)
4095 b43_rng_init(wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04004096
4097 b43_set_status(dev, B43_STAT_INITIALIZED);
4098
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08004099 if (!dev->suspend_in_progress)
4100 b43_leds_init(dev);
Larry Finger1a8d1222007-12-14 13:59:11 +01004101out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004102 return err;
4103
Michael Bueschef1a6282008-08-27 18:53:02 +02004104err_chip_exit:
Michael Buesche4d6b792007-09-18 15:39:42 -04004105 b43_chip_exit(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004106err_busdown:
Michael Buesche4d6b792007-09-18 15:39:42 -04004107 ssb_bus_may_powerdown(bus);
4108 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4109 return err;
4110}
4111
Michael Buesch40faacc2007-10-28 16:29:32 +01004112static int b43_op_add_interface(struct ieee80211_hw *hw,
4113 struct ieee80211_if_init_conf *conf)
Michael Buesche4d6b792007-09-18 15:39:42 -04004114{
4115 struct b43_wl *wl = hw_to_b43_wl(hw);
4116 struct b43_wldev *dev;
4117 unsigned long flags;
4118 int err = -EOPNOTSUPP;
Johannes Berg4150c572007-09-17 01:29:23 -04004119
4120 /* TODO: allow WDS/AP devices to coexist */
4121
Johannes Berg05c914f2008-09-11 00:01:58 +02004122 if (conf->type != NL80211_IFTYPE_AP &&
4123 conf->type != NL80211_IFTYPE_MESH_POINT &&
4124 conf->type != NL80211_IFTYPE_STATION &&
4125 conf->type != NL80211_IFTYPE_WDS &&
4126 conf->type != NL80211_IFTYPE_ADHOC)
Johannes Berg4150c572007-09-17 01:29:23 -04004127 return -EOPNOTSUPP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004128
4129 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004130 if (wl->operating)
Michael Buesche4d6b792007-09-18 15:39:42 -04004131 goto out_mutex_unlock;
4132
4133 b43dbg(wl, "Adding Interface type %d\n", conf->type);
4134
4135 dev = wl->current_dev;
Johannes Berg4150c572007-09-17 01:29:23 -04004136 wl->operating = 1;
Johannes Berg32bfd352007-12-19 01:31:26 +01004137 wl->vif = conf->vif;
Johannes Berg4150c572007-09-17 01:29:23 -04004138 wl->if_type = conf->type;
4139 memcpy(wl->mac_addr, conf->mac_addr, ETH_ALEN);
Michael Buesche4d6b792007-09-18 15:39:42 -04004140
4141 spin_lock_irqsave(&wl->irq_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -04004142 b43_adjust_opmode(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004143 b43_set_pretbtt(dev);
4144 b43_set_synth_pu_delay(dev, 0);
Johannes Berg4150c572007-09-17 01:29:23 -04004145 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004146 spin_unlock_irqrestore(&wl->irq_lock, flags);
4147
4148 err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004149 out_mutex_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004150 mutex_unlock(&wl->mutex);
4151
4152 return err;
4153}
4154
Michael Buesch40faacc2007-10-28 16:29:32 +01004155static void b43_op_remove_interface(struct ieee80211_hw *hw,
4156 struct ieee80211_if_init_conf *conf)
Michael Buesche4d6b792007-09-18 15:39:42 -04004157{
4158 struct b43_wl *wl = hw_to_b43_wl(hw);
Johannes Berg4150c572007-09-17 01:29:23 -04004159 struct b43_wldev *dev = wl->current_dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004160 unsigned long flags;
4161
4162 b43dbg(wl, "Removing Interface type %d\n", conf->type);
4163
4164 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004165
4166 B43_WARN_ON(!wl->operating);
Johannes Berg32bfd352007-12-19 01:31:26 +01004167 B43_WARN_ON(wl->vif != conf->vif);
4168 wl->vif = NULL;
Johannes Berg4150c572007-09-17 01:29:23 -04004169
4170 wl->operating = 0;
4171
4172 spin_lock_irqsave(&wl->irq_lock, flags);
4173 b43_adjust_opmode(dev);
4174 memset(wl->mac_addr, 0, ETH_ALEN);
4175 b43_upload_card_macaddress(dev);
4176 spin_unlock_irqrestore(&wl->irq_lock, flags);
4177
4178 mutex_unlock(&wl->mutex);
4179}
4180
Michael Buesch40faacc2007-10-28 16:29:32 +01004181static int b43_op_start(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004182{
4183 struct b43_wl *wl = hw_to_b43_wl(hw);
4184 struct b43_wldev *dev = wl->current_dev;
4185 int did_init = 0;
WANG Cong923403b2007-10-16 14:29:38 -07004186 int err = 0;
Michael Buesch1946a2c2008-01-23 12:02:35 +01004187 bool do_rfkill_exit = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004188
Michael Buesch7be1bb62008-01-23 21:10:56 +01004189 /* Kill all old instance specific information to make sure
4190 * the card won't use it in the short timeframe between start
4191 * and mac80211 reconfiguring it. */
4192 memset(wl->bssid, 0, ETH_ALEN);
4193 memset(wl->mac_addr, 0, ETH_ALEN);
4194 wl->filter_flags = 0;
4195 wl->radiotap_enabled = 0;
Michael Buesche6f5b932008-03-05 21:18:49 +01004196 b43_qos_clear(wl);
Michael Buesch6b4bec012008-05-20 12:16:28 +02004197 wl->beacon0_uploaded = 0;
4198 wl->beacon1_uploaded = 0;
4199 wl->beacon_templates_virgin = 1;
Michael Buesch7be1bb62008-01-23 21:10:56 +01004200
Larry Finger1a8d1222007-12-14 13:59:11 +01004201 /* First register RFkill.
4202 * LEDs that are registered later depend on it. */
4203 b43_rfkill_init(dev);
4204
Johannes Berg4150c572007-09-17 01:29:23 -04004205 mutex_lock(&wl->mutex);
4206
4207 if (b43_status(dev) < B43_STAT_INITIALIZED) {
4208 err = b43_wireless_core_init(dev);
Michael Buesch1946a2c2008-01-23 12:02:35 +01004209 if (err) {
4210 do_rfkill_exit = 1;
Johannes Berg4150c572007-09-17 01:29:23 -04004211 goto out_mutex_unlock;
Michael Buesch1946a2c2008-01-23 12:02:35 +01004212 }
Johannes Berg4150c572007-09-17 01:29:23 -04004213 did_init = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004214 }
4215
Johannes Berg4150c572007-09-17 01:29:23 -04004216 if (b43_status(dev) < B43_STAT_STARTED) {
4217 err = b43_wireless_core_start(dev);
4218 if (err) {
4219 if (did_init)
4220 b43_wireless_core_exit(dev);
Michael Buesch1946a2c2008-01-23 12:02:35 +01004221 do_rfkill_exit = 1;
Johannes Berg4150c572007-09-17 01:29:23 -04004222 goto out_mutex_unlock;
4223 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004224 }
Johannes Berg4150c572007-09-17 01:29:23 -04004225
4226 out_mutex_unlock:
4227 mutex_unlock(&wl->mutex);
4228
Michael Buesch1946a2c2008-01-23 12:02:35 +01004229 if (do_rfkill_exit)
4230 b43_rfkill_exit(dev);
4231
Johannes Berg4150c572007-09-17 01:29:23 -04004232 return err;
4233}
4234
Michael Buesch40faacc2007-10-28 16:29:32 +01004235static void b43_op_stop(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004236{
4237 struct b43_wl *wl = hw_to_b43_wl(hw);
4238 struct b43_wldev *dev = wl->current_dev;
4239
Larry Finger1a8d1222007-12-14 13:59:11 +01004240 b43_rfkill_exit(dev);
Michael Buescha82d9922008-04-04 21:40:06 +02004241 cancel_work_sync(&(wl->beacon_update_trigger));
Larry Finger1a8d1222007-12-14 13:59:11 +01004242
Johannes Berg4150c572007-09-17 01:29:23 -04004243 mutex_lock(&wl->mutex);
4244 if (b43_status(dev) >= B43_STAT_STARTED)
4245 b43_wireless_core_stop(dev);
4246 b43_wireless_core_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004247 mutex_unlock(&wl->mutex);
Michael Buesch18c8ade2008-08-28 19:33:40 +02004248
4249 cancel_work_sync(&(wl->txpower_adjust_work));
Michael Buesche4d6b792007-09-18 15:39:42 -04004250}
4251
Johannes Berg17741cd2008-09-11 00:02:02 +02004252static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
4253 struct ieee80211_sta *sta, bool set)
Michael Buesche66fee62007-12-26 17:47:10 +01004254{
4255 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschd4df6f12007-12-26 18:04:14 +01004256 unsigned long flags;
Michael Buesche66fee62007-12-26 17:47:10 +01004257
Michael Bueschd4df6f12007-12-26 18:04:14 +01004258 spin_lock_irqsave(&wl->irq_lock, flags);
Johannes Berg9d139c82008-07-09 14:40:37 +02004259 b43_update_templates(wl);
Michael Bueschd4df6f12007-12-26 18:04:14 +01004260 spin_unlock_irqrestore(&wl->irq_lock, flags);
Michael Buesche66fee62007-12-26 17:47:10 +01004261
4262 return 0;
4263}
4264
Johannes Berg38968d02008-02-25 16:27:50 +01004265static void b43_op_sta_notify(struct ieee80211_hw *hw,
4266 struct ieee80211_vif *vif,
4267 enum sta_notify_cmd notify_cmd,
Johannes Berg17741cd2008-09-11 00:02:02 +02004268 struct ieee80211_sta *sta)
Johannes Berg38968d02008-02-25 16:27:50 +01004269{
4270 struct b43_wl *wl = hw_to_b43_wl(hw);
4271
4272 B43_WARN_ON(!vif || wl->vif != vif);
4273}
4274
Michael Buesche4d6b792007-09-18 15:39:42 -04004275static const struct ieee80211_ops b43_hw_ops = {
Michael Buesch40faacc2007-10-28 16:29:32 +01004276 .tx = b43_op_tx,
4277 .conf_tx = b43_op_conf_tx,
4278 .add_interface = b43_op_add_interface,
4279 .remove_interface = b43_op_remove_interface,
4280 .config = b43_op_config,
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004281 .bss_info_changed = b43_op_bss_info_changed,
Michael Buesch40faacc2007-10-28 16:29:32 +01004282 .config_interface = b43_op_config_interface,
4283 .configure_filter = b43_op_configure_filter,
4284 .set_key = b43_op_set_key,
4285 .get_stats = b43_op_get_stats,
4286 .get_tx_stats = b43_op_get_tx_stats,
4287 .start = b43_op_start,
4288 .stop = b43_op_stop,
Michael Buesche66fee62007-12-26 17:47:10 +01004289 .set_tim = b43_op_beacon_set_tim,
Johannes Berg38968d02008-02-25 16:27:50 +01004290 .sta_notify = b43_op_sta_notify,
Michael Buesche4d6b792007-09-18 15:39:42 -04004291};
4292
4293/* Hard-reset the chip. Do not call this directly.
4294 * Use b43_controller_restart()
4295 */
4296static void b43_chip_reset(struct work_struct *work)
4297{
4298 struct b43_wldev *dev =
4299 container_of(work, struct b43_wldev, restart_work);
4300 struct b43_wl *wl = dev->wl;
4301 int err = 0;
4302 int prev_status;
4303
4304 mutex_lock(&wl->mutex);
4305
4306 prev_status = b43_status(dev);
4307 /* Bring the device down... */
4308 if (prev_status >= B43_STAT_STARTED)
4309 b43_wireless_core_stop(dev);
4310 if (prev_status >= B43_STAT_INITIALIZED)
4311 b43_wireless_core_exit(dev);
4312
4313 /* ...and up again. */
4314 if (prev_status >= B43_STAT_INITIALIZED) {
4315 err = b43_wireless_core_init(dev);
4316 if (err)
4317 goto out;
4318 }
4319 if (prev_status >= B43_STAT_STARTED) {
4320 err = b43_wireless_core_start(dev);
4321 if (err) {
4322 b43_wireless_core_exit(dev);
4323 goto out;
4324 }
4325 }
Michael Buesch3bf0a322008-05-22 16:32:16 +02004326out:
4327 if (err)
4328 wl->current_dev = NULL; /* Failed to init the dev. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004329 mutex_unlock(&wl->mutex);
4330 if (err)
4331 b43err(wl, "Controller restart FAILED\n");
4332 else
4333 b43info(wl, "Controller restarted\n");
4334}
4335
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004336static int b43_setup_bands(struct b43_wldev *dev,
Michael Buesch96c755a2008-01-06 00:09:46 +01004337 bool have_2ghz_phy, bool have_5ghz_phy)
Michael Buesche4d6b792007-09-18 15:39:42 -04004338{
4339 struct ieee80211_hw *hw = dev->wl->hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04004340
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004341 if (have_2ghz_phy)
4342 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
4343 if (dev->phy.type == B43_PHYTYPE_N) {
4344 if (have_5ghz_phy)
4345 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
4346 } else {
4347 if (have_5ghz_phy)
4348 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
4349 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004350
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004351 dev->phy.supports_2ghz = have_2ghz_phy;
4352 dev->phy.supports_5ghz = have_5ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04004353
4354 return 0;
4355}
4356
4357static void b43_wireless_core_detach(struct b43_wldev *dev)
4358{
4359 /* We release firmware that late to not be required to re-request
4360 * is all the time when we reinit the core. */
4361 b43_release_firmware(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004362 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004363}
4364
4365static int b43_wireless_core_attach(struct b43_wldev *dev)
4366{
4367 struct b43_wl *wl = dev->wl;
4368 struct ssb_bus *bus = dev->dev->bus;
4369 struct pci_dev *pdev = bus->host_pci;
4370 int err;
Michael Buesch96c755a2008-01-06 00:09:46 +01004371 bool have_2ghz_phy = 0, have_5ghz_phy = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04004372 u32 tmp;
4373
4374 /* Do NOT do any device initialization here.
4375 * Do it in wireless_core_init() instead.
4376 * This function is for gathering basic information about the HW, only.
4377 * Also some structs may be set up here. But most likely you want to have
4378 * that in core_init(), too.
4379 */
4380
4381 err = ssb_bus_powerup(bus, 0);
4382 if (err) {
4383 b43err(wl, "Bus powerup failed\n");
4384 goto out;
4385 }
4386 /* Get the PHY type. */
4387 if (dev->dev->id.revision >= 5) {
4388 u32 tmshigh;
4389
4390 tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
Michael Buesch96c755a2008-01-06 00:09:46 +01004391 have_2ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY);
4392 have_5ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_5GHZ_PHY);
Michael Buesche4d6b792007-09-18 15:39:42 -04004393 } else
Michael Buesch96c755a2008-01-06 00:09:46 +01004394 B43_WARN_ON(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004395
Michael Buesch96c755a2008-01-06 00:09:46 +01004396 dev->phy.gmode = have_2ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04004397 tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
4398 b43_wireless_core_reset(dev, tmp);
4399
4400 err = b43_phy_versioning(dev);
4401 if (err)
Michael Buesch21954c32007-09-27 15:31:40 +02004402 goto err_powerdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04004403 /* Check if this device supports multiband. */
4404 if (!pdev ||
4405 (pdev->device != 0x4312 &&
4406 pdev->device != 0x4319 && pdev->device != 0x4324)) {
4407 /* No multiband support. */
Michael Buesch96c755a2008-01-06 00:09:46 +01004408 have_2ghz_phy = 0;
4409 have_5ghz_phy = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04004410 switch (dev->phy.type) {
4411 case B43_PHYTYPE_A:
Michael Buesch96c755a2008-01-06 00:09:46 +01004412 have_5ghz_phy = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004413 break;
4414 case B43_PHYTYPE_G:
Michael Buesch96c755a2008-01-06 00:09:46 +01004415 case B43_PHYTYPE_N:
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004416 case B43_PHYTYPE_LP:
Michael Buesch96c755a2008-01-06 00:09:46 +01004417 have_2ghz_phy = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004418 break;
4419 default:
4420 B43_WARN_ON(1);
4421 }
4422 }
Michael Buesch96c755a2008-01-06 00:09:46 +01004423 if (dev->phy.type == B43_PHYTYPE_A) {
4424 /* FIXME */
4425 b43err(wl, "IEEE 802.11a devices are unsupported\n");
4426 err = -EOPNOTSUPP;
4427 goto err_powerdown;
4428 }
Michael Buesch2e35af12008-04-27 19:06:18 +02004429 if (1 /* disable A-PHY */) {
4430 /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
4431 if (dev->phy.type != B43_PHYTYPE_N) {
4432 have_2ghz_phy = 1;
4433 have_5ghz_phy = 0;
4434 }
4435 }
4436
Michael Bueschfb111372008-09-02 13:00:34 +02004437 err = b43_phy_allocate(dev);
4438 if (err)
4439 goto err_powerdown;
4440
Michael Buesch96c755a2008-01-06 00:09:46 +01004441 dev->phy.gmode = have_2ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04004442 tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
4443 b43_wireless_core_reset(dev, tmp);
4444
4445 err = b43_validate_chipaccess(dev);
4446 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004447 goto err_phy_free;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004448 err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
Michael Buesche4d6b792007-09-18 15:39:42 -04004449 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004450 goto err_phy_free;
Michael Buesche4d6b792007-09-18 15:39:42 -04004451
4452 /* Now set some default "current_dev" */
4453 if (!wl->current_dev)
4454 wl->current_dev = dev;
4455 INIT_WORK(&dev->restart_work, b43_chip_reset);
4456
Michael Bueschcb24f572008-09-03 12:12:20 +02004457 dev->phy.ops->switch_analog(dev, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04004458 ssb_device_disable(dev->dev, 0);
4459 ssb_bus_may_powerdown(bus);
4460
4461out:
4462 return err;
4463
Michael Bueschfb111372008-09-02 13:00:34 +02004464err_phy_free:
4465 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004466err_powerdown:
4467 ssb_bus_may_powerdown(bus);
4468 return err;
4469}
4470
4471static void b43_one_core_detach(struct ssb_device *dev)
4472{
4473 struct b43_wldev *wldev;
4474 struct b43_wl *wl;
4475
Michael Buesch3bf0a322008-05-22 16:32:16 +02004476 /* Do not cancel ieee80211-workqueue based work here.
4477 * See comment in b43_remove(). */
4478
Michael Buesche4d6b792007-09-18 15:39:42 -04004479 wldev = ssb_get_drvdata(dev);
4480 wl = wldev->wl;
Michael Buesche4d6b792007-09-18 15:39:42 -04004481 b43_debugfs_remove_device(wldev);
4482 b43_wireless_core_detach(wldev);
4483 list_del(&wldev->list);
4484 wl->nr_devs--;
4485 ssb_set_drvdata(dev, NULL);
4486 kfree(wldev);
4487}
4488
4489static int b43_one_core_attach(struct ssb_device *dev, struct b43_wl *wl)
4490{
4491 struct b43_wldev *wldev;
4492 struct pci_dev *pdev;
4493 int err = -ENOMEM;
4494
4495 if (!list_empty(&wl->devlist)) {
4496 /* We are not the first core on this chip. */
4497 pdev = dev->bus->host_pci;
4498 /* Only special chips support more than one wireless
4499 * core, although some of the other chips have more than
4500 * one wireless core as well. Check for this and
4501 * bail out early.
4502 */
4503 if (!pdev ||
4504 ((pdev->device != 0x4321) &&
4505 (pdev->device != 0x4313) && (pdev->device != 0x431A))) {
4506 b43dbg(wl, "Ignoring unconnected 802.11 core\n");
4507 return -ENODEV;
4508 }
4509 }
4510
4511 wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
4512 if (!wldev)
4513 goto out;
4514
4515 wldev->dev = dev;
4516 wldev->wl = wl;
4517 b43_set_status(wldev, B43_STAT_UNINIT);
4518 wldev->bad_frames_preempt = modparam_bad_frames_preempt;
4519 tasklet_init(&wldev->isr_tasklet,
4520 (void (*)(unsigned long))b43_interrupt_tasklet,
4521 (unsigned long)wldev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004522 INIT_LIST_HEAD(&wldev->list);
4523
4524 err = b43_wireless_core_attach(wldev);
4525 if (err)
4526 goto err_kfree_wldev;
4527
4528 list_add(&wldev->list, &wl->devlist);
4529 wl->nr_devs++;
4530 ssb_set_drvdata(dev, wldev);
4531 b43_debugfs_add_device(wldev);
4532
4533 out:
4534 return err;
4535
4536 err_kfree_wldev:
4537 kfree(wldev);
4538 return err;
4539}
4540
Michael Buesch9fc38452008-04-19 16:53:00 +02004541#define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
4542 (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
4543 (pdev->device == _device) && \
4544 (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
4545 (pdev->subsystem_device == _subdevice) )
4546
Michael Buesche4d6b792007-09-18 15:39:42 -04004547static void b43_sprom_fixup(struct ssb_bus *bus)
4548{
Michael Buesch1855ba72008-04-18 20:51:41 +02004549 struct pci_dev *pdev;
4550
Michael Buesche4d6b792007-09-18 15:39:42 -04004551 /* boardflags workarounds */
4552 if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
4553 bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
Larry Finger95de2842007-11-09 16:57:18 -06004554 bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
Michael Buesche4d6b792007-09-18 15:39:42 -04004555 if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
4556 bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
Larry Finger95de2842007-11-09 16:57:18 -06004557 bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
Michael Buesch1855ba72008-04-18 20:51:41 +02004558 if (bus->bustype == SSB_BUSTYPE_PCI) {
4559 pdev = bus->host_pci;
Michael Buesch9fc38452008-04-19 16:53:00 +02004560 if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
Larry Finger430cd472008-08-14 18:57:11 -05004561 IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
Larry Finger570bdfb2008-09-26 08:23:00 -05004562 IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
Michael Buesch9fc38452008-04-19 16:53:00 +02004563 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
Larry Fingera58d4522008-08-10 10:19:33 -05004564 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
Larry Finger3bb91bf2008-09-19 14:47:38 -05004565 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
4566 IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
Michael Buesch1855ba72008-04-18 20:51:41 +02004567 bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
4568 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004569}
4570
4571static void b43_wireless_exit(struct ssb_device *dev, struct b43_wl *wl)
4572{
4573 struct ieee80211_hw *hw = wl->hw;
4574
4575 ssb_set_devtypedata(dev, NULL);
4576 ieee80211_free_hw(hw);
4577}
4578
4579static int b43_wireless_init(struct ssb_device *dev)
4580{
4581 struct ssb_sprom *sprom = &dev->bus->sprom;
4582 struct ieee80211_hw *hw;
4583 struct b43_wl *wl;
4584 int err = -ENOMEM;
4585
4586 b43_sprom_fixup(dev->bus);
4587
4588 hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
4589 if (!hw) {
4590 b43err(NULL, "Could not allocate ieee80211 device\n");
4591 goto out;
4592 }
4593
4594 /* fill hw info */
Johannes Berg605a0bd2008-07-15 10:10:01 +02004595 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Bruno Randolf566bfe52008-05-08 19:15:40 +02004596 IEEE80211_HW_SIGNAL_DBM |
4597 IEEE80211_HW_NOISE_DBM;
4598
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -07004599 hw->wiphy->interface_modes =
4600 BIT(NL80211_IFTYPE_AP) |
4601 BIT(NL80211_IFTYPE_MESH_POINT) |
4602 BIT(NL80211_IFTYPE_STATION) |
4603 BIT(NL80211_IFTYPE_WDS) |
4604 BIT(NL80211_IFTYPE_ADHOC);
4605
Michael Buesche6f5b932008-03-05 21:18:49 +01004606 hw->queues = b43_modparam_qos ? 4 : 1;
Johannes Berge6a98542008-10-21 12:40:02 +02004607 hw->max_rates = 2;
Michael Buesche4d6b792007-09-18 15:39:42 -04004608 SET_IEEE80211_DEV(hw, dev->dev);
Larry Finger95de2842007-11-09 16:57:18 -06004609 if (is_valid_ether_addr(sprom->et1mac))
4610 SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04004611 else
Larry Finger95de2842007-11-09 16:57:18 -06004612 SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04004613
4614 /* Get and initialize struct b43_wl */
4615 wl = hw_to_b43_wl(hw);
4616 memset(wl, 0, sizeof(*wl));
4617 wl->hw = hw;
4618 spin_lock_init(&wl->irq_lock);
Michael Buesch21a75d72008-04-25 19:29:08 +02004619 rwlock_init(&wl->tx_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04004620 spin_lock_init(&wl->leds_lock);
Michael Buesch280d0e12007-12-26 18:26:17 +01004621 spin_lock_init(&wl->shm_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04004622 mutex_init(&wl->mutex);
4623 INIT_LIST_HEAD(&wl->devlist);
Michael Buescha82d9922008-04-04 21:40:06 +02004624 INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
Michael Buesch18c8ade2008-08-28 19:33:40 +02004625 INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04004626
4627 ssb_set_devtypedata(dev, wl);
4628 b43info(wl, "Broadcom %04X WLAN found\n", dev->bus->chip_id);
4629 err = 0;
4630 out:
4631 return err;
4632}
4633
4634static int b43_probe(struct ssb_device *dev, const struct ssb_device_id *id)
4635{
4636 struct b43_wl *wl;
4637 int err;
4638 int first = 0;
4639
4640 wl = ssb_get_devtypedata(dev);
4641 if (!wl) {
4642 /* Probing the first core. Must setup common struct b43_wl */
4643 first = 1;
4644 err = b43_wireless_init(dev);
4645 if (err)
4646 goto out;
4647 wl = ssb_get_devtypedata(dev);
4648 B43_WARN_ON(!wl);
4649 }
4650 err = b43_one_core_attach(dev, wl);
4651 if (err)
4652 goto err_wireless_exit;
4653
4654 if (first) {
4655 err = ieee80211_register_hw(wl->hw);
4656 if (err)
4657 goto err_one_core_detach;
4658 }
4659
4660 out:
4661 return err;
4662
4663 err_one_core_detach:
4664 b43_one_core_detach(dev);
4665 err_wireless_exit:
4666 if (first)
4667 b43_wireless_exit(dev, wl);
4668 return err;
4669}
4670
4671static void b43_remove(struct ssb_device *dev)
4672{
4673 struct b43_wl *wl = ssb_get_devtypedata(dev);
4674 struct b43_wldev *wldev = ssb_get_drvdata(dev);
4675
Michael Buesch3bf0a322008-05-22 16:32:16 +02004676 /* We must cancel any work here before unregistering from ieee80211,
4677 * as the ieee80211 unreg will destroy the workqueue. */
4678 cancel_work_sync(&wldev->restart_work);
4679
Michael Buesche4d6b792007-09-18 15:39:42 -04004680 B43_WARN_ON(!wl);
4681 if (wl->current_dev == wldev)
4682 ieee80211_unregister_hw(wl->hw);
4683
4684 b43_one_core_detach(dev);
4685
4686 if (list_empty(&wl->devlist)) {
4687 /* Last core on the chip unregistered.
4688 * We can destroy common struct b43_wl.
4689 */
4690 b43_wireless_exit(dev, wl);
4691 }
4692}
4693
4694/* Perform a hardware reset. This can be called from any context. */
4695void b43_controller_restart(struct b43_wldev *dev, const char *reason)
4696{
4697 /* Must avoid requeueing, if we are in shutdown. */
4698 if (b43_status(dev) < B43_STAT_INITIALIZED)
4699 return;
4700 b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
4701 queue_work(dev->wl->hw->workqueue, &dev->restart_work);
4702}
4703
4704#ifdef CONFIG_PM
4705
4706static int b43_suspend(struct ssb_device *dev, pm_message_t state)
4707{
4708 struct b43_wldev *wldev = ssb_get_drvdata(dev);
4709 struct b43_wl *wl = wldev->wl;
4710
4711 b43dbg(wl, "Suspending...\n");
4712
4713 mutex_lock(&wl->mutex);
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08004714 wldev->suspend_in_progress = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04004715 wldev->suspend_init_status = b43_status(wldev);
4716 if (wldev->suspend_init_status >= B43_STAT_STARTED)
4717 b43_wireless_core_stop(wldev);
4718 if (wldev->suspend_init_status >= B43_STAT_INITIALIZED)
4719 b43_wireless_core_exit(wldev);
4720 mutex_unlock(&wl->mutex);
4721
4722 b43dbg(wl, "Device suspended.\n");
4723
4724 return 0;
4725}
4726
4727static int b43_resume(struct ssb_device *dev)
4728{
4729 struct b43_wldev *wldev = ssb_get_drvdata(dev);
4730 struct b43_wl *wl = wldev->wl;
4731 int err = 0;
4732
4733 b43dbg(wl, "Resuming...\n");
4734
4735 mutex_lock(&wl->mutex);
4736 if (wldev->suspend_init_status >= B43_STAT_INITIALIZED) {
4737 err = b43_wireless_core_init(wldev);
4738 if (err) {
4739 b43err(wl, "Resume failed at core init\n");
4740 goto out;
4741 }
4742 }
4743 if (wldev->suspend_init_status >= B43_STAT_STARTED) {
4744 err = b43_wireless_core_start(wldev);
4745 if (err) {
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08004746 b43_leds_exit(wldev);
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01004747 b43_rng_exit(wldev->wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04004748 b43_wireless_core_exit(wldev);
4749 b43err(wl, "Resume failed at core start\n");
4750 goto out;
4751 }
4752 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004753 b43dbg(wl, "Device resumed.\n");
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08004754 out:
4755 wldev->suspend_in_progress = false;
4756 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04004757 return err;
4758}
4759
4760#else /* CONFIG_PM */
4761# define b43_suspend NULL
4762# define b43_resume NULL
4763#endif /* CONFIG_PM */
4764
4765static struct ssb_driver b43_ssb_driver = {
4766 .name = KBUILD_MODNAME,
4767 .id_table = b43_ssb_tbl,
4768 .probe = b43_probe,
4769 .remove = b43_remove,
4770 .suspend = b43_suspend,
4771 .resume = b43_resume,
4772};
4773
Michael Buesch26bc7832008-02-09 00:18:35 +01004774static void b43_print_driverinfo(void)
4775{
4776 const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
4777 *feat_leds = "", *feat_rfkill = "";
4778
4779#ifdef CONFIG_B43_PCI_AUTOSELECT
4780 feat_pci = "P";
4781#endif
4782#ifdef CONFIG_B43_PCMCIA
4783 feat_pcmcia = "M";
4784#endif
4785#ifdef CONFIG_B43_NPHY
4786 feat_nphy = "N";
4787#endif
4788#ifdef CONFIG_B43_LEDS
4789 feat_leds = "L";
4790#endif
4791#ifdef CONFIG_B43_RFKILL
4792 feat_rfkill = "R";
4793#endif
4794 printk(KERN_INFO "Broadcom 43xx driver loaded "
4795 "[ Features: %s%s%s%s%s, Firmware-ID: "
4796 B43_SUPPORTED_FIRMWARE_ID " ]\n",
4797 feat_pci, feat_pcmcia, feat_nphy,
4798 feat_leds, feat_rfkill);
4799}
4800
Michael Buesche4d6b792007-09-18 15:39:42 -04004801static int __init b43_init(void)
4802{
4803 int err;
4804
4805 b43_debugfs_init();
4806 err = b43_pcmcia_init();
4807 if (err)
4808 goto err_dfs_exit;
4809 err = ssb_driver_register(&b43_ssb_driver);
4810 if (err)
4811 goto err_pcmcia_exit;
Michael Buesch26bc7832008-02-09 00:18:35 +01004812 b43_print_driverinfo();
Michael Buesche4d6b792007-09-18 15:39:42 -04004813
4814 return err;
4815
4816err_pcmcia_exit:
4817 b43_pcmcia_exit();
4818err_dfs_exit:
4819 b43_debugfs_exit();
4820 return err;
4821}
4822
4823static void __exit b43_exit(void)
4824{
4825 ssb_driver_unregister(&b43_ssb_driver);
4826 b43_pcmcia_exit();
4827 b43_debugfs_exit();
4828}
4829
4830module_init(b43_init)
4831module_exit(b43_exit)