blob: c1ed1aff275045fa2259e2b47e4ec9a2271da9ec [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070041/**
42 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
43 * @intel_dp: DP struct
44 *
45 * If a CPU or PCH DP output is attached to an eDP panel, this function
46 * will return true, and false otherwise.
47 */
48static bool is_edp(struct intel_dp *intel_dp)
49{
50 return intel_dp->base.type == INTEL_OUTPUT_EDP;
51}
52
53/**
54 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
55 * @intel_dp: DP struct
56 *
57 * Returns true if the given DP struct corresponds to a PCH DP port attached
58 * to an eDP panel, false otherwise. Helpful for determining whether we
59 * may need FDI resources for a given DP output or not.
60 */
61static bool is_pch_edp(struct intel_dp *intel_dp)
62{
63 return intel_dp->is_pch_edp;
64}
65
Adam Jackson1c958222011-10-14 17:22:25 -040066/**
67 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
68 * @intel_dp: DP struct
69 *
70 * Returns true if the given DP struct corresponds to a CPU eDP port.
71 */
72static bool is_cpu_edp(struct intel_dp *intel_dp)
73{
74 return is_edp(intel_dp) && !is_pch_edp(intel_dp);
75}
76
Chris Wilsondf0e9242010-09-09 16:20:55 +010077static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
78{
79 return container_of(intel_attached_encoder(connector),
80 struct intel_dp, base);
81}
82
Jesse Barnes814948a2010-10-07 16:01:09 -070083/**
84 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
85 * @encoder: DRM encoder
86 *
87 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
88 * by intel_display.c.
89 */
90bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
91{
92 struct intel_dp *intel_dp;
93
94 if (!encoder)
95 return false;
96
97 intel_dp = enc_to_intel_dp(encoder);
98
99 return is_pch_edp(intel_dp);
100}
101
Chris Wilsonea5b2132010-08-04 13:50:23 +0100102static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700103
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800104void
Akshay Joshi0206e352011-08-16 15:34:10 -0400105intel_edp_link_config(struct intel_encoder *intel_encoder,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100106 int *lane_num, int *link_bw)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800107{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100108 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800109
Chris Wilsonea5b2132010-08-04 13:50:23 +0100110 *lane_num = intel_dp->lane_count;
Daniel Vetter3b5c6622012-10-18 10:15:31 +0200111 *link_bw = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800112}
113
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200114int
115intel_edp_target_clock(struct intel_encoder *intel_encoder,
116 struct drm_display_mode *mode)
117{
118 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Jani Nikuladd06f902012-10-19 14:51:50 +0300119 struct intel_connector *intel_connector = intel_dp->attached_connector;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200120
Jani Nikuladd06f902012-10-19 14:51:50 +0300121 if (intel_connector->panel.fixed_mode)
122 return intel_connector->panel.fixed_mode->clock;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200123 else
124 return mode->clock;
125}
126
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700127static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100128intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700129{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700130 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700131
132 switch (max_link_bw) {
133 case DP_LINK_BW_1_62:
134 case DP_LINK_BW_2_7:
135 break;
136 default:
137 max_link_bw = DP_LINK_BW_1_62;
138 break;
139 }
140 return max_link_bw;
141}
142
143static int
144intel_dp_link_clock(uint8_t link_bw)
145{
146 if (link_bw == DP_LINK_BW_2_7)
147 return 270000;
148 else
149 return 162000;
150}
151
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400152/*
153 * The units on the numbers in the next two are... bizarre. Examples will
154 * make it clearer; this one parallels an example in the eDP spec.
155 *
156 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
157 *
158 * 270000 * 1 * 8 / 10 == 216000
159 *
160 * The actual data capacity of that configuration is 2.16Gbit/s, so the
161 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
162 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
163 * 119000. At 18bpp that's 2142000 kilobits per second.
164 *
165 * Thus the strange-looking division by 10 in intel_dp_link_required, to
166 * get the result in decakilobits instead of kilobits.
167 */
168
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700169static int
Keith Packardc8982612012-01-25 08:16:25 -0800170intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700171{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400172 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700173}
174
175static int
Dave Airliefe27d532010-06-30 11:46:17 +1000176intel_dp_max_data_rate(int max_link_clock, int max_lanes)
177{
178 return (max_link_clock * max_lanes * 8) / 10;
179}
180
Daniel Vetterc4867932012-04-10 10:42:36 +0200181static bool
182intel_dp_adjust_dithering(struct intel_dp *intel_dp,
183 struct drm_display_mode *mode,
Daniel Vettercb1793c2012-06-04 18:39:21 +0200184 bool adjust_mode)
Daniel Vetterc4867932012-04-10 10:42:36 +0200185{
186 int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
Daniel Vetter397fe152012-10-22 22:56:43 +0200187 int max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
Daniel Vetterc4867932012-04-10 10:42:36 +0200188 int max_rate, mode_rate;
189
190 mode_rate = intel_dp_link_required(mode->clock, 24);
191 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
192
193 if (mode_rate > max_rate) {
194 mode_rate = intel_dp_link_required(mode->clock, 18);
195 if (mode_rate > max_rate)
196 return false;
197
Daniel Vettercb1793c2012-06-04 18:39:21 +0200198 if (adjust_mode)
199 mode->private_flags
Daniel Vetterc4867932012-04-10 10:42:36 +0200200 |= INTEL_MODE_DP_FORCE_6BPC;
201
202 return true;
203 }
204
205 return true;
206}
207
Dave Airliefe27d532010-06-30 11:46:17 +1000208static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700209intel_dp_mode_valid(struct drm_connector *connector,
210 struct drm_display_mode *mode)
211{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100212 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300213 struct intel_connector *intel_connector = to_intel_connector(connector);
214 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700215
Jani Nikuladd06f902012-10-19 14:51:50 +0300216 if (is_edp(intel_dp) && fixed_mode) {
217 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100218 return MODE_PANEL;
219
Jani Nikuladd06f902012-10-19 14:51:50 +0300220 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100221 return MODE_PANEL;
222 }
223
Daniel Vettercb1793c2012-06-04 18:39:21 +0200224 if (!intel_dp_adjust_dithering(intel_dp, mode, false))
Daniel Vetterc4867932012-04-10 10:42:36 +0200225 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700226
227 if (mode->clock < 10000)
228 return MODE_CLOCK_LOW;
229
Daniel Vetter0af78a22012-05-23 11:30:55 +0200230 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
231 return MODE_H_ILLEGAL;
232
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233 return MODE_OK;
234}
235
236static uint32_t
237pack_aux(uint8_t *src, int src_bytes)
238{
239 int i;
240 uint32_t v = 0;
241
242 if (src_bytes > 4)
243 src_bytes = 4;
244 for (i = 0; i < src_bytes; i++)
245 v |= ((uint32_t) src[i]) << ((3-i) * 8);
246 return v;
247}
248
249static void
250unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
251{
252 int i;
253 if (dst_bytes > 4)
254 dst_bytes = 4;
255 for (i = 0; i < dst_bytes; i++)
256 dst[i] = src >> ((3-i) * 8);
257}
258
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700259/* hrawclock is 1/4 the FSB frequency */
260static int
261intel_hrawclk(struct drm_device *dev)
262{
263 struct drm_i915_private *dev_priv = dev->dev_private;
264 uint32_t clkcfg;
265
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530266 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
267 if (IS_VALLEYVIEW(dev))
268 return 200;
269
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700270 clkcfg = I915_READ(CLKCFG);
271 switch (clkcfg & CLKCFG_FSB_MASK) {
272 case CLKCFG_FSB_400:
273 return 100;
274 case CLKCFG_FSB_533:
275 return 133;
276 case CLKCFG_FSB_667:
277 return 166;
278 case CLKCFG_FSB_800:
279 return 200;
280 case CLKCFG_FSB_1067:
281 return 266;
282 case CLKCFG_FSB_1333:
283 return 333;
284 /* these two are just a guess; one of them might be right */
285 case CLKCFG_FSB_1600:
286 case CLKCFG_FSB_1600_ALT:
287 return 400;
288 default:
289 return 133;
290 }
291}
292
Keith Packardebf33b12011-09-29 15:53:27 -0700293static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
294{
295 struct drm_device *dev = intel_dp->base.base.dev;
296 struct drm_i915_private *dev_priv = dev->dev_private;
297
298 return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
299}
300
301static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
302{
303 struct drm_device *dev = intel_dp->base.base.dev;
304 struct drm_i915_private *dev_priv = dev->dev_private;
305
306 return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
307}
308
Keith Packard9b984da2011-09-19 13:54:47 -0700309static void
310intel_dp_check_edp(struct intel_dp *intel_dp)
311{
312 struct drm_device *dev = intel_dp->base.base.dev;
313 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700314
Keith Packard9b984da2011-09-19 13:54:47 -0700315 if (!is_edp(intel_dp))
316 return;
Keith Packardebf33b12011-09-29 15:53:27 -0700317 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700318 WARN(1, "eDP powered off while attempting aux channel communication.\n");
319 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Keith Packardebf33b12011-09-29 15:53:27 -0700320 I915_READ(PCH_PP_STATUS),
Keith Packard9b984da2011-09-19 13:54:47 -0700321 I915_READ(PCH_PP_CONTROL));
322 }
323}
324
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700325static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100326intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700327 uint8_t *send, int send_bytes,
328 uint8_t *recv, int recv_size)
329{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100330 uint32_t output_reg = intel_dp->output_reg;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100331 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700332 struct drm_i915_private *dev_priv = dev->dev_private;
333 uint32_t ch_ctl = output_reg + 0x10;
334 uint32_t ch_data = ch_ctl + 4;
335 int i;
336 int recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700337 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700338 uint32_t aux_clock_divider;
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200339 int try, precharge;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700340
Paulo Zanoni750eb992012-10-18 16:25:08 +0200341 if (IS_HASWELL(dev)) {
342 switch (intel_dp->port) {
343 case PORT_A:
344 ch_ctl = DPA_AUX_CH_CTL;
345 ch_data = DPA_AUX_CH_DATA1;
346 break;
347 case PORT_B:
348 ch_ctl = PCH_DPB_AUX_CH_CTL;
349 ch_data = PCH_DPB_AUX_CH_DATA1;
350 break;
351 case PORT_C:
352 ch_ctl = PCH_DPC_AUX_CH_CTL;
353 ch_data = PCH_DPC_AUX_CH_DATA1;
354 break;
355 case PORT_D:
356 ch_ctl = PCH_DPD_AUX_CH_CTL;
357 ch_data = PCH_DPD_AUX_CH_DATA1;
358 break;
359 default:
360 BUG();
361 }
362 }
363
Keith Packard9b984da2011-09-19 13:54:47 -0700364 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700365 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700366 * and would like to run at 2MHz. So, take the
367 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700368 *
369 * Note that PCH attached eDP panels should use a 125MHz input
370 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700371 */
Adam Jackson1c958222011-10-14 17:22:25 -0400372 if (is_cpu_edp(intel_dp)) {
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530373 if (IS_VALLEYVIEW(dev))
374 aux_clock_divider = 100;
375 else if (IS_GEN6(dev) || IS_GEN7(dev))
Keith Packard1a2eb462011-11-16 16:26:07 -0800376 aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
Zhenyu Wange3421a12010-04-08 09:43:27 +0800377 else
378 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
379 } else if (HAS_PCH_SPLIT(dev))
Daniel Vetter6b3ec1c2012-10-20 20:57:44 +0200380 aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800381 else
382 aux_clock_divider = intel_hrawclk(dev) / 2;
383
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200384 if (IS_GEN6(dev))
385 precharge = 3;
386 else
387 precharge = 5;
388
Jesse Barnes11bee432011-08-01 15:02:20 -0700389 /* Try to wait for any previous AUX channel activity */
390 for (try = 0; try < 3; try++) {
391 status = I915_READ(ch_ctl);
392 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
393 break;
394 msleep(1);
395 }
396
397 if (try == 3) {
398 WARN(1, "dp_aux_ch not started status 0x%08x\n",
399 I915_READ(ch_ctl));
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100400 return -EBUSY;
401 }
402
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700403 /* Must try at least 3 times according to DP spec */
404 for (try = 0; try < 5; try++) {
405 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100406 for (i = 0; i < send_bytes; i += 4)
407 I915_WRITE(ch_data + i,
408 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400409
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700410 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100411 I915_WRITE(ch_ctl,
412 DP_AUX_CH_CTL_SEND_BUSY |
413 DP_AUX_CH_CTL_TIME_OUT_400us |
414 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
415 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
416 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
417 DP_AUX_CH_CTL_DONE |
418 DP_AUX_CH_CTL_TIME_OUT_ERROR |
419 DP_AUX_CH_CTL_RECEIVE_ERROR);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700420 for (;;) {
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700421 status = I915_READ(ch_ctl);
422 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
423 break;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100424 udelay(100);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700425 }
Akshay Joshi0206e352011-08-16 15:34:10 -0400426
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700427 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100428 I915_WRITE(ch_ctl,
429 status |
430 DP_AUX_CH_CTL_DONE |
431 DP_AUX_CH_CTL_TIME_OUT_ERROR |
432 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400433
434 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
435 DP_AUX_CH_CTL_RECEIVE_ERROR))
436 continue;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100437 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700438 break;
439 }
440
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700441 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700442 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700443 return -EBUSY;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700444 }
445
446 /* Check for timeout or receive error.
447 * Timeouts occur when the sink is not connected
448 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700449 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700450 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700451 return -EIO;
452 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700453
454 /* Timeouts occur when the device isn't connected, so they're
455 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700456 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800457 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700458 return -ETIMEDOUT;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700459 }
460
461 /* Unload any bytes sent back from the other side */
462 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
463 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700464 if (recv_bytes > recv_size)
465 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400466
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100467 for (i = 0; i < recv_bytes; i += 4)
468 unpack_aux(I915_READ(ch_data + i),
469 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700470
471 return recv_bytes;
472}
473
474/* Write data to the aux channel in native mode */
475static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100476intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700477 uint16_t address, uint8_t *send, int send_bytes)
478{
479 int ret;
480 uint8_t msg[20];
481 int msg_bytes;
482 uint8_t ack;
483
Keith Packard9b984da2011-09-19 13:54:47 -0700484 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700485 if (send_bytes > 16)
486 return -1;
487 msg[0] = AUX_NATIVE_WRITE << 4;
488 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800489 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700490 msg[3] = send_bytes - 1;
491 memcpy(&msg[4], send, send_bytes);
492 msg_bytes = send_bytes + 4;
493 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100494 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700495 if (ret < 0)
496 return ret;
497 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
498 break;
499 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
500 udelay(100);
501 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700502 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700503 }
504 return send_bytes;
505}
506
507/* Write a single byte to the aux channel in native mode */
508static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100509intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700510 uint16_t address, uint8_t byte)
511{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100512 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700513}
514
515/* read bytes from a native aux channel */
516static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100517intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700518 uint16_t address, uint8_t *recv, int recv_bytes)
519{
520 uint8_t msg[4];
521 int msg_bytes;
522 uint8_t reply[20];
523 int reply_bytes;
524 uint8_t ack;
525 int ret;
526
Keith Packard9b984da2011-09-19 13:54:47 -0700527 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700528 msg[0] = AUX_NATIVE_READ << 4;
529 msg[1] = address >> 8;
530 msg[2] = address & 0xff;
531 msg[3] = recv_bytes - 1;
532
533 msg_bytes = 4;
534 reply_bytes = recv_bytes + 1;
535
536 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100537 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700538 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700539 if (ret == 0)
540 return -EPROTO;
541 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700542 return ret;
543 ack = reply[0];
544 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
545 memcpy(recv, reply + 1, ret - 1);
546 return ret - 1;
547 }
548 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
549 udelay(100);
550 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700551 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700552 }
553}
554
555static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000556intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
557 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700558{
Dave Airlieab2c0672009-12-04 10:55:24 +1000559 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100560 struct intel_dp *intel_dp = container_of(adapter,
561 struct intel_dp,
562 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000563 uint16_t address = algo_data->address;
564 uint8_t msg[5];
565 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000566 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000567 int msg_bytes;
568 int reply_bytes;
569 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700570
Keith Packard9b984da2011-09-19 13:54:47 -0700571 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000572 /* Set up the command byte */
573 if (mode & MODE_I2C_READ)
574 msg[0] = AUX_I2C_READ << 4;
575 else
576 msg[0] = AUX_I2C_WRITE << 4;
577
578 if (!(mode & MODE_I2C_STOP))
579 msg[0] |= AUX_I2C_MOT << 4;
580
581 msg[1] = address >> 8;
582 msg[2] = address;
583
584 switch (mode) {
585 case MODE_I2C_WRITE:
586 msg[3] = 0;
587 msg[4] = write_byte;
588 msg_bytes = 5;
589 reply_bytes = 1;
590 break;
591 case MODE_I2C_READ:
592 msg[3] = 0;
593 msg_bytes = 4;
594 reply_bytes = 2;
595 break;
596 default:
597 msg_bytes = 3;
598 reply_bytes = 1;
599 break;
600 }
601
David Flynn8316f332010-12-08 16:10:21 +0000602 for (retry = 0; retry < 5; retry++) {
603 ret = intel_dp_aux_ch(intel_dp,
604 msg, msg_bytes,
605 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000606 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000607 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000608 return ret;
609 }
David Flynn8316f332010-12-08 16:10:21 +0000610
611 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
612 case AUX_NATIVE_REPLY_ACK:
613 /* I2C-over-AUX Reply field is only valid
614 * when paired with AUX ACK.
615 */
616 break;
617 case AUX_NATIVE_REPLY_NACK:
618 DRM_DEBUG_KMS("aux_ch native nack\n");
619 return -EREMOTEIO;
620 case AUX_NATIVE_REPLY_DEFER:
621 udelay(100);
622 continue;
623 default:
624 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
625 reply[0]);
626 return -EREMOTEIO;
627 }
628
Dave Airlieab2c0672009-12-04 10:55:24 +1000629 switch (reply[0] & AUX_I2C_REPLY_MASK) {
630 case AUX_I2C_REPLY_ACK:
631 if (mode == MODE_I2C_READ) {
632 *read_byte = reply[1];
633 }
634 return reply_bytes - 1;
635 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000636 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000637 return -EREMOTEIO;
638 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000639 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000640 udelay(100);
641 break;
642 default:
David Flynn8316f332010-12-08 16:10:21 +0000643 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000644 return -EREMOTEIO;
645 }
646 }
David Flynn8316f332010-12-08 16:10:21 +0000647
648 DRM_ERROR("too many retries, giving up\n");
649 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700650}
651
Keith Packard0b5c5412011-09-28 16:41:05 -0700652static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -0700653static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packard0b5c5412011-09-28 16:41:05 -0700654
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700655static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100656intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800657 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700658{
Keith Packard0b5c5412011-09-28 16:41:05 -0700659 int ret;
660
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800661 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100662 intel_dp->algo.running = false;
663 intel_dp->algo.address = 0;
664 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700665
Akshay Joshi0206e352011-08-16 15:34:10 -0400666 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100667 intel_dp->adapter.owner = THIS_MODULE;
668 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400669 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100670 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
671 intel_dp->adapter.algo_data = &intel_dp->algo;
672 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
673
Keith Packard0b5c5412011-09-28 16:41:05 -0700674 ironlake_edp_panel_vdd_on(intel_dp);
675 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700676 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700677 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700678}
679
680static bool
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200681intel_dp_mode_fixup(struct drm_encoder *encoder,
682 const struct drm_display_mode *mode,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700683 struct drm_display_mode *adjusted_mode)
684{
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100685 struct drm_device *dev = encoder->dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100686 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jani Nikuladd06f902012-10-19 14:51:50 +0300687 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700688 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200689 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100690 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200691 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700692 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
693
Jani Nikuladd06f902012-10-19 14:51:50 +0300694 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
695 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
696 adjusted_mode);
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100697 intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
698 mode, adjusted_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100699 }
700
Daniel Vettercb1793c2012-06-04 18:39:21 +0200701 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200702 return false;
703
Daniel Vetter083f9562012-04-20 20:23:49 +0200704 DRM_DEBUG_KMS("DP link computation with max lane count %i "
705 "max bw %02x pixel clock %iKHz\n",
Daniel Vetter71244652012-06-04 18:39:20 +0200706 max_lane_count, bws[max_clock], adjusted_mode->clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200707
Daniel Vettercb1793c2012-06-04 18:39:21 +0200708 if (!intel_dp_adjust_dithering(intel_dp, adjusted_mode, true))
Daniel Vetterc4867932012-04-10 10:42:36 +0200709 return false;
710
711 bpp = adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC ? 18 : 24;
Daniel Vetter71244652012-06-04 18:39:20 +0200712 mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200713
Jesse Barnes2514bc52012-06-21 15:13:50 -0700714 for (clock = 0; clock <= max_clock; clock++) {
715 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
Dave Airliefe27d532010-06-30 11:46:17 +1000716 int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700717
Daniel Vetter083f9562012-04-20 20:23:49 +0200718 if (mode_rate <= link_avail) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100719 intel_dp->link_bw = bws[clock];
720 intel_dp->lane_count = lane_count;
721 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
Daniel Vetter083f9562012-04-20 20:23:49 +0200722 DRM_DEBUG_KMS("DP link bw %02x lane "
723 "count %d clock %d bpp %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100724 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetter083f9562012-04-20 20:23:49 +0200725 adjusted_mode->clock, bpp);
726 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
727 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700728 return true;
729 }
730 }
731 }
Dave Airliefe27d532010-06-30 11:46:17 +1000732
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700733 return false;
734}
735
736struct intel_dp_m_n {
737 uint32_t tu;
738 uint32_t gmch_m;
739 uint32_t gmch_n;
740 uint32_t link_m;
741 uint32_t link_n;
742};
743
744static void
745intel_reduce_ratio(uint32_t *num, uint32_t *den)
746{
747 while (*num > 0xffffff || *den > 0xffffff) {
748 *num >>= 1;
749 *den >>= 1;
750 }
751}
752
753static void
Zhao Yakui36e83a12010-06-12 14:32:21 +0800754intel_dp_compute_m_n(int bpp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700755 int nlanes,
756 int pixel_clock,
757 int link_clock,
758 struct intel_dp_m_n *m_n)
759{
760 m_n->tu = 64;
Zhao Yakui36e83a12010-06-12 14:32:21 +0800761 m_n->gmch_m = (pixel_clock * bpp) >> 3;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700762 m_n->gmch_n = link_clock * nlanes;
763 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
764 m_n->link_m = pixel_clock;
765 m_n->link_n = link_clock;
766 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
767}
768
769void
770intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
771 struct drm_display_mode *adjusted_mode)
772{
773 struct drm_device *dev = crtc->dev;
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200774 struct intel_encoder *encoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700775 struct drm_i915_private *dev_priv = dev->dev_private;
776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes858fa0352011-06-24 12:19:24 -0700777 int lane_count = 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700778 struct intel_dp_m_n m_n;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800779 int pipe = intel_crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700780
781 /*
Eric Anholt21d40d32010-03-25 11:11:14 -0700782 * Find the lane count in the intel_encoder private
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700783 */
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200784 for_each_encoder_on_crtc(dev, crtc, encoder) {
785 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700786
Keith Packard9a10f402011-11-02 13:03:47 -0700787 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT ||
788 intel_dp->base.type == INTEL_OUTPUT_EDP)
789 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100790 lane_count = intel_dp->lane_count;
Jesse Barnes51190662010-10-07 16:01:08 -0700791 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700792 }
793 }
794
795 /*
796 * Compute the GMCH and Link ratios. The '3' here is
797 * the number of bytes_per_pixel post-LUT, which we always
798 * set up for 8-bits of R/G/B, or 3 bytes total.
799 */
Jesse Barnes858fa0352011-06-24 12:19:24 -0700800 intel_dp_compute_m_n(intel_crtc->bpp, lane_count,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700801 mode->clock, adjusted_mode->clock, &m_n);
802
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -0300803 if (IS_HASWELL(dev)) {
804 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
805 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
806 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
807 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
808 } else if (HAS_PCH_SPLIT(dev)) {
Paulo Zanoni7346bfa2012-10-15 15:51:35 -0300809 I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800810 I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
811 I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
812 I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530813 } else if (IS_VALLEYVIEW(dev)) {
814 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
815 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
816 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
817 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700818 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800819 I915_WRITE(PIPE_GMCH_DATA_M(pipe),
Paulo Zanoni7346bfa2012-10-15 15:51:35 -0300820 TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800821 I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
822 I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
823 I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700824 }
825}
826
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300827void intel_dp_init_link_config(struct intel_dp *intel_dp)
828{
829 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
830 intel_dp->link_configuration[0] = intel_dp->link_bw;
831 intel_dp->link_configuration[1] = intel_dp->lane_count;
832 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
833 /*
834 * Check for DPCD version > 1.1 and enhanced framing support
835 */
836 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
837 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
838 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
839 }
840}
841
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700842static void
843intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
844 struct drm_display_mode *adjusted_mode)
845{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800846 struct drm_device *dev = encoder->dev;
Keith Packard417e8222011-11-01 19:54:11 -0700847 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100848 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Chris Wilson4ef69c72010-09-09 15:14:28 +0100849 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700850 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
851
Keith Packard417e8222011-11-01 19:54:11 -0700852 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800853 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700854 *
855 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800856 * SNB CPU
857 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700858 * CPT PCH
859 *
860 * IBX PCH and CPU are the same for almost everything,
861 * except that the CPU DP PLL is configured in this
862 * register
863 *
864 * CPT PCH is quite different, having many bits moved
865 * to the TRANS_DP_CTL register instead. That
866 * configuration happens (oddly) in ironlake_pch_enable
867 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400868
Keith Packard417e8222011-11-01 19:54:11 -0700869 /* Preserve the BIOS-computed detected bit. This is
870 * supposed to be read-only.
871 */
872 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700873
Keith Packard417e8222011-11-01 19:54:11 -0700874 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700875 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700876
Chris Wilsonea5b2132010-08-04 13:50:23 +0100877 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700878 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100879 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700880 break;
881 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100882 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700883 break;
884 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100885 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700886 break;
887 }
Wu Fengguange0dac652011-09-05 14:25:34 +0800888 if (intel_dp->has_audio) {
889 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
890 pipe_name(intel_crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100891 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800892 intel_write_eld(encoder, adjusted_mode);
893 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300894
895 intel_dp_init_link_config(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700896
Keith Packard417e8222011-11-01 19:54:11 -0700897 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800898
Gajanan Bhat19c03922012-09-27 19:13:07 +0530899 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800900 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
901 intel_dp->DP |= DP_SYNC_HS_HIGH;
902 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
903 intel_dp->DP |= DP_SYNC_VS_HIGH;
904 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
905
906 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
907 intel_dp->DP |= DP_ENHANCED_FRAMING;
908
909 intel_dp->DP |= intel_crtc->pipe << 29;
910
911 /* don't miss out required setting for eDP */
Keith Packard1a2eb462011-11-16 16:26:07 -0800912 if (adjusted_mode->clock < 200000)
913 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
914 else
915 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
916 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
Keith Packard417e8222011-11-01 19:54:11 -0700917 intel_dp->DP |= intel_dp->color_range;
918
919 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
920 intel_dp->DP |= DP_SYNC_HS_HIGH;
921 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
922 intel_dp->DP |= DP_SYNC_VS_HIGH;
923 intel_dp->DP |= DP_LINK_TRAIN_OFF;
924
925 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
926 intel_dp->DP |= DP_ENHANCED_FRAMING;
927
928 if (intel_crtc->pipe == 1)
929 intel_dp->DP |= DP_PIPEB_SELECT;
930
931 if (is_cpu_edp(intel_dp)) {
932 /* don't miss out required setting for eDP */
Keith Packard417e8222011-11-01 19:54:11 -0700933 if (adjusted_mode->clock < 200000)
934 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
935 else
936 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
937 }
938 } else {
939 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800940 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700941}
942
Keith Packard99ea7122011-11-01 19:57:50 -0700943#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
944#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
945
946#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
947#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
948
949#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
950#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
951
952static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
953 u32 mask,
954 u32 value)
955{
956 struct drm_device *dev = intel_dp->base.base.dev;
957 struct drm_i915_private *dev_priv = dev->dev_private;
958
959 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
960 mask, value,
961 I915_READ(PCH_PP_STATUS),
962 I915_READ(PCH_PP_CONTROL));
963
964 if (_wait_for((I915_READ(PCH_PP_STATUS) & mask) == value, 5000, 10)) {
965 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
966 I915_READ(PCH_PP_STATUS),
967 I915_READ(PCH_PP_CONTROL));
968 }
969}
970
971static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
972{
973 DRM_DEBUG_KMS("Wait for panel power on\n");
974 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
975}
976
Keith Packardbd943152011-09-18 23:09:52 -0700977static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
978{
Keith Packardbd943152011-09-18 23:09:52 -0700979 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -0700980 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -0700981}
Keith Packardbd943152011-09-18 23:09:52 -0700982
Keith Packard99ea7122011-11-01 19:57:50 -0700983static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
984{
985 DRM_DEBUG_KMS("Wait for panel power cycle\n");
986 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
987}
Keith Packardbd943152011-09-18 23:09:52 -0700988
Keith Packard99ea7122011-11-01 19:57:50 -0700989
Keith Packard832dd3c2011-11-01 19:34:06 -0700990/* Read the current pp_control value, unlocking the register if it
991 * is locked
992 */
993
994static u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv)
995{
996 u32 control = I915_READ(PCH_PP_CONTROL);
997
998 control &= ~PANEL_UNLOCK_MASK;
999 control |= PANEL_UNLOCK_REGS;
1000 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001001}
1002
Jesse Barnes5d613502011-01-24 17:10:54 -08001003static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
1004{
1005 struct drm_device *dev = intel_dp->base.base.dev;
1006 struct drm_i915_private *dev_priv = dev->dev_private;
1007 u32 pp;
1008
Keith Packard97af61f572011-09-28 16:23:51 -07001009 if (!is_edp(intel_dp))
1010 return;
Keith Packardf01eca22011-09-28 16:48:10 -07001011 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001012
Keith Packardbd943152011-09-18 23:09:52 -07001013 WARN(intel_dp->want_panel_vdd,
1014 "eDP VDD already requested on\n");
1015
1016 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001017
Keith Packardbd943152011-09-18 23:09:52 -07001018 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1019 DRM_DEBUG_KMS("eDP VDD already on\n");
1020 return;
1021 }
1022
Keith Packard99ea7122011-11-01 19:57:50 -07001023 if (!ironlake_edp_have_panel_power(intel_dp))
1024 ironlake_wait_panel_power_cycle(intel_dp);
1025
Keith Packard832dd3c2011-11-01 19:34:06 -07001026 pp = ironlake_get_pp_control(dev_priv);
Jesse Barnes5d613502011-01-24 17:10:54 -08001027 pp |= EDP_FORCE_VDD;
1028 I915_WRITE(PCH_PP_CONTROL, pp);
1029 POSTING_READ(PCH_PP_CONTROL);
Keith Packardf01eca22011-09-28 16:48:10 -07001030 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1031 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packardebf33b12011-09-29 15:53:27 -07001032
1033 /*
1034 * If the panel wasn't on, delay before accessing aux channel
1035 */
1036 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001037 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001038 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001039 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001040}
1041
Keith Packardbd943152011-09-18 23:09:52 -07001042static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001043{
1044 struct drm_device *dev = intel_dp->base.base.dev;
1045 struct drm_i915_private *dev_priv = dev->dev_private;
1046 u32 pp;
1047
Keith Packardbd943152011-09-18 23:09:52 -07001048 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard832dd3c2011-11-01 19:34:06 -07001049 pp = ironlake_get_pp_control(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -07001050 pp &= ~EDP_FORCE_VDD;
1051 I915_WRITE(PCH_PP_CONTROL, pp);
1052 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes5d613502011-01-24 17:10:54 -08001053
Keith Packardbd943152011-09-18 23:09:52 -07001054 /* Make sure sequencer is idle before allowing subsequent activity */
1055 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1056 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packard99ea7122011-11-01 19:57:50 -07001057
1058 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001059 }
1060}
1061
1062static void ironlake_panel_vdd_work(struct work_struct *__work)
1063{
1064 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1065 struct intel_dp, panel_vdd_work);
1066 struct drm_device *dev = intel_dp->base.base.dev;
1067
Keith Packard627f7672011-10-31 11:30:10 -07001068 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001069 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001070 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001071}
1072
1073static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1074{
Keith Packard97af61f572011-09-28 16:23:51 -07001075 if (!is_edp(intel_dp))
1076 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001077
Keith Packardbd943152011-09-18 23:09:52 -07001078 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1079 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001080
Keith Packardbd943152011-09-18 23:09:52 -07001081 intel_dp->want_panel_vdd = false;
1082
1083 if (sync) {
1084 ironlake_panel_vdd_off_sync(intel_dp);
1085 } else {
1086 /*
1087 * Queue the timer to fire a long
1088 * time from now (relative to the power down delay)
1089 * to keep the panel power up across a sequence of operations
1090 */
1091 schedule_delayed_work(&intel_dp->panel_vdd_work,
1092 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1093 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001094}
1095
Keith Packard86a30732011-10-20 13:40:33 -07001096static void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001097{
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001098 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes9934c132010-07-22 13:18:19 -07001099 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001100 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001101
Keith Packard97af61f572011-09-28 16:23:51 -07001102 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001103 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001104
1105 DRM_DEBUG_KMS("Turn eDP power on\n");
1106
1107 if (ironlake_edp_have_panel_power(intel_dp)) {
1108 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001109 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001110 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001111
Keith Packard99ea7122011-11-01 19:57:50 -07001112 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001113
Keith Packard832dd3c2011-11-01 19:34:06 -07001114 pp = ironlake_get_pp_control(dev_priv);
Keith Packard05ce1a42011-09-29 16:33:01 -07001115 if (IS_GEN5(dev)) {
1116 /* ILK workaround: disable reset around power sequence */
1117 pp &= ~PANEL_POWER_RESET;
1118 I915_WRITE(PCH_PP_CONTROL, pp);
1119 POSTING_READ(PCH_PP_CONTROL);
1120 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001121
Keith Packard1c0ae802011-09-19 13:59:29 -07001122 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001123 if (!IS_GEN5(dev))
1124 pp |= PANEL_POWER_RESET;
1125
Jesse Barnes9934c132010-07-22 13:18:19 -07001126 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001127 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001128
Keith Packard99ea7122011-11-01 19:57:50 -07001129 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001130
Keith Packard05ce1a42011-09-29 16:33:01 -07001131 if (IS_GEN5(dev)) {
1132 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1133 I915_WRITE(PCH_PP_CONTROL, pp);
1134 POSTING_READ(PCH_PP_CONTROL);
1135 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001136}
1137
Keith Packard99ea7122011-11-01 19:57:50 -07001138static void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001139{
Keith Packard99ea7122011-11-01 19:57:50 -07001140 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes9934c132010-07-22 13:18:19 -07001141 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001142 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001143
Keith Packard97af61f572011-09-28 16:23:51 -07001144 if (!is_edp(intel_dp))
1145 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001146
Keith Packard99ea7122011-11-01 19:57:50 -07001147 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001148
Daniel Vetter6cb49832012-05-20 17:14:50 +02001149 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001150
Keith Packard832dd3c2011-11-01 19:34:06 -07001151 pp = ironlake_get_pp_control(dev_priv);
Daniel Vetter35a38552012-08-12 22:17:14 +02001152 /* We need to switch off panel power _and_ force vdd, for otherwise some
1153 * panels get very unhappy and cease to work. */
1154 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Keith Packard99ea7122011-11-01 19:57:50 -07001155 I915_WRITE(PCH_PP_CONTROL, pp);
1156 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001157
Daniel Vetter35a38552012-08-12 22:17:14 +02001158 intel_dp->want_panel_vdd = false;
1159
Keith Packard99ea7122011-11-01 19:57:50 -07001160 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001161}
1162
Keith Packard86a30732011-10-20 13:40:33 -07001163static void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001164{
Keith Packardf01eca22011-09-28 16:48:10 -07001165 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001166 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001167 int pipe = to_intel_crtc(intel_dp->base.base.crtc)->pipe;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001168 u32 pp;
1169
Keith Packardf01eca22011-09-28 16:48:10 -07001170 if (!is_edp(intel_dp))
1171 return;
1172
Zhao Yakui28c97732009-10-09 11:39:41 +08001173 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001174 /*
1175 * If we enable the backlight right away following a panel power
1176 * on, we may see slight flicker as the panel syncs with the eDP
1177 * link. So delay a bit to make sure the image is solid before
1178 * allowing it to appear.
1179 */
Keith Packardf01eca22011-09-28 16:48:10 -07001180 msleep(intel_dp->backlight_on_delay);
Keith Packard832dd3c2011-11-01 19:34:06 -07001181 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001182 pp |= EDP_BLC_ENABLE;
1183 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001184 POSTING_READ(PCH_PP_CONTROL);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001185
1186 intel_panel_enable_backlight(dev, pipe);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001187}
1188
Keith Packard86a30732011-10-20 13:40:33 -07001189static void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001190{
Keith Packardf01eca22011-09-28 16:48:10 -07001191 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001192 struct drm_i915_private *dev_priv = dev->dev_private;
1193 u32 pp;
1194
Keith Packardf01eca22011-09-28 16:48:10 -07001195 if (!is_edp(intel_dp))
1196 return;
1197
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001198 intel_panel_disable_backlight(dev);
1199
Zhao Yakui28c97732009-10-09 11:39:41 +08001200 DRM_DEBUG_KMS("\n");
Keith Packard832dd3c2011-11-01 19:34:06 -07001201 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001202 pp &= ~EDP_BLC_ENABLE;
1203 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001204 POSTING_READ(PCH_PP_CONTROL);
1205 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001206}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001207
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001208static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001209{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001210 struct drm_device *dev = intel_dp->base.base.dev;
1211 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Jesse Barnesd240f202010-08-13 15:43:26 -07001212 struct drm_i915_private *dev_priv = dev->dev_private;
1213 u32 dpa_ctl;
1214
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001215 assert_pipe_disabled(dev_priv,
1216 to_intel_crtc(crtc)->pipe);
1217
Jesse Barnesd240f202010-08-13 15:43:26 -07001218 DRM_DEBUG_KMS("\n");
1219 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001220 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1221 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1222
1223 /* We don't adjust intel_dp->DP while tearing down the link, to
1224 * facilitate link retraining (e.g. after hotplug). Hence clear all
1225 * enable bits here to ensure that we don't enable too much. */
1226 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1227 intel_dp->DP |= DP_PLL_ENABLE;
1228 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001229 POSTING_READ(DP_A);
1230 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001231}
1232
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001233static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001234{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001235 struct drm_device *dev = intel_dp->base.base.dev;
1236 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Jesse Barnesd240f202010-08-13 15:43:26 -07001237 struct drm_i915_private *dev_priv = dev->dev_private;
1238 u32 dpa_ctl;
1239
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001240 assert_pipe_disabled(dev_priv,
1241 to_intel_crtc(crtc)->pipe);
1242
Jesse Barnesd240f202010-08-13 15:43:26 -07001243 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001244 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1245 "dp pll off, should be on\n");
1246 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1247
1248 /* We can't rely on the value tracked for the DP register in
1249 * intel_dp->DP because link_down must not change that (otherwise link
1250 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001251 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001252 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001253 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001254 udelay(200);
1255}
1256
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001257/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001258void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001259{
1260 int ret, i;
1261
1262 /* Should have a valid DPCD by this point */
1263 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1264 return;
1265
1266 if (mode != DRM_MODE_DPMS_ON) {
1267 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1268 DP_SET_POWER_D3);
1269 if (ret != 1)
1270 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1271 } else {
1272 /*
1273 * When turning on, we need to retry for 1ms to give the sink
1274 * time to wake up.
1275 */
1276 for (i = 0; i < 3; i++) {
1277 ret = intel_dp_aux_native_write_1(intel_dp,
1278 DP_SET_POWER,
1279 DP_SET_POWER_D0);
1280 if (ret == 1)
1281 break;
1282 msleep(1);
1283 }
1284 }
1285}
1286
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001287static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1288 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001289{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001290 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1291 struct drm_device *dev = encoder->base.dev;
1292 struct drm_i915_private *dev_priv = dev->dev_private;
1293 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001294
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001295 if (!(tmp & DP_PORT_EN))
1296 return false;
1297
1298 if (is_cpu_edp(intel_dp) && IS_GEN7(dev)) {
1299 *pipe = PORT_TO_PIPE_CPT(tmp);
1300 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
1301 *pipe = PORT_TO_PIPE(tmp);
1302 } else {
1303 u32 trans_sel;
1304 u32 trans_dp;
1305 int i;
1306
1307 switch (intel_dp->output_reg) {
1308 case PCH_DP_B:
1309 trans_sel = TRANS_DP_PORT_SEL_B;
1310 break;
1311 case PCH_DP_C:
1312 trans_sel = TRANS_DP_PORT_SEL_C;
1313 break;
1314 case PCH_DP_D:
1315 trans_sel = TRANS_DP_PORT_SEL_D;
1316 break;
1317 default:
1318 return true;
1319 }
1320
1321 for_each_pipe(i) {
1322 trans_dp = I915_READ(TRANS_DP_CTL(i));
1323 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1324 *pipe = i;
1325 return true;
1326 }
1327 }
1328 }
1329
1330 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n", intel_dp->output_reg);
1331
1332 return true;
1333}
1334
Daniel Vettere8cb4552012-07-01 13:05:48 +02001335static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001336{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001337 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vetter6cb49832012-05-20 17:14:50 +02001338
1339 /* Make sure the panel is off before trying to change the mode. But also
1340 * ensure that we have vdd while we switch off the panel. */
1341 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001342 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001343 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001344 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001345
1346 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1347 if (!is_cpu_edp(intel_dp))
1348 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001349}
1350
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001351static void intel_post_disable_dp(struct intel_encoder *encoder)
1352{
1353 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1354
Daniel Vetter37398502012-09-06 22:15:44 +02001355 if (is_cpu_edp(intel_dp)) {
1356 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001357 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001358 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001359}
1360
Daniel Vettere8cb4552012-07-01 13:05:48 +02001361static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001362{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001363 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1364 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001365 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001366 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001367
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001368 if (WARN_ON(dp_reg & DP_PORT_EN))
1369 return;
1370
Daniel Vettere8cb4552012-07-01 13:05:48 +02001371 ironlake_edp_panel_vdd_on(intel_dp);
1372 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001373 intel_dp_start_link_train(intel_dp);
1374 ironlake_edp_panel_on(intel_dp);
1375 ironlake_edp_panel_vdd_off(intel_dp, true);
1376 intel_dp_complete_link_train(intel_dp);
Daniel Vettere8cb4552012-07-01 13:05:48 +02001377 ironlake_edp_backlight_on(intel_dp);
Daniel Vettere8cb4552012-07-01 13:05:48 +02001378}
1379
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001380static void intel_pre_enable_dp(struct intel_encoder *encoder)
Daniel Vettere8cb4552012-07-01 13:05:48 +02001381{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001382 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vettere8cb4552012-07-01 13:05:48 +02001383
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001384 if (is_cpu_edp(intel_dp))
1385 ironlake_edp_pll_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001386}
1387
1388/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001389 * Native read with retry for link status and receiver capability reads for
1390 * cases where the sink may still be asleep.
1391 */
1392static bool
1393intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1394 uint8_t *recv, int recv_bytes)
1395{
1396 int ret, i;
1397
1398 /*
1399 * Sinks are *supposed* to come up within 1ms from an off state,
1400 * but we're also supposed to retry 3 times per the spec.
1401 */
1402 for (i = 0; i < 3; i++) {
1403 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1404 recv_bytes);
1405 if (ret == recv_bytes)
1406 return true;
1407 msleep(1);
1408 }
1409
1410 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001411}
1412
1413/*
1414 * Fetch AUX CH registers 0x202 - 0x207 which contain
1415 * link status information
1416 */
1417static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001418intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001419{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001420 return intel_dp_aux_native_read_retry(intel_dp,
1421 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001422 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001423 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001424}
1425
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001426#if 0
1427static char *voltage_names[] = {
1428 "0.4V", "0.6V", "0.8V", "1.2V"
1429};
1430static char *pre_emph_names[] = {
1431 "0dB", "3.5dB", "6dB", "9.5dB"
1432};
1433static char *link_train_names[] = {
1434 "pattern 1", "pattern 2", "idle", "off"
1435};
1436#endif
1437
1438/*
1439 * These are source-specific values; current Intel hardware supports
1440 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1441 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001442
1443static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001444intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001445{
Keith Packard1a2eb462011-11-16 16:26:07 -08001446 struct drm_device *dev = intel_dp->base.base.dev;
1447
1448 if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
1449 return DP_TRAIN_VOLTAGE_SWING_800;
1450 else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
1451 return DP_TRAIN_VOLTAGE_SWING_1200;
1452 else
1453 return DP_TRAIN_VOLTAGE_SWING_800;
1454}
1455
1456static uint8_t
1457intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1458{
1459 struct drm_device *dev = intel_dp->base.base.dev;
1460
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001461 if (IS_HASWELL(dev)) {
1462 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1463 case DP_TRAIN_VOLTAGE_SWING_400:
1464 return DP_TRAIN_PRE_EMPHASIS_9_5;
1465 case DP_TRAIN_VOLTAGE_SWING_600:
1466 return DP_TRAIN_PRE_EMPHASIS_6;
1467 case DP_TRAIN_VOLTAGE_SWING_800:
1468 return DP_TRAIN_PRE_EMPHASIS_3_5;
1469 case DP_TRAIN_VOLTAGE_SWING_1200:
1470 default:
1471 return DP_TRAIN_PRE_EMPHASIS_0;
1472 }
1473 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001474 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1475 case DP_TRAIN_VOLTAGE_SWING_400:
1476 return DP_TRAIN_PRE_EMPHASIS_6;
1477 case DP_TRAIN_VOLTAGE_SWING_600:
1478 case DP_TRAIN_VOLTAGE_SWING_800:
1479 return DP_TRAIN_PRE_EMPHASIS_3_5;
1480 default:
1481 return DP_TRAIN_PRE_EMPHASIS_0;
1482 }
1483 } else {
1484 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1485 case DP_TRAIN_VOLTAGE_SWING_400:
1486 return DP_TRAIN_PRE_EMPHASIS_6;
1487 case DP_TRAIN_VOLTAGE_SWING_600:
1488 return DP_TRAIN_PRE_EMPHASIS_6;
1489 case DP_TRAIN_VOLTAGE_SWING_800:
1490 return DP_TRAIN_PRE_EMPHASIS_3_5;
1491 case DP_TRAIN_VOLTAGE_SWING_1200:
1492 default:
1493 return DP_TRAIN_PRE_EMPHASIS_0;
1494 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001495 }
1496}
1497
1498static void
Keith Packard93f62da2011-11-01 19:45:03 -07001499intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001500{
1501 uint8_t v = 0;
1502 uint8_t p = 0;
1503 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08001504 uint8_t voltage_max;
1505 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001506
Jesse Barnes33a34e42010-09-08 12:42:02 -07001507 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02001508 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
1509 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001510
1511 if (this_v > v)
1512 v = this_v;
1513 if (this_p > p)
1514 p = this_p;
1515 }
1516
Keith Packard1a2eb462011-11-16 16:26:07 -08001517 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07001518 if (v >= voltage_max)
1519 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001520
Keith Packard1a2eb462011-11-16 16:26:07 -08001521 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
1522 if (p >= preemph_max)
1523 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001524
1525 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001526 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001527}
1528
1529static uint32_t
Keith Packard93f62da2011-11-01 19:45:03 -07001530intel_dp_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001531{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001532 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001533
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001534 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001535 case DP_TRAIN_VOLTAGE_SWING_400:
1536 default:
1537 signal_levels |= DP_VOLTAGE_0_4;
1538 break;
1539 case DP_TRAIN_VOLTAGE_SWING_600:
1540 signal_levels |= DP_VOLTAGE_0_6;
1541 break;
1542 case DP_TRAIN_VOLTAGE_SWING_800:
1543 signal_levels |= DP_VOLTAGE_0_8;
1544 break;
1545 case DP_TRAIN_VOLTAGE_SWING_1200:
1546 signal_levels |= DP_VOLTAGE_1_2;
1547 break;
1548 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001549 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001550 case DP_TRAIN_PRE_EMPHASIS_0:
1551 default:
1552 signal_levels |= DP_PRE_EMPHASIS_0;
1553 break;
1554 case DP_TRAIN_PRE_EMPHASIS_3_5:
1555 signal_levels |= DP_PRE_EMPHASIS_3_5;
1556 break;
1557 case DP_TRAIN_PRE_EMPHASIS_6:
1558 signal_levels |= DP_PRE_EMPHASIS_6;
1559 break;
1560 case DP_TRAIN_PRE_EMPHASIS_9_5:
1561 signal_levels |= DP_PRE_EMPHASIS_9_5;
1562 break;
1563 }
1564 return signal_levels;
1565}
1566
Zhenyu Wange3421a12010-04-08 09:43:27 +08001567/* Gen6's DP voltage swing and pre-emphasis control */
1568static uint32_t
1569intel_gen6_edp_signal_levels(uint8_t train_set)
1570{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001571 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1572 DP_TRAIN_PRE_EMPHASIS_MASK);
1573 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001574 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001575 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1576 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1577 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1578 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001579 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001580 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1581 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001582 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001583 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1584 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001585 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001586 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1587 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001588 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001589 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1590 "0x%x\n", signal_levels);
1591 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001592 }
1593}
1594
Keith Packard1a2eb462011-11-16 16:26:07 -08001595/* Gen7's DP voltage swing and pre-emphasis control */
1596static uint32_t
1597intel_gen7_edp_signal_levels(uint8_t train_set)
1598{
1599 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1600 DP_TRAIN_PRE_EMPHASIS_MASK);
1601 switch (signal_levels) {
1602 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1603 return EDP_LINK_TRAIN_400MV_0DB_IVB;
1604 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1605 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
1606 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1607 return EDP_LINK_TRAIN_400MV_6DB_IVB;
1608
1609 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1610 return EDP_LINK_TRAIN_600MV_0DB_IVB;
1611 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1612 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
1613
1614 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1615 return EDP_LINK_TRAIN_800MV_0DB_IVB;
1616 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1617 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
1618
1619 default:
1620 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1621 "0x%x\n", signal_levels);
1622 return EDP_LINK_TRAIN_500MV_0DB_IVB;
1623 }
1624}
1625
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001626/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
1627static uint32_t
1628intel_dp_signal_levels_hsw(uint8_t train_set)
1629{
1630 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1631 DP_TRAIN_PRE_EMPHASIS_MASK);
1632 switch (signal_levels) {
1633 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1634 return DDI_BUF_EMP_400MV_0DB_HSW;
1635 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1636 return DDI_BUF_EMP_400MV_3_5DB_HSW;
1637 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1638 return DDI_BUF_EMP_400MV_6DB_HSW;
1639 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
1640 return DDI_BUF_EMP_400MV_9_5DB_HSW;
1641
1642 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1643 return DDI_BUF_EMP_600MV_0DB_HSW;
1644 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1645 return DDI_BUF_EMP_600MV_3_5DB_HSW;
1646 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1647 return DDI_BUF_EMP_600MV_6DB_HSW;
1648
1649 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1650 return DDI_BUF_EMP_800MV_0DB_HSW;
1651 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1652 return DDI_BUF_EMP_800MV_3_5DB_HSW;
1653 default:
1654 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1655 "0x%x\n", signal_levels);
1656 return DDI_BUF_EMP_400MV_0DB_HSW;
1657 }
1658}
1659
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001660static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001661intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001662 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001663 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001664{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001665 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001666 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001667 int ret;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001668 uint32_t temp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001669
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001670 if (IS_HASWELL(dev)) {
1671 temp = I915_READ(DP_TP_CTL(intel_dp->port));
1672
1673 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
1674 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
1675 else
1676 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
1677
1678 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1679 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1680 case DP_TRAINING_PATTERN_DISABLE:
1681 temp |= DP_TP_CTL_LINK_TRAIN_IDLE;
1682 I915_WRITE(DP_TP_CTL(intel_dp->port), temp);
1683
1684 if (wait_for((I915_READ(DP_TP_STATUS(intel_dp->port)) &
1685 DP_TP_STATUS_IDLE_DONE), 1))
1686 DRM_ERROR("Timed out waiting for DP idle patterns\n");
1687
1688 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1689 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
1690
1691 break;
1692 case DP_TRAINING_PATTERN_1:
1693 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1694 break;
1695 case DP_TRAINING_PATTERN_2:
1696 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
1697 break;
1698 case DP_TRAINING_PATTERN_3:
1699 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
1700 break;
1701 }
1702 I915_WRITE(DP_TP_CTL(intel_dp->port), temp);
1703
1704 } else if (HAS_PCH_CPT(dev) &&
1705 (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001706 dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
1707
1708 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1709 case DP_TRAINING_PATTERN_DISABLE:
1710 dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
1711 break;
1712 case DP_TRAINING_PATTERN_1:
1713 dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
1714 break;
1715 case DP_TRAINING_PATTERN_2:
1716 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1717 break;
1718 case DP_TRAINING_PATTERN_3:
1719 DRM_ERROR("DP training pattern 3 not supported\n");
1720 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1721 break;
1722 }
1723
1724 } else {
1725 dp_reg_value &= ~DP_LINK_TRAIN_MASK;
1726
1727 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1728 case DP_TRAINING_PATTERN_DISABLE:
1729 dp_reg_value |= DP_LINK_TRAIN_OFF;
1730 break;
1731 case DP_TRAINING_PATTERN_1:
1732 dp_reg_value |= DP_LINK_TRAIN_PAT_1;
1733 break;
1734 case DP_TRAINING_PATTERN_2:
1735 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1736 break;
1737 case DP_TRAINING_PATTERN_3:
1738 DRM_ERROR("DP training pattern 3 not supported\n");
1739 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1740 break;
1741 }
1742 }
1743
Chris Wilsonea5b2132010-08-04 13:50:23 +01001744 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1745 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001746
Chris Wilsonea5b2132010-08-04 13:50:23 +01001747 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001748 DP_TRAINING_PATTERN_SET,
1749 dp_train_pat);
1750
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001751 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
1752 DP_TRAINING_PATTERN_DISABLE) {
1753 ret = intel_dp_aux_native_write(intel_dp,
1754 DP_TRAINING_LANE0_SET,
1755 intel_dp->train_set,
1756 intel_dp->lane_count);
1757 if (ret != intel_dp->lane_count)
1758 return false;
1759 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001760
1761 return true;
1762}
1763
Jesse Barnes33a34e42010-09-08 12:42:02 -07001764/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001765void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001766intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001767{
Paulo Zanonic19b0662012-10-15 15:51:41 -03001768 struct drm_encoder *encoder = &intel_dp->base.base;
1769 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001770 int i;
1771 uint8_t voltage;
1772 bool clock_recovery = false;
Keith Packardcdb0e952011-11-01 20:00:06 -07001773 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001774 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001775
Paulo Zanonic19b0662012-10-15 15:51:41 -03001776 if (IS_HASWELL(dev))
1777 intel_ddi_prepare_link_retrain(encoder);
1778
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001779 /* Write the link configuration data */
1780 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1781 intel_dp->link_configuration,
1782 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001783
1784 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08001785
Jesse Barnes33a34e42010-09-08 12:42:02 -07001786 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001787 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07001788 voltage_tries = 0;
1789 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001790 clock_recovery = false;
1791 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001792 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07001793 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001794 uint32_t signal_levels;
Keith Packard417e8222011-11-01 19:54:11 -07001795
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001796 if (IS_HASWELL(dev)) {
1797 signal_levels = intel_dp_signal_levels_hsw(
1798 intel_dp->train_set[0]);
1799 DP = (DP & ~DDI_BUF_EMP_MASK) | signal_levels;
1800 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001801 signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
1802 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
1803 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001804 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001805 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1806 } else {
Keith Packard93f62da2011-11-01 19:45:03 -07001807 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001808 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1809 }
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001810 DRM_DEBUG_KMS("training pattern 1 signal levels %08x\n",
1811 signal_levels);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001812
Daniel Vettera7c96552012-10-18 10:15:30 +02001813 /* Set training pattern 1 */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001814 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001815 DP_TRAINING_PATTERN_1 |
1816 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001817 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001818
Daniel Vettera7c96552012-10-18 10:15:30 +02001819 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001820 if (!intel_dp_get_link_status(intel_dp, link_status)) {
1821 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001822 break;
Keith Packard93f62da2011-11-01 19:45:03 -07001823 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001824
Daniel Vetter01916272012-10-18 10:15:25 +02001825 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07001826 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001827 clock_recovery = true;
1828 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001829 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001830
1831 /* Check to see if we've tried the max voltage */
1832 for (i = 0; i < intel_dp->lane_count; i++)
1833 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1834 break;
Paulo Zanoni0d710682012-06-29 16:03:34 -03001835 if (i == intel_dp->lane_count && voltage_tries == 5) {
Chris Wilson24773672012-09-26 16:48:30 +01001836 if (++loop_tries == 5) {
Keith Packardcdb0e952011-11-01 20:00:06 -07001837 DRM_DEBUG_KMS("too many full retries, give up\n");
1838 break;
1839 }
1840 memset(intel_dp->train_set, 0, 4);
1841 voltage_tries = 0;
1842 continue;
1843 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001844
1845 /* Check to see if we've tried the same voltage 5 times */
Chris Wilson24773672012-09-26 16:48:30 +01001846 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) != voltage) {
1847 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Keith Packardcdb0e952011-11-01 20:00:06 -07001848 voltage_tries = 0;
Chris Wilson24773672012-09-26 16:48:30 +01001849 } else
1850 ++voltage_tries;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001851
1852 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001853 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001854 }
1855
Jesse Barnes33a34e42010-09-08 12:42:02 -07001856 intel_dp->DP = DP;
1857}
1858
Paulo Zanonic19b0662012-10-15 15:51:41 -03001859void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001860intel_dp_complete_link_train(struct intel_dp *intel_dp)
1861{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001862 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001863 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08001864 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001865 uint32_t DP = intel_dp->DP;
1866
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001867 /* channel equalization */
1868 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08001869 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001870 channel_eq = false;
1871 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001872 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Zhenyu Wange3421a12010-04-08 09:43:27 +08001873 uint32_t signal_levels;
Keith Packard93f62da2011-11-01 19:45:03 -07001874 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001875
Jesse Barnes37f80972011-01-05 14:45:24 -08001876 if (cr_tries > 5) {
1877 DRM_ERROR("failed to train DP, aborting\n");
1878 intel_dp_link_down(intel_dp);
1879 break;
1880 }
1881
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001882 if (IS_HASWELL(dev)) {
1883 signal_levels = intel_dp_signal_levels_hsw(intel_dp->train_set[0]);
1884 DP = (DP & ~DDI_BUF_EMP_MASK) | signal_levels;
1885 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001886 signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
1887 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
1888 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001889 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001890 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1891 } else {
Keith Packard93f62da2011-11-01 19:45:03 -07001892 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001893 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1894 }
1895
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001896 /* channel eq pattern */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001897 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001898 DP_TRAINING_PATTERN_2 |
1899 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001900 break;
1901
Daniel Vettera7c96552012-10-18 10:15:30 +02001902 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001903 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001904 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07001905
Jesse Barnes37f80972011-01-05 14:45:24 -08001906 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02001907 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08001908 intel_dp_start_link_train(intel_dp);
1909 cr_tries++;
1910 continue;
1911 }
1912
Daniel Vetter1ffdff12012-10-18 10:15:24 +02001913 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001914 channel_eq = true;
1915 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001916 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001917
Jesse Barnes37f80972011-01-05 14:45:24 -08001918 /* Try 5 times, then try clock recovery if that fails */
1919 if (tries > 5) {
1920 intel_dp_link_down(intel_dp);
1921 intel_dp_start_link_train(intel_dp);
1922 tries = 0;
1923 cr_tries++;
1924 continue;
1925 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001926
1927 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001928 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001929 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001930 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001931
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001932 if (channel_eq)
1933 DRM_DEBUG_KMS("Channel EQ done. DP Training successfull\n");
1934
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001935 intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001936}
1937
1938static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001939intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001940{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001941 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001942 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001943 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001944
Paulo Zanonic19b0662012-10-15 15:51:41 -03001945 /*
1946 * DDI code has a strict mode set sequence and we should try to respect
1947 * it, otherwise we might hang the machine in many different ways. So we
1948 * really should be disabling the port only on a complete crtc_disable
1949 * sequence. This function is just called under two conditions on DDI
1950 * code:
1951 * - Link train failed while doing crtc_enable, and on this case we
1952 * really should respect the mode set sequence and wait for a
1953 * crtc_disable.
1954 * - Someone turned the monitor off and intel_dp_check_link_status
1955 * called us. We don't need to disable the whole port on this case, so
1956 * when someone turns the monitor on again,
1957 * intel_ddi_prepare_link_retrain will take care of redoing the link
1958 * train.
1959 */
1960 if (IS_HASWELL(dev))
1961 return;
1962
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001963 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00001964 return;
1965
Zhao Yakui28c97732009-10-09 11:39:41 +08001966 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001967
Keith Packard1a2eb462011-11-16 16:26:07 -08001968 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001969 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001970 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001971 } else {
1972 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001973 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001974 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01001975 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001976
Chris Wilsonfe255d02010-09-11 21:37:48 +01001977 msleep(17);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001978
Daniel Vetter493a7082012-05-30 12:31:56 +02001979 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00001980 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Chris Wilson31acbcc2011-04-17 06:38:35 +01001981 struct drm_crtc *crtc = intel_dp->base.base.crtc;
1982
Eric Anholt5bddd172010-11-18 09:32:59 +08001983 /* Hardware workaround: leaving our transcoder select
1984 * set to transcoder B while it's off will prevent the
1985 * corresponding HDMI output on transcoder A.
1986 *
1987 * Combine this with another hardware workaround:
1988 * transcoder select bit can only be cleared while the
1989 * port is enabled.
1990 */
1991 DP &= ~DP_PIPEB_SELECT;
1992 I915_WRITE(intel_dp->output_reg, DP);
1993
1994 /* Changes to enable or select take place the vblank
1995 * after being written.
1996 */
Chris Wilson31acbcc2011-04-17 06:38:35 +01001997 if (crtc == NULL) {
1998 /* We can arrive here never having been attached
1999 * to a CRTC, for instance, due to inheriting
2000 * random state from the BIOS.
2001 *
2002 * If the pipe is not running, play safe and
2003 * wait for the clocks to stabilise before
2004 * continuing.
2005 */
2006 POSTING_READ(intel_dp->output_reg);
2007 msleep(50);
2008 } else
2009 intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002010 }
2011
Wu Fengguang832afda2011-12-09 20:42:21 +08002012 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002013 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2014 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002015 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002016}
2017
Keith Packard26d61aa2011-07-25 20:01:09 -07002018static bool
2019intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002020{
Keith Packard92fd8fd2011-07-25 19:50:10 -07002021 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonb091cd92012-09-18 10:58:49 -04002022 sizeof(intel_dp->dpcd)) == 0)
2023 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002024
Adam Jacksonb091cd92012-09-18 10:58:49 -04002025 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2026 return false; /* DPCD not present */
2027
2028 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2029 DP_DWN_STRM_PORT_PRESENT))
2030 return true; /* native DP sink */
2031
2032 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2033 return true; /* no per-port downstream info */
2034
2035 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2036 intel_dp->downstream_ports,
2037 DP_MAX_DOWNSTREAM_PORTS) == 0)
2038 return false; /* downstream port status fetch failed */
2039
2040 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002041}
2042
Adam Jackson0d198322012-05-14 16:05:47 -04002043static void
2044intel_dp_probe_oui(struct intel_dp *intel_dp)
2045{
2046 u8 buf[3];
2047
2048 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2049 return;
2050
Daniel Vetter351cfc32012-06-12 13:20:47 +02002051 ironlake_edp_panel_vdd_on(intel_dp);
2052
Adam Jackson0d198322012-05-14 16:05:47 -04002053 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2054 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2055 buf[0], buf[1], buf[2]);
2056
2057 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2058 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2059 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002060
2061 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002062}
2063
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002064static bool
2065intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2066{
2067 int ret;
2068
2069 ret = intel_dp_aux_native_read_retry(intel_dp,
2070 DP_DEVICE_SERVICE_IRQ_VECTOR,
2071 sink_irq_vector, 1);
2072 if (!ret)
2073 return false;
2074
2075 return true;
2076}
2077
2078static void
2079intel_dp_handle_test_request(struct intel_dp *intel_dp)
2080{
2081 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002082 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002083}
2084
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002085/*
2086 * According to DP spec
2087 * 5.1.2:
2088 * 1. Read DPCD
2089 * 2. Configure link according to Receiver Capabilities
2090 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2091 * 4. Check link status on receipt of hot-plug interrupt
2092 */
2093
2094static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002095intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002096{
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002097 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002098 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002099
Daniel Vetter24e804b2012-07-26 19:25:46 +02002100 if (!intel_dp->base.connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002101 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002102
Daniel Vetter24e804b2012-07-26 19:25:46 +02002103 if (WARN_ON(!intel_dp->base.base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002104 return;
2105
Keith Packard92fd8fd2011-07-25 19:50:10 -07002106 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002107 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002108 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002109 return;
2110 }
2111
Keith Packard92fd8fd2011-07-25 19:50:10 -07002112 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002113 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002114 intel_dp_link_down(intel_dp);
2115 return;
2116 }
2117
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002118 /* Try to read the source of the interrupt */
2119 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2120 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2121 /* Clear interrupt source */
2122 intel_dp_aux_native_write_1(intel_dp,
2123 DP_DEVICE_SERVICE_IRQ_VECTOR,
2124 sink_irq_vector);
2125
2126 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2127 intel_dp_handle_test_request(intel_dp);
2128 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2129 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2130 }
2131
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002132 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002133 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
2134 drm_get_encoder_name(&intel_dp->base.base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002135 intel_dp_start_link_train(intel_dp);
2136 intel_dp_complete_link_train(intel_dp);
2137 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002138}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002139
Adam Jackson07d3dc12012-09-18 10:58:50 -04002140/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002141static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002142intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002143{
Adam Jackson07d3dc12012-09-18 10:58:50 -04002144 uint8_t *dpcd = intel_dp->dpcd;
2145 bool hpd;
2146 uint8_t type;
2147
2148 if (!intel_dp_get_dpcd(intel_dp))
2149 return connector_status_disconnected;
2150
2151 /* if there's no downstream port, we're done */
2152 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002153 return connector_status_connected;
Adam Jackson07d3dc12012-09-18 10:58:50 -04002154
2155 /* If we're HPD-aware, SINK_COUNT changes dynamically */
2156 hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
2157 if (hpd) {
Adam Jacksonda131a42012-09-20 16:42:45 -04002158 uint8_t reg;
Adam Jackson07d3dc12012-09-18 10:58:50 -04002159 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jacksonda131a42012-09-20 16:42:45 -04002160 &reg, 1))
Adam Jackson07d3dc12012-09-18 10:58:50 -04002161 return connector_status_unknown;
Adam Jacksonda131a42012-09-20 16:42:45 -04002162 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2163 : connector_status_disconnected;
Adam Jackson07d3dc12012-09-18 10:58:50 -04002164 }
2165
2166 /* If no HPD, poke DDC gently */
2167 if (drm_probe_ddc(&intel_dp->adapter))
2168 return connector_status_connected;
2169
2170 /* Well we tried, say unknown for unreliable port types */
2171 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2172 if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
2173 return connector_status_unknown;
2174
2175 /* Anything else is out of spec, warn and ignore */
2176 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002177 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002178}
2179
2180static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002181ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002182{
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002183 enum drm_connector_status status;
2184
Chris Wilsonfe16d942011-02-12 10:29:38 +00002185 /* Can't disconnect eDP, but you can close the lid... */
2186 if (is_edp(intel_dp)) {
2187 status = intel_panel_detect(intel_dp->base.base.dev);
2188 if (status == connector_status_unknown)
2189 status = connector_status_connected;
2190 return status;
2191 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002192
Keith Packard26d61aa2011-07-25 20:01:09 -07002193 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002194}
2195
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002196static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002197g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002198{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002199 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002200 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01002201 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002202
Chris Wilsonea5b2132010-08-04 13:50:23 +01002203 switch (intel_dp->output_reg) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002204 case DP_B:
Chris Wilson10f76a32012-05-11 18:01:32 +01002205 bit = DPB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002206 break;
2207 case DP_C:
Chris Wilson10f76a32012-05-11 18:01:32 +01002208 bit = DPC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002209 break;
2210 case DP_D:
Chris Wilson10f76a32012-05-11 18:01:32 +01002211 bit = DPD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002212 break;
2213 default:
2214 return connector_status_unknown;
2215 }
2216
Chris Wilson10f76a32012-05-11 18:01:32 +01002217 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002218 return connector_status_disconnected;
2219
Keith Packard26d61aa2011-07-25 20:01:09 -07002220 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002221}
2222
Keith Packard8c241fe2011-09-28 16:38:44 -07002223static struct edid *
2224intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2225{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002226 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002227
Jani Nikula9cd300e2012-10-19 14:51:52 +03002228 /* use cached edid if we have one */
2229 if (intel_connector->edid) {
2230 struct edid *edid;
2231 int size;
2232
2233 /* invalid edid */
2234 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002235 return NULL;
2236
Jani Nikula9cd300e2012-10-19 14:51:52 +03002237 size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002238 edid = kmalloc(size, GFP_KERNEL);
2239 if (!edid)
2240 return NULL;
2241
Jani Nikula9cd300e2012-10-19 14:51:52 +03002242 memcpy(edid, intel_connector->edid, size);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002243 return edid;
2244 }
2245
Jani Nikula9cd300e2012-10-19 14:51:52 +03002246 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002247}
2248
2249static int
2250intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2251{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002252 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002253
Jani Nikula9cd300e2012-10-19 14:51:52 +03002254 /* use cached edid if we have one */
2255 if (intel_connector->edid) {
2256 /* invalid edid */
2257 if (IS_ERR(intel_connector->edid))
2258 return 0;
2259
2260 return intel_connector_update_modes(connector,
2261 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002262 }
2263
Jani Nikula9cd300e2012-10-19 14:51:52 +03002264 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002265}
2266
2267
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002268/**
2269 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
2270 *
2271 * \return true if DP port is connected.
2272 * \return false if DP port is disconnected.
2273 */
2274static enum drm_connector_status
2275intel_dp_detect(struct drm_connector *connector, bool force)
2276{
2277 struct intel_dp *intel_dp = intel_attached_dp(connector);
2278 struct drm_device *dev = intel_dp->base.base.dev;
2279 enum drm_connector_status status;
2280 struct edid *edid = NULL;
2281
2282 intel_dp->has_audio = false;
2283
2284 if (HAS_PCH_SPLIT(dev))
2285 status = ironlake_dp_detect(intel_dp);
2286 else
2287 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002288
Adam Jacksonac66ae82011-07-12 17:38:03 -04002289 DRM_DEBUG_KMS("DPCD: %02hx%02hx%02hx%02hx%02hx%02hx%02hx%02hx\n",
2290 intel_dp->dpcd[0], intel_dp->dpcd[1], intel_dp->dpcd[2],
2291 intel_dp->dpcd[3], intel_dp->dpcd[4], intel_dp->dpcd[5],
2292 intel_dp->dpcd[6], intel_dp->dpcd[7]);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002293
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002294 if (status != connector_status_connected)
2295 return status;
2296
Adam Jackson0d198322012-05-14 16:05:47 -04002297 intel_dp_probe_oui(intel_dp);
2298
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002299 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2300 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002301 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002302 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002303 if (edid) {
2304 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01002305 kfree(edid);
2306 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002307 }
2308
2309 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002310}
2311
2312static int intel_dp_get_modes(struct drm_connector *connector)
2313{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002314 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03002315 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002316 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002317 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002318
2319 /* We should parse the EDID data and find out if it has an audio sink
2320 */
2321
Keith Packard8c241fe2011-09-28 16:38:44 -07002322 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002323 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002324 return ret;
2325
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002326 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03002327 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002328 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03002329 mode = drm_mode_duplicate(dev,
2330 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002331 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002332 drm_mode_probed_add(connector, mode);
2333 return 1;
2334 }
2335 }
2336 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002337}
2338
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002339static bool
2340intel_dp_detect_audio(struct drm_connector *connector)
2341{
2342 struct intel_dp *intel_dp = intel_attached_dp(connector);
2343 struct edid *edid;
2344 bool has_audio = false;
2345
Keith Packard8c241fe2011-09-28 16:38:44 -07002346 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002347 if (edid) {
2348 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002349 kfree(edid);
2350 }
2351
2352 return has_audio;
2353}
2354
Chris Wilsonf6849602010-09-19 09:29:33 +01002355static int
2356intel_dp_set_property(struct drm_connector *connector,
2357 struct drm_property *property,
2358 uint64_t val)
2359{
Chris Wilsone953fd72011-02-21 22:23:52 +00002360 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonf6849602010-09-19 09:29:33 +01002361 struct intel_dp *intel_dp = intel_attached_dp(connector);
2362 int ret;
2363
2364 ret = drm_connector_property_set_value(connector, property, val);
2365 if (ret)
2366 return ret;
2367
Chris Wilson3f43c482011-05-12 22:17:24 +01002368 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002369 int i = val;
2370 bool has_audio;
2371
2372 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002373 return 0;
2374
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002375 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002376
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002377 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002378 has_audio = intel_dp_detect_audio(connector);
2379 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002380 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002381
2382 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002383 return 0;
2384
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002385 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002386 goto done;
2387 }
2388
Chris Wilsone953fd72011-02-21 22:23:52 +00002389 if (property == dev_priv->broadcast_rgb_property) {
2390 if (val == !!intel_dp->color_range)
2391 return 0;
2392
2393 intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0;
2394 goto done;
2395 }
2396
Chris Wilsonf6849602010-09-19 09:29:33 +01002397 return -EINVAL;
2398
2399done:
2400 if (intel_dp->base.base.crtc) {
2401 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Daniel Vettera6778b32012-07-02 09:56:42 +02002402 intel_set_mode(crtc, &crtc->mode,
2403 crtc->x, crtc->y, crtc->fb);
Chris Wilsonf6849602010-09-19 09:29:33 +01002404 }
2405
2406 return 0;
2407}
2408
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002409static void
Akshay Joshi0206e352011-08-16 15:34:10 -04002410intel_dp_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002411{
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002412 struct drm_device *dev = connector->dev;
Jani Nikulabe3cd5e2012-10-12 10:33:05 +03002413 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikula1d508702012-10-19 14:51:49 +03002414 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002415
Jani Nikula9cd300e2012-10-19 14:51:52 +03002416 if (!IS_ERR_OR_NULL(intel_connector->edid))
2417 kfree(intel_connector->edid);
2418
Jani Nikula1d508702012-10-19 14:51:49 +03002419 if (is_edp(intel_dp)) {
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002420 intel_panel_destroy_backlight(dev);
Jani Nikula1d508702012-10-19 14:51:49 +03002421 intel_panel_fini(&intel_connector->panel);
2422 }
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002423
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002424 drm_sysfs_connector_remove(connector);
2425 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002426 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002427}
2428
Daniel Vetter24d05922010-08-20 18:08:28 +02002429static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
2430{
2431 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2432
2433 i2c_del_adapter(&intel_dp->adapter);
2434 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002435 if (is_edp(intel_dp)) {
2436 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
2437 ironlake_panel_vdd_off_sync(intel_dp);
2438 }
Daniel Vetter24d05922010-08-20 18:08:28 +02002439 kfree(intel_dp);
2440}
2441
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002442static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002443 .mode_fixup = intel_dp_mode_fixup,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002444 .mode_set = intel_dp_mode_set,
Daniel Vetter1f703852012-07-11 16:51:39 +02002445 .disable = intel_encoder_noop,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002446};
2447
Paulo Zanonia7902ac52012-10-15 15:51:42 -03002448static const struct drm_encoder_helper_funcs intel_dp_helper_funcs_hsw = {
2449 .mode_fixup = intel_dp_mode_fixup,
2450 .mode_set = intel_ddi_mode_set,
2451 .disable = intel_encoder_noop,
2452};
2453
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002454static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002455 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002456 .detect = intel_dp_detect,
2457 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002458 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002459 .destroy = intel_dp_destroy,
2460};
2461
2462static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2463 .get_modes = intel_dp_get_modes,
2464 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002465 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002466};
2467
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002468static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002469 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002470};
2471
Chris Wilson995b6762010-08-20 13:23:26 +01002472static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002473intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002474{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002475 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Keith Packardc8110e52009-05-06 11:51:10 -07002476
Jesse Barnes885a5012011-07-07 11:11:01 -07002477 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002478}
2479
Zhenyu Wange3421a12010-04-08 09:43:27 +08002480/* Return which DP Port should be selected for Transcoder DP control */
2481int
Akshay Joshi0206e352011-08-16 15:34:10 -04002482intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002483{
2484 struct drm_device *dev = crtc->dev;
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02002485 struct intel_encoder *encoder;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002486
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02002487 for_each_encoder_on_crtc(dev, crtc, encoder) {
2488 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002489
Keith Packard417e8222011-11-01 19:54:11 -07002490 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT ||
2491 intel_dp->base.type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002492 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002493 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002494
Zhenyu Wange3421a12010-04-08 09:43:27 +08002495 return -1;
2496}
2497
Zhao Yakui36e83a12010-06-12 14:32:21 +08002498/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002499bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002500{
2501 struct drm_i915_private *dev_priv = dev->dev_private;
2502 struct child_device_config *p_child;
2503 int i;
2504
2505 if (!dev_priv->child_dev_num)
2506 return false;
2507
2508 for (i = 0; i < dev_priv->child_dev_num; i++) {
2509 p_child = dev_priv->child_dev + i;
2510
2511 if (p_child->dvo_port == PORT_IDPD &&
2512 p_child->device_type == DEVICE_TYPE_eDP)
2513 return true;
2514 }
2515 return false;
2516}
2517
Chris Wilsonf6849602010-09-19 09:29:33 +01002518static void
2519intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2520{
Chris Wilson3f43c482011-05-12 22:17:24 +01002521 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002522 intel_attach_broadcast_rgb_property(connector);
Chris Wilsonf6849602010-09-19 09:29:33 +01002523}
2524
Keith Packardc8110e52009-05-06 11:51:10 -07002525void
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002526intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002527{
2528 struct drm_i915_private *dev_priv = dev->dev_private;
2529 struct drm_connector *connector;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002530 struct intel_dp *intel_dp;
Eric Anholt21d40d32010-03-25 11:11:14 -07002531 struct intel_encoder *intel_encoder;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002532 struct intel_connector *intel_connector;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002533 struct drm_display_mode *fixed_mode = NULL;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002534 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002535 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002536
Chris Wilsonea5b2132010-08-04 13:50:23 +01002537 intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
2538 if (!intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002539 return;
2540
Chris Wilson3d3dc142011-02-12 10:33:12 +00002541 intel_dp->output_reg = output_reg;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002542 intel_dp->port = port;
Daniel Vetter07679352012-09-06 22:15:42 +02002543 /* Preserve the current hw state. */
2544 intel_dp->DP = I915_READ(intel_dp->output_reg);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002545
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002546 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
2547 if (!intel_connector) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002548 kfree(intel_dp);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002549 return;
2550 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002551 intel_encoder = &intel_dp->base;
Jani Nikuladd06f902012-10-19 14:51:50 +03002552 intel_dp->attached_connector = intel_connector;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002553
Chris Wilsonea5b2132010-08-04 13:50:23 +01002554 if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04002555 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01002556 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04002557
Gajanan Bhat19c03922012-09-27 19:13:07 +05302558 /*
2559 * FIXME : We need to initialize built-in panels before external panels.
2560 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
2561 */
2562 if (IS_VALLEYVIEW(dev) && output_reg == DP_C) {
2563 type = DRM_MODE_CONNECTOR_eDP;
2564 intel_encoder->type = INTEL_OUTPUT_EDP;
2565 } else if (output_reg == DP_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04002566 type = DRM_MODE_CONNECTOR_eDP;
2567 intel_encoder->type = INTEL_OUTPUT_EDP;
2568 } else {
2569 type = DRM_MODE_CONNECTOR_DisplayPort;
2570 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
2571 }
2572
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002573 connector = &intel_connector->base;
Adam Jacksonb3295302010-07-16 14:46:28 -04002574 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002575 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
2576
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002577 connector->polled = DRM_CONNECTOR_POLL_HPD;
2578
Daniel Vetter66a92782012-07-12 20:08:18 +02002579 intel_encoder->cloneable = false;
Ma Lingf8aed702009-08-24 13:50:24 +08002580
Daniel Vetter66a92782012-07-12 20:08:18 +02002581 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
2582 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08002583
Jesse Barnes27f82272011-09-02 12:54:37 -07002584 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002585
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002586 connector->interlace_allowed = true;
2587 connector->doublescan_allowed = 0;
2588
Chris Wilson4ef69c72010-09-09 15:14:28 +01002589 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002590 DRM_MODE_ENCODER_TMDS);
Paulo Zanonia7902ac52012-10-15 15:51:42 -03002591
2592 if (IS_HASWELL(dev))
2593 drm_encoder_helper_add(&intel_encoder->base,
2594 &intel_dp_helper_funcs_hsw);
2595 else
2596 drm_encoder_helper_add(&intel_encoder->base,
2597 &intel_dp_helper_funcs);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002598
Chris Wilsondf0e9242010-09-09 16:20:55 +01002599 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002600 drm_sysfs_connector_add(connector);
2601
Paulo Zanonia7902ac52012-10-15 15:51:42 -03002602 if (IS_HASWELL(dev)) {
2603 intel_encoder->enable = intel_enable_ddi;
2604 intel_encoder->pre_enable = intel_ddi_pre_enable;
2605 intel_encoder->disable = intel_disable_ddi;
2606 intel_encoder->post_disable = intel_ddi_post_disable;
2607 intel_encoder->get_hw_state = intel_ddi_get_hw_state;
2608 } else {
2609 intel_encoder->enable = intel_enable_dp;
2610 intel_encoder->pre_enable = intel_pre_enable_dp;
2611 intel_encoder->disable = intel_disable_dp;
2612 intel_encoder->post_disable = intel_post_disable_dp;
2613 intel_encoder->get_hw_state = intel_dp_get_hw_state;
2614 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002615 intel_connector->get_hw_state = intel_connector_get_hw_state;
Daniel Vettere8cb4552012-07-01 13:05:48 +02002616
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002617 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002618 switch (port) {
2619 case PORT_A:
2620 name = "DPDDC-A";
2621 break;
2622 case PORT_B:
2623 dev_priv->hotplug_supported_mask |= DPB_HOTPLUG_INT_STATUS;
2624 name = "DPDDC-B";
2625 break;
2626 case PORT_C:
2627 dev_priv->hotplug_supported_mask |= DPC_HOTPLUG_INT_STATUS;
2628 name = "DPDDC-C";
2629 break;
2630 case PORT_D:
2631 dev_priv->hotplug_supported_mask |= DPD_HOTPLUG_INT_STATUS;
2632 name = "DPDDC-D";
2633 break;
2634 default:
2635 WARN(1, "Invalid port %c\n", port_name(port));
2636 break;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002637 }
2638
Jesse Barnes89667382010-10-07 16:01:21 -07002639 /* Cache some DPCD data in the eDP case */
2640 if (is_edp(intel_dp)) {
Daniel Vetter82ed61f2012-10-20 20:57:41 +02002641 struct edp_power_seq cur, vbt, spec, final;
2642 u32 pp_on, pp_off, pp_div, pp;
2643
2644 /* Workaround: Need to write PP_CONTROL with the unlock key as
2645 * the very first thing. */
2646 pp = ironlake_get_pp_control(dev_priv);
2647 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes89667382010-10-07 16:01:21 -07002648
Jesse Barnes5d613502011-01-24 17:10:54 -08002649 pp_on = I915_READ(PCH_PP_ON_DELAYS);
Keith Packardf01eca22011-09-28 16:48:10 -07002650 pp_off = I915_READ(PCH_PP_OFF_DELAYS);
Jesse Barnes5d613502011-01-24 17:10:54 -08002651 pp_div = I915_READ(PCH_PP_DIVISOR);
2652
Keith Packardf01eca22011-09-28 16:48:10 -07002653 /* Pull timing values out of registers */
2654 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2655 PANEL_POWER_UP_DELAY_SHIFT;
2656
2657 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2658 PANEL_LIGHT_ON_DELAY_SHIFT;
Keith Packardf2e8b182011-11-01 20:01:35 -07002659
Keith Packardf01eca22011-09-28 16:48:10 -07002660 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2661 PANEL_LIGHT_OFF_DELAY_SHIFT;
2662
2663 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2664 PANEL_POWER_DOWN_DELAY_SHIFT;
2665
2666 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2667 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2668
2669 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2670 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2671
2672 vbt = dev_priv->edp.pps;
2673
Daniel Vetter82ed61f2012-10-20 20:57:41 +02002674 /* Upper limits from eDP 1.3 spec. Note that we use the clunky
2675 * units of our hw here, which are all in 100usec. */
2676 spec.t1_t3 = 210 * 10;
2677 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
2678 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
2679 spec.t10 = 500 * 10;
2680 /* This one is special and actually in units of 100ms, but zero
2681 * based in the hw (so we need to add 100 ms). But the sw vbt
2682 * table multiplies it with 1000 to make it in units of 100usec,
2683 * too. */
2684 spec.t11_t12 = (510 + 100) * 10;
2685
Keith Packardf01eca22011-09-28 16:48:10 -07002686 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2687 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2688
Daniel Vetter82ed61f2012-10-20 20:57:41 +02002689 /* Use the max of the register settings and vbt. If both are
2690 * unset, fall back to the spec limits. */
2691#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
2692 spec.field : \
2693 max(cur.field, vbt.field))
2694 assign_final(t1_t3);
2695 assign_final(t8);
2696 assign_final(t9);
2697 assign_final(t10);
2698 assign_final(t11_t12);
2699#undef assign_final
Keith Packardf01eca22011-09-28 16:48:10 -07002700
Daniel Vetter82ed61f2012-10-20 20:57:41 +02002701#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
Keith Packardf01eca22011-09-28 16:48:10 -07002702 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2703 intel_dp->backlight_on_delay = get_delay(t8);
2704 intel_dp->backlight_off_delay = get_delay(t9);
2705 intel_dp->panel_power_down_delay = get_delay(t10);
2706 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
Daniel Vetter82ed61f2012-10-20 20:57:41 +02002707#undef get_delay
2708
2709 /* And finally store the new values in the power sequencer. */
2710 pp_on = (final.t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
2711 (final.t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
2712 pp_off = (final.t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
2713 (final.t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetterd2acd212012-10-20 20:57:43 +02002714 /* Compute the divisor for the pp clock, simply match the Bspec
2715 * formula. */
2716 pp_div = ((100 * intel_pch_rawclk(dev))/2 - 1)
2717 << PP_REFERENCE_DIVIDER_SHIFT;
2718 pp_div |= (DIV_ROUND_UP(final.t11_t12, 1000)
2719 << PANEL_POWER_CYCLE_DELAY_SHIFT);
Daniel Vetter82ed61f2012-10-20 20:57:41 +02002720
2721 /* Haswell doesn't have any port selection bits for the panel
2722 * power sequence any more. */
2723 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
2724 if (is_cpu_edp(intel_dp))
2725 pp_on |= PANEL_POWER_PORT_DP_A;
2726 else
2727 pp_on |= PANEL_POWER_PORT_DP_D;
2728 }
2729
2730 I915_WRITE(PCH_PP_ON_DELAYS, pp_on);
2731 I915_WRITE(PCH_PP_OFF_DELAYS, pp_off);
2732 I915_WRITE(PCH_PP_DIVISOR, pp_div);
2733
Keith Packardf01eca22011-09-28 16:48:10 -07002734
2735 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2736 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2737 intel_dp->panel_power_cycle_delay);
2738
2739 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2740 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Daniel Vetter82ed61f2012-10-20 20:57:41 +02002741
2742 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
2743 I915_READ(PCH_PP_ON_DELAYS),
2744 I915_READ(PCH_PP_OFF_DELAYS),
2745 I915_READ(PCH_PP_DIVISOR));
Dave Airliec1f05262012-08-30 11:06:18 +10002746 }
2747
2748 intel_dp_i2c_init(intel_dp, intel_connector, name);
2749
2750 if (is_edp(intel_dp)) {
2751 bool ret;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002752 struct drm_display_mode *scan;
Dave Airliec1f05262012-08-30 11:06:18 +10002753 struct edid *edid;
Jesse Barnes5d613502011-01-24 17:10:54 -08002754
2755 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07002756 ret = intel_dp_get_dpcd(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002757 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard99ea7122011-11-01 19:57:50 -07002758
Keith Packard59f3e272011-07-25 20:01:56 -07002759 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07002760 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
2761 dev_priv->no_aux_handshake =
2762 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07002763 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
2764 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00002765 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00002766 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Chris Wilson3d3dc142011-02-12 10:33:12 +00002767 intel_dp_encoder_destroy(&intel_dp->base.base);
Takashi Iwai48898b02011-03-18 09:06:49 +00002768 intel_dp_destroy(&intel_connector->base);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002769 return;
Jesse Barnes89667382010-10-07 16:01:21 -07002770 }
Jesse Barnes89667382010-10-07 16:01:21 -07002771
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002772 ironlake_edp_panel_vdd_on(intel_dp);
2773 edid = drm_get_edid(connector, &intel_dp->adapter);
2774 if (edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03002775 if (drm_add_edid_modes(connector, edid)) {
2776 drm_mode_connector_update_edid_property(connector, edid);
2777 drm_edid_to_eld(connector, edid);
2778 } else {
2779 kfree(edid);
2780 edid = ERR_PTR(-EINVAL);
2781 }
2782 } else {
2783 edid = ERR_PTR(-ENOENT);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002784 }
Jani Nikula9cd300e2012-10-19 14:51:52 +03002785 intel_connector->edid = edid;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002786
2787 /* prefer fixed mode from EDID if available */
2788 list_for_each_entry(scan, &connector->probed_modes, head) {
2789 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
2790 fixed_mode = drm_mode_duplicate(dev, scan);
2791 break;
2792 }
2793 }
2794
2795 /* fallback to VBT if available for eDP */
2796 if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) {
2797 fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
2798 if (fixed_mode)
2799 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
2800 }
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002801
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002802 ironlake_edp_panel_vdd_off(intel_dp, false);
2803 }
Keith Packard552fb0b2011-09-28 16:31:53 -07002804
Eric Anholt21d40d32010-03-25 11:11:14 -07002805 intel_encoder->hot_plug = intel_dp_hot_plug;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002806
Jani Nikula1d508702012-10-19 14:51:49 +03002807 if (is_edp(intel_dp)) {
Jani Nikuladd06f902012-10-19 14:51:50 +03002808 intel_panel_init(&intel_connector->panel, fixed_mode);
Jani Nikula0657b6b2012-10-19 14:51:46 +03002809 intel_panel_setup_backlight(connector);
Jani Nikula1d508702012-10-19 14:51:49 +03002810 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002811
Chris Wilsonf6849602010-09-19 09:29:33 +01002812 intel_dp_add_properties(intel_dp, connector);
2813
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002814 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2815 * 0xd. Failure to do so will result in spurious interrupts being
2816 * generated on the port when a cable is not attached.
2817 */
2818 if (IS_G4X(dev) && !IS_GM45(dev)) {
2819 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2820 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2821 }
2822}