blob: 488686d490c0c7a96ba016e0f55a4beffcda6e4f [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2007 Dave Airlied
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24/*
25 * Authors: Dave Airlied <airlied@linux.ie>
26 * Ben Skeggs <darktama@iinet.net.au>
27 * Jeremy Kolb <jkolb@brandeis.edu>
28 */
29
Ben Skeggsebb945a2012-07-20 08:17:34 +100030#include <core/engine.h>
Chris Metcalf3e2b7562013-02-01 13:44:33 -050031#include <linux/swiotlb.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100032
Ben Skeggsebb945a2012-07-20 08:17:34 +100033#include <subdev/fb.h>
34#include <subdev/vm.h>
35#include <subdev/bar.h>
36
37#include "nouveau_drm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100038#include "nouveau_dma.h"
Ben Skeggsd375e7d52012-04-30 13:30:00 +100039#include "nouveau_fence.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100040
Ben Skeggsebb945a2012-07-20 08:17:34 +100041#include "nouveau_bo.h"
42#include "nouveau_ttm.h"
43#include "nouveau_gem.h"
Maarten Maathuisa5106042009-12-26 21:46:36 +010044
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100045/*
46 * NV10-NV40 tiling helpers
47 */
48
49static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100050nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
51 u32 addr, u32 size, u32 pitch, u32 flags)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100052{
Ben Skeggs77145f12012-07-31 16:16:21 +100053 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +100054 int i = reg - drm->tile.reg;
55 struct nouveau_fb *pfb = nouveau_fb(drm->device);
56 struct nouveau_fb_tile *tile = &pfb->tile.region[i];
57 struct nouveau_engine *engine;
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100058
Ben Skeggsebb945a2012-07-20 08:17:34 +100059 nouveau_fence_unref(&reg->fence);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100060
61 if (tile->pitch)
Ben Skeggsebb945a2012-07-20 08:17:34 +100062 pfb->tile.fini(pfb, i, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100063
64 if (pitch)
Ben Skeggsebb945a2012-07-20 08:17:34 +100065 pfb->tile.init(pfb, i, addr, size, pitch, flags, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100066
Ben Skeggsebb945a2012-07-20 08:17:34 +100067 pfb->tile.prog(pfb, i, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100068
Ben Skeggsebb945a2012-07-20 08:17:34 +100069 if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_GR)))
70 engine->tile_prog(engine, i);
71 if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_MPEG)))
72 engine->tile_prog(engine, i);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100073}
74
Ben Skeggsebb945a2012-07-20 08:17:34 +100075static struct nouveau_drm_tile *
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100076nv10_bo_get_tile_region(struct drm_device *dev, int i)
77{
Ben Skeggs77145f12012-07-31 16:16:21 +100078 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +100079 struct nouveau_drm_tile *tile = &drm->tile.reg[i];
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100080
Ben Skeggsebb945a2012-07-20 08:17:34 +100081 spin_lock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100082
83 if (!tile->used &&
84 (!tile->fence || nouveau_fence_done(tile->fence)))
85 tile->used = true;
86 else
87 tile = NULL;
88
Ben Skeggsebb945a2012-07-20 08:17:34 +100089 spin_unlock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100090 return tile;
91}
92
93static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100094nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
95 struct nouveau_fence *fence)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100096{
Ben Skeggs77145f12012-07-31 16:16:21 +100097 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100098
99 if (tile) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000100 spin_lock(&drm->tile.lock);
Ben Skeggs5d216f62013-11-13 10:23:46 +1000101 tile->fence = nouveau_fence_ref(fence);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000102 tile->used = false;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000103 spin_unlock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000104 }
105}
106
Ben Skeggsebb945a2012-07-20 08:17:34 +1000107static struct nouveau_drm_tile *
108nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
109 u32 size, u32 pitch, u32 flags)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000110{
Ben Skeggs77145f12012-07-31 16:16:21 +1000111 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000112 struct nouveau_fb *pfb = nouveau_fb(drm->device);
113 struct nouveau_drm_tile *tile, *found = NULL;
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000114 int i;
115
Ben Skeggsebb945a2012-07-20 08:17:34 +1000116 for (i = 0; i < pfb->tile.regions; i++) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000117 tile = nv10_bo_get_tile_region(dev, i);
118
119 if (pitch && !found) {
120 found = tile;
121 continue;
122
Ben Skeggsebb945a2012-07-20 08:17:34 +1000123 } else if (tile && pfb->tile.region[i].pitch) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000124 /* Kill an unused tile region. */
125 nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
126 }
127
128 nv10_bo_put_tile_region(dev, tile, NULL);
129 }
130
131 if (found)
132 nv10_bo_update_tile_region(dev, found, addr, size,
133 pitch, flags);
134 return found;
135}
136
Ben Skeggs6ee73862009-12-11 19:24:15 +1000137static void
138nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
139{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000140 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
141 struct drm_device *dev = drm->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000142 struct nouveau_bo *nvbo = nouveau_bo(bo);
143
David Herrmann55fb74a2013-10-02 10:15:17 +0200144 if (unlikely(nvbo->gem.filp))
Ben Skeggs6ee73862009-12-11 19:24:15 +1000145 DRM_ERROR("bo %p still attached to GEM object\n", bo);
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200146 WARN_ON(nvbo->pin_refcnt > 0);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000147 nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000148 kfree(nvbo);
149}
150
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100151static void
Ben Skeggsdb5c8e22011-02-10 13:41:01 +1000152nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
Ben Skeggsf91bac52011-06-06 14:15:46 +1000153 int *align, int *size)
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100154{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000155 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
156 struct nouveau_device *device = nv_device(drm->device);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100157
Ben Skeggsebb945a2012-07-20 08:17:34 +1000158 if (device->card_type < NV_50) {
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000159 if (nvbo->tile_mode) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000160 if (device->chipset >= 0x40) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100161 *align = 65536;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000162 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100163
Ben Skeggsebb945a2012-07-20 08:17:34 +1000164 } else if (device->chipset >= 0x30) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100165 *align = 32768;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000166 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100167
Ben Skeggsebb945a2012-07-20 08:17:34 +1000168 } else if (device->chipset >= 0x20) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100169 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000170 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100171
Ben Skeggsebb945a2012-07-20 08:17:34 +1000172 } else if (device->chipset >= 0x10) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100173 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000174 *size = roundup(*size, 32 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100175 }
176 }
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000177 } else {
Ben Skeggsf91bac52011-06-06 14:15:46 +1000178 *size = roundup(*size, (1 << nvbo->page_shift));
179 *align = max((1 << nvbo->page_shift), *align);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100180 }
181
Maarten Maathuis1c7059e2009-12-25 18:51:17 +0100182 *size = roundup(*size, PAGE_SIZE);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100183}
184
Ben Skeggs6ee73862009-12-11 19:24:15 +1000185int
Ben Skeggs7375c952011-06-07 14:21:29 +1000186nouveau_bo_new(struct drm_device *dev, int size, int align,
187 uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
Dave Airlie22b33e82012-04-02 11:53:06 +0100188 struct sg_table *sg,
Ben Skeggs7375c952011-06-07 14:21:29 +1000189 struct nouveau_bo **pnvbo)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000190{
Ben Skeggs77145f12012-07-31 16:16:21 +1000191 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000192 struct nouveau_bo *nvbo;
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500193 size_t acc_size;
Ben Skeggsf91bac52011-06-06 14:15:46 +1000194 int ret;
Dave Airlie22b33e82012-04-02 11:53:06 +0100195 int type = ttm_bo_type_device;
Maarten Lankhorst35095f72013-07-27 10:17:12 +0200196 int lpg_shift = 12;
197 int max_size;
198
199 if (drm->client.base.vm)
200 lpg_shift = drm->client.base.vm->vmm->lpg_shift;
201 max_size = INT_MAX & ~((1 << lpg_shift) - 1);
Maarten Lankhorst0108bc82013-07-07 10:40:19 +0200202
203 if (size <= 0 || size > max_size) {
204 nv_warn(drm, "skipped size %x\n", (u32)size);
205 return -EINVAL;
206 }
Dave Airlie22b33e82012-04-02 11:53:06 +0100207
208 if (sg)
209 type = ttm_bo_type_sg;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000210
211 nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
212 if (!nvbo)
213 return -ENOMEM;
214 INIT_LIST_HEAD(&nvbo->head);
215 INIT_LIST_HEAD(&nvbo->entry);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000216 INIT_LIST_HEAD(&nvbo->vma_list);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000217 nvbo->tile_mode = tile_mode;
218 nvbo->tile_flags = tile_flags;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000219 nvbo->bo.bdev = &drm->ttm.bdev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000220
Ben Skeggsf91bac52011-06-06 14:15:46 +1000221 nvbo->page_shift = 12;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000222 if (drm->client.base.vm) {
Ben Skeggsf91bac52011-06-06 14:15:46 +1000223 if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000224 nvbo->page_shift = drm->client.base.vm->vmm->lpg_shift;
Ben Skeggsf91bac52011-06-06 14:15:46 +1000225 }
226
227 nouveau_bo_fixup_align(nvbo, flags, &align, &size);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000228 nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
229 nouveau_bo_placement_set(nvbo, flags, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000230
Ben Skeggsebb945a2012-07-20 08:17:34 +1000231 acc_size = ttm_bo_dma_acc_size(&drm->ttm.bdev, size,
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500232 sizeof(struct nouveau_bo));
233
Ben Skeggsebb945a2012-07-20 08:17:34 +1000234 ret = ttm_bo_init(&drm->ttm.bdev, &nvbo->bo, size,
Dave Airlie22b33e82012-04-02 11:53:06 +0100235 type, &nvbo->placement,
Marcin Slusarz0b91c4a2012-11-06 21:49:51 +0000236 align >> PAGE_SHIFT, false, NULL, acc_size, sg,
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000237 nouveau_bo_del_ttm);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000238 if (ret) {
239 /* ttm will call nouveau_bo_del_ttm if it fails.. */
240 return ret;
241 }
242
Ben Skeggs6ee73862009-12-11 19:24:15 +1000243 *pnvbo = nvbo;
244 return 0;
245}
246
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100247static void
248set_placement_list(uint32_t *pl, unsigned *n, uint32_t type, uint32_t flags)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000249{
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100250 *n = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000251
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100252 if (type & TTM_PL_FLAG_VRAM)
253 pl[(*n)++] = TTM_PL_FLAG_VRAM | flags;
254 if (type & TTM_PL_FLAG_TT)
255 pl[(*n)++] = TTM_PL_FLAG_TT | flags;
256 if (type & TTM_PL_FLAG_SYSTEM)
257 pl[(*n)++] = TTM_PL_FLAG_SYSTEM | flags;
258}
Ben Skeggs37cb3e082009-12-16 16:22:42 +1000259
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200260static void
261set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
262{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000263 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
264 struct nouveau_fb *pfb = nouveau_fb(drm->device);
Ben Skeggsdceef5d2013-03-04 13:01:21 +1000265 u32 vram_pages = pfb->ram->size >> PAGE_SHIFT;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200266
Ilia Mirkin4a0ff752013-09-05 04:45:02 -0400267 if ((nv_device(drm->device)->card_type == NV_10 ||
268 nv_device(drm->device)->card_type == NV_11) &&
Francisco Jerez812f2192011-02-03 01:49:33 +0100269 nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
Francisco Jerez4beb1162011-11-06 21:21:28 +0100270 nvbo->bo.mem.num_pages < vram_pages / 4) {
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200271 /*
272 * Make sure that the color and depth buffers are handled
273 * by independent memory controller units. Up to a 9x
274 * speed up when alpha-blending and depth-test are enabled
275 * at the same time.
276 */
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200277 if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
278 nvbo->placement.fpfn = vram_pages / 2;
279 nvbo->placement.lpfn = ~0;
280 } else {
281 nvbo->placement.fpfn = 0;
282 nvbo->placement.lpfn = vram_pages / 2;
283 }
284 }
285}
286
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100287void
288nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
289{
290 struct ttm_placement *pl = &nvbo->placement;
291 uint32_t flags = TTM_PL_MASK_CACHING |
292 (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
293
294 pl->placement = nvbo->placements;
295 set_placement_list(nvbo->placements, &pl->num_placement,
296 type, flags);
297
298 pl->busy_placement = nvbo->busy_placements;
299 set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
300 type | busy, flags);
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200301
302 set_placement_range(nvbo, type);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000303}
304
305int
306nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype)
307{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000308 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000309 struct ttm_buffer_object *bo = &nvbo->bo;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100310 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000311
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100312 ret = ttm_bo_reserve(bo, false, false, false, 0);
313 if (ret)
314 goto out;
315
Ben Skeggs6ee73862009-12-11 19:24:15 +1000316 if (nvbo->pin_refcnt && !(memtype & (1 << bo->mem.mem_type))) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000317 NV_ERROR(drm, "bo %p pinned elsewhere: 0x%08x vs 0x%08x\n", bo,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000318 1 << bo->mem.mem_type, memtype);
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100319 ret = -EINVAL;
320 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000321 }
322
323 if (nvbo->pin_refcnt++)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000324 goto out;
325
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100326 nouveau_bo_placement_set(nvbo, memtype, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000327
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000328 ret = nouveau_bo_validate(nvbo, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000329 if (ret == 0) {
330 switch (bo->mem.mem_type) {
331 case TTM_PL_VRAM:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000332 drm->gem.vram_available -= bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000333 break;
334 case TTM_PL_TT:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000335 drm->gem.gart_available -= bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000336 break;
337 default:
338 break;
339 }
340 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000341out:
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100342 ttm_bo_unreserve(bo);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000343 return ret;
344}
345
346int
347nouveau_bo_unpin(struct nouveau_bo *nvbo)
348{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000349 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000350 struct ttm_buffer_object *bo = &nvbo->bo;
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200351 int ret, ref;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000352
Ben Skeggs6ee73862009-12-11 19:24:15 +1000353 ret = ttm_bo_reserve(bo, false, false, false, 0);
354 if (ret)
355 return ret;
356
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200357 ref = --nvbo->pin_refcnt;
358 WARN_ON_ONCE(ref < 0);
359 if (ref)
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100360 goto out;
361
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100362 nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000363
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000364 ret = nouveau_bo_validate(nvbo, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000365 if (ret == 0) {
366 switch (bo->mem.mem_type) {
367 case TTM_PL_VRAM:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000368 drm->gem.vram_available += bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000369 break;
370 case TTM_PL_TT:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000371 drm->gem.gart_available += bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000372 break;
373 default:
374 break;
375 }
376 }
377
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100378out:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000379 ttm_bo_unreserve(bo);
380 return ret;
381}
382
383int
384nouveau_bo_map(struct nouveau_bo *nvbo)
385{
386 int ret;
387
388 ret = ttm_bo_reserve(&nvbo->bo, false, false, false, 0);
389 if (ret)
390 return ret;
391
392 ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
393 ttm_bo_unreserve(&nvbo->bo);
394 return ret;
395}
396
397void
398nouveau_bo_unmap(struct nouveau_bo *nvbo)
399{
Ben Skeggs9d59e8a2010-08-27 13:04:41 +1000400 if (nvbo)
401 ttm_bo_kunmap(&nvbo->kmap);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000402}
403
Ben Skeggs7a45d762010-11-22 08:50:27 +1000404int
405nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000406 bool no_wait_gpu)
Ben Skeggs7a45d762010-11-22 08:50:27 +1000407{
408 int ret;
409
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000410 ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement,
411 interruptible, no_wait_gpu);
Ben Skeggs7a45d762010-11-22 08:50:27 +1000412 if (ret)
413 return ret;
414
415 return 0;
416}
417
Ben Skeggs6ee73862009-12-11 19:24:15 +1000418u16
419nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index)
420{
421 bool is_iomem;
422 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
423 mem = &mem[index];
424 if (is_iomem)
425 return ioread16_native((void __force __iomem *)mem);
426 else
427 return *mem;
428}
429
430void
431nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
432{
433 bool is_iomem;
434 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
435 mem = &mem[index];
436 if (is_iomem)
437 iowrite16_native(val, (void __force __iomem *)mem);
438 else
439 *mem = val;
440}
441
442u32
443nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
444{
445 bool is_iomem;
446 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
447 mem = &mem[index];
448 if (is_iomem)
449 return ioread32_native((void __force __iomem *)mem);
450 else
451 return *mem;
452}
453
454void
455nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
456{
457 bool is_iomem;
458 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
459 mem = &mem[index];
460 if (is_iomem)
461 iowrite32_native(val, (void __force __iomem *)mem);
462 else
463 *mem = val;
464}
465
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400466static struct ttm_tt *
Ben Skeggsebb945a2012-07-20 08:17:34 +1000467nouveau_ttm_tt_create(struct ttm_bo_device *bdev, unsigned long size,
468 uint32_t page_flags, struct page *dummy_read)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000469{
Max Filippovdf1b4b92012-10-14 01:58:26 +0400470#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +1000471 struct nouveau_drm *drm = nouveau_bdev(bdev);
472 struct drm_device *dev = drm->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000473
Ben Skeggsebb945a2012-07-20 08:17:34 +1000474 if (drm->agp.stat == ENABLED) {
475 return ttm_agp_tt_create(bdev, dev->agp->bridge, size,
476 page_flags, dummy_read);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000477 }
Max Filippovdf1b4b92012-10-14 01:58:26 +0400478#endif
Ben Skeggs6ee73862009-12-11 19:24:15 +1000479
Ben Skeggsebb945a2012-07-20 08:17:34 +1000480 return nouveau_sgdma_create_ttm(bdev, size, page_flags, dummy_read);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000481}
482
483static int
484nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
485{
486 /* We'll do this from user space. */
487 return 0;
488}
489
490static int
491nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
492 struct ttm_mem_type_manager *man)
493{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000494 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000495
496 switch (type) {
497 case TTM_PL_SYSTEM:
498 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
499 man->available_caching = TTM_PL_MASK_CACHING;
500 man->default_caching = TTM_PL_FLAG_CACHED;
501 break;
502 case TTM_PL_VRAM:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000503 if (nv_device(drm->device)->card_type >= NV_50) {
Ben Skeggs573a2a32010-08-25 15:26:04 +1000504 man->func = &nouveau_vram_manager;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000505 man->io_reserve_fastpath = false;
506 man->use_io_reserve_lru = true;
507 } else {
Ben Skeggs573a2a32010-08-25 15:26:04 +1000508 man->func = &ttm_bo_manager_func;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000509 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000510 man->flags = TTM_MEMTYPE_FLAG_FIXED |
Jerome Glissef32f02f2010-04-09 14:39:25 +0200511 TTM_MEMTYPE_FLAG_MAPPABLE;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000512 man->available_caching = TTM_PL_FLAG_UNCACHED |
513 TTM_PL_FLAG_WC;
514 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000515 break;
516 case TTM_PL_TT:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000517 if (nv_device(drm->device)->card_type >= NV_50)
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000518 man->func = &nouveau_gart_manager;
519 else
Ben Skeggsebb945a2012-07-20 08:17:34 +1000520 if (drm->agp.stat != ENABLED)
Ben Skeggs3863c9b2012-07-14 19:09:17 +1000521 man->func = &nv04_gart_manager;
522 else
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000523 man->func = &ttm_bo_manager_func;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000524
525 if (drm->agp.stat == ENABLED) {
Jerome Glissef32f02f2010-04-09 14:39:25 +0200526 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
Francisco Jereza3d487e2010-11-20 22:11:22 +0100527 man->available_caching = TTM_PL_FLAG_UNCACHED |
528 TTM_PL_FLAG_WC;
529 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000530 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000531 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
532 TTM_MEMTYPE_FLAG_CMA;
533 man->available_caching = TTM_PL_MASK_CACHING;
534 man->default_caching = TTM_PL_FLAG_CACHED;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000535 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000536
Ben Skeggs6ee73862009-12-11 19:24:15 +1000537 break;
538 default:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000539 return -EINVAL;
540 }
541 return 0;
542}
543
544static void
545nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
546{
547 struct nouveau_bo *nvbo = nouveau_bo(bo);
548
549 switch (bo->mem.mem_type) {
Francisco Jerez22fbd532009-12-11 18:40:17 +0100550 case TTM_PL_VRAM:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100551 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
552 TTM_PL_FLAG_SYSTEM);
Francisco Jerez22fbd532009-12-11 18:40:17 +0100553 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000554 default:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100555 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000556 break;
557 }
Francisco Jerez22fbd532009-12-11 18:40:17 +0100558
559 *pl = nvbo->placement;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000560}
561
562
Ben Skeggs6ee73862009-12-11 19:24:15 +1000563static int
Ben Skeggs49981042012-08-06 19:38:25 +1000564nve0_bo_move_init(struct nouveau_channel *chan, u32 handle)
565{
566 int ret = RING_SPACE(chan, 2);
567 if (ret == 0) {
568 BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
Ben Skeggs00fc6f62013-07-09 14:20:15 +1000569 OUT_RING (chan, handle & 0x0000ffff);
Ben Skeggs49981042012-08-06 19:38:25 +1000570 FIRE_RING (chan);
571 }
572 return ret;
573}
574
575static int
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000576nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
577 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
578{
579 struct nouveau_mem *node = old_mem->mm_node;
580 int ret = RING_SPACE(chan, 10);
581 if (ret == 0) {
Ben Skeggs6d597022012-04-01 21:09:13 +1000582 BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000583 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
584 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
585 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
586 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
587 OUT_RING (chan, PAGE_SIZE);
588 OUT_RING (chan, PAGE_SIZE);
589 OUT_RING (chan, PAGE_SIZE);
590 OUT_RING (chan, new_mem->num_pages);
Ben Skeggs6d597022012-04-01 21:09:13 +1000591 BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000592 }
593 return ret;
594}
595
596static int
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000597nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle)
598{
599 int ret = RING_SPACE(chan, 2);
600 if (ret == 0) {
601 BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
602 OUT_RING (chan, handle);
603 }
604 return ret;
605}
606
607static int
Ben Skeggs1a460982012-05-04 15:17:28 +1000608nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
609 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
610{
611 struct nouveau_mem *node = old_mem->mm_node;
612 u64 src_offset = node->vma[0].offset;
613 u64 dst_offset = node->vma[1].offset;
614 u32 page_count = new_mem->num_pages;
615 int ret;
616
617 page_count = new_mem->num_pages;
618 while (page_count) {
619 int line_count = (page_count > 8191) ? 8191 : page_count;
620
621 ret = RING_SPACE(chan, 11);
622 if (ret)
623 return ret;
624
625 BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8);
626 OUT_RING (chan, upper_32_bits(src_offset));
627 OUT_RING (chan, lower_32_bits(src_offset));
628 OUT_RING (chan, upper_32_bits(dst_offset));
629 OUT_RING (chan, lower_32_bits(dst_offset));
630 OUT_RING (chan, PAGE_SIZE);
631 OUT_RING (chan, PAGE_SIZE);
632 OUT_RING (chan, PAGE_SIZE);
633 OUT_RING (chan, line_count);
634 BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
635 OUT_RING (chan, 0x00000110);
636
637 page_count -= line_count;
638 src_offset += (PAGE_SIZE * line_count);
639 dst_offset += (PAGE_SIZE * line_count);
640 }
641
642 return 0;
643}
644
645static int
Ben Skeggs183720b2010-12-09 15:17:10 +1000646nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
647 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
648{
Ben Skeggsd2f966662011-06-06 20:54:42 +1000649 struct nouveau_mem *node = old_mem->mm_node;
650 u64 src_offset = node->vma[0].offset;
651 u64 dst_offset = node->vma[1].offset;
Ben Skeggs183720b2010-12-09 15:17:10 +1000652 u32 page_count = new_mem->num_pages;
653 int ret;
654
Ben Skeggs183720b2010-12-09 15:17:10 +1000655 page_count = new_mem->num_pages;
656 while (page_count) {
657 int line_count = (page_count > 2047) ? 2047 : page_count;
658
659 ret = RING_SPACE(chan, 12);
660 if (ret)
661 return ret;
662
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000663 BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2);
Ben Skeggs183720b2010-12-09 15:17:10 +1000664 OUT_RING (chan, upper_32_bits(dst_offset));
665 OUT_RING (chan, lower_32_bits(dst_offset));
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000666 BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6);
Ben Skeggs183720b2010-12-09 15:17:10 +1000667 OUT_RING (chan, upper_32_bits(src_offset));
668 OUT_RING (chan, lower_32_bits(src_offset));
669 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
670 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
671 OUT_RING (chan, PAGE_SIZE); /* line_length */
672 OUT_RING (chan, line_count);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000673 BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
Ben Skeggs183720b2010-12-09 15:17:10 +1000674 OUT_RING (chan, 0x00100110);
675
676 page_count -= line_count;
677 src_offset += (PAGE_SIZE * line_count);
678 dst_offset += (PAGE_SIZE * line_count);
679 }
680
681 return 0;
682}
683
684static int
Ben Skeggsfdf53242012-05-04 15:15:12 +1000685nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
686 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
687{
688 struct nouveau_mem *node = old_mem->mm_node;
689 u64 src_offset = node->vma[0].offset;
690 u64 dst_offset = node->vma[1].offset;
691 u32 page_count = new_mem->num_pages;
692 int ret;
693
694 page_count = new_mem->num_pages;
695 while (page_count) {
696 int line_count = (page_count > 8191) ? 8191 : page_count;
697
698 ret = RING_SPACE(chan, 11);
699 if (ret)
700 return ret;
701
702 BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
703 OUT_RING (chan, upper_32_bits(src_offset));
704 OUT_RING (chan, lower_32_bits(src_offset));
705 OUT_RING (chan, upper_32_bits(dst_offset));
706 OUT_RING (chan, lower_32_bits(dst_offset));
707 OUT_RING (chan, PAGE_SIZE);
708 OUT_RING (chan, PAGE_SIZE);
709 OUT_RING (chan, PAGE_SIZE);
710 OUT_RING (chan, line_count);
711 BEGIN_NV04(chan, NvSubCopy, 0x0300, 1);
712 OUT_RING (chan, 0x00000110);
713
714 page_count -= line_count;
715 src_offset += (PAGE_SIZE * line_count);
716 dst_offset += (PAGE_SIZE * line_count);
717 }
718
719 return 0;
720}
721
722static int
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000723nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
724 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
725{
726 struct nouveau_mem *node = old_mem->mm_node;
727 int ret = RING_SPACE(chan, 7);
728 if (ret == 0) {
729 BEGIN_NV04(chan, NvSubCopy, 0x0320, 6);
730 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
731 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
732 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
733 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
734 OUT_RING (chan, 0x00000000 /* COPY */);
735 OUT_RING (chan, new_mem->num_pages << PAGE_SHIFT);
736 }
737 return ret;
738}
739
740static int
Ben Skeggs4c193d22012-05-04 14:21:15 +1000741nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
742 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
743{
744 struct nouveau_mem *node = old_mem->mm_node;
745 int ret = RING_SPACE(chan, 7);
746 if (ret == 0) {
747 BEGIN_NV04(chan, NvSubCopy, 0x0304, 6);
748 OUT_RING (chan, new_mem->num_pages << PAGE_SHIFT);
749 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
750 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
751 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
752 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
753 OUT_RING (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */);
754 }
755 return ret;
756}
757
758static int
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000759nv50_bo_move_init(struct nouveau_channel *chan, u32 handle)
760{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000761 int ret = RING_SPACE(chan, 6);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000762 if (ret == 0) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000763 BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
764 OUT_RING (chan, handle);
765 BEGIN_NV04(chan, NvSubCopy, 0x0180, 3);
766 OUT_RING (chan, NvNotify0);
767 OUT_RING (chan, NvDmaFB);
768 OUT_RING (chan, NvDmaFB);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000769 }
770
771 return ret;
772}
773
774static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000775nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
776 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000777{
Ben Skeggsd2f966662011-06-06 20:54:42 +1000778 struct nouveau_mem *node = old_mem->mm_node;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000779 u64 length = (new_mem->num_pages << PAGE_SHIFT);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000780 u64 src_offset = node->vma[0].offset;
781 u64 dst_offset = node->vma[1].offset;
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100782 int src_tiled = !!node->memtype;
783 int dst_tiled = !!((struct nouveau_mem *)new_mem->mm_node)->memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000784 int ret;
785
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000786 while (length) {
787 u32 amount, stride, height;
788
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100789 ret = RING_SPACE(chan, 18 + 6 * (src_tiled + dst_tiled));
790 if (ret)
791 return ret;
792
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000793 amount = min(length, (u64)(4 * 1024 * 1024));
794 stride = 16 * 4;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000795 height = amount / stride;
796
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100797 if (src_tiled) {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000798 BEGIN_NV04(chan, NvSubCopy, 0x0200, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000799 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000800 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000801 OUT_RING (chan, stride);
802 OUT_RING (chan, height);
803 OUT_RING (chan, 1);
804 OUT_RING (chan, 0);
805 OUT_RING (chan, 0);
806 } else {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000807 BEGIN_NV04(chan, NvSubCopy, 0x0200, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000808 OUT_RING (chan, 1);
809 }
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100810 if (dst_tiled) {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000811 BEGIN_NV04(chan, NvSubCopy, 0x021c, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000812 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000813 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000814 OUT_RING (chan, stride);
815 OUT_RING (chan, height);
816 OUT_RING (chan, 1);
817 OUT_RING (chan, 0);
818 OUT_RING (chan, 0);
819 } else {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000820 BEGIN_NV04(chan, NvSubCopy, 0x021c, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000821 OUT_RING (chan, 1);
822 }
823
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000824 BEGIN_NV04(chan, NvSubCopy, 0x0238, 2);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000825 OUT_RING (chan, upper_32_bits(src_offset));
826 OUT_RING (chan, upper_32_bits(dst_offset));
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000827 BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000828 OUT_RING (chan, lower_32_bits(src_offset));
829 OUT_RING (chan, lower_32_bits(dst_offset));
830 OUT_RING (chan, stride);
831 OUT_RING (chan, stride);
832 OUT_RING (chan, stride);
833 OUT_RING (chan, height);
834 OUT_RING (chan, 0x00000101);
835 OUT_RING (chan, 0x00000000);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000836 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000837 OUT_RING (chan, 0);
838
839 length -= amount;
840 src_offset += amount;
841 dst_offset += amount;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000842 }
843
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000844 return 0;
845}
846
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000847static int
848nv04_bo_move_init(struct nouveau_channel *chan, u32 handle)
849{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000850 int ret = RING_SPACE(chan, 4);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000851 if (ret == 0) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000852 BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
853 OUT_RING (chan, handle);
854 BEGIN_NV04(chan, NvSubCopy, 0x0180, 1);
855 OUT_RING (chan, NvNotify0);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000856 }
857
858 return ret;
859}
860
Ben Skeggsa6704782011-02-16 09:10:20 +1000861static inline uint32_t
862nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
863 struct nouveau_channel *chan, struct ttm_mem_reg *mem)
864{
865 if (mem->mem_type == TTM_PL_TT)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000866 return NvDmaTT;
867 return NvDmaFB;
Ben Skeggsa6704782011-02-16 09:10:20 +1000868}
869
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000870static int
871nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
872 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
873{
Ben Skeggsd961db72010-08-05 10:48:18 +1000874 u32 src_offset = old_mem->start << PAGE_SHIFT;
875 u32 dst_offset = new_mem->start << PAGE_SHIFT;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000876 u32 page_count = new_mem->num_pages;
877 int ret;
878
879 ret = RING_SPACE(chan, 3);
880 if (ret)
881 return ret;
882
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000883 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000884 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
885 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));
886
Ben Skeggs6ee73862009-12-11 19:24:15 +1000887 page_count = new_mem->num_pages;
888 while (page_count) {
889 int line_count = (page_count > 2047) ? 2047 : page_count;
890
Ben Skeggs6ee73862009-12-11 19:24:15 +1000891 ret = RING_SPACE(chan, 11);
892 if (ret)
893 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000894
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000895 BEGIN_NV04(chan, NvSubCopy,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000896 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000897 OUT_RING (chan, src_offset);
898 OUT_RING (chan, dst_offset);
899 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
900 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
901 OUT_RING (chan, PAGE_SIZE); /* line_length */
902 OUT_RING (chan, line_count);
903 OUT_RING (chan, 0x00000101);
904 OUT_RING (chan, 0x00000000);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000905 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000906 OUT_RING (chan, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000907
908 page_count -= line_count;
909 src_offset += (PAGE_SIZE * line_count);
910 dst_offset += (PAGE_SIZE * line_count);
911 }
912
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000913 return 0;
914}
915
916static int
Ben Skeggs3c57d852013-11-22 10:35:25 +1000917nouveau_bo_move_prep(struct nouveau_drm *drm, struct ttm_buffer_object *bo,
918 struct ttm_mem_reg *mem)
Ben Skeggsd2f966662011-06-06 20:54:42 +1000919{
Ben Skeggs3c57d852013-11-22 10:35:25 +1000920 struct nouveau_mem *old_node = bo->mem.mm_node;
921 struct nouveau_mem *new_node = mem->mm_node;
922 u64 size = (u64)mem->num_pages << PAGE_SHIFT;
Ben Skeggsd2f966662011-06-06 20:54:42 +1000923 int ret;
924
Ben Skeggs3c57d852013-11-22 10:35:25 +1000925 ret = nouveau_vm_get(nv_client(drm)->vm, size, old_node->page_shift,
926 NV_MEM_ACCESS_RW, &old_node->vma[0]);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000927 if (ret)
928 return ret;
929
Ben Skeggs3c57d852013-11-22 10:35:25 +1000930 ret = nouveau_vm_get(nv_client(drm)->vm, size, new_node->page_shift,
931 NV_MEM_ACCESS_RW, &old_node->vma[1]);
932 if (ret) {
933 nouveau_vm_put(&old_node->vma[0]);
934 return ret;
935 }
936
937 nouveau_vm_map(&old_node->vma[0], old_node);
938 nouveau_vm_map(&old_node->vma[1], new_node);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000939 return 0;
940}
941
942static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000943nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000944 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000945{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000946 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Dave Jones1934a2a2013-09-17 17:26:34 -0400947 struct nouveau_channel *chan = drm->ttm.chan;
Ben Skeggs35b81412013-11-22 10:39:57 +1000948 struct nouveau_fence *fence;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000949 int ret;
950
Ben Skeggsd2f966662011-06-06 20:54:42 +1000951 /* create temporary vmas for the transfer and attach them to the
952 * old nouveau_mem node, these will get cleaned up after ttm has
953 * destroyed the ttm_mem_reg
Ben Skeggs3425df42011-02-10 11:22:12 +1000954 */
Ben Skeggsebb945a2012-07-20 08:17:34 +1000955 if (nv_device(drm->device)->card_type >= NV_50) {
Ben Skeggs3c57d852013-11-22 10:35:25 +1000956 ret = nouveau_bo_move_prep(drm, bo, new_mem);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000957 if (ret)
Ben Skeggs3c57d852013-11-22 10:35:25 +1000958 return ret;
Ben Skeggs3425df42011-02-10 11:22:12 +1000959 }
960
Ben Skeggs3c57d852013-11-22 10:35:25 +1000961 mutex_lock_nested(&chan->cli->mutex, SINGLE_DEPTH_NESTING);
Ben Skeggs35b81412013-11-22 10:39:57 +1000962 ret = nouveau_fence_sync(bo->sync_obj, chan);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000963 if (ret == 0) {
Ben Skeggs35b81412013-11-22 10:39:57 +1000964 ret = drm->ttm.move(chan, bo, &bo->mem, new_mem);
965 if (ret == 0) {
966 ret = nouveau_fence_new(chan, false, &fence);
967 if (ret == 0) {
968 ret = ttm_bo_move_accel_cleanup(bo, fence,
969 evict,
970 no_wait_gpu,
971 new_mem);
972 nouveau_fence_unref(&fence);
973 }
974 }
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000975 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000976 mutex_unlock(&chan->cli->mutex);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000977 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000978}
979
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000980void
Ben Skeggs49981042012-08-06 19:38:25 +1000981nouveau_bo_move_init(struct nouveau_drm *drm)
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000982{
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000983 static const struct {
984 const char *name;
Ben Skeggs1a460982012-05-04 15:17:28 +1000985 int engine;
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000986 u32 oclass;
987 int (*exec)(struct nouveau_channel *,
988 struct ttm_buffer_object *,
989 struct ttm_mem_reg *, struct ttm_mem_reg *);
990 int (*init)(struct nouveau_channel *, u32 handle);
991 } _methods[] = {
Ben Skeggs00fc6f62013-07-09 14:20:15 +1000992 { "COPY", 4, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
Ben Skeggs49981042012-08-06 19:38:25 +1000993 { "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs1a460982012-05-04 15:17:28 +1000994 { "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
995 { "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
996 { "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
997 { "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
998 { "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
999 { "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
1000 { "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
Ben Skeggs5490e5d2012-05-04 14:34:16 +10001001 {},
Ben Skeggs1a460982012-05-04 15:17:28 +10001002 { "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init },
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001003 }, *mthd = _methods;
1004 const char *name = "CPU";
1005 int ret;
1006
1007 do {
Ben Skeggsebb945a2012-07-20 08:17:34 +10001008 struct nouveau_object *object;
Ben Skeggs49981042012-08-06 19:38:25 +10001009 struct nouveau_channel *chan;
Ben Skeggs1a460982012-05-04 15:17:28 +10001010 u32 handle = (mthd->engine << 16) | mthd->oclass;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001011
Ben Skeggs00fc6f62013-07-09 14:20:15 +10001012 if (mthd->engine)
Ben Skeggs49981042012-08-06 19:38:25 +10001013 chan = drm->cechan;
1014 else
1015 chan = drm->channel;
1016 if (chan == NULL)
1017 continue;
1018
1019 ret = nouveau_object_new(nv_object(drm), chan->handle, handle,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001020 mthd->oclass, NULL, 0, &object);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001021 if (ret == 0) {
Ben Skeggs1a460982012-05-04 15:17:28 +10001022 ret = mthd->init(chan, handle);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001023 if (ret) {
Ben Skeggs49981042012-08-06 19:38:25 +10001024 nouveau_object_del(nv_object(drm),
Ben Skeggsebb945a2012-07-20 08:17:34 +10001025 chan->handle, handle);
1026 continue;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001027 }
Ben Skeggsebb945a2012-07-20 08:17:34 +10001028
1029 drm->ttm.move = mthd->exec;
Ben Skeggs1bb3f6a2013-07-08 10:40:35 +10001030 drm->ttm.chan = chan;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001031 name = mthd->name;
1032 break;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001033 }
1034 } while ((++mthd)->exec);
1035
Ben Skeggsebb945a2012-07-20 08:17:34 +10001036 NV_INFO(drm, "MM: using %s for buffer copies\n", name);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001037}
1038
Ben Skeggs6ee73862009-12-11 19:24:15 +10001039static int
1040nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001041 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001042{
1043 u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
1044 struct ttm_placement placement;
1045 struct ttm_mem_reg tmp_mem;
1046 int ret;
1047
1048 placement.fpfn = placement.lpfn = 0;
1049 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +01001050 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001051
1052 tmp_mem = *new_mem;
1053 tmp_mem.mm_node = NULL;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001054 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001055 if (ret)
1056 return ret;
1057
1058 ret = ttm_tt_bind(bo->ttm, &tmp_mem);
1059 if (ret)
1060 goto out;
1061
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001062 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001063 if (ret)
1064 goto out;
1065
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001066 ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001067out:
Ben Skeggs42311ff2010-08-04 12:07:08 +10001068 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001069 return ret;
1070}
1071
1072static int
1073nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001074 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001075{
1076 u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
1077 struct ttm_placement placement;
1078 struct ttm_mem_reg tmp_mem;
1079 int ret;
1080
1081 placement.fpfn = placement.lpfn = 0;
1082 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +01001083 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001084
1085 tmp_mem = *new_mem;
1086 tmp_mem.mm_node = NULL;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001087 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001088 if (ret)
1089 return ret;
1090
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001091 ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001092 if (ret)
1093 goto out;
1094
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001095 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001096 if (ret)
1097 goto out;
1098
1099out:
Ben Skeggs42311ff2010-08-04 12:07:08 +10001100 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001101 return ret;
1102}
1103
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001104static void
1105nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem)
1106{
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001107 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001108 struct nouveau_vma *vma;
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001109
Ben Skeggs9f1feed2012-01-25 15:34:22 +10001110 /* ttm can now (stupidly) pass the driver bos it didn't create... */
1111 if (bo->destroy != nouveau_bo_del_ttm)
1112 return;
1113
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001114 list_for_each_entry(vma, &nvbo->vma_list, head) {
Ben Skeggs2e2cfbe2013-11-15 11:56:49 +10001115 if (new_mem && new_mem->mem_type != TTM_PL_SYSTEM &&
1116 (new_mem->mem_type == TTM_PL_VRAM ||
1117 nvbo->page_shift != vma->vm->vmm->lpg_shift)) {
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001118 nouveau_vm_map(vma, new_mem->mm_node);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001119 } else {
1120 nouveau_vm_unmap(vma);
1121 }
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001122 }
1123}
1124
Ben Skeggs6ee73862009-12-11 19:24:15 +10001125static int
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001126nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001127 struct nouveau_drm_tile **new_tile)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001128{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001129 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1130 struct drm_device *dev = drm->dev;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001131 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001132 u64 offset = new_mem->start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001133
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001134 *new_tile = NULL;
1135 if (new_mem->mem_type != TTM_PL_VRAM)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001136 return 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001137
Ben Skeggsebb945a2012-07-20 08:17:34 +10001138 if (nv_device(drm->device)->card_type >= NV_10) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +10001139 *new_tile = nv10_bo_set_tiling(dev, offset, new_mem->size,
Francisco Jereza5cf68b2010-10-24 16:14:41 +02001140 nvbo->tile_mode,
1141 nvbo->tile_flags);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001142 }
1143
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001144 return 0;
1145}
Ben Skeggs6ee73862009-12-11 19:24:15 +10001146
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001147static void
1148nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001149 struct nouveau_drm_tile *new_tile,
1150 struct nouveau_drm_tile **old_tile)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001151{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001152 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1153 struct drm_device *dev = drm->dev;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001154
Ben Skeggsbc9e7b92012-07-19 17:54:21 +10001155 nv10_bo_put_tile_region(dev, *old_tile, bo->sync_obj);
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001156 *old_tile = new_tile;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001157}
1158
1159static int
1160nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001161 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001162{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001163 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001164 struct nouveau_bo *nvbo = nouveau_bo(bo);
1165 struct ttm_mem_reg *old_mem = &bo->mem;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001166 struct nouveau_drm_tile *new_tile = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001167 int ret = 0;
1168
Ben Skeggsebb945a2012-07-20 08:17:34 +10001169 if (nv_device(drm->device)->card_type < NV_50) {
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001170 ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
1171 if (ret)
1172 return ret;
1173 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001174
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001175 /* Fake bo copy. */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001176 if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
1177 BUG_ON(bo->mem.mm_node != NULL);
1178 bo->mem = *new_mem;
1179 new_mem->mm_node = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001180 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001181 }
1182
Ben Skeggscef9e992013-11-22 10:52:54 +10001183 /* Hardware assisted copy. */
1184 if (drm->ttm.move) {
1185 if (new_mem->mem_type == TTM_PL_SYSTEM)
1186 ret = nouveau_bo_move_flipd(bo, evict, intr,
1187 no_wait_gpu, new_mem);
1188 else if (old_mem->mem_type == TTM_PL_SYSTEM)
1189 ret = nouveau_bo_move_flips(bo, evict, intr,
1190 no_wait_gpu, new_mem);
1191 else
1192 ret = nouveau_bo_move_m2mf(bo, evict, intr,
1193 no_wait_gpu, new_mem);
1194 if (!ret)
1195 goto out;
Ben Skeggsb8a6a802010-08-27 11:55:43 +10001196 }
1197
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001198 /* Fallback to software copy. */
Ben Skeggscef9e992013-11-22 10:52:54 +10001199 spin_lock(&bo->bdev->fence_lock);
1200 ret = ttm_bo_wait(bo, true, intr, no_wait_gpu);
1201 spin_unlock(&bo->bdev->fence_lock);
1202 if (ret == 0)
1203 ret = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001204
1205out:
Ben Skeggsebb945a2012-07-20 08:17:34 +10001206 if (nv_device(drm->device)->card_type < NV_50) {
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001207 if (ret)
1208 nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
1209 else
1210 nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
1211 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001212
1213 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001214}
1215
1216static int
1217nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
1218{
David Herrmannacb46522013-08-25 18:28:59 +02001219 struct nouveau_bo *nvbo = nouveau_bo(bo);
1220
David Herrmann55fb74a2013-10-02 10:15:17 +02001221 return drm_vma_node_verify_access(&nvbo->gem.vma_node, filp);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001222}
1223
Jerome Glissef32f02f2010-04-09 14:39:25 +02001224static int
1225nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
1226{
1227 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
Ben Skeggsebb945a2012-07-20 08:17:34 +10001228 struct nouveau_drm *drm = nouveau_bdev(bdev);
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001229 struct nouveau_mem *node = mem->mm_node;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001230 struct drm_device *dev = drm->dev;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001231 int ret;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001232
1233 mem->bus.addr = NULL;
1234 mem->bus.offset = 0;
1235 mem->bus.size = mem->num_pages << PAGE_SHIFT;
1236 mem->bus.base = 0;
1237 mem->bus.is_iomem = false;
1238 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
1239 return -EINVAL;
1240 switch (mem->mem_type) {
1241 case TTM_PL_SYSTEM:
1242 /* System memory */
1243 return 0;
1244 case TTM_PL_TT:
1245#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +10001246 if (drm->agp.stat == ENABLED) {
Ben Skeggsd961db72010-08-05 10:48:18 +10001247 mem->bus.offset = mem->start << PAGE_SHIFT;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001248 mem->bus.base = drm->agp.base;
Aaro Koskineneda85d62012-12-31 03:34:59 +02001249 mem->bus.is_iomem = !dev->agp->cant_use_aperture;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001250 }
1251#endif
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001252 if (!node->memtype)
1253 /* untiled */
1254 break;
1255 /* fallthrough, tiled memory */
Jerome Glissef32f02f2010-04-09 14:39:25 +02001256 case TTM_PL_VRAM:
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001257 mem->bus.offset = mem->start << PAGE_SHIFT;
Jordan Crouse01d73a62010-05-27 13:40:24 -06001258 mem->bus.base = pci_resource_start(dev->pdev, 1);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001259 mem->bus.is_iomem = true;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001260 if (nv_device(drm->device)->card_type >= NV_50) {
1261 struct nouveau_bar *bar = nouveau_bar(drm->device);
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001262
Ben Skeggsebb945a2012-07-20 08:17:34 +10001263 ret = bar->umap(bar, node, NV_MEM_ACCESS_RW,
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001264 &node->bar_vma);
1265 if (ret)
1266 return ret;
1267
1268 mem->bus.offset = node->bar_vma.offset;
1269 }
Jerome Glissef32f02f2010-04-09 14:39:25 +02001270 break;
1271 default:
1272 return -EINVAL;
1273 }
1274 return 0;
1275}
1276
1277static void
1278nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
1279{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001280 struct nouveau_drm *drm = nouveau_bdev(bdev);
1281 struct nouveau_bar *bar = nouveau_bar(drm->device);
Ben Skeggsd5f42392011-02-10 12:22:52 +10001282 struct nouveau_mem *node = mem->mm_node;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001283
Ben Skeggsd5f42392011-02-10 12:22:52 +10001284 if (!node->bar_vma.node)
Ben Skeggsf869ef82010-11-15 11:53:16 +10001285 return;
1286
Ben Skeggsebb945a2012-07-20 08:17:34 +10001287 bar->unmap(bar, &node->bar_vma);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001288}
1289
1290static int
1291nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
1292{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001293 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Ben Skeggse1429b42010-09-10 11:12:25 +10001294 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001295 struct nouveau_device *device = nv_device(drm->device);
1296 u32 mappable = pci_resource_len(device->pdev, 1) >> PAGE_SHIFT;
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001297 int ret;
Ben Skeggse1429b42010-09-10 11:12:25 +10001298
1299 /* as long as the bo isn't in vram, and isn't tiled, we've got
1300 * nothing to do here.
1301 */
1302 if (bo->mem.mem_type != TTM_PL_VRAM) {
Ben Skeggsebb945a2012-07-20 08:17:34 +10001303 if (nv_device(drm->device)->card_type < NV_50 ||
Francisco Jerezf13b3262010-10-10 06:01:08 +02001304 !nouveau_bo_tile_layout(nvbo))
Ben Skeggse1429b42010-09-10 11:12:25 +10001305 return 0;
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001306
1307 if (bo->mem.mem_type == TTM_PL_SYSTEM) {
1308 nouveau_bo_placement_set(nvbo, TTM_PL_TT, 0);
1309
1310 ret = nouveau_bo_validate(nvbo, false, false);
1311 if (ret)
1312 return ret;
1313 }
1314 return 0;
Ben Skeggse1429b42010-09-10 11:12:25 +10001315 }
1316
1317 /* make sure bo is in mappable vram */
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001318 if (nv_device(drm->device)->card_type >= NV_50 ||
1319 bo->mem.start + bo->mem.num_pages < mappable)
Ben Skeggse1429b42010-09-10 11:12:25 +10001320 return 0;
1321
1322
1323 nvbo->placement.fpfn = 0;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001324 nvbo->placement.lpfn = mappable;
Dave Airliec2848152012-05-18 15:31:12 +01001325 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001326 return nouveau_bo_validate(nvbo, false, false);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001327}
1328
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001329static int
1330nouveau_ttm_tt_populate(struct ttm_tt *ttm)
1331{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001332 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001333 struct nouveau_drm *drm;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001334 struct drm_device *dev;
1335 unsigned i;
1336 int r;
Dave Airlie22b33e82012-04-02 11:53:06 +01001337 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001338
1339 if (ttm->state != tt_unpopulated)
1340 return 0;
1341
Dave Airlie22b33e82012-04-02 11:53:06 +01001342 if (slave && ttm->sg) {
1343 /* make userspace faulting work */
1344 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1345 ttm_dma->dma_address, ttm->num_pages);
1346 ttm->state = tt_unbound;
1347 return 0;
1348 }
1349
Ben Skeggsebb945a2012-07-20 08:17:34 +10001350 drm = nouveau_bdev(ttm->bdev);
1351 dev = drm->dev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001352
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001353#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +10001354 if (drm->agp.stat == ENABLED) {
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001355 return ttm_agp_tt_populate(ttm);
1356 }
1357#endif
1358
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001359#ifdef CONFIG_SWIOTLB
1360 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001361 return ttm_dma_populate((void *)ttm, dev->dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001362 }
1363#endif
1364
1365 r = ttm_pool_populate(ttm);
1366 if (r) {
1367 return r;
1368 }
1369
1370 for (i = 0; i < ttm->num_pages; i++) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001371 ttm_dma->dma_address[i] = pci_map_page(dev->pdev, ttm->pages[i],
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001372 0, PAGE_SIZE,
1373 PCI_DMA_BIDIRECTIONAL);
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001374 if (pci_dma_mapping_error(dev->pdev, ttm_dma->dma_address[i])) {
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001375 while (--i) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001376 pci_unmap_page(dev->pdev, ttm_dma->dma_address[i],
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001377 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001378 ttm_dma->dma_address[i] = 0;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001379 }
1380 ttm_pool_unpopulate(ttm);
1381 return -EFAULT;
1382 }
1383 }
1384 return 0;
1385}
1386
1387static void
1388nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
1389{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001390 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001391 struct nouveau_drm *drm;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001392 struct drm_device *dev;
1393 unsigned i;
Dave Airlie22b33e82012-04-02 11:53:06 +01001394 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1395
1396 if (slave)
1397 return;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001398
Ben Skeggsebb945a2012-07-20 08:17:34 +10001399 drm = nouveau_bdev(ttm->bdev);
1400 dev = drm->dev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001401
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001402#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +10001403 if (drm->agp.stat == ENABLED) {
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001404 ttm_agp_tt_unpopulate(ttm);
1405 return;
1406 }
1407#endif
1408
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001409#ifdef CONFIG_SWIOTLB
1410 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001411 ttm_dma_unpopulate((void *)ttm, dev->dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001412 return;
1413 }
1414#endif
1415
1416 for (i = 0; i < ttm->num_pages; i++) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001417 if (ttm_dma->dma_address[i]) {
1418 pci_unmap_page(dev->pdev, ttm_dma->dma_address[i],
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001419 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
1420 }
1421 }
1422
1423 ttm_pool_unpopulate(ttm);
1424}
1425
Ben Skeggs875ac342012-04-30 12:51:48 +10001426void
1427nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence)
1428{
Ben Skeggs5d216f62013-11-13 10:23:46 +10001429 struct nouveau_fence *new_fence = nouveau_fence_ref(fence);
Ben Skeggs875ac342012-04-30 12:51:48 +10001430 struct nouveau_fence *old_fence = NULL;
1431
Ben Skeggs875ac342012-04-30 12:51:48 +10001432 spin_lock(&nvbo->bo.bdev->fence_lock);
1433 old_fence = nvbo->bo.sync_obj;
Ben Skeggs5d216f62013-11-13 10:23:46 +10001434 nvbo->bo.sync_obj = new_fence;
Ben Skeggs875ac342012-04-30 12:51:48 +10001435 spin_unlock(&nvbo->bo.bdev->fence_lock);
1436
1437 nouveau_fence_unref(&old_fence);
1438}
1439
1440static void
1441nouveau_bo_fence_unref(void **sync_obj)
1442{
1443 nouveau_fence_unref((struct nouveau_fence **)sync_obj);
1444}
1445
1446static void *
1447nouveau_bo_fence_ref(void *sync_obj)
1448{
1449 return nouveau_fence_ref(sync_obj);
1450}
1451
1452static bool
Maarten Lankhorstdedfdff2012-10-12 15:04:00 +00001453nouveau_bo_fence_signalled(void *sync_obj)
Ben Skeggs875ac342012-04-30 12:51:48 +10001454{
Ben Skeggsd375e7d52012-04-30 13:30:00 +10001455 return nouveau_fence_done(sync_obj);
Ben Skeggs875ac342012-04-30 12:51:48 +10001456}
1457
1458static int
Maarten Lankhorstdedfdff2012-10-12 15:04:00 +00001459nouveau_bo_fence_wait(void *sync_obj, bool lazy, bool intr)
Ben Skeggs875ac342012-04-30 12:51:48 +10001460{
1461 return nouveau_fence_wait(sync_obj, lazy, intr);
1462}
1463
1464static int
Maarten Lankhorstdedfdff2012-10-12 15:04:00 +00001465nouveau_bo_fence_flush(void *sync_obj)
Ben Skeggs875ac342012-04-30 12:51:48 +10001466{
1467 return 0;
1468}
1469
Ben Skeggs6ee73862009-12-11 19:24:15 +10001470struct ttm_bo_driver nouveau_bo_driver = {
Jerome Glisse649bf3c2011-11-01 20:46:13 -04001471 .ttm_tt_create = &nouveau_ttm_tt_create,
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001472 .ttm_tt_populate = &nouveau_ttm_tt_populate,
1473 .ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001474 .invalidate_caches = nouveau_bo_invalidate_caches,
1475 .init_mem_type = nouveau_bo_init_mem_type,
1476 .evict_flags = nouveau_bo_evict_flags,
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001477 .move_notify = nouveau_bo_move_ntfy,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001478 .move = nouveau_bo_move,
1479 .verify_access = nouveau_bo_verify_access,
Ben Skeggs875ac342012-04-30 12:51:48 +10001480 .sync_obj_signaled = nouveau_bo_fence_signalled,
1481 .sync_obj_wait = nouveau_bo_fence_wait,
1482 .sync_obj_flush = nouveau_bo_fence_flush,
1483 .sync_obj_unref = nouveau_bo_fence_unref,
1484 .sync_obj_ref = nouveau_bo_fence_ref,
Jerome Glissef32f02f2010-04-09 14:39:25 +02001485 .fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
1486 .io_mem_reserve = &nouveau_ttm_io_mem_reserve,
1487 .io_mem_free = &nouveau_ttm_io_mem_free,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001488};
1489
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001490struct nouveau_vma *
1491nouveau_bo_vma_find(struct nouveau_bo *nvbo, struct nouveau_vm *vm)
1492{
1493 struct nouveau_vma *vma;
1494 list_for_each_entry(vma, &nvbo->vma_list, head) {
1495 if (vma->vm == vm)
1496 return vma;
1497 }
1498
1499 return NULL;
1500}
1501
1502int
1503nouveau_bo_vma_add(struct nouveau_bo *nvbo, struct nouveau_vm *vm,
1504 struct nouveau_vma *vma)
1505{
1506 const u32 size = nvbo->bo.mem.num_pages << PAGE_SHIFT;
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001507 int ret;
1508
1509 ret = nouveau_vm_get(vm, size, nvbo->page_shift,
1510 NV_MEM_ACCESS_RW, vma);
1511 if (ret)
1512 return ret;
1513
Ben Skeggs2e2cfbe2013-11-15 11:56:49 +10001514 if ( nvbo->bo.mem.mem_type != TTM_PL_SYSTEM &&
1515 (nvbo->bo.mem.mem_type == TTM_PL_VRAM ||
1516 nvbo->page_shift != vma->vm->vmm->lpg_shift))
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001517 nouveau_vm_map(vma, nvbo->bo.mem.mm_node);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001518
1519 list_add_tail(&vma->head, &nvbo->vma_list);
Ben Skeggs2fd3db62011-06-07 15:25:12 +10001520 vma->refcount = 1;
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001521 return 0;
1522}
1523
1524void
1525nouveau_bo_vma_del(struct nouveau_bo *nvbo, struct nouveau_vma *vma)
1526{
1527 if (vma->node) {
Ben Skeggsc4c70442013-05-07 09:48:30 +10001528 if (nvbo->bo.mem.mem_type != TTM_PL_SYSTEM)
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001529 nouveau_vm_unmap(vma);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001530 nouveau_vm_put(vma);
1531 list_del(&vma->head);
1532 }
1533}