blob: 10575a1bc1f1fa468c7b728702bf66dd4258c4f7 [file] [log] [blame]
Paul Walmsley02bfc032009-09-03 20:14:05 +03001/*
Paul Walmsley73591542010-02-22 22:09:32 -07002 * omap_hwmod_2420_data.c - hardware modules present on the OMAP2420 chips
Paul Walmsley02bfc032009-09-03 20:14:05 +03003 *
Paul Walmsley78183f32011-07-09 19:14:05 -06004 * Copyright (C) 2009-2011 Nokia Corporation
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005 * Copyright (C) 2012 Texas Instruments, Inc.
Paul Walmsley02bfc032009-09-03 20:14:05 +03006 * Paul Walmsley
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * XXX handle crossbar/shared link difference for L3?
Paul Walmsley73591542010-02-22 22:09:32 -070013 * XXX these should be marked initdata for multi-OMAP kernels
Paul Walmsley02bfc032009-09-03 20:14:05 +030014 */
Arnd Bergmann22037472012-08-24 15:21:06 +020015#include <linux/platform_data/spi-omap2-mcspi.h>
16
Tony Lindgrence491cf2009-10-20 09:40:47 -070017#include <plat/omap_hwmod.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070018#include <plat/dma.h>
Kevin Hilman046465b2010-09-27 20:19:30 +053019#include <plat/serial.h>
Paul Walmsley20042902010-09-30 02:40:12 +053020#include <plat/i2c.h>
Thara Gopinatheddb1262011-02-23 00:14:04 -070021#include <plat/dmtimer.h>
Tony Lindgren1e0f51a2012-09-20 11:42:02 -070022#include "l3_2xxx.h"
Tony Lindgren70606b12012-09-20 11:42:07 -070023#include "l4_2xxx.h"
Tony Lindgrenad1b6662012-05-08 17:23:33 -060024#include <plat/mmc.h>
Paul Walmsley02bfc032009-09-03 20:14:05 +030025
Paul Walmsley43b40992010-02-22 22:09:34 -070026#include "omap_hwmod_common_data.h"
27
Varadarajan, Charulathaa714b9c2010-09-23 20:02:39 +053028#include "cm-regbits-24xx.h"
Paul Walmsley20042902010-09-30 02:40:12 +053029#include "prm-regbits-24xx.h"
Paul Walmsleyff2516f2010-12-21 15:39:15 -070030#include "wd_timer.h"
Paul Walmsley02bfc032009-09-03 20:14:05 +030031
Paul Walmsley73591542010-02-22 22:09:32 -070032/*
33 * OMAP2420 hardware module integration data
34 *
Paul Walmsley844a3b62012-04-19 04:04:33 -060035 * All of the data in this section should be autogeneratable from the
Paul Walmsley73591542010-02-22 22:09:32 -070036 * TI hardware database or other technical documentation. Data that
37 * is driver-specific or driver-kernel integration-specific belongs
38 * elsewhere.
39 */
40
Paul Walmsley844a3b62012-04-19 04:04:33 -060041/*
42 * IP blocks
43 */
Senthilvadivu Guruswamy996746c2011-02-22 09:50:36 +020044
Paul Walmsley3af35fb2012-04-19 04:04:38 -060045/* IVA1 (IVA1) */
46static struct omap_hwmod_class iva1_hwmod_class = {
47 .name = "iva1",
48};
49
50static struct omap_hwmod_rst_info omap2420_iva_resets[] = {
51 { .name = "iva", .rst_shift = 8 },
52};
53
Paul Walmsley08072ac2010-07-26 16:34:33 -060054static struct omap_hwmod omap2420_iva_hwmod = {
55 .name = "iva",
Paul Walmsley3af35fb2012-04-19 04:04:38 -060056 .class = &iva1_hwmod_class,
57 .clkdm_name = "iva1_clkdm",
58 .rst_lines = omap2420_iva_resets,
59 .rst_lines_cnt = ARRAY_SIZE(omap2420_iva_resets),
60 .main_clk = "iva1_ifck",
61};
62
63/* DSP */
64static struct omap_hwmod_class dsp_hwmod_class = {
65 .name = "dsp",
66};
67
68static struct omap_hwmod_rst_info omap2420_dsp_resets[] = {
69 { .name = "logic", .rst_shift = 0 },
70 { .name = "mmu", .rst_shift = 1 },
71};
72
73static struct omap_hwmod omap2420_dsp_hwmod = {
74 .name = "dsp",
75 .class = &dsp_hwmod_class,
76 .clkdm_name = "dsp_clkdm",
77 .rst_lines = omap2420_dsp_resets,
78 .rst_lines_cnt = ARRAY_SIZE(omap2420_dsp_resets),
79 .main_clk = "dsp_fck",
Paul Walmsley08072ac2010-07-26 16:34:33 -060080};
81
Paul Walmsley20042902010-09-30 02:40:12 +053082/* I2C common */
83static struct omap_hwmod_class_sysconfig i2c_sysc = {
84 .rev_offs = 0x00,
85 .sysc_offs = 0x20,
86 .syss_offs = 0x10,
Avinash.H.Md73d65f2011-03-03 14:22:46 -070087 .sysc_flags = (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
Paul Walmsley20042902010-09-30 02:40:12 +053088 .sysc_fields = &omap_hwmod_sysc_type1,
89};
90
91static struct omap_hwmod_class i2c_class = {
92 .name = "i2c",
93 .sysc = &i2c_sysc,
Andy Greendb791a72011-07-10 05:27:15 -060094 .rev = OMAP_I2C_IP_VERSION_1,
Avinash.H.M6d3c55f2011-07-10 05:27:16 -060095 .reset = &omap_i2c_reset,
Paul Walmsley20042902010-09-30 02:40:12 +053096};
97
Andy Green4d4441a2011-07-10 05:27:16 -060098static struct omap_i2c_dev_attr i2c_dev_attr = {
99 .flags = OMAP_I2C_FLAG_NO_FIFO |
100 OMAP_I2C_FLAG_SIMPLE_CLOCK |
101 OMAP_I2C_FLAG_16BIT_DATA_REG |
102 OMAP_I2C_FLAG_BUS_SHIFT_2,
103};
Paul Walmsley20042902010-09-30 02:40:12 +0530104
105/* I2C1 */
Paul Walmsley20042902010-09-30 02:40:12 +0530106static struct omap_hwmod omap2420_i2c1_hwmod = {
107 .name = "i2c1",
Paul Walmsley0d619a82011-07-09 19:14:07 -0600108 .mpu_irqs = omap2_i2c1_mpu_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -0600109 .sdma_reqs = omap2_i2c1_sdma_reqs,
Paul Walmsley20042902010-09-30 02:40:12 +0530110 .main_clk = "i2c1_fck",
111 .prcm = {
112 .omap2 = {
113 .module_offs = CORE_MOD,
114 .prcm_reg_id = 1,
115 .module_bit = OMAP2420_EN_I2C1_SHIFT,
116 .idlest_reg_id = 1,
117 .idlest_idle_bit = OMAP2420_ST_I2C1_SHIFT,
118 },
119 },
Paul Walmsley20042902010-09-30 02:40:12 +0530120 .class = &i2c_class,
121 .dev_attr = &i2c_dev_attr,
Paul Walmsley20042902010-09-30 02:40:12 +0530122 .flags = HWMOD_16BIT_REG,
123};
124
125/* I2C2 */
Paul Walmsley20042902010-09-30 02:40:12 +0530126static struct omap_hwmod omap2420_i2c2_hwmod = {
127 .name = "i2c2",
Paul Walmsley0d619a82011-07-09 19:14:07 -0600128 .mpu_irqs = omap2_i2c2_mpu_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -0600129 .sdma_reqs = omap2_i2c2_sdma_reqs,
Paul Walmsley20042902010-09-30 02:40:12 +0530130 .main_clk = "i2c2_fck",
131 .prcm = {
132 .omap2 = {
133 .module_offs = CORE_MOD,
134 .prcm_reg_id = 1,
135 .module_bit = OMAP2420_EN_I2C2_SHIFT,
136 .idlest_reg_id = 1,
137 .idlest_idle_bit = OMAP2420_ST_I2C2_SHIFT,
138 },
139 },
Paul Walmsley20042902010-09-30 02:40:12 +0530140 .class = &i2c_class,
141 .dev_attr = &i2c_dev_attr,
Paul Walmsley20042902010-09-30 02:40:12 +0530142 .flags = HWMOD_16BIT_REG,
143};
144
G, Manjunath Kondaiah745685df92010-12-20 18:27:18 -0800145/* dma attributes */
146static struct omap_dma_dev_attr dma_dev_attr = {
147 .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
148 IS_CSSA_32 | IS_CDSA_32,
149 .lch_count = 32,
150};
151
G, Manjunath Kondaiah745685df92010-12-20 18:27:18 -0800152static struct omap_hwmod omap2420_dma_system_hwmod = {
153 .name = "dma",
Paul Walmsley273b9462011-07-09 19:14:08 -0600154 .class = &omap2xxx_dma_hwmod_class,
Paul Walmsley0d619a82011-07-09 19:14:07 -0600155 .mpu_irqs = omap2_dma_system_irqs,
G, Manjunath Kondaiah745685df92010-12-20 18:27:18 -0800156 .main_clk = "core_l3_ck",
G, Manjunath Kondaiah745685df92010-12-20 18:27:18 -0800157 .dev_attr = &dma_dev_attr,
G, Manjunath Kondaiah745685df92010-12-20 18:27:18 -0800158 .flags = HWMOD_NO_IDLEST,
159};
160
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800161/* mailbox */
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800162static struct omap_hwmod_irq_info omap2420_mailbox_irqs[] = {
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700163 { .name = "dsp", .irq = 26 + OMAP_INTC_START, },
164 { .name = "iva", .irq = 34 + OMAP_INTC_START, },
165 { .irq = -1 },
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800166};
167
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800168static struct omap_hwmod omap2420_mailbox_hwmod = {
169 .name = "mailbox",
Paul Walmsley273b9462011-07-09 19:14:08 -0600170 .class = &omap2xxx_mailbox_hwmod_class,
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800171 .mpu_irqs = omap2420_mailbox_irqs,
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800172 .main_clk = "mailboxes_ick",
173 .prcm = {
174 .omap2 = {
175 .prcm_reg_id = 1,
176 .module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
177 .module_offs = CORE_MOD,
178 .idlest_reg_id = 1,
179 .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
180 },
181 },
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800182};
183
Charulatha V3cb72fa2011-02-24 12:51:46 -0800184/*
185 * 'mcbsp' class
186 * multi channel buffered serial port controller
187 */
188
189static struct omap_hwmod_class omap2420_mcbsp_hwmod_class = {
190 .name = "mcbsp",
191};
192
Peter Ujfalusib3153102012-06-18 16:18:42 -0600193static struct omap_hwmod_opt_clk mcbsp_opt_clks[] = {
194 { .role = "pad_fck", .clk = "mcbsp_clks" },
195 { .role = "prcm_fck", .clk = "func_96m_ck" },
196};
197
Charulatha V3cb72fa2011-02-24 12:51:46 -0800198/* mcbsp1 */
199static struct omap_hwmod_irq_info omap2420_mcbsp1_irqs[] = {
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700200 { .name = "tx", .irq = 59 + OMAP_INTC_START, },
201 { .name = "rx", .irq = 60 + OMAP_INTC_START, },
202 { .irq = -1 },
Charulatha V3cb72fa2011-02-24 12:51:46 -0800203};
204
Charulatha V3cb72fa2011-02-24 12:51:46 -0800205static struct omap_hwmod omap2420_mcbsp1_hwmod = {
206 .name = "mcbsp1",
207 .class = &omap2420_mcbsp_hwmod_class,
208 .mpu_irqs = omap2420_mcbsp1_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -0600209 .sdma_reqs = omap2_mcbsp1_sdma_reqs,
Charulatha V3cb72fa2011-02-24 12:51:46 -0800210 .main_clk = "mcbsp1_fck",
211 .prcm = {
212 .omap2 = {
213 .prcm_reg_id = 1,
214 .module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
215 .module_offs = CORE_MOD,
216 .idlest_reg_id = 1,
217 .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
218 },
219 },
Peter Ujfalusib3153102012-06-18 16:18:42 -0600220 .opt_clks = mcbsp_opt_clks,
221 .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
Charulatha V3cb72fa2011-02-24 12:51:46 -0800222};
223
224/* mcbsp2 */
225static struct omap_hwmod_irq_info omap2420_mcbsp2_irqs[] = {
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700226 { .name = "tx", .irq = 62 + OMAP_INTC_START, },
227 { .name = "rx", .irq = 63 + OMAP_INTC_START, },
228 { .irq = -1 },
Charulatha V3cb72fa2011-02-24 12:51:46 -0800229};
230
Charulatha V3cb72fa2011-02-24 12:51:46 -0800231static struct omap_hwmod omap2420_mcbsp2_hwmod = {
232 .name = "mcbsp2",
233 .class = &omap2420_mcbsp_hwmod_class,
234 .mpu_irqs = omap2420_mcbsp2_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -0600235 .sdma_reqs = omap2_mcbsp2_sdma_reqs,
Charulatha V3cb72fa2011-02-24 12:51:46 -0800236 .main_clk = "mcbsp2_fck",
237 .prcm = {
238 .omap2 = {
239 .prcm_reg_id = 1,
240 .module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
241 .module_offs = CORE_MOD,
242 .idlest_reg_id = 1,
243 .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
244 },
245 },
Peter Ujfalusib3153102012-06-18 16:18:42 -0600246 .opt_clks = mcbsp_opt_clks,
247 .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
Charulatha V3cb72fa2011-02-24 12:51:46 -0800248};
249
Tony Lindgrenad1b6662012-05-08 17:23:33 -0600250static struct omap_hwmod_class_sysconfig omap2420_msdi_sysc = {
251 .rev_offs = 0x3c,
252 .sysc_offs = 0x64,
253 .syss_offs = 0x68,
254 .sysc_flags = (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
255 .sysc_fields = &omap_hwmod_sysc_type1,
256};
257
258static struct omap_hwmod_class omap2420_msdi_hwmod_class = {
259 .name = "msdi",
260 .sysc = &omap2420_msdi_sysc,
261 .reset = &omap_msdi_reset,
262};
263
264/* msdi1 */
265static struct omap_hwmod_irq_info omap2420_msdi1_irqs[] = {
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700266 { .irq = 83 + OMAP_INTC_START, },
267 { .irq = -1 },
Tony Lindgrenad1b6662012-05-08 17:23:33 -0600268};
269
270static struct omap_hwmod_dma_info omap2420_msdi1_sdma_reqs[] = {
271 { .name = "tx", .dma_req = 61 }, /* OMAP24XX_DMA_MMC1_TX */
272 { .name = "rx", .dma_req = 62 }, /* OMAP24XX_DMA_MMC1_RX */
273 { .dma_req = -1 }
274};
275
276static struct omap_hwmod omap2420_msdi1_hwmod = {
277 .name = "msdi1",
278 .class = &omap2420_msdi_hwmod_class,
279 .mpu_irqs = omap2420_msdi1_irqs,
280 .sdma_reqs = omap2420_msdi1_sdma_reqs,
281 .main_clk = "mmc_fck",
282 .prcm = {
283 .omap2 = {
284 .prcm_reg_id = 1,
285 .module_bit = OMAP2420_EN_MMC_SHIFT,
286 .module_offs = CORE_MOD,
287 .idlest_reg_id = 1,
288 .idlest_idle_bit = OMAP2420_ST_MMC_SHIFT,
289 },
290 },
291 .flags = HWMOD_16BIT_REG,
292};
293
Paul Walmsleyf32bd772012-05-08 11:34:28 -0600294/* HDQ1W/1-wire */
295static struct omap_hwmod omap2420_hdq1w_hwmod = {
296 .name = "hdq1w",
297 .mpu_irqs = omap2_hdq1w_mpu_irqs,
298 .main_clk = "hdq_fck",
299 .prcm = {
300 .omap2 = {
301 .module_offs = CORE_MOD,
302 .prcm_reg_id = 1,
303 .module_bit = OMAP24XX_EN_HDQ_SHIFT,
304 .idlest_reg_id = 1,
305 .idlest_idle_bit = OMAP24XX_ST_HDQ_SHIFT,
306 },
307 },
308 .class = &omap2_hdq1w_class,
309};
310
Paul Walmsley844a3b62012-04-19 04:04:33 -0600311/*
312 * interfaces
313 */
314
Paul Walmsley844a3b62012-04-19 04:04:33 -0600315/* L4 CORE -> I2C1 interface */
316static struct omap_hwmod_ocp_if omap2420_l4_core__i2c1 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600317 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600318 .slave = &omap2420_i2c1_hwmod,
319 .clk = "i2c1_ick",
320 .addr = omap2_i2c1_addr_space,
321 .user = OCP_USER_MPU | OCP_USER_SDMA,
322};
323
324/* L4 CORE -> I2C2 interface */
325static struct omap_hwmod_ocp_if omap2420_l4_core__i2c2 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600326 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600327 .slave = &omap2420_i2c2_hwmod,
328 .clk = "i2c2_ick",
329 .addr = omap2_i2c2_addr_space,
330 .user = OCP_USER_MPU | OCP_USER_SDMA,
331};
332
333/* IVA <- L3 interface */
334static struct omap_hwmod_ocp_if omap2420_l3__iva = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600335 .master = &omap2xxx_l3_main_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600336 .slave = &omap2420_iva_hwmod,
Paul Walmsley3af35fb2012-04-19 04:04:38 -0600337 .clk = "core_l3_ck",
338 .user = OCP_USER_MPU | OCP_USER_SDMA,
339};
340
341/* DSP <- L3 interface */
342static struct omap_hwmod_ocp_if omap2420_l3__dsp = {
343 .master = &omap2xxx_l3_main_hwmod,
344 .slave = &omap2420_dsp_hwmod,
345 .clk = "dsp_ick",
Paul Walmsley844a3b62012-04-19 04:04:33 -0600346 .user = OCP_USER_MPU | OCP_USER_SDMA,
347};
348
349static struct omap_hwmod_addr_space omap2420_timer1_addrs[] = {
350 {
351 .pa_start = 0x48028000,
352 .pa_end = 0x48028000 + SZ_1K - 1,
353 .flags = ADDR_TYPE_RT
354 },
355 { }
356};
357
358/* l4_wkup -> timer1 */
359static struct omap_hwmod_ocp_if omap2420_l4_wkup__timer1 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600360 .master = &omap2xxx_l4_wkup_hwmod,
361 .slave = &omap2xxx_timer1_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600362 .clk = "gpt1_ick",
363 .addr = omap2420_timer1_addrs,
364 .user = OCP_USER_MPU | OCP_USER_SDMA,
365};
366
Paul Walmsley844a3b62012-04-19 04:04:33 -0600367/* l4_wkup -> wd_timer2 */
368static struct omap_hwmod_addr_space omap2420_wd_timer2_addrs[] = {
369 {
370 .pa_start = 0x48022000,
371 .pa_end = 0x4802207f,
372 .flags = ADDR_TYPE_RT
373 },
374 { }
375};
376
377static struct omap_hwmod_ocp_if omap2420_l4_wkup__wd_timer2 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600378 .master = &omap2xxx_l4_wkup_hwmod,
379 .slave = &omap2xxx_wd_timer2_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600380 .clk = "mpu_wdt_ick",
381 .addr = omap2420_wd_timer2_addrs,
382 .user = OCP_USER_MPU | OCP_USER_SDMA,
383};
384
Paul Walmsley844a3b62012-04-19 04:04:33 -0600385/* l4_wkup -> gpio1 */
386static struct omap_hwmod_addr_space omap2420_gpio1_addr_space[] = {
387 {
388 .pa_start = 0x48018000,
389 .pa_end = 0x480181ff,
390 .flags = ADDR_TYPE_RT
391 },
392 { }
393};
394
395static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio1 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600396 .master = &omap2xxx_l4_wkup_hwmod,
397 .slave = &omap2xxx_gpio1_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600398 .clk = "gpios_ick",
399 .addr = omap2420_gpio1_addr_space,
400 .user = OCP_USER_MPU | OCP_USER_SDMA,
401};
402
403/* l4_wkup -> gpio2 */
404static struct omap_hwmod_addr_space omap2420_gpio2_addr_space[] = {
405 {
406 .pa_start = 0x4801a000,
407 .pa_end = 0x4801a1ff,
408 .flags = ADDR_TYPE_RT
409 },
410 { }
411};
412
413static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio2 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600414 .master = &omap2xxx_l4_wkup_hwmod,
415 .slave = &omap2xxx_gpio2_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600416 .clk = "gpios_ick",
417 .addr = omap2420_gpio2_addr_space,
418 .user = OCP_USER_MPU | OCP_USER_SDMA,
419};
420
421/* l4_wkup -> gpio3 */
422static struct omap_hwmod_addr_space omap2420_gpio3_addr_space[] = {
423 {
424 .pa_start = 0x4801c000,
425 .pa_end = 0x4801c1ff,
426 .flags = ADDR_TYPE_RT
427 },
428 { }
429};
430
431static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio3 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600432 .master = &omap2xxx_l4_wkup_hwmod,
433 .slave = &omap2xxx_gpio3_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600434 .clk = "gpios_ick",
435 .addr = omap2420_gpio3_addr_space,
436 .user = OCP_USER_MPU | OCP_USER_SDMA,
437};
438
439/* l4_wkup -> gpio4 */
440static struct omap_hwmod_addr_space omap2420_gpio4_addr_space[] = {
441 {
442 .pa_start = 0x4801e000,
443 .pa_end = 0x4801e1ff,
444 .flags = ADDR_TYPE_RT
445 },
446 { }
447};
448
449static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio4 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600450 .master = &omap2xxx_l4_wkup_hwmod,
451 .slave = &omap2xxx_gpio4_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600452 .clk = "gpios_ick",
453 .addr = omap2420_gpio4_addr_space,
454 .user = OCP_USER_MPU | OCP_USER_SDMA,
455};
456
457/* dma_system -> L3 */
458static struct omap_hwmod_ocp_if omap2420_dma_system__l3 = {
459 .master = &omap2420_dma_system_hwmod,
Paul Walmsleycb484272012-04-19 04:04:33 -0600460 .slave = &omap2xxx_l3_main_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600461 .clk = "core_l3_ck",
462 .user = OCP_USER_MPU | OCP_USER_SDMA,
463};
464
465/* l4_core -> dma_system */
466static struct omap_hwmod_ocp_if omap2420_l4_core__dma_system = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600467 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600468 .slave = &omap2420_dma_system_hwmod,
469 .clk = "sdma_ick",
470 .addr = omap2_dma_system_addrs,
471 .user = OCP_USER_MPU | OCP_USER_SDMA,
472};
473
474/* l4_core -> mailbox */
475static struct omap_hwmod_ocp_if omap2420_l4_core__mailbox = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600476 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600477 .slave = &omap2420_mailbox_hwmod,
478 .addr = omap2_mailbox_addrs,
479 .user = OCP_USER_MPU | OCP_USER_SDMA,
480};
481
482/* l4_core -> mcbsp1 */
483static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp1 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600484 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600485 .slave = &omap2420_mcbsp1_hwmod,
486 .clk = "mcbsp1_ick",
487 .addr = omap2_mcbsp1_addrs,
488 .user = OCP_USER_MPU | OCP_USER_SDMA,
489};
490
491/* l4_core -> mcbsp2 */
492static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp2 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600493 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600494 .slave = &omap2420_mcbsp2_hwmod,
495 .clk = "mcbsp2_ick",
496 .addr = omap2xxx_mcbsp2_addrs,
497 .user = OCP_USER_MPU | OCP_USER_SDMA,
498};
499
Tony Lindgrenad1b6662012-05-08 17:23:33 -0600500static struct omap_hwmod_addr_space omap2420_msdi1_addrs[] = {
501 {
502 .pa_start = 0x4809c000,
503 .pa_end = 0x4809c000 + SZ_128 - 1,
504 .flags = ADDR_TYPE_RT,
505 },
506 { }
507};
508
509/* l4_core -> msdi1 */
510static struct omap_hwmod_ocp_if omap2420_l4_core__msdi1 = {
511 .master = &omap2xxx_l4_core_hwmod,
512 .slave = &omap2420_msdi1_hwmod,
513 .clk = "mmc_ick",
514 .addr = omap2420_msdi1_addrs,
515 .user = OCP_USER_MPU | OCP_USER_SDMA,
516};
517
Paul Walmsleyf32bd772012-05-08 11:34:28 -0600518/* l4_core -> hdq1w interface */
519static struct omap_hwmod_ocp_if omap2420_l4_core__hdq1w = {
520 .master = &omap2xxx_l4_core_hwmod,
521 .slave = &omap2420_hdq1w_hwmod,
522 .clk = "hdq_ick",
523 .addr = omap2_hdq1w_addr_space,
524 .user = OCP_USER_MPU | OCP_USER_SDMA,
525 .flags = OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
526};
527
528
Vaibhav Hiremathc8d82ff2012-05-08 11:34:30 -0600529/* l4_wkup -> 32ksync_counter */
530static struct omap_hwmod_addr_space omap2420_counter_32k_addrs[] = {
531 {
532 .pa_start = 0x48004000,
533 .pa_end = 0x4800401f,
534 .flags = ADDR_TYPE_RT
535 },
536 { }
537};
538
539static struct omap_hwmod_ocp_if omap2420_l4_wkup__counter_32k = {
540 .master = &omap2xxx_l4_wkup_hwmod,
541 .slave = &omap2xxx_counter_32k_hwmod,
542 .clk = "sync_32k_ick",
543 .addr = omap2420_counter_32k_addrs,
544 .user = OCP_USER_MPU | OCP_USER_SDMA,
545};
546
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600547static struct omap_hwmod_ocp_if *omap2420_hwmod_ocp_ifs[] __initdata = {
Paul Walmsley6a297552012-04-19 04:04:34 -0600548 &omap2xxx_l3_main__l4_core,
549 &omap2xxx_mpu__l3_main,
550 &omap2xxx_dss__l3,
551 &omap2xxx_l4_core__mcspi1,
552 &omap2xxx_l4_core__mcspi2,
553 &omap2xxx_l4_core__l4_wkup,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600554 &omap2_l4_core__uart1,
555 &omap2_l4_core__uart2,
556 &omap2_l4_core__uart3,
557 &omap2420_l4_core__i2c1,
558 &omap2420_l4_core__i2c2,
559 &omap2420_l3__iva,
Paul Walmsley3af35fb2012-04-19 04:04:38 -0600560 &omap2420_l3__dsp,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600561 &omap2420_l4_wkup__timer1,
Paul Walmsley6a297552012-04-19 04:04:34 -0600562 &omap2xxx_l4_core__timer2,
563 &omap2xxx_l4_core__timer3,
564 &omap2xxx_l4_core__timer4,
565 &omap2xxx_l4_core__timer5,
566 &omap2xxx_l4_core__timer6,
567 &omap2xxx_l4_core__timer7,
568 &omap2xxx_l4_core__timer8,
569 &omap2xxx_l4_core__timer9,
570 &omap2xxx_l4_core__timer10,
571 &omap2xxx_l4_core__timer11,
572 &omap2xxx_l4_core__timer12,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600573 &omap2420_l4_wkup__wd_timer2,
Paul Walmsley6a297552012-04-19 04:04:34 -0600574 &omap2xxx_l4_core__dss,
575 &omap2xxx_l4_core__dss_dispc,
576 &omap2xxx_l4_core__dss_rfbi,
577 &omap2xxx_l4_core__dss_venc,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600578 &omap2420_l4_wkup__gpio1,
579 &omap2420_l4_wkup__gpio2,
580 &omap2420_l4_wkup__gpio3,
581 &omap2420_l4_wkup__gpio4,
582 &omap2420_dma_system__l3,
583 &omap2420_l4_core__dma_system,
584 &omap2420_l4_core__mailbox,
585 &omap2420_l4_core__mcbsp1,
586 &omap2420_l4_core__mcbsp2,
Tony Lindgrenad1b6662012-05-08 17:23:33 -0600587 &omap2420_l4_core__msdi1,
Paul Walmsleyf32bd772012-05-08 11:34:28 -0600588 &omap2420_l4_core__hdq1w,
Vaibhav Hiremathc8d82ff2012-05-08 11:34:30 -0600589 &omap2420_l4_wkup__counter_32k,
Paul Walmsley02bfc032009-09-03 20:14:05 +0300590 NULL,
591};
592
Paul Walmsley73591542010-02-22 22:09:32 -0700593int __init omap2420_hwmod_init(void)
594{
Kevin Hilman9ebfd282012-06-18 12:12:23 -0600595 omap_hwmod_init();
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600596 return omap_hwmod_register_links(omap2420_hwmod_ocp_ifs);
Paul Walmsley73591542010-02-22 22:09:32 -0700597}