blob: e4d470704150c257bdf0e535cefa05f4bc41a059 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/mmci.c - ARM PrimeCell MMCI PL180/1 driver
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 2003 Deep Blue Solutions, Ltd, All Rights Reserved.
Russell Kingc8ebae32011-01-11 19:35:53 +00005 * Copyright (C) 2010 ST-Ericsson SA
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/init.h>
14#include <linux/ioport.h>
15#include <linux/device.h>
Ulf Hanssonef289982014-03-17 13:56:32 +010016#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/interrupt.h>
Russell King613b1522011-01-30 21:06:53 +000018#include <linux/kernel.h>
Lee Jones000bc9d2012-04-16 10:18:43 +010019#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/delay.h>
21#include <linux/err.h>
22#include <linux/highmem.h>
Nicolas Pitre019a5f52007-10-11 01:06:03 -040023#include <linux/log2.h>
Ulf Hansson70be2082013-01-07 15:35:06 +010024#include <linux/mmc/pm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/mmc/host.h>
Linus Walleij34177802010-10-19 12:43:58 +010026#include <linux/mmc/card.h>
Ulf Hanssond2762092014-03-17 13:56:19 +010027#include <linux/mmc/slot-gpio.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000028#include <linux/amba/bus.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000029#include <linux/clk.h>
Jens Axboebd6dee62007-10-24 09:01:09 +020030#include <linux/scatterlist.h>
Russell King89001442009-07-09 15:16:07 +010031#include <linux/gpio.h>
Lee Jones9a597012012-04-12 16:51:13 +010032#include <linux/of_gpio.h>
Linus Walleij34e84f32009-09-22 14:41:40 +010033#include <linux/regulator/consumer.h>
Russell Kingc8ebae32011-01-11 19:35:53 +000034#include <linux/dmaengine.h>
35#include <linux/dma-mapping.h>
36#include <linux/amba/mmci.h>
Russell King1c3be362011-08-14 09:17:05 +010037#include <linux/pm_runtime.h>
Viresh Kumar258aea72012-02-01 16:12:19 +053038#include <linux/types.h>
Linus Walleija9a83782012-10-29 14:39:30 +010039#include <linux/pinctrl/consumer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040
Russell King7b09cda2005-07-01 12:02:59 +010041#include <asm/div64.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/io.h>
Russell Kingc6b8fda2005-10-28 14:05:16 +010043#include <asm/sizes.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
45#include "mmci.h"
46
47#define DRIVER_NAME "mmci-pl18x"
48
Linus Torvalds1da177e2005-04-16 15:20:36 -070049static unsigned int fmax = 515633;
50
Rabin Vincent4956e102010-07-21 12:54:40 +010051/**
52 * struct variant_data - MMCI variant-specific quirks
53 * @clkreg: default value for MCICLOCK register
Rabin Vincent4380c142010-07-21 12:55:18 +010054 * @clkreg_enable: enable value for MMCICLOCK register
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +010055 * @clkreg_8bit_bus_enable: enable value for 8 bit bus
Srinivas Kandagatlae8740642014-06-02 10:09:30 +010056 * @clkreg_neg_edge_enable: enable value for inverted data/cmd output
Rabin Vincent08458ef2010-07-21 12:55:59 +010057 * @datalength_bits: number of bits in the MMCIDATALENGTH register
Rabin Vincent8301bb62010-08-09 12:57:30 +010058 * @fifosize: number of bytes that can be written when MMCI_TXFIFOEMPTY
59 * is asserted (likewise for RX)
60 * @fifohalfsize: number of bytes that can be written when MCI_TXFIFOHALFEMPTY
61 * is asserted (likewise for RX)
Srinivas Kandagatlaae7b0062014-06-02 10:09:39 +010062 * @data_cmd_enable: enable value for data commands.
Linus Walleij34177802010-10-19 12:43:58 +010063 * @sdio: variant supports SDIO
Linus Walleijb70a67f2010-12-06 09:24:14 +010064 * @st_clkdiv: true if using a ST-specific clock divider algorithm
Srinivas Kandagatlae17dca22014-06-02 10:09:15 +010065 * @datactrl_mask_ddrmode: ddr mode mask in datactrl register.
Philippe Langlais1784b152011-03-25 08:51:52 +010066 * @blksz_datactrl16: true if Block size is at b16..b30 position in datactrl register
Srinivas Kandagatlaff783232014-06-02 10:09:06 +010067 * @blksz_datactrl4: true if Block size is at b4..b16 position in datactrl
68 * register
Ulf Hansson7d72a1d2011-12-13 16:54:55 +010069 * @pwrreg_powerup: power up value for MMCIPOWER register
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +010070 * @f_max: maximum clk frequency supported by the controller.
Ulf Hansson4d1a3a02011-12-13 16:57:07 +010071 * @signal_direction: input/out direction of bus signals can be indicated
Ulf Hanssonf4670da2013-01-09 17:19:54 +010072 * @pwrreg_clkgate: MMCIPOWER register must be used to gate the clock
Ulf Hansson01259622013-05-15 20:53:22 +010073 * @busy_detect: true if busy detection on dat0 is supported
Ulf Hansson1ff44432013-09-04 09:05:17 +010074 * @pwrreg_nopower: bits in MMCIPOWER don't controls ext. power supply
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +010075 * @explicit_mclk_control: enable explicit mclk control in driver.
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +010076 * @qcom_fifo: enables qcom specific fifo pio read logic.
Ulf Hansson78782892014-06-13 13:21:38 +020077 * @reversed_irq_handling: handle data irq before cmd irq.
Rabin Vincent4956e102010-07-21 12:54:40 +010078 */
79struct variant_data {
80 unsigned int clkreg;
Rabin Vincent4380c142010-07-21 12:55:18 +010081 unsigned int clkreg_enable;
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +010082 unsigned int clkreg_8bit_bus_enable;
Srinivas Kandagatlae8740642014-06-02 10:09:30 +010083 unsigned int clkreg_neg_edge_enable;
Rabin Vincent08458ef2010-07-21 12:55:59 +010084 unsigned int datalength_bits;
Rabin Vincent8301bb62010-08-09 12:57:30 +010085 unsigned int fifosize;
86 unsigned int fifohalfsize;
Srinivas Kandagatlaae7b0062014-06-02 10:09:39 +010087 unsigned int data_cmd_enable;
Srinivas Kandagatlae17dca22014-06-02 10:09:15 +010088 unsigned int datactrl_mask_ddrmode;
Linus Walleij34177802010-10-19 12:43:58 +010089 bool sdio;
Linus Walleijb70a67f2010-12-06 09:24:14 +010090 bool st_clkdiv;
Philippe Langlais1784b152011-03-25 08:51:52 +010091 bool blksz_datactrl16;
Srinivas Kandagatlaff783232014-06-02 10:09:06 +010092 bool blksz_datactrl4;
Ulf Hansson7d72a1d2011-12-13 16:54:55 +010093 u32 pwrreg_powerup;
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +010094 u32 f_max;
Ulf Hansson4d1a3a02011-12-13 16:57:07 +010095 bool signal_direction;
Ulf Hanssonf4670da2013-01-09 17:19:54 +010096 bool pwrreg_clkgate;
Ulf Hansson01259622013-05-15 20:53:22 +010097 bool busy_detect;
Ulf Hansson1ff44432013-09-04 09:05:17 +010098 bool pwrreg_nopower;
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +010099 bool explicit_mclk_control;
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +0100100 bool qcom_fifo;
Ulf Hansson78782892014-06-13 13:21:38 +0200101 bool reversed_irq_handling;
Rabin Vincent4956e102010-07-21 12:54:40 +0100102};
103
104static struct variant_data variant_arm = {
Rabin Vincent8301bb62010-08-09 12:57:30 +0100105 .fifosize = 16 * 4,
106 .fifohalfsize = 8 * 4,
Rabin Vincent08458ef2010-07-21 12:55:59 +0100107 .datalength_bits = 16,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100108 .pwrreg_powerup = MCI_PWR_UP,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100109 .f_max = 100000000,
Ulf Hansson78782892014-06-13 13:21:38 +0200110 .reversed_irq_handling = true,
Rabin Vincent4956e102010-07-21 12:54:40 +0100111};
112
Pawel Moll768fbc12011-03-11 17:18:07 +0000113static struct variant_data variant_arm_extended_fifo = {
114 .fifosize = 128 * 4,
115 .fifohalfsize = 64 * 4,
116 .datalength_bits = 16,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100117 .pwrreg_powerup = MCI_PWR_UP,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100118 .f_max = 100000000,
Pawel Moll768fbc12011-03-11 17:18:07 +0000119};
120
Pawel Moll3a372982013-01-24 14:12:45 +0100121static struct variant_data variant_arm_extended_fifo_hwfc = {
122 .fifosize = 128 * 4,
123 .fifohalfsize = 64 * 4,
124 .clkreg_enable = MCI_ARM_HWFCEN,
125 .datalength_bits = 16,
126 .pwrreg_powerup = MCI_PWR_UP,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100127 .f_max = 100000000,
Pawel Moll3a372982013-01-24 14:12:45 +0100128};
129
Rabin Vincent4956e102010-07-21 12:54:40 +0100130static struct variant_data variant_u300 = {
Rabin Vincent8301bb62010-08-09 12:57:30 +0100131 .fifosize = 16 * 4,
132 .fifohalfsize = 8 * 4,
Linus Walleij49ac2152011-03-04 14:54:16 +0100133 .clkreg_enable = MCI_ST_U300_HWFCEN,
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +0100134 .clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
Rabin Vincent08458ef2010-07-21 12:55:59 +0100135 .datalength_bits = 16,
Linus Walleij34177802010-10-19 12:43:58 +0100136 .sdio = true,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100137 .pwrreg_powerup = MCI_PWR_ON,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100138 .f_max = 100000000,
Ulf Hansson4d1a3a02011-12-13 16:57:07 +0100139 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100140 .pwrreg_clkgate = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100141 .pwrreg_nopower = true,
Rabin Vincent4956e102010-07-21 12:54:40 +0100142};
143
Linus Walleij34fd4212012-04-10 17:43:59 +0100144static struct variant_data variant_nomadik = {
145 .fifosize = 16 * 4,
146 .fifohalfsize = 8 * 4,
147 .clkreg = MCI_CLK_ENABLE,
148 .datalength_bits = 24,
149 .sdio = true,
150 .st_clkdiv = true,
151 .pwrreg_powerup = MCI_PWR_ON,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100152 .f_max = 100000000,
Linus Walleij34fd4212012-04-10 17:43:59 +0100153 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100154 .pwrreg_clkgate = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100155 .pwrreg_nopower = true,
Linus Walleij34fd4212012-04-10 17:43:59 +0100156};
157
Rabin Vincent4956e102010-07-21 12:54:40 +0100158static struct variant_data variant_ux500 = {
Rabin Vincent8301bb62010-08-09 12:57:30 +0100159 .fifosize = 30 * 4,
160 .fifohalfsize = 8 * 4,
Rabin Vincent4956e102010-07-21 12:54:40 +0100161 .clkreg = MCI_CLK_ENABLE,
Linus Walleij49ac2152011-03-04 14:54:16 +0100162 .clkreg_enable = MCI_ST_UX500_HWFCEN,
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +0100163 .clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
Srinivas Kandagatlae8740642014-06-02 10:09:30 +0100164 .clkreg_neg_edge_enable = MCI_ST_UX500_NEG_EDGE,
Rabin Vincent08458ef2010-07-21 12:55:59 +0100165 .datalength_bits = 24,
Linus Walleij34177802010-10-19 12:43:58 +0100166 .sdio = true,
Linus Walleijb70a67f2010-12-06 09:24:14 +0100167 .st_clkdiv = true,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100168 .pwrreg_powerup = MCI_PWR_ON,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100169 .f_max = 100000000,
Ulf Hansson4d1a3a02011-12-13 16:57:07 +0100170 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100171 .pwrreg_clkgate = true,
Ulf Hansson01259622013-05-15 20:53:22 +0100172 .busy_detect = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100173 .pwrreg_nopower = true,
Rabin Vincent4956e102010-07-21 12:54:40 +0100174};
Linus Walleijb70a67f2010-12-06 09:24:14 +0100175
Philippe Langlais1784b152011-03-25 08:51:52 +0100176static struct variant_data variant_ux500v2 = {
177 .fifosize = 30 * 4,
178 .fifohalfsize = 8 * 4,
179 .clkreg = MCI_CLK_ENABLE,
180 .clkreg_enable = MCI_ST_UX500_HWFCEN,
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +0100181 .clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
Srinivas Kandagatlae8740642014-06-02 10:09:30 +0100182 .clkreg_neg_edge_enable = MCI_ST_UX500_NEG_EDGE,
Srinivas Kandagatlae17dca22014-06-02 10:09:15 +0100183 .datactrl_mask_ddrmode = MCI_ST_DPSM_DDRMODE,
Philippe Langlais1784b152011-03-25 08:51:52 +0100184 .datalength_bits = 24,
185 .sdio = true,
186 .st_clkdiv = true,
187 .blksz_datactrl16 = true,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100188 .pwrreg_powerup = MCI_PWR_ON,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100189 .f_max = 100000000,
Ulf Hansson4d1a3a02011-12-13 16:57:07 +0100190 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100191 .pwrreg_clkgate = true,
Ulf Hansson01259622013-05-15 20:53:22 +0100192 .busy_detect = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100193 .pwrreg_nopower = true,
Philippe Langlais1784b152011-03-25 08:51:52 +0100194};
195
Srinivas Kandagatla55b604a2014-06-02 10:10:13 +0100196static struct variant_data variant_qcom = {
197 .fifosize = 16 * 4,
198 .fifohalfsize = 8 * 4,
199 .clkreg = MCI_CLK_ENABLE,
200 .clkreg_enable = MCI_QCOM_CLK_FLOWENA |
201 MCI_QCOM_CLK_SELECT_IN_FBCLK,
202 .clkreg_8bit_bus_enable = MCI_QCOM_CLK_WIDEBUS_8,
203 .datactrl_mask_ddrmode = MCI_QCOM_CLK_SELECT_IN_DDR_MODE,
204 .data_cmd_enable = MCI_QCOM_CSPM_DATCMD,
205 .blksz_datactrl4 = true,
206 .datalength_bits = 24,
207 .pwrreg_powerup = MCI_PWR_UP,
208 .f_max = 208000000,
209 .explicit_mclk_control = true,
210 .qcom_fifo = true,
211};
212
Ulf Hansson01259622013-05-15 20:53:22 +0100213static int mmci_card_busy(struct mmc_host *mmc)
214{
215 struct mmci_host *host = mmc_priv(mmc);
216 unsigned long flags;
217 int busy = 0;
218
219 pm_runtime_get_sync(mmc_dev(mmc));
220
221 spin_lock_irqsave(&host->lock, flags);
222 if (readl(host->base + MMCISTATUS) & MCI_ST_CARDBUSY)
223 busy = 1;
224 spin_unlock_irqrestore(&host->lock, flags);
225
226 pm_runtime_mark_last_busy(mmc_dev(mmc));
227 pm_runtime_put_autosuspend(mmc_dev(mmc));
228
229 return busy;
230}
231
Linus Walleija6a64642009-09-14 12:56:14 +0100232/*
Ulf Hansson653a7612013-01-21 21:29:34 +0100233 * Validate mmc prerequisites
234 */
235static int mmci_validate_data(struct mmci_host *host,
236 struct mmc_data *data)
237{
238 if (!data)
239 return 0;
240
241 if (!is_power_of_2(data->blksz)) {
242 dev_err(mmc_dev(host->mmc),
243 "unsupported block size (%d bytes)\n", data->blksz);
244 return -EINVAL;
245 }
246
247 return 0;
248}
249
Ulf Hanssonf829c042013-09-04 09:01:15 +0100250static void mmci_reg_delay(struct mmci_host *host)
251{
252 /*
253 * According to the spec, at least three feedback clock cycles
254 * of max 52 MHz must pass between two writes to the MMCICLOCK reg.
255 * Three MCLK clock cycles must pass between two MMCIPOWER reg writes.
256 * Worst delay time during card init is at 100 kHz => 30 us.
257 * Worst delay time when up and running is at 25 MHz => 120 ns.
258 */
259 if (host->cclk < 25000000)
260 udelay(30);
261 else
262 ndelay(120);
263}
264
Ulf Hansson653a7612013-01-21 21:29:34 +0100265/*
Linus Walleija6a64642009-09-14 12:56:14 +0100266 * This must be called with host->lock held
267 */
Ulf Hansson7437cfa2012-01-18 09:17:27 +0100268static void mmci_write_clkreg(struct mmci_host *host, u32 clk)
269{
270 if (host->clk_reg != clk) {
271 host->clk_reg = clk;
272 writel(clk, host->base + MMCICLOCK);
273 }
274}
275
276/*
277 * This must be called with host->lock held
278 */
279static void mmci_write_pwrreg(struct mmci_host *host, u32 pwr)
280{
281 if (host->pwr_reg != pwr) {
282 host->pwr_reg = pwr;
283 writel(pwr, host->base + MMCIPOWER);
284 }
285}
286
287/*
288 * This must be called with host->lock held
289 */
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100290static void mmci_write_datactrlreg(struct mmci_host *host, u32 datactrl)
291{
Ulf Hansson01259622013-05-15 20:53:22 +0100292 /* Keep ST Micro busy mode if enabled */
293 datactrl |= host->datactrl_reg & MCI_ST_DPSM_BUSYMODE;
294
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100295 if (host->datactrl_reg != datactrl) {
296 host->datactrl_reg = datactrl;
297 writel(datactrl, host->base + MMCIDATACTRL);
298 }
299}
300
301/*
302 * This must be called with host->lock held
303 */
Linus Walleija6a64642009-09-14 12:56:14 +0100304static void mmci_set_clkreg(struct mmci_host *host, unsigned int desired)
305{
Rabin Vincent4956e102010-07-21 12:54:40 +0100306 struct variant_data *variant = host->variant;
307 u32 clk = variant->clkreg;
Linus Walleija6a64642009-09-14 12:56:14 +0100308
Ulf Hanssonc58a8502013-05-13 15:40:03 +0100309 /* Make sure cclk reflects the current calculated clock */
310 host->cclk = 0;
311
Linus Walleija6a64642009-09-14 12:56:14 +0100312 if (desired) {
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +0100313 if (variant->explicit_mclk_control) {
314 host->cclk = host->mclk;
315 } else if (desired >= host->mclk) {
Linus Walleij991a86e2010-12-10 09:35:53 +0100316 clk = MCI_CLK_BYPASS;
Linus Walleij399bc482011-04-01 07:59:17 +0100317 if (variant->st_clkdiv)
318 clk |= MCI_ST_UX500_NEG_EDGE;
Linus Walleija6a64642009-09-14 12:56:14 +0100319 host->cclk = host->mclk;
Linus Walleijb70a67f2010-12-06 09:24:14 +0100320 } else if (variant->st_clkdiv) {
321 /*
322 * DB8500 TRM says f = mclk / (clkdiv + 2)
323 * => clkdiv = (mclk / f) - 2
324 * Round the divider up so we don't exceed the max
325 * frequency
326 */
327 clk = DIV_ROUND_UP(host->mclk, desired) - 2;
328 if (clk >= 256)
329 clk = 255;
330 host->cclk = host->mclk / (clk + 2);
Linus Walleija6a64642009-09-14 12:56:14 +0100331 } else {
Linus Walleijb70a67f2010-12-06 09:24:14 +0100332 /*
333 * PL180 TRM says f = mclk / (2 * (clkdiv + 1))
334 * => clkdiv = mclk / (2 * f) - 1
335 */
Linus Walleija6a64642009-09-14 12:56:14 +0100336 clk = host->mclk / (2 * desired) - 1;
337 if (clk >= 256)
338 clk = 255;
339 host->cclk = host->mclk / (2 * (clk + 1));
340 }
Rabin Vincent4380c142010-07-21 12:55:18 +0100341
342 clk |= variant->clkreg_enable;
Linus Walleija6a64642009-09-14 12:56:14 +0100343 clk |= MCI_CLK_ENABLE;
344 /* This hasn't proven to be worthwhile */
345 /* clk |= MCI_CLK_PWRSAVE; */
346 }
347
Ulf Hanssonc58a8502013-05-13 15:40:03 +0100348 /* Set actual clock for debug */
349 host->mmc->actual_clock = host->cclk;
350
Linus Walleij9e6c82c2009-09-14 12:57:11 +0100351 if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_4)
Linus Walleij771dc152010-04-08 07:38:52 +0100352 clk |= MCI_4BIT_BUS;
353 if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_8)
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +0100354 clk |= variant->clkreg_8bit_bus_enable;
Linus Walleij9e6c82c2009-09-14 12:57:11 +0100355
Seungwon Jeon6dad6c92014-03-14 21:12:13 +0900356 if (host->mmc->ios.timing == MMC_TIMING_UHS_DDR50 ||
357 host->mmc->ios.timing == MMC_TIMING_MMC_DDR52)
Srinivas Kandagatlae8740642014-06-02 10:09:30 +0100358 clk |= variant->clkreg_neg_edge_enable;
Ulf Hansson6dbb6ee2013-01-07 15:30:44 +0100359
Ulf Hansson7437cfa2012-01-18 09:17:27 +0100360 mmci_write_clkreg(host, clk);
Linus Walleija6a64642009-09-14 12:56:14 +0100361}
362
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363static void
364mmci_request_end(struct mmci_host *host, struct mmc_request *mrq)
365{
366 writel(0, host->base + MMCICOMMAND);
367
Russell Kinge47c2222007-01-08 16:42:51 +0000368 BUG_ON(host->data);
369
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 host->mrq = NULL;
371 host->cmd = NULL;
372
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 mmc_request_done(host->mmc, mrq);
Ulf Hansson2cd976c2011-12-13 17:01:11 +0100374
375 pm_runtime_mark_last_busy(mmc_dev(host->mmc));
376 pm_runtime_put_autosuspend(mmc_dev(host->mmc));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377}
378
Linus Walleij2686b4b2010-10-19 12:39:48 +0100379static void mmci_set_mask1(struct mmci_host *host, unsigned int mask)
380{
381 void __iomem *base = host->base;
382
383 if (host->singleirq) {
384 unsigned int mask0 = readl(base + MMCIMASK0);
385
386 mask0 &= ~MCI_IRQ1MASK;
387 mask0 |= mask;
388
389 writel(mask0, base + MMCIMASK0);
390 }
391
392 writel(mask, base + MMCIMASK1);
393}
394
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395static void mmci_stop_data(struct mmci_host *host)
396{
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100397 mmci_write_datactrlreg(host, 0);
Linus Walleij2686b4b2010-10-19 12:39:48 +0100398 mmci_set_mask1(host, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 host->data = NULL;
400}
401
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100402static void mmci_init_sg(struct mmci_host *host, struct mmc_data *data)
403{
404 unsigned int flags = SG_MITER_ATOMIC;
405
406 if (data->flags & MMC_DATA_READ)
407 flags |= SG_MITER_TO_SG;
408 else
409 flags |= SG_MITER_FROM_SG;
410
411 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
412}
413
Russell Kingc8ebae32011-01-11 19:35:53 +0000414/*
415 * All the DMA operation mode stuff goes inside this ifdef.
416 * This assumes that you have a generic DMA device interface,
417 * no custom DMA interfaces are supported.
418 */
419#ifdef CONFIG_DMA_ENGINE
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500420static void mmci_dma_setup(struct mmci_host *host)
Russell Kingc8ebae32011-01-11 19:35:53 +0000421{
Russell Kingc8ebae32011-01-11 19:35:53 +0000422 const char *rxname, *txname;
423 dma_cap_mask_t mask;
424
Lee Jones1fd83f02013-05-03 12:51:17 +0100425 host->dma_rx_channel = dma_request_slave_channel(mmc_dev(host->mmc), "rx");
426 host->dma_tx_channel = dma_request_slave_channel(mmc_dev(host->mmc), "tx");
Russell Kingc8ebae32011-01-11 19:35:53 +0000427
Per Forlin58c7ccb2011-07-01 18:55:24 +0200428 /* initialize pre request cookie */
429 host->next_data.cookie = 1;
430
Russell Kingc8ebae32011-01-11 19:35:53 +0000431 /* Try to acquire a generic DMA engine slave channel */
432 dma_cap_zero(mask);
433 dma_cap_set(DMA_SLAVE, mask);
434
435 /*
436 * If only an RX channel is specified, the driver will
437 * attempt to use it bidirectionally, however if it is
438 * is specified but cannot be located, DMA will be disabled.
439 */
Lee Jones1fd83f02013-05-03 12:51:17 +0100440 if (host->dma_rx_channel && !host->dma_tx_channel)
Russell Kingc8ebae32011-01-11 19:35:53 +0000441 host->dma_tx_channel = host->dma_rx_channel;
Russell Kingc8ebae32011-01-11 19:35:53 +0000442
443 if (host->dma_rx_channel)
444 rxname = dma_chan_name(host->dma_rx_channel);
445 else
446 rxname = "none";
447
448 if (host->dma_tx_channel)
449 txname = dma_chan_name(host->dma_tx_channel);
450 else
451 txname = "none";
452
453 dev_info(mmc_dev(host->mmc), "DMA channels RX %s, TX %s\n",
454 rxname, txname);
455
456 /*
457 * Limit the maximum segment size in any SG entry according to
458 * the parameters of the DMA engine device.
459 */
460 if (host->dma_tx_channel) {
461 struct device *dev = host->dma_tx_channel->device->dev;
462 unsigned int max_seg_size = dma_get_max_seg_size(dev);
463
464 if (max_seg_size < host->mmc->max_seg_size)
465 host->mmc->max_seg_size = max_seg_size;
466 }
467 if (host->dma_rx_channel) {
468 struct device *dev = host->dma_rx_channel->device->dev;
469 unsigned int max_seg_size = dma_get_max_seg_size(dev);
470
471 if (max_seg_size < host->mmc->max_seg_size)
472 host->mmc->max_seg_size = max_seg_size;
473 }
474}
475
476/*
Bill Pemberton6e0ee712012-11-19 13:26:03 -0500477 * This is used in or so inline it
Russell Kingc8ebae32011-01-11 19:35:53 +0000478 * so it can be discarded.
479 */
480static inline void mmci_dma_release(struct mmci_host *host)
481{
Russell Kingc8ebae32011-01-11 19:35:53 +0000482 if (host->dma_rx_channel)
483 dma_release_channel(host->dma_rx_channel);
Ulf Hansson8c3a05b2014-05-20 06:45:54 +0200484 if (host->dma_tx_channel)
Russell Kingc8ebae32011-01-11 19:35:53 +0000485 dma_release_channel(host->dma_tx_channel);
486 host->dma_rx_channel = host->dma_tx_channel = NULL;
487}
488
Ulf Hansson653a7612013-01-21 21:29:34 +0100489static void mmci_dma_data_error(struct mmci_host *host)
490{
491 dev_err(mmc_dev(host->mmc), "error during DMA transfer!\n");
492 dmaengine_terminate_all(host->dma_current);
493 host->dma_current = NULL;
494 host->dma_desc_current = NULL;
495 host->data->host_cookie = 0;
496}
497
Russell Kingc8ebae32011-01-11 19:35:53 +0000498static void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
499{
Ulf Hansson653a7612013-01-21 21:29:34 +0100500 struct dma_chan *chan;
Russell Kingc8ebae32011-01-11 19:35:53 +0000501 enum dma_data_direction dir;
Ulf Hansson653a7612013-01-21 21:29:34 +0100502
503 if (data->flags & MMC_DATA_READ) {
504 dir = DMA_FROM_DEVICE;
505 chan = host->dma_rx_channel;
506 } else {
507 dir = DMA_TO_DEVICE;
508 chan = host->dma_tx_channel;
509 }
510
511 dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, dir);
512}
513
514static void mmci_dma_finalize(struct mmci_host *host, struct mmc_data *data)
515{
Russell Kingc8ebae32011-01-11 19:35:53 +0000516 u32 status;
517 int i;
518
519 /* Wait up to 1ms for the DMA to complete */
520 for (i = 0; ; i++) {
521 status = readl(host->base + MMCISTATUS);
522 if (!(status & MCI_RXDATAAVLBLMASK) || i >= 100)
523 break;
524 udelay(10);
525 }
526
527 /*
528 * Check to see whether we still have some data left in the FIFO -
529 * this catches DMA controllers which are unable to monitor the
530 * DMALBREQ and DMALSREQ signals while allowing us to DMA to non-
531 * contiguous buffers. On TX, we'll get a FIFO underrun error.
532 */
533 if (status & MCI_RXDATAAVLBLMASK) {
Ulf Hansson653a7612013-01-21 21:29:34 +0100534 mmci_dma_data_error(host);
Russell Kingc8ebae32011-01-11 19:35:53 +0000535 if (!data->error)
536 data->error = -EIO;
537 }
538
Per Forlin58c7ccb2011-07-01 18:55:24 +0200539 if (!data->host_cookie)
Ulf Hansson653a7612013-01-21 21:29:34 +0100540 mmci_dma_unmap(host, data);
Russell Kingc8ebae32011-01-11 19:35:53 +0000541
542 /*
543 * Use of DMA with scatter-gather is impossible.
544 * Give up with DMA and switch back to PIO mode.
545 */
546 if (status & MCI_RXDATAAVLBLMASK) {
547 dev_err(mmc_dev(host->mmc), "buggy DMA detected. Taking evasive action.\n");
548 mmci_dma_release(host);
549 }
Ulf Hansson653a7612013-01-21 21:29:34 +0100550
551 host->dma_current = NULL;
552 host->dma_desc_current = NULL;
Russell Kingc8ebae32011-01-11 19:35:53 +0000553}
554
Ulf Hansson653a7612013-01-21 21:29:34 +0100555/* prepares DMA channel and DMA descriptor, returns non-zero on failure */
556static int __mmci_dma_prep_data(struct mmci_host *host, struct mmc_data *data,
557 struct dma_chan **dma_chan,
558 struct dma_async_tx_descriptor **dma_desc)
Russell Kingc8ebae32011-01-11 19:35:53 +0000559{
560 struct variant_data *variant = host->variant;
561 struct dma_slave_config conf = {
562 .src_addr = host->phybase + MMCIFIFO,
563 .dst_addr = host->phybase + MMCIFIFO,
564 .src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
565 .dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
566 .src_maxburst = variant->fifohalfsize >> 2, /* # of words */
567 .dst_maxburst = variant->fifohalfsize >> 2, /* # of words */
Viresh Kumar258aea72012-02-01 16:12:19 +0530568 .device_fc = false,
Russell Kingc8ebae32011-01-11 19:35:53 +0000569 };
Russell Kingc8ebae32011-01-11 19:35:53 +0000570 struct dma_chan *chan;
571 struct dma_device *device;
572 struct dma_async_tx_descriptor *desc;
Vinod Koul05f57992011-10-14 10:45:11 +0530573 enum dma_data_direction buffer_dirn;
Russell Kingc8ebae32011-01-11 19:35:53 +0000574 int nr_sg;
575
Russell Kingc8ebae32011-01-11 19:35:53 +0000576 if (data->flags & MMC_DATA_READ) {
Vinod Koul05f57992011-10-14 10:45:11 +0530577 conf.direction = DMA_DEV_TO_MEM;
578 buffer_dirn = DMA_FROM_DEVICE;
Russell Kingc8ebae32011-01-11 19:35:53 +0000579 chan = host->dma_rx_channel;
580 } else {
Vinod Koul05f57992011-10-14 10:45:11 +0530581 conf.direction = DMA_MEM_TO_DEV;
582 buffer_dirn = DMA_TO_DEVICE;
Russell Kingc8ebae32011-01-11 19:35:53 +0000583 chan = host->dma_tx_channel;
584 }
585
586 /* If there's no DMA channel, fall back to PIO */
587 if (!chan)
588 return -EINVAL;
589
590 /* If less than or equal to the fifo size, don't bother with DMA */
Per Forlin58c7ccb2011-07-01 18:55:24 +0200591 if (data->blksz * data->blocks <= variant->fifosize)
Russell Kingc8ebae32011-01-11 19:35:53 +0000592 return -EINVAL;
593
594 device = chan->device;
Vinod Koul05f57992011-10-14 10:45:11 +0530595 nr_sg = dma_map_sg(device->dev, data->sg, data->sg_len, buffer_dirn);
Russell Kingc8ebae32011-01-11 19:35:53 +0000596 if (nr_sg == 0)
597 return -EINVAL;
598
599 dmaengine_slave_config(chan, &conf);
Alexandre Bounine16052822012-03-08 16:11:18 -0500600 desc = dmaengine_prep_slave_sg(chan, data->sg, nr_sg,
Russell Kingc8ebae32011-01-11 19:35:53 +0000601 conf.direction, DMA_CTRL_ACK);
602 if (!desc)
603 goto unmap_exit;
604
Ulf Hansson653a7612013-01-21 21:29:34 +0100605 *dma_chan = chan;
606 *dma_desc = desc;
Russell Kingc8ebae32011-01-11 19:35:53 +0000607
Per Forlin58c7ccb2011-07-01 18:55:24 +0200608 return 0;
609
610 unmap_exit:
Vinod Koul05f57992011-10-14 10:45:11 +0530611 dma_unmap_sg(device->dev, data->sg, data->sg_len, buffer_dirn);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200612 return -ENOMEM;
613}
614
Ulf Hansson653a7612013-01-21 21:29:34 +0100615static inline int mmci_dma_prep_data(struct mmci_host *host,
616 struct mmc_data *data)
617{
618 /* Check if next job is already prepared. */
619 if (host->dma_current && host->dma_desc_current)
620 return 0;
621
622 /* No job were prepared thus do it now. */
623 return __mmci_dma_prep_data(host, data, &host->dma_current,
624 &host->dma_desc_current);
625}
626
627static inline int mmci_dma_prep_next(struct mmci_host *host,
628 struct mmc_data *data)
629{
630 struct mmci_host_next *nd = &host->next_data;
631 return __mmci_dma_prep_data(host, data, &nd->dma_chan, &nd->dma_desc);
632}
633
Per Forlin58c7ccb2011-07-01 18:55:24 +0200634static int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
635{
636 int ret;
637 struct mmc_data *data = host->data;
638
Ulf Hansson653a7612013-01-21 21:29:34 +0100639 ret = mmci_dma_prep_data(host, host->data);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200640 if (ret)
641 return ret;
642
643 /* Okay, go for it. */
Russell Kingc8ebae32011-01-11 19:35:53 +0000644 dev_vdbg(mmc_dev(host->mmc),
645 "Submit MMCI DMA job, sglen %d blksz %04x blks %04x flags %08x\n",
646 data->sg_len, data->blksz, data->blocks, data->flags);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200647 dmaengine_submit(host->dma_desc_current);
648 dma_async_issue_pending(host->dma_current);
Russell Kingc8ebae32011-01-11 19:35:53 +0000649
650 datactrl |= MCI_DPSM_DMAENABLE;
651
652 /* Trigger the DMA transfer */
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100653 mmci_write_datactrlreg(host, datactrl);
Russell Kingc8ebae32011-01-11 19:35:53 +0000654
655 /*
656 * Let the MMCI say when the data is ended and it's time
657 * to fire next DMA request. When that happens, MMCI will
658 * call mmci_data_end()
659 */
660 writel(readl(host->base + MMCIMASK0) | MCI_DATAENDMASK,
661 host->base + MMCIMASK0);
662 return 0;
Russell Kingc8ebae32011-01-11 19:35:53 +0000663}
Per Forlin58c7ccb2011-07-01 18:55:24 +0200664
665static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
666{
667 struct mmci_host_next *next = &host->next_data;
668
Ulf Hansson653a7612013-01-21 21:29:34 +0100669 WARN_ON(data->host_cookie && data->host_cookie != next->cookie);
670 WARN_ON(!data->host_cookie && (next->dma_desc || next->dma_chan));
Per Forlin58c7ccb2011-07-01 18:55:24 +0200671
672 host->dma_desc_current = next->dma_desc;
673 host->dma_current = next->dma_chan;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200674 next->dma_desc = NULL;
675 next->dma_chan = NULL;
676}
677
678static void mmci_pre_request(struct mmc_host *mmc, struct mmc_request *mrq,
679 bool is_first_req)
680{
681 struct mmci_host *host = mmc_priv(mmc);
682 struct mmc_data *data = mrq->data;
683 struct mmci_host_next *nd = &host->next_data;
684
685 if (!data)
686 return;
687
Ulf Hansson653a7612013-01-21 21:29:34 +0100688 BUG_ON(data->host_cookie);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200689
Ulf Hansson653a7612013-01-21 21:29:34 +0100690 if (mmci_validate_data(host, data))
691 return;
692
693 if (!mmci_dma_prep_next(host, data))
694 data->host_cookie = ++nd->cookie < 0 ? 1 : nd->cookie;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200695}
696
697static void mmci_post_request(struct mmc_host *mmc, struct mmc_request *mrq,
698 int err)
699{
700 struct mmci_host *host = mmc_priv(mmc);
701 struct mmc_data *data = mrq->data;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200702
Ulf Hansson653a7612013-01-21 21:29:34 +0100703 if (!data || !data->host_cookie)
Per Forlin58c7ccb2011-07-01 18:55:24 +0200704 return;
705
Ulf Hansson653a7612013-01-21 21:29:34 +0100706 mmci_dma_unmap(host, data);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200707
Ulf Hansson653a7612013-01-21 21:29:34 +0100708 if (err) {
709 struct mmci_host_next *next = &host->next_data;
710 struct dma_chan *chan;
711 if (data->flags & MMC_DATA_READ)
712 chan = host->dma_rx_channel;
713 else
714 chan = host->dma_tx_channel;
715 dmaengine_terminate_all(chan);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200716
Ulf Hansson653a7612013-01-21 21:29:34 +0100717 next->dma_desc = NULL;
718 next->dma_chan = NULL;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200719 }
720}
721
Russell Kingc8ebae32011-01-11 19:35:53 +0000722#else
723/* Blank functions if the DMA engine is not available */
Per Forlin58c7ccb2011-07-01 18:55:24 +0200724static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
725{
726}
Russell Kingc8ebae32011-01-11 19:35:53 +0000727static inline void mmci_dma_setup(struct mmci_host *host)
728{
729}
730
731static inline void mmci_dma_release(struct mmci_host *host)
732{
733}
734
735static inline void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
736{
737}
738
Ulf Hansson653a7612013-01-21 21:29:34 +0100739static inline void mmci_dma_finalize(struct mmci_host *host,
740 struct mmc_data *data)
741{
742}
743
Russell Kingc8ebae32011-01-11 19:35:53 +0000744static inline void mmci_dma_data_error(struct mmci_host *host)
745{
746}
747
748static inline int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
749{
750 return -ENOSYS;
751}
Per Forlin58c7ccb2011-07-01 18:55:24 +0200752
753#define mmci_pre_request NULL
754#define mmci_post_request NULL
755
Russell Kingc8ebae32011-01-11 19:35:53 +0000756#endif
757
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758static void mmci_start_data(struct mmci_host *host, struct mmc_data *data)
759{
Rabin Vincent8301bb62010-08-09 12:57:30 +0100760 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 unsigned int datactrl, timeout, irqmask;
Russell King7b09cda2005-07-01 12:02:59 +0100762 unsigned long long clks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 void __iomem *base;
Russell King3bc87f22006-08-27 13:51:28 +0100764 int blksz_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765
Linus Walleij64de0282010-02-19 01:09:10 +0100766 dev_dbg(mmc_dev(host->mmc), "blksz %04x blks %04x flags %08x\n",
767 data->blksz, data->blocks, data->flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768
769 host->data = data;
Rabin Vincent528320d2010-07-21 12:49:49 +0100770 host->size = data->blksz * data->blocks;
Russell King51d43752011-01-27 10:56:52 +0000771 data->bytes_xfered = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772
Russell King7b09cda2005-07-01 12:02:59 +0100773 clks = (unsigned long long)data->timeout_ns * host->cclk;
Srinivas Kandagatlac4a35762014-06-02 10:08:39 +0100774 do_div(clks, NSEC_PER_SEC);
Russell King7b09cda2005-07-01 12:02:59 +0100775
776 timeout = data->timeout_clks + (unsigned int)clks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777
778 base = host->base;
779 writel(timeout, base + MMCIDATATIMER);
780 writel(host->size, base + MMCIDATALENGTH);
781
Russell King3bc87f22006-08-27 13:51:28 +0100782 blksz_bits = ffs(data->blksz) - 1;
783 BUG_ON(1 << blksz_bits != data->blksz);
784
Philippe Langlais1784b152011-03-25 08:51:52 +0100785 if (variant->blksz_datactrl16)
786 datactrl = MCI_DPSM_ENABLE | (data->blksz << 16);
Srinivas Kandagatlaff783232014-06-02 10:09:06 +0100787 else if (variant->blksz_datactrl4)
788 datactrl = MCI_DPSM_ENABLE | (data->blksz << 4);
Philippe Langlais1784b152011-03-25 08:51:52 +0100789 else
790 datactrl = MCI_DPSM_ENABLE | blksz_bits << 4;
Russell Kingc8ebae32011-01-11 19:35:53 +0000791
792 if (data->flags & MMC_DATA_READ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 datactrl |= MCI_DPSM_DIRECTION;
Russell Kingc8ebae32011-01-11 19:35:53 +0000794
Ulf Hansson7258db72011-12-13 17:05:28 +0100795 /* The ST Micro variants has a special bit to enable SDIO */
796 if (variant->sdio && host->mmc->card)
Ulf Hansson06c1a122012-10-12 14:01:50 +0100797 if (mmc_card_sdio(host->mmc->card)) {
798 /*
799 * The ST Micro variants has a special bit
800 * to enable SDIO.
801 */
802 u32 clk;
803
Ulf Hansson7258db72011-12-13 17:05:28 +0100804 datactrl |= MCI_ST_DPSM_SDIOEN;
805
Ulf Hansson06c1a122012-10-12 14:01:50 +0100806 /*
Ulf Hansson70ac0932012-10-12 14:07:36 +0100807 * The ST Micro variant for SDIO small write transfers
808 * needs to have clock H/W flow control disabled,
809 * otherwise the transfer will not start. The threshold
810 * depends on the rate of MCLK.
Ulf Hansson06c1a122012-10-12 14:01:50 +0100811 */
Ulf Hansson70ac0932012-10-12 14:07:36 +0100812 if (data->flags & MMC_DATA_WRITE &&
813 (host->size < 8 ||
814 (host->size <= 8 && host->mclk > 50000000)))
Ulf Hansson06c1a122012-10-12 14:01:50 +0100815 clk = host->clk_reg & ~variant->clkreg_enable;
816 else
817 clk = host->clk_reg | variant->clkreg_enable;
818
819 mmci_write_clkreg(host, clk);
820 }
821
Seungwon Jeon6dad6c92014-03-14 21:12:13 +0900822 if (host->mmc->ios.timing == MMC_TIMING_UHS_DDR50 ||
823 host->mmc->ios.timing == MMC_TIMING_MMC_DDR52)
Srinivas Kandagatlae17dca22014-06-02 10:09:15 +0100824 datactrl |= variant->datactrl_mask_ddrmode;
Ulf Hansson6dbb6ee2013-01-07 15:30:44 +0100825
Russell Kingc8ebae32011-01-11 19:35:53 +0000826 /*
827 * Attempt to use DMA operation mode, if this
828 * should fail, fall back to PIO mode
829 */
830 if (!mmci_dma_start_data(host, datactrl))
831 return;
832
833 /* IRQ mode, map the SG list for CPU reading/writing */
834 mmci_init_sg(host, data);
835
836 if (data->flags & MMC_DATA_READ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 irqmask = MCI_RXFIFOHALFFULLMASK;
Russell King0425a142006-02-16 16:48:31 +0000838
839 /*
Russell Kingc4d877c2011-01-27 09:50:13 +0000840 * If we have less than the fifo 'half-full' threshold to
841 * transfer, trigger a PIO interrupt as soon as any data
842 * is available.
Russell King0425a142006-02-16 16:48:31 +0000843 */
Russell Kingc4d877c2011-01-27 09:50:13 +0000844 if (host->size < variant->fifohalfsize)
Russell King0425a142006-02-16 16:48:31 +0000845 irqmask |= MCI_RXDATAAVLBLMASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 } else {
847 /*
848 * We don't actually need to include "FIFO empty" here
849 * since its implicit in "FIFO half empty".
850 */
851 irqmask = MCI_TXFIFOHALFEMPTYMASK;
852 }
853
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100854 mmci_write_datactrlreg(host, datactrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 writel(readl(base + MMCIMASK0) & ~MCI_DATAENDMASK, base + MMCIMASK0);
Linus Walleij2686b4b2010-10-19 12:39:48 +0100856 mmci_set_mask1(host, irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857}
858
859static void
860mmci_start_command(struct mmci_host *host, struct mmc_command *cmd, u32 c)
861{
862 void __iomem *base = host->base;
863
Linus Walleij64de0282010-02-19 01:09:10 +0100864 dev_dbg(mmc_dev(host->mmc), "op %02x arg %08x flags %08x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 cmd->opcode, cmd->arg, cmd->flags);
866
867 if (readl(base + MMCICOMMAND) & MCI_CPSM_ENABLE) {
868 writel(0, base + MMCICOMMAND);
Srinivas Kandagatla6adb2a82014-06-02 10:08:57 +0100869 mmci_reg_delay(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 }
871
872 c |= cmd->opcode | MCI_CPSM_ENABLE;
Russell Kinge9225172006-02-02 12:23:12 +0000873 if (cmd->flags & MMC_RSP_PRESENT) {
874 if (cmd->flags & MMC_RSP_136)
875 c |= MCI_CPSM_LONGRSP;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 c |= MCI_CPSM_RESPONSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 }
878 if (/*interrupt*/0)
879 c |= MCI_CPSM_INTERRUPT;
880
Srinivas Kandagatlaae7b0062014-06-02 10:09:39 +0100881 if (mmc_cmd_type(cmd) == MMC_CMD_ADTC)
882 c |= host->variant->data_cmd_enable;
883
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884 host->cmd = cmd;
885
886 writel(cmd->arg, base + MMCIARGUMENT);
887 writel(c, base + MMCICOMMAND);
888}
889
890static void
891mmci_data_irq(struct mmci_host *host, struct mmc_data *data,
892 unsigned int status)
893{
Ulf Hansson1cb9da52014-06-12 14:42:23 +0200894 /* Make sure we have data to handle */
895 if (!data)
896 return;
897
Linus Walleijf20f8f22010-10-19 13:41:24 +0100898 /* First check for errors */
Ulf Hanssonb63038d2011-12-13 16:51:04 +0100899 if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_STARTBITERR|
900 MCI_TXUNDERRUN|MCI_RXOVERRUN)) {
Linus Walleij8cb28152011-01-24 15:22:13 +0100901 u32 remain, success;
Linus Walleijf20f8f22010-10-19 13:41:24 +0100902
Russell Kingc8ebae32011-01-11 19:35:53 +0000903 /* Terminate the DMA transfer */
Ulf Hansson653a7612013-01-21 21:29:34 +0100904 if (dma_inprogress(host)) {
Russell Kingc8ebae32011-01-11 19:35:53 +0000905 mmci_dma_data_error(host);
Ulf Hansson653a7612013-01-21 21:29:34 +0100906 mmci_dma_unmap(host, data);
907 }
Russell Kingc8ebae32011-01-11 19:35:53 +0000908
Russell Kingc8afc9d2011-02-04 09:19:46 +0000909 /*
910 * Calculate how far we are into the transfer. Note that
911 * the data counter gives the number of bytes transferred
912 * on the MMC bus, not on the host side. On reads, this
913 * can be as much as a FIFO-worth of data ahead. This
914 * matters for FIFO overruns only.
915 */
Linus Walleijf5a106d2011-01-27 17:44:34 +0100916 remain = readl(host->base + MMCIDATACNT);
Linus Walleij8cb28152011-01-24 15:22:13 +0100917 success = data->blksz * data->blocks - remain;
918
Russell Kingc8afc9d2011-02-04 09:19:46 +0000919 dev_dbg(mmc_dev(host->mmc), "MCI ERROR IRQ, status 0x%08x at 0x%08x\n",
920 status, success);
Linus Walleij8cb28152011-01-24 15:22:13 +0100921 if (status & MCI_DATACRCFAIL) {
922 /* Last block was not successful */
Russell Kingc8afc9d2011-02-04 09:19:46 +0000923 success -= 1;
Pierre Ossman17b04292007-07-22 22:18:46 +0200924 data->error = -EILSEQ;
Linus Walleij8cb28152011-01-24 15:22:13 +0100925 } else if (status & MCI_DATATIMEOUT) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200926 data->error = -ETIMEDOUT;
Linus Walleij757df742011-06-30 15:10:21 +0100927 } else if (status & MCI_STARTBITERR) {
928 data->error = -ECOMM;
Russell Kingc8afc9d2011-02-04 09:19:46 +0000929 } else if (status & MCI_TXUNDERRUN) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200930 data->error = -EIO;
Russell Kingc8afc9d2011-02-04 09:19:46 +0000931 } else if (status & MCI_RXOVERRUN) {
932 if (success > host->variant->fifosize)
933 success -= host->variant->fifosize;
934 else
935 success = 0;
Linus Walleij8cb28152011-01-24 15:22:13 +0100936 data->error = -EIO;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100937 }
Russell King51d43752011-01-27 10:56:52 +0000938 data->bytes_xfered = round_down(success, data->blksz);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939 }
Linus Walleijf20f8f22010-10-19 13:41:24 +0100940
Linus Walleij8cb28152011-01-24 15:22:13 +0100941 if (status & MCI_DATABLOCKEND)
942 dev_err(mmc_dev(host->mmc), "stray MCI_DATABLOCKEND interrupt\n");
Linus Walleijf20f8f22010-10-19 13:41:24 +0100943
Russell Kingccff9b52011-01-30 21:03:50 +0000944 if (status & MCI_DATAEND || data->error) {
Russell Kingc8ebae32011-01-11 19:35:53 +0000945 if (dma_inprogress(host))
Ulf Hansson653a7612013-01-21 21:29:34 +0100946 mmci_dma_finalize(host, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 mmci_stop_data(host);
948
Linus Walleij8cb28152011-01-24 15:22:13 +0100949 if (!data->error)
950 /* The error clause is handled above, success! */
Russell King51d43752011-01-27 10:56:52 +0000951 data->bytes_xfered = data->blksz * data->blocks;
Linus Walleijf20f8f22010-10-19 13:41:24 +0100952
Ulf Hansson024629c2013-05-13 15:40:56 +0100953 if (!data->stop || host->mrq->sbc) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 mmci_request_end(host, data->mrq);
955 } else {
956 mmci_start_command(host, data->stop, 0);
957 }
958 }
959}
960
961static void
962mmci_cmd_irq(struct mmci_host *host, struct mmc_command *cmd,
963 unsigned int status)
964{
965 void __iomem *base = host->base;
Ulf Hanssonad82bfe2014-06-12 15:01:57 +0200966 bool sbc, busy_resp;
967
968 if (!cmd)
969 return;
970
971 sbc = (cmd == host->mrq->sbc);
972 busy_resp = host->variant->busy_detect && (cmd->flags & MMC_RSP_BUSY);
973
974 if (!((status|host->busy_status) & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT|
975 MCI_CMDSENT|MCI_CMDRESPEND)))
976 return;
Ulf Hansson8d94b542014-01-13 16:49:31 +0100977
978 /* Check if we need to wait for busy completion. */
979 if (host->busy_status && (status & MCI_ST_CARDBUSY))
980 return;
981
982 /* Enable busy completion if needed and supported. */
983 if (!host->busy_status && busy_resp &&
984 !(status & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT)) &&
985 (readl(base + MMCISTATUS) & MCI_ST_CARDBUSY)) {
986 writel(readl(base + MMCIMASK0) | MCI_ST_BUSYEND,
987 base + MMCIMASK0);
988 host->busy_status = status & (MCI_CMDSENT|MCI_CMDRESPEND);
989 return;
990 }
991
992 /* At busy completion, mask the IRQ and complete the request. */
993 if (host->busy_status) {
994 writel(readl(base + MMCIMASK0) & ~MCI_ST_BUSYEND,
995 base + MMCIMASK0);
996 host->busy_status = 0;
997 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998
999 host->cmd = NULL;
1000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001 if (status & MCI_CMDTIMEOUT) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001002 cmd->error = -ETIMEDOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 } else if (status & MCI_CMDCRCFAIL && cmd->flags & MMC_RSP_CRC) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001004 cmd->error = -EILSEQ;
Russell King - ARM Linux9047b432011-01-11 16:35:56 +00001005 } else {
1006 cmd->resp[0] = readl(base + MMCIRESPONSE0);
1007 cmd->resp[1] = readl(base + MMCIRESPONSE1);
1008 cmd->resp[2] = readl(base + MMCIRESPONSE2);
1009 cmd->resp[3] = readl(base + MMCIRESPONSE3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010 }
1011
Ulf Hansson024629c2013-05-13 15:40:56 +01001012 if ((!sbc && !cmd->data) || cmd->error) {
Ulf Hansson3b6e3c72011-12-13 16:58:43 +01001013 if (host->data) {
1014 /* Terminate the DMA transfer */
Ulf Hansson653a7612013-01-21 21:29:34 +01001015 if (dma_inprogress(host)) {
Ulf Hansson3b6e3c72011-12-13 16:58:43 +01001016 mmci_dma_data_error(host);
Ulf Hansson653a7612013-01-21 21:29:34 +01001017 mmci_dma_unmap(host, host->data);
1018 }
Russell Kinge47c2222007-01-08 16:42:51 +00001019 mmci_stop_data(host);
Ulf Hansson3b6e3c72011-12-13 16:58:43 +01001020 }
Ulf Hansson024629c2013-05-13 15:40:56 +01001021 mmci_request_end(host, host->mrq);
1022 } else if (sbc) {
1023 mmci_start_command(host, host->mrq->cmd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024 } else if (!(cmd->data->flags & MMC_DATA_READ)) {
1025 mmci_start_data(host, cmd->data);
1026 }
1027}
1028
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +01001029static int mmci_get_rx_fifocnt(struct mmci_host *host, u32 status, int remain)
1030{
1031 return remain - (readl(host->base + MMCIFIFOCNT) << 2);
1032}
1033
1034static int mmci_qcom_get_rx_fifocnt(struct mmci_host *host, u32 status, int r)
1035{
1036 /*
1037 * on qcom SDCC4 only 8 words are used in each burst so only 8 addresses
1038 * from the fifo range should be used
1039 */
1040 if (status & MCI_RXFIFOHALFFULL)
1041 return host->variant->fifohalfsize;
1042 else if (status & MCI_RXDATAAVLBL)
1043 return 4;
1044
1045 return 0;
1046}
1047
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048static int mmci_pio_read(struct mmci_host *host, char *buffer, unsigned int remain)
1049{
1050 void __iomem *base = host->base;
1051 char *ptr = buffer;
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +01001052 u32 status = readl(host->base + MMCISTATUS);
Linus Walleij26eed9a2008-04-26 23:39:44 +01001053 int host_remain = host->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054
1055 do {
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +01001056 int count = host->get_rx_fifocnt(host, status, host_remain);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057
1058 if (count > remain)
1059 count = remain;
1060
1061 if (count <= 0)
1062 break;
1063
Ulf Hansson393e5e22011-12-13 17:08:04 +01001064 /*
1065 * SDIO especially may want to send something that is
1066 * not divisible by 4 (as opposed to card sectors
1067 * etc). Therefore make sure to always read the last bytes
1068 * while only doing full 32-bit reads towards the FIFO.
1069 */
1070 if (unlikely(count & 0x3)) {
1071 if (count < 4) {
1072 unsigned char buf[4];
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001073 ioread32_rep(base + MMCIFIFO, buf, 1);
Ulf Hansson393e5e22011-12-13 17:08:04 +01001074 memcpy(ptr, buf, count);
1075 } else {
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001076 ioread32_rep(base + MMCIFIFO, ptr, count >> 2);
Ulf Hansson393e5e22011-12-13 17:08:04 +01001077 count &= ~0x3;
1078 }
1079 } else {
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001080 ioread32_rep(base + MMCIFIFO, ptr, count >> 2);
Ulf Hansson393e5e22011-12-13 17:08:04 +01001081 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082
1083 ptr += count;
1084 remain -= count;
Linus Walleij26eed9a2008-04-26 23:39:44 +01001085 host_remain -= count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086
1087 if (remain == 0)
1088 break;
1089
1090 status = readl(base + MMCISTATUS);
1091 } while (status & MCI_RXDATAAVLBL);
1092
1093 return ptr - buffer;
1094}
1095
1096static int mmci_pio_write(struct mmci_host *host, char *buffer, unsigned int remain, u32 status)
1097{
Rabin Vincent8301bb62010-08-09 12:57:30 +01001098 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099 void __iomem *base = host->base;
1100 char *ptr = buffer;
1101
1102 do {
1103 unsigned int count, maxcnt;
1104
Rabin Vincent8301bb62010-08-09 12:57:30 +01001105 maxcnt = status & MCI_TXFIFOEMPTY ?
1106 variant->fifosize : variant->fifohalfsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107 count = min(remain, maxcnt);
1108
Linus Walleij34177802010-10-19 12:43:58 +01001109 /*
Linus Walleij34177802010-10-19 12:43:58 +01001110 * SDIO especially may want to send something that is
1111 * not divisible by 4 (as opposed to card sectors
1112 * etc), and the FIFO only accept full 32-bit writes.
1113 * So compensate by adding +3 on the count, a single
1114 * byte become a 32bit write, 7 bytes will be two
1115 * 32bit writes etc.
1116 */
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001117 iowrite32_rep(base + MMCIFIFO, ptr, (count + 3) >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118
1119 ptr += count;
1120 remain -= count;
1121
1122 if (remain == 0)
1123 break;
1124
1125 status = readl(base + MMCISTATUS);
1126 } while (status & MCI_TXFIFOHALFEMPTY);
1127
1128 return ptr - buffer;
1129}
1130
1131/*
1132 * PIO data transfer IRQ handler.
1133 */
David Howells7d12e782006-10-05 14:55:46 +01001134static irqreturn_t mmci_pio_irq(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135{
1136 struct mmci_host *host = dev_id;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001137 struct sg_mapping_iter *sg_miter = &host->sg_miter;
Rabin Vincent8301bb62010-08-09 12:57:30 +01001138 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 void __iomem *base = host->base;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001140 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 u32 status;
1142
1143 status = readl(base + MMCISTATUS);
1144
Linus Walleij64de0282010-02-19 01:09:10 +01001145 dev_dbg(mmc_dev(host->mmc), "irq1 (pio) %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001147 local_irq_save(flags);
1148
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149 do {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 unsigned int remain, len;
1151 char *buffer;
1152
1153 /*
1154 * For write, we only need to test the half-empty flag
1155 * here - if the FIFO is completely empty, then by
1156 * definition it is more than half empty.
1157 *
1158 * For read, check for data available.
1159 */
1160 if (!(status & (MCI_TXFIFOHALFEMPTY|MCI_RXDATAAVLBL)))
1161 break;
1162
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001163 if (!sg_miter_next(sg_miter))
1164 break;
1165
1166 buffer = sg_miter->addr;
1167 remain = sg_miter->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168
1169 len = 0;
1170 if (status & MCI_RXACTIVE)
1171 len = mmci_pio_read(host, buffer, remain);
1172 if (status & MCI_TXACTIVE)
1173 len = mmci_pio_write(host, buffer, remain, status);
1174
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001175 sg_miter->consumed = len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177 host->size -= len;
1178 remain -= len;
1179
1180 if (remain)
1181 break;
1182
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183 status = readl(base + MMCISTATUS);
1184 } while (1);
1185
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001186 sg_miter_stop(sg_miter);
1187
1188 local_irq_restore(flags);
1189
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190 /*
Russell Kingc4d877c2011-01-27 09:50:13 +00001191 * If we have less than the fifo 'half-full' threshold to transfer,
1192 * trigger a PIO interrupt as soon as any data is available.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 */
Russell Kingc4d877c2011-01-27 09:50:13 +00001194 if (status & MCI_RXACTIVE && host->size < variant->fifohalfsize)
Linus Walleij2686b4b2010-10-19 12:39:48 +01001195 mmci_set_mask1(host, MCI_RXDATAAVLBLMASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196
1197 /*
1198 * If we run out of data, disable the data IRQs; this
1199 * prevents a race where the FIFO becomes empty before
1200 * the chip itself has disabled the data path, and
1201 * stops us racing with our data end IRQ.
1202 */
1203 if (host->size == 0) {
Linus Walleij2686b4b2010-10-19 12:39:48 +01001204 mmci_set_mask1(host, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205 writel(readl(base + MMCIMASK0) | MCI_DATAENDMASK, base + MMCIMASK0);
1206 }
1207
1208 return IRQ_HANDLED;
1209}
1210
1211/*
1212 * Handle completion of command and data transfers.
1213 */
David Howells7d12e782006-10-05 14:55:46 +01001214static irqreturn_t mmci_irq(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215{
1216 struct mmci_host *host = dev_id;
1217 u32 status;
1218 int ret = 0;
1219
1220 spin_lock(&host->lock);
1221
1222 do {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223 status = readl(host->base + MMCISTATUS);
Linus Walleij2686b4b2010-10-19 12:39:48 +01001224
1225 if (host->singleirq) {
1226 if (status & readl(host->base + MMCIMASK1))
1227 mmci_pio_irq(irq, dev_id);
1228
1229 status &= ~MCI_IRQ1MASK;
1230 }
1231
Ulf Hansson8d94b542014-01-13 16:49:31 +01001232 /*
1233 * We intentionally clear the MCI_ST_CARDBUSY IRQ here (if it's
1234 * enabled) since the HW seems to be triggering the IRQ on both
1235 * edges while monitoring DAT0 for busy completion.
1236 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237 status &= readl(host->base + MMCIMASK0);
1238 writel(status, host->base + MMCICLEAR);
1239
Linus Walleij64de0282010-02-19 01:09:10 +01001240 dev_dbg(mmc_dev(host->mmc), "irq0 (data+cmd) %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241
Ulf Hansson78782892014-06-13 13:21:38 +02001242 if (host->variant->reversed_irq_handling) {
1243 mmci_data_irq(host, host->data, status);
1244 mmci_cmd_irq(host, host->cmd, status);
1245 } else {
1246 mmci_cmd_irq(host, host->cmd, status);
1247 mmci_data_irq(host, host->data, status);
1248 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249
Ulf Hansson8d94b542014-01-13 16:49:31 +01001250 /* Don't poll for busy completion in irq context. */
1251 if (host->busy_status)
1252 status &= ~MCI_ST_CARDBUSY;
1253
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 ret = 1;
1255 } while (status);
1256
1257 spin_unlock(&host->lock);
1258
1259 return IRQ_RETVAL(ret);
1260}
1261
1262static void mmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1263{
1264 struct mmci_host *host = mmc_priv(mmc);
Linus Walleij9e943022008-10-24 21:17:50 +01001265 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266
1267 WARN_ON(host->mrq != NULL);
1268
Ulf Hansson653a7612013-01-21 21:29:34 +01001269 mrq->cmd->error = mmci_validate_data(host, mrq->data);
1270 if (mrq->cmd->error) {
Pierre Ossman255d01a2007-07-24 20:38:53 +02001271 mmc_request_done(mmc, mrq);
1272 return;
1273 }
1274
Russell King1c3be362011-08-14 09:17:05 +01001275 pm_runtime_get_sync(mmc_dev(mmc));
1276
Linus Walleij9e943022008-10-24 21:17:50 +01001277 spin_lock_irqsave(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278
1279 host->mrq = mrq;
1280
Per Forlin58c7ccb2011-07-01 18:55:24 +02001281 if (mrq->data)
1282 mmci_get_next_data(host, mrq->data);
1283
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284 if (mrq->data && mrq->data->flags & MMC_DATA_READ)
1285 mmci_start_data(host, mrq->data);
1286
Ulf Hansson024629c2013-05-13 15:40:56 +01001287 if (mrq->sbc)
1288 mmci_start_command(host, mrq->sbc, 0);
1289 else
1290 mmci_start_command(host, mrq->cmd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291
Linus Walleij9e943022008-10-24 21:17:50 +01001292 spin_unlock_irqrestore(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293}
1294
1295static void mmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1296{
1297 struct mmci_host *host = mmc_priv(mmc);
Ulf Hansson7d72a1d2011-12-13 16:54:55 +01001298 struct variant_data *variant = host->variant;
Linus Walleija6a64642009-09-14 12:56:14 +01001299 u32 pwr = 0;
1300 unsigned long flags;
Lee Jonesdb90f912013-05-03 12:52:12 +01001301 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001303 pm_runtime_get_sync(mmc_dev(mmc));
1304
Ulf Hanssonbc521812011-12-13 16:57:55 +01001305 if (host->plat->ios_handler &&
1306 host->plat->ios_handler(mmc_dev(mmc), ios))
1307 dev_err(mmc_dev(mmc), "platform ios_handler failed\n");
1308
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309 switch (ios->power_mode) {
1310 case MMC_POWER_OFF:
Ulf Hansson599c1d52013-01-07 16:22:50 +01001311 if (!IS_ERR(mmc->supply.vmmc))
1312 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
Lee Jones237fb5e2013-01-31 11:27:52 +00001313
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001314 if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
Lee Jones237fb5e2013-01-31 11:27:52 +00001315 regulator_disable(mmc->supply.vqmmc);
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001316 host->vqmmc_enabled = false;
1317 }
Lee Jones237fb5e2013-01-31 11:27:52 +00001318
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319 break;
1320 case MMC_POWER_UP:
Ulf Hansson599c1d52013-01-07 16:22:50 +01001321 if (!IS_ERR(mmc->supply.vmmc))
1322 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
1323
Ulf Hansson7d72a1d2011-12-13 16:54:55 +01001324 /*
1325 * The ST Micro variant doesn't have the PL180s MCI_PWR_UP
1326 * and instead uses MCI_PWR_ON so apply whatever value is
1327 * configured in the variant data.
1328 */
1329 pwr |= variant->pwrreg_powerup;
1330
1331 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 case MMC_POWER_ON:
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001333 if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
Lee Jonesdb90f912013-05-03 12:52:12 +01001334 ret = regulator_enable(mmc->supply.vqmmc);
1335 if (ret < 0)
1336 dev_err(mmc_dev(mmc),
1337 "failed to enable vqmmc regulator\n");
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001338 else
1339 host->vqmmc_enabled = true;
Lee Jonesdb90f912013-05-03 12:52:12 +01001340 }
Lee Jones237fb5e2013-01-31 11:27:52 +00001341
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342 pwr |= MCI_PWR_ON;
1343 break;
1344 }
1345
Ulf Hansson4d1a3a02011-12-13 16:57:07 +01001346 if (variant->signal_direction && ios->power_mode != MMC_POWER_OFF) {
1347 /*
1348 * The ST Micro variant has some additional bits
1349 * indicating signal direction for the signals in
1350 * the SD/MMC bus and feedback-clock usage.
1351 */
Ulf Hansson4593df22014-03-21 10:13:05 +01001352 pwr |= host->pwr_reg_add;
Ulf Hansson4d1a3a02011-12-13 16:57:07 +01001353
1354 if (ios->bus_width == MMC_BUS_WIDTH_4)
1355 pwr &= ~MCI_ST_DATA74DIREN;
1356 else if (ios->bus_width == MMC_BUS_WIDTH_1)
1357 pwr &= (~MCI_ST_DATA74DIREN &
1358 ~MCI_ST_DATA31DIREN &
1359 ~MCI_ST_DATA2DIREN);
1360 }
1361
Linus Walleijcc30d602009-01-04 15:18:54 +01001362 if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN) {
Linus Walleijf17a1f02009-08-04 01:01:02 +01001363 if (host->hw_designer != AMBA_VENDOR_ST)
Linus Walleijcc30d602009-01-04 15:18:54 +01001364 pwr |= MCI_ROD;
1365 else {
1366 /*
1367 * The ST Micro variant use the ROD bit for something
1368 * else and only has OD (Open Drain).
1369 */
1370 pwr |= MCI_OD;
1371 }
1372 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373
Ulf Hanssonf4670da2013-01-09 17:19:54 +01001374 /*
1375 * If clock = 0 and the variant requires the MMCIPOWER to be used for
1376 * gating the clock, the MCI_PWR_ON bit is cleared.
1377 */
1378 if (!ios->clock && variant->pwrreg_clkgate)
1379 pwr &= ~MCI_PWR_ON;
1380
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001381 if (host->variant->explicit_mclk_control &&
1382 ios->clock != host->clock_cache) {
1383 ret = clk_set_rate(host->clk, ios->clock);
1384 if (ret < 0)
1385 dev_err(mmc_dev(host->mmc),
1386 "Error setting clock rate (%d)\n", ret);
1387 else
1388 host->mclk = clk_get_rate(host->clk);
1389 }
1390 host->clock_cache = ios->clock;
1391
Linus Walleija6a64642009-09-14 12:56:14 +01001392 spin_lock_irqsave(&host->lock, flags);
1393
1394 mmci_set_clkreg(host, ios->clock);
Ulf Hansson7437cfa2012-01-18 09:17:27 +01001395 mmci_write_pwrreg(host, pwr);
Ulf Hanssonf829c042013-09-04 09:01:15 +01001396 mmci_reg_delay(host);
Linus Walleija6a64642009-09-14 12:56:14 +01001397
1398 spin_unlock_irqrestore(&host->lock, flags);
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001399
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001400 pm_runtime_mark_last_busy(mmc_dev(mmc));
1401 pm_runtime_put_autosuspend(mmc_dev(mmc));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402}
1403
Russell King89001442009-07-09 15:16:07 +01001404static int mmci_get_cd(struct mmc_host *mmc)
1405{
1406 struct mmci_host *host = mmc_priv(mmc);
Rabin Vincent29719442010-08-09 12:54:43 +01001407 struct mmci_platform_data *plat = host->plat;
Ulf Hanssond2762092014-03-17 13:56:19 +01001408 unsigned int status = mmc_gpio_get_cd(mmc);
Russell King89001442009-07-09 15:16:07 +01001409
Ulf Hanssond2762092014-03-17 13:56:19 +01001410 if (status == -ENOSYS) {
Rabin Vincent4b8caec2010-08-09 12:56:40 +01001411 if (!plat->status)
1412 return 1; /* Assume always present */
1413
Rabin Vincent29719442010-08-09 12:54:43 +01001414 status = plat->status(mmc_dev(host->mmc));
Ulf Hanssond2762092014-03-17 13:56:19 +01001415 }
Russell King74bc8092010-07-29 15:58:59 +01001416 return status;
Russell King89001442009-07-09 15:16:07 +01001417}
1418
Ulf Hansson0f3ed7f2013-05-15 20:47:33 +01001419static int mmci_sig_volt_switch(struct mmc_host *mmc, struct mmc_ios *ios)
1420{
1421 int ret = 0;
1422
1423 if (!IS_ERR(mmc->supply.vqmmc)) {
1424
1425 pm_runtime_get_sync(mmc_dev(mmc));
1426
1427 switch (ios->signal_voltage) {
1428 case MMC_SIGNAL_VOLTAGE_330:
1429 ret = regulator_set_voltage(mmc->supply.vqmmc,
1430 2700000, 3600000);
1431 break;
1432 case MMC_SIGNAL_VOLTAGE_180:
1433 ret = regulator_set_voltage(mmc->supply.vqmmc,
1434 1700000, 1950000);
1435 break;
1436 case MMC_SIGNAL_VOLTAGE_120:
1437 ret = regulator_set_voltage(mmc->supply.vqmmc,
1438 1100000, 1300000);
1439 break;
1440 }
1441
1442 if (ret)
1443 dev_warn(mmc_dev(mmc), "Voltage switch failed\n");
1444
1445 pm_runtime_mark_last_busy(mmc_dev(mmc));
1446 pm_runtime_put_autosuspend(mmc_dev(mmc));
1447 }
1448
1449 return ret;
1450}
1451
Ulf Hansson01259622013-05-15 20:53:22 +01001452static struct mmc_host_ops mmci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453 .request = mmci_request,
Per Forlin58c7ccb2011-07-01 18:55:24 +02001454 .pre_req = mmci_pre_request,
1455 .post_req = mmci_post_request,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456 .set_ios = mmci_set_ios,
Ulf Hanssond2762092014-03-17 13:56:19 +01001457 .get_ro = mmc_gpio_get_ro,
Russell King89001442009-07-09 15:16:07 +01001458 .get_cd = mmci_get_cd,
Ulf Hansson0f3ed7f2013-05-15 20:47:33 +01001459 .start_signal_voltage_switch = mmci_sig_volt_switch,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460};
1461
Ulf Hansson78f87df2014-03-17 15:53:07 +01001462static int mmci_of_parse(struct device_node *np, struct mmc_host *mmc)
1463{
Ulf Hansson4593df22014-03-21 10:13:05 +01001464 struct mmci_host *host = mmc_priv(mmc);
Ulf Hansson78f87df2014-03-17 15:53:07 +01001465 int ret = mmc_of_parse(mmc);
Lee Jones000bc9d2012-04-16 10:18:43 +01001466
Ulf Hansson78f87df2014-03-17 15:53:07 +01001467 if (ret)
1468 return ret;
Lee Jones000bc9d2012-04-16 10:18:43 +01001469
Ulf Hansson4593df22014-03-21 10:13:05 +01001470 if (of_get_property(np, "st,sig-dir-dat0", NULL))
1471 host->pwr_reg_add |= MCI_ST_DATA0DIREN;
1472 if (of_get_property(np, "st,sig-dir-dat2", NULL))
1473 host->pwr_reg_add |= MCI_ST_DATA2DIREN;
1474 if (of_get_property(np, "st,sig-dir-dat31", NULL))
1475 host->pwr_reg_add |= MCI_ST_DATA31DIREN;
1476 if (of_get_property(np, "st,sig-dir-dat74", NULL))
1477 host->pwr_reg_add |= MCI_ST_DATA74DIREN;
1478 if (of_get_property(np, "st,sig-dir-cmd", NULL))
1479 host->pwr_reg_add |= MCI_ST_CMDDIREN;
1480 if (of_get_property(np, "st,sig-pin-fbclk", NULL))
1481 host->pwr_reg_add |= MCI_ST_FBCLKEN;
1482
Lee Jones000bc9d2012-04-16 10:18:43 +01001483 if (of_get_property(np, "mmc-cap-mmc-highspeed", NULL))
Ulf Hansson78f87df2014-03-17 15:53:07 +01001484 mmc->caps |= MMC_CAP_MMC_HIGHSPEED;
Lee Jones000bc9d2012-04-16 10:18:43 +01001485 if (of_get_property(np, "mmc-cap-sd-highspeed", NULL))
Ulf Hansson78f87df2014-03-17 15:53:07 +01001486 mmc->caps |= MMC_CAP_SD_HIGHSPEED;
Lee Jones000bc9d2012-04-16 10:18:43 +01001487
Ulf Hansson78f87df2014-03-17 15:53:07 +01001488 return 0;
Lee Jones000bc9d2012-04-16 10:18:43 +01001489}
Lee Jones000bc9d2012-04-16 10:18:43 +01001490
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001491static int mmci_probe(struct amba_device *dev,
Russell Kingaa25afa2011-02-19 15:55:00 +00001492 const struct amba_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493{
Linus Walleij6ef297f2009-09-22 14:29:36 +01001494 struct mmci_platform_data *plat = dev->dev.platform_data;
Lee Jones000bc9d2012-04-16 10:18:43 +01001495 struct device_node *np = dev->dev.of_node;
Rabin Vincent4956e102010-07-21 12:54:40 +01001496 struct variant_data *variant = id->data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497 struct mmci_host *host;
1498 struct mmc_host *mmc;
1499 int ret;
1500
Lee Jones000bc9d2012-04-16 10:18:43 +01001501 /* Must have platform data or Device Tree. */
1502 if (!plat && !np) {
1503 dev_err(&dev->dev, "No plat data or DT found\n");
1504 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 }
1506
Lee Jonesb9b52912012-06-12 10:49:51 +01001507 if (!plat) {
1508 plat = devm_kzalloc(&dev->dev, sizeof(*plat), GFP_KERNEL);
1509 if (!plat)
1510 return -ENOMEM;
1511 }
1512
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513 mmc = mmc_alloc_host(sizeof(struct mmci_host), &dev->dev);
Ulf Hanssonef289982014-03-17 13:56:32 +01001514 if (!mmc)
1515 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516
Ulf Hansson78f87df2014-03-17 15:53:07 +01001517 ret = mmci_of_parse(np, mmc);
1518 if (ret)
1519 goto host_free;
1520
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521 host = mmc_priv(mmc);
Rabin Vincent4ea580f2009-04-17 08:44:19 +05301522 host->mmc = mmc;
Russell King012b7d32009-07-09 15:13:56 +01001523
1524 host->hw_designer = amba_manf(dev);
1525 host->hw_revision = amba_rev(dev);
Linus Walleij64de0282010-02-19 01:09:10 +01001526 dev_dbg(mmc_dev(mmc), "designer ID = 0x%02x\n", host->hw_designer);
1527 dev_dbg(mmc_dev(mmc), "revision = 0x%01x\n", host->hw_revision);
Russell King012b7d32009-07-09 15:13:56 +01001528
Ulf Hansson665ba562013-05-13 15:39:17 +01001529 host->clk = devm_clk_get(&dev->dev, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530 if (IS_ERR(host->clk)) {
1531 ret = PTR_ERR(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532 goto host_free;
1533 }
1534
Julia Lawallac940932012-08-26 16:00:59 +00001535 ret = clk_prepare_enable(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536 if (ret)
Ulf Hansson665ba562013-05-13 15:39:17 +01001537 goto host_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +01001539 if (variant->qcom_fifo)
1540 host->get_rx_fifocnt = mmci_qcom_get_rx_fifocnt;
1541 else
1542 host->get_rx_fifocnt = mmci_get_rx_fifocnt;
1543
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544 host->plat = plat;
Rabin Vincent4956e102010-07-21 12:54:40 +01001545 host->variant = variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546 host->mclk = clk_get_rate(host->clk);
Linus Walleijc8df9a52008-04-29 09:34:07 +01001547 /*
1548 * According to the spec, mclk is max 100 MHz,
1549 * so we try to adjust the clock down to this,
1550 * (if possible).
1551 */
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +01001552 if (host->mclk > variant->f_max) {
1553 ret = clk_set_rate(host->clk, variant->f_max);
Linus Walleijc8df9a52008-04-29 09:34:07 +01001554 if (ret < 0)
1555 goto clk_disable;
1556 host->mclk = clk_get_rate(host->clk);
Linus Walleij64de0282010-02-19 01:09:10 +01001557 dev_dbg(mmc_dev(mmc), "eventual mclk rate: %u Hz\n",
1558 host->mclk);
Linus Walleijc8df9a52008-04-29 09:34:07 +01001559 }
Ulf Hanssonef289982014-03-17 13:56:32 +01001560
Russell Kingc8ebae32011-01-11 19:35:53 +00001561 host->phybase = dev->res.start;
Ulf Hanssonef289982014-03-17 13:56:32 +01001562 host->base = devm_ioremap_resource(&dev->dev, &dev->res);
1563 if (IS_ERR(host->base)) {
1564 ret = PTR_ERR(host->base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565 goto clk_disable;
1566 }
1567
Linus Walleij7f294e42011-07-08 09:57:15 +01001568 /*
1569 * The ARM and ST versions of the block have slightly different
1570 * clock divider equations which means that the minimum divider
1571 * differs too.
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001572 * on Qualcomm like controllers get the nearest minimum clock to 100Khz
Linus Walleij7f294e42011-07-08 09:57:15 +01001573 */
1574 if (variant->st_clkdiv)
1575 mmc->f_min = DIV_ROUND_UP(host->mclk, 257);
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001576 else if (variant->explicit_mclk_control)
1577 mmc->f_min = clk_round_rate(host->clk, 100000);
Linus Walleij7f294e42011-07-08 09:57:15 +01001578 else
1579 mmc->f_min = DIV_ROUND_UP(host->mclk, 512);
Linus Walleij808d97c2010-04-08 07:39:38 +01001580 /*
Ulf Hansson78f87df2014-03-17 15:53:07 +01001581 * If no maximum operating frequency is supplied, fall back to use
1582 * the module parameter, which has a (low) default value in case it
1583 * is not specified. Either value must not exceed the clock rate into
Ulf Hansson5080a082014-03-21 10:46:39 +01001584 * the block, of course.
Linus Walleij808d97c2010-04-08 07:39:38 +01001585 */
Ulf Hansson78f87df2014-03-17 15:53:07 +01001586 if (mmc->f_max)
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001587 mmc->f_max = variant->explicit_mclk_control ?
1588 min(variant->f_max, mmc->f_max) :
1589 min(host->mclk, mmc->f_max);
Linus Walleij808d97c2010-04-08 07:39:38 +01001590 else
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001591 mmc->f_max = variant->explicit_mclk_control ?
1592 fmax : min(host->mclk, fmax);
1593
1594
Linus Walleij64de0282010-02-19 01:09:10 +01001595 dev_dbg(mmc_dev(mmc), "clocking block at %u Hz\n", mmc->f_max);
1596
Ulf Hansson599c1d52013-01-07 16:22:50 +01001597 /* Get regulators and the supported OCR mask */
1598 mmc_regulator_get_supply(mmc);
1599 if (!mmc->ocr_avail)
Linus Walleij34e84f32009-09-22 14:41:40 +01001600 mmc->ocr_avail = plat->ocr_mask;
Ulf Hansson599c1d52013-01-07 16:22:50 +01001601 else if (plat->ocr_mask)
1602 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
1603
Ulf Hansson78f87df2014-03-17 15:53:07 +01001604 /* DT takes precedence over platform data. */
Ulf Hansson78f87df2014-03-17 15:53:07 +01001605 if (!np) {
1606 if (!plat->cd_invert)
1607 mmc->caps2 |= MMC_CAP2_CD_ACTIVE_HIGH;
1608 mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
1609 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610
Ulf Hansson9dd8a8b2014-03-19 13:54:18 +01001611 /* We support these capabilities. */
1612 mmc->caps |= MMC_CAP_CMD23;
1613
Ulf Hansson8d94b542014-01-13 16:49:31 +01001614 if (variant->busy_detect) {
1615 mmci_ops.card_busy = mmci_card_busy;
1616 mmci_write_datactrlreg(host, MCI_ST_DPSM_BUSYMODE);
1617 mmc->caps |= MMC_CAP_WAIT_WHILE_BUSY;
1618 mmc->max_busy_timeout = 0;
1619 }
1620
1621 mmc->ops = &mmci_ops;
1622
Ulf Hansson70be2082013-01-07 15:35:06 +01001623 /* We support these PM capabilities. */
Ulf Hansson78f87df2014-03-17 15:53:07 +01001624 mmc->pm_caps |= MMC_PM_KEEP_POWER;
Ulf Hansson70be2082013-01-07 15:35:06 +01001625
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626 /*
1627 * We can do SGIO
1628 */
Martin K. Petersena36274e2010-09-10 01:33:59 -04001629 mmc->max_segs = NR_SG;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630
1631 /*
Rabin Vincent08458ef2010-07-21 12:55:59 +01001632 * Since only a certain number of bits are valid in the data length
1633 * register, we must ensure that we don't exceed 2^num-1 bytes in a
1634 * single request.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635 */
Rabin Vincent08458ef2010-07-21 12:55:59 +01001636 mmc->max_req_size = (1 << variant->datalength_bits) - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637
1638 /*
1639 * Set the maximum segment size. Since we aren't doing DMA
1640 * (yet) we are only limited by the data length register.
1641 */
Pierre Ossman55db8902006-11-21 17:55:45 +01001642 mmc->max_seg_size = mmc->max_req_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01001644 /*
1645 * Block size can be up to 2048 bytes, but must be a power of two.
1646 */
Will Deacon8f7f6b72012-02-24 11:25:21 +00001647 mmc->max_blk_size = 1 << 11;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01001648
Pierre Ossman55db8902006-11-21 17:55:45 +01001649 /*
Will Deacon8f7f6b72012-02-24 11:25:21 +00001650 * Limit the number of blocks transferred so that we don't overflow
1651 * the maximum request size.
Pierre Ossman55db8902006-11-21 17:55:45 +01001652 */
Will Deacon8f7f6b72012-02-24 11:25:21 +00001653 mmc->max_blk_count = mmc->max_req_size >> 11;
Pierre Ossman55db8902006-11-21 17:55:45 +01001654
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655 spin_lock_init(&host->lock);
1656
1657 writel(0, host->base + MMCIMASK0);
1658 writel(0, host->base + MMCIMASK1);
1659 writel(0xfff, host->base + MMCICLEAR);
1660
Ulf Hansson78f87df2014-03-17 15:53:07 +01001661 /* If DT, cd/wp gpios must be supplied through it. */
1662 if (!np && gpio_is_valid(plat->gpio_cd)) {
Ulf Hanssond2762092014-03-17 13:56:19 +01001663 ret = mmc_gpio_request_cd(mmc, plat->gpio_cd, 0);
1664 if (ret)
Ulf Hanssonef289982014-03-17 13:56:32 +01001665 goto clk_disable;
Russell King89001442009-07-09 15:16:07 +01001666 }
Ulf Hansson78f87df2014-03-17 15:53:07 +01001667 if (!np && gpio_is_valid(plat->gpio_wp)) {
Ulf Hanssond2762092014-03-17 13:56:19 +01001668 ret = mmc_gpio_request_ro(mmc, plat->gpio_wp);
1669 if (ret)
Ulf Hanssonef289982014-03-17 13:56:32 +01001670 goto clk_disable;
Russell King89001442009-07-09 15:16:07 +01001671 }
1672
Ulf Hanssonef289982014-03-17 13:56:32 +01001673 ret = devm_request_irq(&dev->dev, dev->irq[0], mmci_irq, IRQF_SHARED,
1674 DRIVER_NAME " (cmd)", host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675 if (ret)
Ulf Hanssonef289982014-03-17 13:56:32 +01001676 goto clk_disable;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677
Russell Kingdfb85182012-05-03 11:33:15 +01001678 if (!dev->irq[1])
Linus Walleij2686b4b2010-10-19 12:39:48 +01001679 host->singleirq = true;
1680 else {
Ulf Hanssonef289982014-03-17 13:56:32 +01001681 ret = devm_request_irq(&dev->dev, dev->irq[1], mmci_pio_irq,
1682 IRQF_SHARED, DRIVER_NAME " (pio)", host);
Linus Walleij2686b4b2010-10-19 12:39:48 +01001683 if (ret)
Ulf Hanssonef289982014-03-17 13:56:32 +01001684 goto clk_disable;
Linus Walleij2686b4b2010-10-19 12:39:48 +01001685 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686
Linus Walleij8cb28152011-01-24 15:22:13 +01001687 writel(MCI_IRQENABLE, host->base + MMCIMASK0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688
1689 amba_set_drvdata(dev, mmc);
1690
Russell Kingc8ebae32011-01-11 19:35:53 +00001691 dev_info(&dev->dev, "%s: PL%03x manf %x rev%u at 0x%08llx irq %d,%d (pio)\n",
1692 mmc_hostname(mmc), amba_part(dev), amba_manf(dev),
1693 amba_rev(dev), (unsigned long long)dev->res.start,
1694 dev->irq[0], dev->irq[1]);
1695
1696 mmci_dma_setup(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001698 pm_runtime_set_autosuspend_delay(&dev->dev, 50);
1699 pm_runtime_use_autosuspend(&dev->dev);
Russell King1c3be362011-08-14 09:17:05 +01001700 pm_runtime_put(&dev->dev);
1701
Russell King8c11a942010-12-28 19:40:40 +00001702 mmc_add_host(mmc);
1703
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704 return 0;
1705
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706 clk_disable:
Julia Lawallac940932012-08-26 16:00:59 +00001707 clk_disable_unprepare(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708 host_free:
1709 mmc_free_host(mmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710 return ret;
1711}
1712
Bill Pemberton6e0ee712012-11-19 13:26:03 -05001713static int mmci_remove(struct amba_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714{
1715 struct mmc_host *mmc = amba_get_drvdata(dev);
1716
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717 if (mmc) {
1718 struct mmci_host *host = mmc_priv(mmc);
1719
Russell King1c3be362011-08-14 09:17:05 +01001720 /*
1721 * Undo pm_runtime_put() in probe. We use the _sync
1722 * version here so that we can access the primecell.
1723 */
1724 pm_runtime_get_sync(&dev->dev);
1725
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726 mmc_remove_host(mmc);
1727
1728 writel(0, host->base + MMCIMASK0);
1729 writel(0, host->base + MMCIMASK1);
1730
1731 writel(0, host->base + MMCICOMMAND);
1732 writel(0, host->base + MMCIDATACTRL);
1733
Russell Kingc8ebae32011-01-11 19:35:53 +00001734 mmci_dma_release(host);
Julia Lawallac940932012-08-26 16:00:59 +00001735 clk_disable_unprepare(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736 mmc_free_host(mmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737 }
1738
1739 return 0;
1740}
1741
Ulf Hansson571dce42014-01-23 00:38:00 +01001742#ifdef CONFIG_PM
Ulf Hansson1ff44432013-09-04 09:05:17 +01001743static void mmci_save(struct mmci_host *host)
1744{
1745 unsigned long flags;
1746
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001747 spin_lock_irqsave(&host->lock, flags);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001748
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001749 writel(0, host->base + MMCIMASK0);
1750 if (host->variant->pwrreg_nopower) {
Ulf Hansson1ff44432013-09-04 09:05:17 +01001751 writel(0, host->base + MMCIDATACTRL);
1752 writel(0, host->base + MMCIPOWER);
1753 writel(0, host->base + MMCICLOCK);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001754 }
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001755 mmci_reg_delay(host);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001756
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001757 spin_unlock_irqrestore(&host->lock, flags);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001758}
1759
1760static void mmci_restore(struct mmci_host *host)
1761{
1762 unsigned long flags;
1763
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001764 spin_lock_irqsave(&host->lock, flags);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001765
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001766 if (host->variant->pwrreg_nopower) {
Ulf Hansson1ff44432013-09-04 09:05:17 +01001767 writel(host->clk_reg, host->base + MMCICLOCK);
1768 writel(host->datactrl_reg, host->base + MMCIDATACTRL);
1769 writel(host->pwr_reg, host->base + MMCIPOWER);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001770 }
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001771 writel(MCI_IRQENABLE, host->base + MMCIMASK0);
1772 mmci_reg_delay(host);
1773
1774 spin_unlock_irqrestore(&host->lock, flags);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001775}
1776
Ulf Hansson82592932013-01-09 11:15:26 +01001777static int mmci_runtime_suspend(struct device *dev)
1778{
1779 struct amba_device *adev = to_amba_device(dev);
1780 struct mmc_host *mmc = amba_get_drvdata(adev);
1781
1782 if (mmc) {
1783 struct mmci_host *host = mmc_priv(mmc);
Ulf Hanssone36bd9c62013-09-04 09:00:37 +01001784 pinctrl_pm_select_sleep_state(dev);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001785 mmci_save(host);
Ulf Hansson82592932013-01-09 11:15:26 +01001786 clk_disable_unprepare(host->clk);
1787 }
1788
1789 return 0;
1790}
1791
1792static int mmci_runtime_resume(struct device *dev)
1793{
1794 struct amba_device *adev = to_amba_device(dev);
1795 struct mmc_host *mmc = amba_get_drvdata(adev);
1796
1797 if (mmc) {
1798 struct mmci_host *host = mmc_priv(mmc);
1799 clk_prepare_enable(host->clk);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001800 mmci_restore(host);
Ulf Hanssone36bd9c62013-09-04 09:00:37 +01001801 pinctrl_pm_select_default_state(dev);
Ulf Hansson82592932013-01-09 11:15:26 +01001802 }
1803
1804 return 0;
1805}
1806#endif
1807
Ulf Hansson48fa7002011-12-13 16:59:34 +01001808static const struct dev_pm_ops mmci_dev_pm_ops = {
Ulf Hanssonf3737fa2014-01-23 01:11:33 +01001809 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
1810 pm_runtime_force_resume)
Ulf Hansson571dce42014-01-23 00:38:00 +01001811 SET_PM_RUNTIME_PM_OPS(mmci_runtime_suspend, mmci_runtime_resume, NULL)
Ulf Hansson48fa7002011-12-13 16:59:34 +01001812};
1813
Linus Torvalds1da177e2005-04-16 15:20:36 -07001814static struct amba_id mmci_ids[] = {
1815 {
1816 .id = 0x00041180,
Pawel Moll768fbc12011-03-11 17:18:07 +00001817 .mask = 0xff0fffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001818 .data = &variant_arm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819 },
1820 {
Pawel Moll768fbc12011-03-11 17:18:07 +00001821 .id = 0x01041180,
1822 .mask = 0xff0fffff,
1823 .data = &variant_arm_extended_fifo,
1824 },
1825 {
Pawel Moll3a372982013-01-24 14:12:45 +01001826 .id = 0x02041180,
1827 .mask = 0xff0fffff,
1828 .data = &variant_arm_extended_fifo_hwfc,
1829 },
1830 {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831 .id = 0x00041181,
1832 .mask = 0x000fffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001833 .data = &variant_arm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834 },
Linus Walleijcc30d602009-01-04 15:18:54 +01001835 /* ST Micro variants */
1836 {
1837 .id = 0x00180180,
1838 .mask = 0x00ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001839 .data = &variant_u300,
Linus Walleijcc30d602009-01-04 15:18:54 +01001840 },
1841 {
Linus Walleij34fd4212012-04-10 17:43:59 +01001842 .id = 0x10180180,
1843 .mask = 0xf0ffffff,
1844 .data = &variant_nomadik,
1845 },
1846 {
Linus Walleijcc30d602009-01-04 15:18:54 +01001847 .id = 0x00280180,
1848 .mask = 0x00ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001849 .data = &variant_u300,
1850 },
1851 {
1852 .id = 0x00480180,
Philippe Langlais1784b152011-03-25 08:51:52 +01001853 .mask = 0xf0ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001854 .data = &variant_ux500,
Linus Walleijcc30d602009-01-04 15:18:54 +01001855 },
Philippe Langlais1784b152011-03-25 08:51:52 +01001856 {
1857 .id = 0x10480180,
1858 .mask = 0xf0ffffff,
1859 .data = &variant_ux500v2,
1860 },
Srinivas Kandagatla55b604a2014-06-02 10:10:13 +01001861 /* Qualcomm variants */
1862 {
1863 .id = 0x00051180,
1864 .mask = 0x000fffff,
1865 .data = &variant_qcom,
1866 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867 { 0, 0 },
1868};
1869
Dave Martin9f998352011-10-05 15:15:21 +01001870MODULE_DEVICE_TABLE(amba, mmci_ids);
1871
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872static struct amba_driver mmci_driver = {
1873 .drv = {
1874 .name = DRIVER_NAME,
Ulf Hansson48fa7002011-12-13 16:59:34 +01001875 .pm = &mmci_dev_pm_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876 },
1877 .probe = mmci_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -05001878 .remove = mmci_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001879 .id_table = mmci_ids,
1880};
1881
viresh kumar9e5ed092012-03-15 10:40:38 +01001882module_amba_driver(mmci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884module_param(fmax, uint, 0444);
1885
1886MODULE_DESCRIPTION("ARM PrimeCell PL180/181 Multimedia Card Interface driver");
1887MODULE_LICENSE("GPL");