Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
Pierre Ossman | 70f1048 | 2007-07-11 20:04:50 +0200 | [diff] [blame] | 2 | * linux/drivers/mmc/host/mmci.c - ARM PrimeCell MMCI PL180/1 driver |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2003 Deep Blue Solutions, Ltd, All Rights Reserved. |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 5 | * Copyright (C) 2010 ST-Ericsson SA |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License version 2 as |
| 9 | * published by the Free Software Foundation. |
| 10 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 | #include <linux/module.h> |
| 12 | #include <linux/moduleparam.h> |
| 13 | #include <linux/init.h> |
| 14 | #include <linux/ioport.h> |
| 15 | #include <linux/device.h> |
Ulf Hansson | ef28998 | 2014-03-17 13:56:32 +0100 | [diff] [blame] | 16 | #include <linux/io.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 | #include <linux/interrupt.h> |
Russell King | 613b152 | 2011-01-30 21:06:53 +0000 | [diff] [blame] | 18 | #include <linux/kernel.h> |
Lee Jones | 000bc9d | 2012-04-16 10:18:43 +0100 | [diff] [blame] | 19 | #include <linux/slab.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 20 | #include <linux/delay.h> |
| 21 | #include <linux/err.h> |
| 22 | #include <linux/highmem.h> |
Nicolas Pitre | 019a5f5 | 2007-10-11 01:06:03 -0400 | [diff] [blame] | 23 | #include <linux/log2.h> |
Ulf Hansson | 70be208 | 2013-01-07 15:35:06 +0100 | [diff] [blame] | 24 | #include <linux/mmc/pm.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 25 | #include <linux/mmc/host.h> |
Linus Walleij | 3417780 | 2010-10-19 12:43:58 +0100 | [diff] [blame] | 26 | #include <linux/mmc/card.h> |
Ulf Hansson | d276209 | 2014-03-17 13:56:19 +0100 | [diff] [blame] | 27 | #include <linux/mmc/slot-gpio.h> |
Russell King | a62c80e | 2006-01-07 13:52:45 +0000 | [diff] [blame] | 28 | #include <linux/amba/bus.h> |
Russell King | f8ce254 | 2006-01-07 16:15:52 +0000 | [diff] [blame] | 29 | #include <linux/clk.h> |
Jens Axboe | bd6dee6 | 2007-10-24 09:01:09 +0200 | [diff] [blame] | 30 | #include <linux/scatterlist.h> |
Russell King | 8900144 | 2009-07-09 15:16:07 +0100 | [diff] [blame] | 31 | #include <linux/gpio.h> |
Lee Jones | 9a59701 | 2012-04-12 16:51:13 +0100 | [diff] [blame] | 32 | #include <linux/of_gpio.h> |
Linus Walleij | 34e84f3 | 2009-09-22 14:41:40 +0100 | [diff] [blame] | 33 | #include <linux/regulator/consumer.h> |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 34 | #include <linux/dmaengine.h> |
| 35 | #include <linux/dma-mapping.h> |
| 36 | #include <linux/amba/mmci.h> |
Russell King | 1c3be36 | 2011-08-14 09:17:05 +0100 | [diff] [blame] | 37 | #include <linux/pm_runtime.h> |
Viresh Kumar | 258aea7 | 2012-02-01 16:12:19 +0530 | [diff] [blame] | 38 | #include <linux/types.h> |
Linus Walleij | a9a8378 | 2012-10-29 14:39:30 +0100 | [diff] [blame] | 39 | #include <linux/pinctrl/consumer.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 40 | |
Russell King | 7b09cda | 2005-07-01 12:02:59 +0100 | [diff] [blame] | 41 | #include <asm/div64.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 42 | #include <asm/io.h> |
Russell King | c6b8fda | 2005-10-28 14:05:16 +0100 | [diff] [blame] | 43 | #include <asm/sizes.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 44 | |
| 45 | #include "mmci.h" |
| 46 | |
| 47 | #define DRIVER_NAME "mmci-pl18x" |
| 48 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 49 | static unsigned int fmax = 515633; |
| 50 | |
Rabin Vincent | 4956e10 | 2010-07-21 12:54:40 +0100 | [diff] [blame] | 51 | /** |
| 52 | * struct variant_data - MMCI variant-specific quirks |
| 53 | * @clkreg: default value for MCICLOCK register |
Rabin Vincent | 4380c14 | 2010-07-21 12:55:18 +0100 | [diff] [blame] | 54 | * @clkreg_enable: enable value for MMCICLOCK register |
Srinivas Kandagatla | e1412d8 | 2014-06-02 10:09:23 +0100 | [diff] [blame] | 55 | * @clkreg_8bit_bus_enable: enable value for 8 bit bus |
Srinivas Kandagatla | e874064 | 2014-06-02 10:09:30 +0100 | [diff] [blame] | 56 | * @clkreg_neg_edge_enable: enable value for inverted data/cmd output |
Rabin Vincent | 08458ef | 2010-07-21 12:55:59 +0100 | [diff] [blame] | 57 | * @datalength_bits: number of bits in the MMCIDATALENGTH register |
Rabin Vincent | 8301bb6 | 2010-08-09 12:57:30 +0100 | [diff] [blame] | 58 | * @fifosize: number of bytes that can be written when MMCI_TXFIFOEMPTY |
| 59 | * is asserted (likewise for RX) |
| 60 | * @fifohalfsize: number of bytes that can be written when MCI_TXFIFOHALFEMPTY |
| 61 | * is asserted (likewise for RX) |
Srinivas Kandagatla | ae7b006 | 2014-06-02 10:09:39 +0100 | [diff] [blame] | 62 | * @data_cmd_enable: enable value for data commands. |
Linus Walleij | 3417780 | 2010-10-19 12:43:58 +0100 | [diff] [blame] | 63 | * @sdio: variant supports SDIO |
Linus Walleij | b70a67f | 2010-12-06 09:24:14 +0100 | [diff] [blame] | 64 | * @st_clkdiv: true if using a ST-specific clock divider algorithm |
Srinivas Kandagatla | e17dca2 | 2014-06-02 10:09:15 +0100 | [diff] [blame] | 65 | * @datactrl_mask_ddrmode: ddr mode mask in datactrl register. |
Philippe Langlais | 1784b15 | 2011-03-25 08:51:52 +0100 | [diff] [blame] | 66 | * @blksz_datactrl16: true if Block size is at b16..b30 position in datactrl register |
Srinivas Kandagatla | ff78323 | 2014-06-02 10:09:06 +0100 | [diff] [blame] | 67 | * @blksz_datactrl4: true if Block size is at b4..b16 position in datactrl |
| 68 | * register |
Ulf Hansson | 7d72a1d | 2011-12-13 16:54:55 +0100 | [diff] [blame] | 69 | * @pwrreg_powerup: power up value for MMCIPOWER register |
Srinivas Kandagatla | dc6500b | 2014-06-02 10:09:47 +0100 | [diff] [blame] | 70 | * @f_max: maximum clk frequency supported by the controller. |
Ulf Hansson | 4d1a3a0 | 2011-12-13 16:57:07 +0100 | [diff] [blame] | 71 | * @signal_direction: input/out direction of bus signals can be indicated |
Ulf Hansson | f4670da | 2013-01-09 17:19:54 +0100 | [diff] [blame] | 72 | * @pwrreg_clkgate: MMCIPOWER register must be used to gate the clock |
Ulf Hansson | 0125962 | 2013-05-15 20:53:22 +0100 | [diff] [blame] | 73 | * @busy_detect: true if busy detection on dat0 is supported |
Ulf Hansson | 1ff4443 | 2013-09-04 09:05:17 +0100 | [diff] [blame] | 74 | * @pwrreg_nopower: bits in MMCIPOWER don't controls ext. power supply |
Srinivas Kandagatla | 3f4e6f7 | 2014-06-02 10:09:55 +0100 | [diff] [blame] | 75 | * @explicit_mclk_control: enable explicit mclk control in driver. |
Srinivas Kandagatla | 9c34b73 | 2014-06-02 10:10:04 +0100 | [diff] [blame] | 76 | * @qcom_fifo: enables qcom specific fifo pio read logic. |
Ulf Hansson | 7878289 | 2014-06-13 13:21:38 +0200 | [diff] [blame^] | 77 | * @reversed_irq_handling: handle data irq before cmd irq. |
Rabin Vincent | 4956e10 | 2010-07-21 12:54:40 +0100 | [diff] [blame] | 78 | */ |
| 79 | struct variant_data { |
| 80 | unsigned int clkreg; |
Rabin Vincent | 4380c14 | 2010-07-21 12:55:18 +0100 | [diff] [blame] | 81 | unsigned int clkreg_enable; |
Srinivas Kandagatla | e1412d8 | 2014-06-02 10:09:23 +0100 | [diff] [blame] | 82 | unsigned int clkreg_8bit_bus_enable; |
Srinivas Kandagatla | e874064 | 2014-06-02 10:09:30 +0100 | [diff] [blame] | 83 | unsigned int clkreg_neg_edge_enable; |
Rabin Vincent | 08458ef | 2010-07-21 12:55:59 +0100 | [diff] [blame] | 84 | unsigned int datalength_bits; |
Rabin Vincent | 8301bb6 | 2010-08-09 12:57:30 +0100 | [diff] [blame] | 85 | unsigned int fifosize; |
| 86 | unsigned int fifohalfsize; |
Srinivas Kandagatla | ae7b006 | 2014-06-02 10:09:39 +0100 | [diff] [blame] | 87 | unsigned int data_cmd_enable; |
Srinivas Kandagatla | e17dca2 | 2014-06-02 10:09:15 +0100 | [diff] [blame] | 88 | unsigned int datactrl_mask_ddrmode; |
Linus Walleij | 3417780 | 2010-10-19 12:43:58 +0100 | [diff] [blame] | 89 | bool sdio; |
Linus Walleij | b70a67f | 2010-12-06 09:24:14 +0100 | [diff] [blame] | 90 | bool st_clkdiv; |
Philippe Langlais | 1784b15 | 2011-03-25 08:51:52 +0100 | [diff] [blame] | 91 | bool blksz_datactrl16; |
Srinivas Kandagatla | ff78323 | 2014-06-02 10:09:06 +0100 | [diff] [blame] | 92 | bool blksz_datactrl4; |
Ulf Hansson | 7d72a1d | 2011-12-13 16:54:55 +0100 | [diff] [blame] | 93 | u32 pwrreg_powerup; |
Srinivas Kandagatla | dc6500b | 2014-06-02 10:09:47 +0100 | [diff] [blame] | 94 | u32 f_max; |
Ulf Hansson | 4d1a3a0 | 2011-12-13 16:57:07 +0100 | [diff] [blame] | 95 | bool signal_direction; |
Ulf Hansson | f4670da | 2013-01-09 17:19:54 +0100 | [diff] [blame] | 96 | bool pwrreg_clkgate; |
Ulf Hansson | 0125962 | 2013-05-15 20:53:22 +0100 | [diff] [blame] | 97 | bool busy_detect; |
Ulf Hansson | 1ff4443 | 2013-09-04 09:05:17 +0100 | [diff] [blame] | 98 | bool pwrreg_nopower; |
Srinivas Kandagatla | 3f4e6f7 | 2014-06-02 10:09:55 +0100 | [diff] [blame] | 99 | bool explicit_mclk_control; |
Srinivas Kandagatla | 9c34b73 | 2014-06-02 10:10:04 +0100 | [diff] [blame] | 100 | bool qcom_fifo; |
Ulf Hansson | 7878289 | 2014-06-13 13:21:38 +0200 | [diff] [blame^] | 101 | bool reversed_irq_handling; |
Rabin Vincent | 4956e10 | 2010-07-21 12:54:40 +0100 | [diff] [blame] | 102 | }; |
| 103 | |
| 104 | static struct variant_data variant_arm = { |
Rabin Vincent | 8301bb6 | 2010-08-09 12:57:30 +0100 | [diff] [blame] | 105 | .fifosize = 16 * 4, |
| 106 | .fifohalfsize = 8 * 4, |
Rabin Vincent | 08458ef | 2010-07-21 12:55:59 +0100 | [diff] [blame] | 107 | .datalength_bits = 16, |
Ulf Hansson | 7d72a1d | 2011-12-13 16:54:55 +0100 | [diff] [blame] | 108 | .pwrreg_powerup = MCI_PWR_UP, |
Srinivas Kandagatla | dc6500b | 2014-06-02 10:09:47 +0100 | [diff] [blame] | 109 | .f_max = 100000000, |
Ulf Hansson | 7878289 | 2014-06-13 13:21:38 +0200 | [diff] [blame^] | 110 | .reversed_irq_handling = true, |
Rabin Vincent | 4956e10 | 2010-07-21 12:54:40 +0100 | [diff] [blame] | 111 | }; |
| 112 | |
Pawel Moll | 768fbc1 | 2011-03-11 17:18:07 +0000 | [diff] [blame] | 113 | static struct variant_data variant_arm_extended_fifo = { |
| 114 | .fifosize = 128 * 4, |
| 115 | .fifohalfsize = 64 * 4, |
| 116 | .datalength_bits = 16, |
Ulf Hansson | 7d72a1d | 2011-12-13 16:54:55 +0100 | [diff] [blame] | 117 | .pwrreg_powerup = MCI_PWR_UP, |
Srinivas Kandagatla | dc6500b | 2014-06-02 10:09:47 +0100 | [diff] [blame] | 118 | .f_max = 100000000, |
Pawel Moll | 768fbc1 | 2011-03-11 17:18:07 +0000 | [diff] [blame] | 119 | }; |
| 120 | |
Pawel Moll | 3a37298 | 2013-01-24 14:12:45 +0100 | [diff] [blame] | 121 | static struct variant_data variant_arm_extended_fifo_hwfc = { |
| 122 | .fifosize = 128 * 4, |
| 123 | .fifohalfsize = 64 * 4, |
| 124 | .clkreg_enable = MCI_ARM_HWFCEN, |
| 125 | .datalength_bits = 16, |
| 126 | .pwrreg_powerup = MCI_PWR_UP, |
Srinivas Kandagatla | dc6500b | 2014-06-02 10:09:47 +0100 | [diff] [blame] | 127 | .f_max = 100000000, |
Pawel Moll | 3a37298 | 2013-01-24 14:12:45 +0100 | [diff] [blame] | 128 | }; |
| 129 | |
Rabin Vincent | 4956e10 | 2010-07-21 12:54:40 +0100 | [diff] [blame] | 130 | static struct variant_data variant_u300 = { |
Rabin Vincent | 8301bb6 | 2010-08-09 12:57:30 +0100 | [diff] [blame] | 131 | .fifosize = 16 * 4, |
| 132 | .fifohalfsize = 8 * 4, |
Linus Walleij | 49ac215 | 2011-03-04 14:54:16 +0100 | [diff] [blame] | 133 | .clkreg_enable = MCI_ST_U300_HWFCEN, |
Srinivas Kandagatla | e1412d8 | 2014-06-02 10:09:23 +0100 | [diff] [blame] | 134 | .clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS, |
Rabin Vincent | 08458ef | 2010-07-21 12:55:59 +0100 | [diff] [blame] | 135 | .datalength_bits = 16, |
Linus Walleij | 3417780 | 2010-10-19 12:43:58 +0100 | [diff] [blame] | 136 | .sdio = true, |
Ulf Hansson | 7d72a1d | 2011-12-13 16:54:55 +0100 | [diff] [blame] | 137 | .pwrreg_powerup = MCI_PWR_ON, |
Srinivas Kandagatla | dc6500b | 2014-06-02 10:09:47 +0100 | [diff] [blame] | 138 | .f_max = 100000000, |
Ulf Hansson | 4d1a3a0 | 2011-12-13 16:57:07 +0100 | [diff] [blame] | 139 | .signal_direction = true, |
Ulf Hansson | f4670da | 2013-01-09 17:19:54 +0100 | [diff] [blame] | 140 | .pwrreg_clkgate = true, |
Ulf Hansson | 1ff4443 | 2013-09-04 09:05:17 +0100 | [diff] [blame] | 141 | .pwrreg_nopower = true, |
Rabin Vincent | 4956e10 | 2010-07-21 12:54:40 +0100 | [diff] [blame] | 142 | }; |
| 143 | |
Linus Walleij | 34fd421 | 2012-04-10 17:43:59 +0100 | [diff] [blame] | 144 | static struct variant_data variant_nomadik = { |
| 145 | .fifosize = 16 * 4, |
| 146 | .fifohalfsize = 8 * 4, |
| 147 | .clkreg = MCI_CLK_ENABLE, |
| 148 | .datalength_bits = 24, |
| 149 | .sdio = true, |
| 150 | .st_clkdiv = true, |
| 151 | .pwrreg_powerup = MCI_PWR_ON, |
Srinivas Kandagatla | dc6500b | 2014-06-02 10:09:47 +0100 | [diff] [blame] | 152 | .f_max = 100000000, |
Linus Walleij | 34fd421 | 2012-04-10 17:43:59 +0100 | [diff] [blame] | 153 | .signal_direction = true, |
Ulf Hansson | f4670da | 2013-01-09 17:19:54 +0100 | [diff] [blame] | 154 | .pwrreg_clkgate = true, |
Ulf Hansson | 1ff4443 | 2013-09-04 09:05:17 +0100 | [diff] [blame] | 155 | .pwrreg_nopower = true, |
Linus Walleij | 34fd421 | 2012-04-10 17:43:59 +0100 | [diff] [blame] | 156 | }; |
| 157 | |
Rabin Vincent | 4956e10 | 2010-07-21 12:54:40 +0100 | [diff] [blame] | 158 | static struct variant_data variant_ux500 = { |
Rabin Vincent | 8301bb6 | 2010-08-09 12:57:30 +0100 | [diff] [blame] | 159 | .fifosize = 30 * 4, |
| 160 | .fifohalfsize = 8 * 4, |
Rabin Vincent | 4956e10 | 2010-07-21 12:54:40 +0100 | [diff] [blame] | 161 | .clkreg = MCI_CLK_ENABLE, |
Linus Walleij | 49ac215 | 2011-03-04 14:54:16 +0100 | [diff] [blame] | 162 | .clkreg_enable = MCI_ST_UX500_HWFCEN, |
Srinivas Kandagatla | e1412d8 | 2014-06-02 10:09:23 +0100 | [diff] [blame] | 163 | .clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS, |
Srinivas Kandagatla | e874064 | 2014-06-02 10:09:30 +0100 | [diff] [blame] | 164 | .clkreg_neg_edge_enable = MCI_ST_UX500_NEG_EDGE, |
Rabin Vincent | 08458ef | 2010-07-21 12:55:59 +0100 | [diff] [blame] | 165 | .datalength_bits = 24, |
Linus Walleij | 3417780 | 2010-10-19 12:43:58 +0100 | [diff] [blame] | 166 | .sdio = true, |
Linus Walleij | b70a67f | 2010-12-06 09:24:14 +0100 | [diff] [blame] | 167 | .st_clkdiv = true, |
Ulf Hansson | 7d72a1d | 2011-12-13 16:54:55 +0100 | [diff] [blame] | 168 | .pwrreg_powerup = MCI_PWR_ON, |
Srinivas Kandagatla | dc6500b | 2014-06-02 10:09:47 +0100 | [diff] [blame] | 169 | .f_max = 100000000, |
Ulf Hansson | 4d1a3a0 | 2011-12-13 16:57:07 +0100 | [diff] [blame] | 170 | .signal_direction = true, |
Ulf Hansson | f4670da | 2013-01-09 17:19:54 +0100 | [diff] [blame] | 171 | .pwrreg_clkgate = true, |
Ulf Hansson | 0125962 | 2013-05-15 20:53:22 +0100 | [diff] [blame] | 172 | .busy_detect = true, |
Ulf Hansson | 1ff4443 | 2013-09-04 09:05:17 +0100 | [diff] [blame] | 173 | .pwrreg_nopower = true, |
Rabin Vincent | 4956e10 | 2010-07-21 12:54:40 +0100 | [diff] [blame] | 174 | }; |
Linus Walleij | b70a67f | 2010-12-06 09:24:14 +0100 | [diff] [blame] | 175 | |
Philippe Langlais | 1784b15 | 2011-03-25 08:51:52 +0100 | [diff] [blame] | 176 | static struct variant_data variant_ux500v2 = { |
| 177 | .fifosize = 30 * 4, |
| 178 | .fifohalfsize = 8 * 4, |
| 179 | .clkreg = MCI_CLK_ENABLE, |
| 180 | .clkreg_enable = MCI_ST_UX500_HWFCEN, |
Srinivas Kandagatla | e1412d8 | 2014-06-02 10:09:23 +0100 | [diff] [blame] | 181 | .clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS, |
Srinivas Kandagatla | e874064 | 2014-06-02 10:09:30 +0100 | [diff] [blame] | 182 | .clkreg_neg_edge_enable = MCI_ST_UX500_NEG_EDGE, |
Srinivas Kandagatla | e17dca2 | 2014-06-02 10:09:15 +0100 | [diff] [blame] | 183 | .datactrl_mask_ddrmode = MCI_ST_DPSM_DDRMODE, |
Philippe Langlais | 1784b15 | 2011-03-25 08:51:52 +0100 | [diff] [blame] | 184 | .datalength_bits = 24, |
| 185 | .sdio = true, |
| 186 | .st_clkdiv = true, |
| 187 | .blksz_datactrl16 = true, |
Ulf Hansson | 7d72a1d | 2011-12-13 16:54:55 +0100 | [diff] [blame] | 188 | .pwrreg_powerup = MCI_PWR_ON, |
Srinivas Kandagatla | dc6500b | 2014-06-02 10:09:47 +0100 | [diff] [blame] | 189 | .f_max = 100000000, |
Ulf Hansson | 4d1a3a0 | 2011-12-13 16:57:07 +0100 | [diff] [blame] | 190 | .signal_direction = true, |
Ulf Hansson | f4670da | 2013-01-09 17:19:54 +0100 | [diff] [blame] | 191 | .pwrreg_clkgate = true, |
Ulf Hansson | 0125962 | 2013-05-15 20:53:22 +0100 | [diff] [blame] | 192 | .busy_detect = true, |
Ulf Hansson | 1ff4443 | 2013-09-04 09:05:17 +0100 | [diff] [blame] | 193 | .pwrreg_nopower = true, |
Philippe Langlais | 1784b15 | 2011-03-25 08:51:52 +0100 | [diff] [blame] | 194 | }; |
| 195 | |
Srinivas Kandagatla | 55b604a | 2014-06-02 10:10:13 +0100 | [diff] [blame] | 196 | static struct variant_data variant_qcom = { |
| 197 | .fifosize = 16 * 4, |
| 198 | .fifohalfsize = 8 * 4, |
| 199 | .clkreg = MCI_CLK_ENABLE, |
| 200 | .clkreg_enable = MCI_QCOM_CLK_FLOWENA | |
| 201 | MCI_QCOM_CLK_SELECT_IN_FBCLK, |
| 202 | .clkreg_8bit_bus_enable = MCI_QCOM_CLK_WIDEBUS_8, |
| 203 | .datactrl_mask_ddrmode = MCI_QCOM_CLK_SELECT_IN_DDR_MODE, |
| 204 | .data_cmd_enable = MCI_QCOM_CSPM_DATCMD, |
| 205 | .blksz_datactrl4 = true, |
| 206 | .datalength_bits = 24, |
| 207 | .pwrreg_powerup = MCI_PWR_UP, |
| 208 | .f_max = 208000000, |
| 209 | .explicit_mclk_control = true, |
| 210 | .qcom_fifo = true, |
| 211 | }; |
| 212 | |
Ulf Hansson | 0125962 | 2013-05-15 20:53:22 +0100 | [diff] [blame] | 213 | static int mmci_card_busy(struct mmc_host *mmc) |
| 214 | { |
| 215 | struct mmci_host *host = mmc_priv(mmc); |
| 216 | unsigned long flags; |
| 217 | int busy = 0; |
| 218 | |
| 219 | pm_runtime_get_sync(mmc_dev(mmc)); |
| 220 | |
| 221 | spin_lock_irqsave(&host->lock, flags); |
| 222 | if (readl(host->base + MMCISTATUS) & MCI_ST_CARDBUSY) |
| 223 | busy = 1; |
| 224 | spin_unlock_irqrestore(&host->lock, flags); |
| 225 | |
| 226 | pm_runtime_mark_last_busy(mmc_dev(mmc)); |
| 227 | pm_runtime_put_autosuspend(mmc_dev(mmc)); |
| 228 | |
| 229 | return busy; |
| 230 | } |
| 231 | |
Linus Walleij | a6a6464 | 2009-09-14 12:56:14 +0100 | [diff] [blame] | 232 | /* |
Ulf Hansson | 653a761 | 2013-01-21 21:29:34 +0100 | [diff] [blame] | 233 | * Validate mmc prerequisites |
| 234 | */ |
| 235 | static int mmci_validate_data(struct mmci_host *host, |
| 236 | struct mmc_data *data) |
| 237 | { |
| 238 | if (!data) |
| 239 | return 0; |
| 240 | |
| 241 | if (!is_power_of_2(data->blksz)) { |
| 242 | dev_err(mmc_dev(host->mmc), |
| 243 | "unsupported block size (%d bytes)\n", data->blksz); |
| 244 | return -EINVAL; |
| 245 | } |
| 246 | |
| 247 | return 0; |
| 248 | } |
| 249 | |
Ulf Hansson | f829c04 | 2013-09-04 09:01:15 +0100 | [diff] [blame] | 250 | static void mmci_reg_delay(struct mmci_host *host) |
| 251 | { |
| 252 | /* |
| 253 | * According to the spec, at least three feedback clock cycles |
| 254 | * of max 52 MHz must pass between two writes to the MMCICLOCK reg. |
| 255 | * Three MCLK clock cycles must pass between two MMCIPOWER reg writes. |
| 256 | * Worst delay time during card init is at 100 kHz => 30 us. |
| 257 | * Worst delay time when up and running is at 25 MHz => 120 ns. |
| 258 | */ |
| 259 | if (host->cclk < 25000000) |
| 260 | udelay(30); |
| 261 | else |
| 262 | ndelay(120); |
| 263 | } |
| 264 | |
Ulf Hansson | 653a761 | 2013-01-21 21:29:34 +0100 | [diff] [blame] | 265 | /* |
Linus Walleij | a6a6464 | 2009-09-14 12:56:14 +0100 | [diff] [blame] | 266 | * This must be called with host->lock held |
| 267 | */ |
Ulf Hansson | 7437cfa | 2012-01-18 09:17:27 +0100 | [diff] [blame] | 268 | static void mmci_write_clkreg(struct mmci_host *host, u32 clk) |
| 269 | { |
| 270 | if (host->clk_reg != clk) { |
| 271 | host->clk_reg = clk; |
| 272 | writel(clk, host->base + MMCICLOCK); |
| 273 | } |
| 274 | } |
| 275 | |
| 276 | /* |
| 277 | * This must be called with host->lock held |
| 278 | */ |
| 279 | static void mmci_write_pwrreg(struct mmci_host *host, u32 pwr) |
| 280 | { |
| 281 | if (host->pwr_reg != pwr) { |
| 282 | host->pwr_reg = pwr; |
| 283 | writel(pwr, host->base + MMCIPOWER); |
| 284 | } |
| 285 | } |
| 286 | |
| 287 | /* |
| 288 | * This must be called with host->lock held |
| 289 | */ |
Ulf Hansson | 9cc639a | 2013-05-15 20:48:23 +0100 | [diff] [blame] | 290 | static void mmci_write_datactrlreg(struct mmci_host *host, u32 datactrl) |
| 291 | { |
Ulf Hansson | 0125962 | 2013-05-15 20:53:22 +0100 | [diff] [blame] | 292 | /* Keep ST Micro busy mode if enabled */ |
| 293 | datactrl |= host->datactrl_reg & MCI_ST_DPSM_BUSYMODE; |
| 294 | |
Ulf Hansson | 9cc639a | 2013-05-15 20:48:23 +0100 | [diff] [blame] | 295 | if (host->datactrl_reg != datactrl) { |
| 296 | host->datactrl_reg = datactrl; |
| 297 | writel(datactrl, host->base + MMCIDATACTRL); |
| 298 | } |
| 299 | } |
| 300 | |
| 301 | /* |
| 302 | * This must be called with host->lock held |
| 303 | */ |
Linus Walleij | a6a6464 | 2009-09-14 12:56:14 +0100 | [diff] [blame] | 304 | static void mmci_set_clkreg(struct mmci_host *host, unsigned int desired) |
| 305 | { |
Rabin Vincent | 4956e10 | 2010-07-21 12:54:40 +0100 | [diff] [blame] | 306 | struct variant_data *variant = host->variant; |
| 307 | u32 clk = variant->clkreg; |
Linus Walleij | a6a6464 | 2009-09-14 12:56:14 +0100 | [diff] [blame] | 308 | |
Ulf Hansson | c58a850 | 2013-05-13 15:40:03 +0100 | [diff] [blame] | 309 | /* Make sure cclk reflects the current calculated clock */ |
| 310 | host->cclk = 0; |
| 311 | |
Linus Walleij | a6a6464 | 2009-09-14 12:56:14 +0100 | [diff] [blame] | 312 | if (desired) { |
Srinivas Kandagatla | 3f4e6f7 | 2014-06-02 10:09:55 +0100 | [diff] [blame] | 313 | if (variant->explicit_mclk_control) { |
| 314 | host->cclk = host->mclk; |
| 315 | } else if (desired >= host->mclk) { |
Linus Walleij | 991a86e | 2010-12-10 09:35:53 +0100 | [diff] [blame] | 316 | clk = MCI_CLK_BYPASS; |
Linus Walleij | 399bc48 | 2011-04-01 07:59:17 +0100 | [diff] [blame] | 317 | if (variant->st_clkdiv) |
| 318 | clk |= MCI_ST_UX500_NEG_EDGE; |
Linus Walleij | a6a6464 | 2009-09-14 12:56:14 +0100 | [diff] [blame] | 319 | host->cclk = host->mclk; |
Linus Walleij | b70a67f | 2010-12-06 09:24:14 +0100 | [diff] [blame] | 320 | } else if (variant->st_clkdiv) { |
| 321 | /* |
| 322 | * DB8500 TRM says f = mclk / (clkdiv + 2) |
| 323 | * => clkdiv = (mclk / f) - 2 |
| 324 | * Round the divider up so we don't exceed the max |
| 325 | * frequency |
| 326 | */ |
| 327 | clk = DIV_ROUND_UP(host->mclk, desired) - 2; |
| 328 | if (clk >= 256) |
| 329 | clk = 255; |
| 330 | host->cclk = host->mclk / (clk + 2); |
Linus Walleij | a6a6464 | 2009-09-14 12:56:14 +0100 | [diff] [blame] | 331 | } else { |
Linus Walleij | b70a67f | 2010-12-06 09:24:14 +0100 | [diff] [blame] | 332 | /* |
| 333 | * PL180 TRM says f = mclk / (2 * (clkdiv + 1)) |
| 334 | * => clkdiv = mclk / (2 * f) - 1 |
| 335 | */ |
Linus Walleij | a6a6464 | 2009-09-14 12:56:14 +0100 | [diff] [blame] | 336 | clk = host->mclk / (2 * desired) - 1; |
| 337 | if (clk >= 256) |
| 338 | clk = 255; |
| 339 | host->cclk = host->mclk / (2 * (clk + 1)); |
| 340 | } |
Rabin Vincent | 4380c14 | 2010-07-21 12:55:18 +0100 | [diff] [blame] | 341 | |
| 342 | clk |= variant->clkreg_enable; |
Linus Walleij | a6a6464 | 2009-09-14 12:56:14 +0100 | [diff] [blame] | 343 | clk |= MCI_CLK_ENABLE; |
| 344 | /* This hasn't proven to be worthwhile */ |
| 345 | /* clk |= MCI_CLK_PWRSAVE; */ |
| 346 | } |
| 347 | |
Ulf Hansson | c58a850 | 2013-05-13 15:40:03 +0100 | [diff] [blame] | 348 | /* Set actual clock for debug */ |
| 349 | host->mmc->actual_clock = host->cclk; |
| 350 | |
Linus Walleij | 9e6c82c | 2009-09-14 12:57:11 +0100 | [diff] [blame] | 351 | if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_4) |
Linus Walleij | 771dc15 | 2010-04-08 07:38:52 +0100 | [diff] [blame] | 352 | clk |= MCI_4BIT_BUS; |
| 353 | if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_8) |
Srinivas Kandagatla | e1412d8 | 2014-06-02 10:09:23 +0100 | [diff] [blame] | 354 | clk |= variant->clkreg_8bit_bus_enable; |
Linus Walleij | 9e6c82c | 2009-09-14 12:57:11 +0100 | [diff] [blame] | 355 | |
Seungwon Jeon | 6dad6c9 | 2014-03-14 21:12:13 +0900 | [diff] [blame] | 356 | if (host->mmc->ios.timing == MMC_TIMING_UHS_DDR50 || |
| 357 | host->mmc->ios.timing == MMC_TIMING_MMC_DDR52) |
Srinivas Kandagatla | e874064 | 2014-06-02 10:09:30 +0100 | [diff] [blame] | 358 | clk |= variant->clkreg_neg_edge_enable; |
Ulf Hansson | 6dbb6ee | 2013-01-07 15:30:44 +0100 | [diff] [blame] | 359 | |
Ulf Hansson | 7437cfa | 2012-01-18 09:17:27 +0100 | [diff] [blame] | 360 | mmci_write_clkreg(host, clk); |
Linus Walleij | a6a6464 | 2009-09-14 12:56:14 +0100 | [diff] [blame] | 361 | } |
| 362 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 363 | static void |
| 364 | mmci_request_end(struct mmci_host *host, struct mmc_request *mrq) |
| 365 | { |
| 366 | writel(0, host->base + MMCICOMMAND); |
| 367 | |
Russell King | e47c222 | 2007-01-08 16:42:51 +0000 | [diff] [blame] | 368 | BUG_ON(host->data); |
| 369 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 370 | host->mrq = NULL; |
| 371 | host->cmd = NULL; |
| 372 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 373 | mmc_request_done(host->mmc, mrq); |
Ulf Hansson | 2cd976c | 2011-12-13 17:01:11 +0100 | [diff] [blame] | 374 | |
| 375 | pm_runtime_mark_last_busy(mmc_dev(host->mmc)); |
| 376 | pm_runtime_put_autosuspend(mmc_dev(host->mmc)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 377 | } |
| 378 | |
Linus Walleij | 2686b4b | 2010-10-19 12:39:48 +0100 | [diff] [blame] | 379 | static void mmci_set_mask1(struct mmci_host *host, unsigned int mask) |
| 380 | { |
| 381 | void __iomem *base = host->base; |
| 382 | |
| 383 | if (host->singleirq) { |
| 384 | unsigned int mask0 = readl(base + MMCIMASK0); |
| 385 | |
| 386 | mask0 &= ~MCI_IRQ1MASK; |
| 387 | mask0 |= mask; |
| 388 | |
| 389 | writel(mask0, base + MMCIMASK0); |
| 390 | } |
| 391 | |
| 392 | writel(mask, base + MMCIMASK1); |
| 393 | } |
| 394 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 395 | static void mmci_stop_data(struct mmci_host *host) |
| 396 | { |
Ulf Hansson | 9cc639a | 2013-05-15 20:48:23 +0100 | [diff] [blame] | 397 | mmci_write_datactrlreg(host, 0); |
Linus Walleij | 2686b4b | 2010-10-19 12:39:48 +0100 | [diff] [blame] | 398 | mmci_set_mask1(host, 0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 399 | host->data = NULL; |
| 400 | } |
| 401 | |
Rabin Vincent | 4ce1d6c | 2010-07-21 12:44:58 +0100 | [diff] [blame] | 402 | static void mmci_init_sg(struct mmci_host *host, struct mmc_data *data) |
| 403 | { |
| 404 | unsigned int flags = SG_MITER_ATOMIC; |
| 405 | |
| 406 | if (data->flags & MMC_DATA_READ) |
| 407 | flags |= SG_MITER_TO_SG; |
| 408 | else |
| 409 | flags |= SG_MITER_FROM_SG; |
| 410 | |
| 411 | sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags); |
| 412 | } |
| 413 | |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 414 | /* |
| 415 | * All the DMA operation mode stuff goes inside this ifdef. |
| 416 | * This assumes that you have a generic DMA device interface, |
| 417 | * no custom DMA interfaces are supported. |
| 418 | */ |
| 419 | #ifdef CONFIG_DMA_ENGINE |
Bill Pemberton | c3be1ef | 2012-11-19 13:23:06 -0500 | [diff] [blame] | 420 | static void mmci_dma_setup(struct mmci_host *host) |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 421 | { |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 422 | const char *rxname, *txname; |
| 423 | dma_cap_mask_t mask; |
| 424 | |
Lee Jones | 1fd83f0 | 2013-05-03 12:51:17 +0100 | [diff] [blame] | 425 | host->dma_rx_channel = dma_request_slave_channel(mmc_dev(host->mmc), "rx"); |
| 426 | host->dma_tx_channel = dma_request_slave_channel(mmc_dev(host->mmc), "tx"); |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 427 | |
Per Forlin | 58c7ccb | 2011-07-01 18:55:24 +0200 | [diff] [blame] | 428 | /* initialize pre request cookie */ |
| 429 | host->next_data.cookie = 1; |
| 430 | |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 431 | /* Try to acquire a generic DMA engine slave channel */ |
| 432 | dma_cap_zero(mask); |
| 433 | dma_cap_set(DMA_SLAVE, mask); |
| 434 | |
| 435 | /* |
| 436 | * If only an RX channel is specified, the driver will |
| 437 | * attempt to use it bidirectionally, however if it is |
| 438 | * is specified but cannot be located, DMA will be disabled. |
| 439 | */ |
Lee Jones | 1fd83f0 | 2013-05-03 12:51:17 +0100 | [diff] [blame] | 440 | if (host->dma_rx_channel && !host->dma_tx_channel) |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 441 | host->dma_tx_channel = host->dma_rx_channel; |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 442 | |
| 443 | if (host->dma_rx_channel) |
| 444 | rxname = dma_chan_name(host->dma_rx_channel); |
| 445 | else |
| 446 | rxname = "none"; |
| 447 | |
| 448 | if (host->dma_tx_channel) |
| 449 | txname = dma_chan_name(host->dma_tx_channel); |
| 450 | else |
| 451 | txname = "none"; |
| 452 | |
| 453 | dev_info(mmc_dev(host->mmc), "DMA channels RX %s, TX %s\n", |
| 454 | rxname, txname); |
| 455 | |
| 456 | /* |
| 457 | * Limit the maximum segment size in any SG entry according to |
| 458 | * the parameters of the DMA engine device. |
| 459 | */ |
| 460 | if (host->dma_tx_channel) { |
| 461 | struct device *dev = host->dma_tx_channel->device->dev; |
| 462 | unsigned int max_seg_size = dma_get_max_seg_size(dev); |
| 463 | |
| 464 | if (max_seg_size < host->mmc->max_seg_size) |
| 465 | host->mmc->max_seg_size = max_seg_size; |
| 466 | } |
| 467 | if (host->dma_rx_channel) { |
| 468 | struct device *dev = host->dma_rx_channel->device->dev; |
| 469 | unsigned int max_seg_size = dma_get_max_seg_size(dev); |
| 470 | |
| 471 | if (max_seg_size < host->mmc->max_seg_size) |
| 472 | host->mmc->max_seg_size = max_seg_size; |
| 473 | } |
| 474 | } |
| 475 | |
| 476 | /* |
Bill Pemberton | 6e0ee71 | 2012-11-19 13:26:03 -0500 | [diff] [blame] | 477 | * This is used in or so inline it |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 478 | * so it can be discarded. |
| 479 | */ |
| 480 | static inline void mmci_dma_release(struct mmci_host *host) |
| 481 | { |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 482 | if (host->dma_rx_channel) |
| 483 | dma_release_channel(host->dma_rx_channel); |
Ulf Hansson | 8c3a05b | 2014-05-20 06:45:54 +0200 | [diff] [blame] | 484 | if (host->dma_tx_channel) |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 485 | dma_release_channel(host->dma_tx_channel); |
| 486 | host->dma_rx_channel = host->dma_tx_channel = NULL; |
| 487 | } |
| 488 | |
Ulf Hansson | 653a761 | 2013-01-21 21:29:34 +0100 | [diff] [blame] | 489 | static void mmci_dma_data_error(struct mmci_host *host) |
| 490 | { |
| 491 | dev_err(mmc_dev(host->mmc), "error during DMA transfer!\n"); |
| 492 | dmaengine_terminate_all(host->dma_current); |
| 493 | host->dma_current = NULL; |
| 494 | host->dma_desc_current = NULL; |
| 495 | host->data->host_cookie = 0; |
| 496 | } |
| 497 | |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 498 | static void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data) |
| 499 | { |
Ulf Hansson | 653a761 | 2013-01-21 21:29:34 +0100 | [diff] [blame] | 500 | struct dma_chan *chan; |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 501 | enum dma_data_direction dir; |
Ulf Hansson | 653a761 | 2013-01-21 21:29:34 +0100 | [diff] [blame] | 502 | |
| 503 | if (data->flags & MMC_DATA_READ) { |
| 504 | dir = DMA_FROM_DEVICE; |
| 505 | chan = host->dma_rx_channel; |
| 506 | } else { |
| 507 | dir = DMA_TO_DEVICE; |
| 508 | chan = host->dma_tx_channel; |
| 509 | } |
| 510 | |
| 511 | dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, dir); |
| 512 | } |
| 513 | |
| 514 | static void mmci_dma_finalize(struct mmci_host *host, struct mmc_data *data) |
| 515 | { |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 516 | u32 status; |
| 517 | int i; |
| 518 | |
| 519 | /* Wait up to 1ms for the DMA to complete */ |
| 520 | for (i = 0; ; i++) { |
| 521 | status = readl(host->base + MMCISTATUS); |
| 522 | if (!(status & MCI_RXDATAAVLBLMASK) || i >= 100) |
| 523 | break; |
| 524 | udelay(10); |
| 525 | } |
| 526 | |
| 527 | /* |
| 528 | * Check to see whether we still have some data left in the FIFO - |
| 529 | * this catches DMA controllers which are unable to monitor the |
| 530 | * DMALBREQ and DMALSREQ signals while allowing us to DMA to non- |
| 531 | * contiguous buffers. On TX, we'll get a FIFO underrun error. |
| 532 | */ |
| 533 | if (status & MCI_RXDATAAVLBLMASK) { |
Ulf Hansson | 653a761 | 2013-01-21 21:29:34 +0100 | [diff] [blame] | 534 | mmci_dma_data_error(host); |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 535 | if (!data->error) |
| 536 | data->error = -EIO; |
| 537 | } |
| 538 | |
Per Forlin | 58c7ccb | 2011-07-01 18:55:24 +0200 | [diff] [blame] | 539 | if (!data->host_cookie) |
Ulf Hansson | 653a761 | 2013-01-21 21:29:34 +0100 | [diff] [blame] | 540 | mmci_dma_unmap(host, data); |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 541 | |
| 542 | /* |
| 543 | * Use of DMA with scatter-gather is impossible. |
| 544 | * Give up with DMA and switch back to PIO mode. |
| 545 | */ |
| 546 | if (status & MCI_RXDATAAVLBLMASK) { |
| 547 | dev_err(mmc_dev(host->mmc), "buggy DMA detected. Taking evasive action.\n"); |
| 548 | mmci_dma_release(host); |
| 549 | } |
Ulf Hansson | 653a761 | 2013-01-21 21:29:34 +0100 | [diff] [blame] | 550 | |
| 551 | host->dma_current = NULL; |
| 552 | host->dma_desc_current = NULL; |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 553 | } |
| 554 | |
Ulf Hansson | 653a761 | 2013-01-21 21:29:34 +0100 | [diff] [blame] | 555 | /* prepares DMA channel and DMA descriptor, returns non-zero on failure */ |
| 556 | static int __mmci_dma_prep_data(struct mmci_host *host, struct mmc_data *data, |
| 557 | struct dma_chan **dma_chan, |
| 558 | struct dma_async_tx_descriptor **dma_desc) |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 559 | { |
| 560 | struct variant_data *variant = host->variant; |
| 561 | struct dma_slave_config conf = { |
| 562 | .src_addr = host->phybase + MMCIFIFO, |
| 563 | .dst_addr = host->phybase + MMCIFIFO, |
| 564 | .src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES, |
| 565 | .dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES, |
| 566 | .src_maxburst = variant->fifohalfsize >> 2, /* # of words */ |
| 567 | .dst_maxburst = variant->fifohalfsize >> 2, /* # of words */ |
Viresh Kumar | 258aea7 | 2012-02-01 16:12:19 +0530 | [diff] [blame] | 568 | .device_fc = false, |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 569 | }; |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 570 | struct dma_chan *chan; |
| 571 | struct dma_device *device; |
| 572 | struct dma_async_tx_descriptor *desc; |
Vinod Koul | 05f5799 | 2011-10-14 10:45:11 +0530 | [diff] [blame] | 573 | enum dma_data_direction buffer_dirn; |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 574 | int nr_sg; |
| 575 | |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 576 | if (data->flags & MMC_DATA_READ) { |
Vinod Koul | 05f5799 | 2011-10-14 10:45:11 +0530 | [diff] [blame] | 577 | conf.direction = DMA_DEV_TO_MEM; |
| 578 | buffer_dirn = DMA_FROM_DEVICE; |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 579 | chan = host->dma_rx_channel; |
| 580 | } else { |
Vinod Koul | 05f5799 | 2011-10-14 10:45:11 +0530 | [diff] [blame] | 581 | conf.direction = DMA_MEM_TO_DEV; |
| 582 | buffer_dirn = DMA_TO_DEVICE; |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 583 | chan = host->dma_tx_channel; |
| 584 | } |
| 585 | |
| 586 | /* If there's no DMA channel, fall back to PIO */ |
| 587 | if (!chan) |
| 588 | return -EINVAL; |
| 589 | |
| 590 | /* If less than or equal to the fifo size, don't bother with DMA */ |
Per Forlin | 58c7ccb | 2011-07-01 18:55:24 +0200 | [diff] [blame] | 591 | if (data->blksz * data->blocks <= variant->fifosize) |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 592 | return -EINVAL; |
| 593 | |
| 594 | device = chan->device; |
Vinod Koul | 05f5799 | 2011-10-14 10:45:11 +0530 | [diff] [blame] | 595 | nr_sg = dma_map_sg(device->dev, data->sg, data->sg_len, buffer_dirn); |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 596 | if (nr_sg == 0) |
| 597 | return -EINVAL; |
| 598 | |
| 599 | dmaengine_slave_config(chan, &conf); |
Alexandre Bounine | 1605282 | 2012-03-08 16:11:18 -0500 | [diff] [blame] | 600 | desc = dmaengine_prep_slave_sg(chan, data->sg, nr_sg, |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 601 | conf.direction, DMA_CTRL_ACK); |
| 602 | if (!desc) |
| 603 | goto unmap_exit; |
| 604 | |
Ulf Hansson | 653a761 | 2013-01-21 21:29:34 +0100 | [diff] [blame] | 605 | *dma_chan = chan; |
| 606 | *dma_desc = desc; |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 607 | |
Per Forlin | 58c7ccb | 2011-07-01 18:55:24 +0200 | [diff] [blame] | 608 | return 0; |
| 609 | |
| 610 | unmap_exit: |
Vinod Koul | 05f5799 | 2011-10-14 10:45:11 +0530 | [diff] [blame] | 611 | dma_unmap_sg(device->dev, data->sg, data->sg_len, buffer_dirn); |
Per Forlin | 58c7ccb | 2011-07-01 18:55:24 +0200 | [diff] [blame] | 612 | return -ENOMEM; |
| 613 | } |
| 614 | |
Ulf Hansson | 653a761 | 2013-01-21 21:29:34 +0100 | [diff] [blame] | 615 | static inline int mmci_dma_prep_data(struct mmci_host *host, |
| 616 | struct mmc_data *data) |
| 617 | { |
| 618 | /* Check if next job is already prepared. */ |
| 619 | if (host->dma_current && host->dma_desc_current) |
| 620 | return 0; |
| 621 | |
| 622 | /* No job were prepared thus do it now. */ |
| 623 | return __mmci_dma_prep_data(host, data, &host->dma_current, |
| 624 | &host->dma_desc_current); |
| 625 | } |
| 626 | |
| 627 | static inline int mmci_dma_prep_next(struct mmci_host *host, |
| 628 | struct mmc_data *data) |
| 629 | { |
| 630 | struct mmci_host_next *nd = &host->next_data; |
| 631 | return __mmci_dma_prep_data(host, data, &nd->dma_chan, &nd->dma_desc); |
| 632 | } |
| 633 | |
Per Forlin | 58c7ccb | 2011-07-01 18:55:24 +0200 | [diff] [blame] | 634 | static int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl) |
| 635 | { |
| 636 | int ret; |
| 637 | struct mmc_data *data = host->data; |
| 638 | |
Ulf Hansson | 653a761 | 2013-01-21 21:29:34 +0100 | [diff] [blame] | 639 | ret = mmci_dma_prep_data(host, host->data); |
Per Forlin | 58c7ccb | 2011-07-01 18:55:24 +0200 | [diff] [blame] | 640 | if (ret) |
| 641 | return ret; |
| 642 | |
| 643 | /* Okay, go for it. */ |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 644 | dev_vdbg(mmc_dev(host->mmc), |
| 645 | "Submit MMCI DMA job, sglen %d blksz %04x blks %04x flags %08x\n", |
| 646 | data->sg_len, data->blksz, data->blocks, data->flags); |
Per Forlin | 58c7ccb | 2011-07-01 18:55:24 +0200 | [diff] [blame] | 647 | dmaengine_submit(host->dma_desc_current); |
| 648 | dma_async_issue_pending(host->dma_current); |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 649 | |
| 650 | datactrl |= MCI_DPSM_DMAENABLE; |
| 651 | |
| 652 | /* Trigger the DMA transfer */ |
Ulf Hansson | 9cc639a | 2013-05-15 20:48:23 +0100 | [diff] [blame] | 653 | mmci_write_datactrlreg(host, datactrl); |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 654 | |
| 655 | /* |
| 656 | * Let the MMCI say when the data is ended and it's time |
| 657 | * to fire next DMA request. When that happens, MMCI will |
| 658 | * call mmci_data_end() |
| 659 | */ |
| 660 | writel(readl(host->base + MMCIMASK0) | MCI_DATAENDMASK, |
| 661 | host->base + MMCIMASK0); |
| 662 | return 0; |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 663 | } |
Per Forlin | 58c7ccb | 2011-07-01 18:55:24 +0200 | [diff] [blame] | 664 | |
| 665 | static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data) |
| 666 | { |
| 667 | struct mmci_host_next *next = &host->next_data; |
| 668 | |
Ulf Hansson | 653a761 | 2013-01-21 21:29:34 +0100 | [diff] [blame] | 669 | WARN_ON(data->host_cookie && data->host_cookie != next->cookie); |
| 670 | WARN_ON(!data->host_cookie && (next->dma_desc || next->dma_chan)); |
Per Forlin | 58c7ccb | 2011-07-01 18:55:24 +0200 | [diff] [blame] | 671 | |
| 672 | host->dma_desc_current = next->dma_desc; |
| 673 | host->dma_current = next->dma_chan; |
Per Forlin | 58c7ccb | 2011-07-01 18:55:24 +0200 | [diff] [blame] | 674 | next->dma_desc = NULL; |
| 675 | next->dma_chan = NULL; |
| 676 | } |
| 677 | |
| 678 | static void mmci_pre_request(struct mmc_host *mmc, struct mmc_request *mrq, |
| 679 | bool is_first_req) |
| 680 | { |
| 681 | struct mmci_host *host = mmc_priv(mmc); |
| 682 | struct mmc_data *data = mrq->data; |
| 683 | struct mmci_host_next *nd = &host->next_data; |
| 684 | |
| 685 | if (!data) |
| 686 | return; |
| 687 | |
Ulf Hansson | 653a761 | 2013-01-21 21:29:34 +0100 | [diff] [blame] | 688 | BUG_ON(data->host_cookie); |
Per Forlin | 58c7ccb | 2011-07-01 18:55:24 +0200 | [diff] [blame] | 689 | |
Ulf Hansson | 653a761 | 2013-01-21 21:29:34 +0100 | [diff] [blame] | 690 | if (mmci_validate_data(host, data)) |
| 691 | return; |
| 692 | |
| 693 | if (!mmci_dma_prep_next(host, data)) |
| 694 | data->host_cookie = ++nd->cookie < 0 ? 1 : nd->cookie; |
Per Forlin | 58c7ccb | 2011-07-01 18:55:24 +0200 | [diff] [blame] | 695 | } |
| 696 | |
| 697 | static void mmci_post_request(struct mmc_host *mmc, struct mmc_request *mrq, |
| 698 | int err) |
| 699 | { |
| 700 | struct mmci_host *host = mmc_priv(mmc); |
| 701 | struct mmc_data *data = mrq->data; |
Per Forlin | 58c7ccb | 2011-07-01 18:55:24 +0200 | [diff] [blame] | 702 | |
Ulf Hansson | 653a761 | 2013-01-21 21:29:34 +0100 | [diff] [blame] | 703 | if (!data || !data->host_cookie) |
Per Forlin | 58c7ccb | 2011-07-01 18:55:24 +0200 | [diff] [blame] | 704 | return; |
| 705 | |
Ulf Hansson | 653a761 | 2013-01-21 21:29:34 +0100 | [diff] [blame] | 706 | mmci_dma_unmap(host, data); |
Per Forlin | 58c7ccb | 2011-07-01 18:55:24 +0200 | [diff] [blame] | 707 | |
Ulf Hansson | 653a761 | 2013-01-21 21:29:34 +0100 | [diff] [blame] | 708 | if (err) { |
| 709 | struct mmci_host_next *next = &host->next_data; |
| 710 | struct dma_chan *chan; |
| 711 | if (data->flags & MMC_DATA_READ) |
| 712 | chan = host->dma_rx_channel; |
| 713 | else |
| 714 | chan = host->dma_tx_channel; |
| 715 | dmaengine_terminate_all(chan); |
Per Forlin | 58c7ccb | 2011-07-01 18:55:24 +0200 | [diff] [blame] | 716 | |
Ulf Hansson | 653a761 | 2013-01-21 21:29:34 +0100 | [diff] [blame] | 717 | next->dma_desc = NULL; |
| 718 | next->dma_chan = NULL; |
Per Forlin | 58c7ccb | 2011-07-01 18:55:24 +0200 | [diff] [blame] | 719 | } |
| 720 | } |
| 721 | |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 722 | #else |
| 723 | /* Blank functions if the DMA engine is not available */ |
Per Forlin | 58c7ccb | 2011-07-01 18:55:24 +0200 | [diff] [blame] | 724 | static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data) |
| 725 | { |
| 726 | } |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 727 | static inline void mmci_dma_setup(struct mmci_host *host) |
| 728 | { |
| 729 | } |
| 730 | |
| 731 | static inline void mmci_dma_release(struct mmci_host *host) |
| 732 | { |
| 733 | } |
| 734 | |
| 735 | static inline void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data) |
| 736 | { |
| 737 | } |
| 738 | |
Ulf Hansson | 653a761 | 2013-01-21 21:29:34 +0100 | [diff] [blame] | 739 | static inline void mmci_dma_finalize(struct mmci_host *host, |
| 740 | struct mmc_data *data) |
| 741 | { |
| 742 | } |
| 743 | |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 744 | static inline void mmci_dma_data_error(struct mmci_host *host) |
| 745 | { |
| 746 | } |
| 747 | |
| 748 | static inline int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl) |
| 749 | { |
| 750 | return -ENOSYS; |
| 751 | } |
Per Forlin | 58c7ccb | 2011-07-01 18:55:24 +0200 | [diff] [blame] | 752 | |
| 753 | #define mmci_pre_request NULL |
| 754 | #define mmci_post_request NULL |
| 755 | |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 756 | #endif |
| 757 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 758 | static void mmci_start_data(struct mmci_host *host, struct mmc_data *data) |
| 759 | { |
Rabin Vincent | 8301bb6 | 2010-08-09 12:57:30 +0100 | [diff] [blame] | 760 | struct variant_data *variant = host->variant; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 761 | unsigned int datactrl, timeout, irqmask; |
Russell King | 7b09cda | 2005-07-01 12:02:59 +0100 | [diff] [blame] | 762 | unsigned long long clks; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 763 | void __iomem *base; |
Russell King | 3bc87f2 | 2006-08-27 13:51:28 +0100 | [diff] [blame] | 764 | int blksz_bits; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 765 | |
Linus Walleij | 64de028 | 2010-02-19 01:09:10 +0100 | [diff] [blame] | 766 | dev_dbg(mmc_dev(host->mmc), "blksz %04x blks %04x flags %08x\n", |
| 767 | data->blksz, data->blocks, data->flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 768 | |
| 769 | host->data = data; |
Rabin Vincent | 528320d | 2010-07-21 12:49:49 +0100 | [diff] [blame] | 770 | host->size = data->blksz * data->blocks; |
Russell King | 51d4375 | 2011-01-27 10:56:52 +0000 | [diff] [blame] | 771 | data->bytes_xfered = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 772 | |
Russell King | 7b09cda | 2005-07-01 12:02:59 +0100 | [diff] [blame] | 773 | clks = (unsigned long long)data->timeout_ns * host->cclk; |
Srinivas Kandagatla | c4a3576 | 2014-06-02 10:08:39 +0100 | [diff] [blame] | 774 | do_div(clks, NSEC_PER_SEC); |
Russell King | 7b09cda | 2005-07-01 12:02:59 +0100 | [diff] [blame] | 775 | |
| 776 | timeout = data->timeout_clks + (unsigned int)clks; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 777 | |
| 778 | base = host->base; |
| 779 | writel(timeout, base + MMCIDATATIMER); |
| 780 | writel(host->size, base + MMCIDATALENGTH); |
| 781 | |
Russell King | 3bc87f2 | 2006-08-27 13:51:28 +0100 | [diff] [blame] | 782 | blksz_bits = ffs(data->blksz) - 1; |
| 783 | BUG_ON(1 << blksz_bits != data->blksz); |
| 784 | |
Philippe Langlais | 1784b15 | 2011-03-25 08:51:52 +0100 | [diff] [blame] | 785 | if (variant->blksz_datactrl16) |
| 786 | datactrl = MCI_DPSM_ENABLE | (data->blksz << 16); |
Srinivas Kandagatla | ff78323 | 2014-06-02 10:09:06 +0100 | [diff] [blame] | 787 | else if (variant->blksz_datactrl4) |
| 788 | datactrl = MCI_DPSM_ENABLE | (data->blksz << 4); |
Philippe Langlais | 1784b15 | 2011-03-25 08:51:52 +0100 | [diff] [blame] | 789 | else |
| 790 | datactrl = MCI_DPSM_ENABLE | blksz_bits << 4; |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 791 | |
| 792 | if (data->flags & MMC_DATA_READ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 793 | datactrl |= MCI_DPSM_DIRECTION; |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 794 | |
Ulf Hansson | 7258db7 | 2011-12-13 17:05:28 +0100 | [diff] [blame] | 795 | /* The ST Micro variants has a special bit to enable SDIO */ |
| 796 | if (variant->sdio && host->mmc->card) |
Ulf Hansson | 06c1a12 | 2012-10-12 14:01:50 +0100 | [diff] [blame] | 797 | if (mmc_card_sdio(host->mmc->card)) { |
| 798 | /* |
| 799 | * The ST Micro variants has a special bit |
| 800 | * to enable SDIO. |
| 801 | */ |
| 802 | u32 clk; |
| 803 | |
Ulf Hansson | 7258db7 | 2011-12-13 17:05:28 +0100 | [diff] [blame] | 804 | datactrl |= MCI_ST_DPSM_SDIOEN; |
| 805 | |
Ulf Hansson | 06c1a12 | 2012-10-12 14:01:50 +0100 | [diff] [blame] | 806 | /* |
Ulf Hansson | 70ac093 | 2012-10-12 14:07:36 +0100 | [diff] [blame] | 807 | * The ST Micro variant for SDIO small write transfers |
| 808 | * needs to have clock H/W flow control disabled, |
| 809 | * otherwise the transfer will not start. The threshold |
| 810 | * depends on the rate of MCLK. |
Ulf Hansson | 06c1a12 | 2012-10-12 14:01:50 +0100 | [diff] [blame] | 811 | */ |
Ulf Hansson | 70ac093 | 2012-10-12 14:07:36 +0100 | [diff] [blame] | 812 | if (data->flags & MMC_DATA_WRITE && |
| 813 | (host->size < 8 || |
| 814 | (host->size <= 8 && host->mclk > 50000000))) |
Ulf Hansson | 06c1a12 | 2012-10-12 14:01:50 +0100 | [diff] [blame] | 815 | clk = host->clk_reg & ~variant->clkreg_enable; |
| 816 | else |
| 817 | clk = host->clk_reg | variant->clkreg_enable; |
| 818 | |
| 819 | mmci_write_clkreg(host, clk); |
| 820 | } |
| 821 | |
Seungwon Jeon | 6dad6c9 | 2014-03-14 21:12:13 +0900 | [diff] [blame] | 822 | if (host->mmc->ios.timing == MMC_TIMING_UHS_DDR50 || |
| 823 | host->mmc->ios.timing == MMC_TIMING_MMC_DDR52) |
Srinivas Kandagatla | e17dca2 | 2014-06-02 10:09:15 +0100 | [diff] [blame] | 824 | datactrl |= variant->datactrl_mask_ddrmode; |
Ulf Hansson | 6dbb6ee | 2013-01-07 15:30:44 +0100 | [diff] [blame] | 825 | |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 826 | /* |
| 827 | * Attempt to use DMA operation mode, if this |
| 828 | * should fail, fall back to PIO mode |
| 829 | */ |
| 830 | if (!mmci_dma_start_data(host, datactrl)) |
| 831 | return; |
| 832 | |
| 833 | /* IRQ mode, map the SG list for CPU reading/writing */ |
| 834 | mmci_init_sg(host, data); |
| 835 | |
| 836 | if (data->flags & MMC_DATA_READ) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 837 | irqmask = MCI_RXFIFOHALFFULLMASK; |
Russell King | 0425a14 | 2006-02-16 16:48:31 +0000 | [diff] [blame] | 838 | |
| 839 | /* |
Russell King | c4d877c | 2011-01-27 09:50:13 +0000 | [diff] [blame] | 840 | * If we have less than the fifo 'half-full' threshold to |
| 841 | * transfer, trigger a PIO interrupt as soon as any data |
| 842 | * is available. |
Russell King | 0425a14 | 2006-02-16 16:48:31 +0000 | [diff] [blame] | 843 | */ |
Russell King | c4d877c | 2011-01-27 09:50:13 +0000 | [diff] [blame] | 844 | if (host->size < variant->fifohalfsize) |
Russell King | 0425a14 | 2006-02-16 16:48:31 +0000 | [diff] [blame] | 845 | irqmask |= MCI_RXDATAAVLBLMASK; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 846 | } else { |
| 847 | /* |
| 848 | * We don't actually need to include "FIFO empty" here |
| 849 | * since its implicit in "FIFO half empty". |
| 850 | */ |
| 851 | irqmask = MCI_TXFIFOHALFEMPTYMASK; |
| 852 | } |
| 853 | |
Ulf Hansson | 9cc639a | 2013-05-15 20:48:23 +0100 | [diff] [blame] | 854 | mmci_write_datactrlreg(host, datactrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 855 | writel(readl(base + MMCIMASK0) & ~MCI_DATAENDMASK, base + MMCIMASK0); |
Linus Walleij | 2686b4b | 2010-10-19 12:39:48 +0100 | [diff] [blame] | 856 | mmci_set_mask1(host, irqmask); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 857 | } |
| 858 | |
| 859 | static void |
| 860 | mmci_start_command(struct mmci_host *host, struct mmc_command *cmd, u32 c) |
| 861 | { |
| 862 | void __iomem *base = host->base; |
| 863 | |
Linus Walleij | 64de028 | 2010-02-19 01:09:10 +0100 | [diff] [blame] | 864 | dev_dbg(mmc_dev(host->mmc), "op %02x arg %08x flags %08x\n", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 865 | cmd->opcode, cmd->arg, cmd->flags); |
| 866 | |
| 867 | if (readl(base + MMCICOMMAND) & MCI_CPSM_ENABLE) { |
| 868 | writel(0, base + MMCICOMMAND); |
Srinivas Kandagatla | 6adb2a8 | 2014-06-02 10:08:57 +0100 | [diff] [blame] | 869 | mmci_reg_delay(host); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 870 | } |
| 871 | |
| 872 | c |= cmd->opcode | MCI_CPSM_ENABLE; |
Russell King | e922517 | 2006-02-02 12:23:12 +0000 | [diff] [blame] | 873 | if (cmd->flags & MMC_RSP_PRESENT) { |
| 874 | if (cmd->flags & MMC_RSP_136) |
| 875 | c |= MCI_CPSM_LONGRSP; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 876 | c |= MCI_CPSM_RESPONSE; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 877 | } |
| 878 | if (/*interrupt*/0) |
| 879 | c |= MCI_CPSM_INTERRUPT; |
| 880 | |
Srinivas Kandagatla | ae7b006 | 2014-06-02 10:09:39 +0100 | [diff] [blame] | 881 | if (mmc_cmd_type(cmd) == MMC_CMD_ADTC) |
| 882 | c |= host->variant->data_cmd_enable; |
| 883 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 884 | host->cmd = cmd; |
| 885 | |
| 886 | writel(cmd->arg, base + MMCIARGUMENT); |
| 887 | writel(c, base + MMCICOMMAND); |
| 888 | } |
| 889 | |
| 890 | static void |
| 891 | mmci_data_irq(struct mmci_host *host, struct mmc_data *data, |
| 892 | unsigned int status) |
| 893 | { |
Ulf Hansson | 1cb9da5 | 2014-06-12 14:42:23 +0200 | [diff] [blame] | 894 | /* Make sure we have data to handle */ |
| 895 | if (!data) |
| 896 | return; |
| 897 | |
Linus Walleij | f20f8f2 | 2010-10-19 13:41:24 +0100 | [diff] [blame] | 898 | /* First check for errors */ |
Ulf Hansson | b63038d | 2011-12-13 16:51:04 +0100 | [diff] [blame] | 899 | if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_STARTBITERR| |
| 900 | MCI_TXUNDERRUN|MCI_RXOVERRUN)) { |
Linus Walleij | 8cb2815 | 2011-01-24 15:22:13 +0100 | [diff] [blame] | 901 | u32 remain, success; |
Linus Walleij | f20f8f2 | 2010-10-19 13:41:24 +0100 | [diff] [blame] | 902 | |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 903 | /* Terminate the DMA transfer */ |
Ulf Hansson | 653a761 | 2013-01-21 21:29:34 +0100 | [diff] [blame] | 904 | if (dma_inprogress(host)) { |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 905 | mmci_dma_data_error(host); |
Ulf Hansson | 653a761 | 2013-01-21 21:29:34 +0100 | [diff] [blame] | 906 | mmci_dma_unmap(host, data); |
| 907 | } |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 908 | |
Russell King | c8afc9d | 2011-02-04 09:19:46 +0000 | [diff] [blame] | 909 | /* |
| 910 | * Calculate how far we are into the transfer. Note that |
| 911 | * the data counter gives the number of bytes transferred |
| 912 | * on the MMC bus, not on the host side. On reads, this |
| 913 | * can be as much as a FIFO-worth of data ahead. This |
| 914 | * matters for FIFO overruns only. |
| 915 | */ |
Linus Walleij | f5a106d | 2011-01-27 17:44:34 +0100 | [diff] [blame] | 916 | remain = readl(host->base + MMCIDATACNT); |
Linus Walleij | 8cb2815 | 2011-01-24 15:22:13 +0100 | [diff] [blame] | 917 | success = data->blksz * data->blocks - remain; |
| 918 | |
Russell King | c8afc9d | 2011-02-04 09:19:46 +0000 | [diff] [blame] | 919 | dev_dbg(mmc_dev(host->mmc), "MCI ERROR IRQ, status 0x%08x at 0x%08x\n", |
| 920 | status, success); |
Linus Walleij | 8cb2815 | 2011-01-24 15:22:13 +0100 | [diff] [blame] | 921 | if (status & MCI_DATACRCFAIL) { |
| 922 | /* Last block was not successful */ |
Russell King | c8afc9d | 2011-02-04 09:19:46 +0000 | [diff] [blame] | 923 | success -= 1; |
Pierre Ossman | 17b0429 | 2007-07-22 22:18:46 +0200 | [diff] [blame] | 924 | data->error = -EILSEQ; |
Linus Walleij | 8cb2815 | 2011-01-24 15:22:13 +0100 | [diff] [blame] | 925 | } else if (status & MCI_DATATIMEOUT) { |
Pierre Ossman | 17b0429 | 2007-07-22 22:18:46 +0200 | [diff] [blame] | 926 | data->error = -ETIMEDOUT; |
Linus Walleij | 757df74 | 2011-06-30 15:10:21 +0100 | [diff] [blame] | 927 | } else if (status & MCI_STARTBITERR) { |
| 928 | data->error = -ECOMM; |
Russell King | c8afc9d | 2011-02-04 09:19:46 +0000 | [diff] [blame] | 929 | } else if (status & MCI_TXUNDERRUN) { |
Pierre Ossman | 17b0429 | 2007-07-22 22:18:46 +0200 | [diff] [blame] | 930 | data->error = -EIO; |
Russell King | c8afc9d | 2011-02-04 09:19:46 +0000 | [diff] [blame] | 931 | } else if (status & MCI_RXOVERRUN) { |
| 932 | if (success > host->variant->fifosize) |
| 933 | success -= host->variant->fifosize; |
| 934 | else |
| 935 | success = 0; |
Linus Walleij | 8cb2815 | 2011-01-24 15:22:13 +0100 | [diff] [blame] | 936 | data->error = -EIO; |
Rabin Vincent | 4ce1d6c | 2010-07-21 12:44:58 +0100 | [diff] [blame] | 937 | } |
Russell King | 51d4375 | 2011-01-27 10:56:52 +0000 | [diff] [blame] | 938 | data->bytes_xfered = round_down(success, data->blksz); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 939 | } |
Linus Walleij | f20f8f2 | 2010-10-19 13:41:24 +0100 | [diff] [blame] | 940 | |
Linus Walleij | 8cb2815 | 2011-01-24 15:22:13 +0100 | [diff] [blame] | 941 | if (status & MCI_DATABLOCKEND) |
| 942 | dev_err(mmc_dev(host->mmc), "stray MCI_DATABLOCKEND interrupt\n"); |
Linus Walleij | f20f8f2 | 2010-10-19 13:41:24 +0100 | [diff] [blame] | 943 | |
Russell King | ccff9b5 | 2011-01-30 21:03:50 +0000 | [diff] [blame] | 944 | if (status & MCI_DATAEND || data->error) { |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 945 | if (dma_inprogress(host)) |
Ulf Hansson | 653a761 | 2013-01-21 21:29:34 +0100 | [diff] [blame] | 946 | mmci_dma_finalize(host, data); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 947 | mmci_stop_data(host); |
| 948 | |
Linus Walleij | 8cb2815 | 2011-01-24 15:22:13 +0100 | [diff] [blame] | 949 | if (!data->error) |
| 950 | /* The error clause is handled above, success! */ |
Russell King | 51d4375 | 2011-01-27 10:56:52 +0000 | [diff] [blame] | 951 | data->bytes_xfered = data->blksz * data->blocks; |
Linus Walleij | f20f8f2 | 2010-10-19 13:41:24 +0100 | [diff] [blame] | 952 | |
Ulf Hansson | 024629c | 2013-05-13 15:40:56 +0100 | [diff] [blame] | 953 | if (!data->stop || host->mrq->sbc) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 954 | mmci_request_end(host, data->mrq); |
| 955 | } else { |
| 956 | mmci_start_command(host, data->stop, 0); |
| 957 | } |
| 958 | } |
| 959 | } |
| 960 | |
| 961 | static void |
| 962 | mmci_cmd_irq(struct mmci_host *host, struct mmc_command *cmd, |
| 963 | unsigned int status) |
| 964 | { |
| 965 | void __iomem *base = host->base; |
Ulf Hansson | ad82bfe | 2014-06-12 15:01:57 +0200 | [diff] [blame] | 966 | bool sbc, busy_resp; |
| 967 | |
| 968 | if (!cmd) |
| 969 | return; |
| 970 | |
| 971 | sbc = (cmd == host->mrq->sbc); |
| 972 | busy_resp = host->variant->busy_detect && (cmd->flags & MMC_RSP_BUSY); |
| 973 | |
| 974 | if (!((status|host->busy_status) & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT| |
| 975 | MCI_CMDSENT|MCI_CMDRESPEND))) |
| 976 | return; |
Ulf Hansson | 8d94b54 | 2014-01-13 16:49:31 +0100 | [diff] [blame] | 977 | |
| 978 | /* Check if we need to wait for busy completion. */ |
| 979 | if (host->busy_status && (status & MCI_ST_CARDBUSY)) |
| 980 | return; |
| 981 | |
| 982 | /* Enable busy completion if needed and supported. */ |
| 983 | if (!host->busy_status && busy_resp && |
| 984 | !(status & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT)) && |
| 985 | (readl(base + MMCISTATUS) & MCI_ST_CARDBUSY)) { |
| 986 | writel(readl(base + MMCIMASK0) | MCI_ST_BUSYEND, |
| 987 | base + MMCIMASK0); |
| 988 | host->busy_status = status & (MCI_CMDSENT|MCI_CMDRESPEND); |
| 989 | return; |
| 990 | } |
| 991 | |
| 992 | /* At busy completion, mask the IRQ and complete the request. */ |
| 993 | if (host->busy_status) { |
| 994 | writel(readl(base + MMCIMASK0) & ~MCI_ST_BUSYEND, |
| 995 | base + MMCIMASK0); |
| 996 | host->busy_status = 0; |
| 997 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 998 | |
| 999 | host->cmd = NULL; |
| 1000 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1001 | if (status & MCI_CMDTIMEOUT) { |
Pierre Ossman | 17b0429 | 2007-07-22 22:18:46 +0200 | [diff] [blame] | 1002 | cmd->error = -ETIMEDOUT; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1003 | } else if (status & MCI_CMDCRCFAIL && cmd->flags & MMC_RSP_CRC) { |
Pierre Ossman | 17b0429 | 2007-07-22 22:18:46 +0200 | [diff] [blame] | 1004 | cmd->error = -EILSEQ; |
Russell King - ARM Linux | 9047b43 | 2011-01-11 16:35:56 +0000 | [diff] [blame] | 1005 | } else { |
| 1006 | cmd->resp[0] = readl(base + MMCIRESPONSE0); |
| 1007 | cmd->resp[1] = readl(base + MMCIRESPONSE1); |
| 1008 | cmd->resp[2] = readl(base + MMCIRESPONSE2); |
| 1009 | cmd->resp[3] = readl(base + MMCIRESPONSE3); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1010 | } |
| 1011 | |
Ulf Hansson | 024629c | 2013-05-13 15:40:56 +0100 | [diff] [blame] | 1012 | if ((!sbc && !cmd->data) || cmd->error) { |
Ulf Hansson | 3b6e3c7 | 2011-12-13 16:58:43 +0100 | [diff] [blame] | 1013 | if (host->data) { |
| 1014 | /* Terminate the DMA transfer */ |
Ulf Hansson | 653a761 | 2013-01-21 21:29:34 +0100 | [diff] [blame] | 1015 | if (dma_inprogress(host)) { |
Ulf Hansson | 3b6e3c7 | 2011-12-13 16:58:43 +0100 | [diff] [blame] | 1016 | mmci_dma_data_error(host); |
Ulf Hansson | 653a761 | 2013-01-21 21:29:34 +0100 | [diff] [blame] | 1017 | mmci_dma_unmap(host, host->data); |
| 1018 | } |
Russell King | e47c222 | 2007-01-08 16:42:51 +0000 | [diff] [blame] | 1019 | mmci_stop_data(host); |
Ulf Hansson | 3b6e3c7 | 2011-12-13 16:58:43 +0100 | [diff] [blame] | 1020 | } |
Ulf Hansson | 024629c | 2013-05-13 15:40:56 +0100 | [diff] [blame] | 1021 | mmci_request_end(host, host->mrq); |
| 1022 | } else if (sbc) { |
| 1023 | mmci_start_command(host, host->mrq->cmd, 0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1024 | } else if (!(cmd->data->flags & MMC_DATA_READ)) { |
| 1025 | mmci_start_data(host, cmd->data); |
| 1026 | } |
| 1027 | } |
| 1028 | |
Srinivas Kandagatla | 9c34b73 | 2014-06-02 10:10:04 +0100 | [diff] [blame] | 1029 | static int mmci_get_rx_fifocnt(struct mmci_host *host, u32 status, int remain) |
| 1030 | { |
| 1031 | return remain - (readl(host->base + MMCIFIFOCNT) << 2); |
| 1032 | } |
| 1033 | |
| 1034 | static int mmci_qcom_get_rx_fifocnt(struct mmci_host *host, u32 status, int r) |
| 1035 | { |
| 1036 | /* |
| 1037 | * on qcom SDCC4 only 8 words are used in each burst so only 8 addresses |
| 1038 | * from the fifo range should be used |
| 1039 | */ |
| 1040 | if (status & MCI_RXFIFOHALFFULL) |
| 1041 | return host->variant->fifohalfsize; |
| 1042 | else if (status & MCI_RXDATAAVLBL) |
| 1043 | return 4; |
| 1044 | |
| 1045 | return 0; |
| 1046 | } |
| 1047 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1048 | static int mmci_pio_read(struct mmci_host *host, char *buffer, unsigned int remain) |
| 1049 | { |
| 1050 | void __iomem *base = host->base; |
| 1051 | char *ptr = buffer; |
Srinivas Kandagatla | 9c34b73 | 2014-06-02 10:10:04 +0100 | [diff] [blame] | 1052 | u32 status = readl(host->base + MMCISTATUS); |
Linus Walleij | 26eed9a | 2008-04-26 23:39:44 +0100 | [diff] [blame] | 1053 | int host_remain = host->size; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1054 | |
| 1055 | do { |
Srinivas Kandagatla | 9c34b73 | 2014-06-02 10:10:04 +0100 | [diff] [blame] | 1056 | int count = host->get_rx_fifocnt(host, status, host_remain); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1057 | |
| 1058 | if (count > remain) |
| 1059 | count = remain; |
| 1060 | |
| 1061 | if (count <= 0) |
| 1062 | break; |
| 1063 | |
Ulf Hansson | 393e5e2 | 2011-12-13 17:08:04 +0100 | [diff] [blame] | 1064 | /* |
| 1065 | * SDIO especially may want to send something that is |
| 1066 | * not divisible by 4 (as opposed to card sectors |
| 1067 | * etc). Therefore make sure to always read the last bytes |
| 1068 | * while only doing full 32-bit reads towards the FIFO. |
| 1069 | */ |
| 1070 | if (unlikely(count & 0x3)) { |
| 1071 | if (count < 4) { |
| 1072 | unsigned char buf[4]; |
Davide Ciminaghi | 4b85da0 | 2012-12-10 14:47:21 +0100 | [diff] [blame] | 1073 | ioread32_rep(base + MMCIFIFO, buf, 1); |
Ulf Hansson | 393e5e2 | 2011-12-13 17:08:04 +0100 | [diff] [blame] | 1074 | memcpy(ptr, buf, count); |
| 1075 | } else { |
Davide Ciminaghi | 4b85da0 | 2012-12-10 14:47:21 +0100 | [diff] [blame] | 1076 | ioread32_rep(base + MMCIFIFO, ptr, count >> 2); |
Ulf Hansson | 393e5e2 | 2011-12-13 17:08:04 +0100 | [diff] [blame] | 1077 | count &= ~0x3; |
| 1078 | } |
| 1079 | } else { |
Davide Ciminaghi | 4b85da0 | 2012-12-10 14:47:21 +0100 | [diff] [blame] | 1080 | ioread32_rep(base + MMCIFIFO, ptr, count >> 2); |
Ulf Hansson | 393e5e2 | 2011-12-13 17:08:04 +0100 | [diff] [blame] | 1081 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1082 | |
| 1083 | ptr += count; |
| 1084 | remain -= count; |
Linus Walleij | 26eed9a | 2008-04-26 23:39:44 +0100 | [diff] [blame] | 1085 | host_remain -= count; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1086 | |
| 1087 | if (remain == 0) |
| 1088 | break; |
| 1089 | |
| 1090 | status = readl(base + MMCISTATUS); |
| 1091 | } while (status & MCI_RXDATAAVLBL); |
| 1092 | |
| 1093 | return ptr - buffer; |
| 1094 | } |
| 1095 | |
| 1096 | static int mmci_pio_write(struct mmci_host *host, char *buffer, unsigned int remain, u32 status) |
| 1097 | { |
Rabin Vincent | 8301bb6 | 2010-08-09 12:57:30 +0100 | [diff] [blame] | 1098 | struct variant_data *variant = host->variant; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1099 | void __iomem *base = host->base; |
| 1100 | char *ptr = buffer; |
| 1101 | |
| 1102 | do { |
| 1103 | unsigned int count, maxcnt; |
| 1104 | |
Rabin Vincent | 8301bb6 | 2010-08-09 12:57:30 +0100 | [diff] [blame] | 1105 | maxcnt = status & MCI_TXFIFOEMPTY ? |
| 1106 | variant->fifosize : variant->fifohalfsize; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1107 | count = min(remain, maxcnt); |
| 1108 | |
Linus Walleij | 3417780 | 2010-10-19 12:43:58 +0100 | [diff] [blame] | 1109 | /* |
Linus Walleij | 3417780 | 2010-10-19 12:43:58 +0100 | [diff] [blame] | 1110 | * SDIO especially may want to send something that is |
| 1111 | * not divisible by 4 (as opposed to card sectors |
| 1112 | * etc), and the FIFO only accept full 32-bit writes. |
| 1113 | * So compensate by adding +3 on the count, a single |
| 1114 | * byte become a 32bit write, 7 bytes will be two |
| 1115 | * 32bit writes etc. |
| 1116 | */ |
Davide Ciminaghi | 4b85da0 | 2012-12-10 14:47:21 +0100 | [diff] [blame] | 1117 | iowrite32_rep(base + MMCIFIFO, ptr, (count + 3) >> 2); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1118 | |
| 1119 | ptr += count; |
| 1120 | remain -= count; |
| 1121 | |
| 1122 | if (remain == 0) |
| 1123 | break; |
| 1124 | |
| 1125 | status = readl(base + MMCISTATUS); |
| 1126 | } while (status & MCI_TXFIFOHALFEMPTY); |
| 1127 | |
| 1128 | return ptr - buffer; |
| 1129 | } |
| 1130 | |
| 1131 | /* |
| 1132 | * PIO data transfer IRQ handler. |
| 1133 | */ |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 1134 | static irqreturn_t mmci_pio_irq(int irq, void *dev_id) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1135 | { |
| 1136 | struct mmci_host *host = dev_id; |
Rabin Vincent | 4ce1d6c | 2010-07-21 12:44:58 +0100 | [diff] [blame] | 1137 | struct sg_mapping_iter *sg_miter = &host->sg_miter; |
Rabin Vincent | 8301bb6 | 2010-08-09 12:57:30 +0100 | [diff] [blame] | 1138 | struct variant_data *variant = host->variant; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1139 | void __iomem *base = host->base; |
Rabin Vincent | 4ce1d6c | 2010-07-21 12:44:58 +0100 | [diff] [blame] | 1140 | unsigned long flags; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1141 | u32 status; |
| 1142 | |
| 1143 | status = readl(base + MMCISTATUS); |
| 1144 | |
Linus Walleij | 64de028 | 2010-02-19 01:09:10 +0100 | [diff] [blame] | 1145 | dev_dbg(mmc_dev(host->mmc), "irq1 (pio) %08x\n", status); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1146 | |
Rabin Vincent | 4ce1d6c | 2010-07-21 12:44:58 +0100 | [diff] [blame] | 1147 | local_irq_save(flags); |
| 1148 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1149 | do { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1150 | unsigned int remain, len; |
| 1151 | char *buffer; |
| 1152 | |
| 1153 | /* |
| 1154 | * For write, we only need to test the half-empty flag |
| 1155 | * here - if the FIFO is completely empty, then by |
| 1156 | * definition it is more than half empty. |
| 1157 | * |
| 1158 | * For read, check for data available. |
| 1159 | */ |
| 1160 | if (!(status & (MCI_TXFIFOHALFEMPTY|MCI_RXDATAAVLBL))) |
| 1161 | break; |
| 1162 | |
Rabin Vincent | 4ce1d6c | 2010-07-21 12:44:58 +0100 | [diff] [blame] | 1163 | if (!sg_miter_next(sg_miter)) |
| 1164 | break; |
| 1165 | |
| 1166 | buffer = sg_miter->addr; |
| 1167 | remain = sg_miter->length; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1168 | |
| 1169 | len = 0; |
| 1170 | if (status & MCI_RXACTIVE) |
| 1171 | len = mmci_pio_read(host, buffer, remain); |
| 1172 | if (status & MCI_TXACTIVE) |
| 1173 | len = mmci_pio_write(host, buffer, remain, status); |
| 1174 | |
Rabin Vincent | 4ce1d6c | 2010-07-21 12:44:58 +0100 | [diff] [blame] | 1175 | sg_miter->consumed = len; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1176 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1177 | host->size -= len; |
| 1178 | remain -= len; |
| 1179 | |
| 1180 | if (remain) |
| 1181 | break; |
| 1182 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1183 | status = readl(base + MMCISTATUS); |
| 1184 | } while (1); |
| 1185 | |
Rabin Vincent | 4ce1d6c | 2010-07-21 12:44:58 +0100 | [diff] [blame] | 1186 | sg_miter_stop(sg_miter); |
| 1187 | |
| 1188 | local_irq_restore(flags); |
| 1189 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1190 | /* |
Russell King | c4d877c | 2011-01-27 09:50:13 +0000 | [diff] [blame] | 1191 | * If we have less than the fifo 'half-full' threshold to transfer, |
| 1192 | * trigger a PIO interrupt as soon as any data is available. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1193 | */ |
Russell King | c4d877c | 2011-01-27 09:50:13 +0000 | [diff] [blame] | 1194 | if (status & MCI_RXACTIVE && host->size < variant->fifohalfsize) |
Linus Walleij | 2686b4b | 2010-10-19 12:39:48 +0100 | [diff] [blame] | 1195 | mmci_set_mask1(host, MCI_RXDATAAVLBLMASK); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1196 | |
| 1197 | /* |
| 1198 | * If we run out of data, disable the data IRQs; this |
| 1199 | * prevents a race where the FIFO becomes empty before |
| 1200 | * the chip itself has disabled the data path, and |
| 1201 | * stops us racing with our data end IRQ. |
| 1202 | */ |
| 1203 | if (host->size == 0) { |
Linus Walleij | 2686b4b | 2010-10-19 12:39:48 +0100 | [diff] [blame] | 1204 | mmci_set_mask1(host, 0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1205 | writel(readl(base + MMCIMASK0) | MCI_DATAENDMASK, base + MMCIMASK0); |
| 1206 | } |
| 1207 | |
| 1208 | return IRQ_HANDLED; |
| 1209 | } |
| 1210 | |
| 1211 | /* |
| 1212 | * Handle completion of command and data transfers. |
| 1213 | */ |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 1214 | static irqreturn_t mmci_irq(int irq, void *dev_id) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1215 | { |
| 1216 | struct mmci_host *host = dev_id; |
| 1217 | u32 status; |
| 1218 | int ret = 0; |
| 1219 | |
| 1220 | spin_lock(&host->lock); |
| 1221 | |
| 1222 | do { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1223 | status = readl(host->base + MMCISTATUS); |
Linus Walleij | 2686b4b | 2010-10-19 12:39:48 +0100 | [diff] [blame] | 1224 | |
| 1225 | if (host->singleirq) { |
| 1226 | if (status & readl(host->base + MMCIMASK1)) |
| 1227 | mmci_pio_irq(irq, dev_id); |
| 1228 | |
| 1229 | status &= ~MCI_IRQ1MASK; |
| 1230 | } |
| 1231 | |
Ulf Hansson | 8d94b54 | 2014-01-13 16:49:31 +0100 | [diff] [blame] | 1232 | /* |
| 1233 | * We intentionally clear the MCI_ST_CARDBUSY IRQ here (if it's |
| 1234 | * enabled) since the HW seems to be triggering the IRQ on both |
| 1235 | * edges while monitoring DAT0 for busy completion. |
| 1236 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1237 | status &= readl(host->base + MMCIMASK0); |
| 1238 | writel(status, host->base + MMCICLEAR); |
| 1239 | |
Linus Walleij | 64de028 | 2010-02-19 01:09:10 +0100 | [diff] [blame] | 1240 | dev_dbg(mmc_dev(host->mmc), "irq0 (data+cmd) %08x\n", status); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1241 | |
Ulf Hansson | 7878289 | 2014-06-13 13:21:38 +0200 | [diff] [blame^] | 1242 | if (host->variant->reversed_irq_handling) { |
| 1243 | mmci_data_irq(host, host->data, status); |
| 1244 | mmci_cmd_irq(host, host->cmd, status); |
| 1245 | } else { |
| 1246 | mmci_cmd_irq(host, host->cmd, status); |
| 1247 | mmci_data_irq(host, host->data, status); |
| 1248 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1249 | |
Ulf Hansson | 8d94b54 | 2014-01-13 16:49:31 +0100 | [diff] [blame] | 1250 | /* Don't poll for busy completion in irq context. */ |
| 1251 | if (host->busy_status) |
| 1252 | status &= ~MCI_ST_CARDBUSY; |
| 1253 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1254 | ret = 1; |
| 1255 | } while (status); |
| 1256 | |
| 1257 | spin_unlock(&host->lock); |
| 1258 | |
| 1259 | return IRQ_RETVAL(ret); |
| 1260 | } |
| 1261 | |
| 1262 | static void mmci_request(struct mmc_host *mmc, struct mmc_request *mrq) |
| 1263 | { |
| 1264 | struct mmci_host *host = mmc_priv(mmc); |
Linus Walleij | 9e94302 | 2008-10-24 21:17:50 +0100 | [diff] [blame] | 1265 | unsigned long flags; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1266 | |
| 1267 | WARN_ON(host->mrq != NULL); |
| 1268 | |
Ulf Hansson | 653a761 | 2013-01-21 21:29:34 +0100 | [diff] [blame] | 1269 | mrq->cmd->error = mmci_validate_data(host, mrq->data); |
| 1270 | if (mrq->cmd->error) { |
Pierre Ossman | 255d01a | 2007-07-24 20:38:53 +0200 | [diff] [blame] | 1271 | mmc_request_done(mmc, mrq); |
| 1272 | return; |
| 1273 | } |
| 1274 | |
Russell King | 1c3be36 | 2011-08-14 09:17:05 +0100 | [diff] [blame] | 1275 | pm_runtime_get_sync(mmc_dev(mmc)); |
| 1276 | |
Linus Walleij | 9e94302 | 2008-10-24 21:17:50 +0100 | [diff] [blame] | 1277 | spin_lock_irqsave(&host->lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1278 | |
| 1279 | host->mrq = mrq; |
| 1280 | |
Per Forlin | 58c7ccb | 2011-07-01 18:55:24 +0200 | [diff] [blame] | 1281 | if (mrq->data) |
| 1282 | mmci_get_next_data(host, mrq->data); |
| 1283 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1284 | if (mrq->data && mrq->data->flags & MMC_DATA_READ) |
| 1285 | mmci_start_data(host, mrq->data); |
| 1286 | |
Ulf Hansson | 024629c | 2013-05-13 15:40:56 +0100 | [diff] [blame] | 1287 | if (mrq->sbc) |
| 1288 | mmci_start_command(host, mrq->sbc, 0); |
| 1289 | else |
| 1290 | mmci_start_command(host, mrq->cmd, 0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1291 | |
Linus Walleij | 9e94302 | 2008-10-24 21:17:50 +0100 | [diff] [blame] | 1292 | spin_unlock_irqrestore(&host->lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1293 | } |
| 1294 | |
| 1295 | static void mmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios) |
| 1296 | { |
| 1297 | struct mmci_host *host = mmc_priv(mmc); |
Ulf Hansson | 7d72a1d | 2011-12-13 16:54:55 +0100 | [diff] [blame] | 1298 | struct variant_data *variant = host->variant; |
Linus Walleij | a6a6464 | 2009-09-14 12:56:14 +0100 | [diff] [blame] | 1299 | u32 pwr = 0; |
| 1300 | unsigned long flags; |
Lee Jones | db90f91 | 2013-05-03 12:52:12 +0100 | [diff] [blame] | 1301 | int ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1302 | |
Ulf Hansson | 2cd976c | 2011-12-13 17:01:11 +0100 | [diff] [blame] | 1303 | pm_runtime_get_sync(mmc_dev(mmc)); |
| 1304 | |
Ulf Hansson | bc52181 | 2011-12-13 16:57:55 +0100 | [diff] [blame] | 1305 | if (host->plat->ios_handler && |
| 1306 | host->plat->ios_handler(mmc_dev(mmc), ios)) |
| 1307 | dev_err(mmc_dev(mmc), "platform ios_handler failed\n"); |
| 1308 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1309 | switch (ios->power_mode) { |
| 1310 | case MMC_POWER_OFF: |
Ulf Hansson | 599c1d5 | 2013-01-07 16:22:50 +0100 | [diff] [blame] | 1311 | if (!IS_ERR(mmc->supply.vmmc)) |
| 1312 | mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0); |
Lee Jones | 237fb5e | 2013-01-31 11:27:52 +0000 | [diff] [blame] | 1313 | |
Ulf Hansson | 7c0136e | 2013-05-14 13:53:10 +0100 | [diff] [blame] | 1314 | if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) { |
Lee Jones | 237fb5e | 2013-01-31 11:27:52 +0000 | [diff] [blame] | 1315 | regulator_disable(mmc->supply.vqmmc); |
Ulf Hansson | 7c0136e | 2013-05-14 13:53:10 +0100 | [diff] [blame] | 1316 | host->vqmmc_enabled = false; |
| 1317 | } |
Lee Jones | 237fb5e | 2013-01-31 11:27:52 +0000 | [diff] [blame] | 1318 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1319 | break; |
| 1320 | case MMC_POWER_UP: |
Ulf Hansson | 599c1d5 | 2013-01-07 16:22:50 +0100 | [diff] [blame] | 1321 | if (!IS_ERR(mmc->supply.vmmc)) |
| 1322 | mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd); |
| 1323 | |
Ulf Hansson | 7d72a1d | 2011-12-13 16:54:55 +0100 | [diff] [blame] | 1324 | /* |
| 1325 | * The ST Micro variant doesn't have the PL180s MCI_PWR_UP |
| 1326 | * and instead uses MCI_PWR_ON so apply whatever value is |
| 1327 | * configured in the variant data. |
| 1328 | */ |
| 1329 | pwr |= variant->pwrreg_powerup; |
| 1330 | |
| 1331 | break; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1332 | case MMC_POWER_ON: |
Ulf Hansson | 7c0136e | 2013-05-14 13:53:10 +0100 | [diff] [blame] | 1333 | if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) { |
Lee Jones | db90f91 | 2013-05-03 12:52:12 +0100 | [diff] [blame] | 1334 | ret = regulator_enable(mmc->supply.vqmmc); |
| 1335 | if (ret < 0) |
| 1336 | dev_err(mmc_dev(mmc), |
| 1337 | "failed to enable vqmmc regulator\n"); |
Ulf Hansson | 7c0136e | 2013-05-14 13:53:10 +0100 | [diff] [blame] | 1338 | else |
| 1339 | host->vqmmc_enabled = true; |
Lee Jones | db90f91 | 2013-05-03 12:52:12 +0100 | [diff] [blame] | 1340 | } |
Lee Jones | 237fb5e | 2013-01-31 11:27:52 +0000 | [diff] [blame] | 1341 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1342 | pwr |= MCI_PWR_ON; |
| 1343 | break; |
| 1344 | } |
| 1345 | |
Ulf Hansson | 4d1a3a0 | 2011-12-13 16:57:07 +0100 | [diff] [blame] | 1346 | if (variant->signal_direction && ios->power_mode != MMC_POWER_OFF) { |
| 1347 | /* |
| 1348 | * The ST Micro variant has some additional bits |
| 1349 | * indicating signal direction for the signals in |
| 1350 | * the SD/MMC bus and feedback-clock usage. |
| 1351 | */ |
Ulf Hansson | 4593df2 | 2014-03-21 10:13:05 +0100 | [diff] [blame] | 1352 | pwr |= host->pwr_reg_add; |
Ulf Hansson | 4d1a3a0 | 2011-12-13 16:57:07 +0100 | [diff] [blame] | 1353 | |
| 1354 | if (ios->bus_width == MMC_BUS_WIDTH_4) |
| 1355 | pwr &= ~MCI_ST_DATA74DIREN; |
| 1356 | else if (ios->bus_width == MMC_BUS_WIDTH_1) |
| 1357 | pwr &= (~MCI_ST_DATA74DIREN & |
| 1358 | ~MCI_ST_DATA31DIREN & |
| 1359 | ~MCI_ST_DATA2DIREN); |
| 1360 | } |
| 1361 | |
Linus Walleij | cc30d60 | 2009-01-04 15:18:54 +0100 | [diff] [blame] | 1362 | if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN) { |
Linus Walleij | f17a1f0 | 2009-08-04 01:01:02 +0100 | [diff] [blame] | 1363 | if (host->hw_designer != AMBA_VENDOR_ST) |
Linus Walleij | cc30d60 | 2009-01-04 15:18:54 +0100 | [diff] [blame] | 1364 | pwr |= MCI_ROD; |
| 1365 | else { |
| 1366 | /* |
| 1367 | * The ST Micro variant use the ROD bit for something |
| 1368 | * else and only has OD (Open Drain). |
| 1369 | */ |
| 1370 | pwr |= MCI_OD; |
| 1371 | } |
| 1372 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1373 | |
Ulf Hansson | f4670da | 2013-01-09 17:19:54 +0100 | [diff] [blame] | 1374 | /* |
| 1375 | * If clock = 0 and the variant requires the MMCIPOWER to be used for |
| 1376 | * gating the clock, the MCI_PWR_ON bit is cleared. |
| 1377 | */ |
| 1378 | if (!ios->clock && variant->pwrreg_clkgate) |
| 1379 | pwr &= ~MCI_PWR_ON; |
| 1380 | |
Srinivas Kandagatla | 3f4e6f7 | 2014-06-02 10:09:55 +0100 | [diff] [blame] | 1381 | if (host->variant->explicit_mclk_control && |
| 1382 | ios->clock != host->clock_cache) { |
| 1383 | ret = clk_set_rate(host->clk, ios->clock); |
| 1384 | if (ret < 0) |
| 1385 | dev_err(mmc_dev(host->mmc), |
| 1386 | "Error setting clock rate (%d)\n", ret); |
| 1387 | else |
| 1388 | host->mclk = clk_get_rate(host->clk); |
| 1389 | } |
| 1390 | host->clock_cache = ios->clock; |
| 1391 | |
Linus Walleij | a6a6464 | 2009-09-14 12:56:14 +0100 | [diff] [blame] | 1392 | spin_lock_irqsave(&host->lock, flags); |
| 1393 | |
| 1394 | mmci_set_clkreg(host, ios->clock); |
Ulf Hansson | 7437cfa | 2012-01-18 09:17:27 +0100 | [diff] [blame] | 1395 | mmci_write_pwrreg(host, pwr); |
Ulf Hansson | f829c04 | 2013-09-04 09:01:15 +0100 | [diff] [blame] | 1396 | mmci_reg_delay(host); |
Linus Walleij | a6a6464 | 2009-09-14 12:56:14 +0100 | [diff] [blame] | 1397 | |
| 1398 | spin_unlock_irqrestore(&host->lock, flags); |
Ulf Hansson | 2cd976c | 2011-12-13 17:01:11 +0100 | [diff] [blame] | 1399 | |
Ulf Hansson | 2cd976c | 2011-12-13 17:01:11 +0100 | [diff] [blame] | 1400 | pm_runtime_mark_last_busy(mmc_dev(mmc)); |
| 1401 | pm_runtime_put_autosuspend(mmc_dev(mmc)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1402 | } |
| 1403 | |
Russell King | 8900144 | 2009-07-09 15:16:07 +0100 | [diff] [blame] | 1404 | static int mmci_get_cd(struct mmc_host *mmc) |
| 1405 | { |
| 1406 | struct mmci_host *host = mmc_priv(mmc); |
Rabin Vincent | 2971944 | 2010-08-09 12:54:43 +0100 | [diff] [blame] | 1407 | struct mmci_platform_data *plat = host->plat; |
Ulf Hansson | d276209 | 2014-03-17 13:56:19 +0100 | [diff] [blame] | 1408 | unsigned int status = mmc_gpio_get_cd(mmc); |
Russell King | 8900144 | 2009-07-09 15:16:07 +0100 | [diff] [blame] | 1409 | |
Ulf Hansson | d276209 | 2014-03-17 13:56:19 +0100 | [diff] [blame] | 1410 | if (status == -ENOSYS) { |
Rabin Vincent | 4b8caec | 2010-08-09 12:56:40 +0100 | [diff] [blame] | 1411 | if (!plat->status) |
| 1412 | return 1; /* Assume always present */ |
| 1413 | |
Rabin Vincent | 2971944 | 2010-08-09 12:54:43 +0100 | [diff] [blame] | 1414 | status = plat->status(mmc_dev(host->mmc)); |
Ulf Hansson | d276209 | 2014-03-17 13:56:19 +0100 | [diff] [blame] | 1415 | } |
Russell King | 74bc809 | 2010-07-29 15:58:59 +0100 | [diff] [blame] | 1416 | return status; |
Russell King | 8900144 | 2009-07-09 15:16:07 +0100 | [diff] [blame] | 1417 | } |
| 1418 | |
Ulf Hansson | 0f3ed7f | 2013-05-15 20:47:33 +0100 | [diff] [blame] | 1419 | static int mmci_sig_volt_switch(struct mmc_host *mmc, struct mmc_ios *ios) |
| 1420 | { |
| 1421 | int ret = 0; |
| 1422 | |
| 1423 | if (!IS_ERR(mmc->supply.vqmmc)) { |
| 1424 | |
| 1425 | pm_runtime_get_sync(mmc_dev(mmc)); |
| 1426 | |
| 1427 | switch (ios->signal_voltage) { |
| 1428 | case MMC_SIGNAL_VOLTAGE_330: |
| 1429 | ret = regulator_set_voltage(mmc->supply.vqmmc, |
| 1430 | 2700000, 3600000); |
| 1431 | break; |
| 1432 | case MMC_SIGNAL_VOLTAGE_180: |
| 1433 | ret = regulator_set_voltage(mmc->supply.vqmmc, |
| 1434 | 1700000, 1950000); |
| 1435 | break; |
| 1436 | case MMC_SIGNAL_VOLTAGE_120: |
| 1437 | ret = regulator_set_voltage(mmc->supply.vqmmc, |
| 1438 | 1100000, 1300000); |
| 1439 | break; |
| 1440 | } |
| 1441 | |
| 1442 | if (ret) |
| 1443 | dev_warn(mmc_dev(mmc), "Voltage switch failed\n"); |
| 1444 | |
| 1445 | pm_runtime_mark_last_busy(mmc_dev(mmc)); |
| 1446 | pm_runtime_put_autosuspend(mmc_dev(mmc)); |
| 1447 | } |
| 1448 | |
| 1449 | return ret; |
| 1450 | } |
| 1451 | |
Ulf Hansson | 0125962 | 2013-05-15 20:53:22 +0100 | [diff] [blame] | 1452 | static struct mmc_host_ops mmci_ops = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1453 | .request = mmci_request, |
Per Forlin | 58c7ccb | 2011-07-01 18:55:24 +0200 | [diff] [blame] | 1454 | .pre_req = mmci_pre_request, |
| 1455 | .post_req = mmci_post_request, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1456 | .set_ios = mmci_set_ios, |
Ulf Hansson | d276209 | 2014-03-17 13:56:19 +0100 | [diff] [blame] | 1457 | .get_ro = mmc_gpio_get_ro, |
Russell King | 8900144 | 2009-07-09 15:16:07 +0100 | [diff] [blame] | 1458 | .get_cd = mmci_get_cd, |
Ulf Hansson | 0f3ed7f | 2013-05-15 20:47:33 +0100 | [diff] [blame] | 1459 | .start_signal_voltage_switch = mmci_sig_volt_switch, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1460 | }; |
| 1461 | |
Ulf Hansson | 78f87df | 2014-03-17 15:53:07 +0100 | [diff] [blame] | 1462 | static int mmci_of_parse(struct device_node *np, struct mmc_host *mmc) |
| 1463 | { |
Ulf Hansson | 4593df2 | 2014-03-21 10:13:05 +0100 | [diff] [blame] | 1464 | struct mmci_host *host = mmc_priv(mmc); |
Ulf Hansson | 78f87df | 2014-03-17 15:53:07 +0100 | [diff] [blame] | 1465 | int ret = mmc_of_parse(mmc); |
Lee Jones | 000bc9d | 2012-04-16 10:18:43 +0100 | [diff] [blame] | 1466 | |
Ulf Hansson | 78f87df | 2014-03-17 15:53:07 +0100 | [diff] [blame] | 1467 | if (ret) |
| 1468 | return ret; |
Lee Jones | 000bc9d | 2012-04-16 10:18:43 +0100 | [diff] [blame] | 1469 | |
Ulf Hansson | 4593df2 | 2014-03-21 10:13:05 +0100 | [diff] [blame] | 1470 | if (of_get_property(np, "st,sig-dir-dat0", NULL)) |
| 1471 | host->pwr_reg_add |= MCI_ST_DATA0DIREN; |
| 1472 | if (of_get_property(np, "st,sig-dir-dat2", NULL)) |
| 1473 | host->pwr_reg_add |= MCI_ST_DATA2DIREN; |
| 1474 | if (of_get_property(np, "st,sig-dir-dat31", NULL)) |
| 1475 | host->pwr_reg_add |= MCI_ST_DATA31DIREN; |
| 1476 | if (of_get_property(np, "st,sig-dir-dat74", NULL)) |
| 1477 | host->pwr_reg_add |= MCI_ST_DATA74DIREN; |
| 1478 | if (of_get_property(np, "st,sig-dir-cmd", NULL)) |
| 1479 | host->pwr_reg_add |= MCI_ST_CMDDIREN; |
| 1480 | if (of_get_property(np, "st,sig-pin-fbclk", NULL)) |
| 1481 | host->pwr_reg_add |= MCI_ST_FBCLKEN; |
| 1482 | |
Lee Jones | 000bc9d | 2012-04-16 10:18:43 +0100 | [diff] [blame] | 1483 | if (of_get_property(np, "mmc-cap-mmc-highspeed", NULL)) |
Ulf Hansson | 78f87df | 2014-03-17 15:53:07 +0100 | [diff] [blame] | 1484 | mmc->caps |= MMC_CAP_MMC_HIGHSPEED; |
Lee Jones | 000bc9d | 2012-04-16 10:18:43 +0100 | [diff] [blame] | 1485 | if (of_get_property(np, "mmc-cap-sd-highspeed", NULL)) |
Ulf Hansson | 78f87df | 2014-03-17 15:53:07 +0100 | [diff] [blame] | 1486 | mmc->caps |= MMC_CAP_SD_HIGHSPEED; |
Lee Jones | 000bc9d | 2012-04-16 10:18:43 +0100 | [diff] [blame] | 1487 | |
Ulf Hansson | 78f87df | 2014-03-17 15:53:07 +0100 | [diff] [blame] | 1488 | return 0; |
Lee Jones | 000bc9d | 2012-04-16 10:18:43 +0100 | [diff] [blame] | 1489 | } |
Lee Jones | 000bc9d | 2012-04-16 10:18:43 +0100 | [diff] [blame] | 1490 | |
Bill Pemberton | c3be1ef | 2012-11-19 13:23:06 -0500 | [diff] [blame] | 1491 | static int mmci_probe(struct amba_device *dev, |
Russell King | aa25afa | 2011-02-19 15:55:00 +0000 | [diff] [blame] | 1492 | const struct amba_id *id) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1493 | { |
Linus Walleij | 6ef297f | 2009-09-22 14:29:36 +0100 | [diff] [blame] | 1494 | struct mmci_platform_data *plat = dev->dev.platform_data; |
Lee Jones | 000bc9d | 2012-04-16 10:18:43 +0100 | [diff] [blame] | 1495 | struct device_node *np = dev->dev.of_node; |
Rabin Vincent | 4956e10 | 2010-07-21 12:54:40 +0100 | [diff] [blame] | 1496 | struct variant_data *variant = id->data; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1497 | struct mmci_host *host; |
| 1498 | struct mmc_host *mmc; |
| 1499 | int ret; |
| 1500 | |
Lee Jones | 000bc9d | 2012-04-16 10:18:43 +0100 | [diff] [blame] | 1501 | /* Must have platform data or Device Tree. */ |
| 1502 | if (!plat && !np) { |
| 1503 | dev_err(&dev->dev, "No plat data or DT found\n"); |
| 1504 | return -EINVAL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1505 | } |
| 1506 | |
Lee Jones | b9b5291 | 2012-06-12 10:49:51 +0100 | [diff] [blame] | 1507 | if (!plat) { |
| 1508 | plat = devm_kzalloc(&dev->dev, sizeof(*plat), GFP_KERNEL); |
| 1509 | if (!plat) |
| 1510 | return -ENOMEM; |
| 1511 | } |
| 1512 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1513 | mmc = mmc_alloc_host(sizeof(struct mmci_host), &dev->dev); |
Ulf Hansson | ef28998 | 2014-03-17 13:56:32 +0100 | [diff] [blame] | 1514 | if (!mmc) |
| 1515 | return -ENOMEM; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1516 | |
Ulf Hansson | 78f87df | 2014-03-17 15:53:07 +0100 | [diff] [blame] | 1517 | ret = mmci_of_parse(np, mmc); |
| 1518 | if (ret) |
| 1519 | goto host_free; |
| 1520 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1521 | host = mmc_priv(mmc); |
Rabin Vincent | 4ea580f | 2009-04-17 08:44:19 +0530 | [diff] [blame] | 1522 | host->mmc = mmc; |
Russell King | 012b7d3 | 2009-07-09 15:13:56 +0100 | [diff] [blame] | 1523 | |
| 1524 | host->hw_designer = amba_manf(dev); |
| 1525 | host->hw_revision = amba_rev(dev); |
Linus Walleij | 64de028 | 2010-02-19 01:09:10 +0100 | [diff] [blame] | 1526 | dev_dbg(mmc_dev(mmc), "designer ID = 0x%02x\n", host->hw_designer); |
| 1527 | dev_dbg(mmc_dev(mmc), "revision = 0x%01x\n", host->hw_revision); |
Russell King | 012b7d3 | 2009-07-09 15:13:56 +0100 | [diff] [blame] | 1528 | |
Ulf Hansson | 665ba56 | 2013-05-13 15:39:17 +0100 | [diff] [blame] | 1529 | host->clk = devm_clk_get(&dev->dev, NULL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1530 | if (IS_ERR(host->clk)) { |
| 1531 | ret = PTR_ERR(host->clk); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1532 | goto host_free; |
| 1533 | } |
| 1534 | |
Julia Lawall | ac94093 | 2012-08-26 16:00:59 +0000 | [diff] [blame] | 1535 | ret = clk_prepare_enable(host->clk); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1536 | if (ret) |
Ulf Hansson | 665ba56 | 2013-05-13 15:39:17 +0100 | [diff] [blame] | 1537 | goto host_free; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1538 | |
Srinivas Kandagatla | 9c34b73 | 2014-06-02 10:10:04 +0100 | [diff] [blame] | 1539 | if (variant->qcom_fifo) |
| 1540 | host->get_rx_fifocnt = mmci_qcom_get_rx_fifocnt; |
| 1541 | else |
| 1542 | host->get_rx_fifocnt = mmci_get_rx_fifocnt; |
| 1543 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1544 | host->plat = plat; |
Rabin Vincent | 4956e10 | 2010-07-21 12:54:40 +0100 | [diff] [blame] | 1545 | host->variant = variant; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1546 | host->mclk = clk_get_rate(host->clk); |
Linus Walleij | c8df9a5 | 2008-04-29 09:34:07 +0100 | [diff] [blame] | 1547 | /* |
| 1548 | * According to the spec, mclk is max 100 MHz, |
| 1549 | * so we try to adjust the clock down to this, |
| 1550 | * (if possible). |
| 1551 | */ |
Srinivas Kandagatla | dc6500b | 2014-06-02 10:09:47 +0100 | [diff] [blame] | 1552 | if (host->mclk > variant->f_max) { |
| 1553 | ret = clk_set_rate(host->clk, variant->f_max); |
Linus Walleij | c8df9a5 | 2008-04-29 09:34:07 +0100 | [diff] [blame] | 1554 | if (ret < 0) |
| 1555 | goto clk_disable; |
| 1556 | host->mclk = clk_get_rate(host->clk); |
Linus Walleij | 64de028 | 2010-02-19 01:09:10 +0100 | [diff] [blame] | 1557 | dev_dbg(mmc_dev(mmc), "eventual mclk rate: %u Hz\n", |
| 1558 | host->mclk); |
Linus Walleij | c8df9a5 | 2008-04-29 09:34:07 +0100 | [diff] [blame] | 1559 | } |
Ulf Hansson | ef28998 | 2014-03-17 13:56:32 +0100 | [diff] [blame] | 1560 | |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 1561 | host->phybase = dev->res.start; |
Ulf Hansson | ef28998 | 2014-03-17 13:56:32 +0100 | [diff] [blame] | 1562 | host->base = devm_ioremap_resource(&dev->dev, &dev->res); |
| 1563 | if (IS_ERR(host->base)) { |
| 1564 | ret = PTR_ERR(host->base); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1565 | goto clk_disable; |
| 1566 | } |
| 1567 | |
Linus Walleij | 7f294e4 | 2011-07-08 09:57:15 +0100 | [diff] [blame] | 1568 | /* |
| 1569 | * The ARM and ST versions of the block have slightly different |
| 1570 | * clock divider equations which means that the minimum divider |
| 1571 | * differs too. |
Srinivas Kandagatla | 3f4e6f7 | 2014-06-02 10:09:55 +0100 | [diff] [blame] | 1572 | * on Qualcomm like controllers get the nearest minimum clock to 100Khz |
Linus Walleij | 7f294e4 | 2011-07-08 09:57:15 +0100 | [diff] [blame] | 1573 | */ |
| 1574 | if (variant->st_clkdiv) |
| 1575 | mmc->f_min = DIV_ROUND_UP(host->mclk, 257); |
Srinivas Kandagatla | 3f4e6f7 | 2014-06-02 10:09:55 +0100 | [diff] [blame] | 1576 | else if (variant->explicit_mclk_control) |
| 1577 | mmc->f_min = clk_round_rate(host->clk, 100000); |
Linus Walleij | 7f294e4 | 2011-07-08 09:57:15 +0100 | [diff] [blame] | 1578 | else |
| 1579 | mmc->f_min = DIV_ROUND_UP(host->mclk, 512); |
Linus Walleij | 808d97c | 2010-04-08 07:39:38 +0100 | [diff] [blame] | 1580 | /* |
Ulf Hansson | 78f87df | 2014-03-17 15:53:07 +0100 | [diff] [blame] | 1581 | * If no maximum operating frequency is supplied, fall back to use |
| 1582 | * the module parameter, which has a (low) default value in case it |
| 1583 | * is not specified. Either value must not exceed the clock rate into |
Ulf Hansson | 5080a08 | 2014-03-21 10:46:39 +0100 | [diff] [blame] | 1584 | * the block, of course. |
Linus Walleij | 808d97c | 2010-04-08 07:39:38 +0100 | [diff] [blame] | 1585 | */ |
Ulf Hansson | 78f87df | 2014-03-17 15:53:07 +0100 | [diff] [blame] | 1586 | if (mmc->f_max) |
Srinivas Kandagatla | 3f4e6f7 | 2014-06-02 10:09:55 +0100 | [diff] [blame] | 1587 | mmc->f_max = variant->explicit_mclk_control ? |
| 1588 | min(variant->f_max, mmc->f_max) : |
| 1589 | min(host->mclk, mmc->f_max); |
Linus Walleij | 808d97c | 2010-04-08 07:39:38 +0100 | [diff] [blame] | 1590 | else |
Srinivas Kandagatla | 3f4e6f7 | 2014-06-02 10:09:55 +0100 | [diff] [blame] | 1591 | mmc->f_max = variant->explicit_mclk_control ? |
| 1592 | fmax : min(host->mclk, fmax); |
| 1593 | |
| 1594 | |
Linus Walleij | 64de028 | 2010-02-19 01:09:10 +0100 | [diff] [blame] | 1595 | dev_dbg(mmc_dev(mmc), "clocking block at %u Hz\n", mmc->f_max); |
| 1596 | |
Ulf Hansson | 599c1d5 | 2013-01-07 16:22:50 +0100 | [diff] [blame] | 1597 | /* Get regulators and the supported OCR mask */ |
| 1598 | mmc_regulator_get_supply(mmc); |
| 1599 | if (!mmc->ocr_avail) |
Linus Walleij | 34e84f3 | 2009-09-22 14:41:40 +0100 | [diff] [blame] | 1600 | mmc->ocr_avail = plat->ocr_mask; |
Ulf Hansson | 599c1d5 | 2013-01-07 16:22:50 +0100 | [diff] [blame] | 1601 | else if (plat->ocr_mask) |
| 1602 | dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n"); |
| 1603 | |
Ulf Hansson | 78f87df | 2014-03-17 15:53:07 +0100 | [diff] [blame] | 1604 | /* DT takes precedence over platform data. */ |
Ulf Hansson | 78f87df | 2014-03-17 15:53:07 +0100 | [diff] [blame] | 1605 | if (!np) { |
| 1606 | if (!plat->cd_invert) |
| 1607 | mmc->caps2 |= MMC_CAP2_CD_ACTIVE_HIGH; |
| 1608 | mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH; |
| 1609 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1610 | |
Ulf Hansson | 9dd8a8b | 2014-03-19 13:54:18 +0100 | [diff] [blame] | 1611 | /* We support these capabilities. */ |
| 1612 | mmc->caps |= MMC_CAP_CMD23; |
| 1613 | |
Ulf Hansson | 8d94b54 | 2014-01-13 16:49:31 +0100 | [diff] [blame] | 1614 | if (variant->busy_detect) { |
| 1615 | mmci_ops.card_busy = mmci_card_busy; |
| 1616 | mmci_write_datactrlreg(host, MCI_ST_DPSM_BUSYMODE); |
| 1617 | mmc->caps |= MMC_CAP_WAIT_WHILE_BUSY; |
| 1618 | mmc->max_busy_timeout = 0; |
| 1619 | } |
| 1620 | |
| 1621 | mmc->ops = &mmci_ops; |
| 1622 | |
Ulf Hansson | 70be208 | 2013-01-07 15:35:06 +0100 | [diff] [blame] | 1623 | /* We support these PM capabilities. */ |
Ulf Hansson | 78f87df | 2014-03-17 15:53:07 +0100 | [diff] [blame] | 1624 | mmc->pm_caps |= MMC_PM_KEEP_POWER; |
Ulf Hansson | 70be208 | 2013-01-07 15:35:06 +0100 | [diff] [blame] | 1625 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1626 | /* |
| 1627 | * We can do SGIO |
| 1628 | */ |
Martin K. Petersen | a36274e | 2010-09-10 01:33:59 -0400 | [diff] [blame] | 1629 | mmc->max_segs = NR_SG; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1630 | |
| 1631 | /* |
Rabin Vincent | 08458ef | 2010-07-21 12:55:59 +0100 | [diff] [blame] | 1632 | * Since only a certain number of bits are valid in the data length |
| 1633 | * register, we must ensure that we don't exceed 2^num-1 bytes in a |
| 1634 | * single request. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1635 | */ |
Rabin Vincent | 08458ef | 2010-07-21 12:55:59 +0100 | [diff] [blame] | 1636 | mmc->max_req_size = (1 << variant->datalength_bits) - 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1637 | |
| 1638 | /* |
| 1639 | * Set the maximum segment size. Since we aren't doing DMA |
| 1640 | * (yet) we are only limited by the data length register. |
| 1641 | */ |
Pierre Ossman | 55db890 | 2006-11-21 17:55:45 +0100 | [diff] [blame] | 1642 | mmc->max_seg_size = mmc->max_req_size; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1643 | |
Pierre Ossman | fe4a3c7 | 2006-11-21 17:54:23 +0100 | [diff] [blame] | 1644 | /* |
| 1645 | * Block size can be up to 2048 bytes, but must be a power of two. |
| 1646 | */ |
Will Deacon | 8f7f6b7 | 2012-02-24 11:25:21 +0000 | [diff] [blame] | 1647 | mmc->max_blk_size = 1 << 11; |
Pierre Ossman | fe4a3c7 | 2006-11-21 17:54:23 +0100 | [diff] [blame] | 1648 | |
Pierre Ossman | 55db890 | 2006-11-21 17:55:45 +0100 | [diff] [blame] | 1649 | /* |
Will Deacon | 8f7f6b7 | 2012-02-24 11:25:21 +0000 | [diff] [blame] | 1650 | * Limit the number of blocks transferred so that we don't overflow |
| 1651 | * the maximum request size. |
Pierre Ossman | 55db890 | 2006-11-21 17:55:45 +0100 | [diff] [blame] | 1652 | */ |
Will Deacon | 8f7f6b7 | 2012-02-24 11:25:21 +0000 | [diff] [blame] | 1653 | mmc->max_blk_count = mmc->max_req_size >> 11; |
Pierre Ossman | 55db890 | 2006-11-21 17:55:45 +0100 | [diff] [blame] | 1654 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1655 | spin_lock_init(&host->lock); |
| 1656 | |
| 1657 | writel(0, host->base + MMCIMASK0); |
| 1658 | writel(0, host->base + MMCIMASK1); |
| 1659 | writel(0xfff, host->base + MMCICLEAR); |
| 1660 | |
Ulf Hansson | 78f87df | 2014-03-17 15:53:07 +0100 | [diff] [blame] | 1661 | /* If DT, cd/wp gpios must be supplied through it. */ |
| 1662 | if (!np && gpio_is_valid(plat->gpio_cd)) { |
Ulf Hansson | d276209 | 2014-03-17 13:56:19 +0100 | [diff] [blame] | 1663 | ret = mmc_gpio_request_cd(mmc, plat->gpio_cd, 0); |
| 1664 | if (ret) |
Ulf Hansson | ef28998 | 2014-03-17 13:56:32 +0100 | [diff] [blame] | 1665 | goto clk_disable; |
Russell King | 8900144 | 2009-07-09 15:16:07 +0100 | [diff] [blame] | 1666 | } |
Ulf Hansson | 78f87df | 2014-03-17 15:53:07 +0100 | [diff] [blame] | 1667 | if (!np && gpio_is_valid(plat->gpio_wp)) { |
Ulf Hansson | d276209 | 2014-03-17 13:56:19 +0100 | [diff] [blame] | 1668 | ret = mmc_gpio_request_ro(mmc, plat->gpio_wp); |
| 1669 | if (ret) |
Ulf Hansson | ef28998 | 2014-03-17 13:56:32 +0100 | [diff] [blame] | 1670 | goto clk_disable; |
Russell King | 8900144 | 2009-07-09 15:16:07 +0100 | [diff] [blame] | 1671 | } |
| 1672 | |
Ulf Hansson | ef28998 | 2014-03-17 13:56:32 +0100 | [diff] [blame] | 1673 | ret = devm_request_irq(&dev->dev, dev->irq[0], mmci_irq, IRQF_SHARED, |
| 1674 | DRIVER_NAME " (cmd)", host); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1675 | if (ret) |
Ulf Hansson | ef28998 | 2014-03-17 13:56:32 +0100 | [diff] [blame] | 1676 | goto clk_disable; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1677 | |
Russell King | dfb8518 | 2012-05-03 11:33:15 +0100 | [diff] [blame] | 1678 | if (!dev->irq[1]) |
Linus Walleij | 2686b4b | 2010-10-19 12:39:48 +0100 | [diff] [blame] | 1679 | host->singleirq = true; |
| 1680 | else { |
Ulf Hansson | ef28998 | 2014-03-17 13:56:32 +0100 | [diff] [blame] | 1681 | ret = devm_request_irq(&dev->dev, dev->irq[1], mmci_pio_irq, |
| 1682 | IRQF_SHARED, DRIVER_NAME " (pio)", host); |
Linus Walleij | 2686b4b | 2010-10-19 12:39:48 +0100 | [diff] [blame] | 1683 | if (ret) |
Ulf Hansson | ef28998 | 2014-03-17 13:56:32 +0100 | [diff] [blame] | 1684 | goto clk_disable; |
Linus Walleij | 2686b4b | 2010-10-19 12:39:48 +0100 | [diff] [blame] | 1685 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1686 | |
Linus Walleij | 8cb2815 | 2011-01-24 15:22:13 +0100 | [diff] [blame] | 1687 | writel(MCI_IRQENABLE, host->base + MMCIMASK0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1688 | |
| 1689 | amba_set_drvdata(dev, mmc); |
| 1690 | |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 1691 | dev_info(&dev->dev, "%s: PL%03x manf %x rev%u at 0x%08llx irq %d,%d (pio)\n", |
| 1692 | mmc_hostname(mmc), amba_part(dev), amba_manf(dev), |
| 1693 | amba_rev(dev), (unsigned long long)dev->res.start, |
| 1694 | dev->irq[0], dev->irq[1]); |
| 1695 | |
| 1696 | mmci_dma_setup(host); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1697 | |
Ulf Hansson | 2cd976c | 2011-12-13 17:01:11 +0100 | [diff] [blame] | 1698 | pm_runtime_set_autosuspend_delay(&dev->dev, 50); |
| 1699 | pm_runtime_use_autosuspend(&dev->dev); |
Russell King | 1c3be36 | 2011-08-14 09:17:05 +0100 | [diff] [blame] | 1700 | pm_runtime_put(&dev->dev); |
| 1701 | |
Russell King | 8c11a94 | 2010-12-28 19:40:40 +0000 | [diff] [blame] | 1702 | mmc_add_host(mmc); |
| 1703 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1704 | return 0; |
| 1705 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1706 | clk_disable: |
Julia Lawall | ac94093 | 2012-08-26 16:00:59 +0000 | [diff] [blame] | 1707 | clk_disable_unprepare(host->clk); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1708 | host_free: |
| 1709 | mmc_free_host(mmc); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1710 | return ret; |
| 1711 | } |
| 1712 | |
Bill Pemberton | 6e0ee71 | 2012-11-19 13:26:03 -0500 | [diff] [blame] | 1713 | static int mmci_remove(struct amba_device *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1714 | { |
| 1715 | struct mmc_host *mmc = amba_get_drvdata(dev); |
| 1716 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1717 | if (mmc) { |
| 1718 | struct mmci_host *host = mmc_priv(mmc); |
| 1719 | |
Russell King | 1c3be36 | 2011-08-14 09:17:05 +0100 | [diff] [blame] | 1720 | /* |
| 1721 | * Undo pm_runtime_put() in probe. We use the _sync |
| 1722 | * version here so that we can access the primecell. |
| 1723 | */ |
| 1724 | pm_runtime_get_sync(&dev->dev); |
| 1725 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1726 | mmc_remove_host(mmc); |
| 1727 | |
| 1728 | writel(0, host->base + MMCIMASK0); |
| 1729 | writel(0, host->base + MMCIMASK1); |
| 1730 | |
| 1731 | writel(0, host->base + MMCICOMMAND); |
| 1732 | writel(0, host->base + MMCIDATACTRL); |
| 1733 | |
Russell King | c8ebae3 | 2011-01-11 19:35:53 +0000 | [diff] [blame] | 1734 | mmci_dma_release(host); |
Julia Lawall | ac94093 | 2012-08-26 16:00:59 +0000 | [diff] [blame] | 1735 | clk_disable_unprepare(host->clk); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1736 | mmc_free_host(mmc); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1737 | } |
| 1738 | |
| 1739 | return 0; |
| 1740 | } |
| 1741 | |
Ulf Hansson | 571dce4 | 2014-01-23 00:38:00 +0100 | [diff] [blame] | 1742 | #ifdef CONFIG_PM |
Ulf Hansson | 1ff4443 | 2013-09-04 09:05:17 +0100 | [diff] [blame] | 1743 | static void mmci_save(struct mmci_host *host) |
| 1744 | { |
| 1745 | unsigned long flags; |
| 1746 | |
Ulf Hansson | 42dcc89a | 2014-01-23 00:19:38 +0100 | [diff] [blame] | 1747 | spin_lock_irqsave(&host->lock, flags); |
Ulf Hansson | 1ff4443 | 2013-09-04 09:05:17 +0100 | [diff] [blame] | 1748 | |
Ulf Hansson | 42dcc89a | 2014-01-23 00:19:38 +0100 | [diff] [blame] | 1749 | writel(0, host->base + MMCIMASK0); |
| 1750 | if (host->variant->pwrreg_nopower) { |
Ulf Hansson | 1ff4443 | 2013-09-04 09:05:17 +0100 | [diff] [blame] | 1751 | writel(0, host->base + MMCIDATACTRL); |
| 1752 | writel(0, host->base + MMCIPOWER); |
| 1753 | writel(0, host->base + MMCICLOCK); |
Ulf Hansson | 1ff4443 | 2013-09-04 09:05:17 +0100 | [diff] [blame] | 1754 | } |
Ulf Hansson | 42dcc89a | 2014-01-23 00:19:38 +0100 | [diff] [blame] | 1755 | mmci_reg_delay(host); |
Ulf Hansson | 1ff4443 | 2013-09-04 09:05:17 +0100 | [diff] [blame] | 1756 | |
Ulf Hansson | 42dcc89a | 2014-01-23 00:19:38 +0100 | [diff] [blame] | 1757 | spin_unlock_irqrestore(&host->lock, flags); |
Ulf Hansson | 1ff4443 | 2013-09-04 09:05:17 +0100 | [diff] [blame] | 1758 | } |
| 1759 | |
| 1760 | static void mmci_restore(struct mmci_host *host) |
| 1761 | { |
| 1762 | unsigned long flags; |
| 1763 | |
Ulf Hansson | 42dcc89a | 2014-01-23 00:19:38 +0100 | [diff] [blame] | 1764 | spin_lock_irqsave(&host->lock, flags); |
Ulf Hansson | 1ff4443 | 2013-09-04 09:05:17 +0100 | [diff] [blame] | 1765 | |
Ulf Hansson | 42dcc89a | 2014-01-23 00:19:38 +0100 | [diff] [blame] | 1766 | if (host->variant->pwrreg_nopower) { |
Ulf Hansson | 1ff4443 | 2013-09-04 09:05:17 +0100 | [diff] [blame] | 1767 | writel(host->clk_reg, host->base + MMCICLOCK); |
| 1768 | writel(host->datactrl_reg, host->base + MMCIDATACTRL); |
| 1769 | writel(host->pwr_reg, host->base + MMCIPOWER); |
Ulf Hansson | 1ff4443 | 2013-09-04 09:05:17 +0100 | [diff] [blame] | 1770 | } |
Ulf Hansson | 42dcc89a | 2014-01-23 00:19:38 +0100 | [diff] [blame] | 1771 | writel(MCI_IRQENABLE, host->base + MMCIMASK0); |
| 1772 | mmci_reg_delay(host); |
| 1773 | |
| 1774 | spin_unlock_irqrestore(&host->lock, flags); |
Ulf Hansson | 1ff4443 | 2013-09-04 09:05:17 +0100 | [diff] [blame] | 1775 | } |
| 1776 | |
Ulf Hansson | 8259293 | 2013-01-09 11:15:26 +0100 | [diff] [blame] | 1777 | static int mmci_runtime_suspend(struct device *dev) |
| 1778 | { |
| 1779 | struct amba_device *adev = to_amba_device(dev); |
| 1780 | struct mmc_host *mmc = amba_get_drvdata(adev); |
| 1781 | |
| 1782 | if (mmc) { |
| 1783 | struct mmci_host *host = mmc_priv(mmc); |
Ulf Hansson | e36bd9c6 | 2013-09-04 09:00:37 +0100 | [diff] [blame] | 1784 | pinctrl_pm_select_sleep_state(dev); |
Ulf Hansson | 1ff4443 | 2013-09-04 09:05:17 +0100 | [diff] [blame] | 1785 | mmci_save(host); |
Ulf Hansson | 8259293 | 2013-01-09 11:15:26 +0100 | [diff] [blame] | 1786 | clk_disable_unprepare(host->clk); |
| 1787 | } |
| 1788 | |
| 1789 | return 0; |
| 1790 | } |
| 1791 | |
| 1792 | static int mmci_runtime_resume(struct device *dev) |
| 1793 | { |
| 1794 | struct amba_device *adev = to_amba_device(dev); |
| 1795 | struct mmc_host *mmc = amba_get_drvdata(adev); |
| 1796 | |
| 1797 | if (mmc) { |
| 1798 | struct mmci_host *host = mmc_priv(mmc); |
| 1799 | clk_prepare_enable(host->clk); |
Ulf Hansson | 1ff4443 | 2013-09-04 09:05:17 +0100 | [diff] [blame] | 1800 | mmci_restore(host); |
Ulf Hansson | e36bd9c6 | 2013-09-04 09:00:37 +0100 | [diff] [blame] | 1801 | pinctrl_pm_select_default_state(dev); |
Ulf Hansson | 8259293 | 2013-01-09 11:15:26 +0100 | [diff] [blame] | 1802 | } |
| 1803 | |
| 1804 | return 0; |
| 1805 | } |
| 1806 | #endif |
| 1807 | |
Ulf Hansson | 48fa700 | 2011-12-13 16:59:34 +0100 | [diff] [blame] | 1808 | static const struct dev_pm_ops mmci_dev_pm_ops = { |
Ulf Hansson | f3737fa | 2014-01-23 01:11:33 +0100 | [diff] [blame] | 1809 | SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, |
| 1810 | pm_runtime_force_resume) |
Ulf Hansson | 571dce4 | 2014-01-23 00:38:00 +0100 | [diff] [blame] | 1811 | SET_PM_RUNTIME_PM_OPS(mmci_runtime_suspend, mmci_runtime_resume, NULL) |
Ulf Hansson | 48fa700 | 2011-12-13 16:59:34 +0100 | [diff] [blame] | 1812 | }; |
| 1813 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1814 | static struct amba_id mmci_ids[] = { |
| 1815 | { |
| 1816 | .id = 0x00041180, |
Pawel Moll | 768fbc1 | 2011-03-11 17:18:07 +0000 | [diff] [blame] | 1817 | .mask = 0xff0fffff, |
Rabin Vincent | 4956e10 | 2010-07-21 12:54:40 +0100 | [diff] [blame] | 1818 | .data = &variant_arm, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1819 | }, |
| 1820 | { |
Pawel Moll | 768fbc1 | 2011-03-11 17:18:07 +0000 | [diff] [blame] | 1821 | .id = 0x01041180, |
| 1822 | .mask = 0xff0fffff, |
| 1823 | .data = &variant_arm_extended_fifo, |
| 1824 | }, |
| 1825 | { |
Pawel Moll | 3a37298 | 2013-01-24 14:12:45 +0100 | [diff] [blame] | 1826 | .id = 0x02041180, |
| 1827 | .mask = 0xff0fffff, |
| 1828 | .data = &variant_arm_extended_fifo_hwfc, |
| 1829 | }, |
| 1830 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1831 | .id = 0x00041181, |
| 1832 | .mask = 0x000fffff, |
Rabin Vincent | 4956e10 | 2010-07-21 12:54:40 +0100 | [diff] [blame] | 1833 | .data = &variant_arm, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1834 | }, |
Linus Walleij | cc30d60 | 2009-01-04 15:18:54 +0100 | [diff] [blame] | 1835 | /* ST Micro variants */ |
| 1836 | { |
| 1837 | .id = 0x00180180, |
| 1838 | .mask = 0x00ffffff, |
Rabin Vincent | 4956e10 | 2010-07-21 12:54:40 +0100 | [diff] [blame] | 1839 | .data = &variant_u300, |
Linus Walleij | cc30d60 | 2009-01-04 15:18:54 +0100 | [diff] [blame] | 1840 | }, |
| 1841 | { |
Linus Walleij | 34fd421 | 2012-04-10 17:43:59 +0100 | [diff] [blame] | 1842 | .id = 0x10180180, |
| 1843 | .mask = 0xf0ffffff, |
| 1844 | .data = &variant_nomadik, |
| 1845 | }, |
| 1846 | { |
Linus Walleij | cc30d60 | 2009-01-04 15:18:54 +0100 | [diff] [blame] | 1847 | .id = 0x00280180, |
| 1848 | .mask = 0x00ffffff, |
Rabin Vincent | 4956e10 | 2010-07-21 12:54:40 +0100 | [diff] [blame] | 1849 | .data = &variant_u300, |
| 1850 | }, |
| 1851 | { |
| 1852 | .id = 0x00480180, |
Philippe Langlais | 1784b15 | 2011-03-25 08:51:52 +0100 | [diff] [blame] | 1853 | .mask = 0xf0ffffff, |
Rabin Vincent | 4956e10 | 2010-07-21 12:54:40 +0100 | [diff] [blame] | 1854 | .data = &variant_ux500, |
Linus Walleij | cc30d60 | 2009-01-04 15:18:54 +0100 | [diff] [blame] | 1855 | }, |
Philippe Langlais | 1784b15 | 2011-03-25 08:51:52 +0100 | [diff] [blame] | 1856 | { |
| 1857 | .id = 0x10480180, |
| 1858 | .mask = 0xf0ffffff, |
| 1859 | .data = &variant_ux500v2, |
| 1860 | }, |
Srinivas Kandagatla | 55b604a | 2014-06-02 10:10:13 +0100 | [diff] [blame] | 1861 | /* Qualcomm variants */ |
| 1862 | { |
| 1863 | .id = 0x00051180, |
| 1864 | .mask = 0x000fffff, |
| 1865 | .data = &variant_qcom, |
| 1866 | }, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1867 | { 0, 0 }, |
| 1868 | }; |
| 1869 | |
Dave Martin | 9f99835 | 2011-10-05 15:15:21 +0100 | [diff] [blame] | 1870 | MODULE_DEVICE_TABLE(amba, mmci_ids); |
| 1871 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1872 | static struct amba_driver mmci_driver = { |
| 1873 | .drv = { |
| 1874 | .name = DRIVER_NAME, |
Ulf Hansson | 48fa700 | 2011-12-13 16:59:34 +0100 | [diff] [blame] | 1875 | .pm = &mmci_dev_pm_ops, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1876 | }, |
| 1877 | .probe = mmci_probe, |
Bill Pemberton | 0433c14 | 2012-11-19 13:20:26 -0500 | [diff] [blame] | 1878 | .remove = mmci_remove, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1879 | .id_table = mmci_ids, |
| 1880 | }; |
| 1881 | |
viresh kumar | 9e5ed09 | 2012-03-15 10:40:38 +0100 | [diff] [blame] | 1882 | module_amba_driver(mmci_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1883 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1884 | module_param(fmax, uint, 0444); |
| 1885 | |
| 1886 | MODULE_DESCRIPTION("ARM PrimeCell PL180/181 Multimedia Card Interface driver"); |
| 1887 | MODULE_LICENSE("GPL"); |