blob: ebe9916282959a3a75e2f719b9f965b46751d5d9 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/mmci.c - ARM PrimeCell MMCI PL180/1 driver
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 2003 Deep Blue Solutions, Ltd, All Rights Reserved.
Russell Kingc8ebae32011-01-11 19:35:53 +00005 * Copyright (C) 2010 ST-Ericsson SA
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/init.h>
14#include <linux/ioport.h>
15#include <linux/device.h>
16#include <linux/interrupt.h>
Russell King613b1522011-01-30 21:06:53 +000017#include <linux/kernel.h>
Lee Jones000bc9d2012-04-16 10:18:43 +010018#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/delay.h>
20#include <linux/err.h>
21#include <linux/highmem.h>
Nicolas Pitre019a5f52007-10-11 01:06:03 -040022#include <linux/log2.h>
Ulf Hansson70be2082013-01-07 15:35:06 +010023#include <linux/mmc/pm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/mmc/host.h>
Linus Walleij34177802010-10-19 12:43:58 +010025#include <linux/mmc/card.h>
Ulf Hanssond2762092014-03-17 13:56:19 +010026#include <linux/mmc/slot-gpio.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000027#include <linux/amba/bus.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000028#include <linux/clk.h>
Jens Axboebd6dee62007-10-24 09:01:09 +020029#include <linux/scatterlist.h>
Russell King89001442009-07-09 15:16:07 +010030#include <linux/gpio.h>
Lee Jones9a597012012-04-12 16:51:13 +010031#include <linux/of_gpio.h>
Linus Walleij34e84f32009-09-22 14:41:40 +010032#include <linux/regulator/consumer.h>
Russell Kingc8ebae32011-01-11 19:35:53 +000033#include <linux/dmaengine.h>
34#include <linux/dma-mapping.h>
35#include <linux/amba/mmci.h>
Russell King1c3be362011-08-14 09:17:05 +010036#include <linux/pm_runtime.h>
Viresh Kumar258aea72012-02-01 16:12:19 +053037#include <linux/types.h>
Linus Walleija9a83782012-10-29 14:39:30 +010038#include <linux/pinctrl/consumer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Russell King7b09cda2005-07-01 12:02:59 +010040#include <asm/div64.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <asm/io.h>
Russell Kingc6b8fda2005-10-28 14:05:16 +010042#include <asm/sizes.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
44#include "mmci.h"
45
46#define DRIVER_NAME "mmci-pl18x"
47
Linus Torvalds1da177e2005-04-16 15:20:36 -070048static unsigned int fmax = 515633;
49
Rabin Vincent4956e102010-07-21 12:54:40 +010050/**
51 * struct variant_data - MMCI variant-specific quirks
52 * @clkreg: default value for MCICLOCK register
Rabin Vincent4380c142010-07-21 12:55:18 +010053 * @clkreg_enable: enable value for MMCICLOCK register
Rabin Vincent08458ef2010-07-21 12:55:59 +010054 * @datalength_bits: number of bits in the MMCIDATALENGTH register
Rabin Vincent8301bb62010-08-09 12:57:30 +010055 * @fifosize: number of bytes that can be written when MMCI_TXFIFOEMPTY
56 * is asserted (likewise for RX)
57 * @fifohalfsize: number of bytes that can be written when MCI_TXFIFOHALFEMPTY
58 * is asserted (likewise for RX)
Linus Walleij34177802010-10-19 12:43:58 +010059 * @sdio: variant supports SDIO
Linus Walleijb70a67f2010-12-06 09:24:14 +010060 * @st_clkdiv: true if using a ST-specific clock divider algorithm
Philippe Langlais1784b152011-03-25 08:51:52 +010061 * @blksz_datactrl16: true if Block size is at b16..b30 position in datactrl register
Ulf Hansson7d72a1d2011-12-13 16:54:55 +010062 * @pwrreg_powerup: power up value for MMCIPOWER register
Ulf Hansson4d1a3a02011-12-13 16:57:07 +010063 * @signal_direction: input/out direction of bus signals can be indicated
Ulf Hanssonf4670da2013-01-09 17:19:54 +010064 * @pwrreg_clkgate: MMCIPOWER register must be used to gate the clock
Ulf Hansson01259622013-05-15 20:53:22 +010065 * @busy_detect: true if busy detection on dat0 is supported
Ulf Hansson1ff44432013-09-04 09:05:17 +010066 * @pwrreg_nopower: bits in MMCIPOWER don't controls ext. power supply
Rabin Vincent4956e102010-07-21 12:54:40 +010067 */
68struct variant_data {
69 unsigned int clkreg;
Rabin Vincent4380c142010-07-21 12:55:18 +010070 unsigned int clkreg_enable;
Rabin Vincent08458ef2010-07-21 12:55:59 +010071 unsigned int datalength_bits;
Rabin Vincent8301bb62010-08-09 12:57:30 +010072 unsigned int fifosize;
73 unsigned int fifohalfsize;
Linus Walleij34177802010-10-19 12:43:58 +010074 bool sdio;
Linus Walleijb70a67f2010-12-06 09:24:14 +010075 bool st_clkdiv;
Philippe Langlais1784b152011-03-25 08:51:52 +010076 bool blksz_datactrl16;
Ulf Hansson7d72a1d2011-12-13 16:54:55 +010077 u32 pwrreg_powerup;
Ulf Hansson4d1a3a02011-12-13 16:57:07 +010078 bool signal_direction;
Ulf Hanssonf4670da2013-01-09 17:19:54 +010079 bool pwrreg_clkgate;
Ulf Hansson01259622013-05-15 20:53:22 +010080 bool busy_detect;
Ulf Hansson1ff44432013-09-04 09:05:17 +010081 bool pwrreg_nopower;
Rabin Vincent4956e102010-07-21 12:54:40 +010082};
83
84static struct variant_data variant_arm = {
Rabin Vincent8301bb62010-08-09 12:57:30 +010085 .fifosize = 16 * 4,
86 .fifohalfsize = 8 * 4,
Rabin Vincent08458ef2010-07-21 12:55:59 +010087 .datalength_bits = 16,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +010088 .pwrreg_powerup = MCI_PWR_UP,
Rabin Vincent4956e102010-07-21 12:54:40 +010089};
90
Pawel Moll768fbc12011-03-11 17:18:07 +000091static struct variant_data variant_arm_extended_fifo = {
92 .fifosize = 128 * 4,
93 .fifohalfsize = 64 * 4,
94 .datalength_bits = 16,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +010095 .pwrreg_powerup = MCI_PWR_UP,
Pawel Moll768fbc12011-03-11 17:18:07 +000096};
97
Pawel Moll3a372982013-01-24 14:12:45 +010098static struct variant_data variant_arm_extended_fifo_hwfc = {
99 .fifosize = 128 * 4,
100 .fifohalfsize = 64 * 4,
101 .clkreg_enable = MCI_ARM_HWFCEN,
102 .datalength_bits = 16,
103 .pwrreg_powerup = MCI_PWR_UP,
104};
105
Rabin Vincent4956e102010-07-21 12:54:40 +0100106static struct variant_data variant_u300 = {
Rabin Vincent8301bb62010-08-09 12:57:30 +0100107 .fifosize = 16 * 4,
108 .fifohalfsize = 8 * 4,
Linus Walleij49ac2152011-03-04 14:54:16 +0100109 .clkreg_enable = MCI_ST_U300_HWFCEN,
Rabin Vincent08458ef2010-07-21 12:55:59 +0100110 .datalength_bits = 16,
Linus Walleij34177802010-10-19 12:43:58 +0100111 .sdio = true,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100112 .pwrreg_powerup = MCI_PWR_ON,
Ulf Hansson4d1a3a02011-12-13 16:57:07 +0100113 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100114 .pwrreg_clkgate = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100115 .pwrreg_nopower = true,
Rabin Vincent4956e102010-07-21 12:54:40 +0100116};
117
Linus Walleij34fd4212012-04-10 17:43:59 +0100118static struct variant_data variant_nomadik = {
119 .fifosize = 16 * 4,
120 .fifohalfsize = 8 * 4,
121 .clkreg = MCI_CLK_ENABLE,
122 .datalength_bits = 24,
123 .sdio = true,
124 .st_clkdiv = true,
125 .pwrreg_powerup = MCI_PWR_ON,
126 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100127 .pwrreg_clkgate = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100128 .pwrreg_nopower = true,
Linus Walleij34fd4212012-04-10 17:43:59 +0100129};
130
Rabin Vincent4956e102010-07-21 12:54:40 +0100131static struct variant_data variant_ux500 = {
Rabin Vincent8301bb62010-08-09 12:57:30 +0100132 .fifosize = 30 * 4,
133 .fifohalfsize = 8 * 4,
Rabin Vincent4956e102010-07-21 12:54:40 +0100134 .clkreg = MCI_CLK_ENABLE,
Linus Walleij49ac2152011-03-04 14:54:16 +0100135 .clkreg_enable = MCI_ST_UX500_HWFCEN,
Rabin Vincent08458ef2010-07-21 12:55:59 +0100136 .datalength_bits = 24,
Linus Walleij34177802010-10-19 12:43:58 +0100137 .sdio = true,
Linus Walleijb70a67f2010-12-06 09:24:14 +0100138 .st_clkdiv = true,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100139 .pwrreg_powerup = MCI_PWR_ON,
Ulf Hansson4d1a3a02011-12-13 16:57:07 +0100140 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100141 .pwrreg_clkgate = true,
Ulf Hansson01259622013-05-15 20:53:22 +0100142 .busy_detect = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100143 .pwrreg_nopower = true,
Rabin Vincent4956e102010-07-21 12:54:40 +0100144};
Linus Walleijb70a67f2010-12-06 09:24:14 +0100145
Philippe Langlais1784b152011-03-25 08:51:52 +0100146static struct variant_data variant_ux500v2 = {
147 .fifosize = 30 * 4,
148 .fifohalfsize = 8 * 4,
149 .clkreg = MCI_CLK_ENABLE,
150 .clkreg_enable = MCI_ST_UX500_HWFCEN,
151 .datalength_bits = 24,
152 .sdio = true,
153 .st_clkdiv = true,
154 .blksz_datactrl16 = true,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100155 .pwrreg_powerup = MCI_PWR_ON,
Ulf Hansson4d1a3a02011-12-13 16:57:07 +0100156 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100157 .pwrreg_clkgate = true,
Ulf Hansson01259622013-05-15 20:53:22 +0100158 .busy_detect = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100159 .pwrreg_nopower = true,
Philippe Langlais1784b152011-03-25 08:51:52 +0100160};
161
Ulf Hansson01259622013-05-15 20:53:22 +0100162static int mmci_card_busy(struct mmc_host *mmc)
163{
164 struct mmci_host *host = mmc_priv(mmc);
165 unsigned long flags;
166 int busy = 0;
167
168 pm_runtime_get_sync(mmc_dev(mmc));
169
170 spin_lock_irqsave(&host->lock, flags);
171 if (readl(host->base + MMCISTATUS) & MCI_ST_CARDBUSY)
172 busy = 1;
173 spin_unlock_irqrestore(&host->lock, flags);
174
175 pm_runtime_mark_last_busy(mmc_dev(mmc));
176 pm_runtime_put_autosuspend(mmc_dev(mmc));
177
178 return busy;
179}
180
Linus Walleija6a64642009-09-14 12:56:14 +0100181/*
Ulf Hansson653a7612013-01-21 21:29:34 +0100182 * Validate mmc prerequisites
183 */
184static int mmci_validate_data(struct mmci_host *host,
185 struct mmc_data *data)
186{
187 if (!data)
188 return 0;
189
190 if (!is_power_of_2(data->blksz)) {
191 dev_err(mmc_dev(host->mmc),
192 "unsupported block size (%d bytes)\n", data->blksz);
193 return -EINVAL;
194 }
195
196 return 0;
197}
198
Ulf Hanssonf829c042013-09-04 09:01:15 +0100199static void mmci_reg_delay(struct mmci_host *host)
200{
201 /*
202 * According to the spec, at least three feedback clock cycles
203 * of max 52 MHz must pass between two writes to the MMCICLOCK reg.
204 * Three MCLK clock cycles must pass between two MMCIPOWER reg writes.
205 * Worst delay time during card init is at 100 kHz => 30 us.
206 * Worst delay time when up and running is at 25 MHz => 120 ns.
207 */
208 if (host->cclk < 25000000)
209 udelay(30);
210 else
211 ndelay(120);
212}
213
Ulf Hansson653a7612013-01-21 21:29:34 +0100214/*
Linus Walleija6a64642009-09-14 12:56:14 +0100215 * This must be called with host->lock held
216 */
Ulf Hansson7437cfa2012-01-18 09:17:27 +0100217static void mmci_write_clkreg(struct mmci_host *host, u32 clk)
218{
219 if (host->clk_reg != clk) {
220 host->clk_reg = clk;
221 writel(clk, host->base + MMCICLOCK);
222 }
223}
224
225/*
226 * This must be called with host->lock held
227 */
228static void mmci_write_pwrreg(struct mmci_host *host, u32 pwr)
229{
230 if (host->pwr_reg != pwr) {
231 host->pwr_reg = pwr;
232 writel(pwr, host->base + MMCIPOWER);
233 }
234}
235
236/*
237 * This must be called with host->lock held
238 */
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100239static void mmci_write_datactrlreg(struct mmci_host *host, u32 datactrl)
240{
Ulf Hansson01259622013-05-15 20:53:22 +0100241 /* Keep ST Micro busy mode if enabled */
242 datactrl |= host->datactrl_reg & MCI_ST_DPSM_BUSYMODE;
243
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100244 if (host->datactrl_reg != datactrl) {
245 host->datactrl_reg = datactrl;
246 writel(datactrl, host->base + MMCIDATACTRL);
247 }
248}
249
250/*
251 * This must be called with host->lock held
252 */
Linus Walleija6a64642009-09-14 12:56:14 +0100253static void mmci_set_clkreg(struct mmci_host *host, unsigned int desired)
254{
Rabin Vincent4956e102010-07-21 12:54:40 +0100255 struct variant_data *variant = host->variant;
256 u32 clk = variant->clkreg;
Linus Walleija6a64642009-09-14 12:56:14 +0100257
Ulf Hanssonc58a8502013-05-13 15:40:03 +0100258 /* Make sure cclk reflects the current calculated clock */
259 host->cclk = 0;
260
Linus Walleija6a64642009-09-14 12:56:14 +0100261 if (desired) {
262 if (desired >= host->mclk) {
Linus Walleij991a86e2010-12-10 09:35:53 +0100263 clk = MCI_CLK_BYPASS;
Linus Walleij399bc482011-04-01 07:59:17 +0100264 if (variant->st_clkdiv)
265 clk |= MCI_ST_UX500_NEG_EDGE;
Linus Walleija6a64642009-09-14 12:56:14 +0100266 host->cclk = host->mclk;
Linus Walleijb70a67f2010-12-06 09:24:14 +0100267 } else if (variant->st_clkdiv) {
268 /*
269 * DB8500 TRM says f = mclk / (clkdiv + 2)
270 * => clkdiv = (mclk / f) - 2
271 * Round the divider up so we don't exceed the max
272 * frequency
273 */
274 clk = DIV_ROUND_UP(host->mclk, desired) - 2;
275 if (clk >= 256)
276 clk = 255;
277 host->cclk = host->mclk / (clk + 2);
Linus Walleija6a64642009-09-14 12:56:14 +0100278 } else {
Linus Walleijb70a67f2010-12-06 09:24:14 +0100279 /*
280 * PL180 TRM says f = mclk / (2 * (clkdiv + 1))
281 * => clkdiv = mclk / (2 * f) - 1
282 */
Linus Walleija6a64642009-09-14 12:56:14 +0100283 clk = host->mclk / (2 * desired) - 1;
284 if (clk >= 256)
285 clk = 255;
286 host->cclk = host->mclk / (2 * (clk + 1));
287 }
Rabin Vincent4380c142010-07-21 12:55:18 +0100288
289 clk |= variant->clkreg_enable;
Linus Walleija6a64642009-09-14 12:56:14 +0100290 clk |= MCI_CLK_ENABLE;
291 /* This hasn't proven to be worthwhile */
292 /* clk |= MCI_CLK_PWRSAVE; */
293 }
294
Ulf Hanssonc58a8502013-05-13 15:40:03 +0100295 /* Set actual clock for debug */
296 host->mmc->actual_clock = host->cclk;
297
Linus Walleij9e6c82c2009-09-14 12:57:11 +0100298 if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_4)
Linus Walleij771dc152010-04-08 07:38:52 +0100299 clk |= MCI_4BIT_BUS;
300 if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_8)
301 clk |= MCI_ST_8BIT_BUS;
Linus Walleij9e6c82c2009-09-14 12:57:11 +0100302
Ulf Hansson6dbb6ee2013-01-07 15:30:44 +0100303 if (host->mmc->ios.timing == MMC_TIMING_UHS_DDR50)
304 clk |= MCI_ST_UX500_NEG_EDGE;
305
Ulf Hansson7437cfa2012-01-18 09:17:27 +0100306 mmci_write_clkreg(host, clk);
Linus Walleija6a64642009-09-14 12:56:14 +0100307}
308
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309static void
310mmci_request_end(struct mmci_host *host, struct mmc_request *mrq)
311{
312 writel(0, host->base + MMCICOMMAND);
313
Russell Kinge47c2222007-01-08 16:42:51 +0000314 BUG_ON(host->data);
315
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 host->mrq = NULL;
317 host->cmd = NULL;
318
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 mmc_request_done(host->mmc, mrq);
Ulf Hansson2cd976c2011-12-13 17:01:11 +0100320
321 pm_runtime_mark_last_busy(mmc_dev(host->mmc));
322 pm_runtime_put_autosuspend(mmc_dev(host->mmc));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323}
324
Linus Walleij2686b4b2010-10-19 12:39:48 +0100325static void mmci_set_mask1(struct mmci_host *host, unsigned int mask)
326{
327 void __iomem *base = host->base;
328
329 if (host->singleirq) {
330 unsigned int mask0 = readl(base + MMCIMASK0);
331
332 mask0 &= ~MCI_IRQ1MASK;
333 mask0 |= mask;
334
335 writel(mask0, base + MMCIMASK0);
336 }
337
338 writel(mask, base + MMCIMASK1);
339}
340
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341static void mmci_stop_data(struct mmci_host *host)
342{
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100343 mmci_write_datactrlreg(host, 0);
Linus Walleij2686b4b2010-10-19 12:39:48 +0100344 mmci_set_mask1(host, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 host->data = NULL;
346}
347
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100348static void mmci_init_sg(struct mmci_host *host, struct mmc_data *data)
349{
350 unsigned int flags = SG_MITER_ATOMIC;
351
352 if (data->flags & MMC_DATA_READ)
353 flags |= SG_MITER_TO_SG;
354 else
355 flags |= SG_MITER_FROM_SG;
356
357 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
358}
359
Russell Kingc8ebae32011-01-11 19:35:53 +0000360/*
361 * All the DMA operation mode stuff goes inside this ifdef.
362 * This assumes that you have a generic DMA device interface,
363 * no custom DMA interfaces are supported.
364 */
365#ifdef CONFIG_DMA_ENGINE
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500366static void mmci_dma_setup(struct mmci_host *host)
Russell Kingc8ebae32011-01-11 19:35:53 +0000367{
368 struct mmci_platform_data *plat = host->plat;
369 const char *rxname, *txname;
370 dma_cap_mask_t mask;
371
Lee Jones1fd83f02013-05-03 12:51:17 +0100372 host->dma_rx_channel = dma_request_slave_channel(mmc_dev(host->mmc), "rx");
373 host->dma_tx_channel = dma_request_slave_channel(mmc_dev(host->mmc), "tx");
Russell Kingc8ebae32011-01-11 19:35:53 +0000374
Per Forlin58c7ccb2011-07-01 18:55:24 +0200375 /* initialize pre request cookie */
376 host->next_data.cookie = 1;
377
Russell Kingc8ebae32011-01-11 19:35:53 +0000378 /* Try to acquire a generic DMA engine slave channel */
379 dma_cap_zero(mask);
380 dma_cap_set(DMA_SLAVE, mask);
381
Lee Jones1fd83f02013-05-03 12:51:17 +0100382 if (plat && plat->dma_filter) {
383 if (!host->dma_rx_channel && plat->dma_rx_param) {
384 host->dma_rx_channel = dma_request_channel(mask,
385 plat->dma_filter,
386 plat->dma_rx_param);
387 /* E.g if no DMA hardware is present */
388 if (!host->dma_rx_channel)
389 dev_err(mmc_dev(host->mmc), "no RX DMA channel\n");
390 }
391
392 if (!host->dma_tx_channel && plat->dma_tx_param) {
393 host->dma_tx_channel = dma_request_channel(mask,
394 plat->dma_filter,
395 plat->dma_tx_param);
396 if (!host->dma_tx_channel)
397 dev_warn(mmc_dev(host->mmc), "no TX DMA channel\n");
398 }
399 }
400
Russell Kingc8ebae32011-01-11 19:35:53 +0000401 /*
402 * If only an RX channel is specified, the driver will
403 * attempt to use it bidirectionally, however if it is
404 * is specified but cannot be located, DMA will be disabled.
405 */
Lee Jones1fd83f02013-05-03 12:51:17 +0100406 if (host->dma_rx_channel && !host->dma_tx_channel)
Russell Kingc8ebae32011-01-11 19:35:53 +0000407 host->dma_tx_channel = host->dma_rx_channel;
Russell Kingc8ebae32011-01-11 19:35:53 +0000408
409 if (host->dma_rx_channel)
410 rxname = dma_chan_name(host->dma_rx_channel);
411 else
412 rxname = "none";
413
414 if (host->dma_tx_channel)
415 txname = dma_chan_name(host->dma_tx_channel);
416 else
417 txname = "none";
418
419 dev_info(mmc_dev(host->mmc), "DMA channels RX %s, TX %s\n",
420 rxname, txname);
421
422 /*
423 * Limit the maximum segment size in any SG entry according to
424 * the parameters of the DMA engine device.
425 */
426 if (host->dma_tx_channel) {
427 struct device *dev = host->dma_tx_channel->device->dev;
428 unsigned int max_seg_size = dma_get_max_seg_size(dev);
429
430 if (max_seg_size < host->mmc->max_seg_size)
431 host->mmc->max_seg_size = max_seg_size;
432 }
433 if (host->dma_rx_channel) {
434 struct device *dev = host->dma_rx_channel->device->dev;
435 unsigned int max_seg_size = dma_get_max_seg_size(dev);
436
437 if (max_seg_size < host->mmc->max_seg_size)
438 host->mmc->max_seg_size = max_seg_size;
439 }
440}
441
442/*
Bill Pemberton6e0ee712012-11-19 13:26:03 -0500443 * This is used in or so inline it
Russell Kingc8ebae32011-01-11 19:35:53 +0000444 * so it can be discarded.
445 */
446static inline void mmci_dma_release(struct mmci_host *host)
447{
448 struct mmci_platform_data *plat = host->plat;
449
450 if (host->dma_rx_channel)
451 dma_release_channel(host->dma_rx_channel);
452 if (host->dma_tx_channel && plat->dma_tx_param)
453 dma_release_channel(host->dma_tx_channel);
454 host->dma_rx_channel = host->dma_tx_channel = NULL;
455}
456
Ulf Hansson653a7612013-01-21 21:29:34 +0100457static void mmci_dma_data_error(struct mmci_host *host)
458{
459 dev_err(mmc_dev(host->mmc), "error during DMA transfer!\n");
460 dmaengine_terminate_all(host->dma_current);
461 host->dma_current = NULL;
462 host->dma_desc_current = NULL;
463 host->data->host_cookie = 0;
464}
465
Russell Kingc8ebae32011-01-11 19:35:53 +0000466static void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
467{
Ulf Hansson653a7612013-01-21 21:29:34 +0100468 struct dma_chan *chan;
Russell Kingc8ebae32011-01-11 19:35:53 +0000469 enum dma_data_direction dir;
Ulf Hansson653a7612013-01-21 21:29:34 +0100470
471 if (data->flags & MMC_DATA_READ) {
472 dir = DMA_FROM_DEVICE;
473 chan = host->dma_rx_channel;
474 } else {
475 dir = DMA_TO_DEVICE;
476 chan = host->dma_tx_channel;
477 }
478
479 dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, dir);
480}
481
482static void mmci_dma_finalize(struct mmci_host *host, struct mmc_data *data)
483{
Russell Kingc8ebae32011-01-11 19:35:53 +0000484 u32 status;
485 int i;
486
487 /* Wait up to 1ms for the DMA to complete */
488 for (i = 0; ; i++) {
489 status = readl(host->base + MMCISTATUS);
490 if (!(status & MCI_RXDATAAVLBLMASK) || i >= 100)
491 break;
492 udelay(10);
493 }
494
495 /*
496 * Check to see whether we still have some data left in the FIFO -
497 * this catches DMA controllers which are unable to monitor the
498 * DMALBREQ and DMALSREQ signals while allowing us to DMA to non-
499 * contiguous buffers. On TX, we'll get a FIFO underrun error.
500 */
501 if (status & MCI_RXDATAAVLBLMASK) {
Ulf Hansson653a7612013-01-21 21:29:34 +0100502 mmci_dma_data_error(host);
Russell Kingc8ebae32011-01-11 19:35:53 +0000503 if (!data->error)
504 data->error = -EIO;
505 }
506
Per Forlin58c7ccb2011-07-01 18:55:24 +0200507 if (!data->host_cookie)
Ulf Hansson653a7612013-01-21 21:29:34 +0100508 mmci_dma_unmap(host, data);
Russell Kingc8ebae32011-01-11 19:35:53 +0000509
510 /*
511 * Use of DMA with scatter-gather is impossible.
512 * Give up with DMA and switch back to PIO mode.
513 */
514 if (status & MCI_RXDATAAVLBLMASK) {
515 dev_err(mmc_dev(host->mmc), "buggy DMA detected. Taking evasive action.\n");
516 mmci_dma_release(host);
517 }
Ulf Hansson653a7612013-01-21 21:29:34 +0100518
519 host->dma_current = NULL;
520 host->dma_desc_current = NULL;
Russell Kingc8ebae32011-01-11 19:35:53 +0000521}
522
Ulf Hansson653a7612013-01-21 21:29:34 +0100523/* prepares DMA channel and DMA descriptor, returns non-zero on failure */
524static int __mmci_dma_prep_data(struct mmci_host *host, struct mmc_data *data,
525 struct dma_chan **dma_chan,
526 struct dma_async_tx_descriptor **dma_desc)
Russell Kingc8ebae32011-01-11 19:35:53 +0000527{
528 struct variant_data *variant = host->variant;
529 struct dma_slave_config conf = {
530 .src_addr = host->phybase + MMCIFIFO,
531 .dst_addr = host->phybase + MMCIFIFO,
532 .src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
533 .dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
534 .src_maxburst = variant->fifohalfsize >> 2, /* # of words */
535 .dst_maxburst = variant->fifohalfsize >> 2, /* # of words */
Viresh Kumar258aea72012-02-01 16:12:19 +0530536 .device_fc = false,
Russell Kingc8ebae32011-01-11 19:35:53 +0000537 };
Russell Kingc8ebae32011-01-11 19:35:53 +0000538 struct dma_chan *chan;
539 struct dma_device *device;
540 struct dma_async_tx_descriptor *desc;
Vinod Koul05f57992011-10-14 10:45:11 +0530541 enum dma_data_direction buffer_dirn;
Russell Kingc8ebae32011-01-11 19:35:53 +0000542 int nr_sg;
543
Russell Kingc8ebae32011-01-11 19:35:53 +0000544 if (data->flags & MMC_DATA_READ) {
Vinod Koul05f57992011-10-14 10:45:11 +0530545 conf.direction = DMA_DEV_TO_MEM;
546 buffer_dirn = DMA_FROM_DEVICE;
Russell Kingc8ebae32011-01-11 19:35:53 +0000547 chan = host->dma_rx_channel;
548 } else {
Vinod Koul05f57992011-10-14 10:45:11 +0530549 conf.direction = DMA_MEM_TO_DEV;
550 buffer_dirn = DMA_TO_DEVICE;
Russell Kingc8ebae32011-01-11 19:35:53 +0000551 chan = host->dma_tx_channel;
552 }
553
554 /* If there's no DMA channel, fall back to PIO */
555 if (!chan)
556 return -EINVAL;
557
558 /* If less than or equal to the fifo size, don't bother with DMA */
Per Forlin58c7ccb2011-07-01 18:55:24 +0200559 if (data->blksz * data->blocks <= variant->fifosize)
Russell Kingc8ebae32011-01-11 19:35:53 +0000560 return -EINVAL;
561
562 device = chan->device;
Vinod Koul05f57992011-10-14 10:45:11 +0530563 nr_sg = dma_map_sg(device->dev, data->sg, data->sg_len, buffer_dirn);
Russell Kingc8ebae32011-01-11 19:35:53 +0000564 if (nr_sg == 0)
565 return -EINVAL;
566
567 dmaengine_slave_config(chan, &conf);
Alexandre Bounine16052822012-03-08 16:11:18 -0500568 desc = dmaengine_prep_slave_sg(chan, data->sg, nr_sg,
Russell Kingc8ebae32011-01-11 19:35:53 +0000569 conf.direction, DMA_CTRL_ACK);
570 if (!desc)
571 goto unmap_exit;
572
Ulf Hansson653a7612013-01-21 21:29:34 +0100573 *dma_chan = chan;
574 *dma_desc = desc;
Russell Kingc8ebae32011-01-11 19:35:53 +0000575
Per Forlin58c7ccb2011-07-01 18:55:24 +0200576 return 0;
577
578 unmap_exit:
Vinod Koul05f57992011-10-14 10:45:11 +0530579 dma_unmap_sg(device->dev, data->sg, data->sg_len, buffer_dirn);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200580 return -ENOMEM;
581}
582
Ulf Hansson653a7612013-01-21 21:29:34 +0100583static inline int mmci_dma_prep_data(struct mmci_host *host,
584 struct mmc_data *data)
585{
586 /* Check if next job is already prepared. */
587 if (host->dma_current && host->dma_desc_current)
588 return 0;
589
590 /* No job were prepared thus do it now. */
591 return __mmci_dma_prep_data(host, data, &host->dma_current,
592 &host->dma_desc_current);
593}
594
595static inline int mmci_dma_prep_next(struct mmci_host *host,
596 struct mmc_data *data)
597{
598 struct mmci_host_next *nd = &host->next_data;
599 return __mmci_dma_prep_data(host, data, &nd->dma_chan, &nd->dma_desc);
600}
601
Per Forlin58c7ccb2011-07-01 18:55:24 +0200602static int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
603{
604 int ret;
605 struct mmc_data *data = host->data;
606
Ulf Hansson653a7612013-01-21 21:29:34 +0100607 ret = mmci_dma_prep_data(host, host->data);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200608 if (ret)
609 return ret;
610
611 /* Okay, go for it. */
Russell Kingc8ebae32011-01-11 19:35:53 +0000612 dev_vdbg(mmc_dev(host->mmc),
613 "Submit MMCI DMA job, sglen %d blksz %04x blks %04x flags %08x\n",
614 data->sg_len, data->blksz, data->blocks, data->flags);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200615 dmaengine_submit(host->dma_desc_current);
616 dma_async_issue_pending(host->dma_current);
Russell Kingc8ebae32011-01-11 19:35:53 +0000617
618 datactrl |= MCI_DPSM_DMAENABLE;
619
620 /* Trigger the DMA transfer */
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100621 mmci_write_datactrlreg(host, datactrl);
Russell Kingc8ebae32011-01-11 19:35:53 +0000622
623 /*
624 * Let the MMCI say when the data is ended and it's time
625 * to fire next DMA request. When that happens, MMCI will
626 * call mmci_data_end()
627 */
628 writel(readl(host->base + MMCIMASK0) | MCI_DATAENDMASK,
629 host->base + MMCIMASK0);
630 return 0;
Russell Kingc8ebae32011-01-11 19:35:53 +0000631}
Per Forlin58c7ccb2011-07-01 18:55:24 +0200632
633static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
634{
635 struct mmci_host_next *next = &host->next_data;
636
Ulf Hansson653a7612013-01-21 21:29:34 +0100637 WARN_ON(data->host_cookie && data->host_cookie != next->cookie);
638 WARN_ON(!data->host_cookie && (next->dma_desc || next->dma_chan));
Per Forlin58c7ccb2011-07-01 18:55:24 +0200639
640 host->dma_desc_current = next->dma_desc;
641 host->dma_current = next->dma_chan;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200642 next->dma_desc = NULL;
643 next->dma_chan = NULL;
644}
645
646static void mmci_pre_request(struct mmc_host *mmc, struct mmc_request *mrq,
647 bool is_first_req)
648{
649 struct mmci_host *host = mmc_priv(mmc);
650 struct mmc_data *data = mrq->data;
651 struct mmci_host_next *nd = &host->next_data;
652
653 if (!data)
654 return;
655
Ulf Hansson653a7612013-01-21 21:29:34 +0100656 BUG_ON(data->host_cookie);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200657
Ulf Hansson653a7612013-01-21 21:29:34 +0100658 if (mmci_validate_data(host, data))
659 return;
660
661 if (!mmci_dma_prep_next(host, data))
662 data->host_cookie = ++nd->cookie < 0 ? 1 : nd->cookie;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200663}
664
665static void mmci_post_request(struct mmc_host *mmc, struct mmc_request *mrq,
666 int err)
667{
668 struct mmci_host *host = mmc_priv(mmc);
669 struct mmc_data *data = mrq->data;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200670
Ulf Hansson653a7612013-01-21 21:29:34 +0100671 if (!data || !data->host_cookie)
Per Forlin58c7ccb2011-07-01 18:55:24 +0200672 return;
673
Ulf Hansson653a7612013-01-21 21:29:34 +0100674 mmci_dma_unmap(host, data);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200675
Ulf Hansson653a7612013-01-21 21:29:34 +0100676 if (err) {
677 struct mmci_host_next *next = &host->next_data;
678 struct dma_chan *chan;
679 if (data->flags & MMC_DATA_READ)
680 chan = host->dma_rx_channel;
681 else
682 chan = host->dma_tx_channel;
683 dmaengine_terminate_all(chan);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200684
Ulf Hansson653a7612013-01-21 21:29:34 +0100685 next->dma_desc = NULL;
686 next->dma_chan = NULL;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200687 }
688}
689
Russell Kingc8ebae32011-01-11 19:35:53 +0000690#else
691/* Blank functions if the DMA engine is not available */
Per Forlin58c7ccb2011-07-01 18:55:24 +0200692static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
693{
694}
Russell Kingc8ebae32011-01-11 19:35:53 +0000695static inline void mmci_dma_setup(struct mmci_host *host)
696{
697}
698
699static inline void mmci_dma_release(struct mmci_host *host)
700{
701}
702
703static inline void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
704{
705}
706
Ulf Hansson653a7612013-01-21 21:29:34 +0100707static inline void mmci_dma_finalize(struct mmci_host *host,
708 struct mmc_data *data)
709{
710}
711
Russell Kingc8ebae32011-01-11 19:35:53 +0000712static inline void mmci_dma_data_error(struct mmci_host *host)
713{
714}
715
716static inline int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
717{
718 return -ENOSYS;
719}
Per Forlin58c7ccb2011-07-01 18:55:24 +0200720
721#define mmci_pre_request NULL
722#define mmci_post_request NULL
723
Russell Kingc8ebae32011-01-11 19:35:53 +0000724#endif
725
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726static void mmci_start_data(struct mmci_host *host, struct mmc_data *data)
727{
Rabin Vincent8301bb62010-08-09 12:57:30 +0100728 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 unsigned int datactrl, timeout, irqmask;
Russell King7b09cda2005-07-01 12:02:59 +0100730 unsigned long long clks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 void __iomem *base;
Russell King3bc87f22006-08-27 13:51:28 +0100732 int blksz_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733
Linus Walleij64de0282010-02-19 01:09:10 +0100734 dev_dbg(mmc_dev(host->mmc), "blksz %04x blks %04x flags %08x\n",
735 data->blksz, data->blocks, data->flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736
737 host->data = data;
Rabin Vincent528320d2010-07-21 12:49:49 +0100738 host->size = data->blksz * data->blocks;
Russell King51d43752011-01-27 10:56:52 +0000739 data->bytes_xfered = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740
Russell King7b09cda2005-07-01 12:02:59 +0100741 clks = (unsigned long long)data->timeout_ns * host->cclk;
742 do_div(clks, 1000000000UL);
743
744 timeout = data->timeout_clks + (unsigned int)clks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745
746 base = host->base;
747 writel(timeout, base + MMCIDATATIMER);
748 writel(host->size, base + MMCIDATALENGTH);
749
Russell King3bc87f22006-08-27 13:51:28 +0100750 blksz_bits = ffs(data->blksz) - 1;
751 BUG_ON(1 << blksz_bits != data->blksz);
752
Philippe Langlais1784b152011-03-25 08:51:52 +0100753 if (variant->blksz_datactrl16)
754 datactrl = MCI_DPSM_ENABLE | (data->blksz << 16);
755 else
756 datactrl = MCI_DPSM_ENABLE | blksz_bits << 4;
Russell Kingc8ebae32011-01-11 19:35:53 +0000757
758 if (data->flags & MMC_DATA_READ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 datactrl |= MCI_DPSM_DIRECTION;
Russell Kingc8ebae32011-01-11 19:35:53 +0000760
Ulf Hansson7258db72011-12-13 17:05:28 +0100761 /* The ST Micro variants has a special bit to enable SDIO */
762 if (variant->sdio && host->mmc->card)
Ulf Hansson06c1a122012-10-12 14:01:50 +0100763 if (mmc_card_sdio(host->mmc->card)) {
764 /*
765 * The ST Micro variants has a special bit
766 * to enable SDIO.
767 */
768 u32 clk;
769
Ulf Hansson7258db72011-12-13 17:05:28 +0100770 datactrl |= MCI_ST_DPSM_SDIOEN;
771
Ulf Hansson06c1a122012-10-12 14:01:50 +0100772 /*
Ulf Hansson70ac0932012-10-12 14:07:36 +0100773 * The ST Micro variant for SDIO small write transfers
774 * needs to have clock H/W flow control disabled,
775 * otherwise the transfer will not start. The threshold
776 * depends on the rate of MCLK.
Ulf Hansson06c1a122012-10-12 14:01:50 +0100777 */
Ulf Hansson70ac0932012-10-12 14:07:36 +0100778 if (data->flags & MMC_DATA_WRITE &&
779 (host->size < 8 ||
780 (host->size <= 8 && host->mclk > 50000000)))
Ulf Hansson06c1a122012-10-12 14:01:50 +0100781 clk = host->clk_reg & ~variant->clkreg_enable;
782 else
783 clk = host->clk_reg | variant->clkreg_enable;
784
785 mmci_write_clkreg(host, clk);
786 }
787
Ulf Hansson6dbb6ee2013-01-07 15:30:44 +0100788 if (host->mmc->ios.timing == MMC_TIMING_UHS_DDR50)
789 datactrl |= MCI_ST_DPSM_DDRMODE;
790
Russell Kingc8ebae32011-01-11 19:35:53 +0000791 /*
792 * Attempt to use DMA operation mode, if this
793 * should fail, fall back to PIO mode
794 */
795 if (!mmci_dma_start_data(host, datactrl))
796 return;
797
798 /* IRQ mode, map the SG list for CPU reading/writing */
799 mmci_init_sg(host, data);
800
801 if (data->flags & MMC_DATA_READ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 irqmask = MCI_RXFIFOHALFFULLMASK;
Russell King0425a142006-02-16 16:48:31 +0000803
804 /*
Russell Kingc4d877c2011-01-27 09:50:13 +0000805 * If we have less than the fifo 'half-full' threshold to
806 * transfer, trigger a PIO interrupt as soon as any data
807 * is available.
Russell King0425a142006-02-16 16:48:31 +0000808 */
Russell Kingc4d877c2011-01-27 09:50:13 +0000809 if (host->size < variant->fifohalfsize)
Russell King0425a142006-02-16 16:48:31 +0000810 irqmask |= MCI_RXDATAAVLBLMASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 } else {
812 /*
813 * We don't actually need to include "FIFO empty" here
814 * since its implicit in "FIFO half empty".
815 */
816 irqmask = MCI_TXFIFOHALFEMPTYMASK;
817 }
818
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100819 mmci_write_datactrlreg(host, datactrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 writel(readl(base + MMCIMASK0) & ~MCI_DATAENDMASK, base + MMCIMASK0);
Linus Walleij2686b4b2010-10-19 12:39:48 +0100821 mmci_set_mask1(host, irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822}
823
824static void
825mmci_start_command(struct mmci_host *host, struct mmc_command *cmd, u32 c)
826{
827 void __iomem *base = host->base;
828
Linus Walleij64de0282010-02-19 01:09:10 +0100829 dev_dbg(mmc_dev(host->mmc), "op %02x arg %08x flags %08x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 cmd->opcode, cmd->arg, cmd->flags);
831
832 if (readl(base + MMCICOMMAND) & MCI_CPSM_ENABLE) {
833 writel(0, base + MMCICOMMAND);
834 udelay(1);
835 }
836
837 c |= cmd->opcode | MCI_CPSM_ENABLE;
Russell Kinge9225172006-02-02 12:23:12 +0000838 if (cmd->flags & MMC_RSP_PRESENT) {
839 if (cmd->flags & MMC_RSP_136)
840 c |= MCI_CPSM_LONGRSP;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 c |= MCI_CPSM_RESPONSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 }
843 if (/*interrupt*/0)
844 c |= MCI_CPSM_INTERRUPT;
845
846 host->cmd = cmd;
847
848 writel(cmd->arg, base + MMCIARGUMENT);
849 writel(c, base + MMCICOMMAND);
850}
851
852static void
853mmci_data_irq(struct mmci_host *host, struct mmc_data *data,
854 unsigned int status)
855{
Linus Walleijf20f8f22010-10-19 13:41:24 +0100856 /* First check for errors */
Ulf Hanssonb63038d2011-12-13 16:51:04 +0100857 if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_STARTBITERR|
858 MCI_TXUNDERRUN|MCI_RXOVERRUN)) {
Linus Walleij8cb28152011-01-24 15:22:13 +0100859 u32 remain, success;
Linus Walleijf20f8f22010-10-19 13:41:24 +0100860
Russell Kingc8ebae32011-01-11 19:35:53 +0000861 /* Terminate the DMA transfer */
Ulf Hansson653a7612013-01-21 21:29:34 +0100862 if (dma_inprogress(host)) {
Russell Kingc8ebae32011-01-11 19:35:53 +0000863 mmci_dma_data_error(host);
Ulf Hansson653a7612013-01-21 21:29:34 +0100864 mmci_dma_unmap(host, data);
865 }
Russell Kingc8ebae32011-01-11 19:35:53 +0000866
Russell Kingc8afc9d2011-02-04 09:19:46 +0000867 /*
868 * Calculate how far we are into the transfer. Note that
869 * the data counter gives the number of bytes transferred
870 * on the MMC bus, not on the host side. On reads, this
871 * can be as much as a FIFO-worth of data ahead. This
872 * matters for FIFO overruns only.
873 */
Linus Walleijf5a106d2011-01-27 17:44:34 +0100874 remain = readl(host->base + MMCIDATACNT);
Linus Walleij8cb28152011-01-24 15:22:13 +0100875 success = data->blksz * data->blocks - remain;
876
Russell Kingc8afc9d2011-02-04 09:19:46 +0000877 dev_dbg(mmc_dev(host->mmc), "MCI ERROR IRQ, status 0x%08x at 0x%08x\n",
878 status, success);
Linus Walleij8cb28152011-01-24 15:22:13 +0100879 if (status & MCI_DATACRCFAIL) {
880 /* Last block was not successful */
Russell Kingc8afc9d2011-02-04 09:19:46 +0000881 success -= 1;
Pierre Ossman17b04292007-07-22 22:18:46 +0200882 data->error = -EILSEQ;
Linus Walleij8cb28152011-01-24 15:22:13 +0100883 } else if (status & MCI_DATATIMEOUT) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200884 data->error = -ETIMEDOUT;
Linus Walleij757df742011-06-30 15:10:21 +0100885 } else if (status & MCI_STARTBITERR) {
886 data->error = -ECOMM;
Russell Kingc8afc9d2011-02-04 09:19:46 +0000887 } else if (status & MCI_TXUNDERRUN) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200888 data->error = -EIO;
Russell Kingc8afc9d2011-02-04 09:19:46 +0000889 } else if (status & MCI_RXOVERRUN) {
890 if (success > host->variant->fifosize)
891 success -= host->variant->fifosize;
892 else
893 success = 0;
Linus Walleij8cb28152011-01-24 15:22:13 +0100894 data->error = -EIO;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100895 }
Russell King51d43752011-01-27 10:56:52 +0000896 data->bytes_xfered = round_down(success, data->blksz);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 }
Linus Walleijf20f8f22010-10-19 13:41:24 +0100898
Linus Walleij8cb28152011-01-24 15:22:13 +0100899 if (status & MCI_DATABLOCKEND)
900 dev_err(mmc_dev(host->mmc), "stray MCI_DATABLOCKEND interrupt\n");
Linus Walleijf20f8f22010-10-19 13:41:24 +0100901
Russell Kingccff9b52011-01-30 21:03:50 +0000902 if (status & MCI_DATAEND || data->error) {
Russell Kingc8ebae32011-01-11 19:35:53 +0000903 if (dma_inprogress(host))
Ulf Hansson653a7612013-01-21 21:29:34 +0100904 mmci_dma_finalize(host, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905 mmci_stop_data(host);
906
Linus Walleij8cb28152011-01-24 15:22:13 +0100907 if (!data->error)
908 /* The error clause is handled above, success! */
Russell King51d43752011-01-27 10:56:52 +0000909 data->bytes_xfered = data->blksz * data->blocks;
Linus Walleijf20f8f22010-10-19 13:41:24 +0100910
Ulf Hansson024629c2013-05-13 15:40:56 +0100911 if (!data->stop || host->mrq->sbc) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912 mmci_request_end(host, data->mrq);
913 } else {
914 mmci_start_command(host, data->stop, 0);
915 }
916 }
917}
918
919static void
920mmci_cmd_irq(struct mmci_host *host, struct mmc_command *cmd,
921 unsigned int status)
922{
923 void __iomem *base = host->base;
Ulf Hansson024629c2013-05-13 15:40:56 +0100924 bool sbc = (cmd == host->mrq->sbc);
Ulf Hansson8d94b542014-01-13 16:49:31 +0100925 bool busy_resp = host->variant->busy_detect &&
926 (cmd->flags & MMC_RSP_BUSY);
927
928 /* Check if we need to wait for busy completion. */
929 if (host->busy_status && (status & MCI_ST_CARDBUSY))
930 return;
931
932 /* Enable busy completion if needed and supported. */
933 if (!host->busy_status && busy_resp &&
934 !(status & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT)) &&
935 (readl(base + MMCISTATUS) & MCI_ST_CARDBUSY)) {
936 writel(readl(base + MMCIMASK0) | MCI_ST_BUSYEND,
937 base + MMCIMASK0);
938 host->busy_status = status & (MCI_CMDSENT|MCI_CMDRESPEND);
939 return;
940 }
941
942 /* At busy completion, mask the IRQ and complete the request. */
943 if (host->busy_status) {
944 writel(readl(base + MMCIMASK0) & ~MCI_ST_BUSYEND,
945 base + MMCIMASK0);
946 host->busy_status = 0;
947 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948
949 host->cmd = NULL;
950
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 if (status & MCI_CMDTIMEOUT) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200952 cmd->error = -ETIMEDOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953 } else if (status & MCI_CMDCRCFAIL && cmd->flags & MMC_RSP_CRC) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200954 cmd->error = -EILSEQ;
Russell King - ARM Linux9047b432011-01-11 16:35:56 +0000955 } else {
956 cmd->resp[0] = readl(base + MMCIRESPONSE0);
957 cmd->resp[1] = readl(base + MMCIRESPONSE1);
958 cmd->resp[2] = readl(base + MMCIRESPONSE2);
959 cmd->resp[3] = readl(base + MMCIRESPONSE3);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 }
961
Ulf Hansson024629c2013-05-13 15:40:56 +0100962 if ((!sbc && !cmd->data) || cmd->error) {
Ulf Hansson3b6e3c72011-12-13 16:58:43 +0100963 if (host->data) {
964 /* Terminate the DMA transfer */
Ulf Hansson653a7612013-01-21 21:29:34 +0100965 if (dma_inprogress(host)) {
Ulf Hansson3b6e3c72011-12-13 16:58:43 +0100966 mmci_dma_data_error(host);
Ulf Hansson653a7612013-01-21 21:29:34 +0100967 mmci_dma_unmap(host, host->data);
968 }
Russell Kinge47c2222007-01-08 16:42:51 +0000969 mmci_stop_data(host);
Ulf Hansson3b6e3c72011-12-13 16:58:43 +0100970 }
Ulf Hansson024629c2013-05-13 15:40:56 +0100971 mmci_request_end(host, host->mrq);
972 } else if (sbc) {
973 mmci_start_command(host, host->mrq->cmd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 } else if (!(cmd->data->flags & MMC_DATA_READ)) {
975 mmci_start_data(host, cmd->data);
976 }
977}
978
979static int mmci_pio_read(struct mmci_host *host, char *buffer, unsigned int remain)
980{
981 void __iomem *base = host->base;
982 char *ptr = buffer;
983 u32 status;
Linus Walleij26eed9a2008-04-26 23:39:44 +0100984 int host_remain = host->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985
986 do {
Linus Walleij26eed9a2008-04-26 23:39:44 +0100987 int count = host_remain - (readl(base + MMCIFIFOCNT) << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988
989 if (count > remain)
990 count = remain;
991
992 if (count <= 0)
993 break;
994
Ulf Hansson393e5e22011-12-13 17:08:04 +0100995 /*
996 * SDIO especially may want to send something that is
997 * not divisible by 4 (as opposed to card sectors
998 * etc). Therefore make sure to always read the last bytes
999 * while only doing full 32-bit reads towards the FIFO.
1000 */
1001 if (unlikely(count & 0x3)) {
1002 if (count < 4) {
1003 unsigned char buf[4];
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001004 ioread32_rep(base + MMCIFIFO, buf, 1);
Ulf Hansson393e5e22011-12-13 17:08:04 +01001005 memcpy(ptr, buf, count);
1006 } else {
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001007 ioread32_rep(base + MMCIFIFO, ptr, count >> 2);
Ulf Hansson393e5e22011-12-13 17:08:04 +01001008 count &= ~0x3;
1009 }
1010 } else {
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001011 ioread32_rep(base + MMCIFIFO, ptr, count >> 2);
Ulf Hansson393e5e22011-12-13 17:08:04 +01001012 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013
1014 ptr += count;
1015 remain -= count;
Linus Walleij26eed9a2008-04-26 23:39:44 +01001016 host_remain -= count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017
1018 if (remain == 0)
1019 break;
1020
1021 status = readl(base + MMCISTATUS);
1022 } while (status & MCI_RXDATAAVLBL);
1023
1024 return ptr - buffer;
1025}
1026
1027static int mmci_pio_write(struct mmci_host *host, char *buffer, unsigned int remain, u32 status)
1028{
Rabin Vincent8301bb62010-08-09 12:57:30 +01001029 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030 void __iomem *base = host->base;
1031 char *ptr = buffer;
1032
1033 do {
1034 unsigned int count, maxcnt;
1035
Rabin Vincent8301bb62010-08-09 12:57:30 +01001036 maxcnt = status & MCI_TXFIFOEMPTY ?
1037 variant->fifosize : variant->fifohalfsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 count = min(remain, maxcnt);
1039
Linus Walleij34177802010-10-19 12:43:58 +01001040 /*
Linus Walleij34177802010-10-19 12:43:58 +01001041 * SDIO especially may want to send something that is
1042 * not divisible by 4 (as opposed to card sectors
1043 * etc), and the FIFO only accept full 32-bit writes.
1044 * So compensate by adding +3 on the count, a single
1045 * byte become a 32bit write, 7 bytes will be two
1046 * 32bit writes etc.
1047 */
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001048 iowrite32_rep(base + MMCIFIFO, ptr, (count + 3) >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049
1050 ptr += count;
1051 remain -= count;
1052
1053 if (remain == 0)
1054 break;
1055
1056 status = readl(base + MMCISTATUS);
1057 } while (status & MCI_TXFIFOHALFEMPTY);
1058
1059 return ptr - buffer;
1060}
1061
1062/*
1063 * PIO data transfer IRQ handler.
1064 */
David Howells7d12e782006-10-05 14:55:46 +01001065static irqreturn_t mmci_pio_irq(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066{
1067 struct mmci_host *host = dev_id;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001068 struct sg_mapping_iter *sg_miter = &host->sg_miter;
Rabin Vincent8301bb62010-08-09 12:57:30 +01001069 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070 void __iomem *base = host->base;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001071 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072 u32 status;
1073
1074 status = readl(base + MMCISTATUS);
1075
Linus Walleij64de0282010-02-19 01:09:10 +01001076 dev_dbg(mmc_dev(host->mmc), "irq1 (pio) %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001078 local_irq_save(flags);
1079
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080 do {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081 unsigned int remain, len;
1082 char *buffer;
1083
1084 /*
1085 * For write, we only need to test the half-empty flag
1086 * here - if the FIFO is completely empty, then by
1087 * definition it is more than half empty.
1088 *
1089 * For read, check for data available.
1090 */
1091 if (!(status & (MCI_TXFIFOHALFEMPTY|MCI_RXDATAAVLBL)))
1092 break;
1093
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001094 if (!sg_miter_next(sg_miter))
1095 break;
1096
1097 buffer = sg_miter->addr;
1098 remain = sg_miter->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099
1100 len = 0;
1101 if (status & MCI_RXACTIVE)
1102 len = mmci_pio_read(host, buffer, remain);
1103 if (status & MCI_TXACTIVE)
1104 len = mmci_pio_write(host, buffer, remain, status);
1105
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001106 sg_miter->consumed = len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108 host->size -= len;
1109 remain -= len;
1110
1111 if (remain)
1112 break;
1113
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114 status = readl(base + MMCISTATUS);
1115 } while (1);
1116
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001117 sg_miter_stop(sg_miter);
1118
1119 local_irq_restore(flags);
1120
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121 /*
Russell Kingc4d877c2011-01-27 09:50:13 +00001122 * If we have less than the fifo 'half-full' threshold to transfer,
1123 * trigger a PIO interrupt as soon as any data is available.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124 */
Russell Kingc4d877c2011-01-27 09:50:13 +00001125 if (status & MCI_RXACTIVE && host->size < variant->fifohalfsize)
Linus Walleij2686b4b2010-10-19 12:39:48 +01001126 mmci_set_mask1(host, MCI_RXDATAAVLBLMASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127
1128 /*
1129 * If we run out of data, disable the data IRQs; this
1130 * prevents a race where the FIFO becomes empty before
1131 * the chip itself has disabled the data path, and
1132 * stops us racing with our data end IRQ.
1133 */
1134 if (host->size == 0) {
Linus Walleij2686b4b2010-10-19 12:39:48 +01001135 mmci_set_mask1(host, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136 writel(readl(base + MMCIMASK0) | MCI_DATAENDMASK, base + MMCIMASK0);
1137 }
1138
1139 return IRQ_HANDLED;
1140}
1141
1142/*
1143 * Handle completion of command and data transfers.
1144 */
David Howells7d12e782006-10-05 14:55:46 +01001145static irqreturn_t mmci_irq(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146{
1147 struct mmci_host *host = dev_id;
1148 u32 status;
1149 int ret = 0;
1150
1151 spin_lock(&host->lock);
1152
1153 do {
1154 struct mmc_command *cmd;
1155 struct mmc_data *data;
1156
1157 status = readl(host->base + MMCISTATUS);
Linus Walleij2686b4b2010-10-19 12:39:48 +01001158
1159 if (host->singleirq) {
1160 if (status & readl(host->base + MMCIMASK1))
1161 mmci_pio_irq(irq, dev_id);
1162
1163 status &= ~MCI_IRQ1MASK;
1164 }
1165
Ulf Hansson8d94b542014-01-13 16:49:31 +01001166 /*
1167 * We intentionally clear the MCI_ST_CARDBUSY IRQ here (if it's
1168 * enabled) since the HW seems to be triggering the IRQ on both
1169 * edges while monitoring DAT0 for busy completion.
1170 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171 status &= readl(host->base + MMCIMASK0);
1172 writel(status, host->base + MMCICLEAR);
1173
Linus Walleij64de0282010-02-19 01:09:10 +01001174 dev_dbg(mmc_dev(host->mmc), "irq0 (data+cmd) %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175
Ulf Hanssone7f3d222014-01-10 14:51:42 +01001176 cmd = host->cmd;
Ulf Hansson8d94b542014-01-13 16:49:31 +01001177 if ((status|host->busy_status) & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT|
1178 MCI_CMDSENT|MCI_CMDRESPEND) && cmd)
Ulf Hanssone7f3d222014-01-10 14:51:42 +01001179 mmci_cmd_irq(host, cmd, status);
1180
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181 data = host->data;
Ulf Hanssonb63038d2011-12-13 16:51:04 +01001182 if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_STARTBITERR|
1183 MCI_TXUNDERRUN|MCI_RXOVERRUN|MCI_DATAEND|
1184 MCI_DATABLOCKEND) && data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185 mmci_data_irq(host, data, status);
1186
Ulf Hansson8d94b542014-01-13 16:49:31 +01001187 /* Don't poll for busy completion in irq context. */
1188 if (host->busy_status)
1189 status &= ~MCI_ST_CARDBUSY;
1190
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191 ret = 1;
1192 } while (status);
1193
1194 spin_unlock(&host->lock);
1195
1196 return IRQ_RETVAL(ret);
1197}
1198
1199static void mmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1200{
1201 struct mmci_host *host = mmc_priv(mmc);
Linus Walleij9e943022008-10-24 21:17:50 +01001202 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203
1204 WARN_ON(host->mrq != NULL);
1205
Ulf Hansson653a7612013-01-21 21:29:34 +01001206 mrq->cmd->error = mmci_validate_data(host, mrq->data);
1207 if (mrq->cmd->error) {
Pierre Ossman255d01a2007-07-24 20:38:53 +02001208 mmc_request_done(mmc, mrq);
1209 return;
1210 }
1211
Russell King1c3be362011-08-14 09:17:05 +01001212 pm_runtime_get_sync(mmc_dev(mmc));
1213
Linus Walleij9e943022008-10-24 21:17:50 +01001214 spin_lock_irqsave(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215
1216 host->mrq = mrq;
1217
Per Forlin58c7ccb2011-07-01 18:55:24 +02001218 if (mrq->data)
1219 mmci_get_next_data(host, mrq->data);
1220
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221 if (mrq->data && mrq->data->flags & MMC_DATA_READ)
1222 mmci_start_data(host, mrq->data);
1223
Ulf Hansson024629c2013-05-13 15:40:56 +01001224 if (mrq->sbc)
1225 mmci_start_command(host, mrq->sbc, 0);
1226 else
1227 mmci_start_command(host, mrq->cmd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228
Linus Walleij9e943022008-10-24 21:17:50 +01001229 spin_unlock_irqrestore(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230}
1231
1232static void mmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1233{
1234 struct mmci_host *host = mmc_priv(mmc);
Ulf Hansson7d72a1d2011-12-13 16:54:55 +01001235 struct variant_data *variant = host->variant;
Linus Walleija6a64642009-09-14 12:56:14 +01001236 u32 pwr = 0;
1237 unsigned long flags;
Lee Jonesdb90f912013-05-03 12:52:12 +01001238 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001240 pm_runtime_get_sync(mmc_dev(mmc));
1241
Ulf Hanssonbc521812011-12-13 16:57:55 +01001242 if (host->plat->ios_handler &&
1243 host->plat->ios_handler(mmc_dev(mmc), ios))
1244 dev_err(mmc_dev(mmc), "platform ios_handler failed\n");
1245
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246 switch (ios->power_mode) {
1247 case MMC_POWER_OFF:
Ulf Hansson599c1d52013-01-07 16:22:50 +01001248 if (!IS_ERR(mmc->supply.vmmc))
1249 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
Lee Jones237fb5e2013-01-31 11:27:52 +00001250
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001251 if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
Lee Jones237fb5e2013-01-31 11:27:52 +00001252 regulator_disable(mmc->supply.vqmmc);
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001253 host->vqmmc_enabled = false;
1254 }
Lee Jones237fb5e2013-01-31 11:27:52 +00001255
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256 break;
1257 case MMC_POWER_UP:
Ulf Hansson599c1d52013-01-07 16:22:50 +01001258 if (!IS_ERR(mmc->supply.vmmc))
1259 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
1260
Ulf Hansson7d72a1d2011-12-13 16:54:55 +01001261 /*
1262 * The ST Micro variant doesn't have the PL180s MCI_PWR_UP
1263 * and instead uses MCI_PWR_ON so apply whatever value is
1264 * configured in the variant data.
1265 */
1266 pwr |= variant->pwrreg_powerup;
1267
1268 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269 case MMC_POWER_ON:
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001270 if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
Lee Jonesdb90f912013-05-03 12:52:12 +01001271 ret = regulator_enable(mmc->supply.vqmmc);
1272 if (ret < 0)
1273 dev_err(mmc_dev(mmc),
1274 "failed to enable vqmmc regulator\n");
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001275 else
1276 host->vqmmc_enabled = true;
Lee Jonesdb90f912013-05-03 12:52:12 +01001277 }
Lee Jones237fb5e2013-01-31 11:27:52 +00001278
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279 pwr |= MCI_PWR_ON;
1280 break;
1281 }
1282
Ulf Hansson4d1a3a02011-12-13 16:57:07 +01001283 if (variant->signal_direction && ios->power_mode != MMC_POWER_OFF) {
1284 /*
1285 * The ST Micro variant has some additional bits
1286 * indicating signal direction for the signals in
1287 * the SD/MMC bus and feedback-clock usage.
1288 */
1289 pwr |= host->plat->sigdir;
1290
1291 if (ios->bus_width == MMC_BUS_WIDTH_4)
1292 pwr &= ~MCI_ST_DATA74DIREN;
1293 else if (ios->bus_width == MMC_BUS_WIDTH_1)
1294 pwr &= (~MCI_ST_DATA74DIREN &
1295 ~MCI_ST_DATA31DIREN &
1296 ~MCI_ST_DATA2DIREN);
1297 }
1298
Linus Walleijcc30d602009-01-04 15:18:54 +01001299 if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN) {
Linus Walleijf17a1f02009-08-04 01:01:02 +01001300 if (host->hw_designer != AMBA_VENDOR_ST)
Linus Walleijcc30d602009-01-04 15:18:54 +01001301 pwr |= MCI_ROD;
1302 else {
1303 /*
1304 * The ST Micro variant use the ROD bit for something
1305 * else and only has OD (Open Drain).
1306 */
1307 pwr |= MCI_OD;
1308 }
1309 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310
Ulf Hanssonf4670da2013-01-09 17:19:54 +01001311 /*
1312 * If clock = 0 and the variant requires the MMCIPOWER to be used for
1313 * gating the clock, the MCI_PWR_ON bit is cleared.
1314 */
1315 if (!ios->clock && variant->pwrreg_clkgate)
1316 pwr &= ~MCI_PWR_ON;
1317
Linus Walleija6a64642009-09-14 12:56:14 +01001318 spin_lock_irqsave(&host->lock, flags);
1319
1320 mmci_set_clkreg(host, ios->clock);
Ulf Hansson7437cfa2012-01-18 09:17:27 +01001321 mmci_write_pwrreg(host, pwr);
Ulf Hanssonf829c042013-09-04 09:01:15 +01001322 mmci_reg_delay(host);
Linus Walleija6a64642009-09-14 12:56:14 +01001323
1324 spin_unlock_irqrestore(&host->lock, flags);
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001325
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001326 pm_runtime_mark_last_busy(mmc_dev(mmc));
1327 pm_runtime_put_autosuspend(mmc_dev(mmc));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328}
1329
Russell King89001442009-07-09 15:16:07 +01001330static int mmci_get_cd(struct mmc_host *mmc)
1331{
1332 struct mmci_host *host = mmc_priv(mmc);
Rabin Vincent29719442010-08-09 12:54:43 +01001333 struct mmci_platform_data *plat = host->plat;
Ulf Hanssond2762092014-03-17 13:56:19 +01001334 unsigned int status = mmc_gpio_get_cd(mmc);
Russell King89001442009-07-09 15:16:07 +01001335
Ulf Hanssond2762092014-03-17 13:56:19 +01001336 if (status == -ENOSYS) {
Rabin Vincent4b8caec2010-08-09 12:56:40 +01001337 if (!plat->status)
1338 return 1; /* Assume always present */
1339
Rabin Vincent29719442010-08-09 12:54:43 +01001340 status = plat->status(mmc_dev(host->mmc));
Ulf Hanssond2762092014-03-17 13:56:19 +01001341 }
Russell King74bc8092010-07-29 15:58:59 +01001342 return status;
Russell King89001442009-07-09 15:16:07 +01001343}
1344
Ulf Hansson0f3ed7f2013-05-15 20:47:33 +01001345static int mmci_sig_volt_switch(struct mmc_host *mmc, struct mmc_ios *ios)
1346{
1347 int ret = 0;
1348
1349 if (!IS_ERR(mmc->supply.vqmmc)) {
1350
1351 pm_runtime_get_sync(mmc_dev(mmc));
1352
1353 switch (ios->signal_voltage) {
1354 case MMC_SIGNAL_VOLTAGE_330:
1355 ret = regulator_set_voltage(mmc->supply.vqmmc,
1356 2700000, 3600000);
1357 break;
1358 case MMC_SIGNAL_VOLTAGE_180:
1359 ret = regulator_set_voltage(mmc->supply.vqmmc,
1360 1700000, 1950000);
1361 break;
1362 case MMC_SIGNAL_VOLTAGE_120:
1363 ret = regulator_set_voltage(mmc->supply.vqmmc,
1364 1100000, 1300000);
1365 break;
1366 }
1367
1368 if (ret)
1369 dev_warn(mmc_dev(mmc), "Voltage switch failed\n");
1370
1371 pm_runtime_mark_last_busy(mmc_dev(mmc));
1372 pm_runtime_put_autosuspend(mmc_dev(mmc));
1373 }
1374
1375 return ret;
1376}
1377
Ulf Hansson01259622013-05-15 20:53:22 +01001378static struct mmc_host_ops mmci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379 .request = mmci_request,
Per Forlin58c7ccb2011-07-01 18:55:24 +02001380 .pre_req = mmci_pre_request,
1381 .post_req = mmci_post_request,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382 .set_ios = mmci_set_ios,
Ulf Hanssond2762092014-03-17 13:56:19 +01001383 .get_ro = mmc_gpio_get_ro,
Russell King89001442009-07-09 15:16:07 +01001384 .get_cd = mmci_get_cd,
Ulf Hansson0f3ed7f2013-05-15 20:47:33 +01001385 .start_signal_voltage_switch = mmci_sig_volt_switch,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386};
1387
Lee Jones000bc9d2012-04-16 10:18:43 +01001388#ifdef CONFIG_OF
1389static void mmci_dt_populate_generic_pdata(struct device_node *np,
1390 struct mmci_platform_data *pdata)
1391{
1392 int bus_width = 0;
1393
Lee Jones9a597012012-04-12 16:51:13 +01001394 pdata->gpio_wp = of_get_named_gpio(np, "wp-gpios", 0);
Lee Jones9a597012012-04-12 16:51:13 +01001395 pdata->gpio_cd = of_get_named_gpio(np, "cd-gpios", 0);
Lee Jones000bc9d2012-04-16 10:18:43 +01001396
1397 if (of_get_property(np, "cd-inverted", NULL))
1398 pdata->cd_invert = true;
1399 else
1400 pdata->cd_invert = false;
1401
1402 of_property_read_u32(np, "max-frequency", &pdata->f_max);
1403 if (!pdata->f_max)
1404 pr_warn("%s has no 'max-frequency' property\n", np->full_name);
1405
1406 if (of_get_property(np, "mmc-cap-mmc-highspeed", NULL))
1407 pdata->capabilities |= MMC_CAP_MMC_HIGHSPEED;
1408 if (of_get_property(np, "mmc-cap-sd-highspeed", NULL))
1409 pdata->capabilities |= MMC_CAP_SD_HIGHSPEED;
1410
1411 of_property_read_u32(np, "bus-width", &bus_width);
1412 switch (bus_width) {
1413 case 0 :
1414 /* No bus-width supplied. */
1415 break;
1416 case 4 :
1417 pdata->capabilities |= MMC_CAP_4_BIT_DATA;
1418 break;
1419 case 8 :
1420 pdata->capabilities |= MMC_CAP_8_BIT_DATA;
1421 break;
1422 default :
1423 pr_warn("%s: Unsupported bus width\n", np->full_name);
1424 }
1425}
Lee Jonesc0a120a2012-05-08 13:59:38 +01001426#else
1427static void mmci_dt_populate_generic_pdata(struct device_node *np,
1428 struct mmci_platform_data *pdata)
1429{
1430 return;
1431}
Lee Jones000bc9d2012-04-16 10:18:43 +01001432#endif
1433
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001434static int mmci_probe(struct amba_device *dev,
Russell Kingaa25afa2011-02-19 15:55:00 +00001435 const struct amba_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436{
Linus Walleij6ef297f2009-09-22 14:29:36 +01001437 struct mmci_platform_data *plat = dev->dev.platform_data;
Lee Jones000bc9d2012-04-16 10:18:43 +01001438 struct device_node *np = dev->dev.of_node;
Rabin Vincent4956e102010-07-21 12:54:40 +01001439 struct variant_data *variant = id->data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440 struct mmci_host *host;
1441 struct mmc_host *mmc;
1442 int ret;
1443
Lee Jones000bc9d2012-04-16 10:18:43 +01001444 /* Must have platform data or Device Tree. */
1445 if (!plat && !np) {
1446 dev_err(&dev->dev, "No plat data or DT found\n");
1447 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448 }
1449
Lee Jonesb9b52912012-06-12 10:49:51 +01001450 if (!plat) {
1451 plat = devm_kzalloc(&dev->dev, sizeof(*plat), GFP_KERNEL);
1452 if (!plat)
1453 return -ENOMEM;
1454 }
1455
Lee Jones000bc9d2012-04-16 10:18:43 +01001456 if (np)
1457 mmci_dt_populate_generic_pdata(np, plat);
1458
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459 ret = amba_request_regions(dev, DRIVER_NAME);
1460 if (ret)
1461 goto out;
1462
1463 mmc = mmc_alloc_host(sizeof(struct mmci_host), &dev->dev);
1464 if (!mmc) {
1465 ret = -ENOMEM;
1466 goto rel_regions;
1467 }
1468
1469 host = mmc_priv(mmc);
Rabin Vincent4ea580f2009-04-17 08:44:19 +05301470 host->mmc = mmc;
Russell King012b7d32009-07-09 15:13:56 +01001471
1472 host->hw_designer = amba_manf(dev);
1473 host->hw_revision = amba_rev(dev);
Linus Walleij64de0282010-02-19 01:09:10 +01001474 dev_dbg(mmc_dev(mmc), "designer ID = 0x%02x\n", host->hw_designer);
1475 dev_dbg(mmc_dev(mmc), "revision = 0x%01x\n", host->hw_revision);
Russell King012b7d32009-07-09 15:13:56 +01001476
Ulf Hansson665ba562013-05-13 15:39:17 +01001477 host->clk = devm_clk_get(&dev->dev, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478 if (IS_ERR(host->clk)) {
1479 ret = PTR_ERR(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480 goto host_free;
1481 }
1482
Julia Lawallac940932012-08-26 16:00:59 +00001483 ret = clk_prepare_enable(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484 if (ret)
Ulf Hansson665ba562013-05-13 15:39:17 +01001485 goto host_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486
1487 host->plat = plat;
Rabin Vincent4956e102010-07-21 12:54:40 +01001488 host->variant = variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489 host->mclk = clk_get_rate(host->clk);
Linus Walleijc8df9a52008-04-29 09:34:07 +01001490 /*
1491 * According to the spec, mclk is max 100 MHz,
1492 * so we try to adjust the clock down to this,
1493 * (if possible).
1494 */
1495 if (host->mclk > 100000000) {
1496 ret = clk_set_rate(host->clk, 100000000);
1497 if (ret < 0)
1498 goto clk_disable;
1499 host->mclk = clk_get_rate(host->clk);
Linus Walleij64de0282010-02-19 01:09:10 +01001500 dev_dbg(mmc_dev(mmc), "eventual mclk rate: %u Hz\n",
1501 host->mclk);
Linus Walleijc8df9a52008-04-29 09:34:07 +01001502 }
Russell Kingc8ebae32011-01-11 19:35:53 +00001503 host->phybase = dev->res.start;
Linus Walleijdc890c22009-06-07 23:27:31 +01001504 host->base = ioremap(dev->res.start, resource_size(&dev->res));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 if (!host->base) {
1506 ret = -ENOMEM;
1507 goto clk_disable;
1508 }
1509
Linus Walleij7f294e42011-07-08 09:57:15 +01001510 /*
1511 * The ARM and ST versions of the block have slightly different
1512 * clock divider equations which means that the minimum divider
1513 * differs too.
1514 */
1515 if (variant->st_clkdiv)
1516 mmc->f_min = DIV_ROUND_UP(host->mclk, 257);
1517 else
1518 mmc->f_min = DIV_ROUND_UP(host->mclk, 512);
Linus Walleij808d97c2010-04-08 07:39:38 +01001519 /*
1520 * If the platform data supplies a maximum operating
1521 * frequency, this takes precedence. Else, we fall back
1522 * to using the module parameter, which has a (low)
1523 * default value in case it is not specified. Either
1524 * value must not exceed the clock rate into the block,
1525 * of course.
1526 */
1527 if (plat->f_max)
1528 mmc->f_max = min(host->mclk, plat->f_max);
1529 else
1530 mmc->f_max = min(host->mclk, fmax);
Linus Walleij64de0282010-02-19 01:09:10 +01001531 dev_dbg(mmc_dev(mmc), "clocking block at %u Hz\n", mmc->f_max);
1532
Ulf Hansson599c1d52013-01-07 16:22:50 +01001533 /* Get regulators and the supported OCR mask */
1534 mmc_regulator_get_supply(mmc);
1535 if (!mmc->ocr_avail)
Linus Walleij34e84f32009-09-22 14:41:40 +01001536 mmc->ocr_avail = plat->ocr_mask;
Ulf Hansson599c1d52013-01-07 16:22:50 +01001537 else if (plat->ocr_mask)
1538 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
1539
Linus Walleij9e6c82c2009-09-14 12:57:11 +01001540 mmc->caps = plat->capabilities;
Per Forlin5a092622011-11-14 12:02:28 +01001541 mmc->caps2 = plat->capabilities2;
Ulf Hanssond2762092014-03-17 13:56:19 +01001542 if (!plat->cd_invert)
1543 mmc->caps2 |= MMC_CAP2_CD_ACTIVE_HIGH;
1544 mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545
Ulf Hansson8d94b542014-01-13 16:49:31 +01001546 if (variant->busy_detect) {
1547 mmci_ops.card_busy = mmci_card_busy;
1548 mmci_write_datactrlreg(host, MCI_ST_DPSM_BUSYMODE);
1549 mmc->caps |= MMC_CAP_WAIT_WHILE_BUSY;
1550 mmc->max_busy_timeout = 0;
1551 }
1552
1553 mmc->ops = &mmci_ops;
1554
Ulf Hansson70be2082013-01-07 15:35:06 +01001555 /* We support these PM capabilities. */
1556 mmc->pm_caps = MMC_PM_KEEP_POWER;
1557
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558 /*
1559 * We can do SGIO
1560 */
Martin K. Petersena36274e2010-09-10 01:33:59 -04001561 mmc->max_segs = NR_SG;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562
1563 /*
Rabin Vincent08458ef2010-07-21 12:55:59 +01001564 * Since only a certain number of bits are valid in the data length
1565 * register, we must ensure that we don't exceed 2^num-1 bytes in a
1566 * single request.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567 */
Rabin Vincent08458ef2010-07-21 12:55:59 +01001568 mmc->max_req_size = (1 << variant->datalength_bits) - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569
1570 /*
1571 * Set the maximum segment size. Since we aren't doing DMA
1572 * (yet) we are only limited by the data length register.
1573 */
Pierre Ossman55db8902006-11-21 17:55:45 +01001574 mmc->max_seg_size = mmc->max_req_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01001576 /*
1577 * Block size can be up to 2048 bytes, but must be a power of two.
1578 */
Will Deacon8f7f6b72012-02-24 11:25:21 +00001579 mmc->max_blk_size = 1 << 11;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01001580
Pierre Ossman55db8902006-11-21 17:55:45 +01001581 /*
Will Deacon8f7f6b72012-02-24 11:25:21 +00001582 * Limit the number of blocks transferred so that we don't overflow
1583 * the maximum request size.
Pierre Ossman55db8902006-11-21 17:55:45 +01001584 */
Will Deacon8f7f6b72012-02-24 11:25:21 +00001585 mmc->max_blk_count = mmc->max_req_size >> 11;
Pierre Ossman55db8902006-11-21 17:55:45 +01001586
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587 spin_lock_init(&host->lock);
1588
1589 writel(0, host->base + MMCIMASK0);
1590 writel(0, host->base + MMCIMASK1);
1591 writel(0xfff, host->base + MMCICLEAR);
1592
Roland Stigge2805b9a2012-06-17 21:14:27 +01001593 if (plat->gpio_cd == -EPROBE_DEFER) {
1594 ret = -EPROBE_DEFER;
1595 goto err_gpio_cd;
1596 }
Russell King89001442009-07-09 15:16:07 +01001597 if (gpio_is_valid(plat->gpio_cd)) {
Ulf Hanssond2762092014-03-17 13:56:19 +01001598 ret = mmc_gpio_request_cd(mmc, plat->gpio_cd, 0);
1599 if (ret)
Russell King89001442009-07-09 15:16:07 +01001600 goto err_gpio_cd;
1601 }
Roland Stigge2805b9a2012-06-17 21:14:27 +01001602 if (plat->gpio_wp == -EPROBE_DEFER) {
1603 ret = -EPROBE_DEFER;
Ulf Hanssond2762092014-03-17 13:56:19 +01001604 goto err_gpio_cd;
Roland Stigge2805b9a2012-06-17 21:14:27 +01001605 }
Russell King89001442009-07-09 15:16:07 +01001606 if (gpio_is_valid(plat->gpio_wp)) {
Ulf Hanssond2762092014-03-17 13:56:19 +01001607 ret = mmc_gpio_request_ro(mmc, plat->gpio_wp);
1608 if (ret)
1609 goto err_gpio_cd;
Russell King89001442009-07-09 15:16:07 +01001610 }
1611
Thomas Gleixnerdace1452006-07-01 19:29:38 -07001612 ret = request_irq(dev->irq[0], mmci_irq, IRQF_SHARED, DRIVER_NAME " (cmd)", host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613 if (ret)
Ulf Hanssond2762092014-03-17 13:56:19 +01001614 goto err_gpio_cd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615
Russell Kingdfb85182012-05-03 11:33:15 +01001616 if (!dev->irq[1])
Linus Walleij2686b4b2010-10-19 12:39:48 +01001617 host->singleirq = true;
1618 else {
1619 ret = request_irq(dev->irq[1], mmci_pio_irq, IRQF_SHARED,
1620 DRIVER_NAME " (pio)", host);
1621 if (ret)
1622 goto irq0_free;
1623 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624
Linus Walleij8cb28152011-01-24 15:22:13 +01001625 writel(MCI_IRQENABLE, host->base + MMCIMASK0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626
1627 amba_set_drvdata(dev, mmc);
1628
Russell Kingc8ebae32011-01-11 19:35:53 +00001629 dev_info(&dev->dev, "%s: PL%03x manf %x rev%u at 0x%08llx irq %d,%d (pio)\n",
1630 mmc_hostname(mmc), amba_part(dev), amba_manf(dev),
1631 amba_rev(dev), (unsigned long long)dev->res.start,
1632 dev->irq[0], dev->irq[1]);
1633
1634 mmci_dma_setup(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001636 pm_runtime_set_autosuspend_delay(&dev->dev, 50);
1637 pm_runtime_use_autosuspend(&dev->dev);
Russell King1c3be362011-08-14 09:17:05 +01001638 pm_runtime_put(&dev->dev);
1639
Russell King8c11a942010-12-28 19:40:40 +00001640 mmc_add_host(mmc);
1641
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642 return 0;
1643
1644 irq0_free:
1645 free_irq(dev->irq[0], host);
Russell King89001442009-07-09 15:16:07 +01001646 err_gpio_cd:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647 iounmap(host->base);
1648 clk_disable:
Julia Lawallac940932012-08-26 16:00:59 +00001649 clk_disable_unprepare(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650 host_free:
1651 mmc_free_host(mmc);
1652 rel_regions:
1653 amba_release_regions(dev);
1654 out:
1655 return ret;
1656}
1657
Bill Pemberton6e0ee712012-11-19 13:26:03 -05001658static int mmci_remove(struct amba_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659{
1660 struct mmc_host *mmc = amba_get_drvdata(dev);
1661
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662 if (mmc) {
1663 struct mmci_host *host = mmc_priv(mmc);
1664
Russell King1c3be362011-08-14 09:17:05 +01001665 /*
1666 * Undo pm_runtime_put() in probe. We use the _sync
1667 * version here so that we can access the primecell.
1668 */
1669 pm_runtime_get_sync(&dev->dev);
1670
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671 mmc_remove_host(mmc);
1672
1673 writel(0, host->base + MMCIMASK0);
1674 writel(0, host->base + MMCIMASK1);
1675
1676 writel(0, host->base + MMCICOMMAND);
1677 writel(0, host->base + MMCIDATACTRL);
1678
Russell Kingc8ebae32011-01-11 19:35:53 +00001679 mmci_dma_release(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680 free_irq(dev->irq[0], host);
Linus Walleij2686b4b2010-10-19 12:39:48 +01001681 if (!host->singleirq)
1682 free_irq(dev->irq[1], host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683
1684 iounmap(host->base);
Julia Lawallac940932012-08-26 16:00:59 +00001685 clk_disable_unprepare(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686
1687 mmc_free_host(mmc);
1688
1689 amba_release_regions(dev);
1690 }
1691
1692 return 0;
1693}
1694
Ulf Hansson571dce42014-01-23 00:38:00 +01001695#ifdef CONFIG_PM
Ulf Hansson1ff44432013-09-04 09:05:17 +01001696static void mmci_save(struct mmci_host *host)
1697{
1698 unsigned long flags;
1699
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001700 spin_lock_irqsave(&host->lock, flags);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001701
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001702 writel(0, host->base + MMCIMASK0);
1703 if (host->variant->pwrreg_nopower) {
Ulf Hansson1ff44432013-09-04 09:05:17 +01001704 writel(0, host->base + MMCIDATACTRL);
1705 writel(0, host->base + MMCIPOWER);
1706 writel(0, host->base + MMCICLOCK);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001707 }
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001708 mmci_reg_delay(host);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001709
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001710 spin_unlock_irqrestore(&host->lock, flags);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001711}
1712
1713static void mmci_restore(struct mmci_host *host)
1714{
1715 unsigned long flags;
1716
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001717 spin_lock_irqsave(&host->lock, flags);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001718
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001719 if (host->variant->pwrreg_nopower) {
Ulf Hansson1ff44432013-09-04 09:05:17 +01001720 writel(host->clk_reg, host->base + MMCICLOCK);
1721 writel(host->datactrl_reg, host->base + MMCIDATACTRL);
1722 writel(host->pwr_reg, host->base + MMCIPOWER);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001723 }
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001724 writel(MCI_IRQENABLE, host->base + MMCIMASK0);
1725 mmci_reg_delay(host);
1726
1727 spin_unlock_irqrestore(&host->lock, flags);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001728}
1729
Ulf Hansson82592932013-01-09 11:15:26 +01001730static int mmci_runtime_suspend(struct device *dev)
1731{
1732 struct amba_device *adev = to_amba_device(dev);
1733 struct mmc_host *mmc = amba_get_drvdata(adev);
1734
1735 if (mmc) {
1736 struct mmci_host *host = mmc_priv(mmc);
Ulf Hanssone36bd9c62013-09-04 09:00:37 +01001737 pinctrl_pm_select_sleep_state(dev);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001738 mmci_save(host);
Ulf Hansson82592932013-01-09 11:15:26 +01001739 clk_disable_unprepare(host->clk);
1740 }
1741
1742 return 0;
1743}
1744
1745static int mmci_runtime_resume(struct device *dev)
1746{
1747 struct amba_device *adev = to_amba_device(dev);
1748 struct mmc_host *mmc = amba_get_drvdata(adev);
1749
1750 if (mmc) {
1751 struct mmci_host *host = mmc_priv(mmc);
1752 clk_prepare_enable(host->clk);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001753 mmci_restore(host);
Ulf Hanssone36bd9c62013-09-04 09:00:37 +01001754 pinctrl_pm_select_default_state(dev);
Ulf Hansson82592932013-01-09 11:15:26 +01001755 }
1756
1757 return 0;
1758}
1759#endif
1760
Ulf Hansson48fa7002011-12-13 16:59:34 +01001761static const struct dev_pm_ops mmci_dev_pm_ops = {
Ulf Hanssonf3737fa2014-01-23 01:11:33 +01001762 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
1763 pm_runtime_force_resume)
Ulf Hansson571dce42014-01-23 00:38:00 +01001764 SET_PM_RUNTIME_PM_OPS(mmci_runtime_suspend, mmci_runtime_resume, NULL)
Ulf Hansson48fa7002011-12-13 16:59:34 +01001765};
1766
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767static struct amba_id mmci_ids[] = {
1768 {
1769 .id = 0x00041180,
Pawel Moll768fbc12011-03-11 17:18:07 +00001770 .mask = 0xff0fffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001771 .data = &variant_arm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001772 },
1773 {
Pawel Moll768fbc12011-03-11 17:18:07 +00001774 .id = 0x01041180,
1775 .mask = 0xff0fffff,
1776 .data = &variant_arm_extended_fifo,
1777 },
1778 {
Pawel Moll3a372982013-01-24 14:12:45 +01001779 .id = 0x02041180,
1780 .mask = 0xff0fffff,
1781 .data = &variant_arm_extended_fifo_hwfc,
1782 },
1783 {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784 .id = 0x00041181,
1785 .mask = 0x000fffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001786 .data = &variant_arm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787 },
Linus Walleijcc30d602009-01-04 15:18:54 +01001788 /* ST Micro variants */
1789 {
1790 .id = 0x00180180,
1791 .mask = 0x00ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001792 .data = &variant_u300,
Linus Walleijcc30d602009-01-04 15:18:54 +01001793 },
1794 {
Linus Walleij34fd4212012-04-10 17:43:59 +01001795 .id = 0x10180180,
1796 .mask = 0xf0ffffff,
1797 .data = &variant_nomadik,
1798 },
1799 {
Linus Walleijcc30d602009-01-04 15:18:54 +01001800 .id = 0x00280180,
1801 .mask = 0x00ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001802 .data = &variant_u300,
1803 },
1804 {
1805 .id = 0x00480180,
Philippe Langlais1784b152011-03-25 08:51:52 +01001806 .mask = 0xf0ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001807 .data = &variant_ux500,
Linus Walleijcc30d602009-01-04 15:18:54 +01001808 },
Philippe Langlais1784b152011-03-25 08:51:52 +01001809 {
1810 .id = 0x10480180,
1811 .mask = 0xf0ffffff,
1812 .data = &variant_ux500v2,
1813 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001814 { 0, 0 },
1815};
1816
Dave Martin9f998352011-10-05 15:15:21 +01001817MODULE_DEVICE_TABLE(amba, mmci_ids);
1818
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819static struct amba_driver mmci_driver = {
1820 .drv = {
1821 .name = DRIVER_NAME,
Ulf Hansson48fa7002011-12-13 16:59:34 +01001822 .pm = &mmci_dev_pm_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001823 },
1824 .probe = mmci_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -05001825 .remove = mmci_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001826 .id_table = mmci_ids,
1827};
1828
viresh kumar9e5ed092012-03-15 10:40:38 +01001829module_amba_driver(mmci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831module_param(fmax, uint, 0444);
1832
1833MODULE_DESCRIPTION("ARM PrimeCell PL180/181 Multimedia Card Interface driver");
1834MODULE_LICENSE("GPL");